sun8i_mixer.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500
  1. /*
  2. * Copyright (C) 2017 Icenowy Zheng <icenowy@aosc.io>
  3. *
  4. * Based on sun4i_backend.c, which is:
  5. * Copyright (C) 2015 Free Electrons
  6. * Copyright (C) 2015 NextThing Co
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. */
  13. #include <drm/drmP.h>
  14. #include <drm/drm_atomic_helper.h>
  15. #include <drm/drm_crtc.h>
  16. #include <drm/drm_crtc_helper.h>
  17. #include <drm/drm_fb_cma_helper.h>
  18. #include <drm/drm_gem_cma_helper.h>
  19. #include <drm/drm_plane_helper.h>
  20. #include <linux/component.h>
  21. #include <linux/dma-mapping.h>
  22. #include <linux/reset.h>
  23. #include <linux/of_device.h>
  24. #include "sun4i_drv.h"
  25. #include "sun8i_mixer.h"
  26. #include "sun8i_ui_layer.h"
  27. #include "sun8i_vi_layer.h"
  28. #include "sunxi_engine.h"
  29. static const struct de2_fmt_info de2_formats[] = {
  30. {
  31. .drm_fmt = DRM_FORMAT_ARGB8888,
  32. .de2_fmt = SUN8I_MIXER_FBFMT_ARGB8888,
  33. .rgb = true,
  34. .csc = SUN8I_CSC_MODE_OFF,
  35. },
  36. {
  37. .drm_fmt = DRM_FORMAT_ABGR8888,
  38. .de2_fmt = SUN8I_MIXER_FBFMT_ABGR8888,
  39. .rgb = true,
  40. .csc = SUN8I_CSC_MODE_OFF,
  41. },
  42. {
  43. .drm_fmt = DRM_FORMAT_RGBA8888,
  44. .de2_fmt = SUN8I_MIXER_FBFMT_RGBA8888,
  45. .rgb = true,
  46. .csc = SUN8I_CSC_MODE_OFF,
  47. },
  48. {
  49. .drm_fmt = DRM_FORMAT_BGRA8888,
  50. .de2_fmt = SUN8I_MIXER_FBFMT_BGRA8888,
  51. .rgb = true,
  52. .csc = SUN8I_CSC_MODE_OFF,
  53. },
  54. {
  55. .drm_fmt = DRM_FORMAT_XRGB8888,
  56. .de2_fmt = SUN8I_MIXER_FBFMT_XRGB8888,
  57. .rgb = true,
  58. .csc = SUN8I_CSC_MODE_OFF,
  59. },
  60. {
  61. .drm_fmt = DRM_FORMAT_XBGR8888,
  62. .de2_fmt = SUN8I_MIXER_FBFMT_XBGR8888,
  63. .rgb = true,
  64. .csc = SUN8I_CSC_MODE_OFF,
  65. },
  66. {
  67. .drm_fmt = DRM_FORMAT_RGBX8888,
  68. .de2_fmt = SUN8I_MIXER_FBFMT_RGBX8888,
  69. .rgb = true,
  70. .csc = SUN8I_CSC_MODE_OFF,
  71. },
  72. {
  73. .drm_fmt = DRM_FORMAT_BGRX8888,
  74. .de2_fmt = SUN8I_MIXER_FBFMT_BGRX8888,
  75. .rgb = true,
  76. .csc = SUN8I_CSC_MODE_OFF,
  77. },
  78. {
  79. .drm_fmt = DRM_FORMAT_RGB888,
  80. .de2_fmt = SUN8I_MIXER_FBFMT_RGB888,
  81. .rgb = true,
  82. .csc = SUN8I_CSC_MODE_OFF,
  83. },
  84. {
  85. .drm_fmt = DRM_FORMAT_BGR888,
  86. .de2_fmt = SUN8I_MIXER_FBFMT_BGR888,
  87. .rgb = true,
  88. .csc = SUN8I_CSC_MODE_OFF,
  89. },
  90. {
  91. .drm_fmt = DRM_FORMAT_RGB565,
  92. .de2_fmt = SUN8I_MIXER_FBFMT_RGB565,
  93. .rgb = true,
  94. .csc = SUN8I_CSC_MODE_OFF,
  95. },
  96. {
  97. .drm_fmt = DRM_FORMAT_BGR565,
  98. .de2_fmt = SUN8I_MIXER_FBFMT_BGR565,
  99. .rgb = true,
  100. .csc = SUN8I_CSC_MODE_OFF,
  101. },
  102. {
  103. .drm_fmt = DRM_FORMAT_ARGB4444,
  104. .de2_fmt = SUN8I_MIXER_FBFMT_ARGB4444,
  105. .rgb = true,
  106. .csc = SUN8I_CSC_MODE_OFF,
  107. },
  108. {
  109. .drm_fmt = DRM_FORMAT_ABGR4444,
  110. .de2_fmt = SUN8I_MIXER_FBFMT_ABGR4444,
  111. .rgb = true,
  112. .csc = SUN8I_CSC_MODE_OFF,
  113. },
  114. {
  115. .drm_fmt = DRM_FORMAT_RGBA4444,
  116. .de2_fmt = SUN8I_MIXER_FBFMT_RGBA4444,
  117. .rgb = true,
  118. .csc = SUN8I_CSC_MODE_OFF,
  119. },
  120. {
  121. .drm_fmt = DRM_FORMAT_BGRA4444,
  122. .de2_fmt = SUN8I_MIXER_FBFMT_BGRA4444,
  123. .rgb = true,
  124. .csc = SUN8I_CSC_MODE_OFF,
  125. },
  126. {
  127. .drm_fmt = DRM_FORMAT_ARGB1555,
  128. .de2_fmt = SUN8I_MIXER_FBFMT_ARGB1555,
  129. .rgb = true,
  130. .csc = SUN8I_CSC_MODE_OFF,
  131. },
  132. {
  133. .drm_fmt = DRM_FORMAT_ABGR1555,
  134. .de2_fmt = SUN8I_MIXER_FBFMT_ABGR1555,
  135. .rgb = true,
  136. .csc = SUN8I_CSC_MODE_OFF,
  137. },
  138. {
  139. .drm_fmt = DRM_FORMAT_RGBA5551,
  140. .de2_fmt = SUN8I_MIXER_FBFMT_RGBA5551,
  141. .rgb = true,
  142. .csc = SUN8I_CSC_MODE_OFF,
  143. },
  144. {
  145. .drm_fmt = DRM_FORMAT_BGRA5551,
  146. .de2_fmt = SUN8I_MIXER_FBFMT_BGRA5551,
  147. .rgb = true,
  148. .csc = SUN8I_CSC_MODE_OFF,
  149. },
  150. {
  151. .drm_fmt = DRM_FORMAT_UYVY,
  152. .de2_fmt = SUN8I_MIXER_FBFMT_UYVY,
  153. .rgb = false,
  154. .csc = SUN8I_CSC_MODE_YUV2RGB,
  155. },
  156. {
  157. .drm_fmt = DRM_FORMAT_VYUY,
  158. .de2_fmt = SUN8I_MIXER_FBFMT_VYUY,
  159. .rgb = false,
  160. .csc = SUN8I_CSC_MODE_YUV2RGB,
  161. },
  162. {
  163. .drm_fmt = DRM_FORMAT_YUYV,
  164. .de2_fmt = SUN8I_MIXER_FBFMT_YUYV,
  165. .rgb = false,
  166. .csc = SUN8I_CSC_MODE_YUV2RGB,
  167. },
  168. {
  169. .drm_fmt = DRM_FORMAT_YVYU,
  170. .de2_fmt = SUN8I_MIXER_FBFMT_YVYU,
  171. .rgb = false,
  172. .csc = SUN8I_CSC_MODE_YUV2RGB,
  173. },
  174. {
  175. .drm_fmt = DRM_FORMAT_NV16,
  176. .de2_fmt = SUN8I_MIXER_FBFMT_NV16,
  177. .rgb = false,
  178. .csc = SUN8I_CSC_MODE_YUV2RGB,
  179. },
  180. {
  181. .drm_fmt = DRM_FORMAT_NV61,
  182. .de2_fmt = SUN8I_MIXER_FBFMT_NV61,
  183. .rgb = false,
  184. .csc = SUN8I_CSC_MODE_YUV2RGB,
  185. },
  186. {
  187. .drm_fmt = DRM_FORMAT_NV12,
  188. .de2_fmt = SUN8I_MIXER_FBFMT_NV12,
  189. .rgb = false,
  190. .csc = SUN8I_CSC_MODE_YUV2RGB,
  191. },
  192. {
  193. .drm_fmt = DRM_FORMAT_NV21,
  194. .de2_fmt = SUN8I_MIXER_FBFMT_NV21,
  195. .rgb = false,
  196. .csc = SUN8I_CSC_MODE_YUV2RGB,
  197. },
  198. {
  199. .drm_fmt = DRM_FORMAT_YUV444,
  200. .de2_fmt = SUN8I_MIXER_FBFMT_RGB888,
  201. .rgb = true,
  202. .csc = SUN8I_CSC_MODE_YUV2RGB,
  203. },
  204. {
  205. .drm_fmt = DRM_FORMAT_YUV422,
  206. .de2_fmt = SUN8I_MIXER_FBFMT_YUV422,
  207. .rgb = false,
  208. .csc = SUN8I_CSC_MODE_YUV2RGB,
  209. },
  210. {
  211. .drm_fmt = DRM_FORMAT_YUV420,
  212. .de2_fmt = SUN8I_MIXER_FBFMT_YUV420,
  213. .rgb = false,
  214. .csc = SUN8I_CSC_MODE_YUV2RGB,
  215. },
  216. {
  217. .drm_fmt = DRM_FORMAT_YUV411,
  218. .de2_fmt = SUN8I_MIXER_FBFMT_YUV411,
  219. .rgb = false,
  220. .csc = SUN8I_CSC_MODE_YUV2RGB,
  221. },
  222. {
  223. .drm_fmt = DRM_FORMAT_YVU444,
  224. .de2_fmt = SUN8I_MIXER_FBFMT_RGB888,
  225. .rgb = true,
  226. .csc = SUN8I_CSC_MODE_YVU2RGB,
  227. },
  228. {
  229. .drm_fmt = DRM_FORMAT_YVU422,
  230. .de2_fmt = SUN8I_MIXER_FBFMT_YUV422,
  231. .rgb = false,
  232. .csc = SUN8I_CSC_MODE_YVU2RGB,
  233. },
  234. {
  235. .drm_fmt = DRM_FORMAT_YVU420,
  236. .de2_fmt = SUN8I_MIXER_FBFMT_YUV420,
  237. .rgb = false,
  238. .csc = SUN8I_CSC_MODE_YVU2RGB,
  239. },
  240. {
  241. .drm_fmt = DRM_FORMAT_YVU411,
  242. .de2_fmt = SUN8I_MIXER_FBFMT_YUV411,
  243. .rgb = false,
  244. .csc = SUN8I_CSC_MODE_YVU2RGB,
  245. },
  246. };
  247. const struct de2_fmt_info *sun8i_mixer_format_info(u32 format)
  248. {
  249. unsigned int i;
  250. for (i = 0; i < ARRAY_SIZE(de2_formats); ++i)
  251. if (de2_formats[i].drm_fmt == format)
  252. return &de2_formats[i];
  253. return NULL;
  254. }
  255. static void sun8i_mixer_commit(struct sunxi_engine *engine)
  256. {
  257. DRM_DEBUG_DRIVER("Committing changes\n");
  258. regmap_write(engine->regs, SUN8I_MIXER_GLOBAL_DBUFF,
  259. SUN8I_MIXER_GLOBAL_DBUFF_ENABLE);
  260. }
  261. static struct drm_plane **sun8i_layers_init(struct drm_device *drm,
  262. struct sunxi_engine *engine)
  263. {
  264. struct drm_plane **planes;
  265. struct sun8i_mixer *mixer = engine_to_sun8i_mixer(engine);
  266. int i;
  267. planes = devm_kcalloc(drm->dev,
  268. mixer->cfg->vi_num + mixer->cfg->ui_num + 1,
  269. sizeof(*planes), GFP_KERNEL);
  270. if (!planes)
  271. return ERR_PTR(-ENOMEM);
  272. for (i = 0; i < mixer->cfg->vi_num; i++) {
  273. struct sun8i_vi_layer *layer;
  274. layer = sun8i_vi_layer_init_one(drm, mixer, i);
  275. if (IS_ERR(layer)) {
  276. dev_err(drm->dev,
  277. "Couldn't initialize overlay plane\n");
  278. return ERR_CAST(layer);
  279. };
  280. planes[i] = &layer->plane;
  281. };
  282. for (i = 0; i < mixer->cfg->ui_num; i++) {
  283. struct sun8i_ui_layer *layer;
  284. layer = sun8i_ui_layer_init_one(drm, mixer, i);
  285. if (IS_ERR(layer)) {
  286. dev_err(drm->dev, "Couldn't initialize %s plane\n",
  287. i ? "overlay" : "primary");
  288. return ERR_CAST(layer);
  289. };
  290. planes[mixer->cfg->vi_num + i] = &layer->plane;
  291. };
  292. return planes;
  293. }
  294. static const struct sunxi_engine_ops sun8i_engine_ops = {
  295. .commit = sun8i_mixer_commit,
  296. .layers_init = sun8i_layers_init,
  297. };
  298. static struct regmap_config sun8i_mixer_regmap_config = {
  299. .reg_bits = 32,
  300. .val_bits = 32,
  301. .reg_stride = 4,
  302. .max_register = 0xbfffc, /* guessed */
  303. };
  304. static int sun8i_mixer_bind(struct device *dev, struct device *master,
  305. void *data)
  306. {
  307. struct platform_device *pdev = to_platform_device(dev);
  308. struct drm_device *drm = data;
  309. struct sun4i_drv *drv = drm->dev_private;
  310. struct sun8i_mixer *mixer;
  311. struct resource *res;
  312. void __iomem *regs;
  313. int plane_cnt;
  314. int i, ret;
  315. /*
  316. * The mixer uses single 32-bit register to store memory
  317. * addresses, so that it cannot deal with 64-bit memory
  318. * addresses.
  319. * Restrict the DMA mask so that the mixer won't be
  320. * allocated some memory that is too high.
  321. */
  322. ret = dma_set_mask(dev, DMA_BIT_MASK(32));
  323. if (ret) {
  324. dev_err(dev, "Cannot do 32-bit DMA.\n");
  325. return ret;
  326. }
  327. mixer = devm_kzalloc(dev, sizeof(*mixer), GFP_KERNEL);
  328. if (!mixer)
  329. return -ENOMEM;
  330. dev_set_drvdata(dev, mixer);
  331. mixer->engine.ops = &sun8i_engine_ops;
  332. mixer->engine.node = dev->of_node;
  333. /* The ID of the mixer currently doesn't matter */
  334. mixer->engine.id = -1;
  335. mixer->cfg = of_device_get_match_data(dev);
  336. if (!mixer->cfg)
  337. return -EINVAL;
  338. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  339. regs = devm_ioremap_resource(dev, res);
  340. if (IS_ERR(regs))
  341. return PTR_ERR(regs);
  342. mixer->engine.regs = devm_regmap_init_mmio(dev, regs,
  343. &sun8i_mixer_regmap_config);
  344. if (IS_ERR(mixer->engine.regs)) {
  345. dev_err(dev, "Couldn't create the mixer regmap\n");
  346. return PTR_ERR(mixer->engine.regs);
  347. }
  348. mixer->reset = devm_reset_control_get(dev, NULL);
  349. if (IS_ERR(mixer->reset)) {
  350. dev_err(dev, "Couldn't get our reset line\n");
  351. return PTR_ERR(mixer->reset);
  352. }
  353. ret = reset_control_deassert(mixer->reset);
  354. if (ret) {
  355. dev_err(dev, "Couldn't deassert our reset line\n");
  356. return ret;
  357. }
  358. mixer->bus_clk = devm_clk_get(dev, "bus");
  359. if (IS_ERR(mixer->bus_clk)) {
  360. dev_err(dev, "Couldn't get the mixer bus clock\n");
  361. ret = PTR_ERR(mixer->bus_clk);
  362. goto err_assert_reset;
  363. }
  364. clk_prepare_enable(mixer->bus_clk);
  365. mixer->mod_clk = devm_clk_get(dev, "mod");
  366. if (IS_ERR(mixer->mod_clk)) {
  367. dev_err(dev, "Couldn't get the mixer module clock\n");
  368. ret = PTR_ERR(mixer->mod_clk);
  369. goto err_disable_bus_clk;
  370. }
  371. clk_prepare_enable(mixer->mod_clk);
  372. list_add_tail(&mixer->engine.list, &drv->engine_list);
  373. /* Reset the registers */
  374. for (i = 0x0; i < 0x20000; i += 4)
  375. regmap_write(mixer->engine.regs, i, 0);
  376. /* Enable the mixer */
  377. regmap_write(mixer->engine.regs, SUN8I_MIXER_GLOBAL_CTL,
  378. SUN8I_MIXER_GLOBAL_CTL_RT_EN);
  379. /* Set background color to black */
  380. regmap_write(mixer->engine.regs, SUN8I_MIXER_BLEND_BKCOLOR,
  381. SUN8I_MIXER_BLEND_COLOR_BLACK);
  382. /*
  383. * Set fill color of bottom plane to black. Generally not needed
  384. * except when VI plane is at bottom (zpos = 0) and enabled.
  385. */
  386. regmap_write(mixer->engine.regs, SUN8I_MIXER_BLEND_PIPE_CTL,
  387. SUN8I_MIXER_BLEND_PIPE_CTL_FC_EN(0));
  388. regmap_write(mixer->engine.regs, SUN8I_MIXER_BLEND_ATTR_FCOLOR(0),
  389. SUN8I_MIXER_BLEND_COLOR_BLACK);
  390. /* Fixed zpos for now */
  391. regmap_write(mixer->engine.regs, SUN8I_MIXER_BLEND_ROUTE, 0x43210);
  392. plane_cnt = mixer->cfg->vi_num + mixer->cfg->ui_num;
  393. for (i = 0; i < plane_cnt; i++)
  394. regmap_write(mixer->engine.regs, SUN8I_MIXER_BLEND_MODE(i),
  395. SUN8I_MIXER_BLEND_MODE_DEF);
  396. return 0;
  397. err_disable_bus_clk:
  398. clk_disable_unprepare(mixer->bus_clk);
  399. err_assert_reset:
  400. reset_control_assert(mixer->reset);
  401. return ret;
  402. }
  403. static void sun8i_mixer_unbind(struct device *dev, struct device *master,
  404. void *data)
  405. {
  406. struct sun8i_mixer *mixer = dev_get_drvdata(dev);
  407. list_del(&mixer->engine.list);
  408. clk_disable_unprepare(mixer->mod_clk);
  409. clk_disable_unprepare(mixer->bus_clk);
  410. reset_control_assert(mixer->reset);
  411. }
  412. static const struct component_ops sun8i_mixer_ops = {
  413. .bind = sun8i_mixer_bind,
  414. .unbind = sun8i_mixer_unbind,
  415. };
  416. static int sun8i_mixer_probe(struct platform_device *pdev)
  417. {
  418. return component_add(&pdev->dev, &sun8i_mixer_ops);
  419. }
  420. static int sun8i_mixer_remove(struct platform_device *pdev)
  421. {
  422. component_del(&pdev->dev, &sun8i_mixer_ops);
  423. return 0;
  424. }
  425. static const struct sun8i_mixer_cfg sun8i_v3s_mixer_cfg = {
  426. .vi_num = 2,
  427. .ui_num = 1,
  428. .scaler_mask = 0x3,
  429. .ccsc = 0,
  430. };
  431. static const struct of_device_id sun8i_mixer_of_table[] = {
  432. {
  433. .compatible = "allwinner,sun8i-v3s-de2-mixer",
  434. .data = &sun8i_v3s_mixer_cfg,
  435. },
  436. { }
  437. };
  438. MODULE_DEVICE_TABLE(of, sun8i_mixer_of_table);
  439. static struct platform_driver sun8i_mixer_platform_driver = {
  440. .probe = sun8i_mixer_probe,
  441. .remove = sun8i_mixer_remove,
  442. .driver = {
  443. .name = "sun8i-mixer",
  444. .of_match_table = sun8i_mixer_of_table,
  445. },
  446. };
  447. module_platform_driver(sun8i_mixer_platform_driver);
  448. MODULE_AUTHOR("Icenowy Zheng <icenowy@aosc.io>");
  449. MODULE_DESCRIPTION("Allwinner DE2 Mixer driver");
  450. MODULE_LICENSE("GPL");