sun4i_tcon.h 6.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202
  1. /*
  2. * Copyright (C) 2015 Free Electrons
  3. * Copyright (C) 2015 NextThing Co
  4. *
  5. * Boris Brezillon <boris.brezillon@free-electrons.com>
  6. * Maxime Ripard <maxime.ripard@free-electrons.com>
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. */
  13. #ifndef __SUN4I_TCON_H__
  14. #define __SUN4I_TCON_H__
  15. #include <drm/drm_crtc.h>
  16. #include <linux/kernel.h>
  17. #include <linux/list.h>
  18. #include <linux/reset.h>
  19. #define SUN4I_TCON_GCTL_REG 0x0
  20. #define SUN4I_TCON_GCTL_TCON_ENABLE BIT(31)
  21. #define SUN4I_TCON_GCTL_IOMAP_MASK BIT(0)
  22. #define SUN4I_TCON_GCTL_IOMAP_TCON1 (1 << 0)
  23. #define SUN4I_TCON_GCTL_IOMAP_TCON0 (0 << 0)
  24. #define SUN4I_TCON_GINT0_REG 0x4
  25. #define SUN4I_TCON_GINT0_VBLANK_ENABLE(pipe) BIT(31 - (pipe))
  26. #define SUN4I_TCON_GINT0_VBLANK_INT(pipe) BIT(15 - (pipe))
  27. #define SUN4I_TCON_GINT1_REG 0x8
  28. #define SUN4I_TCON_FRM_CTL_REG 0x10
  29. #define SUN4I_TCON0_CTL_REG 0x40
  30. #define SUN4I_TCON0_CTL_TCON_ENABLE BIT(31)
  31. #define SUN4I_TCON0_CTL_CLK_DELAY_MASK GENMASK(8, 4)
  32. #define SUN4I_TCON0_CTL_CLK_DELAY(delay) ((delay << 4) & SUN4I_TCON0_CTL_CLK_DELAY_MASK)
  33. #define SUN4I_TCON0_CTL_SRC_SEL_MASK GENMASK(2, 0)
  34. #define SUN4I_TCON0_DCLK_REG 0x44
  35. #define SUN4I_TCON0_DCLK_GATE_BIT (31)
  36. #define SUN4I_TCON0_DCLK_DIV_SHIFT (0)
  37. #define SUN4I_TCON0_DCLK_DIV_WIDTH (7)
  38. #define SUN4I_TCON0_BASIC0_REG 0x48
  39. #define SUN4I_TCON0_BASIC0_X(width) ((((width) - 1) & 0xfff) << 16)
  40. #define SUN4I_TCON0_BASIC0_Y(height) (((height) - 1) & 0xfff)
  41. #define SUN4I_TCON0_BASIC1_REG 0x4c
  42. #define SUN4I_TCON0_BASIC1_H_TOTAL(total) ((((total) - 1) & 0x1fff) << 16)
  43. #define SUN4I_TCON0_BASIC1_H_BACKPORCH(bp) (((bp) - 1) & 0xfff)
  44. #define SUN4I_TCON0_BASIC2_REG 0x50
  45. #define SUN4I_TCON0_BASIC2_V_TOTAL(total) (((total) & 0x1fff) << 16)
  46. #define SUN4I_TCON0_BASIC2_V_BACKPORCH(bp) (((bp) - 1) & 0xfff)
  47. #define SUN4I_TCON0_BASIC3_REG 0x54
  48. #define SUN4I_TCON0_BASIC3_H_SYNC(width) ((((width) - 1) & 0x7ff) << 16)
  49. #define SUN4I_TCON0_BASIC3_V_SYNC(height) (((height) - 1) & 0x7ff)
  50. #define SUN4I_TCON0_HV_IF_REG 0x58
  51. #define SUN4I_TCON0_CPU_IF_REG 0x60
  52. #define SUN4I_TCON0_CPU_WR_REG 0x64
  53. #define SUN4I_TCON0_CPU_RD0_REG 0x68
  54. #define SUN4I_TCON0_CPU_RDA_REG 0x6c
  55. #define SUN4I_TCON0_TTL0_REG 0x70
  56. #define SUN4I_TCON0_TTL1_REG 0x74
  57. #define SUN4I_TCON0_TTL2_REG 0x78
  58. #define SUN4I_TCON0_TTL3_REG 0x7c
  59. #define SUN4I_TCON0_TTL4_REG 0x80
  60. #define SUN4I_TCON0_LVDS_IF_REG 0x84
  61. #define SUN4I_TCON0_IO_POL_REG 0x88
  62. #define SUN4I_TCON0_IO_POL_DCLK_PHASE(phase) ((phase & 3) << 28)
  63. #define SUN4I_TCON0_IO_POL_HSYNC_POSITIVE BIT(25)
  64. #define SUN4I_TCON0_IO_POL_VSYNC_POSITIVE BIT(24)
  65. #define SUN4I_TCON0_IO_TRI_REG 0x8c
  66. #define SUN4I_TCON0_IO_TRI_HSYNC_DISABLE BIT(25)
  67. #define SUN4I_TCON0_IO_TRI_VSYNC_DISABLE BIT(24)
  68. #define SUN4I_TCON0_IO_TRI_DATA_PINS_DISABLE(pins) GENMASK(pins, 0)
  69. #define SUN4I_TCON1_CTL_REG 0x90
  70. #define SUN4I_TCON1_CTL_TCON_ENABLE BIT(31)
  71. #define SUN4I_TCON1_CTL_INTERLACE_ENABLE BIT(20)
  72. #define SUN4I_TCON1_CTL_CLK_DELAY_MASK GENMASK(8, 4)
  73. #define SUN4I_TCON1_CTL_CLK_DELAY(delay) ((delay << 4) & SUN4I_TCON1_CTL_CLK_DELAY_MASK)
  74. #define SUN4I_TCON1_CTL_SRC_SEL_MASK GENMASK(1, 0)
  75. #define SUN4I_TCON1_BASIC0_REG 0x94
  76. #define SUN4I_TCON1_BASIC0_X(width) ((((width) - 1) & 0xfff) << 16)
  77. #define SUN4I_TCON1_BASIC0_Y(height) (((height) - 1) & 0xfff)
  78. #define SUN4I_TCON1_BASIC1_REG 0x98
  79. #define SUN4I_TCON1_BASIC1_X(width) ((((width) - 1) & 0xfff) << 16)
  80. #define SUN4I_TCON1_BASIC1_Y(height) (((height) - 1) & 0xfff)
  81. #define SUN4I_TCON1_BASIC2_REG 0x9c
  82. #define SUN4I_TCON1_BASIC2_X(width) ((((width) - 1) & 0xfff) << 16)
  83. #define SUN4I_TCON1_BASIC2_Y(height) (((height) - 1) & 0xfff)
  84. #define SUN4I_TCON1_BASIC3_REG 0xa0
  85. #define SUN4I_TCON1_BASIC3_H_TOTAL(total) ((((total) - 1) & 0x1fff) << 16)
  86. #define SUN4I_TCON1_BASIC3_H_BACKPORCH(bp) (((bp) - 1) & 0xfff)
  87. #define SUN4I_TCON1_BASIC4_REG 0xa4
  88. #define SUN4I_TCON1_BASIC4_V_TOTAL(total) (((total) & 0x1fff) << 16)
  89. #define SUN4I_TCON1_BASIC4_V_BACKPORCH(bp) (((bp) - 1) & 0xfff)
  90. #define SUN4I_TCON1_BASIC5_REG 0xa8
  91. #define SUN4I_TCON1_BASIC5_H_SYNC(width) ((((width) - 1) & 0x3ff) << 16)
  92. #define SUN4I_TCON1_BASIC5_V_SYNC(height) (((height) - 1) & 0x3ff)
  93. #define SUN4I_TCON1_IO_POL_REG 0xf0
  94. #define SUN4I_TCON1_IO_TRI_REG 0xf4
  95. #define SUN4I_TCON_CEU_CTL_REG 0x100
  96. #define SUN4I_TCON_CEU_MUL_RR_REG 0x110
  97. #define SUN4I_TCON_CEU_MUL_RG_REG 0x114
  98. #define SUN4I_TCON_CEU_MUL_RB_REG 0x118
  99. #define SUN4I_TCON_CEU_ADD_RC_REG 0x11c
  100. #define SUN4I_TCON_CEU_MUL_GR_REG 0x120
  101. #define SUN4I_TCON_CEU_MUL_GG_REG 0x124
  102. #define SUN4I_TCON_CEU_MUL_GB_REG 0x128
  103. #define SUN4I_TCON_CEU_ADD_GC_REG 0x12c
  104. #define SUN4I_TCON_CEU_MUL_BR_REG 0x130
  105. #define SUN4I_TCON_CEU_MUL_BG_REG 0x134
  106. #define SUN4I_TCON_CEU_MUL_BB_REG 0x138
  107. #define SUN4I_TCON_CEU_ADD_BC_REG 0x13c
  108. #define SUN4I_TCON_CEU_RANGE_R_REG 0x140
  109. #define SUN4I_TCON_CEU_RANGE_G_REG 0x144
  110. #define SUN4I_TCON_CEU_RANGE_B_REG 0x148
  111. #define SUN4I_TCON_MUX_CTRL_REG 0x200
  112. #define SUN4I_TCON1_FILL_CTL_REG 0x300
  113. #define SUN4I_TCON1_FILL_BEG0_REG 0x304
  114. #define SUN4I_TCON1_FILL_END0_REG 0x308
  115. #define SUN4I_TCON1_FILL_DATA0_REG 0x30c
  116. #define SUN4I_TCON1_FILL_BEG1_REG 0x310
  117. #define SUN4I_TCON1_FILL_END1_REG 0x314
  118. #define SUN4I_TCON1_FILL_DATA1_REG 0x318
  119. #define SUN4I_TCON1_FILL_BEG2_REG 0x31c
  120. #define SUN4I_TCON1_FILL_END2_REG 0x320
  121. #define SUN4I_TCON1_FILL_DATA2_REG 0x324
  122. #define SUN4I_TCON1_GAMMA_TABLE_REG 0x400
  123. #define SUN4I_TCON_MAX_CHANNELS 2
  124. struct sun4i_tcon;
  125. struct sun4i_tcon_quirks {
  126. bool has_channel_1; /* a33 does not have channel 1 */
  127. bool needs_de_be_mux; /* sun6i needs mux to select backend */
  128. /* callback to handle tcon muxing options */
  129. int (*set_mux)(struct sun4i_tcon *, const struct drm_encoder *);
  130. };
  131. struct sun4i_tcon {
  132. struct device *dev;
  133. struct drm_device *drm;
  134. struct regmap *regs;
  135. /* Main bus clock */
  136. struct clk *clk;
  137. /* Clocks for the TCON channels */
  138. struct clk *sclk0;
  139. struct clk *sclk1;
  140. /* Pixel clock */
  141. struct clk *dclk;
  142. /* Reset control */
  143. struct reset_control *lcd_rst;
  144. struct drm_panel *panel;
  145. /* Platform adjustments */
  146. const struct sun4i_tcon_quirks *quirks;
  147. /* Associated crtc */
  148. struct sun4i_crtc *crtc;
  149. int id;
  150. /* TCON list management */
  151. struct list_head list;
  152. };
  153. struct drm_bridge *sun4i_tcon_find_bridge(struct device_node *node);
  154. struct drm_panel *sun4i_tcon_find_panel(struct device_node *node);
  155. void sun4i_tcon_enable_vblank(struct sun4i_tcon *tcon, bool enable);
  156. void sun4i_tcon_mode_set(struct sun4i_tcon *tcon,
  157. const struct drm_encoder *encoder,
  158. const struct drm_display_mode *mode);
  159. void sun4i_tcon_set_status(struct sun4i_tcon *crtc,
  160. const struct drm_encoder *encoder, bool enable);
  161. extern const struct of_device_id sun4i_tcon_of_table[];
  162. #endif /* __SUN4I_TCON_H__ */