ltdc.c 29 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Copyright (C) STMicroelectronics SA 2017
  4. *
  5. * Authors: Philippe Cornu <philippe.cornu@st.com>
  6. * Yannick Fertre <yannick.fertre@st.com>
  7. * Fabien Dessenne <fabien.dessenne@st.com>
  8. * Mickael Reulier <mickael.reulier@st.com>
  9. */
  10. #include <linux/clk.h>
  11. #include <linux/component.h>
  12. #include <linux/of_address.h>
  13. #include <linux/of_graph.h>
  14. #include <linux/reset.h>
  15. #include <drm/drm_atomic.h>
  16. #include <drm/drm_atomic_helper.h>
  17. #include <drm/drm_crtc_helper.h>
  18. #include <drm/drm_fb_cma_helper.h>
  19. #include <drm/drm_gem_cma_helper.h>
  20. #include <drm/drm_of.h>
  21. #include <drm/drm_bridge.h>
  22. #include <drm/drm_plane_helper.h>
  23. #include <video/videomode.h>
  24. #include "ltdc.h"
  25. #define NB_CRTC 1
  26. #define CRTC_MASK GENMASK(NB_CRTC - 1, 0)
  27. #define MAX_IRQ 4
  28. #define MAX_ENDPOINTS 2
  29. #define HWVER_10200 0x010200
  30. #define HWVER_10300 0x010300
  31. #define HWVER_20101 0x020101
  32. /*
  33. * The address of some registers depends on the HW version: such registers have
  34. * an extra offset specified with reg_ofs.
  35. */
  36. #define REG_OFS_NONE 0
  37. #define REG_OFS_4 4 /* Insertion of "Layer Conf. 2" reg */
  38. #define REG_OFS (ldev->caps.reg_ofs)
  39. #define LAY_OFS 0x80 /* Register Offset between 2 layers */
  40. /* Global register offsets */
  41. #define LTDC_IDR 0x0000 /* IDentification */
  42. #define LTDC_LCR 0x0004 /* Layer Count */
  43. #define LTDC_SSCR 0x0008 /* Synchronization Size Configuration */
  44. #define LTDC_BPCR 0x000C /* Back Porch Configuration */
  45. #define LTDC_AWCR 0x0010 /* Active Width Configuration */
  46. #define LTDC_TWCR 0x0014 /* Total Width Configuration */
  47. #define LTDC_GCR 0x0018 /* Global Control */
  48. #define LTDC_GC1R 0x001C /* Global Configuration 1 */
  49. #define LTDC_GC2R 0x0020 /* Global Configuration 2 */
  50. #define LTDC_SRCR 0x0024 /* Shadow Reload Configuration */
  51. #define LTDC_GACR 0x0028 /* GAmma Correction */
  52. #define LTDC_BCCR 0x002C /* Background Color Configuration */
  53. #define LTDC_IER 0x0034 /* Interrupt Enable */
  54. #define LTDC_ISR 0x0038 /* Interrupt Status */
  55. #define LTDC_ICR 0x003C /* Interrupt Clear */
  56. #define LTDC_LIPCR 0x0040 /* Line Interrupt Position Conf. */
  57. #define LTDC_CPSR 0x0044 /* Current Position Status */
  58. #define LTDC_CDSR 0x0048 /* Current Display Status */
  59. /* Layer register offsets */
  60. #define LTDC_L1LC1R (0x80) /* L1 Layer Configuration 1 */
  61. #define LTDC_L1LC2R (0x84) /* L1 Layer Configuration 2 */
  62. #define LTDC_L1CR (0x84 + REG_OFS)/* L1 Control */
  63. #define LTDC_L1WHPCR (0x88 + REG_OFS)/* L1 Window Hor Position Config */
  64. #define LTDC_L1WVPCR (0x8C + REG_OFS)/* L1 Window Vert Position Config */
  65. #define LTDC_L1CKCR (0x90 + REG_OFS)/* L1 Color Keying Configuration */
  66. #define LTDC_L1PFCR (0x94 + REG_OFS)/* L1 Pixel Format Configuration */
  67. #define LTDC_L1CACR (0x98 + REG_OFS)/* L1 Constant Alpha Config */
  68. #define LTDC_L1DCCR (0x9C + REG_OFS)/* L1 Default Color Configuration */
  69. #define LTDC_L1BFCR (0xA0 + REG_OFS)/* L1 Blend Factors Configuration */
  70. #define LTDC_L1FBBCR (0xA4 + REG_OFS)/* L1 FrameBuffer Bus Control */
  71. #define LTDC_L1AFBCR (0xA8 + REG_OFS)/* L1 AuxFB Control */
  72. #define LTDC_L1CFBAR (0xAC + REG_OFS)/* L1 Color FrameBuffer Address */
  73. #define LTDC_L1CFBLR (0xB0 + REG_OFS)/* L1 Color FrameBuffer Length */
  74. #define LTDC_L1CFBLNR (0xB4 + REG_OFS)/* L1 Color FrameBuffer Line Nb */
  75. #define LTDC_L1AFBAR (0xB8 + REG_OFS)/* L1 AuxFB Address */
  76. #define LTDC_L1AFBLR (0xBC + REG_OFS)/* L1 AuxFB Length */
  77. #define LTDC_L1AFBLNR (0xC0 + REG_OFS)/* L1 AuxFB Line Number */
  78. #define LTDC_L1CLUTWR (0xC4 + REG_OFS)/* L1 CLUT Write */
  79. #define LTDC_L1YS1R (0xE0 + REG_OFS)/* L1 YCbCr Scale 1 */
  80. #define LTDC_L1YS2R (0xE4 + REG_OFS)/* L1 YCbCr Scale 2 */
  81. /* Bit definitions */
  82. #define SSCR_VSH GENMASK(10, 0) /* Vertical Synchronization Height */
  83. #define SSCR_HSW GENMASK(27, 16) /* Horizontal Synchronization Width */
  84. #define BPCR_AVBP GENMASK(10, 0) /* Accumulated Vertical Back Porch */
  85. #define BPCR_AHBP GENMASK(27, 16) /* Accumulated Horizontal Back Porch */
  86. #define AWCR_AAH GENMASK(10, 0) /* Accumulated Active Height */
  87. #define AWCR_AAW GENMASK(27, 16) /* Accumulated Active Width */
  88. #define TWCR_TOTALH GENMASK(10, 0) /* TOTAL Height */
  89. #define TWCR_TOTALW GENMASK(27, 16) /* TOTAL Width */
  90. #define GCR_LTDCEN BIT(0) /* LTDC ENable */
  91. #define GCR_DEN BIT(16) /* Dither ENable */
  92. #define GCR_PCPOL BIT(28) /* Pixel Clock POLarity-Inverted */
  93. #define GCR_DEPOL BIT(29) /* Data Enable POLarity-High */
  94. #define GCR_VSPOL BIT(30) /* Vertical Synchro POLarity-High */
  95. #define GCR_HSPOL BIT(31) /* Horizontal Synchro POLarity-High */
  96. #define GC1R_WBCH GENMASK(3, 0) /* Width of Blue CHannel output */
  97. #define GC1R_WGCH GENMASK(7, 4) /* Width of Green Channel output */
  98. #define GC1R_WRCH GENMASK(11, 8) /* Width of Red Channel output */
  99. #define GC1R_PBEN BIT(12) /* Precise Blending ENable */
  100. #define GC1R_DT GENMASK(15, 14) /* Dithering Technique */
  101. #define GC1R_GCT GENMASK(19, 17) /* Gamma Correction Technique */
  102. #define GC1R_SHREN BIT(21) /* SHadow Registers ENabled */
  103. #define GC1R_BCP BIT(22) /* Background Colour Programmable */
  104. #define GC1R_BBEN BIT(23) /* Background Blending ENabled */
  105. #define GC1R_LNIP BIT(24) /* Line Number IRQ Position */
  106. #define GC1R_TP BIT(25) /* Timing Programmable */
  107. #define GC1R_IPP BIT(26) /* IRQ Polarity Programmable */
  108. #define GC1R_SPP BIT(27) /* Sync Polarity Programmable */
  109. #define GC1R_DWP BIT(28) /* Dither Width Programmable */
  110. #define GC1R_STREN BIT(29) /* STatus Registers ENabled */
  111. #define GC1R_BMEN BIT(31) /* Blind Mode ENabled */
  112. #define GC2R_EDCA BIT(0) /* External Display Control Ability */
  113. #define GC2R_STSAEN BIT(1) /* Slave Timing Sync Ability ENabled */
  114. #define GC2R_DVAEN BIT(2) /* Dual-View Ability ENabled */
  115. #define GC2R_DPAEN BIT(3) /* Dual-Port Ability ENabled */
  116. #define GC2R_BW GENMASK(6, 4) /* Bus Width (log2 of nb of bytes) */
  117. #define GC2R_EDCEN BIT(7) /* External Display Control ENabled */
  118. #define SRCR_IMR BIT(0) /* IMmediate Reload */
  119. #define SRCR_VBR BIT(1) /* Vertical Blanking Reload */
  120. #define BCCR_BCBLACK 0x00 /* Background Color BLACK */
  121. #define BCCR_BCBLUE GENMASK(7, 0) /* Background Color BLUE */
  122. #define BCCR_BCGREEN GENMASK(15, 8) /* Background Color GREEN */
  123. #define BCCR_BCRED GENMASK(23, 16) /* Background Color RED */
  124. #define BCCR_BCWHITE GENMASK(23, 0) /* Background Color WHITE */
  125. #define IER_LIE BIT(0) /* Line Interrupt Enable */
  126. #define IER_FUIE BIT(1) /* Fifo Underrun Interrupt Enable */
  127. #define IER_TERRIE BIT(2) /* Transfer ERRor Interrupt Enable */
  128. #define IER_RRIE BIT(3) /* Register Reload Interrupt enable */
  129. #define ISR_LIF BIT(0) /* Line Interrupt Flag */
  130. #define ISR_FUIF BIT(1) /* Fifo Underrun Interrupt Flag */
  131. #define ISR_TERRIF BIT(2) /* Transfer ERRor Interrupt Flag */
  132. #define ISR_RRIF BIT(3) /* Register Reload Interrupt Flag */
  133. #define LXCR_LEN BIT(0) /* Layer ENable */
  134. #define LXCR_COLKEN BIT(1) /* Color Keying Enable */
  135. #define LXCR_CLUTEN BIT(4) /* Color Look-Up Table ENable */
  136. #define LXWHPCR_WHSTPOS GENMASK(11, 0) /* Window Horizontal StarT POSition */
  137. #define LXWHPCR_WHSPPOS GENMASK(27, 16) /* Window Horizontal StoP POSition */
  138. #define LXWVPCR_WVSTPOS GENMASK(10, 0) /* Window Vertical StarT POSition */
  139. #define LXWVPCR_WVSPPOS GENMASK(26, 16) /* Window Vertical StoP POSition */
  140. #define LXPFCR_PF GENMASK(2, 0) /* Pixel Format */
  141. #define LXCACR_CONSTA GENMASK(7, 0) /* CONSTant Alpha */
  142. #define LXBFCR_BF2 GENMASK(2, 0) /* Blending Factor 2 */
  143. #define LXBFCR_BF1 GENMASK(10, 8) /* Blending Factor 1 */
  144. #define LXCFBLR_CFBLL GENMASK(12, 0) /* Color Frame Buffer Line Length */
  145. #define LXCFBLR_CFBP GENMASK(28, 16) /* Color Frame Buffer Pitch in bytes */
  146. #define LXCFBLNR_CFBLN GENMASK(10, 0) /* Color Frame Buffer Line Number */
  147. #define CONSTA_MAX 0xFF /* CONSTant Alpha MAX= 1.0 */
  148. #define BF1_PAXCA 0x600 /* Pixel Alpha x Constant Alpha */
  149. #define BF1_CA 0x400 /* Constant Alpha */
  150. #define BF2_1PAXCA 0x007 /* 1 - (Pixel Alpha x Constant Alpha) */
  151. #define BF2_1CA 0x005 /* 1 - Constant Alpha */
  152. #define NB_PF 8 /* Max nb of HW pixel format */
  153. enum ltdc_pix_fmt {
  154. PF_NONE,
  155. /* RGB formats */
  156. PF_ARGB8888, /* ARGB [32 bits] */
  157. PF_RGBA8888, /* RGBA [32 bits] */
  158. PF_RGB888, /* RGB [24 bits] */
  159. PF_RGB565, /* RGB [16 bits] */
  160. PF_ARGB1555, /* ARGB A:1 bit RGB:15 bits [16 bits] */
  161. PF_ARGB4444, /* ARGB A:4 bits R/G/B: 4 bits each [16 bits] */
  162. /* Indexed formats */
  163. PF_L8, /* Indexed 8 bits [8 bits] */
  164. PF_AL44, /* Alpha:4 bits + indexed 4 bits [8 bits] */
  165. PF_AL88 /* Alpha:8 bits + indexed 8 bits [16 bits] */
  166. };
  167. /* The index gives the encoding of the pixel format for an HW version */
  168. static const enum ltdc_pix_fmt ltdc_pix_fmt_a0[NB_PF] = {
  169. PF_ARGB8888, /* 0x00 */
  170. PF_RGB888, /* 0x01 */
  171. PF_RGB565, /* 0x02 */
  172. PF_ARGB1555, /* 0x03 */
  173. PF_ARGB4444, /* 0x04 */
  174. PF_L8, /* 0x05 */
  175. PF_AL44, /* 0x06 */
  176. PF_AL88 /* 0x07 */
  177. };
  178. static const enum ltdc_pix_fmt ltdc_pix_fmt_a1[NB_PF] = {
  179. PF_ARGB8888, /* 0x00 */
  180. PF_RGB888, /* 0x01 */
  181. PF_RGB565, /* 0x02 */
  182. PF_RGBA8888, /* 0x03 */
  183. PF_AL44, /* 0x04 */
  184. PF_L8, /* 0x05 */
  185. PF_ARGB1555, /* 0x06 */
  186. PF_ARGB4444 /* 0x07 */
  187. };
  188. static inline u32 reg_read(void __iomem *base, u32 reg)
  189. {
  190. return readl_relaxed(base + reg);
  191. }
  192. static inline void reg_write(void __iomem *base, u32 reg, u32 val)
  193. {
  194. writel_relaxed(val, base + reg);
  195. }
  196. static inline void reg_set(void __iomem *base, u32 reg, u32 mask)
  197. {
  198. reg_write(base, reg, reg_read(base, reg) | mask);
  199. }
  200. static inline void reg_clear(void __iomem *base, u32 reg, u32 mask)
  201. {
  202. reg_write(base, reg, reg_read(base, reg) & ~mask);
  203. }
  204. static inline void reg_update_bits(void __iomem *base, u32 reg, u32 mask,
  205. u32 val)
  206. {
  207. reg_write(base, reg, (reg_read(base, reg) & ~mask) | val);
  208. }
  209. static inline struct ltdc_device *crtc_to_ltdc(struct drm_crtc *crtc)
  210. {
  211. return (struct ltdc_device *)crtc->dev->dev_private;
  212. }
  213. static inline struct ltdc_device *plane_to_ltdc(struct drm_plane *plane)
  214. {
  215. return (struct ltdc_device *)plane->dev->dev_private;
  216. }
  217. static inline struct ltdc_device *encoder_to_ltdc(struct drm_encoder *enc)
  218. {
  219. return (struct ltdc_device *)enc->dev->dev_private;
  220. }
  221. static inline enum ltdc_pix_fmt to_ltdc_pixelformat(u32 drm_fmt)
  222. {
  223. enum ltdc_pix_fmt pf;
  224. switch (drm_fmt) {
  225. case DRM_FORMAT_ARGB8888:
  226. case DRM_FORMAT_XRGB8888:
  227. pf = PF_ARGB8888;
  228. break;
  229. case DRM_FORMAT_RGBA8888:
  230. case DRM_FORMAT_RGBX8888:
  231. pf = PF_RGBA8888;
  232. break;
  233. case DRM_FORMAT_RGB888:
  234. pf = PF_RGB888;
  235. break;
  236. case DRM_FORMAT_RGB565:
  237. pf = PF_RGB565;
  238. break;
  239. case DRM_FORMAT_ARGB1555:
  240. case DRM_FORMAT_XRGB1555:
  241. pf = PF_ARGB1555;
  242. break;
  243. case DRM_FORMAT_ARGB4444:
  244. case DRM_FORMAT_XRGB4444:
  245. pf = PF_ARGB4444;
  246. break;
  247. case DRM_FORMAT_C8:
  248. pf = PF_L8;
  249. break;
  250. default:
  251. pf = PF_NONE;
  252. break;
  253. /* Note: There are no DRM_FORMAT for AL44 and AL88 */
  254. }
  255. return pf;
  256. }
  257. static inline u32 to_drm_pixelformat(enum ltdc_pix_fmt pf)
  258. {
  259. switch (pf) {
  260. case PF_ARGB8888:
  261. return DRM_FORMAT_ARGB8888;
  262. case PF_RGBA8888:
  263. return DRM_FORMAT_RGBA8888;
  264. case PF_RGB888:
  265. return DRM_FORMAT_RGB888;
  266. case PF_RGB565:
  267. return DRM_FORMAT_RGB565;
  268. case PF_ARGB1555:
  269. return DRM_FORMAT_ARGB1555;
  270. case PF_ARGB4444:
  271. return DRM_FORMAT_ARGB4444;
  272. case PF_L8:
  273. return DRM_FORMAT_C8;
  274. case PF_AL44: /* No DRM support */
  275. case PF_AL88: /* No DRM support */
  276. case PF_NONE:
  277. default:
  278. return 0;
  279. }
  280. }
  281. static irqreturn_t ltdc_irq_thread(int irq, void *arg)
  282. {
  283. struct drm_device *ddev = arg;
  284. struct ltdc_device *ldev = ddev->dev_private;
  285. struct drm_crtc *crtc = drm_crtc_from_index(ddev, 0);
  286. /* Line IRQ : trigger the vblank event */
  287. if (ldev->irq_status & ISR_LIF)
  288. drm_crtc_handle_vblank(crtc);
  289. /* Save FIFO Underrun & Transfer Error status */
  290. mutex_lock(&ldev->err_lock);
  291. if (ldev->irq_status & ISR_FUIF)
  292. ldev->error_status |= ISR_FUIF;
  293. if (ldev->irq_status & ISR_TERRIF)
  294. ldev->error_status |= ISR_TERRIF;
  295. mutex_unlock(&ldev->err_lock);
  296. return IRQ_HANDLED;
  297. }
  298. static irqreturn_t ltdc_irq(int irq, void *arg)
  299. {
  300. struct drm_device *ddev = arg;
  301. struct ltdc_device *ldev = ddev->dev_private;
  302. /* Read & Clear the interrupt status */
  303. ldev->irq_status = reg_read(ldev->regs, LTDC_ISR);
  304. reg_write(ldev->regs, LTDC_ICR, ldev->irq_status);
  305. return IRQ_WAKE_THREAD;
  306. }
  307. /*
  308. * DRM_CRTC
  309. */
  310. static void ltdc_crtc_atomic_enable(struct drm_crtc *crtc,
  311. struct drm_crtc_state *old_state)
  312. {
  313. struct ltdc_device *ldev = crtc_to_ltdc(crtc);
  314. DRM_DEBUG_DRIVER("\n");
  315. /* Sets the background color value */
  316. reg_write(ldev->regs, LTDC_BCCR, BCCR_BCBLACK);
  317. /* Enable IRQ */
  318. reg_set(ldev->regs, LTDC_IER, IER_RRIE | IER_FUIE | IER_TERRIE);
  319. /* Immediately commit the planes */
  320. reg_set(ldev->regs, LTDC_SRCR, SRCR_IMR);
  321. /* Enable LTDC */
  322. reg_set(ldev->regs, LTDC_GCR, GCR_LTDCEN);
  323. drm_crtc_vblank_on(crtc);
  324. }
  325. static void ltdc_crtc_atomic_disable(struct drm_crtc *crtc,
  326. struct drm_crtc_state *old_state)
  327. {
  328. struct ltdc_device *ldev = crtc_to_ltdc(crtc);
  329. DRM_DEBUG_DRIVER("\n");
  330. drm_crtc_vblank_off(crtc);
  331. /* disable LTDC */
  332. reg_clear(ldev->regs, LTDC_GCR, GCR_LTDCEN);
  333. /* disable IRQ */
  334. reg_clear(ldev->regs, LTDC_IER, IER_RRIE | IER_FUIE | IER_TERRIE);
  335. /* immediately commit disable of layers before switching off LTDC */
  336. reg_set(ldev->regs, LTDC_SRCR, SRCR_IMR);
  337. }
  338. static void ltdc_crtc_mode_set_nofb(struct drm_crtc *crtc)
  339. {
  340. struct ltdc_device *ldev = crtc_to_ltdc(crtc);
  341. struct drm_display_mode *mode = &crtc->state->adjusted_mode;
  342. struct videomode vm;
  343. int rate = mode->clock * 1000;
  344. u32 hsync, vsync, accum_hbp, accum_vbp, accum_act_w, accum_act_h;
  345. u32 total_width, total_height;
  346. u32 val;
  347. drm_display_mode_to_videomode(mode, &vm);
  348. DRM_DEBUG_DRIVER("CRTC:%d mode:%s\n", crtc->base.id, mode->name);
  349. DRM_DEBUG_DRIVER("Video mode: %dx%d", vm.hactive, vm.vactive);
  350. DRM_DEBUG_DRIVER(" hfp %d hbp %d hsl %d vfp %d vbp %d vsl %d\n",
  351. vm.hfront_porch, vm.hback_porch, vm.hsync_len,
  352. vm.vfront_porch, vm.vback_porch, vm.vsync_len);
  353. /* Convert video timings to ltdc timings */
  354. hsync = vm.hsync_len - 1;
  355. vsync = vm.vsync_len - 1;
  356. accum_hbp = hsync + vm.hback_porch;
  357. accum_vbp = vsync + vm.vback_porch;
  358. accum_act_w = accum_hbp + vm.hactive;
  359. accum_act_h = accum_vbp + vm.vactive;
  360. total_width = accum_act_w + vm.hfront_porch;
  361. total_height = accum_act_h + vm.vfront_porch;
  362. clk_disable(ldev->pixel_clk);
  363. if (clk_set_rate(ldev->pixel_clk, rate) < 0) {
  364. DRM_ERROR("Cannot set rate (%dHz) for pixel clk\n", rate);
  365. return;
  366. }
  367. clk_enable(ldev->pixel_clk);
  368. /* Configures the HS, VS, DE and PC polarities. Default Active Low */
  369. val = 0;
  370. if (vm.flags & DISPLAY_FLAGS_HSYNC_HIGH)
  371. val |= GCR_HSPOL;
  372. if (vm.flags & DISPLAY_FLAGS_VSYNC_HIGH)
  373. val |= GCR_VSPOL;
  374. if (vm.flags & DISPLAY_FLAGS_DE_HIGH)
  375. val |= GCR_DEPOL;
  376. if (vm.flags & DISPLAY_FLAGS_PIXDATA_NEGEDGE)
  377. val |= GCR_PCPOL;
  378. reg_update_bits(ldev->regs, LTDC_GCR,
  379. GCR_HSPOL | GCR_VSPOL | GCR_DEPOL | GCR_PCPOL, val);
  380. /* Set Synchronization size */
  381. val = (hsync << 16) | vsync;
  382. reg_update_bits(ldev->regs, LTDC_SSCR, SSCR_VSH | SSCR_HSW, val);
  383. /* Set Accumulated Back porch */
  384. val = (accum_hbp << 16) | accum_vbp;
  385. reg_update_bits(ldev->regs, LTDC_BPCR, BPCR_AVBP | BPCR_AHBP, val);
  386. /* Set Accumulated Active Width */
  387. val = (accum_act_w << 16) | accum_act_h;
  388. reg_update_bits(ldev->regs, LTDC_AWCR, AWCR_AAW | AWCR_AAH, val);
  389. /* Set total width & height */
  390. val = (total_width << 16) | total_height;
  391. reg_update_bits(ldev->regs, LTDC_TWCR, TWCR_TOTALH | TWCR_TOTALW, val);
  392. reg_write(ldev->regs, LTDC_LIPCR, (accum_act_h + 1));
  393. }
  394. static void ltdc_crtc_atomic_flush(struct drm_crtc *crtc,
  395. struct drm_crtc_state *old_crtc_state)
  396. {
  397. struct ltdc_device *ldev = crtc_to_ltdc(crtc);
  398. struct drm_pending_vblank_event *event = crtc->state->event;
  399. DRM_DEBUG_ATOMIC("\n");
  400. /* Commit shadow registers = update planes at next vblank */
  401. reg_set(ldev->regs, LTDC_SRCR, SRCR_VBR);
  402. if (event) {
  403. crtc->state->event = NULL;
  404. spin_lock_irq(&crtc->dev->event_lock);
  405. if (drm_crtc_vblank_get(crtc) == 0)
  406. drm_crtc_arm_vblank_event(crtc, event);
  407. else
  408. drm_crtc_send_vblank_event(crtc, event);
  409. spin_unlock_irq(&crtc->dev->event_lock);
  410. }
  411. }
  412. static const struct drm_crtc_helper_funcs ltdc_crtc_helper_funcs = {
  413. .mode_set_nofb = ltdc_crtc_mode_set_nofb,
  414. .atomic_flush = ltdc_crtc_atomic_flush,
  415. .atomic_enable = ltdc_crtc_atomic_enable,
  416. .atomic_disable = ltdc_crtc_atomic_disable,
  417. };
  418. int ltdc_crtc_enable_vblank(struct drm_device *ddev, unsigned int pipe)
  419. {
  420. struct ltdc_device *ldev = ddev->dev_private;
  421. DRM_DEBUG_DRIVER("\n");
  422. reg_set(ldev->regs, LTDC_IER, IER_LIE);
  423. return 0;
  424. }
  425. void ltdc_crtc_disable_vblank(struct drm_device *ddev, unsigned int pipe)
  426. {
  427. struct ltdc_device *ldev = ddev->dev_private;
  428. DRM_DEBUG_DRIVER("\n");
  429. reg_clear(ldev->regs, LTDC_IER, IER_LIE);
  430. }
  431. static const struct drm_crtc_funcs ltdc_crtc_funcs = {
  432. .destroy = drm_crtc_cleanup,
  433. .set_config = drm_atomic_helper_set_config,
  434. .page_flip = drm_atomic_helper_page_flip,
  435. .reset = drm_atomic_helper_crtc_reset,
  436. .atomic_duplicate_state = drm_atomic_helper_crtc_duplicate_state,
  437. .atomic_destroy_state = drm_atomic_helper_crtc_destroy_state,
  438. };
  439. /*
  440. * DRM_PLANE
  441. */
  442. static int ltdc_plane_atomic_check(struct drm_plane *plane,
  443. struct drm_plane_state *state)
  444. {
  445. struct drm_framebuffer *fb = state->fb;
  446. u32 src_x, src_y, src_w, src_h;
  447. DRM_DEBUG_DRIVER("\n");
  448. if (!fb)
  449. return 0;
  450. /* convert src_ from 16:16 format */
  451. src_x = state->src_x >> 16;
  452. src_y = state->src_y >> 16;
  453. src_w = state->src_w >> 16;
  454. src_h = state->src_h >> 16;
  455. /* Reject scaling */
  456. if (src_w != state->crtc_w || src_h != state->crtc_h) {
  457. DRM_ERROR("Scaling is not supported");
  458. return -EINVAL;
  459. }
  460. return 0;
  461. }
  462. static void ltdc_plane_atomic_update(struct drm_plane *plane,
  463. struct drm_plane_state *oldstate)
  464. {
  465. struct ltdc_device *ldev = plane_to_ltdc(plane);
  466. struct drm_plane_state *state = plane->state;
  467. struct drm_framebuffer *fb = state->fb;
  468. u32 lofs = plane->index * LAY_OFS;
  469. u32 x0 = state->crtc_x;
  470. u32 x1 = state->crtc_x + state->crtc_w - 1;
  471. u32 y0 = state->crtc_y;
  472. u32 y1 = state->crtc_y + state->crtc_h - 1;
  473. u32 src_x, src_y, src_w, src_h;
  474. u32 val, pitch_in_bytes, line_length, paddr, ahbp, avbp, bpcr;
  475. enum ltdc_pix_fmt pf;
  476. if (!state->crtc || !fb) {
  477. DRM_DEBUG_DRIVER("fb or crtc NULL");
  478. return;
  479. }
  480. /* convert src_ from 16:16 format */
  481. src_x = state->src_x >> 16;
  482. src_y = state->src_y >> 16;
  483. src_w = state->src_w >> 16;
  484. src_h = state->src_h >> 16;
  485. DRM_DEBUG_DRIVER("plane:%d fb:%d (%dx%d)@(%d,%d) -> (%dx%d)@(%d,%d)\n",
  486. plane->base.id, fb->base.id,
  487. src_w, src_h, src_x, src_y,
  488. state->crtc_w, state->crtc_h,
  489. state->crtc_x, state->crtc_y);
  490. bpcr = reg_read(ldev->regs, LTDC_BPCR);
  491. ahbp = (bpcr & BPCR_AHBP) >> 16;
  492. avbp = bpcr & BPCR_AVBP;
  493. /* Configures the horizontal start and stop position */
  494. val = ((x1 + 1 + ahbp) << 16) + (x0 + 1 + ahbp);
  495. reg_update_bits(ldev->regs, LTDC_L1WHPCR + lofs,
  496. LXWHPCR_WHSTPOS | LXWHPCR_WHSPPOS, val);
  497. /* Configures the vertical start and stop position */
  498. val = ((y1 + 1 + avbp) << 16) + (y0 + 1 + avbp);
  499. reg_update_bits(ldev->regs, LTDC_L1WVPCR + lofs,
  500. LXWVPCR_WVSTPOS | LXWVPCR_WVSPPOS, val);
  501. /* Specifies the pixel format */
  502. pf = to_ltdc_pixelformat(fb->format->format);
  503. for (val = 0; val < NB_PF; val++)
  504. if (ldev->caps.pix_fmt_hw[val] == pf)
  505. break;
  506. if (val == NB_PF) {
  507. DRM_ERROR("Pixel format %.4s not supported\n",
  508. (char *)&fb->format->format);
  509. val = 0; /* set by default ARGB 32 bits */
  510. }
  511. reg_update_bits(ldev->regs, LTDC_L1PFCR + lofs, LXPFCR_PF, val);
  512. /* Configures the color frame buffer pitch in bytes & line length */
  513. pitch_in_bytes = fb->pitches[0];
  514. line_length = drm_format_plane_cpp(fb->format->format, 0) *
  515. (x1 - x0 + 1) + (ldev->caps.bus_width >> 3) - 1;
  516. val = ((pitch_in_bytes << 16) | line_length);
  517. reg_update_bits(ldev->regs, LTDC_L1CFBLR + lofs,
  518. LXCFBLR_CFBLL | LXCFBLR_CFBP, val);
  519. /* Specifies the constant alpha value */
  520. val = CONSTA_MAX;
  521. reg_update_bits(ldev->regs, LTDC_L1CACR + lofs, LXCACR_CONSTA, val);
  522. /* Specifies the blending factors */
  523. val = BF1_PAXCA | BF2_1PAXCA;
  524. reg_update_bits(ldev->regs, LTDC_L1BFCR + lofs,
  525. LXBFCR_BF2 | LXBFCR_BF1, val);
  526. /* Configures the frame buffer line number */
  527. val = y1 - y0 + 1;
  528. reg_update_bits(ldev->regs, LTDC_L1CFBLNR + lofs, LXCFBLNR_CFBLN, val);
  529. /* Sets the FB address */
  530. paddr = (u32)drm_fb_cma_get_gem_addr(fb, state, 0);
  531. DRM_DEBUG_DRIVER("fb: phys 0x%08x", paddr);
  532. reg_write(ldev->regs, LTDC_L1CFBAR + lofs, paddr);
  533. /* Enable layer and CLUT if needed */
  534. val = fb->format->format == DRM_FORMAT_C8 ? LXCR_CLUTEN : 0;
  535. val |= LXCR_LEN;
  536. reg_update_bits(ldev->regs, LTDC_L1CR + lofs,
  537. LXCR_LEN | LXCR_CLUTEN, val);
  538. mutex_lock(&ldev->err_lock);
  539. if (ldev->error_status & ISR_FUIF) {
  540. DRM_DEBUG_DRIVER("Fifo underrun\n");
  541. ldev->error_status &= ~ISR_FUIF;
  542. }
  543. if (ldev->error_status & ISR_TERRIF) {
  544. DRM_DEBUG_DRIVER("Transfer error\n");
  545. ldev->error_status &= ~ISR_TERRIF;
  546. }
  547. mutex_unlock(&ldev->err_lock);
  548. }
  549. static void ltdc_plane_atomic_disable(struct drm_plane *plane,
  550. struct drm_plane_state *oldstate)
  551. {
  552. struct ltdc_device *ldev = plane_to_ltdc(plane);
  553. u32 lofs = plane->index * LAY_OFS;
  554. /* disable layer */
  555. reg_clear(ldev->regs, LTDC_L1CR + lofs, LXCR_LEN);
  556. DRM_DEBUG_DRIVER("CRTC:%d plane:%d\n",
  557. oldstate->crtc->base.id, plane->base.id);
  558. }
  559. static const struct drm_plane_funcs ltdc_plane_funcs = {
  560. .update_plane = drm_atomic_helper_update_plane,
  561. .disable_plane = drm_atomic_helper_disable_plane,
  562. .destroy = drm_plane_cleanup,
  563. .reset = drm_atomic_helper_plane_reset,
  564. .atomic_duplicate_state = drm_atomic_helper_plane_duplicate_state,
  565. .atomic_destroy_state = drm_atomic_helper_plane_destroy_state,
  566. };
  567. static const struct drm_plane_helper_funcs ltdc_plane_helper_funcs = {
  568. .atomic_check = ltdc_plane_atomic_check,
  569. .atomic_update = ltdc_plane_atomic_update,
  570. .atomic_disable = ltdc_plane_atomic_disable,
  571. };
  572. static struct drm_plane *ltdc_plane_create(struct drm_device *ddev,
  573. enum drm_plane_type type)
  574. {
  575. unsigned long possible_crtcs = CRTC_MASK;
  576. struct ltdc_device *ldev = ddev->dev_private;
  577. struct device *dev = ddev->dev;
  578. struct drm_plane *plane;
  579. unsigned int i, nb_fmt = 0;
  580. u32 formats[NB_PF];
  581. u32 drm_fmt;
  582. int ret;
  583. /* Get supported pixel formats */
  584. for (i = 0; i < NB_PF; i++) {
  585. drm_fmt = to_drm_pixelformat(ldev->caps.pix_fmt_hw[i]);
  586. if (!drm_fmt)
  587. continue;
  588. formats[nb_fmt++] = drm_fmt;
  589. }
  590. plane = devm_kzalloc(dev, sizeof(*plane), GFP_KERNEL);
  591. if (!plane)
  592. return 0;
  593. ret = drm_universal_plane_init(ddev, plane, possible_crtcs,
  594. &ltdc_plane_funcs, formats, nb_fmt,
  595. NULL, type, NULL);
  596. if (ret < 0)
  597. return 0;
  598. drm_plane_helper_add(plane, &ltdc_plane_helper_funcs);
  599. DRM_DEBUG_DRIVER("plane:%d created\n", plane->base.id);
  600. return plane;
  601. }
  602. static void ltdc_plane_destroy_all(struct drm_device *ddev)
  603. {
  604. struct drm_plane *plane, *plane_temp;
  605. list_for_each_entry_safe(plane, plane_temp,
  606. &ddev->mode_config.plane_list, head)
  607. drm_plane_cleanup(plane);
  608. }
  609. static int ltdc_crtc_init(struct drm_device *ddev, struct drm_crtc *crtc)
  610. {
  611. struct ltdc_device *ldev = ddev->dev_private;
  612. struct drm_plane *primary, *overlay;
  613. unsigned int i;
  614. int ret;
  615. primary = ltdc_plane_create(ddev, DRM_PLANE_TYPE_PRIMARY);
  616. if (!primary) {
  617. DRM_ERROR("Can not create primary plane\n");
  618. return -EINVAL;
  619. }
  620. ret = drm_crtc_init_with_planes(ddev, crtc, primary, NULL,
  621. &ltdc_crtc_funcs, NULL);
  622. if (ret) {
  623. DRM_ERROR("Can not initialize CRTC\n");
  624. goto cleanup;
  625. }
  626. drm_crtc_helper_add(crtc, &ltdc_crtc_helper_funcs);
  627. DRM_DEBUG_DRIVER("CRTC:%d created\n", crtc->base.id);
  628. /* Add planes. Note : the first layer is used by primary plane */
  629. for (i = 1; i < ldev->caps.nb_layers; i++) {
  630. overlay = ltdc_plane_create(ddev, DRM_PLANE_TYPE_OVERLAY);
  631. if (!overlay) {
  632. ret = -ENOMEM;
  633. DRM_ERROR("Can not create overlay plane %d\n", i);
  634. goto cleanup;
  635. }
  636. }
  637. return 0;
  638. cleanup:
  639. ltdc_plane_destroy_all(ddev);
  640. return ret;
  641. }
  642. /*
  643. * DRM_ENCODER
  644. */
  645. static const struct drm_encoder_funcs ltdc_encoder_funcs = {
  646. .destroy = drm_encoder_cleanup,
  647. };
  648. static int ltdc_encoder_init(struct drm_device *ddev, struct drm_bridge *bridge)
  649. {
  650. struct drm_encoder *encoder;
  651. int ret;
  652. encoder = devm_kzalloc(ddev->dev, sizeof(*encoder), GFP_KERNEL);
  653. if (!encoder)
  654. return -ENOMEM;
  655. encoder->possible_crtcs = CRTC_MASK;
  656. encoder->possible_clones = 0; /* No cloning support */
  657. drm_encoder_init(ddev, encoder, &ltdc_encoder_funcs,
  658. DRM_MODE_ENCODER_DPI, NULL);
  659. ret = drm_bridge_attach(encoder, bridge, NULL);
  660. if (ret) {
  661. drm_encoder_cleanup(encoder);
  662. return -EINVAL;
  663. }
  664. DRM_DEBUG_DRIVER("Bridge encoder:%d created\n", encoder->base.id);
  665. return 0;
  666. }
  667. static int ltdc_get_caps(struct drm_device *ddev)
  668. {
  669. struct ltdc_device *ldev = ddev->dev_private;
  670. u32 bus_width_log2, lcr, gc2r;
  671. /* at least 1 layer must be managed */
  672. lcr = reg_read(ldev->regs, LTDC_LCR);
  673. ldev->caps.nb_layers = max_t(int, lcr, 1);
  674. /* set data bus width */
  675. gc2r = reg_read(ldev->regs, LTDC_GC2R);
  676. bus_width_log2 = (gc2r & GC2R_BW) >> 4;
  677. ldev->caps.bus_width = 8 << bus_width_log2;
  678. ldev->caps.hw_version = reg_read(ldev->regs, LTDC_IDR);
  679. switch (ldev->caps.hw_version) {
  680. case HWVER_10200:
  681. case HWVER_10300:
  682. ldev->caps.reg_ofs = REG_OFS_NONE;
  683. ldev->caps.pix_fmt_hw = ltdc_pix_fmt_a0;
  684. break;
  685. case HWVER_20101:
  686. ldev->caps.reg_ofs = REG_OFS_4;
  687. ldev->caps.pix_fmt_hw = ltdc_pix_fmt_a1;
  688. break;
  689. default:
  690. return -ENODEV;
  691. }
  692. return 0;
  693. }
  694. int ltdc_load(struct drm_device *ddev)
  695. {
  696. struct platform_device *pdev = to_platform_device(ddev->dev);
  697. struct ltdc_device *ldev = ddev->dev_private;
  698. struct device *dev = ddev->dev;
  699. struct device_node *np = dev->of_node;
  700. struct drm_bridge *bridge[MAX_ENDPOINTS] = {NULL};
  701. struct drm_panel *panel[MAX_ENDPOINTS] = {NULL};
  702. struct drm_crtc *crtc;
  703. struct reset_control *rstc;
  704. struct resource *res;
  705. int irq, ret, i, endpoint_not_ready = -ENODEV;
  706. DRM_DEBUG_DRIVER("\n");
  707. /* Get endpoints if any */
  708. for (i = 0; i < MAX_ENDPOINTS; i++) {
  709. ret = drm_of_find_panel_or_bridge(np, 0, i, &panel[i],
  710. &bridge[i]);
  711. /*
  712. * If at least one endpoint is ready, continue probing,
  713. * else if at least one endpoint is -EPROBE_DEFER and
  714. * there is no previous ready endpoints, defer probing.
  715. */
  716. if (!ret)
  717. endpoint_not_ready = 0;
  718. else if (ret == -EPROBE_DEFER && endpoint_not_ready)
  719. endpoint_not_ready = -EPROBE_DEFER;
  720. }
  721. if (endpoint_not_ready)
  722. return endpoint_not_ready;
  723. rstc = devm_reset_control_get_exclusive(dev, NULL);
  724. mutex_init(&ldev->err_lock);
  725. ldev->pixel_clk = devm_clk_get(dev, "lcd");
  726. if (IS_ERR(ldev->pixel_clk)) {
  727. DRM_ERROR("Unable to get lcd clock\n");
  728. return -ENODEV;
  729. }
  730. if (clk_prepare_enable(ldev->pixel_clk)) {
  731. DRM_ERROR("Unable to prepare pixel clock\n");
  732. return -ENODEV;
  733. }
  734. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  735. if (!res) {
  736. DRM_ERROR("Unable to get resource\n");
  737. ret = -ENODEV;
  738. goto err;
  739. }
  740. ldev->regs = devm_ioremap_resource(dev, res);
  741. if (IS_ERR(ldev->regs)) {
  742. DRM_ERROR("Unable to get ltdc registers\n");
  743. ret = PTR_ERR(ldev->regs);
  744. goto err;
  745. }
  746. for (i = 0; i < MAX_IRQ; i++) {
  747. irq = platform_get_irq(pdev, i);
  748. if (irq < 0)
  749. continue;
  750. ret = devm_request_threaded_irq(dev, irq, ltdc_irq,
  751. ltdc_irq_thread, IRQF_ONESHOT,
  752. dev_name(dev), ddev);
  753. if (ret) {
  754. DRM_ERROR("Failed to register LTDC interrupt\n");
  755. goto err;
  756. }
  757. }
  758. if (!IS_ERR(rstc))
  759. reset_control_deassert(rstc);
  760. /* Disable interrupts */
  761. reg_clear(ldev->regs, LTDC_IER,
  762. IER_LIE | IER_RRIE | IER_FUIE | IER_TERRIE);
  763. ret = ltdc_get_caps(ddev);
  764. if (ret) {
  765. DRM_ERROR("hardware identifier (0x%08x) not supported!\n",
  766. ldev->caps.hw_version);
  767. goto err;
  768. }
  769. DRM_INFO("ltdc hw version 0x%08x - ready\n", ldev->caps.hw_version);
  770. /* Add endpoints panels or bridges if any */
  771. for (i = 0; i < MAX_ENDPOINTS; i++) {
  772. if (panel[i]) {
  773. bridge[i] = drm_panel_bridge_add(panel[i],
  774. DRM_MODE_CONNECTOR_DPI);
  775. if (IS_ERR(bridge[i])) {
  776. DRM_ERROR("panel-bridge endpoint %d\n", i);
  777. ret = PTR_ERR(bridge[i]);
  778. goto err;
  779. }
  780. }
  781. if (bridge[i]) {
  782. ret = ltdc_encoder_init(ddev, bridge[i]);
  783. if (ret) {
  784. DRM_ERROR("init encoder endpoint %d\n", i);
  785. goto err;
  786. }
  787. }
  788. }
  789. crtc = devm_kzalloc(dev, sizeof(*crtc), GFP_KERNEL);
  790. if (!crtc) {
  791. DRM_ERROR("Failed to allocate crtc\n");
  792. ret = -ENOMEM;
  793. goto err;
  794. }
  795. ret = ltdc_crtc_init(ddev, crtc);
  796. if (ret) {
  797. DRM_ERROR("Failed to init crtc\n");
  798. goto err;
  799. }
  800. ret = drm_vblank_init(ddev, NB_CRTC);
  801. if (ret) {
  802. DRM_ERROR("Failed calling drm_vblank_init()\n");
  803. goto err;
  804. }
  805. /* Allow usage of vblank without having to call drm_irq_install */
  806. ddev->irq_enabled = 1;
  807. return 0;
  808. err:
  809. for (i = 0; i < MAX_ENDPOINTS; i++)
  810. drm_panel_bridge_remove(bridge[i]);
  811. clk_disable_unprepare(ldev->pixel_clk);
  812. return ret;
  813. }
  814. void ltdc_unload(struct drm_device *ddev)
  815. {
  816. struct ltdc_device *ldev = ddev->dev_private;
  817. int i;
  818. DRM_DEBUG_DRIVER("\n");
  819. for (i = 0; i < MAX_ENDPOINTS; i++)
  820. drm_of_panel_bridge_remove(ddev->dev->of_node, 0, i);
  821. clk_disable_unprepare(ldev->pixel_clk);
  822. }
  823. MODULE_AUTHOR("Philippe Cornu <philippe.cornu@st.com>");
  824. MODULE_AUTHOR("Yannick Fertre <yannick.fertre@st.com>");
  825. MODULE_AUTHOR("Fabien Dessenne <fabien.dessenne@st.com>");
  826. MODULE_AUTHOR("Mickael Reulier <mickael.reulier@st.com>");
  827. MODULE_DESCRIPTION("STMicroelectronics ST DRM LTDC driver");
  828. MODULE_LICENSE("GPL v2");