pll.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522
  1. /*
  2. * Copyright (C) 2014 Texas Instruments Incorporated
  3. *
  4. * This program is free software; you can redistribute it and/or modify it
  5. * under the terms of the GNU General Public License version 2 as published by
  6. * the Free Software Foundation.
  7. *
  8. * This program is distributed in the hope that it will be useful, but WITHOUT
  9. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  10. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  11. * more details.
  12. *
  13. * You should have received a copy of the GNU General Public License along with
  14. * this program. If not, see <http://www.gnu.org/licenses/>.
  15. */
  16. #define DSS_SUBSYS_NAME "PLL"
  17. #include <linux/clk.h>
  18. #include <linux/io.h>
  19. #include <linux/kernel.h>
  20. #include <linux/regulator/consumer.h>
  21. #include <linux/sched.h>
  22. #include "omapdss.h"
  23. #include "dss.h"
  24. #define PLL_CONTROL 0x0000
  25. #define PLL_STATUS 0x0004
  26. #define PLL_GO 0x0008
  27. #define PLL_CONFIGURATION1 0x000C
  28. #define PLL_CONFIGURATION2 0x0010
  29. #define PLL_CONFIGURATION3 0x0014
  30. #define PLL_SSC_CONFIGURATION1 0x0018
  31. #define PLL_SSC_CONFIGURATION2 0x001C
  32. #define PLL_CONFIGURATION4 0x0020
  33. static struct dss_pll *dss_plls[4];
  34. int dss_pll_register(struct dss_pll *pll)
  35. {
  36. int i;
  37. for (i = 0; i < ARRAY_SIZE(dss_plls); ++i) {
  38. if (!dss_plls[i]) {
  39. dss_plls[i] = pll;
  40. return 0;
  41. }
  42. }
  43. return -EBUSY;
  44. }
  45. void dss_pll_unregister(struct dss_pll *pll)
  46. {
  47. int i;
  48. for (i = 0; i < ARRAY_SIZE(dss_plls); ++i) {
  49. if (dss_plls[i] == pll) {
  50. dss_plls[i] = NULL;
  51. return;
  52. }
  53. }
  54. }
  55. struct dss_pll *dss_pll_find(const char *name)
  56. {
  57. int i;
  58. for (i = 0; i < ARRAY_SIZE(dss_plls); ++i) {
  59. if (dss_plls[i] && strcmp(dss_plls[i]->name, name) == 0)
  60. return dss_plls[i];
  61. }
  62. return NULL;
  63. }
  64. struct dss_pll *dss_pll_find_by_src(enum dss_clk_source src)
  65. {
  66. struct dss_pll *pll;
  67. switch (src) {
  68. default:
  69. case DSS_CLK_SRC_FCK:
  70. return NULL;
  71. case DSS_CLK_SRC_HDMI_PLL:
  72. return dss_pll_find("hdmi");
  73. case DSS_CLK_SRC_PLL1_1:
  74. case DSS_CLK_SRC_PLL1_2:
  75. case DSS_CLK_SRC_PLL1_3:
  76. pll = dss_pll_find("dsi0");
  77. if (!pll)
  78. pll = dss_pll_find("video0");
  79. return pll;
  80. case DSS_CLK_SRC_PLL2_1:
  81. case DSS_CLK_SRC_PLL2_2:
  82. case DSS_CLK_SRC_PLL2_3:
  83. pll = dss_pll_find("dsi1");
  84. if (!pll)
  85. pll = dss_pll_find("video1");
  86. return pll;
  87. }
  88. }
  89. unsigned dss_pll_get_clkout_idx_for_src(enum dss_clk_source src)
  90. {
  91. switch (src) {
  92. case DSS_CLK_SRC_HDMI_PLL:
  93. return 0;
  94. case DSS_CLK_SRC_PLL1_1:
  95. case DSS_CLK_SRC_PLL2_1:
  96. return 0;
  97. case DSS_CLK_SRC_PLL1_2:
  98. case DSS_CLK_SRC_PLL2_2:
  99. return 1;
  100. case DSS_CLK_SRC_PLL1_3:
  101. case DSS_CLK_SRC_PLL2_3:
  102. return 2;
  103. default:
  104. return 0;
  105. }
  106. }
  107. int dss_pll_enable(struct dss_pll *pll)
  108. {
  109. int r;
  110. r = clk_prepare_enable(pll->clkin);
  111. if (r)
  112. return r;
  113. if (pll->regulator) {
  114. r = regulator_enable(pll->regulator);
  115. if (r)
  116. goto err_reg;
  117. }
  118. r = pll->ops->enable(pll);
  119. if (r)
  120. goto err_enable;
  121. return 0;
  122. err_enable:
  123. if (pll->regulator)
  124. regulator_disable(pll->regulator);
  125. err_reg:
  126. clk_disable_unprepare(pll->clkin);
  127. return r;
  128. }
  129. void dss_pll_disable(struct dss_pll *pll)
  130. {
  131. pll->ops->disable(pll);
  132. if (pll->regulator)
  133. regulator_disable(pll->regulator);
  134. clk_disable_unprepare(pll->clkin);
  135. memset(&pll->cinfo, 0, sizeof(pll->cinfo));
  136. }
  137. int dss_pll_set_config(struct dss_pll *pll, const struct dss_pll_clock_info *cinfo)
  138. {
  139. int r;
  140. r = pll->ops->set_config(pll, cinfo);
  141. if (r)
  142. return r;
  143. pll->cinfo = *cinfo;
  144. return 0;
  145. }
  146. bool dss_pll_hsdiv_calc_a(const struct dss_pll *pll, unsigned long clkdco,
  147. unsigned long out_min, unsigned long out_max,
  148. dss_hsdiv_calc_func func, void *data)
  149. {
  150. const struct dss_pll_hw *hw = pll->hw;
  151. int m, m_start, m_stop;
  152. unsigned long out;
  153. out_min = out_min ? out_min : 1;
  154. out_max = out_max ? out_max : ULONG_MAX;
  155. m_start = max(DIV_ROUND_UP(clkdco, out_max), 1ul);
  156. m_stop = min((unsigned)(clkdco / out_min), hw->mX_max);
  157. for (m = m_start; m <= m_stop; ++m) {
  158. out = clkdco / m;
  159. if (func(m, out, data))
  160. return true;
  161. }
  162. return false;
  163. }
  164. /*
  165. * clkdco = clkin / n * m * 2
  166. * clkoutX = clkdco / mX
  167. */
  168. bool dss_pll_calc_a(const struct dss_pll *pll, unsigned long clkin,
  169. unsigned long pll_min, unsigned long pll_max,
  170. dss_pll_calc_func func, void *data)
  171. {
  172. const struct dss_pll_hw *hw = pll->hw;
  173. int n, n_start, n_stop, n_inc;
  174. int m, m_start, m_stop, m_inc;
  175. unsigned long fint, clkdco;
  176. unsigned long pll_hw_max;
  177. unsigned long fint_hw_min, fint_hw_max;
  178. pll_hw_max = hw->clkdco_max;
  179. fint_hw_min = hw->fint_min;
  180. fint_hw_max = hw->fint_max;
  181. n_start = max(DIV_ROUND_UP(clkin, fint_hw_max), 1ul);
  182. n_stop = min((unsigned)(clkin / fint_hw_min), hw->n_max);
  183. n_inc = 1;
  184. if (hw->errata_i886) {
  185. swap(n_start, n_stop);
  186. n_inc = -1;
  187. }
  188. pll_max = pll_max ? pll_max : ULONG_MAX;
  189. for (n = n_start; n != n_stop; n += n_inc) {
  190. fint = clkin / n;
  191. m_start = max(DIV_ROUND_UP(DIV_ROUND_UP(pll_min, fint), 2),
  192. 1ul);
  193. m_stop = min3((unsigned)(pll_max / fint / 2),
  194. (unsigned)(pll_hw_max / fint / 2),
  195. hw->m_max);
  196. m_inc = 1;
  197. if (hw->errata_i886) {
  198. swap(m_start, m_stop);
  199. m_inc = -1;
  200. }
  201. for (m = m_start; m != m_stop; m += m_inc) {
  202. clkdco = 2 * m * fint;
  203. if (func(n, m, fint, clkdco, data))
  204. return true;
  205. }
  206. }
  207. return false;
  208. }
  209. /*
  210. * This calculates a PLL config that will provide the target_clkout rate
  211. * for clkout. Additionally clkdco rate will be the same as clkout rate
  212. * when clkout rate is >= min_clkdco.
  213. *
  214. * clkdco = clkin / n * m + clkin / n * mf / 262144
  215. * clkout = clkdco / m2
  216. */
  217. bool dss_pll_calc_b(const struct dss_pll *pll, unsigned long clkin,
  218. unsigned long target_clkout, struct dss_pll_clock_info *cinfo)
  219. {
  220. unsigned long fint, clkdco, clkout;
  221. unsigned long target_clkdco;
  222. unsigned long min_dco;
  223. unsigned n, m, mf, m2, sd;
  224. const struct dss_pll_hw *hw = pll->hw;
  225. DSSDBG("clkin %lu, target clkout %lu\n", clkin, target_clkout);
  226. /* Fint */
  227. n = DIV_ROUND_UP(clkin, hw->fint_max);
  228. fint = clkin / n;
  229. /* adjust m2 so that the clkdco will be high enough */
  230. min_dco = roundup(hw->clkdco_min, fint);
  231. m2 = DIV_ROUND_UP(min_dco, target_clkout);
  232. if (m2 == 0)
  233. m2 = 1;
  234. target_clkdco = target_clkout * m2;
  235. m = target_clkdco / fint;
  236. clkdco = fint * m;
  237. /* adjust clkdco with fractional mf */
  238. if (WARN_ON(target_clkdco - clkdco > fint))
  239. mf = 0;
  240. else
  241. mf = (u32)div_u64(262144ull * (target_clkdco - clkdco), fint);
  242. if (mf > 0)
  243. clkdco += (u32)div_u64((u64)mf * fint, 262144);
  244. clkout = clkdco / m2;
  245. /* sigma-delta */
  246. sd = DIV_ROUND_UP(fint * m, 250000000);
  247. DSSDBG("N = %u, M = %u, M.f = %u, M2 = %u, SD = %u\n",
  248. n, m, mf, m2, sd);
  249. DSSDBG("Fint %lu, clkdco %lu, clkout %lu\n", fint, clkdco, clkout);
  250. cinfo->n = n;
  251. cinfo->m = m;
  252. cinfo->mf = mf;
  253. cinfo->mX[0] = m2;
  254. cinfo->sd = sd;
  255. cinfo->fint = fint;
  256. cinfo->clkdco = clkdco;
  257. cinfo->clkout[0] = clkout;
  258. return true;
  259. }
  260. static int wait_for_bit_change(void __iomem *reg, int bitnum, int value)
  261. {
  262. unsigned long timeout;
  263. ktime_t wait;
  264. int t;
  265. /* first busyloop to see if the bit changes right away */
  266. t = 100;
  267. while (t-- > 0) {
  268. if (FLD_GET(readl_relaxed(reg), bitnum, bitnum) == value)
  269. return value;
  270. }
  271. /* then loop for 500ms, sleeping for 1ms in between */
  272. timeout = jiffies + msecs_to_jiffies(500);
  273. while (time_before(jiffies, timeout)) {
  274. if (FLD_GET(readl_relaxed(reg), bitnum, bitnum) == value)
  275. return value;
  276. wait = ns_to_ktime(1000 * 1000);
  277. set_current_state(TASK_UNINTERRUPTIBLE);
  278. schedule_hrtimeout(&wait, HRTIMER_MODE_REL);
  279. }
  280. return !value;
  281. }
  282. int dss_pll_wait_reset_done(struct dss_pll *pll)
  283. {
  284. void __iomem *base = pll->base;
  285. if (wait_for_bit_change(base + PLL_STATUS, 0, 1) != 1)
  286. return -ETIMEDOUT;
  287. else
  288. return 0;
  289. }
  290. static int dss_wait_hsdiv_ack(struct dss_pll *pll, u32 hsdiv_ack_mask)
  291. {
  292. int t = 100;
  293. while (t-- > 0) {
  294. u32 v = readl_relaxed(pll->base + PLL_STATUS);
  295. v &= hsdiv_ack_mask;
  296. if (v == hsdiv_ack_mask)
  297. return 0;
  298. }
  299. return -ETIMEDOUT;
  300. }
  301. int dss_pll_write_config_type_a(struct dss_pll *pll,
  302. const struct dss_pll_clock_info *cinfo)
  303. {
  304. const struct dss_pll_hw *hw = pll->hw;
  305. void __iomem *base = pll->base;
  306. int r = 0;
  307. u32 l;
  308. l = 0;
  309. if (hw->has_stopmode)
  310. l = FLD_MOD(l, 1, 0, 0); /* PLL_STOPMODE */
  311. l = FLD_MOD(l, cinfo->n - 1, hw->n_msb, hw->n_lsb); /* PLL_REGN */
  312. l = FLD_MOD(l, cinfo->m, hw->m_msb, hw->m_lsb); /* PLL_REGM */
  313. /* M4 */
  314. l = FLD_MOD(l, cinfo->mX[0] ? cinfo->mX[0] - 1 : 0,
  315. hw->mX_msb[0], hw->mX_lsb[0]);
  316. /* M5 */
  317. l = FLD_MOD(l, cinfo->mX[1] ? cinfo->mX[1] - 1 : 0,
  318. hw->mX_msb[1], hw->mX_lsb[1]);
  319. writel_relaxed(l, base + PLL_CONFIGURATION1);
  320. l = 0;
  321. /* M6 */
  322. l = FLD_MOD(l, cinfo->mX[2] ? cinfo->mX[2] - 1 : 0,
  323. hw->mX_msb[2], hw->mX_lsb[2]);
  324. /* M7 */
  325. l = FLD_MOD(l, cinfo->mX[3] ? cinfo->mX[3] - 1 : 0,
  326. hw->mX_msb[3], hw->mX_lsb[3]);
  327. writel_relaxed(l, base + PLL_CONFIGURATION3);
  328. l = readl_relaxed(base + PLL_CONFIGURATION2);
  329. if (hw->has_freqsel) {
  330. u32 f = cinfo->fint < 1000000 ? 0x3 :
  331. cinfo->fint < 1250000 ? 0x4 :
  332. cinfo->fint < 1500000 ? 0x5 :
  333. cinfo->fint < 1750000 ? 0x6 :
  334. 0x7;
  335. l = FLD_MOD(l, f, 4, 1); /* PLL_FREQSEL */
  336. } else if (hw->has_selfreqdco) {
  337. u32 f = cinfo->clkdco < hw->clkdco_low ? 0x2 : 0x4;
  338. l = FLD_MOD(l, f, 3, 1); /* PLL_SELFREQDCO */
  339. }
  340. l = FLD_MOD(l, 1, 13, 13); /* PLL_REFEN */
  341. l = FLD_MOD(l, 0, 14, 14); /* PHY_CLKINEN */
  342. l = FLD_MOD(l, 0, 16, 16); /* M4_CLOCK_EN */
  343. l = FLD_MOD(l, 0, 18, 18); /* M5_CLOCK_EN */
  344. l = FLD_MOD(l, 1, 20, 20); /* HSDIVBYPASS */
  345. if (hw->has_refsel)
  346. l = FLD_MOD(l, 3, 22, 21); /* REFSEL = sysclk */
  347. l = FLD_MOD(l, 0, 23, 23); /* M6_CLOCK_EN */
  348. l = FLD_MOD(l, 0, 25, 25); /* M7_CLOCK_EN */
  349. writel_relaxed(l, base + PLL_CONFIGURATION2);
  350. writel_relaxed(1, base + PLL_GO); /* PLL_GO */
  351. if (wait_for_bit_change(base + PLL_GO, 0, 0) != 0) {
  352. DSSERR("DSS DPLL GO bit not going down.\n");
  353. r = -EIO;
  354. goto err;
  355. }
  356. if (wait_for_bit_change(base + PLL_STATUS, 1, 1) != 1) {
  357. DSSERR("cannot lock DSS DPLL\n");
  358. r = -EIO;
  359. goto err;
  360. }
  361. l = readl_relaxed(base + PLL_CONFIGURATION2);
  362. l = FLD_MOD(l, 1, 14, 14); /* PHY_CLKINEN */
  363. l = FLD_MOD(l, cinfo->mX[0] ? 1 : 0, 16, 16); /* M4_CLOCK_EN */
  364. l = FLD_MOD(l, cinfo->mX[1] ? 1 : 0, 18, 18); /* M5_CLOCK_EN */
  365. l = FLD_MOD(l, 0, 20, 20); /* HSDIVBYPASS */
  366. l = FLD_MOD(l, cinfo->mX[2] ? 1 : 0, 23, 23); /* M6_CLOCK_EN */
  367. l = FLD_MOD(l, cinfo->mX[3] ? 1 : 0, 25, 25); /* M7_CLOCK_EN */
  368. writel_relaxed(l, base + PLL_CONFIGURATION2);
  369. r = dss_wait_hsdiv_ack(pll,
  370. (cinfo->mX[0] ? BIT(7) : 0) |
  371. (cinfo->mX[1] ? BIT(8) : 0) |
  372. (cinfo->mX[2] ? BIT(10) : 0) |
  373. (cinfo->mX[3] ? BIT(11) : 0));
  374. if (r) {
  375. DSSERR("failed to enable HSDIV clocks\n");
  376. goto err;
  377. }
  378. err:
  379. return r;
  380. }
  381. int dss_pll_write_config_type_b(struct dss_pll *pll,
  382. const struct dss_pll_clock_info *cinfo)
  383. {
  384. const struct dss_pll_hw *hw = pll->hw;
  385. void __iomem *base = pll->base;
  386. u32 l;
  387. l = 0;
  388. l = FLD_MOD(l, cinfo->m, 20, 9); /* PLL_REGM */
  389. l = FLD_MOD(l, cinfo->n - 1, 8, 1); /* PLL_REGN */
  390. writel_relaxed(l, base + PLL_CONFIGURATION1);
  391. l = readl_relaxed(base + PLL_CONFIGURATION2);
  392. l = FLD_MOD(l, 0x0, 12, 12); /* PLL_HIGHFREQ divide by 2 */
  393. l = FLD_MOD(l, 0x1, 13, 13); /* PLL_REFEN */
  394. l = FLD_MOD(l, 0x0, 14, 14); /* PHY_CLKINEN */
  395. if (hw->has_refsel)
  396. l = FLD_MOD(l, 0x3, 22, 21); /* REFSEL = SYSCLK */
  397. /* PLL_SELFREQDCO */
  398. if (cinfo->clkdco > hw->clkdco_low)
  399. l = FLD_MOD(l, 0x4, 3, 1);
  400. else
  401. l = FLD_MOD(l, 0x2, 3, 1);
  402. writel_relaxed(l, base + PLL_CONFIGURATION2);
  403. l = readl_relaxed(base + PLL_CONFIGURATION3);
  404. l = FLD_MOD(l, cinfo->sd, 17, 10); /* PLL_REGSD */
  405. writel_relaxed(l, base + PLL_CONFIGURATION3);
  406. l = readl_relaxed(base + PLL_CONFIGURATION4);
  407. l = FLD_MOD(l, cinfo->mX[0], 24, 18); /* PLL_REGM2 */
  408. l = FLD_MOD(l, cinfo->mf, 17, 0); /* PLL_REGM_F */
  409. writel_relaxed(l, base + PLL_CONFIGURATION4);
  410. writel_relaxed(1, base + PLL_GO); /* PLL_GO */
  411. if (wait_for_bit_change(base + PLL_GO, 0, 0) != 0) {
  412. DSSERR("DSS DPLL GO bit not going down.\n");
  413. return -EIO;
  414. }
  415. if (wait_for_bit_change(base + PLL_STATUS, 1, 1) != 1) {
  416. DSSERR("cannot lock DSS DPLL\n");
  417. return -ETIMEDOUT;
  418. }
  419. return 0;
  420. }