dss.c 33 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550
  1. /*
  2. * linux/drivers/video/omap2/dss/dss.c
  3. *
  4. * Copyright (C) 2009 Nokia Corporation
  5. * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
  6. *
  7. * Some code and ideas taken from drivers/video/omap/ driver
  8. * by Imre Deak.
  9. *
  10. * This program is free software; you can redistribute it and/or modify it
  11. * under the terms of the GNU General Public License version 2 as published by
  12. * the Free Software Foundation.
  13. *
  14. * This program is distributed in the hope that it will be useful, but WITHOUT
  15. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  16. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  17. * more details.
  18. *
  19. * You should have received a copy of the GNU General Public License along with
  20. * this program. If not, see <http://www.gnu.org/licenses/>.
  21. */
  22. #define DSS_SUBSYS_NAME "DSS"
  23. #include <linux/debugfs.h>
  24. #include <linux/kernel.h>
  25. #include <linux/module.h>
  26. #include <linux/io.h>
  27. #include <linux/export.h>
  28. #include <linux/err.h>
  29. #include <linux/delay.h>
  30. #include <linux/seq_file.h>
  31. #include <linux/clk.h>
  32. #include <linux/pinctrl/consumer.h>
  33. #include <linux/platform_device.h>
  34. #include <linux/pm_runtime.h>
  35. #include <linux/gfp.h>
  36. #include <linux/sizes.h>
  37. #include <linux/mfd/syscon.h>
  38. #include <linux/regmap.h>
  39. #include <linux/of.h>
  40. #include <linux/of_device.h>
  41. #include <linux/of_graph.h>
  42. #include <linux/regulator/consumer.h>
  43. #include <linux/suspend.h>
  44. #include <linux/component.h>
  45. #include <linux/sys_soc.h>
  46. #include "omapdss.h"
  47. #include "dss.h"
  48. #define DSS_SZ_REGS SZ_512
  49. struct dss_reg {
  50. u16 idx;
  51. };
  52. #define DSS_REG(idx) ((const struct dss_reg) { idx })
  53. #define DSS_REVISION DSS_REG(0x0000)
  54. #define DSS_SYSCONFIG DSS_REG(0x0010)
  55. #define DSS_SYSSTATUS DSS_REG(0x0014)
  56. #define DSS_CONTROL DSS_REG(0x0040)
  57. #define DSS_SDI_CONTROL DSS_REG(0x0044)
  58. #define DSS_PLL_CONTROL DSS_REG(0x0048)
  59. #define DSS_SDI_STATUS DSS_REG(0x005C)
  60. #define REG_GET(idx, start, end) \
  61. FLD_GET(dss_read_reg(idx), start, end)
  62. #define REG_FLD_MOD(idx, val, start, end) \
  63. dss_write_reg(idx, FLD_MOD(dss_read_reg(idx), val, start, end))
  64. struct dss_ops {
  65. int (*dpi_select_source)(int port, enum omap_channel channel);
  66. int (*select_lcd_source)(enum omap_channel channel,
  67. enum dss_clk_source clk_src);
  68. };
  69. struct dss_features {
  70. enum dss_model model;
  71. u8 fck_div_max;
  72. unsigned int fck_freq_max;
  73. u8 dss_fck_multiplier;
  74. const char *parent_clk_name;
  75. const enum omap_display_type *ports;
  76. int num_ports;
  77. const enum omap_dss_output_id *outputs;
  78. const struct dss_ops *ops;
  79. struct dss_reg_field dispc_clk_switch;
  80. bool has_lcd_clk_src;
  81. };
  82. static struct {
  83. struct platform_device *pdev;
  84. void __iomem *base;
  85. struct regmap *syscon_pll_ctrl;
  86. u32 syscon_pll_ctrl_offset;
  87. struct clk *parent_clk;
  88. struct clk *dss_clk;
  89. unsigned long dss_clk_rate;
  90. unsigned long cache_req_pck;
  91. unsigned long cache_prate;
  92. struct dispc_clock_info cache_dispc_cinfo;
  93. enum dss_clk_source dsi_clk_source[MAX_NUM_DSI];
  94. enum dss_clk_source dispc_clk_source;
  95. enum dss_clk_source lcd_clk_source[MAX_DSS_LCD_MANAGERS];
  96. bool ctx_valid;
  97. u32 ctx[DSS_SZ_REGS / sizeof(u32)];
  98. const struct dss_features *feat;
  99. struct dss_pll *video1_pll;
  100. struct dss_pll *video2_pll;
  101. } dss;
  102. static const char * const dss_generic_clk_source_names[] = {
  103. [DSS_CLK_SRC_FCK] = "FCK",
  104. [DSS_CLK_SRC_PLL1_1] = "PLL1:1",
  105. [DSS_CLK_SRC_PLL1_2] = "PLL1:2",
  106. [DSS_CLK_SRC_PLL1_3] = "PLL1:3",
  107. [DSS_CLK_SRC_PLL2_1] = "PLL2:1",
  108. [DSS_CLK_SRC_PLL2_2] = "PLL2:2",
  109. [DSS_CLK_SRC_PLL2_3] = "PLL2:3",
  110. [DSS_CLK_SRC_HDMI_PLL] = "HDMI PLL",
  111. };
  112. static inline void dss_write_reg(const struct dss_reg idx, u32 val)
  113. {
  114. __raw_writel(val, dss.base + idx.idx);
  115. }
  116. static inline u32 dss_read_reg(const struct dss_reg idx)
  117. {
  118. return __raw_readl(dss.base + idx.idx);
  119. }
  120. #define SR(reg) \
  121. dss.ctx[(DSS_##reg).idx / sizeof(u32)] = dss_read_reg(DSS_##reg)
  122. #define RR(reg) \
  123. dss_write_reg(DSS_##reg, dss.ctx[(DSS_##reg).idx / sizeof(u32)])
  124. static void dss_save_context(void)
  125. {
  126. DSSDBG("dss_save_context\n");
  127. SR(CONTROL);
  128. if (dss.feat->outputs[OMAP_DSS_CHANNEL_LCD] & OMAP_DSS_OUTPUT_SDI) {
  129. SR(SDI_CONTROL);
  130. SR(PLL_CONTROL);
  131. }
  132. dss.ctx_valid = true;
  133. DSSDBG("context saved\n");
  134. }
  135. static void dss_restore_context(void)
  136. {
  137. DSSDBG("dss_restore_context\n");
  138. if (!dss.ctx_valid)
  139. return;
  140. RR(CONTROL);
  141. if (dss.feat->outputs[OMAP_DSS_CHANNEL_LCD] & OMAP_DSS_OUTPUT_SDI) {
  142. RR(SDI_CONTROL);
  143. RR(PLL_CONTROL);
  144. }
  145. DSSDBG("context restored\n");
  146. }
  147. #undef SR
  148. #undef RR
  149. void dss_ctrl_pll_enable(enum dss_pll_id pll_id, bool enable)
  150. {
  151. unsigned shift;
  152. unsigned val;
  153. if (!dss.syscon_pll_ctrl)
  154. return;
  155. val = !enable;
  156. switch (pll_id) {
  157. case DSS_PLL_VIDEO1:
  158. shift = 0;
  159. break;
  160. case DSS_PLL_VIDEO2:
  161. shift = 1;
  162. break;
  163. case DSS_PLL_HDMI:
  164. shift = 2;
  165. break;
  166. default:
  167. DSSERR("illegal DSS PLL ID %d\n", pll_id);
  168. return;
  169. }
  170. regmap_update_bits(dss.syscon_pll_ctrl, dss.syscon_pll_ctrl_offset,
  171. 1 << shift, val << shift);
  172. }
  173. static int dss_ctrl_pll_set_control_mux(enum dss_clk_source clk_src,
  174. enum omap_channel channel)
  175. {
  176. unsigned shift, val;
  177. if (!dss.syscon_pll_ctrl)
  178. return -EINVAL;
  179. switch (channel) {
  180. case OMAP_DSS_CHANNEL_LCD:
  181. shift = 3;
  182. switch (clk_src) {
  183. case DSS_CLK_SRC_PLL1_1:
  184. val = 0; break;
  185. case DSS_CLK_SRC_HDMI_PLL:
  186. val = 1; break;
  187. default:
  188. DSSERR("error in PLL mux config for LCD\n");
  189. return -EINVAL;
  190. }
  191. break;
  192. case OMAP_DSS_CHANNEL_LCD2:
  193. shift = 5;
  194. switch (clk_src) {
  195. case DSS_CLK_SRC_PLL1_3:
  196. val = 0; break;
  197. case DSS_CLK_SRC_PLL2_3:
  198. val = 1; break;
  199. case DSS_CLK_SRC_HDMI_PLL:
  200. val = 2; break;
  201. default:
  202. DSSERR("error in PLL mux config for LCD2\n");
  203. return -EINVAL;
  204. }
  205. break;
  206. case OMAP_DSS_CHANNEL_LCD3:
  207. shift = 7;
  208. switch (clk_src) {
  209. case DSS_CLK_SRC_PLL2_1:
  210. val = 0; break;
  211. case DSS_CLK_SRC_PLL1_3:
  212. val = 1; break;
  213. case DSS_CLK_SRC_HDMI_PLL:
  214. val = 2; break;
  215. default:
  216. DSSERR("error in PLL mux config for LCD3\n");
  217. return -EINVAL;
  218. }
  219. break;
  220. default:
  221. DSSERR("error in PLL mux config\n");
  222. return -EINVAL;
  223. }
  224. regmap_update_bits(dss.syscon_pll_ctrl, dss.syscon_pll_ctrl_offset,
  225. 0x3 << shift, val << shift);
  226. return 0;
  227. }
  228. void dss_sdi_init(int datapairs)
  229. {
  230. u32 l;
  231. BUG_ON(datapairs > 3 || datapairs < 1);
  232. l = dss_read_reg(DSS_SDI_CONTROL);
  233. l = FLD_MOD(l, 0xf, 19, 15); /* SDI_PDIV */
  234. l = FLD_MOD(l, datapairs-1, 3, 2); /* SDI_PRSEL */
  235. l = FLD_MOD(l, 2, 1, 0); /* SDI_BWSEL */
  236. dss_write_reg(DSS_SDI_CONTROL, l);
  237. l = dss_read_reg(DSS_PLL_CONTROL);
  238. l = FLD_MOD(l, 0x7, 25, 22); /* SDI_PLL_FREQSEL */
  239. l = FLD_MOD(l, 0xb, 16, 11); /* SDI_PLL_REGN */
  240. l = FLD_MOD(l, 0xb4, 10, 1); /* SDI_PLL_REGM */
  241. dss_write_reg(DSS_PLL_CONTROL, l);
  242. }
  243. int dss_sdi_enable(void)
  244. {
  245. unsigned long timeout;
  246. dispc_pck_free_enable(1);
  247. /* Reset SDI PLL */
  248. REG_FLD_MOD(DSS_PLL_CONTROL, 1, 18, 18); /* SDI_PLL_SYSRESET */
  249. udelay(1); /* wait 2x PCLK */
  250. /* Lock SDI PLL */
  251. REG_FLD_MOD(DSS_PLL_CONTROL, 1, 28, 28); /* SDI_PLL_GOBIT */
  252. /* Waiting for PLL lock request to complete */
  253. timeout = jiffies + msecs_to_jiffies(500);
  254. while (dss_read_reg(DSS_SDI_STATUS) & (1 << 6)) {
  255. if (time_after_eq(jiffies, timeout)) {
  256. DSSERR("PLL lock request timed out\n");
  257. goto err1;
  258. }
  259. }
  260. /* Clearing PLL_GO bit */
  261. REG_FLD_MOD(DSS_PLL_CONTROL, 0, 28, 28);
  262. /* Waiting for PLL to lock */
  263. timeout = jiffies + msecs_to_jiffies(500);
  264. while (!(dss_read_reg(DSS_SDI_STATUS) & (1 << 5))) {
  265. if (time_after_eq(jiffies, timeout)) {
  266. DSSERR("PLL lock timed out\n");
  267. goto err1;
  268. }
  269. }
  270. dispc_lcd_enable_signal(1);
  271. /* Waiting for SDI reset to complete */
  272. timeout = jiffies + msecs_to_jiffies(500);
  273. while (!(dss_read_reg(DSS_SDI_STATUS) & (1 << 2))) {
  274. if (time_after_eq(jiffies, timeout)) {
  275. DSSERR("SDI reset timed out\n");
  276. goto err2;
  277. }
  278. }
  279. return 0;
  280. err2:
  281. dispc_lcd_enable_signal(0);
  282. err1:
  283. /* Reset SDI PLL */
  284. REG_FLD_MOD(DSS_PLL_CONTROL, 0, 18, 18); /* SDI_PLL_SYSRESET */
  285. dispc_pck_free_enable(0);
  286. return -ETIMEDOUT;
  287. }
  288. void dss_sdi_disable(void)
  289. {
  290. dispc_lcd_enable_signal(0);
  291. dispc_pck_free_enable(0);
  292. /* Reset SDI PLL */
  293. REG_FLD_MOD(DSS_PLL_CONTROL, 0, 18, 18); /* SDI_PLL_SYSRESET */
  294. }
  295. const char *dss_get_clk_source_name(enum dss_clk_source clk_src)
  296. {
  297. return dss_generic_clk_source_names[clk_src];
  298. }
  299. void dss_dump_clocks(struct seq_file *s)
  300. {
  301. const char *fclk_name;
  302. unsigned long fclk_rate;
  303. if (dss_runtime_get())
  304. return;
  305. seq_printf(s, "- DSS -\n");
  306. fclk_name = dss_get_clk_source_name(DSS_CLK_SRC_FCK);
  307. fclk_rate = clk_get_rate(dss.dss_clk);
  308. seq_printf(s, "%s = %lu\n",
  309. fclk_name,
  310. fclk_rate);
  311. dss_runtime_put();
  312. }
  313. static void dss_dump_regs(struct seq_file *s)
  314. {
  315. #define DUMPREG(r) seq_printf(s, "%-35s %08x\n", #r, dss_read_reg(r))
  316. if (dss_runtime_get())
  317. return;
  318. DUMPREG(DSS_REVISION);
  319. DUMPREG(DSS_SYSCONFIG);
  320. DUMPREG(DSS_SYSSTATUS);
  321. DUMPREG(DSS_CONTROL);
  322. if (dss.feat->outputs[OMAP_DSS_CHANNEL_LCD] & OMAP_DSS_OUTPUT_SDI) {
  323. DUMPREG(DSS_SDI_CONTROL);
  324. DUMPREG(DSS_PLL_CONTROL);
  325. DUMPREG(DSS_SDI_STATUS);
  326. }
  327. dss_runtime_put();
  328. #undef DUMPREG
  329. }
  330. static int dss_get_channel_index(enum omap_channel channel)
  331. {
  332. switch (channel) {
  333. case OMAP_DSS_CHANNEL_LCD:
  334. return 0;
  335. case OMAP_DSS_CHANNEL_LCD2:
  336. return 1;
  337. case OMAP_DSS_CHANNEL_LCD3:
  338. return 2;
  339. default:
  340. WARN_ON(1);
  341. return 0;
  342. }
  343. }
  344. static void dss_select_dispc_clk_source(enum dss_clk_source clk_src)
  345. {
  346. int b;
  347. /*
  348. * We always use PRCM clock as the DISPC func clock, except on DSS3,
  349. * where we don't have separate DISPC and LCD clock sources.
  350. */
  351. if (WARN_ON(dss.feat->has_lcd_clk_src && clk_src != DSS_CLK_SRC_FCK))
  352. return;
  353. switch (clk_src) {
  354. case DSS_CLK_SRC_FCK:
  355. b = 0;
  356. break;
  357. case DSS_CLK_SRC_PLL1_1:
  358. b = 1;
  359. break;
  360. case DSS_CLK_SRC_PLL2_1:
  361. b = 2;
  362. break;
  363. default:
  364. BUG();
  365. return;
  366. }
  367. REG_FLD_MOD(DSS_CONTROL, b, /* DISPC_CLK_SWITCH */
  368. dss.feat->dispc_clk_switch.start,
  369. dss.feat->dispc_clk_switch.end);
  370. dss.dispc_clk_source = clk_src;
  371. }
  372. void dss_select_dsi_clk_source(int dsi_module,
  373. enum dss_clk_source clk_src)
  374. {
  375. int b, pos;
  376. switch (clk_src) {
  377. case DSS_CLK_SRC_FCK:
  378. b = 0;
  379. break;
  380. case DSS_CLK_SRC_PLL1_2:
  381. BUG_ON(dsi_module != 0);
  382. b = 1;
  383. break;
  384. case DSS_CLK_SRC_PLL2_2:
  385. BUG_ON(dsi_module != 1);
  386. b = 1;
  387. break;
  388. default:
  389. BUG();
  390. return;
  391. }
  392. pos = dsi_module == 0 ? 1 : 10;
  393. REG_FLD_MOD(DSS_CONTROL, b, pos, pos); /* DSIx_CLK_SWITCH */
  394. dss.dsi_clk_source[dsi_module] = clk_src;
  395. }
  396. static int dss_lcd_clk_mux_dra7(enum omap_channel channel,
  397. enum dss_clk_source clk_src)
  398. {
  399. const u8 ctrl_bits[] = {
  400. [OMAP_DSS_CHANNEL_LCD] = 0,
  401. [OMAP_DSS_CHANNEL_LCD2] = 12,
  402. [OMAP_DSS_CHANNEL_LCD3] = 19,
  403. };
  404. u8 ctrl_bit = ctrl_bits[channel];
  405. int r;
  406. if (clk_src == DSS_CLK_SRC_FCK) {
  407. /* LCDx_CLK_SWITCH */
  408. REG_FLD_MOD(DSS_CONTROL, 0, ctrl_bit, ctrl_bit);
  409. return -EINVAL;
  410. }
  411. r = dss_ctrl_pll_set_control_mux(clk_src, channel);
  412. if (r)
  413. return r;
  414. REG_FLD_MOD(DSS_CONTROL, 1, ctrl_bit, ctrl_bit);
  415. return 0;
  416. }
  417. static int dss_lcd_clk_mux_omap5(enum omap_channel channel,
  418. enum dss_clk_source clk_src)
  419. {
  420. const u8 ctrl_bits[] = {
  421. [OMAP_DSS_CHANNEL_LCD] = 0,
  422. [OMAP_DSS_CHANNEL_LCD2] = 12,
  423. [OMAP_DSS_CHANNEL_LCD3] = 19,
  424. };
  425. const enum dss_clk_source allowed_plls[] = {
  426. [OMAP_DSS_CHANNEL_LCD] = DSS_CLK_SRC_PLL1_1,
  427. [OMAP_DSS_CHANNEL_LCD2] = DSS_CLK_SRC_FCK,
  428. [OMAP_DSS_CHANNEL_LCD3] = DSS_CLK_SRC_PLL2_1,
  429. };
  430. u8 ctrl_bit = ctrl_bits[channel];
  431. if (clk_src == DSS_CLK_SRC_FCK) {
  432. /* LCDx_CLK_SWITCH */
  433. REG_FLD_MOD(DSS_CONTROL, 0, ctrl_bit, ctrl_bit);
  434. return -EINVAL;
  435. }
  436. if (WARN_ON(allowed_plls[channel] != clk_src))
  437. return -EINVAL;
  438. REG_FLD_MOD(DSS_CONTROL, 1, ctrl_bit, ctrl_bit);
  439. return 0;
  440. }
  441. static int dss_lcd_clk_mux_omap4(enum omap_channel channel,
  442. enum dss_clk_source clk_src)
  443. {
  444. const u8 ctrl_bits[] = {
  445. [OMAP_DSS_CHANNEL_LCD] = 0,
  446. [OMAP_DSS_CHANNEL_LCD2] = 12,
  447. };
  448. const enum dss_clk_source allowed_plls[] = {
  449. [OMAP_DSS_CHANNEL_LCD] = DSS_CLK_SRC_PLL1_1,
  450. [OMAP_DSS_CHANNEL_LCD2] = DSS_CLK_SRC_PLL2_1,
  451. };
  452. u8 ctrl_bit = ctrl_bits[channel];
  453. if (clk_src == DSS_CLK_SRC_FCK) {
  454. /* LCDx_CLK_SWITCH */
  455. REG_FLD_MOD(DSS_CONTROL, 0, ctrl_bit, ctrl_bit);
  456. return 0;
  457. }
  458. if (WARN_ON(allowed_plls[channel] != clk_src))
  459. return -EINVAL;
  460. REG_FLD_MOD(DSS_CONTROL, 1, ctrl_bit, ctrl_bit);
  461. return 0;
  462. }
  463. void dss_select_lcd_clk_source(enum omap_channel channel,
  464. enum dss_clk_source clk_src)
  465. {
  466. int idx = dss_get_channel_index(channel);
  467. int r;
  468. if (!dss.feat->has_lcd_clk_src) {
  469. dss_select_dispc_clk_source(clk_src);
  470. dss.lcd_clk_source[idx] = clk_src;
  471. return;
  472. }
  473. r = dss.feat->ops->select_lcd_source(channel, clk_src);
  474. if (r)
  475. return;
  476. dss.lcd_clk_source[idx] = clk_src;
  477. }
  478. enum dss_clk_source dss_get_dispc_clk_source(void)
  479. {
  480. return dss.dispc_clk_source;
  481. }
  482. enum dss_clk_source dss_get_dsi_clk_source(int dsi_module)
  483. {
  484. return dss.dsi_clk_source[dsi_module];
  485. }
  486. enum dss_clk_source dss_get_lcd_clk_source(enum omap_channel channel)
  487. {
  488. if (dss.feat->has_lcd_clk_src) {
  489. int idx = dss_get_channel_index(channel);
  490. return dss.lcd_clk_source[idx];
  491. } else {
  492. /* LCD_CLK source is the same as DISPC_FCLK source for
  493. * OMAP2 and OMAP3 */
  494. return dss.dispc_clk_source;
  495. }
  496. }
  497. bool dss_div_calc(unsigned long pck, unsigned long fck_min,
  498. dss_div_calc_func func, void *data)
  499. {
  500. int fckd, fckd_start, fckd_stop;
  501. unsigned long fck;
  502. unsigned long fck_hw_max;
  503. unsigned long fckd_hw_max;
  504. unsigned long prate;
  505. unsigned m;
  506. fck_hw_max = dss.feat->fck_freq_max;
  507. if (dss.parent_clk == NULL) {
  508. unsigned pckd;
  509. pckd = fck_hw_max / pck;
  510. fck = pck * pckd;
  511. fck = clk_round_rate(dss.dss_clk, fck);
  512. return func(fck, data);
  513. }
  514. fckd_hw_max = dss.feat->fck_div_max;
  515. m = dss.feat->dss_fck_multiplier;
  516. prate = clk_get_rate(dss.parent_clk);
  517. fck_min = fck_min ? fck_min : 1;
  518. fckd_start = min(prate * m / fck_min, fckd_hw_max);
  519. fckd_stop = max(DIV_ROUND_UP(prate * m, fck_hw_max), 1ul);
  520. for (fckd = fckd_start; fckd >= fckd_stop; --fckd) {
  521. fck = DIV_ROUND_UP(prate, fckd) * m;
  522. if (func(fck, data))
  523. return true;
  524. }
  525. return false;
  526. }
  527. int dss_set_fck_rate(unsigned long rate)
  528. {
  529. int r;
  530. DSSDBG("set fck to %lu\n", rate);
  531. r = clk_set_rate(dss.dss_clk, rate);
  532. if (r)
  533. return r;
  534. dss.dss_clk_rate = clk_get_rate(dss.dss_clk);
  535. WARN_ONCE(dss.dss_clk_rate != rate,
  536. "clk rate mismatch: %lu != %lu", dss.dss_clk_rate,
  537. rate);
  538. return 0;
  539. }
  540. unsigned long dss_get_dispc_clk_rate(void)
  541. {
  542. return dss.dss_clk_rate;
  543. }
  544. unsigned long dss_get_max_fck_rate(void)
  545. {
  546. return dss.feat->fck_freq_max;
  547. }
  548. enum omap_dss_output_id dss_get_supported_outputs(enum omap_channel channel)
  549. {
  550. return dss.feat->outputs[channel];
  551. }
  552. static int dss_setup_default_clock(void)
  553. {
  554. unsigned long max_dss_fck, prate;
  555. unsigned long fck;
  556. unsigned fck_div;
  557. int r;
  558. max_dss_fck = dss.feat->fck_freq_max;
  559. if (dss.parent_clk == NULL) {
  560. fck = clk_round_rate(dss.dss_clk, max_dss_fck);
  561. } else {
  562. prate = clk_get_rate(dss.parent_clk);
  563. fck_div = DIV_ROUND_UP(prate * dss.feat->dss_fck_multiplier,
  564. max_dss_fck);
  565. fck = DIV_ROUND_UP(prate, fck_div) * dss.feat->dss_fck_multiplier;
  566. }
  567. r = dss_set_fck_rate(fck);
  568. if (r)
  569. return r;
  570. return 0;
  571. }
  572. void dss_set_venc_output(enum omap_dss_venc_type type)
  573. {
  574. int l = 0;
  575. if (type == OMAP_DSS_VENC_TYPE_COMPOSITE)
  576. l = 0;
  577. else if (type == OMAP_DSS_VENC_TYPE_SVIDEO)
  578. l = 1;
  579. else
  580. BUG();
  581. /* venc out selection. 0 = comp, 1 = svideo */
  582. REG_FLD_MOD(DSS_CONTROL, l, 6, 6);
  583. }
  584. void dss_set_dac_pwrdn_bgz(bool enable)
  585. {
  586. REG_FLD_MOD(DSS_CONTROL, enable, 5, 5); /* DAC Power-Down Control */
  587. }
  588. void dss_select_hdmi_venc_clk_source(enum dss_hdmi_venc_clk_source_select src)
  589. {
  590. enum omap_dss_output_id outputs;
  591. outputs = dss.feat->outputs[OMAP_DSS_CHANNEL_DIGIT];
  592. /* Complain about invalid selections */
  593. WARN_ON((src == DSS_VENC_TV_CLK) && !(outputs & OMAP_DSS_OUTPUT_VENC));
  594. WARN_ON((src == DSS_HDMI_M_PCLK) && !(outputs & OMAP_DSS_OUTPUT_HDMI));
  595. /* Select only if we have options */
  596. if ((outputs & OMAP_DSS_OUTPUT_VENC) &&
  597. (outputs & OMAP_DSS_OUTPUT_HDMI))
  598. REG_FLD_MOD(DSS_CONTROL, src, 15, 15); /* VENC_HDMI_SWITCH */
  599. }
  600. enum dss_hdmi_venc_clk_source_select dss_get_hdmi_venc_clk_source(void)
  601. {
  602. enum omap_dss_output_id outputs;
  603. outputs = dss.feat->outputs[OMAP_DSS_CHANNEL_DIGIT];
  604. if ((outputs & OMAP_DSS_OUTPUT_HDMI) == 0)
  605. return DSS_VENC_TV_CLK;
  606. if ((outputs & OMAP_DSS_OUTPUT_VENC) == 0)
  607. return DSS_HDMI_M_PCLK;
  608. return REG_GET(DSS_CONTROL, 15, 15);
  609. }
  610. static int dss_dpi_select_source_omap2_omap3(int port, enum omap_channel channel)
  611. {
  612. if (channel != OMAP_DSS_CHANNEL_LCD)
  613. return -EINVAL;
  614. return 0;
  615. }
  616. static int dss_dpi_select_source_omap4(int port, enum omap_channel channel)
  617. {
  618. int val;
  619. switch (channel) {
  620. case OMAP_DSS_CHANNEL_LCD2:
  621. val = 0;
  622. break;
  623. case OMAP_DSS_CHANNEL_DIGIT:
  624. val = 1;
  625. break;
  626. default:
  627. return -EINVAL;
  628. }
  629. REG_FLD_MOD(DSS_CONTROL, val, 17, 17);
  630. return 0;
  631. }
  632. static int dss_dpi_select_source_omap5(int port, enum omap_channel channel)
  633. {
  634. int val;
  635. switch (channel) {
  636. case OMAP_DSS_CHANNEL_LCD:
  637. val = 1;
  638. break;
  639. case OMAP_DSS_CHANNEL_LCD2:
  640. val = 2;
  641. break;
  642. case OMAP_DSS_CHANNEL_LCD3:
  643. val = 3;
  644. break;
  645. case OMAP_DSS_CHANNEL_DIGIT:
  646. val = 0;
  647. break;
  648. default:
  649. return -EINVAL;
  650. }
  651. REG_FLD_MOD(DSS_CONTROL, val, 17, 16);
  652. return 0;
  653. }
  654. static int dss_dpi_select_source_dra7xx(int port, enum omap_channel channel)
  655. {
  656. switch (port) {
  657. case 0:
  658. return dss_dpi_select_source_omap5(port, channel);
  659. case 1:
  660. if (channel != OMAP_DSS_CHANNEL_LCD2)
  661. return -EINVAL;
  662. break;
  663. case 2:
  664. if (channel != OMAP_DSS_CHANNEL_LCD3)
  665. return -EINVAL;
  666. break;
  667. default:
  668. return -EINVAL;
  669. }
  670. return 0;
  671. }
  672. int dss_dpi_select_source(int port, enum omap_channel channel)
  673. {
  674. return dss.feat->ops->dpi_select_source(port, channel);
  675. }
  676. static int dss_get_clocks(void)
  677. {
  678. struct clk *clk;
  679. clk = devm_clk_get(&dss.pdev->dev, "fck");
  680. if (IS_ERR(clk)) {
  681. DSSERR("can't get clock fck\n");
  682. return PTR_ERR(clk);
  683. }
  684. dss.dss_clk = clk;
  685. if (dss.feat->parent_clk_name) {
  686. clk = clk_get(NULL, dss.feat->parent_clk_name);
  687. if (IS_ERR(clk)) {
  688. DSSERR("Failed to get %s\n", dss.feat->parent_clk_name);
  689. return PTR_ERR(clk);
  690. }
  691. } else {
  692. clk = NULL;
  693. }
  694. dss.parent_clk = clk;
  695. return 0;
  696. }
  697. static void dss_put_clocks(void)
  698. {
  699. if (dss.parent_clk)
  700. clk_put(dss.parent_clk);
  701. }
  702. int dss_runtime_get(void)
  703. {
  704. int r;
  705. DSSDBG("dss_runtime_get\n");
  706. r = pm_runtime_get_sync(&dss.pdev->dev);
  707. WARN_ON(r < 0);
  708. return r < 0 ? r : 0;
  709. }
  710. void dss_runtime_put(void)
  711. {
  712. int r;
  713. DSSDBG("dss_runtime_put\n");
  714. r = pm_runtime_put_sync(&dss.pdev->dev);
  715. WARN_ON(r < 0 && r != -ENOSYS && r != -EBUSY);
  716. }
  717. /* DEBUGFS */
  718. #if defined(CONFIG_OMAP2_DSS_DEBUGFS)
  719. static void dss_debug_dump_clocks(struct seq_file *s)
  720. {
  721. dss_dump_clocks(s);
  722. dispc_dump_clocks(s);
  723. #ifdef CONFIG_OMAP2_DSS_DSI
  724. dsi_dump_clocks(s);
  725. #endif
  726. }
  727. static int dss_debug_show(struct seq_file *s, void *unused)
  728. {
  729. void (*func)(struct seq_file *) = s->private;
  730. func(s);
  731. return 0;
  732. }
  733. static int dss_debug_open(struct inode *inode, struct file *file)
  734. {
  735. return single_open(file, dss_debug_show, inode->i_private);
  736. }
  737. static const struct file_operations dss_debug_fops = {
  738. .open = dss_debug_open,
  739. .read = seq_read,
  740. .llseek = seq_lseek,
  741. .release = single_release,
  742. };
  743. static struct dentry *dss_debugfs_dir;
  744. static int dss_initialize_debugfs(void)
  745. {
  746. dss_debugfs_dir = debugfs_create_dir("omapdss", NULL);
  747. if (IS_ERR(dss_debugfs_dir)) {
  748. int err = PTR_ERR(dss_debugfs_dir);
  749. dss_debugfs_dir = NULL;
  750. return err;
  751. }
  752. debugfs_create_file("clk", S_IRUGO, dss_debugfs_dir,
  753. &dss_debug_dump_clocks, &dss_debug_fops);
  754. return 0;
  755. }
  756. static void dss_uninitialize_debugfs(void)
  757. {
  758. if (dss_debugfs_dir)
  759. debugfs_remove_recursive(dss_debugfs_dir);
  760. }
  761. int dss_debugfs_create_file(const char *name, void (*write)(struct seq_file *))
  762. {
  763. struct dentry *d;
  764. d = debugfs_create_file(name, S_IRUGO, dss_debugfs_dir,
  765. write, &dss_debug_fops);
  766. return PTR_ERR_OR_ZERO(d);
  767. }
  768. #else /* CONFIG_OMAP2_DSS_DEBUGFS */
  769. static inline int dss_initialize_debugfs(void)
  770. {
  771. return 0;
  772. }
  773. static inline void dss_uninitialize_debugfs(void)
  774. {
  775. }
  776. #endif /* CONFIG_OMAP2_DSS_DEBUGFS */
  777. static const struct dss_ops dss_ops_omap2_omap3 = {
  778. .dpi_select_source = &dss_dpi_select_source_omap2_omap3,
  779. };
  780. static const struct dss_ops dss_ops_omap4 = {
  781. .dpi_select_source = &dss_dpi_select_source_omap4,
  782. .select_lcd_source = &dss_lcd_clk_mux_omap4,
  783. };
  784. static const struct dss_ops dss_ops_omap5 = {
  785. .dpi_select_source = &dss_dpi_select_source_omap5,
  786. .select_lcd_source = &dss_lcd_clk_mux_omap5,
  787. };
  788. static const struct dss_ops dss_ops_dra7 = {
  789. .dpi_select_source = &dss_dpi_select_source_dra7xx,
  790. .select_lcd_source = &dss_lcd_clk_mux_dra7,
  791. };
  792. static const enum omap_display_type omap2plus_ports[] = {
  793. OMAP_DISPLAY_TYPE_DPI,
  794. };
  795. static const enum omap_display_type omap34xx_ports[] = {
  796. OMAP_DISPLAY_TYPE_DPI,
  797. OMAP_DISPLAY_TYPE_SDI,
  798. };
  799. static const enum omap_display_type dra7xx_ports[] = {
  800. OMAP_DISPLAY_TYPE_DPI,
  801. OMAP_DISPLAY_TYPE_DPI,
  802. OMAP_DISPLAY_TYPE_DPI,
  803. };
  804. static const enum omap_dss_output_id omap2_dss_supported_outputs[] = {
  805. /* OMAP_DSS_CHANNEL_LCD */
  806. OMAP_DSS_OUTPUT_DPI | OMAP_DSS_OUTPUT_DBI,
  807. /* OMAP_DSS_CHANNEL_DIGIT */
  808. OMAP_DSS_OUTPUT_VENC,
  809. };
  810. static const enum omap_dss_output_id omap3430_dss_supported_outputs[] = {
  811. /* OMAP_DSS_CHANNEL_LCD */
  812. OMAP_DSS_OUTPUT_DPI | OMAP_DSS_OUTPUT_DBI |
  813. OMAP_DSS_OUTPUT_SDI | OMAP_DSS_OUTPUT_DSI1,
  814. /* OMAP_DSS_CHANNEL_DIGIT */
  815. OMAP_DSS_OUTPUT_VENC,
  816. };
  817. static const enum omap_dss_output_id omap3630_dss_supported_outputs[] = {
  818. /* OMAP_DSS_CHANNEL_LCD */
  819. OMAP_DSS_OUTPUT_DPI | OMAP_DSS_OUTPUT_DBI |
  820. OMAP_DSS_OUTPUT_DSI1,
  821. /* OMAP_DSS_CHANNEL_DIGIT */
  822. OMAP_DSS_OUTPUT_VENC,
  823. };
  824. static const enum omap_dss_output_id am43xx_dss_supported_outputs[] = {
  825. /* OMAP_DSS_CHANNEL_LCD */
  826. OMAP_DSS_OUTPUT_DPI | OMAP_DSS_OUTPUT_DBI,
  827. };
  828. static const enum omap_dss_output_id omap4_dss_supported_outputs[] = {
  829. /* OMAP_DSS_CHANNEL_LCD */
  830. OMAP_DSS_OUTPUT_DBI | OMAP_DSS_OUTPUT_DSI1,
  831. /* OMAP_DSS_CHANNEL_DIGIT */
  832. OMAP_DSS_OUTPUT_VENC | OMAP_DSS_OUTPUT_HDMI,
  833. /* OMAP_DSS_CHANNEL_LCD2 */
  834. OMAP_DSS_OUTPUT_DPI | OMAP_DSS_OUTPUT_DBI |
  835. OMAP_DSS_OUTPUT_DSI2,
  836. };
  837. static const enum omap_dss_output_id omap5_dss_supported_outputs[] = {
  838. /* OMAP_DSS_CHANNEL_LCD */
  839. OMAP_DSS_OUTPUT_DPI | OMAP_DSS_OUTPUT_DBI |
  840. OMAP_DSS_OUTPUT_DSI1 | OMAP_DSS_OUTPUT_DSI2,
  841. /* OMAP_DSS_CHANNEL_DIGIT */
  842. OMAP_DSS_OUTPUT_HDMI,
  843. /* OMAP_DSS_CHANNEL_LCD2 */
  844. OMAP_DSS_OUTPUT_DPI | OMAP_DSS_OUTPUT_DBI |
  845. OMAP_DSS_OUTPUT_DSI1,
  846. /* OMAP_DSS_CHANNEL_LCD3 */
  847. OMAP_DSS_OUTPUT_DPI | OMAP_DSS_OUTPUT_DBI |
  848. OMAP_DSS_OUTPUT_DSI2,
  849. };
  850. static const struct dss_features omap24xx_dss_feats = {
  851. .model = DSS_MODEL_OMAP2,
  852. /*
  853. * fck div max is really 16, but the divider range has gaps. The range
  854. * from 1 to 6 has no gaps, so let's use that as a max.
  855. */
  856. .fck_div_max = 6,
  857. .fck_freq_max = 133000000,
  858. .dss_fck_multiplier = 2,
  859. .parent_clk_name = "core_ck",
  860. .ports = omap2plus_ports,
  861. .num_ports = ARRAY_SIZE(omap2plus_ports),
  862. .outputs = omap2_dss_supported_outputs,
  863. .ops = &dss_ops_omap2_omap3,
  864. .dispc_clk_switch = { 0, 0 },
  865. .has_lcd_clk_src = false,
  866. };
  867. static const struct dss_features omap34xx_dss_feats = {
  868. .model = DSS_MODEL_OMAP3,
  869. .fck_div_max = 16,
  870. .fck_freq_max = 173000000,
  871. .dss_fck_multiplier = 2,
  872. .parent_clk_name = "dpll4_ck",
  873. .ports = omap34xx_ports,
  874. .outputs = omap3430_dss_supported_outputs,
  875. .num_ports = ARRAY_SIZE(omap34xx_ports),
  876. .ops = &dss_ops_omap2_omap3,
  877. .dispc_clk_switch = { 0, 0 },
  878. .has_lcd_clk_src = false,
  879. };
  880. static const struct dss_features omap3630_dss_feats = {
  881. .model = DSS_MODEL_OMAP3,
  882. .fck_div_max = 32,
  883. .fck_freq_max = 173000000,
  884. .dss_fck_multiplier = 1,
  885. .parent_clk_name = "dpll4_ck",
  886. .ports = omap2plus_ports,
  887. .num_ports = ARRAY_SIZE(omap2plus_ports),
  888. .outputs = omap3630_dss_supported_outputs,
  889. .ops = &dss_ops_omap2_omap3,
  890. .dispc_clk_switch = { 0, 0 },
  891. .has_lcd_clk_src = false,
  892. };
  893. static const struct dss_features omap44xx_dss_feats = {
  894. .model = DSS_MODEL_OMAP4,
  895. .fck_div_max = 32,
  896. .fck_freq_max = 186000000,
  897. .dss_fck_multiplier = 1,
  898. .parent_clk_name = "dpll_per_x2_ck",
  899. .ports = omap2plus_ports,
  900. .num_ports = ARRAY_SIZE(omap2plus_ports),
  901. .outputs = omap4_dss_supported_outputs,
  902. .ops = &dss_ops_omap4,
  903. .dispc_clk_switch = { 9, 8 },
  904. .has_lcd_clk_src = true,
  905. };
  906. static const struct dss_features omap54xx_dss_feats = {
  907. .model = DSS_MODEL_OMAP5,
  908. .fck_div_max = 64,
  909. .fck_freq_max = 209250000,
  910. .dss_fck_multiplier = 1,
  911. .parent_clk_name = "dpll_per_x2_ck",
  912. .ports = omap2plus_ports,
  913. .num_ports = ARRAY_SIZE(omap2plus_ports),
  914. .outputs = omap5_dss_supported_outputs,
  915. .ops = &dss_ops_omap5,
  916. .dispc_clk_switch = { 9, 7 },
  917. .has_lcd_clk_src = true,
  918. };
  919. static const struct dss_features am43xx_dss_feats = {
  920. .model = DSS_MODEL_OMAP3,
  921. .fck_div_max = 0,
  922. .fck_freq_max = 200000000,
  923. .dss_fck_multiplier = 0,
  924. .parent_clk_name = NULL,
  925. .ports = omap2plus_ports,
  926. .num_ports = ARRAY_SIZE(omap2plus_ports),
  927. .outputs = am43xx_dss_supported_outputs,
  928. .ops = &dss_ops_omap2_omap3,
  929. .dispc_clk_switch = { 0, 0 },
  930. .has_lcd_clk_src = true,
  931. };
  932. static const struct dss_features dra7xx_dss_feats = {
  933. .model = DSS_MODEL_DRA7,
  934. .fck_div_max = 64,
  935. .fck_freq_max = 209250000,
  936. .dss_fck_multiplier = 1,
  937. .parent_clk_name = "dpll_per_x2_ck",
  938. .ports = dra7xx_ports,
  939. .num_ports = ARRAY_SIZE(dra7xx_ports),
  940. .outputs = omap5_dss_supported_outputs,
  941. .ops = &dss_ops_dra7,
  942. .dispc_clk_switch = { 9, 7 },
  943. .has_lcd_clk_src = true,
  944. };
  945. static int dss_init_ports(struct platform_device *pdev)
  946. {
  947. struct device_node *parent = pdev->dev.of_node;
  948. struct device_node *port;
  949. int i;
  950. for (i = 0; i < dss.feat->num_ports; i++) {
  951. port = of_graph_get_port_by_id(parent, i);
  952. if (!port)
  953. continue;
  954. switch (dss.feat->ports[i]) {
  955. case OMAP_DISPLAY_TYPE_DPI:
  956. dpi_init_port(pdev, port, dss.feat->model);
  957. break;
  958. case OMAP_DISPLAY_TYPE_SDI:
  959. sdi_init_port(pdev, port);
  960. break;
  961. default:
  962. break;
  963. }
  964. }
  965. return 0;
  966. }
  967. static void dss_uninit_ports(struct platform_device *pdev)
  968. {
  969. struct device_node *parent = pdev->dev.of_node;
  970. struct device_node *port;
  971. int i;
  972. for (i = 0; i < dss.feat->num_ports; i++) {
  973. port = of_graph_get_port_by_id(parent, i);
  974. if (!port)
  975. continue;
  976. switch (dss.feat->ports[i]) {
  977. case OMAP_DISPLAY_TYPE_DPI:
  978. dpi_uninit_port(port);
  979. break;
  980. case OMAP_DISPLAY_TYPE_SDI:
  981. sdi_uninit_port(port);
  982. break;
  983. default:
  984. break;
  985. }
  986. }
  987. }
  988. static int dss_video_pll_probe(struct platform_device *pdev)
  989. {
  990. struct device_node *np = pdev->dev.of_node;
  991. struct regulator *pll_regulator;
  992. int r;
  993. if (!np)
  994. return 0;
  995. if (of_property_read_bool(np, "syscon-pll-ctrl")) {
  996. dss.syscon_pll_ctrl = syscon_regmap_lookup_by_phandle(np,
  997. "syscon-pll-ctrl");
  998. if (IS_ERR(dss.syscon_pll_ctrl)) {
  999. dev_err(&pdev->dev,
  1000. "failed to get syscon-pll-ctrl regmap\n");
  1001. return PTR_ERR(dss.syscon_pll_ctrl);
  1002. }
  1003. if (of_property_read_u32_index(np, "syscon-pll-ctrl", 1,
  1004. &dss.syscon_pll_ctrl_offset)) {
  1005. dev_err(&pdev->dev,
  1006. "failed to get syscon-pll-ctrl offset\n");
  1007. return -EINVAL;
  1008. }
  1009. }
  1010. pll_regulator = devm_regulator_get(&pdev->dev, "vdda_video");
  1011. if (IS_ERR(pll_regulator)) {
  1012. r = PTR_ERR(pll_regulator);
  1013. switch (r) {
  1014. case -ENOENT:
  1015. pll_regulator = NULL;
  1016. break;
  1017. case -EPROBE_DEFER:
  1018. return -EPROBE_DEFER;
  1019. default:
  1020. DSSERR("can't get DPLL VDDA regulator\n");
  1021. return r;
  1022. }
  1023. }
  1024. if (of_property_match_string(np, "reg-names", "pll1") >= 0) {
  1025. dss.video1_pll = dss_video_pll_init(pdev, 0, pll_regulator);
  1026. if (IS_ERR(dss.video1_pll))
  1027. return PTR_ERR(dss.video1_pll);
  1028. }
  1029. if (of_property_match_string(np, "reg-names", "pll2") >= 0) {
  1030. dss.video2_pll = dss_video_pll_init(pdev, 1, pll_regulator);
  1031. if (IS_ERR(dss.video2_pll)) {
  1032. dss_video_pll_uninit(dss.video1_pll);
  1033. return PTR_ERR(dss.video2_pll);
  1034. }
  1035. }
  1036. return 0;
  1037. }
  1038. /* DSS HW IP initialisation */
  1039. static const struct of_device_id dss_of_match[] = {
  1040. { .compatible = "ti,omap2-dss", .data = &omap24xx_dss_feats },
  1041. { .compatible = "ti,omap3-dss", .data = &omap3630_dss_feats },
  1042. { .compatible = "ti,omap4-dss", .data = &omap44xx_dss_feats },
  1043. { .compatible = "ti,omap5-dss", .data = &omap54xx_dss_feats },
  1044. { .compatible = "ti,dra7-dss", .data = &dra7xx_dss_feats },
  1045. {},
  1046. };
  1047. MODULE_DEVICE_TABLE(of, dss_of_match);
  1048. static const struct soc_device_attribute dss_soc_devices[] = {
  1049. { .machine = "OMAP3430/3530", .data = &omap34xx_dss_feats },
  1050. { .machine = "AM35??", .data = &omap34xx_dss_feats },
  1051. { .family = "AM43xx", .data = &am43xx_dss_feats },
  1052. { /* sentinel */ }
  1053. };
  1054. static int dss_bind(struct device *dev)
  1055. {
  1056. struct platform_device *pdev = to_platform_device(dev);
  1057. struct resource *dss_mem;
  1058. u32 rev;
  1059. int r;
  1060. dss_mem = platform_get_resource(dss.pdev, IORESOURCE_MEM, 0);
  1061. dss.base = devm_ioremap_resource(&pdev->dev, dss_mem);
  1062. if (IS_ERR(dss.base))
  1063. return PTR_ERR(dss.base);
  1064. r = dss_get_clocks();
  1065. if (r)
  1066. return r;
  1067. r = dss_setup_default_clock();
  1068. if (r)
  1069. goto err_setup_clocks;
  1070. r = dss_video_pll_probe(pdev);
  1071. if (r)
  1072. goto err_pll_init;
  1073. r = dss_init_ports(pdev);
  1074. if (r)
  1075. goto err_init_ports;
  1076. pm_runtime_enable(&pdev->dev);
  1077. r = dss_runtime_get();
  1078. if (r)
  1079. goto err_runtime_get;
  1080. dss.dss_clk_rate = clk_get_rate(dss.dss_clk);
  1081. /* Select DPLL */
  1082. REG_FLD_MOD(DSS_CONTROL, 0, 0, 0);
  1083. dss_select_dispc_clk_source(DSS_CLK_SRC_FCK);
  1084. #ifdef CONFIG_OMAP2_DSS_VENC
  1085. REG_FLD_MOD(DSS_CONTROL, 1, 4, 4); /* venc dac demen */
  1086. REG_FLD_MOD(DSS_CONTROL, 1, 3, 3); /* venc clock 4x enable */
  1087. REG_FLD_MOD(DSS_CONTROL, 0, 2, 2); /* venc clock mode = normal */
  1088. #endif
  1089. dss.dsi_clk_source[0] = DSS_CLK_SRC_FCK;
  1090. dss.dsi_clk_source[1] = DSS_CLK_SRC_FCK;
  1091. dss.dispc_clk_source = DSS_CLK_SRC_FCK;
  1092. dss.lcd_clk_source[0] = DSS_CLK_SRC_FCK;
  1093. dss.lcd_clk_source[1] = DSS_CLK_SRC_FCK;
  1094. rev = dss_read_reg(DSS_REVISION);
  1095. pr_info("OMAP DSS rev %d.%d\n", FLD_GET(rev, 7, 4), FLD_GET(rev, 3, 0));
  1096. dss_runtime_put();
  1097. r = component_bind_all(&pdev->dev, NULL);
  1098. if (r)
  1099. goto err_component;
  1100. dss_debugfs_create_file("dss", dss_dump_regs);
  1101. pm_set_vt_switch(0);
  1102. omapdss_gather_components(dev);
  1103. omapdss_set_is_initialized(true);
  1104. return 0;
  1105. err_component:
  1106. err_runtime_get:
  1107. pm_runtime_disable(&pdev->dev);
  1108. dss_uninit_ports(pdev);
  1109. err_init_ports:
  1110. if (dss.video1_pll)
  1111. dss_video_pll_uninit(dss.video1_pll);
  1112. if (dss.video2_pll)
  1113. dss_video_pll_uninit(dss.video2_pll);
  1114. err_pll_init:
  1115. err_setup_clocks:
  1116. dss_put_clocks();
  1117. return r;
  1118. }
  1119. static void dss_unbind(struct device *dev)
  1120. {
  1121. struct platform_device *pdev = to_platform_device(dev);
  1122. omapdss_set_is_initialized(false);
  1123. component_unbind_all(&pdev->dev, NULL);
  1124. if (dss.video1_pll)
  1125. dss_video_pll_uninit(dss.video1_pll);
  1126. if (dss.video2_pll)
  1127. dss_video_pll_uninit(dss.video2_pll);
  1128. dss_uninit_ports(pdev);
  1129. pm_runtime_disable(&pdev->dev);
  1130. dss_put_clocks();
  1131. }
  1132. static const struct component_master_ops dss_component_ops = {
  1133. .bind = dss_bind,
  1134. .unbind = dss_unbind,
  1135. };
  1136. static int dss_component_compare(struct device *dev, void *data)
  1137. {
  1138. struct device *child = data;
  1139. return dev == child;
  1140. }
  1141. static int dss_add_child_component(struct device *dev, void *data)
  1142. {
  1143. struct component_match **match = data;
  1144. /*
  1145. * HACK
  1146. * We don't have a working driver for rfbi, so skip it here always.
  1147. * Otherwise dss will never get probed successfully, as it will wait
  1148. * for rfbi to get probed.
  1149. */
  1150. if (strstr(dev_name(dev), "rfbi"))
  1151. return 0;
  1152. component_match_add(dev->parent, match, dss_component_compare, dev);
  1153. return 0;
  1154. }
  1155. static int dss_probe(struct platform_device *pdev)
  1156. {
  1157. const struct soc_device_attribute *soc;
  1158. struct component_match *match = NULL;
  1159. int r;
  1160. dss.pdev = pdev;
  1161. /*
  1162. * The various OMAP3-based SoCs can't be told apart using the compatible
  1163. * string, use SoC device matching.
  1164. */
  1165. soc = soc_device_match(dss_soc_devices);
  1166. if (soc)
  1167. dss.feat = soc->data;
  1168. else
  1169. dss.feat = of_match_device(dss_of_match, &pdev->dev)->data;
  1170. r = dss_initialize_debugfs();
  1171. if (r)
  1172. return r;
  1173. /* add all the child devices as components */
  1174. device_for_each_child(&pdev->dev, &match, dss_add_child_component);
  1175. r = component_master_add_with_match(&pdev->dev, &dss_component_ops, match);
  1176. if (r) {
  1177. dss_uninitialize_debugfs();
  1178. return r;
  1179. }
  1180. return 0;
  1181. }
  1182. static int dss_remove(struct platform_device *pdev)
  1183. {
  1184. component_master_del(&pdev->dev, &dss_component_ops);
  1185. dss_uninitialize_debugfs();
  1186. return 0;
  1187. }
  1188. static void dss_shutdown(struct platform_device *pdev)
  1189. {
  1190. struct omap_dss_device *dssdev = NULL;
  1191. DSSDBG("shutdown\n");
  1192. for_each_dss_dev(dssdev) {
  1193. if (!dssdev->driver)
  1194. continue;
  1195. if (dssdev->state == OMAP_DSS_DISPLAY_ACTIVE)
  1196. dssdev->driver->disable(dssdev);
  1197. }
  1198. }
  1199. static int dss_runtime_suspend(struct device *dev)
  1200. {
  1201. dss_save_context();
  1202. dss_set_min_bus_tput(dev, 0);
  1203. pinctrl_pm_select_sleep_state(dev);
  1204. return 0;
  1205. }
  1206. static int dss_runtime_resume(struct device *dev)
  1207. {
  1208. int r;
  1209. pinctrl_pm_select_default_state(dev);
  1210. /*
  1211. * Set an arbitrarily high tput request to ensure OPP100.
  1212. * What we should really do is to make a request to stay in OPP100,
  1213. * without any tput requirements, but that is not currently possible
  1214. * via the PM layer.
  1215. */
  1216. r = dss_set_min_bus_tput(dev, 1000000000);
  1217. if (r)
  1218. return r;
  1219. dss_restore_context();
  1220. return 0;
  1221. }
  1222. static const struct dev_pm_ops dss_pm_ops = {
  1223. .runtime_suspend = dss_runtime_suspend,
  1224. .runtime_resume = dss_runtime_resume,
  1225. };
  1226. static struct platform_driver omap_dsshw_driver = {
  1227. .probe = dss_probe,
  1228. .remove = dss_remove,
  1229. .shutdown = dss_shutdown,
  1230. .driver = {
  1231. .name = "omapdss_dss",
  1232. .pm = &dss_pm_ops,
  1233. .of_match_table = dss_of_match,
  1234. .suppress_bind_attrs = true,
  1235. },
  1236. };
  1237. int __init dss_init_platform_driver(void)
  1238. {
  1239. return platform_driver_register(&omap_dsshw_driver);
  1240. }
  1241. void dss_uninit_platform_driver(void)
  1242. {
  1243. platform_driver_unregister(&omap_dsshw_driver);
  1244. }