dispc.c 117 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707
  1. /*
  2. * linux/drivers/video/omap2/dss/dispc.c
  3. *
  4. * Copyright (C) 2009 Nokia Corporation
  5. * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
  6. *
  7. * Some code and ideas taken from drivers/video/omap/ driver
  8. * by Imre Deak.
  9. *
  10. * This program is free software; you can redistribute it and/or modify it
  11. * under the terms of the GNU General Public License version 2 as published by
  12. * the Free Software Foundation.
  13. *
  14. * This program is distributed in the hope that it will be useful, but WITHOUT
  15. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  16. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  17. * more details.
  18. *
  19. * You should have received a copy of the GNU General Public License along with
  20. * this program. If not, see <http://www.gnu.org/licenses/>.
  21. */
  22. #define DSS_SUBSYS_NAME "DISPC"
  23. #include <linux/kernel.h>
  24. #include <linux/dma-mapping.h>
  25. #include <linux/vmalloc.h>
  26. #include <linux/export.h>
  27. #include <linux/clk.h>
  28. #include <linux/io.h>
  29. #include <linux/jiffies.h>
  30. #include <linux/seq_file.h>
  31. #include <linux/delay.h>
  32. #include <linux/workqueue.h>
  33. #include <linux/hardirq.h>
  34. #include <linux/platform_device.h>
  35. #include <linux/pm_runtime.h>
  36. #include <linux/sizes.h>
  37. #include <linux/mfd/syscon.h>
  38. #include <linux/regmap.h>
  39. #include <linux/of.h>
  40. #include <linux/of_device.h>
  41. #include <linux/component.h>
  42. #include <linux/sys_soc.h>
  43. #include <drm/drm_fourcc.h>
  44. #include <drm/drm_blend.h>
  45. #include "omapdss.h"
  46. #include "dss.h"
  47. #include "dispc.h"
  48. /* DISPC */
  49. #define DISPC_SZ_REGS SZ_4K
  50. enum omap_burst_size {
  51. BURST_SIZE_X2 = 0,
  52. BURST_SIZE_X4 = 1,
  53. BURST_SIZE_X8 = 2,
  54. };
  55. #define REG_GET(idx, start, end) \
  56. FLD_GET(dispc_read_reg(idx), start, end)
  57. #define REG_FLD_MOD(idx, val, start, end) \
  58. dispc_write_reg(idx, FLD_MOD(dispc_read_reg(idx), val, start, end))
  59. /* DISPC has feature id */
  60. enum dispc_feature_id {
  61. FEAT_LCDENABLEPOL,
  62. FEAT_LCDENABLESIGNAL,
  63. FEAT_PCKFREEENABLE,
  64. FEAT_FUNCGATED,
  65. FEAT_MGR_LCD2,
  66. FEAT_MGR_LCD3,
  67. FEAT_LINEBUFFERSPLIT,
  68. FEAT_ROWREPEATENABLE,
  69. FEAT_RESIZECONF,
  70. /* Independent core clk divider */
  71. FEAT_CORE_CLK_DIV,
  72. FEAT_HANDLE_UV_SEPARATE,
  73. FEAT_ATTR2,
  74. FEAT_CPR,
  75. FEAT_PRELOAD,
  76. FEAT_FIR_COEF_V,
  77. FEAT_ALPHA_FIXED_ZORDER,
  78. FEAT_ALPHA_FREE_ZORDER,
  79. FEAT_FIFO_MERGE,
  80. /* An unknown HW bug causing the normal FIFO thresholds not to work */
  81. FEAT_OMAP3_DSI_FIFO_BUG,
  82. FEAT_BURST_2D,
  83. FEAT_MFLAG,
  84. };
  85. struct dispc_features {
  86. u8 sw_start;
  87. u8 fp_start;
  88. u8 bp_start;
  89. u16 sw_max;
  90. u16 vp_max;
  91. u16 hp_max;
  92. u8 mgr_width_start;
  93. u8 mgr_height_start;
  94. u16 mgr_width_max;
  95. u16 mgr_height_max;
  96. unsigned long max_lcd_pclk;
  97. unsigned long max_tv_pclk;
  98. unsigned int max_downscale;
  99. unsigned int max_line_width;
  100. unsigned int min_pcd;
  101. int (*calc_scaling) (unsigned long pclk, unsigned long lclk,
  102. const struct videomode *vm,
  103. u16 width, u16 height, u16 out_width, u16 out_height,
  104. u32 fourcc, bool *five_taps,
  105. int *x_predecim, int *y_predecim, int *decim_x, int *decim_y,
  106. u16 pos_x, unsigned long *core_clk, bool mem_to_mem);
  107. unsigned long (*calc_core_clk) (unsigned long pclk,
  108. u16 width, u16 height, u16 out_width, u16 out_height,
  109. bool mem_to_mem);
  110. u8 num_fifos;
  111. const enum dispc_feature_id *features;
  112. unsigned int num_features;
  113. const struct dss_reg_field *reg_fields;
  114. const unsigned int num_reg_fields;
  115. const enum omap_overlay_caps *overlay_caps;
  116. const u32 **supported_color_modes;
  117. unsigned int num_mgrs;
  118. unsigned int num_ovls;
  119. unsigned int buffer_size_unit;
  120. unsigned int burst_size_unit;
  121. /* swap GFX & WB fifos */
  122. bool gfx_fifo_workaround:1;
  123. /* no DISPC_IRQ_FRAMEDONETV on this SoC */
  124. bool no_framedone_tv:1;
  125. /* revert to the OMAP4 mechanism of DISPC Smart Standby operation */
  126. bool mstandby_workaround:1;
  127. bool set_max_preload:1;
  128. /* PIXEL_INC is not added to the last pixel of a line */
  129. bool last_pixel_inc_missing:1;
  130. /* POL_FREQ has ALIGN bit */
  131. bool supports_sync_align:1;
  132. bool has_writeback:1;
  133. bool supports_double_pixel:1;
  134. /*
  135. * Field order for VENC is different than HDMI. We should handle this in
  136. * some intelligent manner, but as the SoCs have either HDMI or VENC,
  137. * never both, we can just use this flag for now.
  138. */
  139. bool reverse_ilace_field_order:1;
  140. bool has_gamma_table:1;
  141. bool has_gamma_i734_bug:1;
  142. };
  143. #define DISPC_MAX_NR_FIFOS 5
  144. #define DISPC_MAX_CHANNEL_GAMMA 4
  145. static struct {
  146. struct platform_device *pdev;
  147. void __iomem *base;
  148. int irq;
  149. irq_handler_t user_handler;
  150. void *user_data;
  151. unsigned long core_clk_rate;
  152. unsigned long tv_pclk_rate;
  153. u32 fifo_size[DISPC_MAX_NR_FIFOS];
  154. /* maps which plane is using a fifo. fifo-id -> plane-id */
  155. int fifo_assignment[DISPC_MAX_NR_FIFOS];
  156. bool ctx_valid;
  157. u32 ctx[DISPC_SZ_REGS / sizeof(u32)];
  158. u32 *gamma_table[DISPC_MAX_CHANNEL_GAMMA];
  159. const struct dispc_features *feat;
  160. bool is_enabled;
  161. struct regmap *syscon_pol;
  162. u32 syscon_pol_offset;
  163. /* DISPC_CONTROL & DISPC_CONFIG lock*/
  164. spinlock_t control_lock;
  165. } dispc;
  166. enum omap_color_component {
  167. /* used for all color formats for OMAP3 and earlier
  168. * and for RGB and Y color component on OMAP4
  169. */
  170. DISPC_COLOR_COMPONENT_RGB_Y = 1 << 0,
  171. /* used for UV component for
  172. * DRM_FORMAT_YUYV, DRM_FORMAT_UYVY, DRM_FORMAT_NV12
  173. * color formats on OMAP4
  174. */
  175. DISPC_COLOR_COMPONENT_UV = 1 << 1,
  176. };
  177. enum mgr_reg_fields {
  178. DISPC_MGR_FLD_ENABLE,
  179. DISPC_MGR_FLD_STNTFT,
  180. DISPC_MGR_FLD_GO,
  181. DISPC_MGR_FLD_TFTDATALINES,
  182. DISPC_MGR_FLD_STALLMODE,
  183. DISPC_MGR_FLD_TCKENABLE,
  184. DISPC_MGR_FLD_TCKSELECTION,
  185. DISPC_MGR_FLD_CPR,
  186. DISPC_MGR_FLD_FIFOHANDCHECK,
  187. /* used to maintain a count of the above fields */
  188. DISPC_MGR_FLD_NUM,
  189. };
  190. /* DISPC register field id */
  191. enum dispc_feat_reg_field {
  192. FEAT_REG_FIRHINC,
  193. FEAT_REG_FIRVINC,
  194. FEAT_REG_FIFOHIGHTHRESHOLD,
  195. FEAT_REG_FIFOLOWTHRESHOLD,
  196. FEAT_REG_FIFOSIZE,
  197. FEAT_REG_HORIZONTALACCU,
  198. FEAT_REG_VERTICALACCU,
  199. };
  200. struct dispc_reg_field {
  201. u16 reg;
  202. u8 high;
  203. u8 low;
  204. };
  205. struct dispc_gamma_desc {
  206. u32 len;
  207. u32 bits;
  208. u16 reg;
  209. bool has_index;
  210. };
  211. static const struct {
  212. const char *name;
  213. u32 vsync_irq;
  214. u32 framedone_irq;
  215. u32 sync_lost_irq;
  216. struct dispc_gamma_desc gamma;
  217. struct dispc_reg_field reg_desc[DISPC_MGR_FLD_NUM];
  218. } mgr_desc[] = {
  219. [OMAP_DSS_CHANNEL_LCD] = {
  220. .name = "LCD",
  221. .vsync_irq = DISPC_IRQ_VSYNC,
  222. .framedone_irq = DISPC_IRQ_FRAMEDONE,
  223. .sync_lost_irq = DISPC_IRQ_SYNC_LOST,
  224. .gamma = {
  225. .len = 256,
  226. .bits = 8,
  227. .reg = DISPC_GAMMA_TABLE0,
  228. .has_index = true,
  229. },
  230. .reg_desc = {
  231. [DISPC_MGR_FLD_ENABLE] = { DISPC_CONTROL, 0, 0 },
  232. [DISPC_MGR_FLD_STNTFT] = { DISPC_CONTROL, 3, 3 },
  233. [DISPC_MGR_FLD_GO] = { DISPC_CONTROL, 5, 5 },
  234. [DISPC_MGR_FLD_TFTDATALINES] = { DISPC_CONTROL, 9, 8 },
  235. [DISPC_MGR_FLD_STALLMODE] = { DISPC_CONTROL, 11, 11 },
  236. [DISPC_MGR_FLD_TCKENABLE] = { DISPC_CONFIG, 10, 10 },
  237. [DISPC_MGR_FLD_TCKSELECTION] = { DISPC_CONFIG, 11, 11 },
  238. [DISPC_MGR_FLD_CPR] = { DISPC_CONFIG, 15, 15 },
  239. [DISPC_MGR_FLD_FIFOHANDCHECK] = { DISPC_CONFIG, 16, 16 },
  240. },
  241. },
  242. [OMAP_DSS_CHANNEL_DIGIT] = {
  243. .name = "DIGIT",
  244. .vsync_irq = DISPC_IRQ_EVSYNC_ODD | DISPC_IRQ_EVSYNC_EVEN,
  245. .framedone_irq = DISPC_IRQ_FRAMEDONETV,
  246. .sync_lost_irq = DISPC_IRQ_SYNC_LOST_DIGIT,
  247. .gamma = {
  248. .len = 1024,
  249. .bits = 10,
  250. .reg = DISPC_GAMMA_TABLE2,
  251. .has_index = false,
  252. },
  253. .reg_desc = {
  254. [DISPC_MGR_FLD_ENABLE] = { DISPC_CONTROL, 1, 1 },
  255. [DISPC_MGR_FLD_STNTFT] = { },
  256. [DISPC_MGR_FLD_GO] = { DISPC_CONTROL, 6, 6 },
  257. [DISPC_MGR_FLD_TFTDATALINES] = { },
  258. [DISPC_MGR_FLD_STALLMODE] = { },
  259. [DISPC_MGR_FLD_TCKENABLE] = { DISPC_CONFIG, 12, 12 },
  260. [DISPC_MGR_FLD_TCKSELECTION] = { DISPC_CONFIG, 13, 13 },
  261. [DISPC_MGR_FLD_CPR] = { },
  262. [DISPC_MGR_FLD_FIFOHANDCHECK] = { DISPC_CONFIG, 16, 16 },
  263. },
  264. },
  265. [OMAP_DSS_CHANNEL_LCD2] = {
  266. .name = "LCD2",
  267. .vsync_irq = DISPC_IRQ_VSYNC2,
  268. .framedone_irq = DISPC_IRQ_FRAMEDONE2,
  269. .sync_lost_irq = DISPC_IRQ_SYNC_LOST2,
  270. .gamma = {
  271. .len = 256,
  272. .bits = 8,
  273. .reg = DISPC_GAMMA_TABLE1,
  274. .has_index = true,
  275. },
  276. .reg_desc = {
  277. [DISPC_MGR_FLD_ENABLE] = { DISPC_CONTROL2, 0, 0 },
  278. [DISPC_MGR_FLD_STNTFT] = { DISPC_CONTROL2, 3, 3 },
  279. [DISPC_MGR_FLD_GO] = { DISPC_CONTROL2, 5, 5 },
  280. [DISPC_MGR_FLD_TFTDATALINES] = { DISPC_CONTROL2, 9, 8 },
  281. [DISPC_MGR_FLD_STALLMODE] = { DISPC_CONTROL2, 11, 11 },
  282. [DISPC_MGR_FLD_TCKENABLE] = { DISPC_CONFIG2, 10, 10 },
  283. [DISPC_MGR_FLD_TCKSELECTION] = { DISPC_CONFIG2, 11, 11 },
  284. [DISPC_MGR_FLD_CPR] = { DISPC_CONFIG2, 15, 15 },
  285. [DISPC_MGR_FLD_FIFOHANDCHECK] = { DISPC_CONFIG2, 16, 16 },
  286. },
  287. },
  288. [OMAP_DSS_CHANNEL_LCD3] = {
  289. .name = "LCD3",
  290. .vsync_irq = DISPC_IRQ_VSYNC3,
  291. .framedone_irq = DISPC_IRQ_FRAMEDONE3,
  292. .sync_lost_irq = DISPC_IRQ_SYNC_LOST3,
  293. .gamma = {
  294. .len = 256,
  295. .bits = 8,
  296. .reg = DISPC_GAMMA_TABLE3,
  297. .has_index = true,
  298. },
  299. .reg_desc = {
  300. [DISPC_MGR_FLD_ENABLE] = { DISPC_CONTROL3, 0, 0 },
  301. [DISPC_MGR_FLD_STNTFT] = { DISPC_CONTROL3, 3, 3 },
  302. [DISPC_MGR_FLD_GO] = { DISPC_CONTROL3, 5, 5 },
  303. [DISPC_MGR_FLD_TFTDATALINES] = { DISPC_CONTROL3, 9, 8 },
  304. [DISPC_MGR_FLD_STALLMODE] = { DISPC_CONTROL3, 11, 11 },
  305. [DISPC_MGR_FLD_TCKENABLE] = { DISPC_CONFIG3, 10, 10 },
  306. [DISPC_MGR_FLD_TCKSELECTION] = { DISPC_CONFIG3, 11, 11 },
  307. [DISPC_MGR_FLD_CPR] = { DISPC_CONFIG3, 15, 15 },
  308. [DISPC_MGR_FLD_FIFOHANDCHECK] = { DISPC_CONFIG3, 16, 16 },
  309. },
  310. },
  311. };
  312. struct color_conv_coef {
  313. int ry, rcr, rcb, gy, gcr, gcb, by, bcr, bcb;
  314. int full_range;
  315. };
  316. static unsigned long dispc_fclk_rate(void);
  317. static unsigned long dispc_core_clk_rate(void);
  318. static unsigned long dispc_mgr_lclk_rate(enum omap_channel channel);
  319. static unsigned long dispc_mgr_pclk_rate(enum omap_channel channel);
  320. static unsigned long dispc_plane_pclk_rate(enum omap_plane_id plane);
  321. static unsigned long dispc_plane_lclk_rate(enum omap_plane_id plane);
  322. static void dispc_clear_irqstatus(u32 mask);
  323. static bool dispc_mgr_is_enabled(enum omap_channel channel);
  324. static void dispc_clear_irqstatus(u32 mask);
  325. static inline void dispc_write_reg(const u16 idx, u32 val)
  326. {
  327. __raw_writel(val, dispc.base + idx);
  328. }
  329. static inline u32 dispc_read_reg(const u16 idx)
  330. {
  331. return __raw_readl(dispc.base + idx);
  332. }
  333. static u32 mgr_fld_read(enum omap_channel channel, enum mgr_reg_fields regfld)
  334. {
  335. const struct dispc_reg_field rfld = mgr_desc[channel].reg_desc[regfld];
  336. return REG_GET(rfld.reg, rfld.high, rfld.low);
  337. }
  338. static void mgr_fld_write(enum omap_channel channel,
  339. enum mgr_reg_fields regfld, int val) {
  340. const struct dispc_reg_field rfld = mgr_desc[channel].reg_desc[regfld];
  341. const bool need_lock = rfld.reg == DISPC_CONTROL || rfld.reg == DISPC_CONFIG;
  342. unsigned long flags;
  343. if (need_lock)
  344. spin_lock_irqsave(&dispc.control_lock, flags);
  345. REG_FLD_MOD(rfld.reg, val, rfld.high, rfld.low);
  346. if (need_lock)
  347. spin_unlock_irqrestore(&dispc.control_lock, flags);
  348. }
  349. static int dispc_get_num_ovls(void)
  350. {
  351. return dispc.feat->num_ovls;
  352. }
  353. static int dispc_get_num_mgrs(void)
  354. {
  355. return dispc.feat->num_mgrs;
  356. }
  357. static void dispc_get_reg_field(enum dispc_feat_reg_field id,
  358. u8 *start, u8 *end)
  359. {
  360. if (id >= dispc.feat->num_reg_fields)
  361. BUG();
  362. *start = dispc.feat->reg_fields[id].start;
  363. *end = dispc.feat->reg_fields[id].end;
  364. }
  365. static bool dispc_has_feature(enum dispc_feature_id id)
  366. {
  367. unsigned int i;
  368. for (i = 0; i < dispc.feat->num_features; i++) {
  369. if (dispc.feat->features[i] == id)
  370. return true;
  371. }
  372. return false;
  373. }
  374. #define SR(reg) \
  375. dispc.ctx[DISPC_##reg / sizeof(u32)] = dispc_read_reg(DISPC_##reg)
  376. #define RR(reg) \
  377. dispc_write_reg(DISPC_##reg, dispc.ctx[DISPC_##reg / sizeof(u32)])
  378. static void dispc_save_context(void)
  379. {
  380. int i, j;
  381. DSSDBG("dispc_save_context\n");
  382. SR(IRQENABLE);
  383. SR(CONTROL);
  384. SR(CONFIG);
  385. SR(LINE_NUMBER);
  386. if (dispc_has_feature(FEAT_ALPHA_FIXED_ZORDER) ||
  387. dispc_has_feature(FEAT_ALPHA_FREE_ZORDER))
  388. SR(GLOBAL_ALPHA);
  389. if (dispc_has_feature(FEAT_MGR_LCD2)) {
  390. SR(CONTROL2);
  391. SR(CONFIG2);
  392. }
  393. if (dispc_has_feature(FEAT_MGR_LCD3)) {
  394. SR(CONTROL3);
  395. SR(CONFIG3);
  396. }
  397. for (i = 0; i < dispc_get_num_mgrs(); i++) {
  398. SR(DEFAULT_COLOR(i));
  399. SR(TRANS_COLOR(i));
  400. SR(SIZE_MGR(i));
  401. if (i == OMAP_DSS_CHANNEL_DIGIT)
  402. continue;
  403. SR(TIMING_H(i));
  404. SR(TIMING_V(i));
  405. SR(POL_FREQ(i));
  406. SR(DIVISORo(i));
  407. SR(DATA_CYCLE1(i));
  408. SR(DATA_CYCLE2(i));
  409. SR(DATA_CYCLE3(i));
  410. if (dispc_has_feature(FEAT_CPR)) {
  411. SR(CPR_COEF_R(i));
  412. SR(CPR_COEF_G(i));
  413. SR(CPR_COEF_B(i));
  414. }
  415. }
  416. for (i = 0; i < dispc_get_num_ovls(); i++) {
  417. SR(OVL_BA0(i));
  418. SR(OVL_BA1(i));
  419. SR(OVL_POSITION(i));
  420. SR(OVL_SIZE(i));
  421. SR(OVL_ATTRIBUTES(i));
  422. SR(OVL_FIFO_THRESHOLD(i));
  423. SR(OVL_ROW_INC(i));
  424. SR(OVL_PIXEL_INC(i));
  425. if (dispc_has_feature(FEAT_PRELOAD))
  426. SR(OVL_PRELOAD(i));
  427. if (i == OMAP_DSS_GFX) {
  428. SR(OVL_WINDOW_SKIP(i));
  429. SR(OVL_TABLE_BA(i));
  430. continue;
  431. }
  432. SR(OVL_FIR(i));
  433. SR(OVL_PICTURE_SIZE(i));
  434. SR(OVL_ACCU0(i));
  435. SR(OVL_ACCU1(i));
  436. for (j = 0; j < 8; j++)
  437. SR(OVL_FIR_COEF_H(i, j));
  438. for (j = 0; j < 8; j++)
  439. SR(OVL_FIR_COEF_HV(i, j));
  440. for (j = 0; j < 5; j++)
  441. SR(OVL_CONV_COEF(i, j));
  442. if (dispc_has_feature(FEAT_FIR_COEF_V)) {
  443. for (j = 0; j < 8; j++)
  444. SR(OVL_FIR_COEF_V(i, j));
  445. }
  446. if (dispc_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
  447. SR(OVL_BA0_UV(i));
  448. SR(OVL_BA1_UV(i));
  449. SR(OVL_FIR2(i));
  450. SR(OVL_ACCU2_0(i));
  451. SR(OVL_ACCU2_1(i));
  452. for (j = 0; j < 8; j++)
  453. SR(OVL_FIR_COEF_H2(i, j));
  454. for (j = 0; j < 8; j++)
  455. SR(OVL_FIR_COEF_HV2(i, j));
  456. for (j = 0; j < 8; j++)
  457. SR(OVL_FIR_COEF_V2(i, j));
  458. }
  459. if (dispc_has_feature(FEAT_ATTR2))
  460. SR(OVL_ATTRIBUTES2(i));
  461. }
  462. if (dispc_has_feature(FEAT_CORE_CLK_DIV))
  463. SR(DIVISOR);
  464. dispc.ctx_valid = true;
  465. DSSDBG("context saved\n");
  466. }
  467. static void dispc_restore_context(void)
  468. {
  469. int i, j;
  470. DSSDBG("dispc_restore_context\n");
  471. if (!dispc.ctx_valid)
  472. return;
  473. /*RR(IRQENABLE);*/
  474. /*RR(CONTROL);*/
  475. RR(CONFIG);
  476. RR(LINE_NUMBER);
  477. if (dispc_has_feature(FEAT_ALPHA_FIXED_ZORDER) ||
  478. dispc_has_feature(FEAT_ALPHA_FREE_ZORDER))
  479. RR(GLOBAL_ALPHA);
  480. if (dispc_has_feature(FEAT_MGR_LCD2))
  481. RR(CONFIG2);
  482. if (dispc_has_feature(FEAT_MGR_LCD3))
  483. RR(CONFIG3);
  484. for (i = 0; i < dispc_get_num_mgrs(); i++) {
  485. RR(DEFAULT_COLOR(i));
  486. RR(TRANS_COLOR(i));
  487. RR(SIZE_MGR(i));
  488. if (i == OMAP_DSS_CHANNEL_DIGIT)
  489. continue;
  490. RR(TIMING_H(i));
  491. RR(TIMING_V(i));
  492. RR(POL_FREQ(i));
  493. RR(DIVISORo(i));
  494. RR(DATA_CYCLE1(i));
  495. RR(DATA_CYCLE2(i));
  496. RR(DATA_CYCLE3(i));
  497. if (dispc_has_feature(FEAT_CPR)) {
  498. RR(CPR_COEF_R(i));
  499. RR(CPR_COEF_G(i));
  500. RR(CPR_COEF_B(i));
  501. }
  502. }
  503. for (i = 0; i < dispc_get_num_ovls(); i++) {
  504. RR(OVL_BA0(i));
  505. RR(OVL_BA1(i));
  506. RR(OVL_POSITION(i));
  507. RR(OVL_SIZE(i));
  508. RR(OVL_ATTRIBUTES(i));
  509. RR(OVL_FIFO_THRESHOLD(i));
  510. RR(OVL_ROW_INC(i));
  511. RR(OVL_PIXEL_INC(i));
  512. if (dispc_has_feature(FEAT_PRELOAD))
  513. RR(OVL_PRELOAD(i));
  514. if (i == OMAP_DSS_GFX) {
  515. RR(OVL_WINDOW_SKIP(i));
  516. RR(OVL_TABLE_BA(i));
  517. continue;
  518. }
  519. RR(OVL_FIR(i));
  520. RR(OVL_PICTURE_SIZE(i));
  521. RR(OVL_ACCU0(i));
  522. RR(OVL_ACCU1(i));
  523. for (j = 0; j < 8; j++)
  524. RR(OVL_FIR_COEF_H(i, j));
  525. for (j = 0; j < 8; j++)
  526. RR(OVL_FIR_COEF_HV(i, j));
  527. for (j = 0; j < 5; j++)
  528. RR(OVL_CONV_COEF(i, j));
  529. if (dispc_has_feature(FEAT_FIR_COEF_V)) {
  530. for (j = 0; j < 8; j++)
  531. RR(OVL_FIR_COEF_V(i, j));
  532. }
  533. if (dispc_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
  534. RR(OVL_BA0_UV(i));
  535. RR(OVL_BA1_UV(i));
  536. RR(OVL_FIR2(i));
  537. RR(OVL_ACCU2_0(i));
  538. RR(OVL_ACCU2_1(i));
  539. for (j = 0; j < 8; j++)
  540. RR(OVL_FIR_COEF_H2(i, j));
  541. for (j = 0; j < 8; j++)
  542. RR(OVL_FIR_COEF_HV2(i, j));
  543. for (j = 0; j < 8; j++)
  544. RR(OVL_FIR_COEF_V2(i, j));
  545. }
  546. if (dispc_has_feature(FEAT_ATTR2))
  547. RR(OVL_ATTRIBUTES2(i));
  548. }
  549. if (dispc_has_feature(FEAT_CORE_CLK_DIV))
  550. RR(DIVISOR);
  551. /* enable last, because LCD & DIGIT enable are here */
  552. RR(CONTROL);
  553. if (dispc_has_feature(FEAT_MGR_LCD2))
  554. RR(CONTROL2);
  555. if (dispc_has_feature(FEAT_MGR_LCD3))
  556. RR(CONTROL3);
  557. /* clear spurious SYNC_LOST_DIGIT interrupts */
  558. dispc_clear_irqstatus(DISPC_IRQ_SYNC_LOST_DIGIT);
  559. /*
  560. * enable last so IRQs won't trigger before
  561. * the context is fully restored
  562. */
  563. RR(IRQENABLE);
  564. DSSDBG("context restored\n");
  565. }
  566. #undef SR
  567. #undef RR
  568. int dispc_runtime_get(void)
  569. {
  570. int r;
  571. DSSDBG("dispc_runtime_get\n");
  572. r = pm_runtime_get_sync(&dispc.pdev->dev);
  573. WARN_ON(r < 0);
  574. return r < 0 ? r : 0;
  575. }
  576. void dispc_runtime_put(void)
  577. {
  578. int r;
  579. DSSDBG("dispc_runtime_put\n");
  580. r = pm_runtime_put_sync(&dispc.pdev->dev);
  581. WARN_ON(r < 0 && r != -ENOSYS);
  582. }
  583. static u32 dispc_mgr_get_vsync_irq(enum omap_channel channel)
  584. {
  585. return mgr_desc[channel].vsync_irq;
  586. }
  587. static u32 dispc_mgr_get_framedone_irq(enum omap_channel channel)
  588. {
  589. if (channel == OMAP_DSS_CHANNEL_DIGIT && dispc.feat->no_framedone_tv)
  590. return 0;
  591. return mgr_desc[channel].framedone_irq;
  592. }
  593. static u32 dispc_mgr_get_sync_lost_irq(enum omap_channel channel)
  594. {
  595. return mgr_desc[channel].sync_lost_irq;
  596. }
  597. u32 dispc_wb_get_framedone_irq(void)
  598. {
  599. return DISPC_IRQ_FRAMEDONEWB;
  600. }
  601. static void dispc_mgr_enable(enum omap_channel channel, bool enable)
  602. {
  603. mgr_fld_write(channel, DISPC_MGR_FLD_ENABLE, enable);
  604. /* flush posted write */
  605. mgr_fld_read(channel, DISPC_MGR_FLD_ENABLE);
  606. }
  607. static bool dispc_mgr_is_enabled(enum omap_channel channel)
  608. {
  609. return !!mgr_fld_read(channel, DISPC_MGR_FLD_ENABLE);
  610. }
  611. static bool dispc_mgr_go_busy(enum omap_channel channel)
  612. {
  613. return mgr_fld_read(channel, DISPC_MGR_FLD_GO) == 1;
  614. }
  615. static void dispc_mgr_go(enum omap_channel channel)
  616. {
  617. WARN_ON(!dispc_mgr_is_enabled(channel));
  618. WARN_ON(dispc_mgr_go_busy(channel));
  619. DSSDBG("GO %s\n", mgr_desc[channel].name);
  620. mgr_fld_write(channel, DISPC_MGR_FLD_GO, 1);
  621. }
  622. bool dispc_wb_go_busy(void)
  623. {
  624. return REG_GET(DISPC_CONTROL2, 6, 6) == 1;
  625. }
  626. void dispc_wb_go(void)
  627. {
  628. enum omap_plane_id plane = OMAP_DSS_WB;
  629. bool enable, go;
  630. enable = REG_GET(DISPC_OVL_ATTRIBUTES(plane), 0, 0) == 1;
  631. if (!enable)
  632. return;
  633. go = REG_GET(DISPC_CONTROL2, 6, 6) == 1;
  634. if (go) {
  635. DSSERR("GO bit not down for WB\n");
  636. return;
  637. }
  638. REG_FLD_MOD(DISPC_CONTROL2, 1, 6, 6);
  639. }
  640. static void dispc_ovl_write_firh_reg(enum omap_plane_id plane, int reg,
  641. u32 value)
  642. {
  643. dispc_write_reg(DISPC_OVL_FIR_COEF_H(plane, reg), value);
  644. }
  645. static void dispc_ovl_write_firhv_reg(enum omap_plane_id plane, int reg,
  646. u32 value)
  647. {
  648. dispc_write_reg(DISPC_OVL_FIR_COEF_HV(plane, reg), value);
  649. }
  650. static void dispc_ovl_write_firv_reg(enum omap_plane_id plane, int reg,
  651. u32 value)
  652. {
  653. dispc_write_reg(DISPC_OVL_FIR_COEF_V(plane, reg), value);
  654. }
  655. static void dispc_ovl_write_firh2_reg(enum omap_plane_id plane, int reg,
  656. u32 value)
  657. {
  658. BUG_ON(plane == OMAP_DSS_GFX);
  659. dispc_write_reg(DISPC_OVL_FIR_COEF_H2(plane, reg), value);
  660. }
  661. static void dispc_ovl_write_firhv2_reg(enum omap_plane_id plane, int reg,
  662. u32 value)
  663. {
  664. BUG_ON(plane == OMAP_DSS_GFX);
  665. dispc_write_reg(DISPC_OVL_FIR_COEF_HV2(plane, reg), value);
  666. }
  667. static void dispc_ovl_write_firv2_reg(enum omap_plane_id plane, int reg,
  668. u32 value)
  669. {
  670. BUG_ON(plane == OMAP_DSS_GFX);
  671. dispc_write_reg(DISPC_OVL_FIR_COEF_V2(plane, reg), value);
  672. }
  673. static void dispc_ovl_set_scale_coef(enum omap_plane_id plane, int fir_hinc,
  674. int fir_vinc, int five_taps,
  675. enum omap_color_component color_comp)
  676. {
  677. const struct dispc_coef *h_coef, *v_coef;
  678. int i;
  679. h_coef = dispc_ovl_get_scale_coef(fir_hinc, true);
  680. v_coef = dispc_ovl_get_scale_coef(fir_vinc, five_taps);
  681. for (i = 0; i < 8; i++) {
  682. u32 h, hv;
  683. h = FLD_VAL(h_coef[i].hc0_vc00, 7, 0)
  684. | FLD_VAL(h_coef[i].hc1_vc0, 15, 8)
  685. | FLD_VAL(h_coef[i].hc2_vc1, 23, 16)
  686. | FLD_VAL(h_coef[i].hc3_vc2, 31, 24);
  687. hv = FLD_VAL(h_coef[i].hc4_vc22, 7, 0)
  688. | FLD_VAL(v_coef[i].hc1_vc0, 15, 8)
  689. | FLD_VAL(v_coef[i].hc2_vc1, 23, 16)
  690. | FLD_VAL(v_coef[i].hc3_vc2, 31, 24);
  691. if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y) {
  692. dispc_ovl_write_firh_reg(plane, i, h);
  693. dispc_ovl_write_firhv_reg(plane, i, hv);
  694. } else {
  695. dispc_ovl_write_firh2_reg(plane, i, h);
  696. dispc_ovl_write_firhv2_reg(plane, i, hv);
  697. }
  698. }
  699. if (five_taps) {
  700. for (i = 0; i < 8; i++) {
  701. u32 v;
  702. v = FLD_VAL(v_coef[i].hc0_vc00, 7, 0)
  703. | FLD_VAL(v_coef[i].hc4_vc22, 15, 8);
  704. if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y)
  705. dispc_ovl_write_firv_reg(plane, i, v);
  706. else
  707. dispc_ovl_write_firv2_reg(plane, i, v);
  708. }
  709. }
  710. }
  711. static void dispc_ovl_write_color_conv_coef(enum omap_plane_id plane,
  712. const struct color_conv_coef *ct)
  713. {
  714. #define CVAL(x, y) (FLD_VAL(x, 26, 16) | FLD_VAL(y, 10, 0))
  715. dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 0), CVAL(ct->rcr, ct->ry));
  716. dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 1), CVAL(ct->gy, ct->rcb));
  717. dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 2), CVAL(ct->gcb, ct->gcr));
  718. dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 3), CVAL(ct->bcr, ct->by));
  719. dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 4), CVAL(0, ct->bcb));
  720. REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), ct->full_range, 11, 11);
  721. #undef CVAL
  722. }
  723. static void dispc_setup_color_conv_coef(void)
  724. {
  725. int i;
  726. int num_ovl = dispc_get_num_ovls();
  727. const struct color_conv_coef ctbl_bt601_5_ovl = {
  728. /* YUV -> RGB */
  729. 298, 409, 0, 298, -208, -100, 298, 0, 517, 0,
  730. };
  731. const struct color_conv_coef ctbl_bt601_5_wb = {
  732. /* RGB -> YUV */
  733. 66, 129, 25, 112, -94, -18, -38, -74, 112, 0,
  734. };
  735. for (i = 1; i < num_ovl; i++)
  736. dispc_ovl_write_color_conv_coef(i, &ctbl_bt601_5_ovl);
  737. if (dispc.feat->has_writeback)
  738. dispc_ovl_write_color_conv_coef(OMAP_DSS_WB, &ctbl_bt601_5_wb);
  739. }
  740. static void dispc_ovl_set_ba0(enum omap_plane_id plane, u32 paddr)
  741. {
  742. dispc_write_reg(DISPC_OVL_BA0(plane), paddr);
  743. }
  744. static void dispc_ovl_set_ba1(enum omap_plane_id plane, u32 paddr)
  745. {
  746. dispc_write_reg(DISPC_OVL_BA1(plane), paddr);
  747. }
  748. static void dispc_ovl_set_ba0_uv(enum omap_plane_id plane, u32 paddr)
  749. {
  750. dispc_write_reg(DISPC_OVL_BA0_UV(plane), paddr);
  751. }
  752. static void dispc_ovl_set_ba1_uv(enum omap_plane_id plane, u32 paddr)
  753. {
  754. dispc_write_reg(DISPC_OVL_BA1_UV(plane), paddr);
  755. }
  756. static void dispc_ovl_set_pos(enum omap_plane_id plane,
  757. enum omap_overlay_caps caps, int x, int y)
  758. {
  759. u32 val;
  760. if ((caps & OMAP_DSS_OVL_CAP_POS) == 0)
  761. return;
  762. val = FLD_VAL(y, 26, 16) | FLD_VAL(x, 10, 0);
  763. dispc_write_reg(DISPC_OVL_POSITION(plane), val);
  764. }
  765. static void dispc_ovl_set_input_size(enum omap_plane_id plane, int width,
  766. int height)
  767. {
  768. u32 val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0);
  769. if (plane == OMAP_DSS_GFX || plane == OMAP_DSS_WB)
  770. dispc_write_reg(DISPC_OVL_SIZE(plane), val);
  771. else
  772. dispc_write_reg(DISPC_OVL_PICTURE_SIZE(plane), val);
  773. }
  774. static void dispc_ovl_set_output_size(enum omap_plane_id plane, int width,
  775. int height)
  776. {
  777. u32 val;
  778. BUG_ON(plane == OMAP_DSS_GFX);
  779. val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0);
  780. if (plane == OMAP_DSS_WB)
  781. dispc_write_reg(DISPC_OVL_PICTURE_SIZE(plane), val);
  782. else
  783. dispc_write_reg(DISPC_OVL_SIZE(plane), val);
  784. }
  785. static void dispc_ovl_set_zorder(enum omap_plane_id plane,
  786. enum omap_overlay_caps caps, u8 zorder)
  787. {
  788. if ((caps & OMAP_DSS_OVL_CAP_ZORDER) == 0)
  789. return;
  790. REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), zorder, 27, 26);
  791. }
  792. static void dispc_ovl_enable_zorder_planes(void)
  793. {
  794. int i;
  795. if (!dispc_has_feature(FEAT_ALPHA_FREE_ZORDER))
  796. return;
  797. for (i = 0; i < dispc_get_num_ovls(); i++)
  798. REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(i), 1, 25, 25);
  799. }
  800. static void dispc_ovl_set_pre_mult_alpha(enum omap_plane_id plane,
  801. enum omap_overlay_caps caps, bool enable)
  802. {
  803. if ((caps & OMAP_DSS_OVL_CAP_PRE_MULT_ALPHA) == 0)
  804. return;
  805. REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable ? 1 : 0, 28, 28);
  806. }
  807. static void dispc_ovl_setup_global_alpha(enum omap_plane_id plane,
  808. enum omap_overlay_caps caps, u8 global_alpha)
  809. {
  810. static const unsigned shifts[] = { 0, 8, 16, 24, };
  811. int shift;
  812. if ((caps & OMAP_DSS_OVL_CAP_GLOBAL_ALPHA) == 0)
  813. return;
  814. shift = shifts[plane];
  815. REG_FLD_MOD(DISPC_GLOBAL_ALPHA, global_alpha, shift + 7, shift);
  816. }
  817. static void dispc_ovl_set_pix_inc(enum omap_plane_id plane, s32 inc)
  818. {
  819. dispc_write_reg(DISPC_OVL_PIXEL_INC(plane), inc);
  820. }
  821. static void dispc_ovl_set_row_inc(enum omap_plane_id plane, s32 inc)
  822. {
  823. dispc_write_reg(DISPC_OVL_ROW_INC(plane), inc);
  824. }
  825. static void dispc_ovl_set_color_mode(enum omap_plane_id plane, u32 fourcc)
  826. {
  827. u32 m = 0;
  828. if (plane != OMAP_DSS_GFX) {
  829. switch (fourcc) {
  830. case DRM_FORMAT_NV12:
  831. m = 0x0; break;
  832. case DRM_FORMAT_XRGB4444:
  833. m = 0x1; break;
  834. case DRM_FORMAT_RGBA4444:
  835. m = 0x2; break;
  836. case DRM_FORMAT_RGBX4444:
  837. m = 0x4; break;
  838. case DRM_FORMAT_ARGB4444:
  839. m = 0x5; break;
  840. case DRM_FORMAT_RGB565:
  841. m = 0x6; break;
  842. case DRM_FORMAT_ARGB1555:
  843. m = 0x7; break;
  844. case DRM_FORMAT_XRGB8888:
  845. m = 0x8; break;
  846. case DRM_FORMAT_RGB888:
  847. m = 0x9; break;
  848. case DRM_FORMAT_YUYV:
  849. m = 0xa; break;
  850. case DRM_FORMAT_UYVY:
  851. m = 0xb; break;
  852. case DRM_FORMAT_ARGB8888:
  853. m = 0xc; break;
  854. case DRM_FORMAT_RGBA8888:
  855. m = 0xd; break;
  856. case DRM_FORMAT_RGBX8888:
  857. m = 0xe; break;
  858. case DRM_FORMAT_XRGB1555:
  859. m = 0xf; break;
  860. default:
  861. BUG(); return;
  862. }
  863. } else {
  864. switch (fourcc) {
  865. case DRM_FORMAT_RGBX4444:
  866. m = 0x4; break;
  867. case DRM_FORMAT_ARGB4444:
  868. m = 0x5; break;
  869. case DRM_FORMAT_RGB565:
  870. m = 0x6; break;
  871. case DRM_FORMAT_ARGB1555:
  872. m = 0x7; break;
  873. case DRM_FORMAT_XRGB8888:
  874. m = 0x8; break;
  875. case DRM_FORMAT_RGB888:
  876. m = 0x9; break;
  877. case DRM_FORMAT_XRGB4444:
  878. m = 0xa; break;
  879. case DRM_FORMAT_RGBA4444:
  880. m = 0xb; break;
  881. case DRM_FORMAT_ARGB8888:
  882. m = 0xc; break;
  883. case DRM_FORMAT_RGBA8888:
  884. m = 0xd; break;
  885. case DRM_FORMAT_RGBX8888:
  886. m = 0xe; break;
  887. case DRM_FORMAT_XRGB1555:
  888. m = 0xf; break;
  889. default:
  890. BUG(); return;
  891. }
  892. }
  893. REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), m, 4, 1);
  894. }
  895. static bool format_is_yuv(u32 fourcc)
  896. {
  897. switch (fourcc) {
  898. case DRM_FORMAT_YUYV:
  899. case DRM_FORMAT_UYVY:
  900. case DRM_FORMAT_NV12:
  901. return true;
  902. default:
  903. return false;
  904. }
  905. }
  906. static void dispc_ovl_configure_burst_type(enum omap_plane_id plane,
  907. enum omap_dss_rotation_type rotation_type)
  908. {
  909. if (dispc_has_feature(FEAT_BURST_2D) == 0)
  910. return;
  911. if (rotation_type == OMAP_DSS_ROT_TILER)
  912. REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), 1, 29, 29);
  913. else
  914. REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), 0, 29, 29);
  915. }
  916. static void dispc_ovl_set_channel_out(enum omap_plane_id plane,
  917. enum omap_channel channel)
  918. {
  919. int shift;
  920. u32 val;
  921. int chan = 0, chan2 = 0;
  922. switch (plane) {
  923. case OMAP_DSS_GFX:
  924. shift = 8;
  925. break;
  926. case OMAP_DSS_VIDEO1:
  927. case OMAP_DSS_VIDEO2:
  928. case OMAP_DSS_VIDEO3:
  929. shift = 16;
  930. break;
  931. default:
  932. BUG();
  933. return;
  934. }
  935. val = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
  936. if (dispc_has_feature(FEAT_MGR_LCD2)) {
  937. switch (channel) {
  938. case OMAP_DSS_CHANNEL_LCD:
  939. chan = 0;
  940. chan2 = 0;
  941. break;
  942. case OMAP_DSS_CHANNEL_DIGIT:
  943. chan = 1;
  944. chan2 = 0;
  945. break;
  946. case OMAP_DSS_CHANNEL_LCD2:
  947. chan = 0;
  948. chan2 = 1;
  949. break;
  950. case OMAP_DSS_CHANNEL_LCD3:
  951. if (dispc_has_feature(FEAT_MGR_LCD3)) {
  952. chan = 0;
  953. chan2 = 2;
  954. } else {
  955. BUG();
  956. return;
  957. }
  958. break;
  959. case OMAP_DSS_CHANNEL_WB:
  960. chan = 0;
  961. chan2 = 3;
  962. break;
  963. default:
  964. BUG();
  965. return;
  966. }
  967. val = FLD_MOD(val, chan, shift, shift);
  968. val = FLD_MOD(val, chan2, 31, 30);
  969. } else {
  970. val = FLD_MOD(val, channel, shift, shift);
  971. }
  972. dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), val);
  973. }
  974. static enum omap_channel dispc_ovl_get_channel_out(enum omap_plane_id plane)
  975. {
  976. int shift;
  977. u32 val;
  978. switch (plane) {
  979. case OMAP_DSS_GFX:
  980. shift = 8;
  981. break;
  982. case OMAP_DSS_VIDEO1:
  983. case OMAP_DSS_VIDEO2:
  984. case OMAP_DSS_VIDEO3:
  985. shift = 16;
  986. break;
  987. default:
  988. BUG();
  989. return 0;
  990. }
  991. val = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
  992. if (FLD_GET(val, shift, shift) == 1)
  993. return OMAP_DSS_CHANNEL_DIGIT;
  994. if (!dispc_has_feature(FEAT_MGR_LCD2))
  995. return OMAP_DSS_CHANNEL_LCD;
  996. switch (FLD_GET(val, 31, 30)) {
  997. case 0:
  998. default:
  999. return OMAP_DSS_CHANNEL_LCD;
  1000. case 1:
  1001. return OMAP_DSS_CHANNEL_LCD2;
  1002. case 2:
  1003. return OMAP_DSS_CHANNEL_LCD3;
  1004. case 3:
  1005. return OMAP_DSS_CHANNEL_WB;
  1006. }
  1007. }
  1008. void dispc_wb_set_channel_in(enum dss_writeback_channel channel)
  1009. {
  1010. enum omap_plane_id plane = OMAP_DSS_WB;
  1011. REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), channel, 18, 16);
  1012. }
  1013. static void dispc_ovl_set_burst_size(enum omap_plane_id plane,
  1014. enum omap_burst_size burst_size)
  1015. {
  1016. static const unsigned shifts[] = { 6, 14, 14, 14, 14, };
  1017. int shift;
  1018. shift = shifts[plane];
  1019. REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), burst_size, shift + 1, shift);
  1020. }
  1021. static void dispc_configure_burst_sizes(void)
  1022. {
  1023. int i;
  1024. const int burst_size = BURST_SIZE_X8;
  1025. /* Configure burst size always to maximum size */
  1026. for (i = 0; i < dispc_get_num_ovls(); ++i)
  1027. dispc_ovl_set_burst_size(i, burst_size);
  1028. if (dispc.feat->has_writeback)
  1029. dispc_ovl_set_burst_size(OMAP_DSS_WB, burst_size);
  1030. }
  1031. static u32 dispc_ovl_get_burst_size(enum omap_plane_id plane)
  1032. {
  1033. /* burst multiplier is always x8 (see dispc_configure_burst_sizes()) */
  1034. return dispc.feat->burst_size_unit * 8;
  1035. }
  1036. static bool dispc_ovl_color_mode_supported(enum omap_plane_id plane, u32 fourcc)
  1037. {
  1038. const u32 *modes;
  1039. unsigned int i;
  1040. modes = dispc.feat->supported_color_modes[plane];
  1041. for (i = 0; modes[i]; ++i) {
  1042. if (modes[i] == fourcc)
  1043. return true;
  1044. }
  1045. return false;
  1046. }
  1047. static const u32 *dispc_ovl_get_color_modes(enum omap_plane_id plane)
  1048. {
  1049. return dispc.feat->supported_color_modes[plane];
  1050. }
  1051. static void dispc_mgr_enable_cpr(enum omap_channel channel, bool enable)
  1052. {
  1053. if (channel == OMAP_DSS_CHANNEL_DIGIT)
  1054. return;
  1055. mgr_fld_write(channel, DISPC_MGR_FLD_CPR, enable);
  1056. }
  1057. static void dispc_mgr_set_cpr_coef(enum omap_channel channel,
  1058. const struct omap_dss_cpr_coefs *coefs)
  1059. {
  1060. u32 coef_r, coef_g, coef_b;
  1061. if (!dss_mgr_is_lcd(channel))
  1062. return;
  1063. coef_r = FLD_VAL(coefs->rr, 31, 22) | FLD_VAL(coefs->rg, 20, 11) |
  1064. FLD_VAL(coefs->rb, 9, 0);
  1065. coef_g = FLD_VAL(coefs->gr, 31, 22) | FLD_VAL(coefs->gg, 20, 11) |
  1066. FLD_VAL(coefs->gb, 9, 0);
  1067. coef_b = FLD_VAL(coefs->br, 31, 22) | FLD_VAL(coefs->bg, 20, 11) |
  1068. FLD_VAL(coefs->bb, 9, 0);
  1069. dispc_write_reg(DISPC_CPR_COEF_R(channel), coef_r);
  1070. dispc_write_reg(DISPC_CPR_COEF_G(channel), coef_g);
  1071. dispc_write_reg(DISPC_CPR_COEF_B(channel), coef_b);
  1072. }
  1073. static void dispc_ovl_set_vid_color_conv(enum omap_plane_id plane,
  1074. bool enable)
  1075. {
  1076. u32 val;
  1077. BUG_ON(plane == OMAP_DSS_GFX);
  1078. val = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
  1079. val = FLD_MOD(val, enable, 9, 9);
  1080. dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), val);
  1081. }
  1082. static void dispc_ovl_enable_replication(enum omap_plane_id plane,
  1083. enum omap_overlay_caps caps, bool enable)
  1084. {
  1085. static const unsigned shifts[] = { 5, 10, 10, 10 };
  1086. int shift;
  1087. if ((caps & OMAP_DSS_OVL_CAP_REPLICATION) == 0)
  1088. return;
  1089. shift = shifts[plane];
  1090. REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable, shift, shift);
  1091. }
  1092. static void dispc_mgr_set_size(enum omap_channel channel, u16 width,
  1093. u16 height)
  1094. {
  1095. u32 val;
  1096. val = FLD_VAL(height - 1, dispc.feat->mgr_height_start, 16) |
  1097. FLD_VAL(width - 1, dispc.feat->mgr_width_start, 0);
  1098. dispc_write_reg(DISPC_SIZE_MGR(channel), val);
  1099. }
  1100. static void dispc_init_fifos(void)
  1101. {
  1102. u32 size;
  1103. int fifo;
  1104. u8 start, end;
  1105. u32 unit;
  1106. int i;
  1107. unit = dispc.feat->buffer_size_unit;
  1108. dispc_get_reg_field(FEAT_REG_FIFOSIZE, &start, &end);
  1109. for (fifo = 0; fifo < dispc.feat->num_fifos; ++fifo) {
  1110. size = REG_GET(DISPC_OVL_FIFO_SIZE_STATUS(fifo), start, end);
  1111. size *= unit;
  1112. dispc.fifo_size[fifo] = size;
  1113. /*
  1114. * By default fifos are mapped directly to overlays, fifo 0 to
  1115. * ovl 0, fifo 1 to ovl 1, etc.
  1116. */
  1117. dispc.fifo_assignment[fifo] = fifo;
  1118. }
  1119. /*
  1120. * The GFX fifo on OMAP4 is smaller than the other fifos. The small fifo
  1121. * causes problems with certain use cases, like using the tiler in 2D
  1122. * mode. The below hack swaps the fifos of GFX and WB planes, thus
  1123. * giving GFX plane a larger fifo. WB but should work fine with a
  1124. * smaller fifo.
  1125. */
  1126. if (dispc.feat->gfx_fifo_workaround) {
  1127. u32 v;
  1128. v = dispc_read_reg(DISPC_GLOBAL_BUFFER);
  1129. v = FLD_MOD(v, 4, 2, 0); /* GFX BUF top to WB */
  1130. v = FLD_MOD(v, 4, 5, 3); /* GFX BUF bottom to WB */
  1131. v = FLD_MOD(v, 0, 26, 24); /* WB BUF top to GFX */
  1132. v = FLD_MOD(v, 0, 29, 27); /* WB BUF bottom to GFX */
  1133. dispc_write_reg(DISPC_GLOBAL_BUFFER, v);
  1134. dispc.fifo_assignment[OMAP_DSS_GFX] = OMAP_DSS_WB;
  1135. dispc.fifo_assignment[OMAP_DSS_WB] = OMAP_DSS_GFX;
  1136. }
  1137. /*
  1138. * Setup default fifo thresholds.
  1139. */
  1140. for (i = 0; i < dispc_get_num_ovls(); ++i) {
  1141. u32 low, high;
  1142. const bool use_fifomerge = false;
  1143. const bool manual_update = false;
  1144. dispc_ovl_compute_fifo_thresholds(i, &low, &high,
  1145. use_fifomerge, manual_update);
  1146. dispc_ovl_set_fifo_threshold(i, low, high);
  1147. }
  1148. if (dispc.feat->has_writeback) {
  1149. u32 low, high;
  1150. const bool use_fifomerge = false;
  1151. const bool manual_update = false;
  1152. dispc_ovl_compute_fifo_thresholds(OMAP_DSS_WB, &low, &high,
  1153. use_fifomerge, manual_update);
  1154. dispc_ovl_set_fifo_threshold(OMAP_DSS_WB, low, high);
  1155. }
  1156. }
  1157. static u32 dispc_ovl_get_fifo_size(enum omap_plane_id plane)
  1158. {
  1159. int fifo;
  1160. u32 size = 0;
  1161. for (fifo = 0; fifo < dispc.feat->num_fifos; ++fifo) {
  1162. if (dispc.fifo_assignment[fifo] == plane)
  1163. size += dispc.fifo_size[fifo];
  1164. }
  1165. return size;
  1166. }
  1167. void dispc_ovl_set_fifo_threshold(enum omap_plane_id plane, u32 low,
  1168. u32 high)
  1169. {
  1170. u8 hi_start, hi_end, lo_start, lo_end;
  1171. u32 unit;
  1172. unit = dispc.feat->buffer_size_unit;
  1173. WARN_ON(low % unit != 0);
  1174. WARN_ON(high % unit != 0);
  1175. low /= unit;
  1176. high /= unit;
  1177. dispc_get_reg_field(FEAT_REG_FIFOHIGHTHRESHOLD, &hi_start, &hi_end);
  1178. dispc_get_reg_field(FEAT_REG_FIFOLOWTHRESHOLD, &lo_start, &lo_end);
  1179. DSSDBG("fifo(%d) threshold (bytes), old %u/%u, new %u/%u\n",
  1180. plane,
  1181. REG_GET(DISPC_OVL_FIFO_THRESHOLD(plane),
  1182. lo_start, lo_end) * unit,
  1183. REG_GET(DISPC_OVL_FIFO_THRESHOLD(plane),
  1184. hi_start, hi_end) * unit,
  1185. low * unit, high * unit);
  1186. dispc_write_reg(DISPC_OVL_FIFO_THRESHOLD(plane),
  1187. FLD_VAL(high, hi_start, hi_end) |
  1188. FLD_VAL(low, lo_start, lo_end));
  1189. /*
  1190. * configure the preload to the pipeline's high threhold, if HT it's too
  1191. * large for the preload field, set the threshold to the maximum value
  1192. * that can be held by the preload register
  1193. */
  1194. if (dispc_has_feature(FEAT_PRELOAD) && dispc.feat->set_max_preload &&
  1195. plane != OMAP_DSS_WB)
  1196. dispc_write_reg(DISPC_OVL_PRELOAD(plane), min(high, 0xfffu));
  1197. }
  1198. void dispc_enable_fifomerge(bool enable)
  1199. {
  1200. if (!dispc_has_feature(FEAT_FIFO_MERGE)) {
  1201. WARN_ON(enable);
  1202. return;
  1203. }
  1204. DSSDBG("FIFO merge %s\n", enable ? "enabled" : "disabled");
  1205. REG_FLD_MOD(DISPC_CONFIG, enable ? 1 : 0, 14, 14);
  1206. }
  1207. void dispc_ovl_compute_fifo_thresholds(enum omap_plane_id plane,
  1208. u32 *fifo_low, u32 *fifo_high, bool use_fifomerge,
  1209. bool manual_update)
  1210. {
  1211. /*
  1212. * All sizes are in bytes. Both the buffer and burst are made of
  1213. * buffer_units, and the fifo thresholds must be buffer_unit aligned.
  1214. */
  1215. unsigned buf_unit = dispc.feat->buffer_size_unit;
  1216. unsigned ovl_fifo_size, total_fifo_size, burst_size;
  1217. int i;
  1218. burst_size = dispc_ovl_get_burst_size(plane);
  1219. ovl_fifo_size = dispc_ovl_get_fifo_size(plane);
  1220. if (use_fifomerge) {
  1221. total_fifo_size = 0;
  1222. for (i = 0; i < dispc_get_num_ovls(); ++i)
  1223. total_fifo_size += dispc_ovl_get_fifo_size(i);
  1224. } else {
  1225. total_fifo_size = ovl_fifo_size;
  1226. }
  1227. /*
  1228. * We use the same low threshold for both fifomerge and non-fifomerge
  1229. * cases, but for fifomerge we calculate the high threshold using the
  1230. * combined fifo size
  1231. */
  1232. if (manual_update && dispc_has_feature(FEAT_OMAP3_DSI_FIFO_BUG)) {
  1233. *fifo_low = ovl_fifo_size - burst_size * 2;
  1234. *fifo_high = total_fifo_size - burst_size;
  1235. } else if (plane == OMAP_DSS_WB) {
  1236. /*
  1237. * Most optimal configuration for writeback is to push out data
  1238. * to the interconnect the moment writeback pushes enough pixels
  1239. * in the FIFO to form a burst
  1240. */
  1241. *fifo_low = 0;
  1242. *fifo_high = burst_size;
  1243. } else {
  1244. *fifo_low = ovl_fifo_size - burst_size;
  1245. *fifo_high = total_fifo_size - buf_unit;
  1246. }
  1247. }
  1248. static void dispc_ovl_set_mflag(enum omap_plane_id plane, bool enable)
  1249. {
  1250. int bit;
  1251. if (plane == OMAP_DSS_GFX)
  1252. bit = 14;
  1253. else
  1254. bit = 23;
  1255. REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable, bit, bit);
  1256. }
  1257. static void dispc_ovl_set_mflag_threshold(enum omap_plane_id plane,
  1258. int low, int high)
  1259. {
  1260. dispc_write_reg(DISPC_OVL_MFLAG_THRESHOLD(plane),
  1261. FLD_VAL(high, 31, 16) | FLD_VAL(low, 15, 0));
  1262. }
  1263. static void dispc_init_mflag(void)
  1264. {
  1265. int i;
  1266. /*
  1267. * HACK: NV12 color format and MFLAG seem to have problems working
  1268. * together: using two displays, and having an NV12 overlay on one of
  1269. * the displays will cause underflows/synclosts when MFLAG_CTRL=2.
  1270. * Changing MFLAG thresholds and PRELOAD to certain values seem to
  1271. * remove the errors, but there doesn't seem to be a clear logic on
  1272. * which values work and which not.
  1273. *
  1274. * As a work-around, set force MFLAG to always on.
  1275. */
  1276. dispc_write_reg(DISPC_GLOBAL_MFLAG_ATTRIBUTE,
  1277. (1 << 0) | /* MFLAG_CTRL = force always on */
  1278. (0 << 2)); /* MFLAG_START = disable */
  1279. for (i = 0; i < dispc_get_num_ovls(); ++i) {
  1280. u32 size = dispc_ovl_get_fifo_size(i);
  1281. u32 unit = dispc.feat->buffer_size_unit;
  1282. u32 low, high;
  1283. dispc_ovl_set_mflag(i, true);
  1284. /*
  1285. * Simulation team suggests below thesholds:
  1286. * HT = fifosize * 5 / 8;
  1287. * LT = fifosize * 4 / 8;
  1288. */
  1289. low = size * 4 / 8 / unit;
  1290. high = size * 5 / 8 / unit;
  1291. dispc_ovl_set_mflag_threshold(i, low, high);
  1292. }
  1293. if (dispc.feat->has_writeback) {
  1294. u32 size = dispc_ovl_get_fifo_size(OMAP_DSS_WB);
  1295. u32 unit = dispc.feat->buffer_size_unit;
  1296. u32 low, high;
  1297. dispc_ovl_set_mflag(OMAP_DSS_WB, true);
  1298. /*
  1299. * Simulation team suggests below thesholds:
  1300. * HT = fifosize * 5 / 8;
  1301. * LT = fifosize * 4 / 8;
  1302. */
  1303. low = size * 4 / 8 / unit;
  1304. high = size * 5 / 8 / unit;
  1305. dispc_ovl_set_mflag_threshold(OMAP_DSS_WB, low, high);
  1306. }
  1307. }
  1308. static void dispc_ovl_set_fir(enum omap_plane_id plane,
  1309. int hinc, int vinc,
  1310. enum omap_color_component color_comp)
  1311. {
  1312. u32 val;
  1313. if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y) {
  1314. u8 hinc_start, hinc_end, vinc_start, vinc_end;
  1315. dispc_get_reg_field(FEAT_REG_FIRHINC, &hinc_start, &hinc_end);
  1316. dispc_get_reg_field(FEAT_REG_FIRVINC, &vinc_start, &vinc_end);
  1317. val = FLD_VAL(vinc, vinc_start, vinc_end) |
  1318. FLD_VAL(hinc, hinc_start, hinc_end);
  1319. dispc_write_reg(DISPC_OVL_FIR(plane), val);
  1320. } else {
  1321. val = FLD_VAL(vinc, 28, 16) | FLD_VAL(hinc, 12, 0);
  1322. dispc_write_reg(DISPC_OVL_FIR2(plane), val);
  1323. }
  1324. }
  1325. static void dispc_ovl_set_vid_accu0(enum omap_plane_id plane, int haccu,
  1326. int vaccu)
  1327. {
  1328. u32 val;
  1329. u8 hor_start, hor_end, vert_start, vert_end;
  1330. dispc_get_reg_field(FEAT_REG_HORIZONTALACCU, &hor_start, &hor_end);
  1331. dispc_get_reg_field(FEAT_REG_VERTICALACCU, &vert_start, &vert_end);
  1332. val = FLD_VAL(vaccu, vert_start, vert_end) |
  1333. FLD_VAL(haccu, hor_start, hor_end);
  1334. dispc_write_reg(DISPC_OVL_ACCU0(plane), val);
  1335. }
  1336. static void dispc_ovl_set_vid_accu1(enum omap_plane_id plane, int haccu,
  1337. int vaccu)
  1338. {
  1339. u32 val;
  1340. u8 hor_start, hor_end, vert_start, vert_end;
  1341. dispc_get_reg_field(FEAT_REG_HORIZONTALACCU, &hor_start, &hor_end);
  1342. dispc_get_reg_field(FEAT_REG_VERTICALACCU, &vert_start, &vert_end);
  1343. val = FLD_VAL(vaccu, vert_start, vert_end) |
  1344. FLD_VAL(haccu, hor_start, hor_end);
  1345. dispc_write_reg(DISPC_OVL_ACCU1(plane), val);
  1346. }
  1347. static void dispc_ovl_set_vid_accu2_0(enum omap_plane_id plane, int haccu,
  1348. int vaccu)
  1349. {
  1350. u32 val;
  1351. val = FLD_VAL(vaccu, 26, 16) | FLD_VAL(haccu, 10, 0);
  1352. dispc_write_reg(DISPC_OVL_ACCU2_0(plane), val);
  1353. }
  1354. static void dispc_ovl_set_vid_accu2_1(enum omap_plane_id plane, int haccu,
  1355. int vaccu)
  1356. {
  1357. u32 val;
  1358. val = FLD_VAL(vaccu, 26, 16) | FLD_VAL(haccu, 10, 0);
  1359. dispc_write_reg(DISPC_OVL_ACCU2_1(plane), val);
  1360. }
  1361. static void dispc_ovl_set_scale_param(enum omap_plane_id plane,
  1362. u16 orig_width, u16 orig_height,
  1363. u16 out_width, u16 out_height,
  1364. bool five_taps, u8 rotation,
  1365. enum omap_color_component color_comp)
  1366. {
  1367. int fir_hinc, fir_vinc;
  1368. fir_hinc = 1024 * orig_width / out_width;
  1369. fir_vinc = 1024 * orig_height / out_height;
  1370. dispc_ovl_set_scale_coef(plane, fir_hinc, fir_vinc, five_taps,
  1371. color_comp);
  1372. dispc_ovl_set_fir(plane, fir_hinc, fir_vinc, color_comp);
  1373. }
  1374. static void dispc_ovl_set_accu_uv(enum omap_plane_id plane,
  1375. u16 orig_width, u16 orig_height, u16 out_width, u16 out_height,
  1376. bool ilace, u32 fourcc, u8 rotation)
  1377. {
  1378. int h_accu2_0, h_accu2_1;
  1379. int v_accu2_0, v_accu2_1;
  1380. int chroma_hinc, chroma_vinc;
  1381. int idx;
  1382. struct accu {
  1383. s8 h0_m, h0_n;
  1384. s8 h1_m, h1_n;
  1385. s8 v0_m, v0_n;
  1386. s8 v1_m, v1_n;
  1387. };
  1388. const struct accu *accu_table;
  1389. const struct accu *accu_val;
  1390. static const struct accu accu_nv12[4] = {
  1391. { 0, 1, 0, 1 , -1, 2, 0, 1 },
  1392. { 1, 2, -3, 4 , 0, 1, 0, 1 },
  1393. { -1, 1, 0, 1 , -1, 2, 0, 1 },
  1394. { -1, 2, -1, 2 , -1, 1, 0, 1 },
  1395. };
  1396. static const struct accu accu_nv12_ilace[4] = {
  1397. { 0, 1, 0, 1 , -3, 4, -1, 4 },
  1398. { -1, 4, -3, 4 , 0, 1, 0, 1 },
  1399. { -1, 1, 0, 1 , -1, 4, -3, 4 },
  1400. { -3, 4, -3, 4 , -1, 1, 0, 1 },
  1401. };
  1402. static const struct accu accu_yuv[4] = {
  1403. { 0, 1, 0, 1, 0, 1, 0, 1 },
  1404. { 0, 1, 0, 1, 0, 1, 0, 1 },
  1405. { -1, 1, 0, 1, 0, 1, 0, 1 },
  1406. { 0, 1, 0, 1, -1, 1, 0, 1 },
  1407. };
  1408. /* Note: DSS HW rotates clockwise, DRM_MODE_ROTATE_* counter-clockwise */
  1409. switch (rotation & DRM_MODE_ROTATE_MASK) {
  1410. default:
  1411. case DRM_MODE_ROTATE_0:
  1412. idx = 0;
  1413. break;
  1414. case DRM_MODE_ROTATE_90:
  1415. idx = 3;
  1416. break;
  1417. case DRM_MODE_ROTATE_180:
  1418. idx = 2;
  1419. break;
  1420. case DRM_MODE_ROTATE_270:
  1421. idx = 1;
  1422. break;
  1423. }
  1424. switch (fourcc) {
  1425. case DRM_FORMAT_NV12:
  1426. if (ilace)
  1427. accu_table = accu_nv12_ilace;
  1428. else
  1429. accu_table = accu_nv12;
  1430. break;
  1431. case DRM_FORMAT_YUYV:
  1432. case DRM_FORMAT_UYVY:
  1433. accu_table = accu_yuv;
  1434. break;
  1435. default:
  1436. BUG();
  1437. return;
  1438. }
  1439. accu_val = &accu_table[idx];
  1440. chroma_hinc = 1024 * orig_width / out_width;
  1441. chroma_vinc = 1024 * orig_height / out_height;
  1442. h_accu2_0 = (accu_val->h0_m * chroma_hinc / accu_val->h0_n) % 1024;
  1443. h_accu2_1 = (accu_val->h1_m * chroma_hinc / accu_val->h1_n) % 1024;
  1444. v_accu2_0 = (accu_val->v0_m * chroma_vinc / accu_val->v0_n) % 1024;
  1445. v_accu2_1 = (accu_val->v1_m * chroma_vinc / accu_val->v1_n) % 1024;
  1446. dispc_ovl_set_vid_accu2_0(plane, h_accu2_0, v_accu2_0);
  1447. dispc_ovl_set_vid_accu2_1(plane, h_accu2_1, v_accu2_1);
  1448. }
  1449. static void dispc_ovl_set_scaling_common(enum omap_plane_id plane,
  1450. u16 orig_width, u16 orig_height,
  1451. u16 out_width, u16 out_height,
  1452. bool ilace, bool five_taps,
  1453. bool fieldmode, u32 fourcc,
  1454. u8 rotation)
  1455. {
  1456. int accu0 = 0;
  1457. int accu1 = 0;
  1458. u32 l;
  1459. dispc_ovl_set_scale_param(plane, orig_width, orig_height,
  1460. out_width, out_height, five_taps,
  1461. rotation, DISPC_COLOR_COMPONENT_RGB_Y);
  1462. l = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
  1463. /* RESIZEENABLE and VERTICALTAPS */
  1464. l &= ~((0x3 << 5) | (0x1 << 21));
  1465. l |= (orig_width != out_width) ? (1 << 5) : 0;
  1466. l |= (orig_height != out_height) ? (1 << 6) : 0;
  1467. l |= five_taps ? (1 << 21) : 0;
  1468. /* VRESIZECONF and HRESIZECONF */
  1469. if (dispc_has_feature(FEAT_RESIZECONF)) {
  1470. l &= ~(0x3 << 7);
  1471. l |= (orig_width <= out_width) ? 0 : (1 << 7);
  1472. l |= (orig_height <= out_height) ? 0 : (1 << 8);
  1473. }
  1474. /* LINEBUFFERSPLIT */
  1475. if (dispc_has_feature(FEAT_LINEBUFFERSPLIT)) {
  1476. l &= ~(0x1 << 22);
  1477. l |= five_taps ? (1 << 22) : 0;
  1478. }
  1479. dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), l);
  1480. /*
  1481. * field 0 = even field = bottom field
  1482. * field 1 = odd field = top field
  1483. */
  1484. if (ilace && !fieldmode) {
  1485. accu1 = 0;
  1486. accu0 = ((1024 * orig_height / out_height) / 2) & 0x3ff;
  1487. if (accu0 >= 1024/2) {
  1488. accu1 = 1024/2;
  1489. accu0 -= accu1;
  1490. }
  1491. }
  1492. dispc_ovl_set_vid_accu0(plane, 0, accu0);
  1493. dispc_ovl_set_vid_accu1(plane, 0, accu1);
  1494. }
  1495. static void dispc_ovl_set_scaling_uv(enum omap_plane_id plane,
  1496. u16 orig_width, u16 orig_height,
  1497. u16 out_width, u16 out_height,
  1498. bool ilace, bool five_taps,
  1499. bool fieldmode, u32 fourcc,
  1500. u8 rotation)
  1501. {
  1502. int scale_x = out_width != orig_width;
  1503. int scale_y = out_height != orig_height;
  1504. bool chroma_upscale = plane != OMAP_DSS_WB;
  1505. if (!dispc_has_feature(FEAT_HANDLE_UV_SEPARATE))
  1506. return;
  1507. if (!format_is_yuv(fourcc)) {
  1508. /* reset chroma resampling for RGB formats */
  1509. if (plane != OMAP_DSS_WB)
  1510. REG_FLD_MOD(DISPC_OVL_ATTRIBUTES2(plane), 0, 8, 8);
  1511. return;
  1512. }
  1513. dispc_ovl_set_accu_uv(plane, orig_width, orig_height, out_width,
  1514. out_height, ilace, fourcc, rotation);
  1515. switch (fourcc) {
  1516. case DRM_FORMAT_NV12:
  1517. if (chroma_upscale) {
  1518. /* UV is subsampled by 2 horizontally and vertically */
  1519. orig_height >>= 1;
  1520. orig_width >>= 1;
  1521. } else {
  1522. /* UV is downsampled by 2 horizontally and vertically */
  1523. orig_height <<= 1;
  1524. orig_width <<= 1;
  1525. }
  1526. break;
  1527. case DRM_FORMAT_YUYV:
  1528. case DRM_FORMAT_UYVY:
  1529. /* For YUV422 with 90/270 rotation, we don't upsample chroma */
  1530. if (!drm_rotation_90_or_270(rotation)) {
  1531. if (chroma_upscale)
  1532. /* UV is subsampled by 2 horizontally */
  1533. orig_width >>= 1;
  1534. else
  1535. /* UV is downsampled by 2 horizontally */
  1536. orig_width <<= 1;
  1537. }
  1538. /* must use FIR for YUV422 if rotated */
  1539. if ((rotation & DRM_MODE_ROTATE_MASK) != DRM_MODE_ROTATE_0)
  1540. scale_x = scale_y = true;
  1541. break;
  1542. default:
  1543. BUG();
  1544. return;
  1545. }
  1546. if (out_width != orig_width)
  1547. scale_x = true;
  1548. if (out_height != orig_height)
  1549. scale_y = true;
  1550. dispc_ovl_set_scale_param(plane, orig_width, orig_height,
  1551. out_width, out_height, five_taps,
  1552. rotation, DISPC_COLOR_COMPONENT_UV);
  1553. if (plane != OMAP_DSS_WB)
  1554. REG_FLD_MOD(DISPC_OVL_ATTRIBUTES2(plane),
  1555. (scale_x || scale_y) ? 1 : 0, 8, 8);
  1556. /* set H scaling */
  1557. REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), scale_x ? 1 : 0, 5, 5);
  1558. /* set V scaling */
  1559. REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), scale_y ? 1 : 0, 6, 6);
  1560. }
  1561. static void dispc_ovl_set_scaling(enum omap_plane_id plane,
  1562. u16 orig_width, u16 orig_height,
  1563. u16 out_width, u16 out_height,
  1564. bool ilace, bool five_taps,
  1565. bool fieldmode, u32 fourcc,
  1566. u8 rotation)
  1567. {
  1568. BUG_ON(plane == OMAP_DSS_GFX);
  1569. dispc_ovl_set_scaling_common(plane,
  1570. orig_width, orig_height,
  1571. out_width, out_height,
  1572. ilace, five_taps,
  1573. fieldmode, fourcc,
  1574. rotation);
  1575. dispc_ovl_set_scaling_uv(plane,
  1576. orig_width, orig_height,
  1577. out_width, out_height,
  1578. ilace, five_taps,
  1579. fieldmode, fourcc,
  1580. rotation);
  1581. }
  1582. static void dispc_ovl_set_rotation_attrs(enum omap_plane_id plane, u8 rotation,
  1583. enum omap_dss_rotation_type rotation_type, u32 fourcc)
  1584. {
  1585. bool row_repeat = false;
  1586. int vidrot = 0;
  1587. /* Note: DSS HW rotates clockwise, DRM_MODE_ROTATE_* counter-clockwise */
  1588. if (fourcc == DRM_FORMAT_YUYV || fourcc == DRM_FORMAT_UYVY) {
  1589. if (rotation & DRM_MODE_REFLECT_X) {
  1590. switch (rotation & DRM_MODE_ROTATE_MASK) {
  1591. case DRM_MODE_ROTATE_0:
  1592. vidrot = 2;
  1593. break;
  1594. case DRM_MODE_ROTATE_90:
  1595. vidrot = 1;
  1596. break;
  1597. case DRM_MODE_ROTATE_180:
  1598. vidrot = 0;
  1599. break;
  1600. case DRM_MODE_ROTATE_270:
  1601. vidrot = 3;
  1602. break;
  1603. }
  1604. } else {
  1605. switch (rotation & DRM_MODE_ROTATE_MASK) {
  1606. case DRM_MODE_ROTATE_0:
  1607. vidrot = 0;
  1608. break;
  1609. case DRM_MODE_ROTATE_90:
  1610. vidrot = 3;
  1611. break;
  1612. case DRM_MODE_ROTATE_180:
  1613. vidrot = 2;
  1614. break;
  1615. case DRM_MODE_ROTATE_270:
  1616. vidrot = 1;
  1617. break;
  1618. }
  1619. }
  1620. if (drm_rotation_90_or_270(rotation))
  1621. row_repeat = true;
  1622. else
  1623. row_repeat = false;
  1624. }
  1625. /*
  1626. * OMAP4/5 Errata i631:
  1627. * NV12 in 1D mode must use ROTATION=1. Otherwise DSS will fetch extra
  1628. * rows beyond the framebuffer, which may cause OCP error.
  1629. */
  1630. if (fourcc == DRM_FORMAT_NV12 && rotation_type != OMAP_DSS_ROT_TILER)
  1631. vidrot = 1;
  1632. REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), vidrot, 13, 12);
  1633. if (dispc_has_feature(FEAT_ROWREPEATENABLE))
  1634. REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane),
  1635. row_repeat ? 1 : 0, 18, 18);
  1636. if (dispc_ovl_color_mode_supported(plane, DRM_FORMAT_NV12)) {
  1637. bool doublestride =
  1638. fourcc == DRM_FORMAT_NV12 &&
  1639. rotation_type == OMAP_DSS_ROT_TILER &&
  1640. !drm_rotation_90_or_270(rotation);
  1641. /* DOUBLESTRIDE */
  1642. REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), doublestride, 22, 22);
  1643. }
  1644. }
  1645. static int color_mode_to_bpp(u32 fourcc)
  1646. {
  1647. switch (fourcc) {
  1648. case DRM_FORMAT_NV12:
  1649. return 8;
  1650. case DRM_FORMAT_RGBX4444:
  1651. case DRM_FORMAT_RGB565:
  1652. case DRM_FORMAT_ARGB4444:
  1653. case DRM_FORMAT_YUYV:
  1654. case DRM_FORMAT_UYVY:
  1655. case DRM_FORMAT_RGBA4444:
  1656. case DRM_FORMAT_XRGB4444:
  1657. case DRM_FORMAT_ARGB1555:
  1658. case DRM_FORMAT_XRGB1555:
  1659. return 16;
  1660. case DRM_FORMAT_RGB888:
  1661. return 24;
  1662. case DRM_FORMAT_XRGB8888:
  1663. case DRM_FORMAT_ARGB8888:
  1664. case DRM_FORMAT_RGBA8888:
  1665. case DRM_FORMAT_RGBX8888:
  1666. return 32;
  1667. default:
  1668. BUG();
  1669. return 0;
  1670. }
  1671. }
  1672. static s32 pixinc(int pixels, u8 ps)
  1673. {
  1674. if (pixels == 1)
  1675. return 1;
  1676. else if (pixels > 1)
  1677. return 1 + (pixels - 1) * ps;
  1678. else if (pixels < 0)
  1679. return 1 - (-pixels + 1) * ps;
  1680. else
  1681. BUG();
  1682. return 0;
  1683. }
  1684. static void calc_offset(u16 screen_width, u16 width,
  1685. u32 fourcc, bool fieldmode,
  1686. unsigned int field_offset, unsigned *offset0, unsigned *offset1,
  1687. s32 *row_inc, s32 *pix_inc, int x_predecim, int y_predecim,
  1688. enum omap_dss_rotation_type rotation_type, u8 rotation)
  1689. {
  1690. u8 ps;
  1691. ps = color_mode_to_bpp(fourcc) / 8;
  1692. DSSDBG("scrw %d, width %d\n", screen_width, width);
  1693. if (rotation_type == OMAP_DSS_ROT_TILER &&
  1694. (fourcc == DRM_FORMAT_UYVY || fourcc == DRM_FORMAT_YUYV) &&
  1695. drm_rotation_90_or_270(rotation)) {
  1696. /*
  1697. * HACK: ROW_INC needs to be calculated with TILER units.
  1698. * We get such 'screen_width' that multiplying it with the
  1699. * YUV422 pixel size gives the correct TILER container width.
  1700. * However, 'width' is in pixels and multiplying it with YUV422
  1701. * pixel size gives incorrect result. We thus multiply it here
  1702. * with 2 to match the 32 bit TILER unit size.
  1703. */
  1704. width *= 2;
  1705. }
  1706. /*
  1707. * field 0 = even field = bottom field
  1708. * field 1 = odd field = top field
  1709. */
  1710. *offset0 = field_offset * screen_width * ps;
  1711. *offset1 = 0;
  1712. *row_inc = pixinc(1 + (y_predecim * screen_width - width * x_predecim) +
  1713. (fieldmode ? screen_width : 0), ps);
  1714. if (fourcc == DRM_FORMAT_YUYV || fourcc == DRM_FORMAT_UYVY)
  1715. *pix_inc = pixinc(x_predecim, 2 * ps);
  1716. else
  1717. *pix_inc = pixinc(x_predecim, ps);
  1718. }
  1719. /*
  1720. * This function is used to avoid synclosts in OMAP3, because of some
  1721. * undocumented horizontal position and timing related limitations.
  1722. */
  1723. static int check_horiz_timing_omap3(unsigned long pclk, unsigned long lclk,
  1724. const struct videomode *vm, u16 pos_x,
  1725. u16 width, u16 height, u16 out_width, u16 out_height,
  1726. bool five_taps)
  1727. {
  1728. const int ds = DIV_ROUND_UP(height, out_height);
  1729. unsigned long nonactive;
  1730. static const u8 limits[3] = { 8, 10, 20 };
  1731. u64 val, blank;
  1732. int i;
  1733. nonactive = vm->hactive + vm->hfront_porch + vm->hsync_len +
  1734. vm->hback_porch - out_width;
  1735. i = 0;
  1736. if (out_height < height)
  1737. i++;
  1738. if (out_width < width)
  1739. i++;
  1740. blank = div_u64((u64)(vm->hback_porch + vm->hsync_len + vm->hfront_porch) *
  1741. lclk, pclk);
  1742. DSSDBG("blanking period + ppl = %llu (limit = %u)\n", blank, limits[i]);
  1743. if (blank <= limits[i])
  1744. return -EINVAL;
  1745. /* FIXME add checks for 3-tap filter once the limitations are known */
  1746. if (!five_taps)
  1747. return 0;
  1748. /*
  1749. * Pixel data should be prepared before visible display point starts.
  1750. * So, atleast DS-2 lines must have already been fetched by DISPC
  1751. * during nonactive - pos_x period.
  1752. */
  1753. val = div_u64((u64)(nonactive - pos_x) * lclk, pclk);
  1754. DSSDBG("(nonactive - pos_x) * pcd = %llu max(0, DS - 2) * width = %d\n",
  1755. val, max(0, ds - 2) * width);
  1756. if (val < max(0, ds - 2) * width)
  1757. return -EINVAL;
  1758. /*
  1759. * All lines need to be refilled during the nonactive period of which
  1760. * only one line can be loaded during the active period. So, atleast
  1761. * DS - 1 lines should be loaded during nonactive period.
  1762. */
  1763. val = div_u64((u64)nonactive * lclk, pclk);
  1764. DSSDBG("nonactive * pcd = %llu, max(0, DS - 1) * width = %d\n",
  1765. val, max(0, ds - 1) * width);
  1766. if (val < max(0, ds - 1) * width)
  1767. return -EINVAL;
  1768. return 0;
  1769. }
  1770. static unsigned long calc_core_clk_five_taps(unsigned long pclk,
  1771. const struct videomode *vm, u16 width,
  1772. u16 height, u16 out_width, u16 out_height,
  1773. u32 fourcc)
  1774. {
  1775. u32 core_clk = 0;
  1776. u64 tmp;
  1777. if (height <= out_height && width <= out_width)
  1778. return (unsigned long) pclk;
  1779. if (height > out_height) {
  1780. unsigned int ppl = vm->hactive;
  1781. tmp = (u64)pclk * height * out_width;
  1782. do_div(tmp, 2 * out_height * ppl);
  1783. core_clk = tmp;
  1784. if (height > 2 * out_height) {
  1785. if (ppl == out_width)
  1786. return 0;
  1787. tmp = (u64)pclk * (height - 2 * out_height) * out_width;
  1788. do_div(tmp, 2 * out_height * (ppl - out_width));
  1789. core_clk = max_t(u32, core_clk, tmp);
  1790. }
  1791. }
  1792. if (width > out_width) {
  1793. tmp = (u64)pclk * width;
  1794. do_div(tmp, out_width);
  1795. core_clk = max_t(u32, core_clk, tmp);
  1796. if (fourcc == DRM_FORMAT_XRGB8888)
  1797. core_clk <<= 1;
  1798. }
  1799. return core_clk;
  1800. }
  1801. static unsigned long calc_core_clk_24xx(unsigned long pclk, u16 width,
  1802. u16 height, u16 out_width, u16 out_height, bool mem_to_mem)
  1803. {
  1804. if (height > out_height && width > out_width)
  1805. return pclk * 4;
  1806. else
  1807. return pclk * 2;
  1808. }
  1809. static unsigned long calc_core_clk_34xx(unsigned long pclk, u16 width,
  1810. u16 height, u16 out_width, u16 out_height, bool mem_to_mem)
  1811. {
  1812. unsigned int hf, vf;
  1813. /*
  1814. * FIXME how to determine the 'A' factor
  1815. * for the no downscaling case ?
  1816. */
  1817. if (width > 3 * out_width)
  1818. hf = 4;
  1819. else if (width > 2 * out_width)
  1820. hf = 3;
  1821. else if (width > out_width)
  1822. hf = 2;
  1823. else
  1824. hf = 1;
  1825. if (height > out_height)
  1826. vf = 2;
  1827. else
  1828. vf = 1;
  1829. return pclk * vf * hf;
  1830. }
  1831. static unsigned long calc_core_clk_44xx(unsigned long pclk, u16 width,
  1832. u16 height, u16 out_width, u16 out_height, bool mem_to_mem)
  1833. {
  1834. /*
  1835. * If the overlay/writeback is in mem to mem mode, there are no
  1836. * downscaling limitations with respect to pixel clock, return 1 as
  1837. * required core clock to represent that we have sufficient enough
  1838. * core clock to do maximum downscaling
  1839. */
  1840. if (mem_to_mem)
  1841. return 1;
  1842. if (width > out_width)
  1843. return DIV_ROUND_UP(pclk, out_width) * width;
  1844. else
  1845. return pclk;
  1846. }
  1847. static int dispc_ovl_calc_scaling_24xx(unsigned long pclk, unsigned long lclk,
  1848. const struct videomode *vm,
  1849. u16 width, u16 height, u16 out_width, u16 out_height,
  1850. u32 fourcc, bool *five_taps,
  1851. int *x_predecim, int *y_predecim, int *decim_x, int *decim_y,
  1852. u16 pos_x, unsigned long *core_clk, bool mem_to_mem)
  1853. {
  1854. int error;
  1855. u16 in_width, in_height;
  1856. int min_factor = min(*decim_x, *decim_y);
  1857. const int maxsinglelinewidth = dispc.feat->max_line_width;
  1858. *five_taps = false;
  1859. do {
  1860. in_height = height / *decim_y;
  1861. in_width = width / *decim_x;
  1862. *core_clk = dispc.feat->calc_core_clk(pclk, in_width,
  1863. in_height, out_width, out_height, mem_to_mem);
  1864. error = (in_width > maxsinglelinewidth || !*core_clk ||
  1865. *core_clk > dispc_core_clk_rate());
  1866. if (error) {
  1867. if (*decim_x == *decim_y) {
  1868. *decim_x = min_factor;
  1869. ++*decim_y;
  1870. } else {
  1871. swap(*decim_x, *decim_y);
  1872. if (*decim_x < *decim_y)
  1873. ++*decim_x;
  1874. }
  1875. }
  1876. } while (*decim_x <= *x_predecim && *decim_y <= *y_predecim && error);
  1877. if (error) {
  1878. DSSERR("failed to find scaling settings\n");
  1879. return -EINVAL;
  1880. }
  1881. if (in_width > maxsinglelinewidth) {
  1882. DSSERR("Cannot scale max input width exceeded");
  1883. return -EINVAL;
  1884. }
  1885. return 0;
  1886. }
  1887. static int dispc_ovl_calc_scaling_34xx(unsigned long pclk, unsigned long lclk,
  1888. const struct videomode *vm,
  1889. u16 width, u16 height, u16 out_width, u16 out_height,
  1890. u32 fourcc, bool *five_taps,
  1891. int *x_predecim, int *y_predecim, int *decim_x, int *decim_y,
  1892. u16 pos_x, unsigned long *core_clk, bool mem_to_mem)
  1893. {
  1894. int error;
  1895. u16 in_width, in_height;
  1896. const int maxsinglelinewidth = dispc.feat->max_line_width;
  1897. do {
  1898. in_height = height / *decim_y;
  1899. in_width = width / *decim_x;
  1900. *five_taps = in_height > out_height;
  1901. if (in_width > maxsinglelinewidth)
  1902. if (in_height > out_height &&
  1903. in_height < out_height * 2)
  1904. *five_taps = false;
  1905. again:
  1906. if (*five_taps)
  1907. *core_clk = calc_core_clk_five_taps(pclk, vm,
  1908. in_width, in_height, out_width,
  1909. out_height, fourcc);
  1910. else
  1911. *core_clk = dispc.feat->calc_core_clk(pclk, in_width,
  1912. in_height, out_width, out_height,
  1913. mem_to_mem);
  1914. error = check_horiz_timing_omap3(pclk, lclk, vm,
  1915. pos_x, in_width, in_height, out_width,
  1916. out_height, *five_taps);
  1917. if (error && *five_taps) {
  1918. *five_taps = false;
  1919. goto again;
  1920. }
  1921. error = (error || in_width > maxsinglelinewidth * 2 ||
  1922. (in_width > maxsinglelinewidth && *five_taps) ||
  1923. !*core_clk || *core_clk > dispc_core_clk_rate());
  1924. if (!error) {
  1925. /* verify that we're inside the limits of scaler */
  1926. if (in_width / 4 > out_width)
  1927. error = 1;
  1928. if (*five_taps) {
  1929. if (in_height / 4 > out_height)
  1930. error = 1;
  1931. } else {
  1932. if (in_height / 2 > out_height)
  1933. error = 1;
  1934. }
  1935. }
  1936. if (error)
  1937. ++*decim_y;
  1938. } while (*decim_x <= *x_predecim && *decim_y <= *y_predecim && error);
  1939. if (error) {
  1940. DSSERR("failed to find scaling settings\n");
  1941. return -EINVAL;
  1942. }
  1943. if (check_horiz_timing_omap3(pclk, lclk, vm, pos_x, in_width,
  1944. in_height, out_width, out_height, *five_taps)) {
  1945. DSSERR("horizontal timing too tight\n");
  1946. return -EINVAL;
  1947. }
  1948. if (in_width > (maxsinglelinewidth * 2)) {
  1949. DSSERR("Cannot setup scaling");
  1950. DSSERR("width exceeds maximum width possible");
  1951. return -EINVAL;
  1952. }
  1953. if (in_width > maxsinglelinewidth && *five_taps) {
  1954. DSSERR("cannot setup scaling with five taps");
  1955. return -EINVAL;
  1956. }
  1957. return 0;
  1958. }
  1959. static int dispc_ovl_calc_scaling_44xx(unsigned long pclk, unsigned long lclk,
  1960. const struct videomode *vm,
  1961. u16 width, u16 height, u16 out_width, u16 out_height,
  1962. u32 fourcc, bool *five_taps,
  1963. int *x_predecim, int *y_predecim, int *decim_x, int *decim_y,
  1964. u16 pos_x, unsigned long *core_clk, bool mem_to_mem)
  1965. {
  1966. u16 in_width, in_width_max;
  1967. int decim_x_min = *decim_x;
  1968. u16 in_height = height / *decim_y;
  1969. const int maxsinglelinewidth = dispc.feat->max_line_width;
  1970. const int maxdownscale = dispc.feat->max_downscale;
  1971. if (mem_to_mem) {
  1972. in_width_max = out_width * maxdownscale;
  1973. } else {
  1974. in_width_max = dispc_core_clk_rate() /
  1975. DIV_ROUND_UP(pclk, out_width);
  1976. }
  1977. *decim_x = DIV_ROUND_UP(width, in_width_max);
  1978. *decim_x = *decim_x > decim_x_min ? *decim_x : decim_x_min;
  1979. if (*decim_x > *x_predecim)
  1980. return -EINVAL;
  1981. do {
  1982. in_width = width / *decim_x;
  1983. } while (*decim_x <= *x_predecim &&
  1984. in_width > maxsinglelinewidth && ++*decim_x);
  1985. if (in_width > maxsinglelinewidth) {
  1986. DSSERR("Cannot scale width exceeds max line width");
  1987. return -EINVAL;
  1988. }
  1989. if (*decim_x > 4 && fourcc != DRM_FORMAT_NV12) {
  1990. /*
  1991. * Let's disable all scaling that requires horizontal
  1992. * decimation with higher factor than 4, until we have
  1993. * better estimates of what we can and can not
  1994. * do. However, NV12 color format appears to work Ok
  1995. * with all decimation factors.
  1996. *
  1997. * When decimating horizontally by more that 4 the dss
  1998. * is not able to fetch the data in burst mode. When
  1999. * this happens it is hard to tell if there enough
  2000. * bandwidth. Despite what theory says this appears to
  2001. * be true also for 16-bit color formats.
  2002. */
  2003. DSSERR("Not enough bandwidth, too much downscaling (x-decimation factor %d > 4)", *decim_x);
  2004. return -EINVAL;
  2005. }
  2006. *core_clk = dispc.feat->calc_core_clk(pclk, in_width, in_height,
  2007. out_width, out_height, mem_to_mem);
  2008. return 0;
  2009. }
  2010. #define DIV_FRAC(dividend, divisor) \
  2011. ((dividend) * 100 / (divisor) - ((dividend) / (divisor) * 100))
  2012. static int dispc_ovl_calc_scaling(unsigned long pclk, unsigned long lclk,
  2013. enum omap_overlay_caps caps,
  2014. const struct videomode *vm,
  2015. u16 width, u16 height, u16 out_width, u16 out_height,
  2016. u32 fourcc, bool *five_taps,
  2017. int *x_predecim, int *y_predecim, u16 pos_x,
  2018. enum omap_dss_rotation_type rotation_type, bool mem_to_mem)
  2019. {
  2020. const int maxdownscale = dispc.feat->max_downscale;
  2021. const int max_decim_limit = 16;
  2022. unsigned long core_clk = 0;
  2023. int decim_x, decim_y, ret;
  2024. if (width == out_width && height == out_height)
  2025. return 0;
  2026. if (!mem_to_mem && (pclk == 0 || vm->pixelclock == 0)) {
  2027. DSSERR("cannot calculate scaling settings: pclk is zero\n");
  2028. return -EINVAL;
  2029. }
  2030. if ((caps & OMAP_DSS_OVL_CAP_SCALE) == 0)
  2031. return -EINVAL;
  2032. if (mem_to_mem) {
  2033. *x_predecim = *y_predecim = 1;
  2034. } else {
  2035. *x_predecim = max_decim_limit;
  2036. *y_predecim = (rotation_type == OMAP_DSS_ROT_TILER &&
  2037. dispc_has_feature(FEAT_BURST_2D)) ?
  2038. 2 : max_decim_limit;
  2039. }
  2040. decim_x = DIV_ROUND_UP(DIV_ROUND_UP(width, out_width), maxdownscale);
  2041. decim_y = DIV_ROUND_UP(DIV_ROUND_UP(height, out_height), maxdownscale);
  2042. if (decim_x > *x_predecim || out_width > width * 8)
  2043. return -EINVAL;
  2044. if (decim_y > *y_predecim || out_height > height * 8)
  2045. return -EINVAL;
  2046. ret = dispc.feat->calc_scaling(pclk, lclk, vm, width, height,
  2047. out_width, out_height, fourcc, five_taps,
  2048. x_predecim, y_predecim, &decim_x, &decim_y, pos_x, &core_clk,
  2049. mem_to_mem);
  2050. if (ret)
  2051. return ret;
  2052. DSSDBG("%dx%d -> %dx%d (%d.%02d x %d.%02d), decim %dx%d %dx%d (%d.%02d x %d.%02d), taps %d, req clk %lu, cur clk %lu\n",
  2053. width, height,
  2054. out_width, out_height,
  2055. out_width / width, DIV_FRAC(out_width, width),
  2056. out_height / height, DIV_FRAC(out_height, height),
  2057. decim_x, decim_y,
  2058. width / decim_x, height / decim_y,
  2059. out_width / (width / decim_x), DIV_FRAC(out_width, width / decim_x),
  2060. out_height / (height / decim_y), DIV_FRAC(out_height, height / decim_y),
  2061. *five_taps ? 5 : 3,
  2062. core_clk, dispc_core_clk_rate());
  2063. if (!core_clk || core_clk > dispc_core_clk_rate()) {
  2064. DSSERR("failed to set up scaling, "
  2065. "required core clk rate = %lu Hz, "
  2066. "current core clk rate = %lu Hz\n",
  2067. core_clk, dispc_core_clk_rate());
  2068. return -EINVAL;
  2069. }
  2070. *x_predecim = decim_x;
  2071. *y_predecim = decim_y;
  2072. return 0;
  2073. }
  2074. static int dispc_ovl_setup_common(enum omap_plane_id plane,
  2075. enum omap_overlay_caps caps, u32 paddr, u32 p_uv_addr,
  2076. u16 screen_width, int pos_x, int pos_y, u16 width, u16 height,
  2077. u16 out_width, u16 out_height, u32 fourcc,
  2078. u8 rotation, u8 zorder, u8 pre_mult_alpha,
  2079. u8 global_alpha, enum omap_dss_rotation_type rotation_type,
  2080. bool replication, const struct videomode *vm,
  2081. bool mem_to_mem)
  2082. {
  2083. bool five_taps = true;
  2084. bool fieldmode = false;
  2085. int r, cconv = 0;
  2086. unsigned offset0, offset1;
  2087. s32 row_inc;
  2088. s32 pix_inc;
  2089. u16 frame_width, frame_height;
  2090. unsigned int field_offset = 0;
  2091. u16 in_height = height;
  2092. u16 in_width = width;
  2093. int x_predecim = 1, y_predecim = 1;
  2094. bool ilace = !!(vm->flags & DISPLAY_FLAGS_INTERLACED);
  2095. unsigned long pclk = dispc_plane_pclk_rate(plane);
  2096. unsigned long lclk = dispc_plane_lclk_rate(plane);
  2097. if (paddr == 0 && rotation_type != OMAP_DSS_ROT_TILER)
  2098. return -EINVAL;
  2099. if (format_is_yuv(fourcc) && (in_width & 1)) {
  2100. DSSERR("input width %d is not even for YUV format\n", in_width);
  2101. return -EINVAL;
  2102. }
  2103. out_width = out_width == 0 ? width : out_width;
  2104. out_height = out_height == 0 ? height : out_height;
  2105. if (ilace && height == out_height)
  2106. fieldmode = true;
  2107. if (ilace) {
  2108. if (fieldmode)
  2109. in_height /= 2;
  2110. pos_y /= 2;
  2111. out_height /= 2;
  2112. DSSDBG("adjusting for ilace: height %d, pos_y %d, "
  2113. "out_height %d\n", in_height, pos_y,
  2114. out_height);
  2115. }
  2116. if (!dispc_ovl_color_mode_supported(plane, fourcc))
  2117. return -EINVAL;
  2118. r = dispc_ovl_calc_scaling(pclk, lclk, caps, vm, in_width,
  2119. in_height, out_width, out_height, fourcc,
  2120. &five_taps, &x_predecim, &y_predecim, pos_x,
  2121. rotation_type, mem_to_mem);
  2122. if (r)
  2123. return r;
  2124. in_width = in_width / x_predecim;
  2125. in_height = in_height / y_predecim;
  2126. if (x_predecim > 1 || y_predecim > 1)
  2127. DSSDBG("predecimation %d x %x, new input size %d x %d\n",
  2128. x_predecim, y_predecim, in_width, in_height);
  2129. if (format_is_yuv(fourcc) && (in_width & 1)) {
  2130. DSSDBG("predecimated input width is not even for YUV format\n");
  2131. DSSDBG("adjusting input width %d -> %d\n",
  2132. in_width, in_width & ~1);
  2133. in_width &= ~1;
  2134. }
  2135. if (format_is_yuv(fourcc))
  2136. cconv = 1;
  2137. if (ilace && !fieldmode) {
  2138. /*
  2139. * when downscaling the bottom field may have to start several
  2140. * source lines below the top field. Unfortunately ACCUI
  2141. * registers will only hold the fractional part of the offset
  2142. * so the integer part must be added to the base address of the
  2143. * bottom field.
  2144. */
  2145. if (!in_height || in_height == out_height)
  2146. field_offset = 0;
  2147. else
  2148. field_offset = in_height / out_height / 2;
  2149. }
  2150. /* Fields are independent but interleaved in memory. */
  2151. if (fieldmode)
  2152. field_offset = 1;
  2153. offset0 = 0;
  2154. offset1 = 0;
  2155. row_inc = 0;
  2156. pix_inc = 0;
  2157. if (plane == OMAP_DSS_WB) {
  2158. frame_width = out_width;
  2159. frame_height = out_height;
  2160. } else {
  2161. frame_width = in_width;
  2162. frame_height = height;
  2163. }
  2164. calc_offset(screen_width, frame_width,
  2165. fourcc, fieldmode, field_offset,
  2166. &offset0, &offset1, &row_inc, &pix_inc,
  2167. x_predecim, y_predecim,
  2168. rotation_type, rotation);
  2169. DSSDBG("offset0 %u, offset1 %u, row_inc %d, pix_inc %d\n",
  2170. offset0, offset1, row_inc, pix_inc);
  2171. dispc_ovl_set_color_mode(plane, fourcc);
  2172. dispc_ovl_configure_burst_type(plane, rotation_type);
  2173. if (dispc.feat->reverse_ilace_field_order)
  2174. swap(offset0, offset1);
  2175. dispc_ovl_set_ba0(plane, paddr + offset0);
  2176. dispc_ovl_set_ba1(plane, paddr + offset1);
  2177. if (fourcc == DRM_FORMAT_NV12) {
  2178. dispc_ovl_set_ba0_uv(plane, p_uv_addr + offset0);
  2179. dispc_ovl_set_ba1_uv(plane, p_uv_addr + offset1);
  2180. }
  2181. if (dispc.feat->last_pixel_inc_missing)
  2182. row_inc += pix_inc - 1;
  2183. dispc_ovl_set_row_inc(plane, row_inc);
  2184. dispc_ovl_set_pix_inc(plane, pix_inc);
  2185. DSSDBG("%d,%d %dx%d -> %dx%d\n", pos_x, pos_y, in_width,
  2186. in_height, out_width, out_height);
  2187. dispc_ovl_set_pos(plane, caps, pos_x, pos_y);
  2188. dispc_ovl_set_input_size(plane, in_width, in_height);
  2189. if (caps & OMAP_DSS_OVL_CAP_SCALE) {
  2190. dispc_ovl_set_scaling(plane, in_width, in_height, out_width,
  2191. out_height, ilace, five_taps, fieldmode,
  2192. fourcc, rotation);
  2193. dispc_ovl_set_output_size(plane, out_width, out_height);
  2194. dispc_ovl_set_vid_color_conv(plane, cconv);
  2195. }
  2196. dispc_ovl_set_rotation_attrs(plane, rotation, rotation_type, fourcc);
  2197. dispc_ovl_set_zorder(plane, caps, zorder);
  2198. dispc_ovl_set_pre_mult_alpha(plane, caps, pre_mult_alpha);
  2199. dispc_ovl_setup_global_alpha(plane, caps, global_alpha);
  2200. dispc_ovl_enable_replication(plane, caps, replication);
  2201. return 0;
  2202. }
  2203. static int dispc_ovl_setup(enum omap_plane_id plane,
  2204. const struct omap_overlay_info *oi,
  2205. const struct videomode *vm, bool mem_to_mem,
  2206. enum omap_channel channel)
  2207. {
  2208. int r;
  2209. enum omap_overlay_caps caps = dispc.feat->overlay_caps[plane];
  2210. const bool replication = true;
  2211. DSSDBG("dispc_ovl_setup %d, pa %pad, pa_uv %pad, sw %d, %d,%d, %dx%d ->"
  2212. " %dx%d, cmode %x, rot %d, chan %d repl %d\n",
  2213. plane, &oi->paddr, &oi->p_uv_addr, oi->screen_width, oi->pos_x,
  2214. oi->pos_y, oi->width, oi->height, oi->out_width, oi->out_height,
  2215. oi->fourcc, oi->rotation, channel, replication);
  2216. dispc_ovl_set_channel_out(plane, channel);
  2217. r = dispc_ovl_setup_common(plane, caps, oi->paddr, oi->p_uv_addr,
  2218. oi->screen_width, oi->pos_x, oi->pos_y, oi->width, oi->height,
  2219. oi->out_width, oi->out_height, oi->fourcc, oi->rotation,
  2220. oi->zorder, oi->pre_mult_alpha, oi->global_alpha,
  2221. oi->rotation_type, replication, vm, mem_to_mem);
  2222. return r;
  2223. }
  2224. int dispc_wb_setup(const struct omap_dss_writeback_info *wi,
  2225. bool mem_to_mem, const struct videomode *vm)
  2226. {
  2227. int r;
  2228. u32 l;
  2229. enum omap_plane_id plane = OMAP_DSS_WB;
  2230. const int pos_x = 0, pos_y = 0;
  2231. const u8 zorder = 0, global_alpha = 0;
  2232. const bool replication = true;
  2233. bool truncation;
  2234. int in_width = vm->hactive;
  2235. int in_height = vm->vactive;
  2236. enum omap_overlay_caps caps =
  2237. OMAP_DSS_OVL_CAP_SCALE | OMAP_DSS_OVL_CAP_PRE_MULT_ALPHA;
  2238. DSSDBG("dispc_wb_setup, pa %x, pa_uv %x, %d,%d -> %dx%d, cmode %x, "
  2239. "rot %d\n", wi->paddr, wi->p_uv_addr, in_width,
  2240. in_height, wi->width, wi->height, wi->fourcc, wi->rotation);
  2241. r = dispc_ovl_setup_common(plane, caps, wi->paddr, wi->p_uv_addr,
  2242. wi->buf_width, pos_x, pos_y, in_width, in_height, wi->width,
  2243. wi->height, wi->fourcc, wi->rotation, zorder,
  2244. wi->pre_mult_alpha, global_alpha, wi->rotation_type,
  2245. replication, vm, mem_to_mem);
  2246. switch (wi->fourcc) {
  2247. case DRM_FORMAT_RGB565:
  2248. case DRM_FORMAT_RGB888:
  2249. case DRM_FORMAT_ARGB4444:
  2250. case DRM_FORMAT_RGBA4444:
  2251. case DRM_FORMAT_RGBX4444:
  2252. case DRM_FORMAT_ARGB1555:
  2253. case DRM_FORMAT_XRGB1555:
  2254. case DRM_FORMAT_XRGB4444:
  2255. truncation = true;
  2256. break;
  2257. default:
  2258. truncation = false;
  2259. break;
  2260. }
  2261. /* setup extra DISPC_WB_ATTRIBUTES */
  2262. l = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
  2263. l = FLD_MOD(l, truncation, 10, 10); /* TRUNCATIONENABLE */
  2264. l = FLD_MOD(l, mem_to_mem, 19, 19); /* WRITEBACKMODE */
  2265. if (mem_to_mem)
  2266. l = FLD_MOD(l, 1, 26, 24); /* CAPTUREMODE */
  2267. else
  2268. l = FLD_MOD(l, 0, 26, 24); /* CAPTUREMODE */
  2269. dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), l);
  2270. if (mem_to_mem) {
  2271. /* WBDELAYCOUNT */
  2272. REG_FLD_MOD(DISPC_OVL_ATTRIBUTES2(plane), 0, 7, 0);
  2273. } else {
  2274. int wbdelay;
  2275. wbdelay = min(vm->vfront_porch +
  2276. vm->vsync_len + vm->vback_porch, (u32)255);
  2277. /* WBDELAYCOUNT */
  2278. REG_FLD_MOD(DISPC_OVL_ATTRIBUTES2(plane), wbdelay, 7, 0);
  2279. }
  2280. return r;
  2281. }
  2282. static int dispc_ovl_enable(enum omap_plane_id plane, bool enable)
  2283. {
  2284. DSSDBG("dispc_enable_plane %d, %d\n", plane, enable);
  2285. REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable ? 1 : 0, 0, 0);
  2286. return 0;
  2287. }
  2288. static enum omap_dss_output_id dispc_mgr_get_supported_outputs(enum omap_channel channel)
  2289. {
  2290. return dss_get_supported_outputs(channel);
  2291. }
  2292. static void dispc_lcd_enable_signal_polarity(bool act_high)
  2293. {
  2294. if (!dispc_has_feature(FEAT_LCDENABLEPOL))
  2295. return;
  2296. REG_FLD_MOD(DISPC_CONTROL, act_high ? 1 : 0, 29, 29);
  2297. }
  2298. void dispc_lcd_enable_signal(bool enable)
  2299. {
  2300. if (!dispc_has_feature(FEAT_LCDENABLESIGNAL))
  2301. return;
  2302. REG_FLD_MOD(DISPC_CONTROL, enable ? 1 : 0, 28, 28);
  2303. }
  2304. void dispc_pck_free_enable(bool enable)
  2305. {
  2306. if (!dispc_has_feature(FEAT_PCKFREEENABLE))
  2307. return;
  2308. REG_FLD_MOD(DISPC_CONTROL, enable ? 1 : 0, 27, 27);
  2309. }
  2310. static void dispc_mgr_enable_fifohandcheck(enum omap_channel channel, bool enable)
  2311. {
  2312. mgr_fld_write(channel, DISPC_MGR_FLD_FIFOHANDCHECK, enable);
  2313. }
  2314. static void dispc_mgr_set_lcd_type_tft(enum omap_channel channel)
  2315. {
  2316. mgr_fld_write(channel, DISPC_MGR_FLD_STNTFT, 1);
  2317. }
  2318. static void dispc_set_loadmode(enum omap_dss_load_mode mode)
  2319. {
  2320. REG_FLD_MOD(DISPC_CONFIG, mode, 2, 1);
  2321. }
  2322. static void dispc_mgr_set_default_color(enum omap_channel channel, u32 color)
  2323. {
  2324. dispc_write_reg(DISPC_DEFAULT_COLOR(channel), color);
  2325. }
  2326. static void dispc_mgr_set_trans_key(enum omap_channel ch,
  2327. enum omap_dss_trans_key_type type,
  2328. u32 trans_key)
  2329. {
  2330. mgr_fld_write(ch, DISPC_MGR_FLD_TCKSELECTION, type);
  2331. dispc_write_reg(DISPC_TRANS_COLOR(ch), trans_key);
  2332. }
  2333. static void dispc_mgr_enable_trans_key(enum omap_channel ch, bool enable)
  2334. {
  2335. mgr_fld_write(ch, DISPC_MGR_FLD_TCKENABLE, enable);
  2336. }
  2337. static void dispc_mgr_enable_alpha_fixed_zorder(enum omap_channel ch,
  2338. bool enable)
  2339. {
  2340. if (!dispc_has_feature(FEAT_ALPHA_FIXED_ZORDER))
  2341. return;
  2342. if (ch == OMAP_DSS_CHANNEL_LCD)
  2343. REG_FLD_MOD(DISPC_CONFIG, enable, 18, 18);
  2344. else if (ch == OMAP_DSS_CHANNEL_DIGIT)
  2345. REG_FLD_MOD(DISPC_CONFIG, enable, 19, 19);
  2346. }
  2347. static void dispc_mgr_setup(enum omap_channel channel,
  2348. const struct omap_overlay_manager_info *info)
  2349. {
  2350. dispc_mgr_set_default_color(channel, info->default_color);
  2351. dispc_mgr_set_trans_key(channel, info->trans_key_type, info->trans_key);
  2352. dispc_mgr_enable_trans_key(channel, info->trans_enabled);
  2353. dispc_mgr_enable_alpha_fixed_zorder(channel,
  2354. info->partial_alpha_enabled);
  2355. if (dispc_has_feature(FEAT_CPR)) {
  2356. dispc_mgr_enable_cpr(channel, info->cpr_enable);
  2357. dispc_mgr_set_cpr_coef(channel, &info->cpr_coefs);
  2358. }
  2359. }
  2360. static void dispc_mgr_set_tft_data_lines(enum omap_channel channel, u8 data_lines)
  2361. {
  2362. int code;
  2363. switch (data_lines) {
  2364. case 12:
  2365. code = 0;
  2366. break;
  2367. case 16:
  2368. code = 1;
  2369. break;
  2370. case 18:
  2371. code = 2;
  2372. break;
  2373. case 24:
  2374. code = 3;
  2375. break;
  2376. default:
  2377. BUG();
  2378. return;
  2379. }
  2380. mgr_fld_write(channel, DISPC_MGR_FLD_TFTDATALINES, code);
  2381. }
  2382. static void dispc_mgr_set_io_pad_mode(enum dss_io_pad_mode mode)
  2383. {
  2384. u32 l;
  2385. int gpout0, gpout1;
  2386. switch (mode) {
  2387. case DSS_IO_PAD_MODE_RESET:
  2388. gpout0 = 0;
  2389. gpout1 = 0;
  2390. break;
  2391. case DSS_IO_PAD_MODE_RFBI:
  2392. gpout0 = 1;
  2393. gpout1 = 0;
  2394. break;
  2395. case DSS_IO_PAD_MODE_BYPASS:
  2396. gpout0 = 1;
  2397. gpout1 = 1;
  2398. break;
  2399. default:
  2400. BUG();
  2401. return;
  2402. }
  2403. l = dispc_read_reg(DISPC_CONTROL);
  2404. l = FLD_MOD(l, gpout0, 15, 15);
  2405. l = FLD_MOD(l, gpout1, 16, 16);
  2406. dispc_write_reg(DISPC_CONTROL, l);
  2407. }
  2408. static void dispc_mgr_enable_stallmode(enum omap_channel channel, bool enable)
  2409. {
  2410. mgr_fld_write(channel, DISPC_MGR_FLD_STALLMODE, enable);
  2411. }
  2412. static void dispc_mgr_set_lcd_config(enum omap_channel channel,
  2413. const struct dss_lcd_mgr_config *config)
  2414. {
  2415. dispc_mgr_set_io_pad_mode(config->io_pad_mode);
  2416. dispc_mgr_enable_stallmode(channel, config->stallmode);
  2417. dispc_mgr_enable_fifohandcheck(channel, config->fifohandcheck);
  2418. dispc_mgr_set_clock_div(channel, &config->clock_info);
  2419. dispc_mgr_set_tft_data_lines(channel, config->video_port_width);
  2420. dispc_lcd_enable_signal_polarity(config->lcden_sig_polarity);
  2421. dispc_mgr_set_lcd_type_tft(channel);
  2422. }
  2423. static bool _dispc_mgr_size_ok(u16 width, u16 height)
  2424. {
  2425. return width <= dispc.feat->mgr_width_max &&
  2426. height <= dispc.feat->mgr_height_max;
  2427. }
  2428. static bool _dispc_lcd_timings_ok(int hsync_len, int hfp, int hbp,
  2429. int vsw, int vfp, int vbp)
  2430. {
  2431. if (hsync_len < 1 || hsync_len > dispc.feat->sw_max ||
  2432. hfp < 1 || hfp > dispc.feat->hp_max ||
  2433. hbp < 1 || hbp > dispc.feat->hp_max ||
  2434. vsw < 1 || vsw > dispc.feat->sw_max ||
  2435. vfp < 0 || vfp > dispc.feat->vp_max ||
  2436. vbp < 0 || vbp > dispc.feat->vp_max)
  2437. return false;
  2438. return true;
  2439. }
  2440. static bool _dispc_mgr_pclk_ok(enum omap_channel channel,
  2441. unsigned long pclk)
  2442. {
  2443. if (dss_mgr_is_lcd(channel))
  2444. return pclk <= dispc.feat->max_lcd_pclk;
  2445. else
  2446. return pclk <= dispc.feat->max_tv_pclk;
  2447. }
  2448. bool dispc_mgr_timings_ok(enum omap_channel channel, const struct videomode *vm)
  2449. {
  2450. if (!_dispc_mgr_size_ok(vm->hactive, vm->vactive))
  2451. return false;
  2452. if (!_dispc_mgr_pclk_ok(channel, vm->pixelclock))
  2453. return false;
  2454. if (dss_mgr_is_lcd(channel)) {
  2455. /* TODO: OMAP4+ supports interlace for LCD outputs */
  2456. if (vm->flags & DISPLAY_FLAGS_INTERLACED)
  2457. return false;
  2458. if (!_dispc_lcd_timings_ok(vm->hsync_len,
  2459. vm->hfront_porch, vm->hback_porch,
  2460. vm->vsync_len, vm->vfront_porch,
  2461. vm->vback_porch))
  2462. return false;
  2463. }
  2464. return true;
  2465. }
  2466. static void _dispc_mgr_set_lcd_timings(enum omap_channel channel,
  2467. const struct videomode *vm)
  2468. {
  2469. u32 timing_h, timing_v, l;
  2470. bool onoff, rf, ipc, vs, hs, de;
  2471. timing_h = FLD_VAL(vm->hsync_len - 1, dispc.feat->sw_start, 0) |
  2472. FLD_VAL(vm->hfront_porch - 1, dispc.feat->fp_start, 8) |
  2473. FLD_VAL(vm->hback_porch - 1, dispc.feat->bp_start, 20);
  2474. timing_v = FLD_VAL(vm->vsync_len - 1, dispc.feat->sw_start, 0) |
  2475. FLD_VAL(vm->vfront_porch, dispc.feat->fp_start, 8) |
  2476. FLD_VAL(vm->vback_porch, dispc.feat->bp_start, 20);
  2477. dispc_write_reg(DISPC_TIMING_H(channel), timing_h);
  2478. dispc_write_reg(DISPC_TIMING_V(channel), timing_v);
  2479. if (vm->flags & DISPLAY_FLAGS_VSYNC_HIGH)
  2480. vs = false;
  2481. else
  2482. vs = true;
  2483. if (vm->flags & DISPLAY_FLAGS_HSYNC_HIGH)
  2484. hs = false;
  2485. else
  2486. hs = true;
  2487. if (vm->flags & DISPLAY_FLAGS_DE_HIGH)
  2488. de = false;
  2489. else
  2490. de = true;
  2491. if (vm->flags & DISPLAY_FLAGS_PIXDATA_POSEDGE)
  2492. ipc = false;
  2493. else
  2494. ipc = true;
  2495. /* always use the 'rf' setting */
  2496. onoff = true;
  2497. if (vm->flags & DISPLAY_FLAGS_SYNC_POSEDGE)
  2498. rf = true;
  2499. else
  2500. rf = false;
  2501. l = FLD_VAL(onoff, 17, 17) |
  2502. FLD_VAL(rf, 16, 16) |
  2503. FLD_VAL(de, 15, 15) |
  2504. FLD_VAL(ipc, 14, 14) |
  2505. FLD_VAL(hs, 13, 13) |
  2506. FLD_VAL(vs, 12, 12);
  2507. /* always set ALIGN bit when available */
  2508. if (dispc.feat->supports_sync_align)
  2509. l |= (1 << 18);
  2510. dispc_write_reg(DISPC_POL_FREQ(channel), l);
  2511. if (dispc.syscon_pol) {
  2512. const int shifts[] = {
  2513. [OMAP_DSS_CHANNEL_LCD] = 0,
  2514. [OMAP_DSS_CHANNEL_LCD2] = 1,
  2515. [OMAP_DSS_CHANNEL_LCD3] = 2,
  2516. };
  2517. u32 mask, val;
  2518. mask = (1 << 0) | (1 << 3) | (1 << 6);
  2519. val = (rf << 0) | (ipc << 3) | (onoff << 6);
  2520. mask <<= 16 + shifts[channel];
  2521. val <<= 16 + shifts[channel];
  2522. regmap_update_bits(dispc.syscon_pol, dispc.syscon_pol_offset,
  2523. mask, val);
  2524. }
  2525. }
  2526. static int vm_flag_to_int(enum display_flags flags, enum display_flags high,
  2527. enum display_flags low)
  2528. {
  2529. if (flags & high)
  2530. return 1;
  2531. if (flags & low)
  2532. return -1;
  2533. return 0;
  2534. }
  2535. /* change name to mode? */
  2536. static void dispc_mgr_set_timings(enum omap_channel channel,
  2537. const struct videomode *vm)
  2538. {
  2539. unsigned xtot, ytot;
  2540. unsigned long ht, vt;
  2541. struct videomode t = *vm;
  2542. DSSDBG("channel %d xres %u yres %u\n", channel, t.hactive, t.vactive);
  2543. if (!dispc_mgr_timings_ok(channel, &t)) {
  2544. BUG();
  2545. return;
  2546. }
  2547. if (dss_mgr_is_lcd(channel)) {
  2548. _dispc_mgr_set_lcd_timings(channel, &t);
  2549. xtot = t.hactive + t.hfront_porch + t.hsync_len + t.hback_porch;
  2550. ytot = t.vactive + t.vfront_porch + t.vsync_len + t.vback_porch;
  2551. ht = vm->pixelclock / xtot;
  2552. vt = vm->pixelclock / xtot / ytot;
  2553. DSSDBG("pck %lu\n", vm->pixelclock);
  2554. DSSDBG("hsync_len %d hfp %d hbp %d vsw %d vfp %d vbp %d\n",
  2555. t.hsync_len, t.hfront_porch, t.hback_porch,
  2556. t.vsync_len, t.vfront_porch, t.vback_porch);
  2557. DSSDBG("vsync_level %d hsync_level %d data_pclk_edge %d de_level %d sync_pclk_edge %d\n",
  2558. vm_flag_to_int(t.flags, DISPLAY_FLAGS_VSYNC_HIGH, DISPLAY_FLAGS_VSYNC_LOW),
  2559. vm_flag_to_int(t.flags, DISPLAY_FLAGS_HSYNC_HIGH, DISPLAY_FLAGS_HSYNC_LOW),
  2560. vm_flag_to_int(t.flags, DISPLAY_FLAGS_PIXDATA_POSEDGE, DISPLAY_FLAGS_PIXDATA_NEGEDGE),
  2561. vm_flag_to_int(t.flags, DISPLAY_FLAGS_DE_HIGH, DISPLAY_FLAGS_DE_LOW),
  2562. vm_flag_to_int(t.flags, DISPLAY_FLAGS_SYNC_POSEDGE, DISPLAY_FLAGS_SYNC_NEGEDGE));
  2563. DSSDBG("hsync %luHz, vsync %luHz\n", ht, vt);
  2564. } else {
  2565. if (t.flags & DISPLAY_FLAGS_INTERLACED)
  2566. t.vactive /= 2;
  2567. if (dispc.feat->supports_double_pixel)
  2568. REG_FLD_MOD(DISPC_CONTROL,
  2569. !!(t.flags & DISPLAY_FLAGS_DOUBLECLK),
  2570. 19, 17);
  2571. }
  2572. dispc_mgr_set_size(channel, t.hactive, t.vactive);
  2573. }
  2574. static void dispc_mgr_set_lcd_divisor(enum omap_channel channel, u16 lck_div,
  2575. u16 pck_div)
  2576. {
  2577. BUG_ON(lck_div < 1);
  2578. BUG_ON(pck_div < 1);
  2579. dispc_write_reg(DISPC_DIVISORo(channel),
  2580. FLD_VAL(lck_div, 23, 16) | FLD_VAL(pck_div, 7, 0));
  2581. if (!dispc_has_feature(FEAT_CORE_CLK_DIV) &&
  2582. channel == OMAP_DSS_CHANNEL_LCD)
  2583. dispc.core_clk_rate = dispc_fclk_rate() / lck_div;
  2584. }
  2585. static void dispc_mgr_get_lcd_divisor(enum omap_channel channel, int *lck_div,
  2586. int *pck_div)
  2587. {
  2588. u32 l;
  2589. l = dispc_read_reg(DISPC_DIVISORo(channel));
  2590. *lck_div = FLD_GET(l, 23, 16);
  2591. *pck_div = FLD_GET(l, 7, 0);
  2592. }
  2593. static unsigned long dispc_fclk_rate(void)
  2594. {
  2595. unsigned long r;
  2596. enum dss_clk_source src;
  2597. src = dss_get_dispc_clk_source();
  2598. if (src == DSS_CLK_SRC_FCK) {
  2599. r = dss_get_dispc_clk_rate();
  2600. } else {
  2601. struct dss_pll *pll;
  2602. unsigned clkout_idx;
  2603. pll = dss_pll_find_by_src(src);
  2604. clkout_idx = dss_pll_get_clkout_idx_for_src(src);
  2605. r = pll->cinfo.clkout[clkout_idx];
  2606. }
  2607. return r;
  2608. }
  2609. static unsigned long dispc_mgr_lclk_rate(enum omap_channel channel)
  2610. {
  2611. int lcd;
  2612. unsigned long r;
  2613. enum dss_clk_source src;
  2614. /* for TV, LCLK rate is the FCLK rate */
  2615. if (!dss_mgr_is_lcd(channel))
  2616. return dispc_fclk_rate();
  2617. src = dss_get_lcd_clk_source(channel);
  2618. if (src == DSS_CLK_SRC_FCK) {
  2619. r = dss_get_dispc_clk_rate();
  2620. } else {
  2621. struct dss_pll *pll;
  2622. unsigned clkout_idx;
  2623. pll = dss_pll_find_by_src(src);
  2624. clkout_idx = dss_pll_get_clkout_idx_for_src(src);
  2625. r = pll->cinfo.clkout[clkout_idx];
  2626. }
  2627. lcd = REG_GET(DISPC_DIVISORo(channel), 23, 16);
  2628. return r / lcd;
  2629. }
  2630. static unsigned long dispc_mgr_pclk_rate(enum omap_channel channel)
  2631. {
  2632. unsigned long r;
  2633. if (dss_mgr_is_lcd(channel)) {
  2634. int pcd;
  2635. u32 l;
  2636. l = dispc_read_reg(DISPC_DIVISORo(channel));
  2637. pcd = FLD_GET(l, 7, 0);
  2638. r = dispc_mgr_lclk_rate(channel);
  2639. return r / pcd;
  2640. } else {
  2641. return dispc.tv_pclk_rate;
  2642. }
  2643. }
  2644. void dispc_set_tv_pclk(unsigned long pclk)
  2645. {
  2646. dispc.tv_pclk_rate = pclk;
  2647. }
  2648. static unsigned long dispc_core_clk_rate(void)
  2649. {
  2650. return dispc.core_clk_rate;
  2651. }
  2652. static unsigned long dispc_plane_pclk_rate(enum omap_plane_id plane)
  2653. {
  2654. enum omap_channel channel;
  2655. if (plane == OMAP_DSS_WB)
  2656. return 0;
  2657. channel = dispc_ovl_get_channel_out(plane);
  2658. return dispc_mgr_pclk_rate(channel);
  2659. }
  2660. static unsigned long dispc_plane_lclk_rate(enum omap_plane_id plane)
  2661. {
  2662. enum omap_channel channel;
  2663. if (plane == OMAP_DSS_WB)
  2664. return 0;
  2665. channel = dispc_ovl_get_channel_out(plane);
  2666. return dispc_mgr_lclk_rate(channel);
  2667. }
  2668. static void dispc_dump_clocks_channel(struct seq_file *s, enum omap_channel channel)
  2669. {
  2670. int lcd, pcd;
  2671. enum dss_clk_source lcd_clk_src;
  2672. seq_printf(s, "- %s -\n", mgr_desc[channel].name);
  2673. lcd_clk_src = dss_get_lcd_clk_source(channel);
  2674. seq_printf(s, "%s clk source = %s\n", mgr_desc[channel].name,
  2675. dss_get_clk_source_name(lcd_clk_src));
  2676. dispc_mgr_get_lcd_divisor(channel, &lcd, &pcd);
  2677. seq_printf(s, "lck\t\t%-16lulck div\t%u\n",
  2678. dispc_mgr_lclk_rate(channel), lcd);
  2679. seq_printf(s, "pck\t\t%-16lupck div\t%u\n",
  2680. dispc_mgr_pclk_rate(channel), pcd);
  2681. }
  2682. void dispc_dump_clocks(struct seq_file *s)
  2683. {
  2684. int lcd;
  2685. u32 l;
  2686. enum dss_clk_source dispc_clk_src = dss_get_dispc_clk_source();
  2687. if (dispc_runtime_get())
  2688. return;
  2689. seq_printf(s, "- DISPC -\n");
  2690. seq_printf(s, "dispc fclk source = %s\n",
  2691. dss_get_clk_source_name(dispc_clk_src));
  2692. seq_printf(s, "fck\t\t%-16lu\n", dispc_fclk_rate());
  2693. if (dispc_has_feature(FEAT_CORE_CLK_DIV)) {
  2694. seq_printf(s, "- DISPC-CORE-CLK -\n");
  2695. l = dispc_read_reg(DISPC_DIVISOR);
  2696. lcd = FLD_GET(l, 23, 16);
  2697. seq_printf(s, "lck\t\t%-16lulck div\t%u\n",
  2698. (dispc_fclk_rate()/lcd), lcd);
  2699. }
  2700. dispc_dump_clocks_channel(s, OMAP_DSS_CHANNEL_LCD);
  2701. if (dispc_has_feature(FEAT_MGR_LCD2))
  2702. dispc_dump_clocks_channel(s, OMAP_DSS_CHANNEL_LCD2);
  2703. if (dispc_has_feature(FEAT_MGR_LCD3))
  2704. dispc_dump_clocks_channel(s, OMAP_DSS_CHANNEL_LCD3);
  2705. dispc_runtime_put();
  2706. }
  2707. static void dispc_dump_regs(struct seq_file *s)
  2708. {
  2709. int i, j;
  2710. const char *mgr_names[] = {
  2711. [OMAP_DSS_CHANNEL_LCD] = "LCD",
  2712. [OMAP_DSS_CHANNEL_DIGIT] = "TV",
  2713. [OMAP_DSS_CHANNEL_LCD2] = "LCD2",
  2714. [OMAP_DSS_CHANNEL_LCD3] = "LCD3",
  2715. };
  2716. const char *ovl_names[] = {
  2717. [OMAP_DSS_GFX] = "GFX",
  2718. [OMAP_DSS_VIDEO1] = "VID1",
  2719. [OMAP_DSS_VIDEO2] = "VID2",
  2720. [OMAP_DSS_VIDEO3] = "VID3",
  2721. [OMAP_DSS_WB] = "WB",
  2722. };
  2723. const char **p_names;
  2724. #define DUMPREG(r) seq_printf(s, "%-50s %08x\n", #r, dispc_read_reg(r))
  2725. if (dispc_runtime_get())
  2726. return;
  2727. /* DISPC common registers */
  2728. DUMPREG(DISPC_REVISION);
  2729. DUMPREG(DISPC_SYSCONFIG);
  2730. DUMPREG(DISPC_SYSSTATUS);
  2731. DUMPREG(DISPC_IRQSTATUS);
  2732. DUMPREG(DISPC_IRQENABLE);
  2733. DUMPREG(DISPC_CONTROL);
  2734. DUMPREG(DISPC_CONFIG);
  2735. DUMPREG(DISPC_CAPABLE);
  2736. DUMPREG(DISPC_LINE_STATUS);
  2737. DUMPREG(DISPC_LINE_NUMBER);
  2738. if (dispc_has_feature(FEAT_ALPHA_FIXED_ZORDER) ||
  2739. dispc_has_feature(FEAT_ALPHA_FREE_ZORDER))
  2740. DUMPREG(DISPC_GLOBAL_ALPHA);
  2741. if (dispc_has_feature(FEAT_MGR_LCD2)) {
  2742. DUMPREG(DISPC_CONTROL2);
  2743. DUMPREG(DISPC_CONFIG2);
  2744. }
  2745. if (dispc_has_feature(FEAT_MGR_LCD3)) {
  2746. DUMPREG(DISPC_CONTROL3);
  2747. DUMPREG(DISPC_CONFIG3);
  2748. }
  2749. if (dispc_has_feature(FEAT_MFLAG))
  2750. DUMPREG(DISPC_GLOBAL_MFLAG_ATTRIBUTE);
  2751. #undef DUMPREG
  2752. #define DISPC_REG(i, name) name(i)
  2753. #define DUMPREG(i, r) seq_printf(s, "%s(%s)%*s %08x\n", #r, p_names[i], \
  2754. (int)(48 - strlen(#r) - strlen(p_names[i])), " ", \
  2755. dispc_read_reg(DISPC_REG(i, r)))
  2756. p_names = mgr_names;
  2757. /* DISPC channel specific registers */
  2758. for (i = 0; i < dispc_get_num_mgrs(); i++) {
  2759. DUMPREG(i, DISPC_DEFAULT_COLOR);
  2760. DUMPREG(i, DISPC_TRANS_COLOR);
  2761. DUMPREG(i, DISPC_SIZE_MGR);
  2762. if (i == OMAP_DSS_CHANNEL_DIGIT)
  2763. continue;
  2764. DUMPREG(i, DISPC_TIMING_H);
  2765. DUMPREG(i, DISPC_TIMING_V);
  2766. DUMPREG(i, DISPC_POL_FREQ);
  2767. DUMPREG(i, DISPC_DIVISORo);
  2768. DUMPREG(i, DISPC_DATA_CYCLE1);
  2769. DUMPREG(i, DISPC_DATA_CYCLE2);
  2770. DUMPREG(i, DISPC_DATA_CYCLE3);
  2771. if (dispc_has_feature(FEAT_CPR)) {
  2772. DUMPREG(i, DISPC_CPR_COEF_R);
  2773. DUMPREG(i, DISPC_CPR_COEF_G);
  2774. DUMPREG(i, DISPC_CPR_COEF_B);
  2775. }
  2776. }
  2777. p_names = ovl_names;
  2778. for (i = 0; i < dispc_get_num_ovls(); i++) {
  2779. DUMPREG(i, DISPC_OVL_BA0);
  2780. DUMPREG(i, DISPC_OVL_BA1);
  2781. DUMPREG(i, DISPC_OVL_POSITION);
  2782. DUMPREG(i, DISPC_OVL_SIZE);
  2783. DUMPREG(i, DISPC_OVL_ATTRIBUTES);
  2784. DUMPREG(i, DISPC_OVL_FIFO_THRESHOLD);
  2785. DUMPREG(i, DISPC_OVL_FIFO_SIZE_STATUS);
  2786. DUMPREG(i, DISPC_OVL_ROW_INC);
  2787. DUMPREG(i, DISPC_OVL_PIXEL_INC);
  2788. if (dispc_has_feature(FEAT_PRELOAD))
  2789. DUMPREG(i, DISPC_OVL_PRELOAD);
  2790. if (dispc_has_feature(FEAT_MFLAG))
  2791. DUMPREG(i, DISPC_OVL_MFLAG_THRESHOLD);
  2792. if (i == OMAP_DSS_GFX) {
  2793. DUMPREG(i, DISPC_OVL_WINDOW_SKIP);
  2794. DUMPREG(i, DISPC_OVL_TABLE_BA);
  2795. continue;
  2796. }
  2797. DUMPREG(i, DISPC_OVL_FIR);
  2798. DUMPREG(i, DISPC_OVL_PICTURE_SIZE);
  2799. DUMPREG(i, DISPC_OVL_ACCU0);
  2800. DUMPREG(i, DISPC_OVL_ACCU1);
  2801. if (dispc_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
  2802. DUMPREG(i, DISPC_OVL_BA0_UV);
  2803. DUMPREG(i, DISPC_OVL_BA1_UV);
  2804. DUMPREG(i, DISPC_OVL_FIR2);
  2805. DUMPREG(i, DISPC_OVL_ACCU2_0);
  2806. DUMPREG(i, DISPC_OVL_ACCU2_1);
  2807. }
  2808. if (dispc_has_feature(FEAT_ATTR2))
  2809. DUMPREG(i, DISPC_OVL_ATTRIBUTES2);
  2810. }
  2811. if (dispc.feat->has_writeback) {
  2812. i = OMAP_DSS_WB;
  2813. DUMPREG(i, DISPC_OVL_BA0);
  2814. DUMPREG(i, DISPC_OVL_BA1);
  2815. DUMPREG(i, DISPC_OVL_SIZE);
  2816. DUMPREG(i, DISPC_OVL_ATTRIBUTES);
  2817. DUMPREG(i, DISPC_OVL_FIFO_THRESHOLD);
  2818. DUMPREG(i, DISPC_OVL_FIFO_SIZE_STATUS);
  2819. DUMPREG(i, DISPC_OVL_ROW_INC);
  2820. DUMPREG(i, DISPC_OVL_PIXEL_INC);
  2821. if (dispc_has_feature(FEAT_MFLAG))
  2822. DUMPREG(i, DISPC_OVL_MFLAG_THRESHOLD);
  2823. DUMPREG(i, DISPC_OVL_FIR);
  2824. DUMPREG(i, DISPC_OVL_PICTURE_SIZE);
  2825. DUMPREG(i, DISPC_OVL_ACCU0);
  2826. DUMPREG(i, DISPC_OVL_ACCU1);
  2827. if (dispc_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
  2828. DUMPREG(i, DISPC_OVL_BA0_UV);
  2829. DUMPREG(i, DISPC_OVL_BA1_UV);
  2830. DUMPREG(i, DISPC_OVL_FIR2);
  2831. DUMPREG(i, DISPC_OVL_ACCU2_0);
  2832. DUMPREG(i, DISPC_OVL_ACCU2_1);
  2833. }
  2834. if (dispc_has_feature(FEAT_ATTR2))
  2835. DUMPREG(i, DISPC_OVL_ATTRIBUTES2);
  2836. }
  2837. #undef DISPC_REG
  2838. #undef DUMPREG
  2839. #define DISPC_REG(plane, name, i) name(plane, i)
  2840. #define DUMPREG(plane, name, i) \
  2841. seq_printf(s, "%s_%d(%s)%*s %08x\n", #name, i, p_names[plane], \
  2842. (int)(46 - strlen(#name) - strlen(p_names[plane])), " ", \
  2843. dispc_read_reg(DISPC_REG(plane, name, i)))
  2844. /* Video pipeline coefficient registers */
  2845. /* start from OMAP_DSS_VIDEO1 */
  2846. for (i = 1; i < dispc_get_num_ovls(); i++) {
  2847. for (j = 0; j < 8; j++)
  2848. DUMPREG(i, DISPC_OVL_FIR_COEF_H, j);
  2849. for (j = 0; j < 8; j++)
  2850. DUMPREG(i, DISPC_OVL_FIR_COEF_HV, j);
  2851. for (j = 0; j < 5; j++)
  2852. DUMPREG(i, DISPC_OVL_CONV_COEF, j);
  2853. if (dispc_has_feature(FEAT_FIR_COEF_V)) {
  2854. for (j = 0; j < 8; j++)
  2855. DUMPREG(i, DISPC_OVL_FIR_COEF_V, j);
  2856. }
  2857. if (dispc_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
  2858. for (j = 0; j < 8; j++)
  2859. DUMPREG(i, DISPC_OVL_FIR_COEF_H2, j);
  2860. for (j = 0; j < 8; j++)
  2861. DUMPREG(i, DISPC_OVL_FIR_COEF_HV2, j);
  2862. for (j = 0; j < 8; j++)
  2863. DUMPREG(i, DISPC_OVL_FIR_COEF_V2, j);
  2864. }
  2865. }
  2866. dispc_runtime_put();
  2867. #undef DISPC_REG
  2868. #undef DUMPREG
  2869. }
  2870. /* calculate clock rates using dividers in cinfo */
  2871. int dispc_calc_clock_rates(unsigned long dispc_fclk_rate,
  2872. struct dispc_clock_info *cinfo)
  2873. {
  2874. if (cinfo->lck_div > 255 || cinfo->lck_div == 0)
  2875. return -EINVAL;
  2876. if (cinfo->pck_div < 1 || cinfo->pck_div > 255)
  2877. return -EINVAL;
  2878. cinfo->lck = dispc_fclk_rate / cinfo->lck_div;
  2879. cinfo->pck = cinfo->lck / cinfo->pck_div;
  2880. return 0;
  2881. }
  2882. bool dispc_div_calc(unsigned long dispc_freq,
  2883. unsigned long pck_min, unsigned long pck_max,
  2884. dispc_div_calc_func func, void *data)
  2885. {
  2886. int lckd, lckd_start, lckd_stop;
  2887. int pckd, pckd_start, pckd_stop;
  2888. unsigned long pck, lck;
  2889. unsigned long lck_max;
  2890. unsigned long pckd_hw_min, pckd_hw_max;
  2891. unsigned min_fck_per_pck;
  2892. unsigned long fck;
  2893. #ifdef CONFIG_OMAP2_DSS_MIN_FCK_PER_PCK
  2894. min_fck_per_pck = CONFIG_OMAP2_DSS_MIN_FCK_PER_PCK;
  2895. #else
  2896. min_fck_per_pck = 0;
  2897. #endif
  2898. pckd_hw_min = dispc.feat->min_pcd;
  2899. pckd_hw_max = 255;
  2900. lck_max = dss_get_max_fck_rate();
  2901. pck_min = pck_min ? pck_min : 1;
  2902. pck_max = pck_max ? pck_max : ULONG_MAX;
  2903. lckd_start = max(DIV_ROUND_UP(dispc_freq, lck_max), 1ul);
  2904. lckd_stop = min(dispc_freq / pck_min, 255ul);
  2905. for (lckd = lckd_start; lckd <= lckd_stop; ++lckd) {
  2906. lck = dispc_freq / lckd;
  2907. pckd_start = max(DIV_ROUND_UP(lck, pck_max), pckd_hw_min);
  2908. pckd_stop = min(lck / pck_min, pckd_hw_max);
  2909. for (pckd = pckd_start; pckd <= pckd_stop; ++pckd) {
  2910. pck = lck / pckd;
  2911. /*
  2912. * For OMAP2/3 the DISPC fclk is the same as LCD's logic
  2913. * clock, which means we're configuring DISPC fclk here
  2914. * also. Thus we need to use the calculated lck. For
  2915. * OMAP4+ the DISPC fclk is a separate clock.
  2916. */
  2917. if (dispc_has_feature(FEAT_CORE_CLK_DIV))
  2918. fck = dispc_core_clk_rate();
  2919. else
  2920. fck = lck;
  2921. if (fck < pck * min_fck_per_pck)
  2922. continue;
  2923. if (func(lckd, pckd, lck, pck, data))
  2924. return true;
  2925. }
  2926. }
  2927. return false;
  2928. }
  2929. void dispc_mgr_set_clock_div(enum omap_channel channel,
  2930. const struct dispc_clock_info *cinfo)
  2931. {
  2932. DSSDBG("lck = %lu (%u)\n", cinfo->lck, cinfo->lck_div);
  2933. DSSDBG("pck = %lu (%u)\n", cinfo->pck, cinfo->pck_div);
  2934. dispc_mgr_set_lcd_divisor(channel, cinfo->lck_div, cinfo->pck_div);
  2935. }
  2936. int dispc_mgr_get_clock_div(enum omap_channel channel,
  2937. struct dispc_clock_info *cinfo)
  2938. {
  2939. unsigned long fck;
  2940. fck = dispc_fclk_rate();
  2941. cinfo->lck_div = REG_GET(DISPC_DIVISORo(channel), 23, 16);
  2942. cinfo->pck_div = REG_GET(DISPC_DIVISORo(channel), 7, 0);
  2943. cinfo->lck = fck / cinfo->lck_div;
  2944. cinfo->pck = cinfo->lck / cinfo->pck_div;
  2945. return 0;
  2946. }
  2947. static u32 dispc_read_irqstatus(void)
  2948. {
  2949. return dispc_read_reg(DISPC_IRQSTATUS);
  2950. }
  2951. static void dispc_clear_irqstatus(u32 mask)
  2952. {
  2953. dispc_write_reg(DISPC_IRQSTATUS, mask);
  2954. }
  2955. static void dispc_write_irqenable(u32 mask)
  2956. {
  2957. u32 old_mask = dispc_read_reg(DISPC_IRQENABLE);
  2958. /* clear the irqstatus for newly enabled irqs */
  2959. dispc_clear_irqstatus((mask ^ old_mask) & mask);
  2960. dispc_write_reg(DISPC_IRQENABLE, mask);
  2961. /* flush posted write */
  2962. dispc_read_reg(DISPC_IRQENABLE);
  2963. }
  2964. void dispc_enable_sidle(void)
  2965. {
  2966. REG_FLD_MOD(DISPC_SYSCONFIG, 2, 4, 3); /* SIDLEMODE: smart idle */
  2967. }
  2968. void dispc_disable_sidle(void)
  2969. {
  2970. REG_FLD_MOD(DISPC_SYSCONFIG, 1, 4, 3); /* SIDLEMODE: no idle */
  2971. }
  2972. static u32 dispc_mgr_gamma_size(enum omap_channel channel)
  2973. {
  2974. const struct dispc_gamma_desc *gdesc = &mgr_desc[channel].gamma;
  2975. if (!dispc.feat->has_gamma_table)
  2976. return 0;
  2977. return gdesc->len;
  2978. }
  2979. static void dispc_mgr_write_gamma_table(enum omap_channel channel)
  2980. {
  2981. const struct dispc_gamma_desc *gdesc = &mgr_desc[channel].gamma;
  2982. u32 *table = dispc.gamma_table[channel];
  2983. unsigned int i;
  2984. DSSDBG("%s: channel %d\n", __func__, channel);
  2985. for (i = 0; i < gdesc->len; ++i) {
  2986. u32 v = table[i];
  2987. if (gdesc->has_index)
  2988. v |= i << 24;
  2989. else if (i == 0)
  2990. v |= 1 << 31;
  2991. dispc_write_reg(gdesc->reg, v);
  2992. }
  2993. }
  2994. static void dispc_restore_gamma_tables(void)
  2995. {
  2996. DSSDBG("%s()\n", __func__);
  2997. if (!dispc.feat->has_gamma_table)
  2998. return;
  2999. dispc_mgr_write_gamma_table(OMAP_DSS_CHANNEL_LCD);
  3000. dispc_mgr_write_gamma_table(OMAP_DSS_CHANNEL_DIGIT);
  3001. if (dispc_has_feature(FEAT_MGR_LCD2))
  3002. dispc_mgr_write_gamma_table(OMAP_DSS_CHANNEL_LCD2);
  3003. if (dispc_has_feature(FEAT_MGR_LCD3))
  3004. dispc_mgr_write_gamma_table(OMAP_DSS_CHANNEL_LCD3);
  3005. }
  3006. static const struct drm_color_lut dispc_mgr_gamma_default_lut[] = {
  3007. { .red = 0, .green = 0, .blue = 0, },
  3008. { .red = U16_MAX, .green = U16_MAX, .blue = U16_MAX, },
  3009. };
  3010. static void dispc_mgr_set_gamma(enum omap_channel channel,
  3011. const struct drm_color_lut *lut,
  3012. unsigned int length)
  3013. {
  3014. const struct dispc_gamma_desc *gdesc = &mgr_desc[channel].gamma;
  3015. u32 *table = dispc.gamma_table[channel];
  3016. uint i;
  3017. DSSDBG("%s: channel %d, lut len %u, hw len %u\n", __func__,
  3018. channel, length, gdesc->len);
  3019. if (!dispc.feat->has_gamma_table)
  3020. return;
  3021. if (lut == NULL || length < 2) {
  3022. lut = dispc_mgr_gamma_default_lut;
  3023. length = ARRAY_SIZE(dispc_mgr_gamma_default_lut);
  3024. }
  3025. for (i = 0; i < length - 1; ++i) {
  3026. uint first = i * (gdesc->len - 1) / (length - 1);
  3027. uint last = (i + 1) * (gdesc->len - 1) / (length - 1);
  3028. uint w = last - first;
  3029. u16 r, g, b;
  3030. uint j;
  3031. if (w == 0)
  3032. continue;
  3033. for (j = 0; j <= w; j++) {
  3034. r = (lut[i].red * (w - j) + lut[i+1].red * j) / w;
  3035. g = (lut[i].green * (w - j) + lut[i+1].green * j) / w;
  3036. b = (lut[i].blue * (w - j) + lut[i+1].blue * j) / w;
  3037. r >>= 16 - gdesc->bits;
  3038. g >>= 16 - gdesc->bits;
  3039. b >>= 16 - gdesc->bits;
  3040. table[first + j] = (r << (gdesc->bits * 2)) |
  3041. (g << gdesc->bits) | b;
  3042. }
  3043. }
  3044. if (dispc.is_enabled)
  3045. dispc_mgr_write_gamma_table(channel);
  3046. }
  3047. static int dispc_init_gamma_tables(void)
  3048. {
  3049. int channel;
  3050. if (!dispc.feat->has_gamma_table)
  3051. return 0;
  3052. for (channel = 0; channel < ARRAY_SIZE(dispc.gamma_table); channel++) {
  3053. const struct dispc_gamma_desc *gdesc = &mgr_desc[channel].gamma;
  3054. u32 *gt;
  3055. if (channel == OMAP_DSS_CHANNEL_LCD2 &&
  3056. !dispc_has_feature(FEAT_MGR_LCD2))
  3057. continue;
  3058. if (channel == OMAP_DSS_CHANNEL_LCD3 &&
  3059. !dispc_has_feature(FEAT_MGR_LCD3))
  3060. continue;
  3061. gt = devm_kmalloc_array(&dispc.pdev->dev, gdesc->len,
  3062. sizeof(u32), GFP_KERNEL);
  3063. if (!gt)
  3064. return -ENOMEM;
  3065. dispc.gamma_table[channel] = gt;
  3066. dispc_mgr_set_gamma(channel, NULL, 0);
  3067. }
  3068. return 0;
  3069. }
  3070. static void _omap_dispc_initial_config(void)
  3071. {
  3072. u32 l;
  3073. /* Exclusively enable DISPC_CORE_CLK and set divider to 1 */
  3074. if (dispc_has_feature(FEAT_CORE_CLK_DIV)) {
  3075. l = dispc_read_reg(DISPC_DIVISOR);
  3076. /* Use DISPC_DIVISOR.LCD, instead of DISPC_DIVISOR1.LCD */
  3077. l = FLD_MOD(l, 1, 0, 0);
  3078. l = FLD_MOD(l, 1, 23, 16);
  3079. dispc_write_reg(DISPC_DIVISOR, l);
  3080. dispc.core_clk_rate = dispc_fclk_rate();
  3081. }
  3082. /* Use gamma table mode, instead of palette mode */
  3083. if (dispc.feat->has_gamma_table)
  3084. REG_FLD_MOD(DISPC_CONFIG, 1, 3, 3);
  3085. /* For older DSS versions (FEAT_FUNCGATED) this enables
  3086. * func-clock auto-gating. For newer versions
  3087. * (dispc.feat->has_gamma_table) this enables tv-out gamma tables.
  3088. */
  3089. if (dispc_has_feature(FEAT_FUNCGATED) || dispc.feat->has_gamma_table)
  3090. REG_FLD_MOD(DISPC_CONFIG, 1, 9, 9);
  3091. dispc_setup_color_conv_coef();
  3092. dispc_set_loadmode(OMAP_DSS_LOAD_FRAME_ONLY);
  3093. dispc_init_fifos();
  3094. dispc_configure_burst_sizes();
  3095. dispc_ovl_enable_zorder_planes();
  3096. if (dispc.feat->mstandby_workaround)
  3097. REG_FLD_MOD(DISPC_MSTANDBY_CTRL, 1, 0, 0);
  3098. if (dispc_has_feature(FEAT_MFLAG))
  3099. dispc_init_mflag();
  3100. }
  3101. static const enum dispc_feature_id omap2_dispc_features_list[] = {
  3102. FEAT_LCDENABLEPOL,
  3103. FEAT_LCDENABLESIGNAL,
  3104. FEAT_PCKFREEENABLE,
  3105. FEAT_FUNCGATED,
  3106. FEAT_ROWREPEATENABLE,
  3107. FEAT_RESIZECONF,
  3108. };
  3109. static const enum dispc_feature_id omap3_dispc_features_list[] = {
  3110. FEAT_LCDENABLEPOL,
  3111. FEAT_LCDENABLESIGNAL,
  3112. FEAT_PCKFREEENABLE,
  3113. FEAT_FUNCGATED,
  3114. FEAT_LINEBUFFERSPLIT,
  3115. FEAT_ROWREPEATENABLE,
  3116. FEAT_RESIZECONF,
  3117. FEAT_CPR,
  3118. FEAT_PRELOAD,
  3119. FEAT_FIR_COEF_V,
  3120. FEAT_ALPHA_FIXED_ZORDER,
  3121. FEAT_FIFO_MERGE,
  3122. FEAT_OMAP3_DSI_FIFO_BUG,
  3123. };
  3124. static const enum dispc_feature_id am43xx_dispc_features_list[] = {
  3125. FEAT_LCDENABLEPOL,
  3126. FEAT_LCDENABLESIGNAL,
  3127. FEAT_PCKFREEENABLE,
  3128. FEAT_FUNCGATED,
  3129. FEAT_LINEBUFFERSPLIT,
  3130. FEAT_ROWREPEATENABLE,
  3131. FEAT_RESIZECONF,
  3132. FEAT_CPR,
  3133. FEAT_PRELOAD,
  3134. FEAT_FIR_COEF_V,
  3135. FEAT_ALPHA_FIXED_ZORDER,
  3136. FEAT_FIFO_MERGE,
  3137. };
  3138. static const enum dispc_feature_id omap4_dispc_features_list[] = {
  3139. FEAT_MGR_LCD2,
  3140. FEAT_CORE_CLK_DIV,
  3141. FEAT_HANDLE_UV_SEPARATE,
  3142. FEAT_ATTR2,
  3143. FEAT_CPR,
  3144. FEAT_PRELOAD,
  3145. FEAT_FIR_COEF_V,
  3146. FEAT_ALPHA_FREE_ZORDER,
  3147. FEAT_FIFO_MERGE,
  3148. FEAT_BURST_2D,
  3149. };
  3150. static const enum dispc_feature_id omap5_dispc_features_list[] = {
  3151. FEAT_MGR_LCD2,
  3152. FEAT_MGR_LCD3,
  3153. FEAT_CORE_CLK_DIV,
  3154. FEAT_HANDLE_UV_SEPARATE,
  3155. FEAT_ATTR2,
  3156. FEAT_CPR,
  3157. FEAT_PRELOAD,
  3158. FEAT_FIR_COEF_V,
  3159. FEAT_ALPHA_FREE_ZORDER,
  3160. FEAT_FIFO_MERGE,
  3161. FEAT_BURST_2D,
  3162. FEAT_MFLAG,
  3163. };
  3164. static const struct dss_reg_field omap2_dispc_reg_fields[] = {
  3165. [FEAT_REG_FIRHINC] = { 11, 0 },
  3166. [FEAT_REG_FIRVINC] = { 27, 16 },
  3167. [FEAT_REG_FIFOLOWTHRESHOLD] = { 8, 0 },
  3168. [FEAT_REG_FIFOHIGHTHRESHOLD] = { 24, 16 },
  3169. [FEAT_REG_FIFOSIZE] = { 8, 0 },
  3170. [FEAT_REG_HORIZONTALACCU] = { 9, 0 },
  3171. [FEAT_REG_VERTICALACCU] = { 25, 16 },
  3172. };
  3173. static const struct dss_reg_field omap3_dispc_reg_fields[] = {
  3174. [FEAT_REG_FIRHINC] = { 12, 0 },
  3175. [FEAT_REG_FIRVINC] = { 28, 16 },
  3176. [FEAT_REG_FIFOLOWTHRESHOLD] = { 11, 0 },
  3177. [FEAT_REG_FIFOHIGHTHRESHOLD] = { 27, 16 },
  3178. [FEAT_REG_FIFOSIZE] = { 10, 0 },
  3179. [FEAT_REG_HORIZONTALACCU] = { 9, 0 },
  3180. [FEAT_REG_VERTICALACCU] = { 25, 16 },
  3181. };
  3182. static const struct dss_reg_field omap4_dispc_reg_fields[] = {
  3183. [FEAT_REG_FIRHINC] = { 12, 0 },
  3184. [FEAT_REG_FIRVINC] = { 28, 16 },
  3185. [FEAT_REG_FIFOLOWTHRESHOLD] = { 15, 0 },
  3186. [FEAT_REG_FIFOHIGHTHRESHOLD] = { 31, 16 },
  3187. [FEAT_REG_FIFOSIZE] = { 15, 0 },
  3188. [FEAT_REG_HORIZONTALACCU] = { 10, 0 },
  3189. [FEAT_REG_VERTICALACCU] = { 26, 16 },
  3190. };
  3191. static const enum omap_overlay_caps omap2_dispc_overlay_caps[] = {
  3192. /* OMAP_DSS_GFX */
  3193. OMAP_DSS_OVL_CAP_POS | OMAP_DSS_OVL_CAP_REPLICATION,
  3194. /* OMAP_DSS_VIDEO1 */
  3195. OMAP_DSS_OVL_CAP_SCALE | OMAP_DSS_OVL_CAP_POS |
  3196. OMAP_DSS_OVL_CAP_REPLICATION,
  3197. /* OMAP_DSS_VIDEO2 */
  3198. OMAP_DSS_OVL_CAP_SCALE | OMAP_DSS_OVL_CAP_POS |
  3199. OMAP_DSS_OVL_CAP_REPLICATION,
  3200. };
  3201. static const enum omap_overlay_caps omap3430_dispc_overlay_caps[] = {
  3202. /* OMAP_DSS_GFX */
  3203. OMAP_DSS_OVL_CAP_GLOBAL_ALPHA | OMAP_DSS_OVL_CAP_POS |
  3204. OMAP_DSS_OVL_CAP_REPLICATION,
  3205. /* OMAP_DSS_VIDEO1 */
  3206. OMAP_DSS_OVL_CAP_SCALE | OMAP_DSS_OVL_CAP_POS |
  3207. OMAP_DSS_OVL_CAP_REPLICATION,
  3208. /* OMAP_DSS_VIDEO2 */
  3209. OMAP_DSS_OVL_CAP_SCALE | OMAP_DSS_OVL_CAP_GLOBAL_ALPHA |
  3210. OMAP_DSS_OVL_CAP_POS | OMAP_DSS_OVL_CAP_REPLICATION,
  3211. };
  3212. static const enum omap_overlay_caps omap3630_dispc_overlay_caps[] = {
  3213. /* OMAP_DSS_GFX */
  3214. OMAP_DSS_OVL_CAP_GLOBAL_ALPHA | OMAP_DSS_OVL_CAP_PRE_MULT_ALPHA |
  3215. OMAP_DSS_OVL_CAP_POS | OMAP_DSS_OVL_CAP_REPLICATION,
  3216. /* OMAP_DSS_VIDEO1 */
  3217. OMAP_DSS_OVL_CAP_SCALE | OMAP_DSS_OVL_CAP_POS |
  3218. OMAP_DSS_OVL_CAP_REPLICATION,
  3219. /* OMAP_DSS_VIDEO2 */
  3220. OMAP_DSS_OVL_CAP_SCALE | OMAP_DSS_OVL_CAP_GLOBAL_ALPHA |
  3221. OMAP_DSS_OVL_CAP_PRE_MULT_ALPHA | OMAP_DSS_OVL_CAP_POS |
  3222. OMAP_DSS_OVL_CAP_REPLICATION,
  3223. };
  3224. static const enum omap_overlay_caps omap4_dispc_overlay_caps[] = {
  3225. /* OMAP_DSS_GFX */
  3226. OMAP_DSS_OVL_CAP_GLOBAL_ALPHA | OMAP_DSS_OVL_CAP_PRE_MULT_ALPHA |
  3227. OMAP_DSS_OVL_CAP_ZORDER | OMAP_DSS_OVL_CAP_POS |
  3228. OMAP_DSS_OVL_CAP_REPLICATION,
  3229. /* OMAP_DSS_VIDEO1 */
  3230. OMAP_DSS_OVL_CAP_SCALE | OMAP_DSS_OVL_CAP_GLOBAL_ALPHA |
  3231. OMAP_DSS_OVL_CAP_PRE_MULT_ALPHA | OMAP_DSS_OVL_CAP_ZORDER |
  3232. OMAP_DSS_OVL_CAP_POS | OMAP_DSS_OVL_CAP_REPLICATION,
  3233. /* OMAP_DSS_VIDEO2 */
  3234. OMAP_DSS_OVL_CAP_SCALE | OMAP_DSS_OVL_CAP_GLOBAL_ALPHA |
  3235. OMAP_DSS_OVL_CAP_PRE_MULT_ALPHA | OMAP_DSS_OVL_CAP_ZORDER |
  3236. OMAP_DSS_OVL_CAP_POS | OMAP_DSS_OVL_CAP_REPLICATION,
  3237. /* OMAP_DSS_VIDEO3 */
  3238. OMAP_DSS_OVL_CAP_SCALE | OMAP_DSS_OVL_CAP_GLOBAL_ALPHA |
  3239. OMAP_DSS_OVL_CAP_PRE_MULT_ALPHA | OMAP_DSS_OVL_CAP_ZORDER |
  3240. OMAP_DSS_OVL_CAP_POS | OMAP_DSS_OVL_CAP_REPLICATION,
  3241. };
  3242. #define COLOR_ARRAY(arr...) (const u32[]) { arr, 0 }
  3243. static const u32 *omap2_dispc_supported_color_modes[] = {
  3244. /* OMAP_DSS_GFX */
  3245. COLOR_ARRAY(
  3246. DRM_FORMAT_RGBX4444, DRM_FORMAT_RGB565,
  3247. DRM_FORMAT_XRGB8888, DRM_FORMAT_RGB888),
  3248. /* OMAP_DSS_VIDEO1 */
  3249. COLOR_ARRAY(
  3250. DRM_FORMAT_RGB565, DRM_FORMAT_XRGB8888,
  3251. DRM_FORMAT_RGB888, DRM_FORMAT_YUYV,
  3252. DRM_FORMAT_UYVY),
  3253. /* OMAP_DSS_VIDEO2 */
  3254. COLOR_ARRAY(
  3255. DRM_FORMAT_RGB565, DRM_FORMAT_XRGB8888,
  3256. DRM_FORMAT_RGB888, DRM_FORMAT_YUYV,
  3257. DRM_FORMAT_UYVY),
  3258. };
  3259. static const u32 *omap3_dispc_supported_color_modes[] = {
  3260. /* OMAP_DSS_GFX */
  3261. COLOR_ARRAY(
  3262. DRM_FORMAT_RGBX4444, DRM_FORMAT_ARGB4444,
  3263. DRM_FORMAT_RGB565, DRM_FORMAT_XRGB8888,
  3264. DRM_FORMAT_RGB888, DRM_FORMAT_ARGB8888,
  3265. DRM_FORMAT_RGBA8888, DRM_FORMAT_RGBX8888),
  3266. /* OMAP_DSS_VIDEO1 */
  3267. COLOR_ARRAY(
  3268. DRM_FORMAT_XRGB8888, DRM_FORMAT_RGB888,
  3269. DRM_FORMAT_RGBX4444, DRM_FORMAT_RGB565,
  3270. DRM_FORMAT_YUYV, DRM_FORMAT_UYVY),
  3271. /* OMAP_DSS_VIDEO2 */
  3272. COLOR_ARRAY(
  3273. DRM_FORMAT_RGBX4444, DRM_FORMAT_ARGB4444,
  3274. DRM_FORMAT_RGB565, DRM_FORMAT_XRGB8888,
  3275. DRM_FORMAT_RGB888, DRM_FORMAT_YUYV,
  3276. DRM_FORMAT_UYVY, DRM_FORMAT_ARGB8888,
  3277. DRM_FORMAT_RGBA8888, DRM_FORMAT_RGBX8888),
  3278. };
  3279. static const u32 *omap4_dispc_supported_color_modes[] = {
  3280. /* OMAP_DSS_GFX */
  3281. COLOR_ARRAY(
  3282. DRM_FORMAT_RGBX4444, DRM_FORMAT_ARGB4444,
  3283. DRM_FORMAT_RGB565, DRM_FORMAT_XRGB8888,
  3284. DRM_FORMAT_RGB888, DRM_FORMAT_ARGB8888,
  3285. DRM_FORMAT_RGBA8888, DRM_FORMAT_RGBX8888,
  3286. DRM_FORMAT_ARGB1555, DRM_FORMAT_XRGB4444,
  3287. DRM_FORMAT_RGBA4444, DRM_FORMAT_XRGB1555),
  3288. /* OMAP_DSS_VIDEO1 */
  3289. COLOR_ARRAY(
  3290. DRM_FORMAT_RGB565, DRM_FORMAT_RGBX4444,
  3291. DRM_FORMAT_YUYV, DRM_FORMAT_ARGB1555,
  3292. DRM_FORMAT_RGBA8888, DRM_FORMAT_NV12,
  3293. DRM_FORMAT_RGBA4444, DRM_FORMAT_XRGB8888,
  3294. DRM_FORMAT_RGB888, DRM_FORMAT_UYVY,
  3295. DRM_FORMAT_ARGB4444, DRM_FORMAT_XRGB1555,
  3296. DRM_FORMAT_ARGB8888, DRM_FORMAT_XRGB4444,
  3297. DRM_FORMAT_RGBX8888),
  3298. /* OMAP_DSS_VIDEO2 */
  3299. COLOR_ARRAY(
  3300. DRM_FORMAT_RGB565, DRM_FORMAT_RGBX4444,
  3301. DRM_FORMAT_YUYV, DRM_FORMAT_ARGB1555,
  3302. DRM_FORMAT_RGBA8888, DRM_FORMAT_NV12,
  3303. DRM_FORMAT_RGBA4444, DRM_FORMAT_XRGB8888,
  3304. DRM_FORMAT_RGB888, DRM_FORMAT_UYVY,
  3305. DRM_FORMAT_ARGB4444, DRM_FORMAT_XRGB1555,
  3306. DRM_FORMAT_ARGB8888, DRM_FORMAT_XRGB4444,
  3307. DRM_FORMAT_RGBX8888),
  3308. /* OMAP_DSS_VIDEO3 */
  3309. COLOR_ARRAY(
  3310. DRM_FORMAT_RGB565, DRM_FORMAT_RGBX4444,
  3311. DRM_FORMAT_YUYV, DRM_FORMAT_ARGB1555,
  3312. DRM_FORMAT_RGBA8888, DRM_FORMAT_NV12,
  3313. DRM_FORMAT_RGBA4444, DRM_FORMAT_XRGB8888,
  3314. DRM_FORMAT_RGB888, DRM_FORMAT_UYVY,
  3315. DRM_FORMAT_ARGB4444, DRM_FORMAT_XRGB1555,
  3316. DRM_FORMAT_ARGB8888, DRM_FORMAT_XRGB4444,
  3317. DRM_FORMAT_RGBX8888),
  3318. /* OMAP_DSS_WB */
  3319. COLOR_ARRAY(
  3320. DRM_FORMAT_RGB565, DRM_FORMAT_RGBX4444,
  3321. DRM_FORMAT_YUYV, DRM_FORMAT_ARGB1555,
  3322. DRM_FORMAT_RGBA8888, DRM_FORMAT_NV12,
  3323. DRM_FORMAT_RGBA4444, DRM_FORMAT_XRGB8888,
  3324. DRM_FORMAT_RGB888, DRM_FORMAT_UYVY,
  3325. DRM_FORMAT_ARGB4444, DRM_FORMAT_XRGB1555,
  3326. DRM_FORMAT_ARGB8888, DRM_FORMAT_XRGB4444,
  3327. DRM_FORMAT_RGBX8888),
  3328. };
  3329. static const struct dispc_features omap24xx_dispc_feats = {
  3330. .sw_start = 5,
  3331. .fp_start = 15,
  3332. .bp_start = 27,
  3333. .sw_max = 64,
  3334. .vp_max = 255,
  3335. .hp_max = 256,
  3336. .mgr_width_start = 10,
  3337. .mgr_height_start = 26,
  3338. .mgr_width_max = 2048,
  3339. .mgr_height_max = 2048,
  3340. .max_lcd_pclk = 66500000,
  3341. .max_downscale = 2,
  3342. /*
  3343. * Assume the line width buffer to be 768 pixels as OMAP2 DISPC scaler
  3344. * cannot scale an image width larger than 768.
  3345. */
  3346. .max_line_width = 768,
  3347. .min_pcd = 2,
  3348. .calc_scaling = dispc_ovl_calc_scaling_24xx,
  3349. .calc_core_clk = calc_core_clk_24xx,
  3350. .num_fifos = 3,
  3351. .features = omap2_dispc_features_list,
  3352. .num_features = ARRAY_SIZE(omap2_dispc_features_list),
  3353. .reg_fields = omap2_dispc_reg_fields,
  3354. .num_reg_fields = ARRAY_SIZE(omap2_dispc_reg_fields),
  3355. .overlay_caps = omap2_dispc_overlay_caps,
  3356. .supported_color_modes = omap2_dispc_supported_color_modes,
  3357. .num_mgrs = 2,
  3358. .num_ovls = 3,
  3359. .buffer_size_unit = 1,
  3360. .burst_size_unit = 8,
  3361. .no_framedone_tv = true,
  3362. .set_max_preload = false,
  3363. .last_pixel_inc_missing = true,
  3364. };
  3365. static const struct dispc_features omap34xx_rev1_0_dispc_feats = {
  3366. .sw_start = 5,
  3367. .fp_start = 15,
  3368. .bp_start = 27,
  3369. .sw_max = 64,
  3370. .vp_max = 255,
  3371. .hp_max = 256,
  3372. .mgr_width_start = 10,
  3373. .mgr_height_start = 26,
  3374. .mgr_width_max = 2048,
  3375. .mgr_height_max = 2048,
  3376. .max_lcd_pclk = 173000000,
  3377. .max_tv_pclk = 59000000,
  3378. .max_downscale = 4,
  3379. .max_line_width = 1024,
  3380. .min_pcd = 1,
  3381. .calc_scaling = dispc_ovl_calc_scaling_34xx,
  3382. .calc_core_clk = calc_core_clk_34xx,
  3383. .num_fifos = 3,
  3384. .features = omap3_dispc_features_list,
  3385. .num_features = ARRAY_SIZE(omap3_dispc_features_list),
  3386. .reg_fields = omap3_dispc_reg_fields,
  3387. .num_reg_fields = ARRAY_SIZE(omap3_dispc_reg_fields),
  3388. .overlay_caps = omap3430_dispc_overlay_caps,
  3389. .supported_color_modes = omap3_dispc_supported_color_modes,
  3390. .num_mgrs = 2,
  3391. .num_ovls = 3,
  3392. .buffer_size_unit = 1,
  3393. .burst_size_unit = 8,
  3394. .no_framedone_tv = true,
  3395. .set_max_preload = false,
  3396. .last_pixel_inc_missing = true,
  3397. };
  3398. static const struct dispc_features omap34xx_rev3_0_dispc_feats = {
  3399. .sw_start = 7,
  3400. .fp_start = 19,
  3401. .bp_start = 31,
  3402. .sw_max = 256,
  3403. .vp_max = 4095,
  3404. .hp_max = 4096,
  3405. .mgr_width_start = 10,
  3406. .mgr_height_start = 26,
  3407. .mgr_width_max = 2048,
  3408. .mgr_height_max = 2048,
  3409. .max_lcd_pclk = 173000000,
  3410. .max_tv_pclk = 59000000,
  3411. .max_downscale = 4,
  3412. .max_line_width = 1024,
  3413. .min_pcd = 1,
  3414. .calc_scaling = dispc_ovl_calc_scaling_34xx,
  3415. .calc_core_clk = calc_core_clk_34xx,
  3416. .num_fifos = 3,
  3417. .features = omap3_dispc_features_list,
  3418. .num_features = ARRAY_SIZE(omap3_dispc_features_list),
  3419. .reg_fields = omap3_dispc_reg_fields,
  3420. .num_reg_fields = ARRAY_SIZE(omap3_dispc_reg_fields),
  3421. .overlay_caps = omap3430_dispc_overlay_caps,
  3422. .supported_color_modes = omap3_dispc_supported_color_modes,
  3423. .num_mgrs = 2,
  3424. .num_ovls = 3,
  3425. .buffer_size_unit = 1,
  3426. .burst_size_unit = 8,
  3427. .no_framedone_tv = true,
  3428. .set_max_preload = false,
  3429. .last_pixel_inc_missing = true,
  3430. };
  3431. static const struct dispc_features omap36xx_dispc_feats = {
  3432. .sw_start = 7,
  3433. .fp_start = 19,
  3434. .bp_start = 31,
  3435. .sw_max = 256,
  3436. .vp_max = 4095,
  3437. .hp_max = 4096,
  3438. .mgr_width_start = 10,
  3439. .mgr_height_start = 26,
  3440. .mgr_width_max = 2048,
  3441. .mgr_height_max = 2048,
  3442. .max_lcd_pclk = 173000000,
  3443. .max_tv_pclk = 59000000,
  3444. .max_downscale = 4,
  3445. .max_line_width = 1024,
  3446. .min_pcd = 1,
  3447. .calc_scaling = dispc_ovl_calc_scaling_34xx,
  3448. .calc_core_clk = calc_core_clk_34xx,
  3449. .num_fifos = 3,
  3450. .features = omap3_dispc_features_list,
  3451. .num_features = ARRAY_SIZE(omap3_dispc_features_list),
  3452. .reg_fields = omap3_dispc_reg_fields,
  3453. .num_reg_fields = ARRAY_SIZE(omap3_dispc_reg_fields),
  3454. .overlay_caps = omap3630_dispc_overlay_caps,
  3455. .supported_color_modes = omap3_dispc_supported_color_modes,
  3456. .num_mgrs = 2,
  3457. .num_ovls = 3,
  3458. .buffer_size_unit = 1,
  3459. .burst_size_unit = 8,
  3460. .no_framedone_tv = true,
  3461. .set_max_preload = false,
  3462. .last_pixel_inc_missing = true,
  3463. };
  3464. static const struct dispc_features am43xx_dispc_feats = {
  3465. .sw_start = 7,
  3466. .fp_start = 19,
  3467. .bp_start = 31,
  3468. .sw_max = 256,
  3469. .vp_max = 4095,
  3470. .hp_max = 4096,
  3471. .mgr_width_start = 10,
  3472. .mgr_height_start = 26,
  3473. .mgr_width_max = 2048,
  3474. .mgr_height_max = 2048,
  3475. .max_lcd_pclk = 173000000,
  3476. .max_tv_pclk = 59000000,
  3477. .max_downscale = 4,
  3478. .max_line_width = 1024,
  3479. .min_pcd = 1,
  3480. .calc_scaling = dispc_ovl_calc_scaling_34xx,
  3481. .calc_core_clk = calc_core_clk_34xx,
  3482. .num_fifos = 3,
  3483. .features = am43xx_dispc_features_list,
  3484. .num_features = ARRAY_SIZE(am43xx_dispc_features_list),
  3485. .reg_fields = omap3_dispc_reg_fields,
  3486. .num_reg_fields = ARRAY_SIZE(omap3_dispc_reg_fields),
  3487. .overlay_caps = omap3430_dispc_overlay_caps,
  3488. .supported_color_modes = omap3_dispc_supported_color_modes,
  3489. .num_mgrs = 1,
  3490. .num_ovls = 3,
  3491. .buffer_size_unit = 1,
  3492. .burst_size_unit = 8,
  3493. .no_framedone_tv = true,
  3494. .set_max_preload = false,
  3495. .last_pixel_inc_missing = true,
  3496. };
  3497. static const struct dispc_features omap44xx_dispc_feats = {
  3498. .sw_start = 7,
  3499. .fp_start = 19,
  3500. .bp_start = 31,
  3501. .sw_max = 256,
  3502. .vp_max = 4095,
  3503. .hp_max = 4096,
  3504. .mgr_width_start = 10,
  3505. .mgr_height_start = 26,
  3506. .mgr_width_max = 2048,
  3507. .mgr_height_max = 2048,
  3508. .max_lcd_pclk = 170000000,
  3509. .max_tv_pclk = 185625000,
  3510. .max_downscale = 4,
  3511. .max_line_width = 2048,
  3512. .min_pcd = 1,
  3513. .calc_scaling = dispc_ovl_calc_scaling_44xx,
  3514. .calc_core_clk = calc_core_clk_44xx,
  3515. .num_fifos = 5,
  3516. .features = omap4_dispc_features_list,
  3517. .num_features = ARRAY_SIZE(omap4_dispc_features_list),
  3518. .reg_fields = omap4_dispc_reg_fields,
  3519. .num_reg_fields = ARRAY_SIZE(omap4_dispc_reg_fields),
  3520. .overlay_caps = omap4_dispc_overlay_caps,
  3521. .supported_color_modes = omap4_dispc_supported_color_modes,
  3522. .num_mgrs = 3,
  3523. .num_ovls = 4,
  3524. .buffer_size_unit = 16,
  3525. .burst_size_unit = 16,
  3526. .gfx_fifo_workaround = true,
  3527. .set_max_preload = true,
  3528. .supports_sync_align = true,
  3529. .has_writeback = true,
  3530. .supports_double_pixel = true,
  3531. .reverse_ilace_field_order = true,
  3532. .has_gamma_table = true,
  3533. .has_gamma_i734_bug = true,
  3534. };
  3535. static const struct dispc_features omap54xx_dispc_feats = {
  3536. .sw_start = 7,
  3537. .fp_start = 19,
  3538. .bp_start = 31,
  3539. .sw_max = 256,
  3540. .vp_max = 4095,
  3541. .hp_max = 4096,
  3542. .mgr_width_start = 11,
  3543. .mgr_height_start = 27,
  3544. .mgr_width_max = 4096,
  3545. .mgr_height_max = 4096,
  3546. .max_lcd_pclk = 170000000,
  3547. .max_tv_pclk = 186000000,
  3548. .max_downscale = 4,
  3549. .max_line_width = 2048,
  3550. .min_pcd = 1,
  3551. .calc_scaling = dispc_ovl_calc_scaling_44xx,
  3552. .calc_core_clk = calc_core_clk_44xx,
  3553. .num_fifos = 5,
  3554. .features = omap5_dispc_features_list,
  3555. .num_features = ARRAY_SIZE(omap5_dispc_features_list),
  3556. .reg_fields = omap4_dispc_reg_fields,
  3557. .num_reg_fields = ARRAY_SIZE(omap4_dispc_reg_fields),
  3558. .overlay_caps = omap4_dispc_overlay_caps,
  3559. .supported_color_modes = omap4_dispc_supported_color_modes,
  3560. .num_mgrs = 4,
  3561. .num_ovls = 4,
  3562. .buffer_size_unit = 16,
  3563. .burst_size_unit = 16,
  3564. .gfx_fifo_workaround = true,
  3565. .mstandby_workaround = true,
  3566. .set_max_preload = true,
  3567. .supports_sync_align = true,
  3568. .has_writeback = true,
  3569. .supports_double_pixel = true,
  3570. .reverse_ilace_field_order = true,
  3571. .has_gamma_table = true,
  3572. .has_gamma_i734_bug = true,
  3573. };
  3574. static irqreturn_t dispc_irq_handler(int irq, void *arg)
  3575. {
  3576. if (!dispc.is_enabled)
  3577. return IRQ_NONE;
  3578. return dispc.user_handler(irq, dispc.user_data);
  3579. }
  3580. static int dispc_request_irq(irq_handler_t handler, void *dev_id)
  3581. {
  3582. int r;
  3583. if (dispc.user_handler != NULL)
  3584. return -EBUSY;
  3585. dispc.user_handler = handler;
  3586. dispc.user_data = dev_id;
  3587. /* ensure the dispc_irq_handler sees the values above */
  3588. smp_wmb();
  3589. r = devm_request_irq(&dispc.pdev->dev, dispc.irq, dispc_irq_handler,
  3590. IRQF_SHARED, "OMAP DISPC", &dispc);
  3591. if (r) {
  3592. dispc.user_handler = NULL;
  3593. dispc.user_data = NULL;
  3594. }
  3595. return r;
  3596. }
  3597. static void dispc_free_irq(void *dev_id)
  3598. {
  3599. devm_free_irq(&dispc.pdev->dev, dispc.irq, &dispc);
  3600. dispc.user_handler = NULL;
  3601. dispc.user_data = NULL;
  3602. }
  3603. /*
  3604. * Workaround for errata i734 in DSS dispc
  3605. * - LCD1 Gamma Correction Is Not Working When GFX Pipe Is Disabled
  3606. *
  3607. * For gamma tables to work on LCD1 the GFX plane has to be used at
  3608. * least once after DSS HW has come out of reset. The workaround
  3609. * sets up a minimal LCD setup with GFX plane and waits for one
  3610. * vertical sync irq before disabling the setup and continuing with
  3611. * the context restore. The physical outputs are gated during the
  3612. * operation. This workaround requires that gamma table's LOADMODE
  3613. * is set to 0x2 in DISPC_CONTROL1 register.
  3614. *
  3615. * For details see:
  3616. * OMAP543x Multimedia Device Silicon Revision 2.0 Silicon Errata
  3617. * Literature Number: SWPZ037E
  3618. * Or some other relevant errata document for the DSS IP version.
  3619. */
  3620. static const struct dispc_errata_i734_data {
  3621. struct videomode vm;
  3622. struct omap_overlay_info ovli;
  3623. struct omap_overlay_manager_info mgri;
  3624. struct dss_lcd_mgr_config lcd_conf;
  3625. } i734 = {
  3626. .vm = {
  3627. .hactive = 8, .vactive = 1,
  3628. .pixelclock = 16000000,
  3629. .hsync_len = 8, .hfront_porch = 4, .hback_porch = 4,
  3630. .vsync_len = 1, .vfront_porch = 1, .vback_porch = 1,
  3631. .flags = DISPLAY_FLAGS_HSYNC_LOW | DISPLAY_FLAGS_VSYNC_LOW |
  3632. DISPLAY_FLAGS_DE_HIGH | DISPLAY_FLAGS_SYNC_POSEDGE |
  3633. DISPLAY_FLAGS_PIXDATA_POSEDGE,
  3634. },
  3635. .ovli = {
  3636. .screen_width = 1,
  3637. .width = 1, .height = 1,
  3638. .fourcc = DRM_FORMAT_XRGB8888,
  3639. .rotation = DRM_MODE_ROTATE_0,
  3640. .rotation_type = OMAP_DSS_ROT_NONE,
  3641. .pos_x = 0, .pos_y = 0,
  3642. .out_width = 0, .out_height = 0,
  3643. .global_alpha = 0xff,
  3644. .pre_mult_alpha = 0,
  3645. .zorder = 0,
  3646. },
  3647. .mgri = {
  3648. .default_color = 0,
  3649. .trans_enabled = false,
  3650. .partial_alpha_enabled = false,
  3651. .cpr_enable = false,
  3652. },
  3653. .lcd_conf = {
  3654. .io_pad_mode = DSS_IO_PAD_MODE_BYPASS,
  3655. .stallmode = false,
  3656. .fifohandcheck = false,
  3657. .clock_info = {
  3658. .lck_div = 1,
  3659. .pck_div = 2,
  3660. },
  3661. .video_port_width = 24,
  3662. .lcden_sig_polarity = 0,
  3663. },
  3664. };
  3665. static struct i734_buf {
  3666. size_t size;
  3667. dma_addr_t paddr;
  3668. void *vaddr;
  3669. } i734_buf;
  3670. static int dispc_errata_i734_wa_init(void)
  3671. {
  3672. if (!dispc.feat->has_gamma_i734_bug)
  3673. return 0;
  3674. i734_buf.size = i734.ovli.width * i734.ovli.height *
  3675. color_mode_to_bpp(i734.ovli.fourcc) / 8;
  3676. i734_buf.vaddr = dma_alloc_writecombine(&dispc.pdev->dev, i734_buf.size,
  3677. &i734_buf.paddr, GFP_KERNEL);
  3678. if (!i734_buf.vaddr) {
  3679. dev_err(&dispc.pdev->dev, "%s: dma_alloc_writecombine failed",
  3680. __func__);
  3681. return -ENOMEM;
  3682. }
  3683. return 0;
  3684. }
  3685. static void dispc_errata_i734_wa_fini(void)
  3686. {
  3687. if (!dispc.feat->has_gamma_i734_bug)
  3688. return;
  3689. dma_free_writecombine(&dispc.pdev->dev, i734_buf.size, i734_buf.vaddr,
  3690. i734_buf.paddr);
  3691. }
  3692. static void dispc_errata_i734_wa(void)
  3693. {
  3694. u32 framedone_irq = dispc_mgr_get_framedone_irq(OMAP_DSS_CHANNEL_LCD);
  3695. struct omap_overlay_info ovli;
  3696. struct dss_lcd_mgr_config lcd_conf;
  3697. u32 gatestate;
  3698. unsigned int count;
  3699. if (!dispc.feat->has_gamma_i734_bug)
  3700. return;
  3701. gatestate = REG_GET(DISPC_CONFIG, 8, 4);
  3702. ovli = i734.ovli;
  3703. ovli.paddr = i734_buf.paddr;
  3704. lcd_conf = i734.lcd_conf;
  3705. /* Gate all LCD1 outputs */
  3706. REG_FLD_MOD(DISPC_CONFIG, 0x1f, 8, 4);
  3707. /* Setup and enable GFX plane */
  3708. dispc_ovl_setup(OMAP_DSS_GFX, &ovli, &i734.vm, false,
  3709. OMAP_DSS_CHANNEL_LCD);
  3710. dispc_ovl_enable(OMAP_DSS_GFX, true);
  3711. /* Set up and enable display manager for LCD1 */
  3712. dispc_mgr_setup(OMAP_DSS_CHANNEL_LCD, &i734.mgri);
  3713. dispc_calc_clock_rates(dss_get_dispc_clk_rate(),
  3714. &lcd_conf.clock_info);
  3715. dispc_mgr_set_lcd_config(OMAP_DSS_CHANNEL_LCD, &lcd_conf);
  3716. dispc_mgr_set_timings(OMAP_DSS_CHANNEL_LCD, &i734.vm);
  3717. dispc_clear_irqstatus(framedone_irq);
  3718. /* Enable and shut the channel to produce just one frame */
  3719. dispc_mgr_enable(OMAP_DSS_CHANNEL_LCD, true);
  3720. dispc_mgr_enable(OMAP_DSS_CHANNEL_LCD, false);
  3721. /* Busy wait for framedone. We can't fiddle with irq handlers
  3722. * in PM resume. Typically the loop runs less than 5 times and
  3723. * waits less than a micro second.
  3724. */
  3725. count = 0;
  3726. while (!(dispc_read_irqstatus() & framedone_irq)) {
  3727. if (count++ > 10000) {
  3728. dev_err(&dispc.pdev->dev, "%s: framedone timeout\n",
  3729. __func__);
  3730. break;
  3731. }
  3732. }
  3733. dispc_ovl_enable(OMAP_DSS_GFX, false);
  3734. /* Clear all irq bits before continuing */
  3735. dispc_clear_irqstatus(0xffffffff);
  3736. /* Restore the original state to LCD1 output gates */
  3737. REG_FLD_MOD(DISPC_CONFIG, gatestate, 8, 4);
  3738. }
  3739. static const struct dispc_ops dispc_ops = {
  3740. .read_irqstatus = dispc_read_irqstatus,
  3741. .clear_irqstatus = dispc_clear_irqstatus,
  3742. .write_irqenable = dispc_write_irqenable,
  3743. .request_irq = dispc_request_irq,
  3744. .free_irq = dispc_free_irq,
  3745. .runtime_get = dispc_runtime_get,
  3746. .runtime_put = dispc_runtime_put,
  3747. .get_num_ovls = dispc_get_num_ovls,
  3748. .get_num_mgrs = dispc_get_num_mgrs,
  3749. .mgr_enable = dispc_mgr_enable,
  3750. .mgr_is_enabled = dispc_mgr_is_enabled,
  3751. .mgr_get_vsync_irq = dispc_mgr_get_vsync_irq,
  3752. .mgr_get_framedone_irq = dispc_mgr_get_framedone_irq,
  3753. .mgr_get_sync_lost_irq = dispc_mgr_get_sync_lost_irq,
  3754. .mgr_go_busy = dispc_mgr_go_busy,
  3755. .mgr_go = dispc_mgr_go,
  3756. .mgr_set_lcd_config = dispc_mgr_set_lcd_config,
  3757. .mgr_set_timings = dispc_mgr_set_timings,
  3758. .mgr_setup = dispc_mgr_setup,
  3759. .mgr_get_supported_outputs = dispc_mgr_get_supported_outputs,
  3760. .mgr_gamma_size = dispc_mgr_gamma_size,
  3761. .mgr_set_gamma = dispc_mgr_set_gamma,
  3762. .ovl_enable = dispc_ovl_enable,
  3763. .ovl_setup = dispc_ovl_setup,
  3764. .ovl_get_color_modes = dispc_ovl_get_color_modes,
  3765. };
  3766. /* DISPC HW IP initialisation */
  3767. static const struct of_device_id dispc_of_match[] = {
  3768. { .compatible = "ti,omap2-dispc", .data = &omap24xx_dispc_feats },
  3769. { .compatible = "ti,omap3-dispc", .data = &omap36xx_dispc_feats },
  3770. { .compatible = "ti,omap4-dispc", .data = &omap44xx_dispc_feats },
  3771. { .compatible = "ti,omap5-dispc", .data = &omap54xx_dispc_feats },
  3772. { .compatible = "ti,dra7-dispc", .data = &omap54xx_dispc_feats },
  3773. {},
  3774. };
  3775. static const struct soc_device_attribute dispc_soc_devices[] = {
  3776. { .machine = "OMAP3[45]*",
  3777. .revision = "ES[12].?", .data = &omap34xx_rev1_0_dispc_feats },
  3778. { .machine = "OMAP3[45]*", .data = &omap34xx_rev3_0_dispc_feats },
  3779. { .machine = "AM35*", .data = &omap34xx_rev3_0_dispc_feats },
  3780. { .machine = "AM43*", .data = &am43xx_dispc_feats },
  3781. { /* sentinel */ }
  3782. };
  3783. static int dispc_bind(struct device *dev, struct device *master, void *data)
  3784. {
  3785. struct platform_device *pdev = to_platform_device(dev);
  3786. const struct soc_device_attribute *soc;
  3787. u32 rev;
  3788. int r = 0;
  3789. struct resource *dispc_mem;
  3790. struct device_node *np = pdev->dev.of_node;
  3791. dispc.pdev = pdev;
  3792. spin_lock_init(&dispc.control_lock);
  3793. /*
  3794. * The OMAP3-based models can't be told apart using the compatible
  3795. * string, use SoC device matching.
  3796. */
  3797. soc = soc_device_match(dispc_soc_devices);
  3798. if (soc)
  3799. dispc.feat = soc->data;
  3800. else
  3801. dispc.feat = of_match_device(dispc_of_match, &pdev->dev)->data;
  3802. r = dispc_errata_i734_wa_init();
  3803. if (r)
  3804. return r;
  3805. dispc_mem = platform_get_resource(dispc.pdev, IORESOURCE_MEM, 0);
  3806. dispc.base = devm_ioremap_resource(&pdev->dev, dispc_mem);
  3807. if (IS_ERR(dispc.base))
  3808. return PTR_ERR(dispc.base);
  3809. dispc.irq = platform_get_irq(dispc.pdev, 0);
  3810. if (dispc.irq < 0) {
  3811. DSSERR("platform_get_irq failed\n");
  3812. return -ENODEV;
  3813. }
  3814. if (np && of_property_read_bool(np, "syscon-pol")) {
  3815. dispc.syscon_pol = syscon_regmap_lookup_by_phandle(np, "syscon-pol");
  3816. if (IS_ERR(dispc.syscon_pol)) {
  3817. dev_err(&pdev->dev, "failed to get syscon-pol regmap\n");
  3818. return PTR_ERR(dispc.syscon_pol);
  3819. }
  3820. if (of_property_read_u32_index(np, "syscon-pol", 1,
  3821. &dispc.syscon_pol_offset)) {
  3822. dev_err(&pdev->dev, "failed to get syscon-pol offset\n");
  3823. return -EINVAL;
  3824. }
  3825. }
  3826. r = dispc_init_gamma_tables();
  3827. if (r)
  3828. return r;
  3829. pm_runtime_enable(&pdev->dev);
  3830. r = dispc_runtime_get();
  3831. if (r)
  3832. goto err_runtime_get;
  3833. _omap_dispc_initial_config();
  3834. rev = dispc_read_reg(DISPC_REVISION);
  3835. dev_dbg(&pdev->dev, "OMAP DISPC rev %d.%d\n",
  3836. FLD_GET(rev, 7, 4), FLD_GET(rev, 3, 0));
  3837. dispc_runtime_put();
  3838. dispc_set_ops(&dispc_ops);
  3839. dss_debugfs_create_file("dispc", dispc_dump_regs);
  3840. return 0;
  3841. err_runtime_get:
  3842. pm_runtime_disable(&pdev->dev);
  3843. return r;
  3844. }
  3845. static void dispc_unbind(struct device *dev, struct device *master,
  3846. void *data)
  3847. {
  3848. dispc_set_ops(NULL);
  3849. pm_runtime_disable(dev);
  3850. dispc_errata_i734_wa_fini();
  3851. }
  3852. static const struct component_ops dispc_component_ops = {
  3853. .bind = dispc_bind,
  3854. .unbind = dispc_unbind,
  3855. };
  3856. static int dispc_probe(struct platform_device *pdev)
  3857. {
  3858. return component_add(&pdev->dev, &dispc_component_ops);
  3859. }
  3860. static int dispc_remove(struct platform_device *pdev)
  3861. {
  3862. component_del(&pdev->dev, &dispc_component_ops);
  3863. return 0;
  3864. }
  3865. static int dispc_runtime_suspend(struct device *dev)
  3866. {
  3867. dispc.is_enabled = false;
  3868. /* ensure the dispc_irq_handler sees the is_enabled value */
  3869. smp_wmb();
  3870. /* wait for current handler to finish before turning the DISPC off */
  3871. synchronize_irq(dispc.irq);
  3872. dispc_save_context();
  3873. return 0;
  3874. }
  3875. static int dispc_runtime_resume(struct device *dev)
  3876. {
  3877. /*
  3878. * The reset value for load mode is 0 (OMAP_DSS_LOAD_CLUT_AND_FRAME)
  3879. * but we always initialize it to 2 (OMAP_DSS_LOAD_FRAME_ONLY) in
  3880. * _omap_dispc_initial_config(). We can thus use it to detect if
  3881. * we have lost register context.
  3882. */
  3883. if (REG_GET(DISPC_CONFIG, 2, 1) != OMAP_DSS_LOAD_FRAME_ONLY) {
  3884. _omap_dispc_initial_config();
  3885. dispc_errata_i734_wa();
  3886. dispc_restore_context();
  3887. dispc_restore_gamma_tables();
  3888. }
  3889. dispc.is_enabled = true;
  3890. /* ensure the dispc_irq_handler sees the is_enabled value */
  3891. smp_wmb();
  3892. return 0;
  3893. }
  3894. static const struct dev_pm_ops dispc_pm_ops = {
  3895. .runtime_suspend = dispc_runtime_suspend,
  3896. .runtime_resume = dispc_runtime_resume,
  3897. };
  3898. static struct platform_driver omap_dispchw_driver = {
  3899. .probe = dispc_probe,
  3900. .remove = dispc_remove,
  3901. .driver = {
  3902. .name = "omapdss_dispc",
  3903. .pm = &dispc_pm_ops,
  3904. .of_match_table = dispc_of_match,
  3905. .suppress_bind_attrs = true,
  3906. },
  3907. };
  3908. int __init dispc_init_platform_driver(void)
  3909. {
  3910. return platform_driver_register(&omap_dispchw_driver);
  3911. }
  3912. void dispc_uninit_platform_driver(void)
  3913. {
  3914. platform_driver_unregister(&omap_dispchw_driver);
  3915. }