panel-tpo-td028ttec1.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477
  1. /*
  2. * Toppoly TD028TTEC1 panel support
  3. *
  4. * Copyright (C) 2008 Nokia Corporation
  5. * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
  6. *
  7. * Neo 1973 code (jbt6k74.c):
  8. * Copyright (C) 2006-2007 by OpenMoko, Inc.
  9. * Author: Harald Welte <laforge@openmoko.org>
  10. *
  11. * Ported and adapted from Neo 1973 U-Boot by:
  12. * H. Nikolaus Schaller <hns@goldelico.com>
  13. *
  14. * This program is free software; you can redistribute it and/or modify it
  15. * under the terms of the GNU General Public License version 2 as published by
  16. * the Free Software Foundation.
  17. *
  18. * This program is distributed in the hope that it will be useful, but WITHOUT
  19. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  20. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  21. * more details.
  22. *
  23. * You should have received a copy of the GNU General Public License along with
  24. * this program. If not, see <http://www.gnu.org/licenses/>.
  25. */
  26. #include <linux/module.h>
  27. #include <linux/delay.h>
  28. #include <linux/spi/spi.h>
  29. #include <linux/gpio.h>
  30. #include "../dss/omapdss.h"
  31. struct panel_drv_data {
  32. struct omap_dss_device dssdev;
  33. struct omap_dss_device *in;
  34. struct videomode vm;
  35. struct spi_device *spi_dev;
  36. };
  37. static const struct videomode td028ttec1_panel_vm = {
  38. .hactive = 480,
  39. .vactive = 640,
  40. .pixelclock = 22153000,
  41. .hfront_porch = 24,
  42. .hsync_len = 8,
  43. .hback_porch = 8,
  44. .vfront_porch = 4,
  45. .vsync_len = 2,
  46. .vback_porch = 2,
  47. .flags = DISPLAY_FLAGS_HSYNC_LOW | DISPLAY_FLAGS_VSYNC_LOW |
  48. DISPLAY_FLAGS_DE_HIGH | DISPLAY_FLAGS_SYNC_POSEDGE |
  49. DISPLAY_FLAGS_PIXDATA_NEGEDGE,
  50. /*
  51. * Note: According to the panel documentation:
  52. * SYNC needs to be driven on the FALLING edge
  53. */
  54. };
  55. #define JBT_COMMAND 0x000
  56. #define JBT_DATA 0x100
  57. static int jbt_ret_write_0(struct panel_drv_data *ddata, u8 reg)
  58. {
  59. int rc;
  60. u16 tx_buf = JBT_COMMAND | reg;
  61. rc = spi_write(ddata->spi_dev, (u8 *)&tx_buf,
  62. 1*sizeof(u16));
  63. if (rc != 0)
  64. dev_err(&ddata->spi_dev->dev,
  65. "jbt_ret_write_0 spi_write ret %d\n", rc);
  66. return rc;
  67. }
  68. static int jbt_reg_write_1(struct panel_drv_data *ddata, u8 reg, u8 data)
  69. {
  70. int rc;
  71. u16 tx_buf[2];
  72. tx_buf[0] = JBT_COMMAND | reg;
  73. tx_buf[1] = JBT_DATA | data;
  74. rc = spi_write(ddata->spi_dev, (u8 *)tx_buf,
  75. 2*sizeof(u16));
  76. if (rc != 0)
  77. dev_err(&ddata->spi_dev->dev,
  78. "jbt_reg_write_1 spi_write ret %d\n", rc);
  79. return rc;
  80. }
  81. static int jbt_reg_write_2(struct panel_drv_data *ddata, u8 reg, u16 data)
  82. {
  83. int rc;
  84. u16 tx_buf[3];
  85. tx_buf[0] = JBT_COMMAND | reg;
  86. tx_buf[1] = JBT_DATA | (data >> 8);
  87. tx_buf[2] = JBT_DATA | (data & 0xff);
  88. rc = spi_write(ddata->spi_dev, (u8 *)tx_buf,
  89. 3*sizeof(u16));
  90. if (rc != 0)
  91. dev_err(&ddata->spi_dev->dev,
  92. "jbt_reg_write_2 spi_write ret %d\n", rc);
  93. return rc;
  94. }
  95. enum jbt_register {
  96. JBT_REG_SLEEP_IN = 0x10,
  97. JBT_REG_SLEEP_OUT = 0x11,
  98. JBT_REG_DISPLAY_OFF = 0x28,
  99. JBT_REG_DISPLAY_ON = 0x29,
  100. JBT_REG_RGB_FORMAT = 0x3a,
  101. JBT_REG_QUAD_RATE = 0x3b,
  102. JBT_REG_POWER_ON_OFF = 0xb0,
  103. JBT_REG_BOOSTER_OP = 0xb1,
  104. JBT_REG_BOOSTER_MODE = 0xb2,
  105. JBT_REG_BOOSTER_FREQ = 0xb3,
  106. JBT_REG_OPAMP_SYSCLK = 0xb4,
  107. JBT_REG_VSC_VOLTAGE = 0xb5,
  108. JBT_REG_VCOM_VOLTAGE = 0xb6,
  109. JBT_REG_EXT_DISPL = 0xb7,
  110. JBT_REG_OUTPUT_CONTROL = 0xb8,
  111. JBT_REG_DCCLK_DCEV = 0xb9,
  112. JBT_REG_DISPLAY_MODE1 = 0xba,
  113. JBT_REG_DISPLAY_MODE2 = 0xbb,
  114. JBT_REG_DISPLAY_MODE = 0xbc,
  115. JBT_REG_ASW_SLEW = 0xbd,
  116. JBT_REG_DUMMY_DISPLAY = 0xbe,
  117. JBT_REG_DRIVE_SYSTEM = 0xbf,
  118. JBT_REG_SLEEP_OUT_FR_A = 0xc0,
  119. JBT_REG_SLEEP_OUT_FR_B = 0xc1,
  120. JBT_REG_SLEEP_OUT_FR_C = 0xc2,
  121. JBT_REG_SLEEP_IN_LCCNT_D = 0xc3,
  122. JBT_REG_SLEEP_IN_LCCNT_E = 0xc4,
  123. JBT_REG_SLEEP_IN_LCCNT_F = 0xc5,
  124. JBT_REG_SLEEP_IN_LCCNT_G = 0xc6,
  125. JBT_REG_GAMMA1_FINE_1 = 0xc7,
  126. JBT_REG_GAMMA1_FINE_2 = 0xc8,
  127. JBT_REG_GAMMA1_INCLINATION = 0xc9,
  128. JBT_REG_GAMMA1_BLUE_OFFSET = 0xca,
  129. JBT_REG_BLANK_CONTROL = 0xcf,
  130. JBT_REG_BLANK_TH_TV = 0xd0,
  131. JBT_REG_CKV_ON_OFF = 0xd1,
  132. JBT_REG_CKV_1_2 = 0xd2,
  133. JBT_REG_OEV_TIMING = 0xd3,
  134. JBT_REG_ASW_TIMING_1 = 0xd4,
  135. JBT_REG_ASW_TIMING_2 = 0xd5,
  136. JBT_REG_HCLOCK_VGA = 0xec,
  137. JBT_REG_HCLOCK_QVGA = 0xed,
  138. };
  139. #define to_panel_data(p) container_of(p, struct panel_drv_data, dssdev)
  140. static int td028ttec1_panel_connect(struct omap_dss_device *dssdev)
  141. {
  142. struct panel_drv_data *ddata = to_panel_data(dssdev);
  143. struct omap_dss_device *in = ddata->in;
  144. int r;
  145. if (omapdss_device_is_connected(dssdev))
  146. return 0;
  147. r = in->ops.dpi->connect(in, dssdev);
  148. if (r)
  149. return r;
  150. return 0;
  151. }
  152. static void td028ttec1_panel_disconnect(struct omap_dss_device *dssdev)
  153. {
  154. struct panel_drv_data *ddata = to_panel_data(dssdev);
  155. struct omap_dss_device *in = ddata->in;
  156. if (!omapdss_device_is_connected(dssdev))
  157. return;
  158. in->ops.dpi->disconnect(in, dssdev);
  159. }
  160. static int td028ttec1_panel_enable(struct omap_dss_device *dssdev)
  161. {
  162. struct panel_drv_data *ddata = to_panel_data(dssdev);
  163. struct omap_dss_device *in = ddata->in;
  164. int r;
  165. if (!omapdss_device_is_connected(dssdev))
  166. return -ENODEV;
  167. if (omapdss_device_is_enabled(dssdev))
  168. return 0;
  169. in->ops.dpi->set_timings(in, &ddata->vm);
  170. r = in->ops.dpi->enable(in);
  171. if (r)
  172. return r;
  173. dev_dbg(dssdev->dev, "td028ttec1_panel_enable() - state %d\n",
  174. dssdev->state);
  175. /* three times command zero */
  176. r |= jbt_ret_write_0(ddata, 0x00);
  177. usleep_range(1000, 2000);
  178. r |= jbt_ret_write_0(ddata, 0x00);
  179. usleep_range(1000, 2000);
  180. r |= jbt_ret_write_0(ddata, 0x00);
  181. usleep_range(1000, 2000);
  182. if (r) {
  183. dev_warn(dssdev->dev, "transfer error\n");
  184. goto transfer_err;
  185. }
  186. /* deep standby out */
  187. r |= jbt_reg_write_1(ddata, JBT_REG_POWER_ON_OFF, 0x17);
  188. /* RGB I/F on, RAM write off, QVGA through, SIGCON enable */
  189. r |= jbt_reg_write_1(ddata, JBT_REG_DISPLAY_MODE, 0x80);
  190. /* Quad mode off */
  191. r |= jbt_reg_write_1(ddata, JBT_REG_QUAD_RATE, 0x00);
  192. /* AVDD on, XVDD on */
  193. r |= jbt_reg_write_1(ddata, JBT_REG_POWER_ON_OFF, 0x16);
  194. /* Output control */
  195. r |= jbt_reg_write_2(ddata, JBT_REG_OUTPUT_CONTROL, 0xfff9);
  196. /* Sleep mode off */
  197. r |= jbt_ret_write_0(ddata, JBT_REG_SLEEP_OUT);
  198. /* at this point we have like 50% grey */
  199. /* initialize register set */
  200. r |= jbt_reg_write_1(ddata, JBT_REG_DISPLAY_MODE1, 0x01);
  201. r |= jbt_reg_write_1(ddata, JBT_REG_DISPLAY_MODE2, 0x00);
  202. r |= jbt_reg_write_1(ddata, JBT_REG_RGB_FORMAT, 0x60);
  203. r |= jbt_reg_write_1(ddata, JBT_REG_DRIVE_SYSTEM, 0x10);
  204. r |= jbt_reg_write_1(ddata, JBT_REG_BOOSTER_OP, 0x56);
  205. r |= jbt_reg_write_1(ddata, JBT_REG_BOOSTER_MODE, 0x33);
  206. r |= jbt_reg_write_1(ddata, JBT_REG_BOOSTER_FREQ, 0x11);
  207. r |= jbt_reg_write_1(ddata, JBT_REG_BOOSTER_FREQ, 0x11);
  208. r |= jbt_reg_write_1(ddata, JBT_REG_OPAMP_SYSCLK, 0x02);
  209. r |= jbt_reg_write_1(ddata, JBT_REG_VSC_VOLTAGE, 0x2b);
  210. r |= jbt_reg_write_1(ddata, JBT_REG_VCOM_VOLTAGE, 0x40);
  211. r |= jbt_reg_write_1(ddata, JBT_REG_EXT_DISPL, 0x03);
  212. r |= jbt_reg_write_1(ddata, JBT_REG_DCCLK_DCEV, 0x04);
  213. /*
  214. * default of 0x02 in JBT_REG_ASW_SLEW responsible for 72Hz requirement
  215. * to avoid red / blue flicker
  216. */
  217. r |= jbt_reg_write_1(ddata, JBT_REG_ASW_SLEW, 0x04);
  218. r |= jbt_reg_write_1(ddata, JBT_REG_DUMMY_DISPLAY, 0x00);
  219. r |= jbt_reg_write_1(ddata, JBT_REG_SLEEP_OUT_FR_A, 0x11);
  220. r |= jbt_reg_write_1(ddata, JBT_REG_SLEEP_OUT_FR_B, 0x11);
  221. r |= jbt_reg_write_1(ddata, JBT_REG_SLEEP_OUT_FR_C, 0x11);
  222. r |= jbt_reg_write_2(ddata, JBT_REG_SLEEP_IN_LCCNT_D, 0x2040);
  223. r |= jbt_reg_write_2(ddata, JBT_REG_SLEEP_IN_LCCNT_E, 0x60c0);
  224. r |= jbt_reg_write_2(ddata, JBT_REG_SLEEP_IN_LCCNT_F, 0x1020);
  225. r |= jbt_reg_write_2(ddata, JBT_REG_SLEEP_IN_LCCNT_G, 0x60c0);
  226. r |= jbt_reg_write_2(ddata, JBT_REG_GAMMA1_FINE_1, 0x5533);
  227. r |= jbt_reg_write_1(ddata, JBT_REG_GAMMA1_FINE_2, 0x00);
  228. r |= jbt_reg_write_1(ddata, JBT_REG_GAMMA1_INCLINATION, 0x00);
  229. r |= jbt_reg_write_1(ddata, JBT_REG_GAMMA1_BLUE_OFFSET, 0x00);
  230. r |= jbt_reg_write_2(ddata, JBT_REG_HCLOCK_VGA, 0x1f0);
  231. r |= jbt_reg_write_1(ddata, JBT_REG_BLANK_CONTROL, 0x02);
  232. r |= jbt_reg_write_2(ddata, JBT_REG_BLANK_TH_TV, 0x0804);
  233. r |= jbt_reg_write_1(ddata, JBT_REG_CKV_ON_OFF, 0x01);
  234. r |= jbt_reg_write_2(ddata, JBT_REG_CKV_1_2, 0x0000);
  235. r |= jbt_reg_write_2(ddata, JBT_REG_OEV_TIMING, 0x0d0e);
  236. r |= jbt_reg_write_2(ddata, JBT_REG_ASW_TIMING_1, 0x11a4);
  237. r |= jbt_reg_write_1(ddata, JBT_REG_ASW_TIMING_2, 0x0e);
  238. r |= jbt_ret_write_0(ddata, JBT_REG_DISPLAY_ON);
  239. dssdev->state = OMAP_DSS_DISPLAY_ACTIVE;
  240. transfer_err:
  241. return r ? -EIO : 0;
  242. }
  243. static void td028ttec1_panel_disable(struct omap_dss_device *dssdev)
  244. {
  245. struct panel_drv_data *ddata = to_panel_data(dssdev);
  246. struct omap_dss_device *in = ddata->in;
  247. if (!omapdss_device_is_enabled(dssdev))
  248. return;
  249. dev_dbg(dssdev->dev, "td028ttec1_panel_disable()\n");
  250. jbt_ret_write_0(ddata, JBT_REG_DISPLAY_OFF);
  251. jbt_reg_write_2(ddata, JBT_REG_OUTPUT_CONTROL, 0x8002);
  252. jbt_ret_write_0(ddata, JBT_REG_SLEEP_IN);
  253. jbt_reg_write_1(ddata, JBT_REG_POWER_ON_OFF, 0x00);
  254. in->ops.dpi->disable(in);
  255. dssdev->state = OMAP_DSS_DISPLAY_DISABLED;
  256. }
  257. static void td028ttec1_panel_set_timings(struct omap_dss_device *dssdev,
  258. struct videomode *vm)
  259. {
  260. struct panel_drv_data *ddata = to_panel_data(dssdev);
  261. struct omap_dss_device *in = ddata->in;
  262. ddata->vm = *vm;
  263. dssdev->panel.vm = *vm;
  264. in->ops.dpi->set_timings(in, vm);
  265. }
  266. static void td028ttec1_panel_get_timings(struct omap_dss_device *dssdev,
  267. struct videomode *vm)
  268. {
  269. struct panel_drv_data *ddata = to_panel_data(dssdev);
  270. *vm = ddata->vm;
  271. }
  272. static int td028ttec1_panel_check_timings(struct omap_dss_device *dssdev,
  273. struct videomode *vm)
  274. {
  275. struct panel_drv_data *ddata = to_panel_data(dssdev);
  276. struct omap_dss_device *in = ddata->in;
  277. return in->ops.dpi->check_timings(in, vm);
  278. }
  279. static struct omap_dss_driver td028ttec1_ops = {
  280. .connect = td028ttec1_panel_connect,
  281. .disconnect = td028ttec1_panel_disconnect,
  282. .enable = td028ttec1_panel_enable,
  283. .disable = td028ttec1_panel_disable,
  284. .set_timings = td028ttec1_panel_set_timings,
  285. .get_timings = td028ttec1_panel_get_timings,
  286. .check_timings = td028ttec1_panel_check_timings,
  287. };
  288. static int td028ttec1_probe_of(struct spi_device *spi)
  289. {
  290. struct device_node *node = spi->dev.of_node;
  291. struct panel_drv_data *ddata = dev_get_drvdata(&spi->dev);
  292. struct omap_dss_device *in;
  293. in = omapdss_of_find_source_for_first_ep(node);
  294. if (IS_ERR(in)) {
  295. dev_err(&spi->dev, "failed to find video source\n");
  296. return PTR_ERR(in);
  297. }
  298. ddata->in = in;
  299. return 0;
  300. }
  301. static int td028ttec1_panel_probe(struct spi_device *spi)
  302. {
  303. struct panel_drv_data *ddata;
  304. struct omap_dss_device *dssdev;
  305. int r;
  306. dev_dbg(&spi->dev, "%s\n", __func__);
  307. spi->bits_per_word = 9;
  308. spi->mode = SPI_MODE_3;
  309. r = spi_setup(spi);
  310. if (r < 0) {
  311. dev_err(&spi->dev, "spi_setup failed: %d\n", r);
  312. return r;
  313. }
  314. ddata = devm_kzalloc(&spi->dev, sizeof(*ddata), GFP_KERNEL);
  315. if (ddata == NULL)
  316. return -ENOMEM;
  317. dev_set_drvdata(&spi->dev, ddata);
  318. ddata->spi_dev = spi;
  319. if (!spi->dev.of_node)
  320. return -ENODEV;
  321. r = td028ttec1_probe_of(spi);
  322. if (r)
  323. return r;
  324. ddata->vm = td028ttec1_panel_vm;
  325. dssdev = &ddata->dssdev;
  326. dssdev->dev = &spi->dev;
  327. dssdev->driver = &td028ttec1_ops;
  328. dssdev->type = OMAP_DISPLAY_TYPE_DPI;
  329. dssdev->owner = THIS_MODULE;
  330. dssdev->panel.vm = ddata->vm;
  331. r = omapdss_register_display(dssdev);
  332. if (r) {
  333. dev_err(&spi->dev, "Failed to register panel\n");
  334. goto err_reg;
  335. }
  336. return 0;
  337. err_reg:
  338. omap_dss_put_device(ddata->in);
  339. return r;
  340. }
  341. static int td028ttec1_panel_remove(struct spi_device *spi)
  342. {
  343. struct panel_drv_data *ddata = dev_get_drvdata(&spi->dev);
  344. struct omap_dss_device *dssdev = &ddata->dssdev;
  345. struct omap_dss_device *in = ddata->in;
  346. dev_dbg(&ddata->spi_dev->dev, "%s\n", __func__);
  347. omapdss_unregister_display(dssdev);
  348. td028ttec1_panel_disable(dssdev);
  349. td028ttec1_panel_disconnect(dssdev);
  350. omap_dss_put_device(in);
  351. return 0;
  352. }
  353. static const struct of_device_id td028ttec1_of_match[] = {
  354. { .compatible = "omapdss,toppoly,td028ttec1", },
  355. {},
  356. };
  357. MODULE_DEVICE_TABLE(of, td028ttec1_of_match);
  358. static struct spi_driver td028ttec1_spi_driver = {
  359. .probe = td028ttec1_panel_probe,
  360. .remove = td028ttec1_panel_remove,
  361. .driver = {
  362. .name = "panel-tpo-td028ttec1",
  363. .of_match_table = td028ttec1_of_match,
  364. .suppress_bind_attrs = true,
  365. },
  366. };
  367. module_spi_driver(td028ttec1_spi_driver);
  368. MODULE_ALIAS("spi:toppoly,td028ttec1");
  369. MODULE_AUTHOR("H. Nikolaus Schaller <hns@goldelico.com>");
  370. MODULE_DESCRIPTION("Toppoly TD028TTEC1 panel driver");
  371. MODULE_LICENSE("GPL");