dsi.xml.h 57 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560
  1. #ifndef DSI_XML
  2. #define DSI_XML
  3. /* Autogenerated file, DO NOT EDIT manually!
  4. This file was generated by the rules-ng-ng headergen tool in this git repository:
  5. http://github.com/freedreno/envytools/
  6. git clone https://github.com/freedreno/envytools.git
  7. The rules-ng-ng source files this header was generated from are:
  8. - /home/robclark/src/freedreno/envytools/rnndb/msm.xml ( 676 bytes, from 2017-05-17 13:21:27)
  9. - /home/robclark/src/freedreno/envytools/rnndb/freedreno_copyright.xml ( 1572 bytes, from 2017-05-17 13:21:27)
  10. - /home/robclark/src/freedreno/envytools/rnndb/mdp/mdp4.xml ( 20915 bytes, from 2017-05-17 13:21:27)
  11. - /home/robclark/src/freedreno/envytools/rnndb/mdp/mdp_common.xml ( 2849 bytes, from 2017-05-17 13:21:27)
  12. - /home/robclark/src/freedreno/envytools/rnndb/mdp/mdp5.xml ( 37411 bytes, from 2017-05-17 13:21:27)
  13. - /home/robclark/src/freedreno/envytools/rnndb/dsi/dsi.xml ( 33004 bytes, from 2017-05-17 13:21:27)
  14. - /home/robclark/src/freedreno/envytools/rnndb/dsi/sfpb.xml ( 602 bytes, from 2017-05-17 13:21:27)
  15. - /home/robclark/src/freedreno/envytools/rnndb/dsi/mmss_cc.xml ( 1686 bytes, from 2017-05-17 13:21:27)
  16. - /home/robclark/src/freedreno/envytools/rnndb/hdmi/qfprom.xml ( 600 bytes, from 2017-05-17 13:21:27)
  17. - /home/robclark/src/freedreno/envytools/rnndb/hdmi/hdmi.xml ( 41799 bytes, from 2017-06-16 12:32:42)
  18. - /home/robclark/src/freedreno/envytools/rnndb/edp/edp.xml ( 10416 bytes, from 2017-05-17 13:21:27)
  19. Copyright (C) 2013-2017 by the following authors:
  20. - Rob Clark <robdclark@gmail.com> (robclark)
  21. - Ilia Mirkin <imirkin@alum.mit.edu> (imirkin)
  22. Permission is hereby granted, free of charge, to any person obtaining
  23. a copy of this software and associated documentation files (the
  24. "Software"), to deal in the Software without restriction, including
  25. without limitation the rights to use, copy, modify, merge, publish,
  26. distribute, sublicense, and/or sell copies of the Software, and to
  27. permit persons to whom the Software is furnished to do so, subject to
  28. the following conditions:
  29. The above copyright notice and this permission notice (including the
  30. next paragraph) shall be included in all copies or substantial
  31. portions of the Software.
  32. THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  33. EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  34. MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.
  35. IN NO EVENT SHALL THE COPYRIGHT OWNER(S) AND/OR ITS SUPPLIERS BE
  36. LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION
  37. OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION
  38. WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  39. */
  40. enum dsi_traffic_mode {
  41. NON_BURST_SYNCH_PULSE = 0,
  42. NON_BURST_SYNCH_EVENT = 1,
  43. BURST_MODE = 2,
  44. };
  45. enum dsi_vid_dst_format {
  46. VID_DST_FORMAT_RGB565 = 0,
  47. VID_DST_FORMAT_RGB666 = 1,
  48. VID_DST_FORMAT_RGB666_LOOSE = 2,
  49. VID_DST_FORMAT_RGB888 = 3,
  50. };
  51. enum dsi_rgb_swap {
  52. SWAP_RGB = 0,
  53. SWAP_RBG = 1,
  54. SWAP_BGR = 2,
  55. SWAP_BRG = 3,
  56. SWAP_GRB = 4,
  57. SWAP_GBR = 5,
  58. };
  59. enum dsi_cmd_trigger {
  60. TRIGGER_NONE = 0,
  61. TRIGGER_SEOF = 1,
  62. TRIGGER_TE = 2,
  63. TRIGGER_SW = 4,
  64. TRIGGER_SW_SEOF = 5,
  65. TRIGGER_SW_TE = 6,
  66. };
  67. enum dsi_cmd_dst_format {
  68. CMD_DST_FORMAT_RGB111 = 0,
  69. CMD_DST_FORMAT_RGB332 = 3,
  70. CMD_DST_FORMAT_RGB444 = 4,
  71. CMD_DST_FORMAT_RGB565 = 6,
  72. CMD_DST_FORMAT_RGB666 = 7,
  73. CMD_DST_FORMAT_RGB888 = 8,
  74. };
  75. enum dsi_lane_swap {
  76. LANE_SWAP_0123 = 0,
  77. LANE_SWAP_3012 = 1,
  78. LANE_SWAP_2301 = 2,
  79. LANE_SWAP_1230 = 3,
  80. LANE_SWAP_0321 = 4,
  81. LANE_SWAP_1032 = 5,
  82. LANE_SWAP_2103 = 6,
  83. LANE_SWAP_3210 = 7,
  84. };
  85. #define DSI_IRQ_CMD_DMA_DONE 0x00000001
  86. #define DSI_IRQ_MASK_CMD_DMA_DONE 0x00000002
  87. #define DSI_IRQ_CMD_MDP_DONE 0x00000100
  88. #define DSI_IRQ_MASK_CMD_MDP_DONE 0x00000200
  89. #define DSI_IRQ_VIDEO_DONE 0x00010000
  90. #define DSI_IRQ_MASK_VIDEO_DONE 0x00020000
  91. #define DSI_IRQ_BTA_DONE 0x00100000
  92. #define DSI_IRQ_MASK_BTA_DONE 0x00200000
  93. #define DSI_IRQ_ERROR 0x01000000
  94. #define DSI_IRQ_MASK_ERROR 0x02000000
  95. #define REG_DSI_6G_HW_VERSION 0x00000000
  96. #define DSI_6G_HW_VERSION_MAJOR__MASK 0xf0000000
  97. #define DSI_6G_HW_VERSION_MAJOR__SHIFT 28
  98. static inline uint32_t DSI_6G_HW_VERSION_MAJOR(uint32_t val)
  99. {
  100. return ((val) << DSI_6G_HW_VERSION_MAJOR__SHIFT) & DSI_6G_HW_VERSION_MAJOR__MASK;
  101. }
  102. #define DSI_6G_HW_VERSION_MINOR__MASK 0x0fff0000
  103. #define DSI_6G_HW_VERSION_MINOR__SHIFT 16
  104. static inline uint32_t DSI_6G_HW_VERSION_MINOR(uint32_t val)
  105. {
  106. return ((val) << DSI_6G_HW_VERSION_MINOR__SHIFT) & DSI_6G_HW_VERSION_MINOR__MASK;
  107. }
  108. #define DSI_6G_HW_VERSION_STEP__MASK 0x0000ffff
  109. #define DSI_6G_HW_VERSION_STEP__SHIFT 0
  110. static inline uint32_t DSI_6G_HW_VERSION_STEP(uint32_t val)
  111. {
  112. return ((val) << DSI_6G_HW_VERSION_STEP__SHIFT) & DSI_6G_HW_VERSION_STEP__MASK;
  113. }
  114. #define REG_DSI_CTRL 0x00000000
  115. #define DSI_CTRL_ENABLE 0x00000001
  116. #define DSI_CTRL_VID_MODE_EN 0x00000002
  117. #define DSI_CTRL_CMD_MODE_EN 0x00000004
  118. #define DSI_CTRL_LANE0 0x00000010
  119. #define DSI_CTRL_LANE1 0x00000020
  120. #define DSI_CTRL_LANE2 0x00000040
  121. #define DSI_CTRL_LANE3 0x00000080
  122. #define DSI_CTRL_CLK_EN 0x00000100
  123. #define DSI_CTRL_ECC_CHECK 0x00100000
  124. #define DSI_CTRL_CRC_CHECK 0x01000000
  125. #define REG_DSI_STATUS0 0x00000004
  126. #define DSI_STATUS0_CMD_MODE_ENGINE_BUSY 0x00000001
  127. #define DSI_STATUS0_CMD_MODE_DMA_BUSY 0x00000002
  128. #define DSI_STATUS0_CMD_MODE_MDP_BUSY 0x00000004
  129. #define DSI_STATUS0_VIDEO_MODE_ENGINE_BUSY 0x00000008
  130. #define DSI_STATUS0_DSI_BUSY 0x00000010
  131. #define DSI_STATUS0_INTERLEAVE_OP_CONTENTION 0x80000000
  132. #define REG_DSI_FIFO_STATUS 0x00000008
  133. #define DSI_FIFO_STATUS_CMD_MDP_FIFO_UNDERFLOW 0x00000080
  134. #define REG_DSI_VID_CFG0 0x0000000c
  135. #define DSI_VID_CFG0_VIRT_CHANNEL__MASK 0x00000003
  136. #define DSI_VID_CFG0_VIRT_CHANNEL__SHIFT 0
  137. static inline uint32_t DSI_VID_CFG0_VIRT_CHANNEL(uint32_t val)
  138. {
  139. return ((val) << DSI_VID_CFG0_VIRT_CHANNEL__SHIFT) & DSI_VID_CFG0_VIRT_CHANNEL__MASK;
  140. }
  141. #define DSI_VID_CFG0_DST_FORMAT__MASK 0x00000030
  142. #define DSI_VID_CFG0_DST_FORMAT__SHIFT 4
  143. static inline uint32_t DSI_VID_CFG0_DST_FORMAT(enum dsi_vid_dst_format val)
  144. {
  145. return ((val) << DSI_VID_CFG0_DST_FORMAT__SHIFT) & DSI_VID_CFG0_DST_FORMAT__MASK;
  146. }
  147. #define DSI_VID_CFG0_TRAFFIC_MODE__MASK 0x00000300
  148. #define DSI_VID_CFG0_TRAFFIC_MODE__SHIFT 8
  149. static inline uint32_t DSI_VID_CFG0_TRAFFIC_MODE(enum dsi_traffic_mode val)
  150. {
  151. return ((val) << DSI_VID_CFG0_TRAFFIC_MODE__SHIFT) & DSI_VID_CFG0_TRAFFIC_MODE__MASK;
  152. }
  153. #define DSI_VID_CFG0_BLLP_POWER_STOP 0x00001000
  154. #define DSI_VID_CFG0_EOF_BLLP_POWER_STOP 0x00008000
  155. #define DSI_VID_CFG0_HSA_POWER_STOP 0x00010000
  156. #define DSI_VID_CFG0_HBP_POWER_STOP 0x00100000
  157. #define DSI_VID_CFG0_HFP_POWER_STOP 0x01000000
  158. #define DSI_VID_CFG0_PULSE_MODE_HSA_HE 0x10000000
  159. #define REG_DSI_VID_CFG1 0x0000001c
  160. #define DSI_VID_CFG1_R_SEL 0x00000001
  161. #define DSI_VID_CFG1_G_SEL 0x00000010
  162. #define DSI_VID_CFG1_B_SEL 0x00000100
  163. #define DSI_VID_CFG1_RGB_SWAP__MASK 0x00007000
  164. #define DSI_VID_CFG1_RGB_SWAP__SHIFT 12
  165. static inline uint32_t DSI_VID_CFG1_RGB_SWAP(enum dsi_rgb_swap val)
  166. {
  167. return ((val) << DSI_VID_CFG1_RGB_SWAP__SHIFT) & DSI_VID_CFG1_RGB_SWAP__MASK;
  168. }
  169. #define REG_DSI_ACTIVE_H 0x00000020
  170. #define DSI_ACTIVE_H_START__MASK 0x00000fff
  171. #define DSI_ACTIVE_H_START__SHIFT 0
  172. static inline uint32_t DSI_ACTIVE_H_START(uint32_t val)
  173. {
  174. return ((val) << DSI_ACTIVE_H_START__SHIFT) & DSI_ACTIVE_H_START__MASK;
  175. }
  176. #define DSI_ACTIVE_H_END__MASK 0x0fff0000
  177. #define DSI_ACTIVE_H_END__SHIFT 16
  178. static inline uint32_t DSI_ACTIVE_H_END(uint32_t val)
  179. {
  180. return ((val) << DSI_ACTIVE_H_END__SHIFT) & DSI_ACTIVE_H_END__MASK;
  181. }
  182. #define REG_DSI_ACTIVE_V 0x00000024
  183. #define DSI_ACTIVE_V_START__MASK 0x00000fff
  184. #define DSI_ACTIVE_V_START__SHIFT 0
  185. static inline uint32_t DSI_ACTIVE_V_START(uint32_t val)
  186. {
  187. return ((val) << DSI_ACTIVE_V_START__SHIFT) & DSI_ACTIVE_V_START__MASK;
  188. }
  189. #define DSI_ACTIVE_V_END__MASK 0x0fff0000
  190. #define DSI_ACTIVE_V_END__SHIFT 16
  191. static inline uint32_t DSI_ACTIVE_V_END(uint32_t val)
  192. {
  193. return ((val) << DSI_ACTIVE_V_END__SHIFT) & DSI_ACTIVE_V_END__MASK;
  194. }
  195. #define REG_DSI_TOTAL 0x00000028
  196. #define DSI_TOTAL_H_TOTAL__MASK 0x00000fff
  197. #define DSI_TOTAL_H_TOTAL__SHIFT 0
  198. static inline uint32_t DSI_TOTAL_H_TOTAL(uint32_t val)
  199. {
  200. return ((val) << DSI_TOTAL_H_TOTAL__SHIFT) & DSI_TOTAL_H_TOTAL__MASK;
  201. }
  202. #define DSI_TOTAL_V_TOTAL__MASK 0x0fff0000
  203. #define DSI_TOTAL_V_TOTAL__SHIFT 16
  204. static inline uint32_t DSI_TOTAL_V_TOTAL(uint32_t val)
  205. {
  206. return ((val) << DSI_TOTAL_V_TOTAL__SHIFT) & DSI_TOTAL_V_TOTAL__MASK;
  207. }
  208. #define REG_DSI_ACTIVE_HSYNC 0x0000002c
  209. #define DSI_ACTIVE_HSYNC_START__MASK 0x00000fff
  210. #define DSI_ACTIVE_HSYNC_START__SHIFT 0
  211. static inline uint32_t DSI_ACTIVE_HSYNC_START(uint32_t val)
  212. {
  213. return ((val) << DSI_ACTIVE_HSYNC_START__SHIFT) & DSI_ACTIVE_HSYNC_START__MASK;
  214. }
  215. #define DSI_ACTIVE_HSYNC_END__MASK 0x0fff0000
  216. #define DSI_ACTIVE_HSYNC_END__SHIFT 16
  217. static inline uint32_t DSI_ACTIVE_HSYNC_END(uint32_t val)
  218. {
  219. return ((val) << DSI_ACTIVE_HSYNC_END__SHIFT) & DSI_ACTIVE_HSYNC_END__MASK;
  220. }
  221. #define REG_DSI_ACTIVE_VSYNC_HPOS 0x00000030
  222. #define DSI_ACTIVE_VSYNC_HPOS_START__MASK 0x00000fff
  223. #define DSI_ACTIVE_VSYNC_HPOS_START__SHIFT 0
  224. static inline uint32_t DSI_ACTIVE_VSYNC_HPOS_START(uint32_t val)
  225. {
  226. return ((val) << DSI_ACTIVE_VSYNC_HPOS_START__SHIFT) & DSI_ACTIVE_VSYNC_HPOS_START__MASK;
  227. }
  228. #define DSI_ACTIVE_VSYNC_HPOS_END__MASK 0x0fff0000
  229. #define DSI_ACTIVE_VSYNC_HPOS_END__SHIFT 16
  230. static inline uint32_t DSI_ACTIVE_VSYNC_HPOS_END(uint32_t val)
  231. {
  232. return ((val) << DSI_ACTIVE_VSYNC_HPOS_END__SHIFT) & DSI_ACTIVE_VSYNC_HPOS_END__MASK;
  233. }
  234. #define REG_DSI_ACTIVE_VSYNC_VPOS 0x00000034
  235. #define DSI_ACTIVE_VSYNC_VPOS_START__MASK 0x00000fff
  236. #define DSI_ACTIVE_VSYNC_VPOS_START__SHIFT 0
  237. static inline uint32_t DSI_ACTIVE_VSYNC_VPOS_START(uint32_t val)
  238. {
  239. return ((val) << DSI_ACTIVE_VSYNC_VPOS_START__SHIFT) & DSI_ACTIVE_VSYNC_VPOS_START__MASK;
  240. }
  241. #define DSI_ACTIVE_VSYNC_VPOS_END__MASK 0x0fff0000
  242. #define DSI_ACTIVE_VSYNC_VPOS_END__SHIFT 16
  243. static inline uint32_t DSI_ACTIVE_VSYNC_VPOS_END(uint32_t val)
  244. {
  245. return ((val) << DSI_ACTIVE_VSYNC_VPOS_END__SHIFT) & DSI_ACTIVE_VSYNC_VPOS_END__MASK;
  246. }
  247. #define REG_DSI_CMD_DMA_CTRL 0x00000038
  248. #define DSI_CMD_DMA_CTRL_BROADCAST_EN 0x80000000
  249. #define DSI_CMD_DMA_CTRL_FROM_FRAME_BUFFER 0x10000000
  250. #define DSI_CMD_DMA_CTRL_LOW_POWER 0x04000000
  251. #define REG_DSI_CMD_CFG0 0x0000003c
  252. #define DSI_CMD_CFG0_DST_FORMAT__MASK 0x0000000f
  253. #define DSI_CMD_CFG0_DST_FORMAT__SHIFT 0
  254. static inline uint32_t DSI_CMD_CFG0_DST_FORMAT(enum dsi_cmd_dst_format val)
  255. {
  256. return ((val) << DSI_CMD_CFG0_DST_FORMAT__SHIFT) & DSI_CMD_CFG0_DST_FORMAT__MASK;
  257. }
  258. #define DSI_CMD_CFG0_R_SEL 0x00000010
  259. #define DSI_CMD_CFG0_G_SEL 0x00000100
  260. #define DSI_CMD_CFG0_B_SEL 0x00001000
  261. #define DSI_CMD_CFG0_INTERLEAVE_MAX__MASK 0x00f00000
  262. #define DSI_CMD_CFG0_INTERLEAVE_MAX__SHIFT 20
  263. static inline uint32_t DSI_CMD_CFG0_INTERLEAVE_MAX(uint32_t val)
  264. {
  265. return ((val) << DSI_CMD_CFG0_INTERLEAVE_MAX__SHIFT) & DSI_CMD_CFG0_INTERLEAVE_MAX__MASK;
  266. }
  267. #define DSI_CMD_CFG0_RGB_SWAP__MASK 0x00070000
  268. #define DSI_CMD_CFG0_RGB_SWAP__SHIFT 16
  269. static inline uint32_t DSI_CMD_CFG0_RGB_SWAP(enum dsi_rgb_swap val)
  270. {
  271. return ((val) << DSI_CMD_CFG0_RGB_SWAP__SHIFT) & DSI_CMD_CFG0_RGB_SWAP__MASK;
  272. }
  273. #define REG_DSI_CMD_CFG1 0x00000040
  274. #define DSI_CMD_CFG1_WR_MEM_START__MASK 0x000000ff
  275. #define DSI_CMD_CFG1_WR_MEM_START__SHIFT 0
  276. static inline uint32_t DSI_CMD_CFG1_WR_MEM_START(uint32_t val)
  277. {
  278. return ((val) << DSI_CMD_CFG1_WR_MEM_START__SHIFT) & DSI_CMD_CFG1_WR_MEM_START__MASK;
  279. }
  280. #define DSI_CMD_CFG1_WR_MEM_CONTINUE__MASK 0x0000ff00
  281. #define DSI_CMD_CFG1_WR_MEM_CONTINUE__SHIFT 8
  282. static inline uint32_t DSI_CMD_CFG1_WR_MEM_CONTINUE(uint32_t val)
  283. {
  284. return ((val) << DSI_CMD_CFG1_WR_MEM_CONTINUE__SHIFT) & DSI_CMD_CFG1_WR_MEM_CONTINUE__MASK;
  285. }
  286. #define DSI_CMD_CFG1_INSERT_DCS_COMMAND 0x00010000
  287. #define REG_DSI_DMA_BASE 0x00000044
  288. #define REG_DSI_DMA_LEN 0x00000048
  289. #define REG_DSI_CMD_MDP_STREAM_CTRL 0x00000054
  290. #define DSI_CMD_MDP_STREAM_CTRL_DATA_TYPE__MASK 0x0000003f
  291. #define DSI_CMD_MDP_STREAM_CTRL_DATA_TYPE__SHIFT 0
  292. static inline uint32_t DSI_CMD_MDP_STREAM_CTRL_DATA_TYPE(uint32_t val)
  293. {
  294. return ((val) << DSI_CMD_MDP_STREAM_CTRL_DATA_TYPE__SHIFT) & DSI_CMD_MDP_STREAM_CTRL_DATA_TYPE__MASK;
  295. }
  296. #define DSI_CMD_MDP_STREAM_CTRL_VIRTUAL_CHANNEL__MASK 0x00000300
  297. #define DSI_CMD_MDP_STREAM_CTRL_VIRTUAL_CHANNEL__SHIFT 8
  298. static inline uint32_t DSI_CMD_MDP_STREAM_CTRL_VIRTUAL_CHANNEL(uint32_t val)
  299. {
  300. return ((val) << DSI_CMD_MDP_STREAM_CTRL_VIRTUAL_CHANNEL__SHIFT) & DSI_CMD_MDP_STREAM_CTRL_VIRTUAL_CHANNEL__MASK;
  301. }
  302. #define DSI_CMD_MDP_STREAM_CTRL_WORD_COUNT__MASK 0xffff0000
  303. #define DSI_CMD_MDP_STREAM_CTRL_WORD_COUNT__SHIFT 16
  304. static inline uint32_t DSI_CMD_MDP_STREAM_CTRL_WORD_COUNT(uint32_t val)
  305. {
  306. return ((val) << DSI_CMD_MDP_STREAM_CTRL_WORD_COUNT__SHIFT) & DSI_CMD_MDP_STREAM_CTRL_WORD_COUNT__MASK;
  307. }
  308. #define REG_DSI_CMD_MDP_STREAM_TOTAL 0x00000058
  309. #define DSI_CMD_MDP_STREAM_TOTAL_H_TOTAL__MASK 0x00000fff
  310. #define DSI_CMD_MDP_STREAM_TOTAL_H_TOTAL__SHIFT 0
  311. static inline uint32_t DSI_CMD_MDP_STREAM_TOTAL_H_TOTAL(uint32_t val)
  312. {
  313. return ((val) << DSI_CMD_MDP_STREAM_TOTAL_H_TOTAL__SHIFT) & DSI_CMD_MDP_STREAM_TOTAL_H_TOTAL__MASK;
  314. }
  315. #define DSI_CMD_MDP_STREAM_TOTAL_V_TOTAL__MASK 0x0fff0000
  316. #define DSI_CMD_MDP_STREAM_TOTAL_V_TOTAL__SHIFT 16
  317. static inline uint32_t DSI_CMD_MDP_STREAM_TOTAL_V_TOTAL(uint32_t val)
  318. {
  319. return ((val) << DSI_CMD_MDP_STREAM_TOTAL_V_TOTAL__SHIFT) & DSI_CMD_MDP_STREAM_TOTAL_V_TOTAL__MASK;
  320. }
  321. #define REG_DSI_ACK_ERR_STATUS 0x00000064
  322. static inline uint32_t REG_DSI_RDBK(uint32_t i0) { return 0x00000068 + 0x4*i0; }
  323. static inline uint32_t REG_DSI_RDBK_DATA(uint32_t i0) { return 0x00000068 + 0x4*i0; }
  324. #define REG_DSI_TRIG_CTRL 0x00000080
  325. #define DSI_TRIG_CTRL_DMA_TRIGGER__MASK 0x00000007
  326. #define DSI_TRIG_CTRL_DMA_TRIGGER__SHIFT 0
  327. static inline uint32_t DSI_TRIG_CTRL_DMA_TRIGGER(enum dsi_cmd_trigger val)
  328. {
  329. return ((val) << DSI_TRIG_CTRL_DMA_TRIGGER__SHIFT) & DSI_TRIG_CTRL_DMA_TRIGGER__MASK;
  330. }
  331. #define DSI_TRIG_CTRL_MDP_TRIGGER__MASK 0x00000070
  332. #define DSI_TRIG_CTRL_MDP_TRIGGER__SHIFT 4
  333. static inline uint32_t DSI_TRIG_CTRL_MDP_TRIGGER(enum dsi_cmd_trigger val)
  334. {
  335. return ((val) << DSI_TRIG_CTRL_MDP_TRIGGER__SHIFT) & DSI_TRIG_CTRL_MDP_TRIGGER__MASK;
  336. }
  337. #define DSI_TRIG_CTRL_STREAM__MASK 0x00000300
  338. #define DSI_TRIG_CTRL_STREAM__SHIFT 8
  339. static inline uint32_t DSI_TRIG_CTRL_STREAM(uint32_t val)
  340. {
  341. return ((val) << DSI_TRIG_CTRL_STREAM__SHIFT) & DSI_TRIG_CTRL_STREAM__MASK;
  342. }
  343. #define DSI_TRIG_CTRL_BLOCK_DMA_WITHIN_FRAME 0x00001000
  344. #define DSI_TRIG_CTRL_TE 0x80000000
  345. #define REG_DSI_TRIG_DMA 0x0000008c
  346. #define REG_DSI_DLN0_PHY_ERR 0x000000b0
  347. #define DSI_DLN0_PHY_ERR_DLN0_ERR_ESC 0x00000001
  348. #define DSI_DLN0_PHY_ERR_DLN0_ERR_SYNC_ESC 0x00000010
  349. #define DSI_DLN0_PHY_ERR_DLN0_ERR_CONTROL 0x00000100
  350. #define DSI_DLN0_PHY_ERR_DLN0_ERR_CONTENTION_LP0 0x00001000
  351. #define DSI_DLN0_PHY_ERR_DLN0_ERR_CONTENTION_LP1 0x00010000
  352. #define REG_DSI_TIMEOUT_STATUS 0x000000bc
  353. #define REG_DSI_CLKOUT_TIMING_CTRL 0x000000c0
  354. #define DSI_CLKOUT_TIMING_CTRL_T_CLK_PRE__MASK 0x0000003f
  355. #define DSI_CLKOUT_TIMING_CTRL_T_CLK_PRE__SHIFT 0
  356. static inline uint32_t DSI_CLKOUT_TIMING_CTRL_T_CLK_PRE(uint32_t val)
  357. {
  358. return ((val) << DSI_CLKOUT_TIMING_CTRL_T_CLK_PRE__SHIFT) & DSI_CLKOUT_TIMING_CTRL_T_CLK_PRE__MASK;
  359. }
  360. #define DSI_CLKOUT_TIMING_CTRL_T_CLK_POST__MASK 0x00003f00
  361. #define DSI_CLKOUT_TIMING_CTRL_T_CLK_POST__SHIFT 8
  362. static inline uint32_t DSI_CLKOUT_TIMING_CTRL_T_CLK_POST(uint32_t val)
  363. {
  364. return ((val) << DSI_CLKOUT_TIMING_CTRL_T_CLK_POST__SHIFT) & DSI_CLKOUT_TIMING_CTRL_T_CLK_POST__MASK;
  365. }
  366. #define REG_DSI_EOT_PACKET_CTRL 0x000000c8
  367. #define DSI_EOT_PACKET_CTRL_TX_EOT_APPEND 0x00000001
  368. #define DSI_EOT_PACKET_CTRL_RX_EOT_IGNORE 0x00000010
  369. #define REG_DSI_LANE_CTRL 0x000000a8
  370. #define DSI_LANE_CTRL_CLKLN_HS_FORCE_REQUEST 0x10000000
  371. #define REG_DSI_LANE_SWAP_CTRL 0x000000ac
  372. #define DSI_LANE_SWAP_CTRL_DLN_SWAP_SEL__MASK 0x00000007
  373. #define DSI_LANE_SWAP_CTRL_DLN_SWAP_SEL__SHIFT 0
  374. static inline uint32_t DSI_LANE_SWAP_CTRL_DLN_SWAP_SEL(enum dsi_lane_swap val)
  375. {
  376. return ((val) << DSI_LANE_SWAP_CTRL_DLN_SWAP_SEL__SHIFT) & DSI_LANE_SWAP_CTRL_DLN_SWAP_SEL__MASK;
  377. }
  378. #define REG_DSI_ERR_INT_MASK0 0x00000108
  379. #define REG_DSI_INTR_CTRL 0x0000010c
  380. #define REG_DSI_RESET 0x00000114
  381. #define REG_DSI_CLK_CTRL 0x00000118
  382. #define DSI_CLK_CTRL_AHBS_HCLK_ON 0x00000001
  383. #define DSI_CLK_CTRL_AHBM_SCLK_ON 0x00000002
  384. #define DSI_CLK_CTRL_PCLK_ON 0x00000004
  385. #define DSI_CLK_CTRL_DSICLK_ON 0x00000008
  386. #define DSI_CLK_CTRL_BYTECLK_ON 0x00000010
  387. #define DSI_CLK_CTRL_ESCCLK_ON 0x00000020
  388. #define DSI_CLK_CTRL_FORCE_ON_DYN_AHBM_HCLK 0x00000200
  389. #define REG_DSI_CLK_STATUS 0x0000011c
  390. #define DSI_CLK_STATUS_PLL_UNLOCKED 0x00010000
  391. #define REG_DSI_PHY_RESET 0x00000128
  392. #define DSI_PHY_RESET_RESET 0x00000001
  393. #define REG_DSI_T_CLK_PRE_EXTEND 0x0000017c
  394. #define DSI_T_CLK_PRE_EXTEND_INC_BY_2_BYTECLK 0x00000001
  395. #define REG_DSI_RDBK_DATA_CTRL 0x000001d0
  396. #define DSI_RDBK_DATA_CTRL_COUNT__MASK 0x00ff0000
  397. #define DSI_RDBK_DATA_CTRL_COUNT__SHIFT 16
  398. static inline uint32_t DSI_RDBK_DATA_CTRL_COUNT(uint32_t val)
  399. {
  400. return ((val) << DSI_RDBK_DATA_CTRL_COUNT__SHIFT) & DSI_RDBK_DATA_CTRL_COUNT__MASK;
  401. }
  402. #define DSI_RDBK_DATA_CTRL_CLR 0x00000001
  403. #define REG_DSI_VERSION 0x000001f0
  404. #define DSI_VERSION_MAJOR__MASK 0xff000000
  405. #define DSI_VERSION_MAJOR__SHIFT 24
  406. static inline uint32_t DSI_VERSION_MAJOR(uint32_t val)
  407. {
  408. return ((val) << DSI_VERSION_MAJOR__SHIFT) & DSI_VERSION_MAJOR__MASK;
  409. }
  410. #define REG_DSI_PHY_PLL_CTRL_0 0x00000200
  411. #define DSI_PHY_PLL_CTRL_0_ENABLE 0x00000001
  412. #define REG_DSI_PHY_PLL_CTRL_1 0x00000204
  413. #define REG_DSI_PHY_PLL_CTRL_2 0x00000208
  414. #define REG_DSI_PHY_PLL_CTRL_3 0x0000020c
  415. #define REG_DSI_PHY_PLL_CTRL_4 0x00000210
  416. #define REG_DSI_PHY_PLL_CTRL_5 0x00000214
  417. #define REG_DSI_PHY_PLL_CTRL_6 0x00000218
  418. #define REG_DSI_PHY_PLL_CTRL_7 0x0000021c
  419. #define REG_DSI_PHY_PLL_CTRL_8 0x00000220
  420. #define REG_DSI_PHY_PLL_CTRL_9 0x00000224
  421. #define REG_DSI_PHY_PLL_CTRL_10 0x00000228
  422. #define REG_DSI_PHY_PLL_CTRL_11 0x0000022c
  423. #define REG_DSI_PHY_PLL_CTRL_12 0x00000230
  424. #define REG_DSI_PHY_PLL_CTRL_13 0x00000234
  425. #define REG_DSI_PHY_PLL_CTRL_14 0x00000238
  426. #define REG_DSI_PHY_PLL_CTRL_15 0x0000023c
  427. #define REG_DSI_PHY_PLL_CTRL_16 0x00000240
  428. #define REG_DSI_PHY_PLL_CTRL_17 0x00000244
  429. #define REG_DSI_PHY_PLL_CTRL_18 0x00000248
  430. #define REG_DSI_PHY_PLL_CTRL_19 0x0000024c
  431. #define REG_DSI_PHY_PLL_CTRL_20 0x00000250
  432. #define REG_DSI_PHY_PLL_STATUS 0x00000280
  433. #define DSI_PHY_PLL_STATUS_PLL_BUSY 0x00000001
  434. #define REG_DSI_8x60_PHY_TPA_CTRL_1 0x00000258
  435. #define REG_DSI_8x60_PHY_TPA_CTRL_2 0x0000025c
  436. #define REG_DSI_8x60_PHY_TIMING_CTRL_0 0x00000260
  437. #define REG_DSI_8x60_PHY_TIMING_CTRL_1 0x00000264
  438. #define REG_DSI_8x60_PHY_TIMING_CTRL_2 0x00000268
  439. #define REG_DSI_8x60_PHY_TIMING_CTRL_3 0x0000026c
  440. #define REG_DSI_8x60_PHY_TIMING_CTRL_4 0x00000270
  441. #define REG_DSI_8x60_PHY_TIMING_CTRL_5 0x00000274
  442. #define REG_DSI_8x60_PHY_TIMING_CTRL_6 0x00000278
  443. #define REG_DSI_8x60_PHY_TIMING_CTRL_7 0x0000027c
  444. #define REG_DSI_8x60_PHY_TIMING_CTRL_8 0x00000280
  445. #define REG_DSI_8x60_PHY_TIMING_CTRL_9 0x00000284
  446. #define REG_DSI_8x60_PHY_TIMING_CTRL_10 0x00000288
  447. #define REG_DSI_8x60_PHY_TIMING_CTRL_11 0x0000028c
  448. #define REG_DSI_8x60_PHY_CTRL_0 0x00000290
  449. #define REG_DSI_8x60_PHY_CTRL_1 0x00000294
  450. #define REG_DSI_8x60_PHY_CTRL_2 0x00000298
  451. #define REG_DSI_8x60_PHY_CTRL_3 0x0000029c
  452. #define REG_DSI_8x60_PHY_STRENGTH_0 0x000002a0
  453. #define REG_DSI_8x60_PHY_STRENGTH_1 0x000002a4
  454. #define REG_DSI_8x60_PHY_STRENGTH_2 0x000002a8
  455. #define REG_DSI_8x60_PHY_STRENGTH_3 0x000002ac
  456. #define REG_DSI_8x60_PHY_REGULATOR_CTRL_0 0x000002cc
  457. #define REG_DSI_8x60_PHY_REGULATOR_CTRL_1 0x000002d0
  458. #define REG_DSI_8x60_PHY_REGULATOR_CTRL_2 0x000002d4
  459. #define REG_DSI_8x60_PHY_REGULATOR_CTRL_3 0x000002d8
  460. #define REG_DSI_8x60_PHY_REGULATOR_CTRL_4 0x000002dc
  461. #define REG_DSI_8x60_PHY_CAL_HW_TRIGGER 0x000000f0
  462. #define REG_DSI_8x60_PHY_CAL_CTRL 0x000000f4
  463. #define REG_DSI_8x60_PHY_CAL_STATUS 0x000000fc
  464. #define DSI_8x60_PHY_CAL_STATUS_CAL_BUSY 0x10000000
  465. static inline uint32_t REG_DSI_28nm_8960_PHY_LN(uint32_t i0) { return 0x00000000 + 0x40*i0; }
  466. static inline uint32_t REG_DSI_28nm_8960_PHY_LN_CFG_0(uint32_t i0) { return 0x00000000 + 0x40*i0; }
  467. static inline uint32_t REG_DSI_28nm_8960_PHY_LN_CFG_1(uint32_t i0) { return 0x00000004 + 0x40*i0; }
  468. static inline uint32_t REG_DSI_28nm_8960_PHY_LN_CFG_2(uint32_t i0) { return 0x00000008 + 0x40*i0; }
  469. static inline uint32_t REG_DSI_28nm_8960_PHY_LN_TEST_DATAPATH(uint32_t i0) { return 0x0000000c + 0x40*i0; }
  470. static inline uint32_t REG_DSI_28nm_8960_PHY_LN_TEST_STR_0(uint32_t i0) { return 0x00000014 + 0x40*i0; }
  471. static inline uint32_t REG_DSI_28nm_8960_PHY_LN_TEST_STR_1(uint32_t i0) { return 0x00000018 + 0x40*i0; }
  472. #define REG_DSI_28nm_8960_PHY_LNCK_CFG_0 0x00000100
  473. #define REG_DSI_28nm_8960_PHY_LNCK_CFG_1 0x00000104
  474. #define REG_DSI_28nm_8960_PHY_LNCK_CFG_2 0x00000108
  475. #define REG_DSI_28nm_8960_PHY_LNCK_TEST_DATAPATH 0x0000010c
  476. #define REG_DSI_28nm_8960_PHY_LNCK_TEST_STR0 0x00000114
  477. #define REG_DSI_28nm_8960_PHY_LNCK_TEST_STR1 0x00000118
  478. #define REG_DSI_28nm_8960_PHY_TIMING_CTRL_0 0x00000140
  479. #define DSI_28nm_8960_PHY_TIMING_CTRL_0_CLK_ZERO__MASK 0x000000ff
  480. #define DSI_28nm_8960_PHY_TIMING_CTRL_0_CLK_ZERO__SHIFT 0
  481. static inline uint32_t DSI_28nm_8960_PHY_TIMING_CTRL_0_CLK_ZERO(uint32_t val)
  482. {
  483. return ((val) << DSI_28nm_8960_PHY_TIMING_CTRL_0_CLK_ZERO__SHIFT) & DSI_28nm_8960_PHY_TIMING_CTRL_0_CLK_ZERO__MASK;
  484. }
  485. #define REG_DSI_28nm_8960_PHY_TIMING_CTRL_1 0x00000144
  486. #define DSI_28nm_8960_PHY_TIMING_CTRL_1_CLK_TRAIL__MASK 0x000000ff
  487. #define DSI_28nm_8960_PHY_TIMING_CTRL_1_CLK_TRAIL__SHIFT 0
  488. static inline uint32_t DSI_28nm_8960_PHY_TIMING_CTRL_1_CLK_TRAIL(uint32_t val)
  489. {
  490. return ((val) << DSI_28nm_8960_PHY_TIMING_CTRL_1_CLK_TRAIL__SHIFT) & DSI_28nm_8960_PHY_TIMING_CTRL_1_CLK_TRAIL__MASK;
  491. }
  492. #define REG_DSI_28nm_8960_PHY_TIMING_CTRL_2 0x00000148
  493. #define DSI_28nm_8960_PHY_TIMING_CTRL_2_CLK_PREPARE__MASK 0x000000ff
  494. #define DSI_28nm_8960_PHY_TIMING_CTRL_2_CLK_PREPARE__SHIFT 0
  495. static inline uint32_t DSI_28nm_8960_PHY_TIMING_CTRL_2_CLK_PREPARE(uint32_t val)
  496. {
  497. return ((val) << DSI_28nm_8960_PHY_TIMING_CTRL_2_CLK_PREPARE__SHIFT) & DSI_28nm_8960_PHY_TIMING_CTRL_2_CLK_PREPARE__MASK;
  498. }
  499. #define REG_DSI_28nm_8960_PHY_TIMING_CTRL_3 0x0000014c
  500. #define REG_DSI_28nm_8960_PHY_TIMING_CTRL_4 0x00000150
  501. #define DSI_28nm_8960_PHY_TIMING_CTRL_4_HS_EXIT__MASK 0x000000ff
  502. #define DSI_28nm_8960_PHY_TIMING_CTRL_4_HS_EXIT__SHIFT 0
  503. static inline uint32_t DSI_28nm_8960_PHY_TIMING_CTRL_4_HS_EXIT(uint32_t val)
  504. {
  505. return ((val) << DSI_28nm_8960_PHY_TIMING_CTRL_4_HS_EXIT__SHIFT) & DSI_28nm_8960_PHY_TIMING_CTRL_4_HS_EXIT__MASK;
  506. }
  507. #define REG_DSI_28nm_8960_PHY_TIMING_CTRL_5 0x00000154
  508. #define DSI_28nm_8960_PHY_TIMING_CTRL_5_HS_ZERO__MASK 0x000000ff
  509. #define DSI_28nm_8960_PHY_TIMING_CTRL_5_HS_ZERO__SHIFT 0
  510. static inline uint32_t DSI_28nm_8960_PHY_TIMING_CTRL_5_HS_ZERO(uint32_t val)
  511. {
  512. return ((val) << DSI_28nm_8960_PHY_TIMING_CTRL_5_HS_ZERO__SHIFT) & DSI_28nm_8960_PHY_TIMING_CTRL_5_HS_ZERO__MASK;
  513. }
  514. #define REG_DSI_28nm_8960_PHY_TIMING_CTRL_6 0x00000158
  515. #define DSI_28nm_8960_PHY_TIMING_CTRL_6_HS_PREPARE__MASK 0x000000ff
  516. #define DSI_28nm_8960_PHY_TIMING_CTRL_6_HS_PREPARE__SHIFT 0
  517. static inline uint32_t DSI_28nm_8960_PHY_TIMING_CTRL_6_HS_PREPARE(uint32_t val)
  518. {
  519. return ((val) << DSI_28nm_8960_PHY_TIMING_CTRL_6_HS_PREPARE__SHIFT) & DSI_28nm_8960_PHY_TIMING_CTRL_6_HS_PREPARE__MASK;
  520. }
  521. #define REG_DSI_28nm_8960_PHY_TIMING_CTRL_7 0x0000015c
  522. #define DSI_28nm_8960_PHY_TIMING_CTRL_7_HS_TRAIL__MASK 0x000000ff
  523. #define DSI_28nm_8960_PHY_TIMING_CTRL_7_HS_TRAIL__SHIFT 0
  524. static inline uint32_t DSI_28nm_8960_PHY_TIMING_CTRL_7_HS_TRAIL(uint32_t val)
  525. {
  526. return ((val) << DSI_28nm_8960_PHY_TIMING_CTRL_7_HS_TRAIL__SHIFT) & DSI_28nm_8960_PHY_TIMING_CTRL_7_HS_TRAIL__MASK;
  527. }
  528. #define REG_DSI_28nm_8960_PHY_TIMING_CTRL_8 0x00000160
  529. #define DSI_28nm_8960_PHY_TIMING_CTRL_8_HS_RQST__MASK 0x000000ff
  530. #define DSI_28nm_8960_PHY_TIMING_CTRL_8_HS_RQST__SHIFT 0
  531. static inline uint32_t DSI_28nm_8960_PHY_TIMING_CTRL_8_HS_RQST(uint32_t val)
  532. {
  533. return ((val) << DSI_28nm_8960_PHY_TIMING_CTRL_8_HS_RQST__SHIFT) & DSI_28nm_8960_PHY_TIMING_CTRL_8_HS_RQST__MASK;
  534. }
  535. #define REG_DSI_28nm_8960_PHY_TIMING_CTRL_9 0x00000164
  536. #define DSI_28nm_8960_PHY_TIMING_CTRL_9_TA_GO__MASK 0x00000007
  537. #define DSI_28nm_8960_PHY_TIMING_CTRL_9_TA_GO__SHIFT 0
  538. static inline uint32_t DSI_28nm_8960_PHY_TIMING_CTRL_9_TA_GO(uint32_t val)
  539. {
  540. return ((val) << DSI_28nm_8960_PHY_TIMING_CTRL_9_TA_GO__SHIFT) & DSI_28nm_8960_PHY_TIMING_CTRL_9_TA_GO__MASK;
  541. }
  542. #define DSI_28nm_8960_PHY_TIMING_CTRL_9_TA_SURE__MASK 0x00000070
  543. #define DSI_28nm_8960_PHY_TIMING_CTRL_9_TA_SURE__SHIFT 4
  544. static inline uint32_t DSI_28nm_8960_PHY_TIMING_CTRL_9_TA_SURE(uint32_t val)
  545. {
  546. return ((val) << DSI_28nm_8960_PHY_TIMING_CTRL_9_TA_SURE__SHIFT) & DSI_28nm_8960_PHY_TIMING_CTRL_9_TA_SURE__MASK;
  547. }
  548. #define REG_DSI_28nm_8960_PHY_TIMING_CTRL_10 0x00000168
  549. #define DSI_28nm_8960_PHY_TIMING_CTRL_10_TA_GET__MASK 0x00000007
  550. #define DSI_28nm_8960_PHY_TIMING_CTRL_10_TA_GET__SHIFT 0
  551. static inline uint32_t DSI_28nm_8960_PHY_TIMING_CTRL_10_TA_GET(uint32_t val)
  552. {
  553. return ((val) << DSI_28nm_8960_PHY_TIMING_CTRL_10_TA_GET__SHIFT) & DSI_28nm_8960_PHY_TIMING_CTRL_10_TA_GET__MASK;
  554. }
  555. #define REG_DSI_28nm_8960_PHY_TIMING_CTRL_11 0x0000016c
  556. #define DSI_28nm_8960_PHY_TIMING_CTRL_11_TRIG3_CMD__MASK 0x000000ff
  557. #define DSI_28nm_8960_PHY_TIMING_CTRL_11_TRIG3_CMD__SHIFT 0
  558. static inline uint32_t DSI_28nm_8960_PHY_TIMING_CTRL_11_TRIG3_CMD(uint32_t val)
  559. {
  560. return ((val) << DSI_28nm_8960_PHY_TIMING_CTRL_11_TRIG3_CMD__SHIFT) & DSI_28nm_8960_PHY_TIMING_CTRL_11_TRIG3_CMD__MASK;
  561. }
  562. #define REG_DSI_28nm_8960_PHY_CTRL_0 0x00000170
  563. #define REG_DSI_28nm_8960_PHY_CTRL_1 0x00000174
  564. #define REG_DSI_28nm_8960_PHY_CTRL_2 0x00000178
  565. #define REG_DSI_28nm_8960_PHY_CTRL_3 0x0000017c
  566. #define REG_DSI_28nm_8960_PHY_STRENGTH_0 0x00000180
  567. #define REG_DSI_28nm_8960_PHY_STRENGTH_1 0x00000184
  568. #define REG_DSI_28nm_8960_PHY_STRENGTH_2 0x00000188
  569. #define REG_DSI_28nm_8960_PHY_BIST_CTRL_0 0x0000018c
  570. #define REG_DSI_28nm_8960_PHY_BIST_CTRL_1 0x00000190
  571. #define REG_DSI_28nm_8960_PHY_BIST_CTRL_2 0x00000194
  572. #define REG_DSI_28nm_8960_PHY_BIST_CTRL_3 0x00000198
  573. #define REG_DSI_28nm_8960_PHY_BIST_CTRL_4 0x0000019c
  574. #define REG_DSI_28nm_8960_PHY_LDO_CTRL 0x000001b0
  575. #define REG_DSI_28nm_8960_PHY_MISC_REGULATOR_CTRL_0 0x00000000
  576. #define REG_DSI_28nm_8960_PHY_MISC_REGULATOR_CTRL_1 0x00000004
  577. #define REG_DSI_28nm_8960_PHY_MISC_REGULATOR_CTRL_2 0x00000008
  578. #define REG_DSI_28nm_8960_PHY_MISC_REGULATOR_CTRL_3 0x0000000c
  579. #define REG_DSI_28nm_8960_PHY_MISC_REGULATOR_CTRL_4 0x00000010
  580. #define REG_DSI_28nm_8960_PHY_MISC_REGULATOR_CTRL_5 0x00000014
  581. #define REG_DSI_28nm_8960_PHY_MISC_REGULATOR_CAL_PWR_CFG 0x00000018
  582. #define REG_DSI_28nm_8960_PHY_MISC_CAL_HW_TRIGGER 0x00000028
  583. #define REG_DSI_28nm_8960_PHY_MISC_CAL_SW_CFG_0 0x0000002c
  584. #define REG_DSI_28nm_8960_PHY_MISC_CAL_SW_CFG_1 0x00000030
  585. #define REG_DSI_28nm_8960_PHY_MISC_CAL_SW_CFG_2 0x00000034
  586. #define REG_DSI_28nm_8960_PHY_MISC_CAL_HW_CFG_0 0x00000038
  587. #define REG_DSI_28nm_8960_PHY_MISC_CAL_HW_CFG_1 0x0000003c
  588. #define REG_DSI_28nm_8960_PHY_MISC_CAL_HW_CFG_2 0x00000040
  589. #define REG_DSI_28nm_8960_PHY_MISC_CAL_HW_CFG_3 0x00000044
  590. #define REG_DSI_28nm_8960_PHY_MISC_CAL_HW_CFG_4 0x00000048
  591. #define REG_DSI_28nm_8960_PHY_MISC_CAL_STATUS 0x00000050
  592. #define DSI_28nm_8960_PHY_MISC_CAL_STATUS_CAL_BUSY 0x00000010
  593. #define REG_DSI_28nm_8960_PHY_PLL_CTRL_0 0x00000000
  594. #define DSI_28nm_8960_PHY_PLL_CTRL_0_ENABLE 0x00000001
  595. #define REG_DSI_28nm_8960_PHY_PLL_CTRL_1 0x00000004
  596. #define REG_DSI_28nm_8960_PHY_PLL_CTRL_2 0x00000008
  597. #define REG_DSI_28nm_8960_PHY_PLL_CTRL_3 0x0000000c
  598. #define REG_DSI_28nm_8960_PHY_PLL_CTRL_4 0x00000010
  599. #define REG_DSI_28nm_8960_PHY_PLL_CTRL_5 0x00000014
  600. #define REG_DSI_28nm_8960_PHY_PLL_CTRL_6 0x00000018
  601. #define REG_DSI_28nm_8960_PHY_PLL_CTRL_7 0x0000001c
  602. #define REG_DSI_28nm_8960_PHY_PLL_CTRL_8 0x00000020
  603. #define REG_DSI_28nm_8960_PHY_PLL_CTRL_9 0x00000024
  604. #define REG_DSI_28nm_8960_PHY_PLL_CTRL_10 0x00000028
  605. #define REG_DSI_28nm_8960_PHY_PLL_CTRL_11 0x0000002c
  606. #define REG_DSI_28nm_8960_PHY_PLL_CTRL_12 0x00000030
  607. #define REG_DSI_28nm_8960_PHY_PLL_CTRL_13 0x00000034
  608. #define REG_DSI_28nm_8960_PHY_PLL_CTRL_14 0x00000038
  609. #define REG_DSI_28nm_8960_PHY_PLL_CTRL_15 0x0000003c
  610. #define REG_DSI_28nm_8960_PHY_PLL_CTRL_16 0x00000040
  611. #define REG_DSI_28nm_8960_PHY_PLL_CTRL_17 0x00000044
  612. #define REG_DSI_28nm_8960_PHY_PLL_CTRL_18 0x00000048
  613. #define REG_DSI_28nm_8960_PHY_PLL_CTRL_19 0x0000004c
  614. #define REG_DSI_28nm_8960_PHY_PLL_CTRL_20 0x00000050
  615. #define REG_DSI_28nm_8960_PHY_PLL_RDY 0x00000080
  616. #define DSI_28nm_8960_PHY_PLL_RDY_PLL_RDY 0x00000001
  617. static inline uint32_t REG_DSI_28nm_PHY_LN(uint32_t i0) { return 0x00000000 + 0x40*i0; }
  618. static inline uint32_t REG_DSI_28nm_PHY_LN_CFG_0(uint32_t i0) { return 0x00000000 + 0x40*i0; }
  619. static inline uint32_t REG_DSI_28nm_PHY_LN_CFG_1(uint32_t i0) { return 0x00000004 + 0x40*i0; }
  620. static inline uint32_t REG_DSI_28nm_PHY_LN_CFG_2(uint32_t i0) { return 0x00000008 + 0x40*i0; }
  621. static inline uint32_t REG_DSI_28nm_PHY_LN_CFG_3(uint32_t i0) { return 0x0000000c + 0x40*i0; }
  622. static inline uint32_t REG_DSI_28nm_PHY_LN_CFG_4(uint32_t i0) { return 0x00000010 + 0x40*i0; }
  623. static inline uint32_t REG_DSI_28nm_PHY_LN_TEST_DATAPATH(uint32_t i0) { return 0x00000014 + 0x40*i0; }
  624. static inline uint32_t REG_DSI_28nm_PHY_LN_DEBUG_SEL(uint32_t i0) { return 0x00000018 + 0x40*i0; }
  625. static inline uint32_t REG_DSI_28nm_PHY_LN_TEST_STR_0(uint32_t i0) { return 0x0000001c + 0x40*i0; }
  626. static inline uint32_t REG_DSI_28nm_PHY_LN_TEST_STR_1(uint32_t i0) { return 0x00000020 + 0x40*i0; }
  627. #define REG_DSI_28nm_PHY_LNCK_CFG_0 0x00000100
  628. #define REG_DSI_28nm_PHY_LNCK_CFG_1 0x00000104
  629. #define REG_DSI_28nm_PHY_LNCK_CFG_2 0x00000108
  630. #define REG_DSI_28nm_PHY_LNCK_CFG_3 0x0000010c
  631. #define REG_DSI_28nm_PHY_LNCK_CFG_4 0x00000110
  632. #define REG_DSI_28nm_PHY_LNCK_TEST_DATAPATH 0x00000114
  633. #define REG_DSI_28nm_PHY_LNCK_DEBUG_SEL 0x00000118
  634. #define REG_DSI_28nm_PHY_LNCK_TEST_STR0 0x0000011c
  635. #define REG_DSI_28nm_PHY_LNCK_TEST_STR1 0x00000120
  636. #define REG_DSI_28nm_PHY_TIMING_CTRL_0 0x00000140
  637. #define DSI_28nm_PHY_TIMING_CTRL_0_CLK_ZERO__MASK 0x000000ff
  638. #define DSI_28nm_PHY_TIMING_CTRL_0_CLK_ZERO__SHIFT 0
  639. static inline uint32_t DSI_28nm_PHY_TIMING_CTRL_0_CLK_ZERO(uint32_t val)
  640. {
  641. return ((val) << DSI_28nm_PHY_TIMING_CTRL_0_CLK_ZERO__SHIFT) & DSI_28nm_PHY_TIMING_CTRL_0_CLK_ZERO__MASK;
  642. }
  643. #define REG_DSI_28nm_PHY_TIMING_CTRL_1 0x00000144
  644. #define DSI_28nm_PHY_TIMING_CTRL_1_CLK_TRAIL__MASK 0x000000ff
  645. #define DSI_28nm_PHY_TIMING_CTRL_1_CLK_TRAIL__SHIFT 0
  646. static inline uint32_t DSI_28nm_PHY_TIMING_CTRL_1_CLK_TRAIL(uint32_t val)
  647. {
  648. return ((val) << DSI_28nm_PHY_TIMING_CTRL_1_CLK_TRAIL__SHIFT) & DSI_28nm_PHY_TIMING_CTRL_1_CLK_TRAIL__MASK;
  649. }
  650. #define REG_DSI_28nm_PHY_TIMING_CTRL_2 0x00000148
  651. #define DSI_28nm_PHY_TIMING_CTRL_2_CLK_PREPARE__MASK 0x000000ff
  652. #define DSI_28nm_PHY_TIMING_CTRL_2_CLK_PREPARE__SHIFT 0
  653. static inline uint32_t DSI_28nm_PHY_TIMING_CTRL_2_CLK_PREPARE(uint32_t val)
  654. {
  655. return ((val) << DSI_28nm_PHY_TIMING_CTRL_2_CLK_PREPARE__SHIFT) & DSI_28nm_PHY_TIMING_CTRL_2_CLK_PREPARE__MASK;
  656. }
  657. #define REG_DSI_28nm_PHY_TIMING_CTRL_3 0x0000014c
  658. #define DSI_28nm_PHY_TIMING_CTRL_3_CLK_ZERO_8 0x00000001
  659. #define REG_DSI_28nm_PHY_TIMING_CTRL_4 0x00000150
  660. #define DSI_28nm_PHY_TIMING_CTRL_4_HS_EXIT__MASK 0x000000ff
  661. #define DSI_28nm_PHY_TIMING_CTRL_4_HS_EXIT__SHIFT 0
  662. static inline uint32_t DSI_28nm_PHY_TIMING_CTRL_4_HS_EXIT(uint32_t val)
  663. {
  664. return ((val) << DSI_28nm_PHY_TIMING_CTRL_4_HS_EXIT__SHIFT) & DSI_28nm_PHY_TIMING_CTRL_4_HS_EXIT__MASK;
  665. }
  666. #define REG_DSI_28nm_PHY_TIMING_CTRL_5 0x00000154
  667. #define DSI_28nm_PHY_TIMING_CTRL_5_HS_ZERO__MASK 0x000000ff
  668. #define DSI_28nm_PHY_TIMING_CTRL_5_HS_ZERO__SHIFT 0
  669. static inline uint32_t DSI_28nm_PHY_TIMING_CTRL_5_HS_ZERO(uint32_t val)
  670. {
  671. return ((val) << DSI_28nm_PHY_TIMING_CTRL_5_HS_ZERO__SHIFT) & DSI_28nm_PHY_TIMING_CTRL_5_HS_ZERO__MASK;
  672. }
  673. #define REG_DSI_28nm_PHY_TIMING_CTRL_6 0x00000158
  674. #define DSI_28nm_PHY_TIMING_CTRL_6_HS_PREPARE__MASK 0x000000ff
  675. #define DSI_28nm_PHY_TIMING_CTRL_6_HS_PREPARE__SHIFT 0
  676. static inline uint32_t DSI_28nm_PHY_TIMING_CTRL_6_HS_PREPARE(uint32_t val)
  677. {
  678. return ((val) << DSI_28nm_PHY_TIMING_CTRL_6_HS_PREPARE__SHIFT) & DSI_28nm_PHY_TIMING_CTRL_6_HS_PREPARE__MASK;
  679. }
  680. #define REG_DSI_28nm_PHY_TIMING_CTRL_7 0x0000015c
  681. #define DSI_28nm_PHY_TIMING_CTRL_7_HS_TRAIL__MASK 0x000000ff
  682. #define DSI_28nm_PHY_TIMING_CTRL_7_HS_TRAIL__SHIFT 0
  683. static inline uint32_t DSI_28nm_PHY_TIMING_CTRL_7_HS_TRAIL(uint32_t val)
  684. {
  685. return ((val) << DSI_28nm_PHY_TIMING_CTRL_7_HS_TRAIL__SHIFT) & DSI_28nm_PHY_TIMING_CTRL_7_HS_TRAIL__MASK;
  686. }
  687. #define REG_DSI_28nm_PHY_TIMING_CTRL_8 0x00000160
  688. #define DSI_28nm_PHY_TIMING_CTRL_8_HS_RQST__MASK 0x000000ff
  689. #define DSI_28nm_PHY_TIMING_CTRL_8_HS_RQST__SHIFT 0
  690. static inline uint32_t DSI_28nm_PHY_TIMING_CTRL_8_HS_RQST(uint32_t val)
  691. {
  692. return ((val) << DSI_28nm_PHY_TIMING_CTRL_8_HS_RQST__SHIFT) & DSI_28nm_PHY_TIMING_CTRL_8_HS_RQST__MASK;
  693. }
  694. #define REG_DSI_28nm_PHY_TIMING_CTRL_9 0x00000164
  695. #define DSI_28nm_PHY_TIMING_CTRL_9_TA_GO__MASK 0x00000007
  696. #define DSI_28nm_PHY_TIMING_CTRL_9_TA_GO__SHIFT 0
  697. static inline uint32_t DSI_28nm_PHY_TIMING_CTRL_9_TA_GO(uint32_t val)
  698. {
  699. return ((val) << DSI_28nm_PHY_TIMING_CTRL_9_TA_GO__SHIFT) & DSI_28nm_PHY_TIMING_CTRL_9_TA_GO__MASK;
  700. }
  701. #define DSI_28nm_PHY_TIMING_CTRL_9_TA_SURE__MASK 0x00000070
  702. #define DSI_28nm_PHY_TIMING_CTRL_9_TA_SURE__SHIFT 4
  703. static inline uint32_t DSI_28nm_PHY_TIMING_CTRL_9_TA_SURE(uint32_t val)
  704. {
  705. return ((val) << DSI_28nm_PHY_TIMING_CTRL_9_TA_SURE__SHIFT) & DSI_28nm_PHY_TIMING_CTRL_9_TA_SURE__MASK;
  706. }
  707. #define REG_DSI_28nm_PHY_TIMING_CTRL_10 0x00000168
  708. #define DSI_28nm_PHY_TIMING_CTRL_10_TA_GET__MASK 0x00000007
  709. #define DSI_28nm_PHY_TIMING_CTRL_10_TA_GET__SHIFT 0
  710. static inline uint32_t DSI_28nm_PHY_TIMING_CTRL_10_TA_GET(uint32_t val)
  711. {
  712. return ((val) << DSI_28nm_PHY_TIMING_CTRL_10_TA_GET__SHIFT) & DSI_28nm_PHY_TIMING_CTRL_10_TA_GET__MASK;
  713. }
  714. #define REG_DSI_28nm_PHY_TIMING_CTRL_11 0x0000016c
  715. #define DSI_28nm_PHY_TIMING_CTRL_11_TRIG3_CMD__MASK 0x000000ff
  716. #define DSI_28nm_PHY_TIMING_CTRL_11_TRIG3_CMD__SHIFT 0
  717. static inline uint32_t DSI_28nm_PHY_TIMING_CTRL_11_TRIG3_CMD(uint32_t val)
  718. {
  719. return ((val) << DSI_28nm_PHY_TIMING_CTRL_11_TRIG3_CMD__SHIFT) & DSI_28nm_PHY_TIMING_CTRL_11_TRIG3_CMD__MASK;
  720. }
  721. #define REG_DSI_28nm_PHY_CTRL_0 0x00000170
  722. #define REG_DSI_28nm_PHY_CTRL_1 0x00000174
  723. #define REG_DSI_28nm_PHY_CTRL_2 0x00000178
  724. #define REG_DSI_28nm_PHY_CTRL_3 0x0000017c
  725. #define REG_DSI_28nm_PHY_CTRL_4 0x00000180
  726. #define REG_DSI_28nm_PHY_STRENGTH_0 0x00000184
  727. #define REG_DSI_28nm_PHY_STRENGTH_1 0x00000188
  728. #define REG_DSI_28nm_PHY_BIST_CTRL_0 0x000001b4
  729. #define REG_DSI_28nm_PHY_BIST_CTRL_1 0x000001b8
  730. #define REG_DSI_28nm_PHY_BIST_CTRL_2 0x000001bc
  731. #define REG_DSI_28nm_PHY_BIST_CTRL_3 0x000001c0
  732. #define REG_DSI_28nm_PHY_BIST_CTRL_4 0x000001c4
  733. #define REG_DSI_28nm_PHY_BIST_CTRL_5 0x000001c8
  734. #define REG_DSI_28nm_PHY_GLBL_TEST_CTRL 0x000001d4
  735. #define DSI_28nm_PHY_GLBL_TEST_CTRL_BITCLK_HS_SEL 0x00000001
  736. #define REG_DSI_28nm_PHY_LDO_CNTRL 0x000001dc
  737. #define REG_DSI_28nm_PHY_REGULATOR_CTRL_0 0x00000000
  738. #define REG_DSI_28nm_PHY_REGULATOR_CTRL_1 0x00000004
  739. #define REG_DSI_28nm_PHY_REGULATOR_CTRL_2 0x00000008
  740. #define REG_DSI_28nm_PHY_REGULATOR_CTRL_3 0x0000000c
  741. #define REG_DSI_28nm_PHY_REGULATOR_CTRL_4 0x00000010
  742. #define REG_DSI_28nm_PHY_REGULATOR_CTRL_5 0x00000014
  743. #define REG_DSI_28nm_PHY_REGULATOR_CAL_PWR_CFG 0x00000018
  744. #define REG_DSI_28nm_PHY_PLL_REFCLK_CFG 0x00000000
  745. #define DSI_28nm_PHY_PLL_REFCLK_CFG_DBLR 0x00000001
  746. #define REG_DSI_28nm_PHY_PLL_POSTDIV1_CFG 0x00000004
  747. #define REG_DSI_28nm_PHY_PLL_CHGPUMP_CFG 0x00000008
  748. #define REG_DSI_28nm_PHY_PLL_VCOLPF_CFG 0x0000000c
  749. #define REG_DSI_28nm_PHY_PLL_VREG_CFG 0x00000010
  750. #define DSI_28nm_PHY_PLL_VREG_CFG_POSTDIV1_BYPASS_B 0x00000002
  751. #define REG_DSI_28nm_PHY_PLL_PWRGEN_CFG 0x00000014
  752. #define REG_DSI_28nm_PHY_PLL_DMUX_CFG 0x00000018
  753. #define REG_DSI_28nm_PHY_PLL_AMUX_CFG 0x0000001c
  754. #define REG_DSI_28nm_PHY_PLL_GLB_CFG 0x00000020
  755. #define DSI_28nm_PHY_PLL_GLB_CFG_PLL_PWRDN_B 0x00000001
  756. #define DSI_28nm_PHY_PLL_GLB_CFG_PLL_LDO_PWRDN_B 0x00000002
  757. #define DSI_28nm_PHY_PLL_GLB_CFG_PLL_PWRGEN_PWRDN_B 0x00000004
  758. #define DSI_28nm_PHY_PLL_GLB_CFG_PLL_ENABLE 0x00000008
  759. #define REG_DSI_28nm_PHY_PLL_POSTDIV2_CFG 0x00000024
  760. #define REG_DSI_28nm_PHY_PLL_POSTDIV3_CFG 0x00000028
  761. #define REG_DSI_28nm_PHY_PLL_LPFR_CFG 0x0000002c
  762. #define REG_DSI_28nm_PHY_PLL_LPFC1_CFG 0x00000030
  763. #define REG_DSI_28nm_PHY_PLL_LPFC2_CFG 0x00000034
  764. #define REG_DSI_28nm_PHY_PLL_SDM_CFG0 0x00000038
  765. #define DSI_28nm_PHY_PLL_SDM_CFG0_BYP_DIV__MASK 0x0000003f
  766. #define DSI_28nm_PHY_PLL_SDM_CFG0_BYP_DIV__SHIFT 0
  767. static inline uint32_t DSI_28nm_PHY_PLL_SDM_CFG0_BYP_DIV(uint32_t val)
  768. {
  769. return ((val) << DSI_28nm_PHY_PLL_SDM_CFG0_BYP_DIV__SHIFT) & DSI_28nm_PHY_PLL_SDM_CFG0_BYP_DIV__MASK;
  770. }
  771. #define DSI_28nm_PHY_PLL_SDM_CFG0_BYP 0x00000040
  772. #define REG_DSI_28nm_PHY_PLL_SDM_CFG1 0x0000003c
  773. #define DSI_28nm_PHY_PLL_SDM_CFG1_DC_OFFSET__MASK 0x0000003f
  774. #define DSI_28nm_PHY_PLL_SDM_CFG1_DC_OFFSET__SHIFT 0
  775. static inline uint32_t DSI_28nm_PHY_PLL_SDM_CFG1_DC_OFFSET(uint32_t val)
  776. {
  777. return ((val) << DSI_28nm_PHY_PLL_SDM_CFG1_DC_OFFSET__SHIFT) & DSI_28nm_PHY_PLL_SDM_CFG1_DC_OFFSET__MASK;
  778. }
  779. #define DSI_28nm_PHY_PLL_SDM_CFG1_DITHER_EN__MASK 0x00000040
  780. #define DSI_28nm_PHY_PLL_SDM_CFG1_DITHER_EN__SHIFT 6
  781. static inline uint32_t DSI_28nm_PHY_PLL_SDM_CFG1_DITHER_EN(uint32_t val)
  782. {
  783. return ((val) << DSI_28nm_PHY_PLL_SDM_CFG1_DITHER_EN__SHIFT) & DSI_28nm_PHY_PLL_SDM_CFG1_DITHER_EN__MASK;
  784. }
  785. #define REG_DSI_28nm_PHY_PLL_SDM_CFG2 0x00000040
  786. #define DSI_28nm_PHY_PLL_SDM_CFG2_FREQ_SEED_7_0__MASK 0x000000ff
  787. #define DSI_28nm_PHY_PLL_SDM_CFG2_FREQ_SEED_7_0__SHIFT 0
  788. static inline uint32_t DSI_28nm_PHY_PLL_SDM_CFG2_FREQ_SEED_7_0(uint32_t val)
  789. {
  790. return ((val) << DSI_28nm_PHY_PLL_SDM_CFG2_FREQ_SEED_7_0__SHIFT) & DSI_28nm_PHY_PLL_SDM_CFG2_FREQ_SEED_7_0__MASK;
  791. }
  792. #define REG_DSI_28nm_PHY_PLL_SDM_CFG3 0x00000044
  793. #define DSI_28nm_PHY_PLL_SDM_CFG3_FREQ_SEED_15_8__MASK 0x000000ff
  794. #define DSI_28nm_PHY_PLL_SDM_CFG3_FREQ_SEED_15_8__SHIFT 0
  795. static inline uint32_t DSI_28nm_PHY_PLL_SDM_CFG3_FREQ_SEED_15_8(uint32_t val)
  796. {
  797. return ((val) << DSI_28nm_PHY_PLL_SDM_CFG3_FREQ_SEED_15_8__SHIFT) & DSI_28nm_PHY_PLL_SDM_CFG3_FREQ_SEED_15_8__MASK;
  798. }
  799. #define REG_DSI_28nm_PHY_PLL_SDM_CFG4 0x00000048
  800. #define REG_DSI_28nm_PHY_PLL_SSC_CFG0 0x0000004c
  801. #define REG_DSI_28nm_PHY_PLL_SSC_CFG1 0x00000050
  802. #define REG_DSI_28nm_PHY_PLL_SSC_CFG2 0x00000054
  803. #define REG_DSI_28nm_PHY_PLL_SSC_CFG3 0x00000058
  804. #define REG_DSI_28nm_PHY_PLL_LKDET_CFG0 0x0000005c
  805. #define REG_DSI_28nm_PHY_PLL_LKDET_CFG1 0x00000060
  806. #define REG_DSI_28nm_PHY_PLL_LKDET_CFG2 0x00000064
  807. #define REG_DSI_28nm_PHY_PLL_TEST_CFG 0x00000068
  808. #define DSI_28nm_PHY_PLL_TEST_CFG_PLL_SW_RESET 0x00000001
  809. #define REG_DSI_28nm_PHY_PLL_CAL_CFG0 0x0000006c
  810. #define REG_DSI_28nm_PHY_PLL_CAL_CFG1 0x00000070
  811. #define REG_DSI_28nm_PHY_PLL_CAL_CFG2 0x00000074
  812. #define REG_DSI_28nm_PHY_PLL_CAL_CFG3 0x00000078
  813. #define REG_DSI_28nm_PHY_PLL_CAL_CFG4 0x0000007c
  814. #define REG_DSI_28nm_PHY_PLL_CAL_CFG5 0x00000080
  815. #define REG_DSI_28nm_PHY_PLL_CAL_CFG6 0x00000084
  816. #define REG_DSI_28nm_PHY_PLL_CAL_CFG7 0x00000088
  817. #define REG_DSI_28nm_PHY_PLL_CAL_CFG8 0x0000008c
  818. #define REG_DSI_28nm_PHY_PLL_CAL_CFG9 0x00000090
  819. #define REG_DSI_28nm_PHY_PLL_CAL_CFG10 0x00000094
  820. #define REG_DSI_28nm_PHY_PLL_CAL_CFG11 0x00000098
  821. #define REG_DSI_28nm_PHY_PLL_EFUSE_CFG 0x0000009c
  822. #define REG_DSI_28nm_PHY_PLL_DEBUG_BUS_SEL 0x000000a0
  823. #define REG_DSI_28nm_PHY_PLL_CTRL_42 0x000000a4
  824. #define REG_DSI_28nm_PHY_PLL_CTRL_43 0x000000a8
  825. #define REG_DSI_28nm_PHY_PLL_CTRL_44 0x000000ac
  826. #define REG_DSI_28nm_PHY_PLL_CTRL_45 0x000000b0
  827. #define REG_DSI_28nm_PHY_PLL_CTRL_46 0x000000b4
  828. #define REG_DSI_28nm_PHY_PLL_CTRL_47 0x000000b8
  829. #define REG_DSI_28nm_PHY_PLL_CTRL_48 0x000000bc
  830. #define REG_DSI_28nm_PHY_PLL_STATUS 0x000000c0
  831. #define DSI_28nm_PHY_PLL_STATUS_PLL_RDY 0x00000001
  832. #define REG_DSI_28nm_PHY_PLL_DEBUG_BUS0 0x000000c4
  833. #define REG_DSI_28nm_PHY_PLL_DEBUG_BUS1 0x000000c8
  834. #define REG_DSI_28nm_PHY_PLL_DEBUG_BUS2 0x000000cc
  835. #define REG_DSI_28nm_PHY_PLL_DEBUG_BUS3 0x000000d0
  836. #define REG_DSI_28nm_PHY_PLL_CTRL_54 0x000000d4
  837. static inline uint32_t REG_DSI_20nm_PHY_LN(uint32_t i0) { return 0x00000000 + 0x40*i0; }
  838. static inline uint32_t REG_DSI_20nm_PHY_LN_CFG_0(uint32_t i0) { return 0x00000000 + 0x40*i0; }
  839. static inline uint32_t REG_DSI_20nm_PHY_LN_CFG_1(uint32_t i0) { return 0x00000004 + 0x40*i0; }
  840. static inline uint32_t REG_DSI_20nm_PHY_LN_CFG_2(uint32_t i0) { return 0x00000008 + 0x40*i0; }
  841. static inline uint32_t REG_DSI_20nm_PHY_LN_CFG_3(uint32_t i0) { return 0x0000000c + 0x40*i0; }
  842. static inline uint32_t REG_DSI_20nm_PHY_LN_CFG_4(uint32_t i0) { return 0x00000010 + 0x40*i0; }
  843. static inline uint32_t REG_DSI_20nm_PHY_LN_TEST_DATAPATH(uint32_t i0) { return 0x00000014 + 0x40*i0; }
  844. static inline uint32_t REG_DSI_20nm_PHY_LN_DEBUG_SEL(uint32_t i0) { return 0x00000018 + 0x40*i0; }
  845. static inline uint32_t REG_DSI_20nm_PHY_LN_TEST_STR_0(uint32_t i0) { return 0x0000001c + 0x40*i0; }
  846. static inline uint32_t REG_DSI_20nm_PHY_LN_TEST_STR_1(uint32_t i0) { return 0x00000020 + 0x40*i0; }
  847. #define REG_DSI_20nm_PHY_LNCK_CFG_0 0x00000100
  848. #define REG_DSI_20nm_PHY_LNCK_CFG_1 0x00000104
  849. #define REG_DSI_20nm_PHY_LNCK_CFG_2 0x00000108
  850. #define REG_DSI_20nm_PHY_LNCK_CFG_3 0x0000010c
  851. #define REG_DSI_20nm_PHY_LNCK_CFG_4 0x00000110
  852. #define REG_DSI_20nm_PHY_LNCK_TEST_DATAPATH 0x00000114
  853. #define REG_DSI_20nm_PHY_LNCK_DEBUG_SEL 0x00000118
  854. #define REG_DSI_20nm_PHY_LNCK_TEST_STR0 0x0000011c
  855. #define REG_DSI_20nm_PHY_LNCK_TEST_STR1 0x00000120
  856. #define REG_DSI_20nm_PHY_TIMING_CTRL_0 0x00000140
  857. #define DSI_20nm_PHY_TIMING_CTRL_0_CLK_ZERO__MASK 0x000000ff
  858. #define DSI_20nm_PHY_TIMING_CTRL_0_CLK_ZERO__SHIFT 0
  859. static inline uint32_t DSI_20nm_PHY_TIMING_CTRL_0_CLK_ZERO(uint32_t val)
  860. {
  861. return ((val) << DSI_20nm_PHY_TIMING_CTRL_0_CLK_ZERO__SHIFT) & DSI_20nm_PHY_TIMING_CTRL_0_CLK_ZERO__MASK;
  862. }
  863. #define REG_DSI_20nm_PHY_TIMING_CTRL_1 0x00000144
  864. #define DSI_20nm_PHY_TIMING_CTRL_1_CLK_TRAIL__MASK 0x000000ff
  865. #define DSI_20nm_PHY_TIMING_CTRL_1_CLK_TRAIL__SHIFT 0
  866. static inline uint32_t DSI_20nm_PHY_TIMING_CTRL_1_CLK_TRAIL(uint32_t val)
  867. {
  868. return ((val) << DSI_20nm_PHY_TIMING_CTRL_1_CLK_TRAIL__SHIFT) & DSI_20nm_PHY_TIMING_CTRL_1_CLK_TRAIL__MASK;
  869. }
  870. #define REG_DSI_20nm_PHY_TIMING_CTRL_2 0x00000148
  871. #define DSI_20nm_PHY_TIMING_CTRL_2_CLK_PREPARE__MASK 0x000000ff
  872. #define DSI_20nm_PHY_TIMING_CTRL_2_CLK_PREPARE__SHIFT 0
  873. static inline uint32_t DSI_20nm_PHY_TIMING_CTRL_2_CLK_PREPARE(uint32_t val)
  874. {
  875. return ((val) << DSI_20nm_PHY_TIMING_CTRL_2_CLK_PREPARE__SHIFT) & DSI_20nm_PHY_TIMING_CTRL_2_CLK_PREPARE__MASK;
  876. }
  877. #define REG_DSI_20nm_PHY_TIMING_CTRL_3 0x0000014c
  878. #define DSI_20nm_PHY_TIMING_CTRL_3_CLK_ZERO_8 0x00000001
  879. #define REG_DSI_20nm_PHY_TIMING_CTRL_4 0x00000150
  880. #define DSI_20nm_PHY_TIMING_CTRL_4_HS_EXIT__MASK 0x000000ff
  881. #define DSI_20nm_PHY_TIMING_CTRL_4_HS_EXIT__SHIFT 0
  882. static inline uint32_t DSI_20nm_PHY_TIMING_CTRL_4_HS_EXIT(uint32_t val)
  883. {
  884. return ((val) << DSI_20nm_PHY_TIMING_CTRL_4_HS_EXIT__SHIFT) & DSI_20nm_PHY_TIMING_CTRL_4_HS_EXIT__MASK;
  885. }
  886. #define REG_DSI_20nm_PHY_TIMING_CTRL_5 0x00000154
  887. #define DSI_20nm_PHY_TIMING_CTRL_5_HS_ZERO__MASK 0x000000ff
  888. #define DSI_20nm_PHY_TIMING_CTRL_5_HS_ZERO__SHIFT 0
  889. static inline uint32_t DSI_20nm_PHY_TIMING_CTRL_5_HS_ZERO(uint32_t val)
  890. {
  891. return ((val) << DSI_20nm_PHY_TIMING_CTRL_5_HS_ZERO__SHIFT) & DSI_20nm_PHY_TIMING_CTRL_5_HS_ZERO__MASK;
  892. }
  893. #define REG_DSI_20nm_PHY_TIMING_CTRL_6 0x00000158
  894. #define DSI_20nm_PHY_TIMING_CTRL_6_HS_PREPARE__MASK 0x000000ff
  895. #define DSI_20nm_PHY_TIMING_CTRL_6_HS_PREPARE__SHIFT 0
  896. static inline uint32_t DSI_20nm_PHY_TIMING_CTRL_6_HS_PREPARE(uint32_t val)
  897. {
  898. return ((val) << DSI_20nm_PHY_TIMING_CTRL_6_HS_PREPARE__SHIFT) & DSI_20nm_PHY_TIMING_CTRL_6_HS_PREPARE__MASK;
  899. }
  900. #define REG_DSI_20nm_PHY_TIMING_CTRL_7 0x0000015c
  901. #define DSI_20nm_PHY_TIMING_CTRL_7_HS_TRAIL__MASK 0x000000ff
  902. #define DSI_20nm_PHY_TIMING_CTRL_7_HS_TRAIL__SHIFT 0
  903. static inline uint32_t DSI_20nm_PHY_TIMING_CTRL_7_HS_TRAIL(uint32_t val)
  904. {
  905. return ((val) << DSI_20nm_PHY_TIMING_CTRL_7_HS_TRAIL__SHIFT) & DSI_20nm_PHY_TIMING_CTRL_7_HS_TRAIL__MASK;
  906. }
  907. #define REG_DSI_20nm_PHY_TIMING_CTRL_8 0x00000160
  908. #define DSI_20nm_PHY_TIMING_CTRL_8_HS_RQST__MASK 0x000000ff
  909. #define DSI_20nm_PHY_TIMING_CTRL_8_HS_RQST__SHIFT 0
  910. static inline uint32_t DSI_20nm_PHY_TIMING_CTRL_8_HS_RQST(uint32_t val)
  911. {
  912. return ((val) << DSI_20nm_PHY_TIMING_CTRL_8_HS_RQST__SHIFT) & DSI_20nm_PHY_TIMING_CTRL_8_HS_RQST__MASK;
  913. }
  914. #define REG_DSI_20nm_PHY_TIMING_CTRL_9 0x00000164
  915. #define DSI_20nm_PHY_TIMING_CTRL_9_TA_GO__MASK 0x00000007
  916. #define DSI_20nm_PHY_TIMING_CTRL_9_TA_GO__SHIFT 0
  917. static inline uint32_t DSI_20nm_PHY_TIMING_CTRL_9_TA_GO(uint32_t val)
  918. {
  919. return ((val) << DSI_20nm_PHY_TIMING_CTRL_9_TA_GO__SHIFT) & DSI_20nm_PHY_TIMING_CTRL_9_TA_GO__MASK;
  920. }
  921. #define DSI_20nm_PHY_TIMING_CTRL_9_TA_SURE__MASK 0x00000070
  922. #define DSI_20nm_PHY_TIMING_CTRL_9_TA_SURE__SHIFT 4
  923. static inline uint32_t DSI_20nm_PHY_TIMING_CTRL_9_TA_SURE(uint32_t val)
  924. {
  925. return ((val) << DSI_20nm_PHY_TIMING_CTRL_9_TA_SURE__SHIFT) & DSI_20nm_PHY_TIMING_CTRL_9_TA_SURE__MASK;
  926. }
  927. #define REG_DSI_20nm_PHY_TIMING_CTRL_10 0x00000168
  928. #define DSI_20nm_PHY_TIMING_CTRL_10_TA_GET__MASK 0x00000007
  929. #define DSI_20nm_PHY_TIMING_CTRL_10_TA_GET__SHIFT 0
  930. static inline uint32_t DSI_20nm_PHY_TIMING_CTRL_10_TA_GET(uint32_t val)
  931. {
  932. return ((val) << DSI_20nm_PHY_TIMING_CTRL_10_TA_GET__SHIFT) & DSI_20nm_PHY_TIMING_CTRL_10_TA_GET__MASK;
  933. }
  934. #define REG_DSI_20nm_PHY_TIMING_CTRL_11 0x0000016c
  935. #define DSI_20nm_PHY_TIMING_CTRL_11_TRIG3_CMD__MASK 0x000000ff
  936. #define DSI_20nm_PHY_TIMING_CTRL_11_TRIG3_CMD__SHIFT 0
  937. static inline uint32_t DSI_20nm_PHY_TIMING_CTRL_11_TRIG3_CMD(uint32_t val)
  938. {
  939. return ((val) << DSI_20nm_PHY_TIMING_CTRL_11_TRIG3_CMD__SHIFT) & DSI_20nm_PHY_TIMING_CTRL_11_TRIG3_CMD__MASK;
  940. }
  941. #define REG_DSI_20nm_PHY_CTRL_0 0x00000170
  942. #define REG_DSI_20nm_PHY_CTRL_1 0x00000174
  943. #define REG_DSI_20nm_PHY_CTRL_2 0x00000178
  944. #define REG_DSI_20nm_PHY_CTRL_3 0x0000017c
  945. #define REG_DSI_20nm_PHY_CTRL_4 0x00000180
  946. #define REG_DSI_20nm_PHY_STRENGTH_0 0x00000184
  947. #define REG_DSI_20nm_PHY_STRENGTH_1 0x00000188
  948. #define REG_DSI_20nm_PHY_BIST_CTRL_0 0x000001b4
  949. #define REG_DSI_20nm_PHY_BIST_CTRL_1 0x000001b8
  950. #define REG_DSI_20nm_PHY_BIST_CTRL_2 0x000001bc
  951. #define REG_DSI_20nm_PHY_BIST_CTRL_3 0x000001c0
  952. #define REG_DSI_20nm_PHY_BIST_CTRL_4 0x000001c4
  953. #define REG_DSI_20nm_PHY_BIST_CTRL_5 0x000001c8
  954. #define REG_DSI_20nm_PHY_GLBL_TEST_CTRL 0x000001d4
  955. #define DSI_20nm_PHY_GLBL_TEST_CTRL_BITCLK_HS_SEL 0x00000001
  956. #define REG_DSI_20nm_PHY_LDO_CNTRL 0x000001dc
  957. #define REG_DSI_20nm_PHY_REGULATOR_CTRL_0 0x00000000
  958. #define REG_DSI_20nm_PHY_REGULATOR_CTRL_1 0x00000004
  959. #define REG_DSI_20nm_PHY_REGULATOR_CTRL_2 0x00000008
  960. #define REG_DSI_20nm_PHY_REGULATOR_CTRL_3 0x0000000c
  961. #define REG_DSI_20nm_PHY_REGULATOR_CTRL_4 0x00000010
  962. #define REG_DSI_20nm_PHY_REGULATOR_CTRL_5 0x00000014
  963. #define REG_DSI_20nm_PHY_REGULATOR_CAL_PWR_CFG 0x00000018
  964. #define REG_DSI_14nm_PHY_CMN_REVISION_ID0 0x00000000
  965. #define REG_DSI_14nm_PHY_CMN_REVISION_ID1 0x00000004
  966. #define REG_DSI_14nm_PHY_CMN_REVISION_ID2 0x00000008
  967. #define REG_DSI_14nm_PHY_CMN_REVISION_ID3 0x0000000c
  968. #define REG_DSI_14nm_PHY_CMN_CLK_CFG0 0x00000010
  969. #define DSI_14nm_PHY_CMN_CLK_CFG0_DIV_CTRL_3_0__MASK 0x000000f0
  970. #define DSI_14nm_PHY_CMN_CLK_CFG0_DIV_CTRL_3_0__SHIFT 4
  971. static inline uint32_t DSI_14nm_PHY_CMN_CLK_CFG0_DIV_CTRL_3_0(uint32_t val)
  972. {
  973. return ((val) << DSI_14nm_PHY_CMN_CLK_CFG0_DIV_CTRL_3_0__SHIFT) & DSI_14nm_PHY_CMN_CLK_CFG0_DIV_CTRL_3_0__MASK;
  974. }
  975. #define DSI_14nm_PHY_CMN_CLK_CFG0_DIV_CTRL_7_4__MASK 0x000000f0
  976. #define DSI_14nm_PHY_CMN_CLK_CFG0_DIV_CTRL_7_4__SHIFT 4
  977. static inline uint32_t DSI_14nm_PHY_CMN_CLK_CFG0_DIV_CTRL_7_4(uint32_t val)
  978. {
  979. return ((val) << DSI_14nm_PHY_CMN_CLK_CFG0_DIV_CTRL_7_4__SHIFT) & DSI_14nm_PHY_CMN_CLK_CFG0_DIV_CTRL_7_4__MASK;
  980. }
  981. #define REG_DSI_14nm_PHY_CMN_CLK_CFG1 0x00000014
  982. #define DSI_14nm_PHY_CMN_CLK_CFG1_DSICLK_SEL 0x00000001
  983. #define REG_DSI_14nm_PHY_CMN_GLBL_TEST_CTRL 0x00000018
  984. #define DSI_14nm_PHY_CMN_GLBL_TEST_CTRL_BITCLK_HS_SEL 0x00000004
  985. #define REG_DSI_14nm_PHY_CMN_CTRL_0 0x0000001c
  986. #define REG_DSI_14nm_PHY_CMN_CTRL_1 0x00000020
  987. #define REG_DSI_14nm_PHY_CMN_HW_TRIGGER 0x00000024
  988. #define REG_DSI_14nm_PHY_CMN_SW_CFG0 0x00000028
  989. #define REG_DSI_14nm_PHY_CMN_SW_CFG1 0x0000002c
  990. #define REG_DSI_14nm_PHY_CMN_SW_CFG2 0x00000030
  991. #define REG_DSI_14nm_PHY_CMN_HW_CFG0 0x00000034
  992. #define REG_DSI_14nm_PHY_CMN_HW_CFG1 0x00000038
  993. #define REG_DSI_14nm_PHY_CMN_HW_CFG2 0x0000003c
  994. #define REG_DSI_14nm_PHY_CMN_HW_CFG3 0x00000040
  995. #define REG_DSI_14nm_PHY_CMN_HW_CFG4 0x00000044
  996. #define REG_DSI_14nm_PHY_CMN_PLL_CNTRL 0x00000048
  997. #define DSI_14nm_PHY_CMN_PLL_CNTRL_PLL_START 0x00000001
  998. #define REG_DSI_14nm_PHY_CMN_LDO_CNTRL 0x0000004c
  999. #define DSI_14nm_PHY_CMN_LDO_CNTRL_VREG_CTRL__MASK 0x0000003f
  1000. #define DSI_14nm_PHY_CMN_LDO_CNTRL_VREG_CTRL__SHIFT 0
  1001. static inline uint32_t DSI_14nm_PHY_CMN_LDO_CNTRL_VREG_CTRL(uint32_t val)
  1002. {
  1003. return ((val) << DSI_14nm_PHY_CMN_LDO_CNTRL_VREG_CTRL__SHIFT) & DSI_14nm_PHY_CMN_LDO_CNTRL_VREG_CTRL__MASK;
  1004. }
  1005. static inline uint32_t REG_DSI_14nm_PHY_LN(uint32_t i0) { return 0x00000000 + 0x80*i0; }
  1006. static inline uint32_t REG_DSI_14nm_PHY_LN_CFG0(uint32_t i0) { return 0x00000000 + 0x80*i0; }
  1007. #define DSI_14nm_PHY_LN_CFG0_PREPARE_DLY__MASK 0x000000c0
  1008. #define DSI_14nm_PHY_LN_CFG0_PREPARE_DLY__SHIFT 6
  1009. static inline uint32_t DSI_14nm_PHY_LN_CFG0_PREPARE_DLY(uint32_t val)
  1010. {
  1011. return ((val) << DSI_14nm_PHY_LN_CFG0_PREPARE_DLY__SHIFT) & DSI_14nm_PHY_LN_CFG0_PREPARE_DLY__MASK;
  1012. }
  1013. static inline uint32_t REG_DSI_14nm_PHY_LN_CFG1(uint32_t i0) { return 0x00000004 + 0x80*i0; }
  1014. #define DSI_14nm_PHY_LN_CFG1_HALFBYTECLK_EN 0x00000001
  1015. static inline uint32_t REG_DSI_14nm_PHY_LN_CFG2(uint32_t i0) { return 0x00000008 + 0x80*i0; }
  1016. static inline uint32_t REG_DSI_14nm_PHY_LN_CFG3(uint32_t i0) { return 0x0000000c + 0x80*i0; }
  1017. static inline uint32_t REG_DSI_14nm_PHY_LN_TEST_DATAPATH(uint32_t i0) { return 0x00000010 + 0x80*i0; }
  1018. static inline uint32_t REG_DSI_14nm_PHY_LN_TEST_STR(uint32_t i0) { return 0x00000014 + 0x80*i0; }
  1019. static inline uint32_t REG_DSI_14nm_PHY_LN_TIMING_CTRL_4(uint32_t i0) { return 0x00000018 + 0x80*i0; }
  1020. #define DSI_14nm_PHY_LN_TIMING_CTRL_4_HS_EXIT__MASK 0x000000ff
  1021. #define DSI_14nm_PHY_LN_TIMING_CTRL_4_HS_EXIT__SHIFT 0
  1022. static inline uint32_t DSI_14nm_PHY_LN_TIMING_CTRL_4_HS_EXIT(uint32_t val)
  1023. {
  1024. return ((val) << DSI_14nm_PHY_LN_TIMING_CTRL_4_HS_EXIT__SHIFT) & DSI_14nm_PHY_LN_TIMING_CTRL_4_HS_EXIT__MASK;
  1025. }
  1026. static inline uint32_t REG_DSI_14nm_PHY_LN_TIMING_CTRL_5(uint32_t i0) { return 0x0000001c + 0x80*i0; }
  1027. #define DSI_14nm_PHY_LN_TIMING_CTRL_5_HS_ZERO__MASK 0x000000ff
  1028. #define DSI_14nm_PHY_LN_TIMING_CTRL_5_HS_ZERO__SHIFT 0
  1029. static inline uint32_t DSI_14nm_PHY_LN_TIMING_CTRL_5_HS_ZERO(uint32_t val)
  1030. {
  1031. return ((val) << DSI_14nm_PHY_LN_TIMING_CTRL_5_HS_ZERO__SHIFT) & DSI_14nm_PHY_LN_TIMING_CTRL_5_HS_ZERO__MASK;
  1032. }
  1033. static inline uint32_t REG_DSI_14nm_PHY_LN_TIMING_CTRL_6(uint32_t i0) { return 0x00000020 + 0x80*i0; }
  1034. #define DSI_14nm_PHY_LN_TIMING_CTRL_6_HS_PREPARE__MASK 0x000000ff
  1035. #define DSI_14nm_PHY_LN_TIMING_CTRL_6_HS_PREPARE__SHIFT 0
  1036. static inline uint32_t DSI_14nm_PHY_LN_TIMING_CTRL_6_HS_PREPARE(uint32_t val)
  1037. {
  1038. return ((val) << DSI_14nm_PHY_LN_TIMING_CTRL_6_HS_PREPARE__SHIFT) & DSI_14nm_PHY_LN_TIMING_CTRL_6_HS_PREPARE__MASK;
  1039. }
  1040. static inline uint32_t REG_DSI_14nm_PHY_LN_TIMING_CTRL_7(uint32_t i0) { return 0x00000024 + 0x80*i0; }
  1041. #define DSI_14nm_PHY_LN_TIMING_CTRL_7_HS_TRAIL__MASK 0x000000ff
  1042. #define DSI_14nm_PHY_LN_TIMING_CTRL_7_HS_TRAIL__SHIFT 0
  1043. static inline uint32_t DSI_14nm_PHY_LN_TIMING_CTRL_7_HS_TRAIL(uint32_t val)
  1044. {
  1045. return ((val) << DSI_14nm_PHY_LN_TIMING_CTRL_7_HS_TRAIL__SHIFT) & DSI_14nm_PHY_LN_TIMING_CTRL_7_HS_TRAIL__MASK;
  1046. }
  1047. static inline uint32_t REG_DSI_14nm_PHY_LN_TIMING_CTRL_8(uint32_t i0) { return 0x00000028 + 0x80*i0; }
  1048. #define DSI_14nm_PHY_LN_TIMING_CTRL_8_HS_RQST__MASK 0x000000ff
  1049. #define DSI_14nm_PHY_LN_TIMING_CTRL_8_HS_RQST__SHIFT 0
  1050. static inline uint32_t DSI_14nm_PHY_LN_TIMING_CTRL_8_HS_RQST(uint32_t val)
  1051. {
  1052. return ((val) << DSI_14nm_PHY_LN_TIMING_CTRL_8_HS_RQST__SHIFT) & DSI_14nm_PHY_LN_TIMING_CTRL_8_HS_RQST__MASK;
  1053. }
  1054. static inline uint32_t REG_DSI_14nm_PHY_LN_TIMING_CTRL_9(uint32_t i0) { return 0x0000002c + 0x80*i0; }
  1055. #define DSI_14nm_PHY_LN_TIMING_CTRL_9_TA_GO__MASK 0x00000007
  1056. #define DSI_14nm_PHY_LN_TIMING_CTRL_9_TA_GO__SHIFT 0
  1057. static inline uint32_t DSI_14nm_PHY_LN_TIMING_CTRL_9_TA_GO(uint32_t val)
  1058. {
  1059. return ((val) << DSI_14nm_PHY_LN_TIMING_CTRL_9_TA_GO__SHIFT) & DSI_14nm_PHY_LN_TIMING_CTRL_9_TA_GO__MASK;
  1060. }
  1061. #define DSI_14nm_PHY_LN_TIMING_CTRL_9_TA_SURE__MASK 0x00000070
  1062. #define DSI_14nm_PHY_LN_TIMING_CTRL_9_TA_SURE__SHIFT 4
  1063. static inline uint32_t DSI_14nm_PHY_LN_TIMING_CTRL_9_TA_SURE(uint32_t val)
  1064. {
  1065. return ((val) << DSI_14nm_PHY_LN_TIMING_CTRL_9_TA_SURE__SHIFT) & DSI_14nm_PHY_LN_TIMING_CTRL_9_TA_SURE__MASK;
  1066. }
  1067. static inline uint32_t REG_DSI_14nm_PHY_LN_TIMING_CTRL_10(uint32_t i0) { return 0x00000030 + 0x80*i0; }
  1068. #define DSI_14nm_PHY_LN_TIMING_CTRL_10_TA_GET__MASK 0x00000007
  1069. #define DSI_14nm_PHY_LN_TIMING_CTRL_10_TA_GET__SHIFT 0
  1070. static inline uint32_t DSI_14nm_PHY_LN_TIMING_CTRL_10_TA_GET(uint32_t val)
  1071. {
  1072. return ((val) << DSI_14nm_PHY_LN_TIMING_CTRL_10_TA_GET__SHIFT) & DSI_14nm_PHY_LN_TIMING_CTRL_10_TA_GET__MASK;
  1073. }
  1074. static inline uint32_t REG_DSI_14nm_PHY_LN_TIMING_CTRL_11(uint32_t i0) { return 0x00000034 + 0x80*i0; }
  1075. #define DSI_14nm_PHY_LN_TIMING_CTRL_11_TRIG3_CMD__MASK 0x000000ff
  1076. #define DSI_14nm_PHY_LN_TIMING_CTRL_11_TRIG3_CMD__SHIFT 0
  1077. static inline uint32_t DSI_14nm_PHY_LN_TIMING_CTRL_11_TRIG3_CMD(uint32_t val)
  1078. {
  1079. return ((val) << DSI_14nm_PHY_LN_TIMING_CTRL_11_TRIG3_CMD__SHIFT) & DSI_14nm_PHY_LN_TIMING_CTRL_11_TRIG3_CMD__MASK;
  1080. }
  1081. static inline uint32_t REG_DSI_14nm_PHY_LN_STRENGTH_CTRL_0(uint32_t i0) { return 0x00000038 + 0x80*i0; }
  1082. static inline uint32_t REG_DSI_14nm_PHY_LN_STRENGTH_CTRL_1(uint32_t i0) { return 0x0000003c + 0x80*i0; }
  1083. static inline uint32_t REG_DSI_14nm_PHY_LN_VREG_CNTRL(uint32_t i0) { return 0x00000064 + 0x80*i0; }
  1084. #define REG_DSI_14nm_PHY_PLL_IE_TRIM 0x00000000
  1085. #define REG_DSI_14nm_PHY_PLL_IP_TRIM 0x00000004
  1086. #define REG_DSI_14nm_PHY_PLL_IPTAT_TRIM 0x00000010
  1087. #define REG_DSI_14nm_PHY_PLL_CLKBUFLR_EN 0x0000001c
  1088. #define REG_DSI_14nm_PHY_PLL_SYSCLK_EN_RESET 0x00000028
  1089. #define REG_DSI_14nm_PHY_PLL_RESETSM_CNTRL 0x0000002c
  1090. #define REG_DSI_14nm_PHY_PLL_RESETSM_CNTRL2 0x00000030
  1091. #define REG_DSI_14nm_PHY_PLL_RESETSM_CNTRL3 0x00000034
  1092. #define REG_DSI_14nm_PHY_PLL_RESETSM_CNTRL4 0x00000038
  1093. #define REG_DSI_14nm_PHY_PLL_RESETSM_CNTRL5 0x0000003c
  1094. #define REG_DSI_14nm_PHY_PLL_KVCO_DIV_REF1 0x00000040
  1095. #define REG_DSI_14nm_PHY_PLL_KVCO_DIV_REF2 0x00000044
  1096. #define REG_DSI_14nm_PHY_PLL_KVCO_COUNT1 0x00000048
  1097. #define REG_DSI_14nm_PHY_PLL_KVCO_COUNT2 0x0000004c
  1098. #define REG_DSI_14nm_PHY_PLL_VREF_CFG1 0x0000005c
  1099. #define REG_DSI_14nm_PHY_PLL_KVCO_CODE 0x00000058
  1100. #define REG_DSI_14nm_PHY_PLL_VCO_DIV_REF1 0x0000006c
  1101. #define REG_DSI_14nm_PHY_PLL_VCO_DIV_REF2 0x00000070
  1102. #define REG_DSI_14nm_PHY_PLL_VCO_COUNT1 0x00000074
  1103. #define REG_DSI_14nm_PHY_PLL_VCO_COUNT2 0x00000078
  1104. #define REG_DSI_14nm_PHY_PLL_PLLLOCK_CMP1 0x0000007c
  1105. #define REG_DSI_14nm_PHY_PLL_PLLLOCK_CMP2 0x00000080
  1106. #define REG_DSI_14nm_PHY_PLL_PLLLOCK_CMP3 0x00000084
  1107. #define REG_DSI_14nm_PHY_PLL_PLLLOCK_CMP_EN 0x00000088
  1108. #define REG_DSI_14nm_PHY_PLL_PLL_VCO_TUNE 0x0000008c
  1109. #define REG_DSI_14nm_PHY_PLL_DEC_START 0x00000090
  1110. #define REG_DSI_14nm_PHY_PLL_SSC_EN_CENTER 0x00000094
  1111. #define REG_DSI_14nm_PHY_PLL_SSC_ADJ_PER1 0x00000098
  1112. #define REG_DSI_14nm_PHY_PLL_SSC_ADJ_PER2 0x0000009c
  1113. #define REG_DSI_14nm_PHY_PLL_SSC_PER1 0x000000a0
  1114. #define REG_DSI_14nm_PHY_PLL_SSC_PER2 0x000000a4
  1115. #define REG_DSI_14nm_PHY_PLL_SSC_STEP_SIZE1 0x000000a8
  1116. #define REG_DSI_14nm_PHY_PLL_SSC_STEP_SIZE2 0x000000ac
  1117. #define REG_DSI_14nm_PHY_PLL_DIV_FRAC_START1 0x000000b4
  1118. #define REG_DSI_14nm_PHY_PLL_DIV_FRAC_START2 0x000000b8
  1119. #define REG_DSI_14nm_PHY_PLL_DIV_FRAC_START3 0x000000bc
  1120. #define REG_DSI_14nm_PHY_PLL_TXCLK_EN 0x000000c0
  1121. #define REG_DSI_14nm_PHY_PLL_PLL_CRCTRL 0x000000c4
  1122. #define REG_DSI_14nm_PHY_PLL_RESET_SM_READY_STATUS 0x000000cc
  1123. #define REG_DSI_14nm_PHY_PLL_PLL_MISC1 0x000000e8
  1124. #define REG_DSI_14nm_PHY_PLL_CP_SET_CUR 0x000000f0
  1125. #define REG_DSI_14nm_PHY_PLL_PLL_ICPMSET 0x000000f4
  1126. #define REG_DSI_14nm_PHY_PLL_PLL_ICPCSET 0x000000f8
  1127. #define REG_DSI_14nm_PHY_PLL_PLL_ICP_SET 0x000000fc
  1128. #define REG_DSI_14nm_PHY_PLL_PLL_LPF1 0x00000100
  1129. #define REG_DSI_14nm_PHY_PLL_PLL_LPF2_POSTDIV 0x00000104
  1130. #define REG_DSI_14nm_PHY_PLL_PLL_BANDGAP 0x00000108
  1131. #endif /* DSI_XML */