intel_sideband.c 7.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295
  1. /*
  2. * Copyright © 2013 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. */
  24. #include "i915_drv.h"
  25. #include "intel_drv.h"
  26. /*
  27. * IOSF sideband, see VLV2_SidebandMsg_HAS.docx and
  28. * VLV_VLV2_PUNIT_HAS_0.8.docx
  29. */
  30. /* Standard MMIO read, non-posted */
  31. #define SB_MRD_NP 0x00
  32. /* Standard MMIO write, non-posted */
  33. #define SB_MWR_NP 0x01
  34. /* Private register read, double-word addressing, non-posted */
  35. #define SB_CRRDDA_NP 0x06
  36. /* Private register write, double-word addressing, non-posted */
  37. #define SB_CRWRDA_NP 0x07
  38. static int vlv_sideband_rw(struct drm_i915_private *dev_priv, u32 devfn,
  39. u32 port, u32 opcode, u32 addr, u32 *val)
  40. {
  41. u32 cmd, be = 0xf, bar = 0;
  42. bool is_read = (opcode == SB_MRD_NP || opcode == SB_CRRDDA_NP);
  43. cmd = (devfn << IOSF_DEVFN_SHIFT) | (opcode << IOSF_OPCODE_SHIFT) |
  44. (port << IOSF_PORT_SHIFT) | (be << IOSF_BYTE_ENABLES_SHIFT) |
  45. (bar << IOSF_BAR_SHIFT);
  46. WARN_ON(!mutex_is_locked(&dev_priv->sb_lock));
  47. if (intel_wait_for_register(dev_priv,
  48. VLV_IOSF_DOORBELL_REQ, IOSF_SB_BUSY, 0,
  49. 5)) {
  50. DRM_DEBUG_DRIVER("IOSF sideband idle wait (%s) timed out\n",
  51. is_read ? "read" : "write");
  52. return -EAGAIN;
  53. }
  54. I915_WRITE(VLV_IOSF_ADDR, addr);
  55. I915_WRITE(VLV_IOSF_DATA, is_read ? 0 : *val);
  56. I915_WRITE(VLV_IOSF_DOORBELL_REQ, cmd);
  57. if (intel_wait_for_register(dev_priv,
  58. VLV_IOSF_DOORBELL_REQ, IOSF_SB_BUSY, 0,
  59. 5)) {
  60. DRM_DEBUG_DRIVER("IOSF sideband finish wait (%s) timed out\n",
  61. is_read ? "read" : "write");
  62. return -ETIMEDOUT;
  63. }
  64. if (is_read)
  65. *val = I915_READ(VLV_IOSF_DATA);
  66. return 0;
  67. }
  68. u32 vlv_punit_read(struct drm_i915_private *dev_priv, u32 addr)
  69. {
  70. u32 val = 0;
  71. WARN_ON(!mutex_is_locked(&dev_priv->pcu_lock));
  72. mutex_lock(&dev_priv->sb_lock);
  73. vlv_sideband_rw(dev_priv, PCI_DEVFN(0, 0), IOSF_PORT_PUNIT,
  74. SB_CRRDDA_NP, addr, &val);
  75. mutex_unlock(&dev_priv->sb_lock);
  76. return val;
  77. }
  78. int vlv_punit_write(struct drm_i915_private *dev_priv, u32 addr, u32 val)
  79. {
  80. int err;
  81. WARN_ON(!mutex_is_locked(&dev_priv->pcu_lock));
  82. mutex_lock(&dev_priv->sb_lock);
  83. err = vlv_sideband_rw(dev_priv, PCI_DEVFN(0, 0), IOSF_PORT_PUNIT,
  84. SB_CRWRDA_NP, addr, &val);
  85. mutex_unlock(&dev_priv->sb_lock);
  86. return err;
  87. }
  88. u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg)
  89. {
  90. u32 val = 0;
  91. vlv_sideband_rw(dev_priv, PCI_DEVFN(0, 0), IOSF_PORT_BUNIT,
  92. SB_CRRDDA_NP, reg, &val);
  93. return val;
  94. }
  95. void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val)
  96. {
  97. vlv_sideband_rw(dev_priv, PCI_DEVFN(0, 0), IOSF_PORT_BUNIT,
  98. SB_CRWRDA_NP, reg, &val);
  99. }
  100. u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr)
  101. {
  102. u32 val = 0;
  103. WARN_ON(!mutex_is_locked(&dev_priv->pcu_lock));
  104. mutex_lock(&dev_priv->sb_lock);
  105. vlv_sideband_rw(dev_priv, PCI_DEVFN(0, 0), IOSF_PORT_NC,
  106. SB_CRRDDA_NP, addr, &val);
  107. mutex_unlock(&dev_priv->sb_lock);
  108. return val;
  109. }
  110. u32 vlv_iosf_sb_read(struct drm_i915_private *dev_priv, u8 port, u32 reg)
  111. {
  112. u32 val = 0;
  113. vlv_sideband_rw(dev_priv, PCI_DEVFN(0, 0), port,
  114. SB_CRRDDA_NP, reg, &val);
  115. return val;
  116. }
  117. void vlv_iosf_sb_write(struct drm_i915_private *dev_priv,
  118. u8 port, u32 reg, u32 val)
  119. {
  120. vlv_sideband_rw(dev_priv, PCI_DEVFN(0, 0), port,
  121. SB_CRWRDA_NP, reg, &val);
  122. }
  123. u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg)
  124. {
  125. u32 val = 0;
  126. vlv_sideband_rw(dev_priv, PCI_DEVFN(0, 0), IOSF_PORT_CCK,
  127. SB_CRRDDA_NP, reg, &val);
  128. return val;
  129. }
  130. void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val)
  131. {
  132. vlv_sideband_rw(dev_priv, PCI_DEVFN(0, 0), IOSF_PORT_CCK,
  133. SB_CRWRDA_NP, reg, &val);
  134. }
  135. u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg)
  136. {
  137. u32 val = 0;
  138. vlv_sideband_rw(dev_priv, PCI_DEVFN(0, 0), IOSF_PORT_CCU,
  139. SB_CRRDDA_NP, reg, &val);
  140. return val;
  141. }
  142. void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val)
  143. {
  144. vlv_sideband_rw(dev_priv, PCI_DEVFN(0, 0), IOSF_PORT_CCU,
  145. SB_CRWRDA_NP, reg, &val);
  146. }
  147. u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg)
  148. {
  149. u32 val = 0;
  150. vlv_sideband_rw(dev_priv, DPIO_DEVFN, DPIO_PHY_IOSF_PORT(DPIO_PHY(pipe)),
  151. SB_MRD_NP, reg, &val);
  152. /*
  153. * FIXME: There might be some registers where all 1's is a valid value,
  154. * so ideally we should check the register offset instead...
  155. */
  156. WARN(val == 0xffffffff, "DPIO read pipe %c reg 0x%x == 0x%x\n",
  157. pipe_name(pipe), reg, val);
  158. return val;
  159. }
  160. void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val)
  161. {
  162. vlv_sideband_rw(dev_priv, DPIO_DEVFN, DPIO_PHY_IOSF_PORT(DPIO_PHY(pipe)),
  163. SB_MWR_NP, reg, &val);
  164. }
  165. /* SBI access */
  166. u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
  167. enum intel_sbi_destination destination)
  168. {
  169. u32 value = 0;
  170. WARN_ON(!mutex_is_locked(&dev_priv->sb_lock));
  171. if (intel_wait_for_register(dev_priv,
  172. SBI_CTL_STAT, SBI_BUSY, 0,
  173. 100)) {
  174. DRM_ERROR("timeout waiting for SBI to become ready\n");
  175. return 0;
  176. }
  177. I915_WRITE(SBI_ADDR, (reg << 16));
  178. I915_WRITE(SBI_DATA, 0);
  179. if (destination == SBI_ICLK)
  180. value = SBI_CTL_DEST_ICLK | SBI_CTL_OP_CRRD;
  181. else
  182. value = SBI_CTL_DEST_MPHY | SBI_CTL_OP_IORD;
  183. I915_WRITE(SBI_CTL_STAT, value | SBI_BUSY);
  184. if (intel_wait_for_register(dev_priv,
  185. SBI_CTL_STAT,
  186. SBI_BUSY,
  187. 0,
  188. 100)) {
  189. DRM_ERROR("timeout waiting for SBI to complete read\n");
  190. return 0;
  191. }
  192. if (I915_READ(SBI_CTL_STAT) & SBI_RESPONSE_FAIL) {
  193. DRM_ERROR("error during SBI read of reg %x\n", reg);
  194. return 0;
  195. }
  196. return I915_READ(SBI_DATA);
  197. }
  198. void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
  199. enum intel_sbi_destination destination)
  200. {
  201. u32 tmp;
  202. WARN_ON(!mutex_is_locked(&dev_priv->sb_lock));
  203. if (intel_wait_for_register(dev_priv,
  204. SBI_CTL_STAT, SBI_BUSY, 0,
  205. 100)) {
  206. DRM_ERROR("timeout waiting for SBI to become ready\n");
  207. return;
  208. }
  209. I915_WRITE(SBI_ADDR, (reg << 16));
  210. I915_WRITE(SBI_DATA, value);
  211. if (destination == SBI_ICLK)
  212. tmp = SBI_CTL_DEST_ICLK | SBI_CTL_OP_CRWR;
  213. else
  214. tmp = SBI_CTL_DEST_MPHY | SBI_CTL_OP_IOWR;
  215. I915_WRITE(SBI_CTL_STAT, SBI_BUSY | tmp);
  216. if (intel_wait_for_register(dev_priv,
  217. SBI_CTL_STAT,
  218. SBI_BUSY,
  219. 0,
  220. 100)) {
  221. DRM_ERROR("timeout waiting for SBI to complete write\n");
  222. return;
  223. }
  224. if (I915_READ(SBI_CTL_STAT) & SBI_RESPONSE_FAIL) {
  225. DRM_ERROR("error during SBI write of %x to reg %x\n",
  226. value, reg);
  227. return;
  228. }
  229. }
  230. u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg)
  231. {
  232. u32 val = 0;
  233. vlv_sideband_rw(dev_priv, DPIO_DEVFN, IOSF_PORT_FLISDSI, SB_CRRDDA_NP,
  234. reg, &val);
  235. return val;
  236. }
  237. void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val)
  238. {
  239. vlv_sideband_rw(dev_priv, DPIO_DEVFN, IOSF_PORT_FLISDSI, SB_CRWRDA_NP,
  240. reg, &val);
  241. }