intel_sdvo.c 94 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140
  1. /*
  2. * Copyright 2006 Dave Airlie <airlied@linux.ie>
  3. * Copyright © 2006-2007 Intel Corporation
  4. * Jesse Barnes <jesse.barnes@intel.com>
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice (including the next
  14. * paragraph) shall be included in all copies or substantial portions of the
  15. * Software.
  16. *
  17. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  18. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  19. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  20. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  21. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  22. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  23. * DEALINGS IN THE SOFTWARE.
  24. *
  25. * Authors:
  26. * Eric Anholt <eric@anholt.net>
  27. */
  28. #include <linux/i2c.h>
  29. #include <linux/slab.h>
  30. #include <linux/delay.h>
  31. #include <linux/export.h>
  32. #include <drm/drmP.h>
  33. #include <drm/drm_atomic_helper.h>
  34. #include <drm/drm_crtc.h>
  35. #include <drm/drm_edid.h>
  36. #include "intel_drv.h"
  37. #include <drm/i915_drm.h>
  38. #include "i915_drv.h"
  39. #include "intel_sdvo_regs.h"
  40. #define SDVO_TMDS_MASK (SDVO_OUTPUT_TMDS0 | SDVO_OUTPUT_TMDS1)
  41. #define SDVO_RGB_MASK (SDVO_OUTPUT_RGB0 | SDVO_OUTPUT_RGB1)
  42. #define SDVO_LVDS_MASK (SDVO_OUTPUT_LVDS0 | SDVO_OUTPUT_LVDS1)
  43. #define SDVO_TV_MASK (SDVO_OUTPUT_CVBS0 | SDVO_OUTPUT_SVID0 | SDVO_OUTPUT_YPRPB0)
  44. #define SDVO_OUTPUT_MASK (SDVO_TMDS_MASK | SDVO_RGB_MASK | SDVO_LVDS_MASK |\
  45. SDVO_TV_MASK)
  46. #define IS_TV(c) (c->output_flag & SDVO_TV_MASK)
  47. #define IS_TMDS(c) (c->output_flag & SDVO_TMDS_MASK)
  48. #define IS_LVDS(c) (c->output_flag & SDVO_LVDS_MASK)
  49. #define IS_TV_OR_LVDS(c) (c->output_flag & (SDVO_TV_MASK | SDVO_LVDS_MASK))
  50. #define IS_DIGITAL(c) (c->output_flag & (SDVO_TMDS_MASK | SDVO_LVDS_MASK))
  51. static const char * const tv_format_names[] = {
  52. "NTSC_M" , "NTSC_J" , "NTSC_443",
  53. "PAL_B" , "PAL_D" , "PAL_G" ,
  54. "PAL_H" , "PAL_I" , "PAL_M" ,
  55. "PAL_N" , "PAL_NC" , "PAL_60" ,
  56. "SECAM_B" , "SECAM_D" , "SECAM_G" ,
  57. "SECAM_K" , "SECAM_K1", "SECAM_L" ,
  58. "SECAM_60"
  59. };
  60. #define TV_FORMAT_NUM ARRAY_SIZE(tv_format_names)
  61. struct intel_sdvo {
  62. struct intel_encoder base;
  63. struct i2c_adapter *i2c;
  64. u8 slave_addr;
  65. struct i2c_adapter ddc;
  66. /* Register for the SDVO device: SDVOB or SDVOC */
  67. i915_reg_t sdvo_reg;
  68. /* Active outputs controlled by this SDVO output */
  69. uint16_t controlled_output;
  70. /*
  71. * Capabilities of the SDVO device returned by
  72. * intel_sdvo_get_capabilities()
  73. */
  74. struct intel_sdvo_caps caps;
  75. /* Pixel clock limitations reported by the SDVO device, in kHz */
  76. int pixel_clock_min, pixel_clock_max;
  77. /*
  78. * For multiple function SDVO device,
  79. * this is for current attached outputs.
  80. */
  81. uint16_t attached_output;
  82. /*
  83. * Hotplug activation bits for this device
  84. */
  85. uint16_t hotplug_active;
  86. /**
  87. * This is set if we're going to treat the device as TV-out.
  88. *
  89. * While we have these nice friendly flags for output types that ought
  90. * to decide this for us, the S-Video output on our HDMI+S-Video card
  91. * shows up as RGB1 (VGA).
  92. */
  93. bool is_tv;
  94. enum port port;
  95. /**
  96. * This is set if we treat the device as HDMI, instead of DVI.
  97. */
  98. bool is_hdmi;
  99. bool has_hdmi_monitor;
  100. bool has_hdmi_audio;
  101. bool rgb_quant_range_selectable;
  102. /**
  103. * This is set if we detect output of sdvo device as LVDS and
  104. * have a valid fixed mode to use with the panel.
  105. */
  106. bool is_lvds;
  107. /**
  108. * This is sdvo fixed pannel mode pointer
  109. */
  110. struct drm_display_mode *sdvo_lvds_fixed_mode;
  111. /* DDC bus used by this SDVO encoder */
  112. uint8_t ddc_bus;
  113. /*
  114. * the sdvo flag gets lost in round trip: dtd->adjusted_mode->dtd
  115. */
  116. uint8_t dtd_sdvo_flags;
  117. };
  118. struct intel_sdvo_connector {
  119. struct intel_connector base;
  120. /* Mark the type of connector */
  121. uint16_t output_flag;
  122. /* This contains all current supported TV format */
  123. u8 tv_format_supported[TV_FORMAT_NUM];
  124. int format_supported_num;
  125. struct drm_property *tv_format;
  126. /* add the property for the SDVO-TV */
  127. struct drm_property *left;
  128. struct drm_property *right;
  129. struct drm_property *top;
  130. struct drm_property *bottom;
  131. struct drm_property *hpos;
  132. struct drm_property *vpos;
  133. struct drm_property *contrast;
  134. struct drm_property *saturation;
  135. struct drm_property *hue;
  136. struct drm_property *sharpness;
  137. struct drm_property *flicker_filter;
  138. struct drm_property *flicker_filter_adaptive;
  139. struct drm_property *flicker_filter_2d;
  140. struct drm_property *tv_chroma_filter;
  141. struct drm_property *tv_luma_filter;
  142. struct drm_property *dot_crawl;
  143. /* add the property for the SDVO-TV/LVDS */
  144. struct drm_property *brightness;
  145. /* this is to get the range of margin.*/
  146. u32 max_hscan, max_vscan;
  147. };
  148. struct intel_sdvo_connector_state {
  149. /* base.base: tv.saturation/contrast/hue/brightness */
  150. struct intel_digital_connector_state base;
  151. struct {
  152. unsigned overscan_h, overscan_v, hpos, vpos, sharpness;
  153. unsigned flicker_filter, flicker_filter_2d, flicker_filter_adaptive;
  154. unsigned chroma_filter, luma_filter, dot_crawl;
  155. } tv;
  156. };
  157. static struct intel_sdvo *to_sdvo(struct intel_encoder *encoder)
  158. {
  159. return container_of(encoder, struct intel_sdvo, base);
  160. }
  161. static struct intel_sdvo *intel_attached_sdvo(struct drm_connector *connector)
  162. {
  163. return to_sdvo(intel_attached_encoder(connector));
  164. }
  165. static struct intel_sdvo_connector *
  166. to_intel_sdvo_connector(struct drm_connector *connector)
  167. {
  168. return container_of(connector, struct intel_sdvo_connector, base.base);
  169. }
  170. #define to_intel_sdvo_connector_state(conn_state) \
  171. container_of((conn_state), struct intel_sdvo_connector_state, base.base)
  172. static bool
  173. intel_sdvo_output_setup(struct intel_sdvo *intel_sdvo, uint16_t flags);
  174. static bool
  175. intel_sdvo_tv_create_property(struct intel_sdvo *intel_sdvo,
  176. struct intel_sdvo_connector *intel_sdvo_connector,
  177. int type);
  178. static bool
  179. intel_sdvo_create_enhance_property(struct intel_sdvo *intel_sdvo,
  180. struct intel_sdvo_connector *intel_sdvo_connector);
  181. /**
  182. * Writes the SDVOB or SDVOC with the given value, but always writes both
  183. * SDVOB and SDVOC to work around apparent hardware issues (according to
  184. * comments in the BIOS).
  185. */
  186. static void intel_sdvo_write_sdvox(struct intel_sdvo *intel_sdvo, u32 val)
  187. {
  188. struct drm_device *dev = intel_sdvo->base.base.dev;
  189. struct drm_i915_private *dev_priv = to_i915(dev);
  190. u32 bval = val, cval = val;
  191. int i;
  192. if (HAS_PCH_SPLIT(dev_priv)) {
  193. I915_WRITE(intel_sdvo->sdvo_reg, val);
  194. POSTING_READ(intel_sdvo->sdvo_reg);
  195. /*
  196. * HW workaround, need to write this twice for issue
  197. * that may result in first write getting masked.
  198. */
  199. if (HAS_PCH_IBX(dev_priv)) {
  200. I915_WRITE(intel_sdvo->sdvo_reg, val);
  201. POSTING_READ(intel_sdvo->sdvo_reg);
  202. }
  203. return;
  204. }
  205. if (intel_sdvo->port == PORT_B)
  206. cval = I915_READ(GEN3_SDVOC);
  207. else
  208. bval = I915_READ(GEN3_SDVOB);
  209. /*
  210. * Write the registers twice for luck. Sometimes,
  211. * writing them only once doesn't appear to 'stick'.
  212. * The BIOS does this too. Yay, magic
  213. */
  214. for (i = 0; i < 2; i++)
  215. {
  216. I915_WRITE(GEN3_SDVOB, bval);
  217. POSTING_READ(GEN3_SDVOB);
  218. I915_WRITE(GEN3_SDVOC, cval);
  219. POSTING_READ(GEN3_SDVOC);
  220. }
  221. }
  222. static bool intel_sdvo_read_byte(struct intel_sdvo *intel_sdvo, u8 addr, u8 *ch)
  223. {
  224. struct i2c_msg msgs[] = {
  225. {
  226. .addr = intel_sdvo->slave_addr,
  227. .flags = 0,
  228. .len = 1,
  229. .buf = &addr,
  230. },
  231. {
  232. .addr = intel_sdvo->slave_addr,
  233. .flags = I2C_M_RD,
  234. .len = 1,
  235. .buf = ch,
  236. }
  237. };
  238. int ret;
  239. if ((ret = i2c_transfer(intel_sdvo->i2c, msgs, 2)) == 2)
  240. return true;
  241. DRM_DEBUG_KMS("i2c transfer returned %d\n", ret);
  242. return false;
  243. }
  244. #define SDVO_CMD_NAME_ENTRY(cmd) {cmd, #cmd}
  245. /** Mapping of command numbers to names, for debug output */
  246. static const struct _sdvo_cmd_name {
  247. u8 cmd;
  248. const char *name;
  249. } __attribute__ ((packed)) sdvo_cmd_names[] = {
  250. SDVO_CMD_NAME_ENTRY(SDVO_CMD_RESET),
  251. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_DEVICE_CAPS),
  252. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_FIRMWARE_REV),
  253. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_TRAINED_INPUTS),
  254. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_ACTIVE_OUTPUTS),
  255. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_ACTIVE_OUTPUTS),
  256. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_IN_OUT_MAP),
  257. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_IN_OUT_MAP),
  258. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_ATTACHED_DISPLAYS),
  259. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HOT_PLUG_SUPPORT),
  260. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_ACTIVE_HOT_PLUG),
  261. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_ACTIVE_HOT_PLUG),
  262. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_INTERRUPT_EVENT_SOURCE),
  263. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_TARGET_INPUT),
  264. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_TARGET_OUTPUT),
  265. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_INPUT_TIMINGS_PART1),
  266. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_INPUT_TIMINGS_PART2),
  267. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_INPUT_TIMINGS_PART1),
  268. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_INPUT_TIMINGS_PART2),
  269. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_INPUT_TIMINGS_PART1),
  270. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_OUTPUT_TIMINGS_PART1),
  271. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_OUTPUT_TIMINGS_PART2),
  272. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_OUTPUT_TIMINGS_PART1),
  273. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_OUTPUT_TIMINGS_PART2),
  274. SDVO_CMD_NAME_ENTRY(SDVO_CMD_CREATE_PREFERRED_INPUT_TIMING),
  275. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_PREFERRED_INPUT_TIMING_PART1),
  276. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_PREFERRED_INPUT_TIMING_PART2),
  277. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_INPUT_PIXEL_CLOCK_RANGE),
  278. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_OUTPUT_PIXEL_CLOCK_RANGE),
  279. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SUPPORTED_CLOCK_RATE_MULTS),
  280. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_CLOCK_RATE_MULT),
  281. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_CLOCK_RATE_MULT),
  282. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SUPPORTED_TV_FORMATS),
  283. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_TV_FORMAT),
  284. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_TV_FORMAT),
  285. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SUPPORTED_POWER_STATES),
  286. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_POWER_STATE),
  287. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_ENCODER_POWER_STATE),
  288. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_DISPLAY_POWER_STATE),
  289. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_CONTROL_BUS_SWITCH),
  290. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SDTV_RESOLUTION_SUPPORT),
  291. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SCALED_HDTV_RESOLUTION_SUPPORT),
  292. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SUPPORTED_ENHANCEMENTS),
  293. /* Add the op code for SDVO enhancements */
  294. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_HPOS),
  295. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HPOS),
  296. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_HPOS),
  297. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_VPOS),
  298. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_VPOS),
  299. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_VPOS),
  300. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_SATURATION),
  301. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SATURATION),
  302. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_SATURATION),
  303. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_HUE),
  304. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HUE),
  305. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_HUE),
  306. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_CONTRAST),
  307. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_CONTRAST),
  308. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_CONTRAST),
  309. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_BRIGHTNESS),
  310. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_BRIGHTNESS),
  311. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_BRIGHTNESS),
  312. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_OVERSCAN_H),
  313. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_OVERSCAN_H),
  314. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_OVERSCAN_H),
  315. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_OVERSCAN_V),
  316. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_OVERSCAN_V),
  317. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_OVERSCAN_V),
  318. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_FLICKER_FILTER),
  319. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_FLICKER_FILTER),
  320. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_FLICKER_FILTER),
  321. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_FLICKER_FILTER_ADAPTIVE),
  322. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_FLICKER_FILTER_ADAPTIVE),
  323. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_FLICKER_FILTER_ADAPTIVE),
  324. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_FLICKER_FILTER_2D),
  325. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_FLICKER_FILTER_2D),
  326. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_FLICKER_FILTER_2D),
  327. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_SHARPNESS),
  328. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SHARPNESS),
  329. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_SHARPNESS),
  330. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_DOT_CRAWL),
  331. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_DOT_CRAWL),
  332. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_TV_CHROMA_FILTER),
  333. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_TV_CHROMA_FILTER),
  334. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_TV_CHROMA_FILTER),
  335. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_TV_LUMA_FILTER),
  336. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_TV_LUMA_FILTER),
  337. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_TV_LUMA_FILTER),
  338. /* HDMI op code */
  339. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SUPP_ENCODE),
  340. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_ENCODE),
  341. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_ENCODE),
  342. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_PIXEL_REPLI),
  343. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_PIXEL_REPLI),
  344. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_COLORIMETRY_CAP),
  345. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_COLORIMETRY),
  346. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_COLORIMETRY),
  347. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_AUDIO_ENCRYPT_PREFER),
  348. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_AUDIO_STAT),
  349. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_AUDIO_STAT),
  350. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HBUF_INDEX),
  351. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_HBUF_INDEX),
  352. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HBUF_INFO),
  353. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HBUF_AV_SPLIT),
  354. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_HBUF_AV_SPLIT),
  355. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HBUF_TXRATE),
  356. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_HBUF_TXRATE),
  357. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_HBUF_DATA),
  358. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HBUF_DATA),
  359. };
  360. #define SDVO_NAME(svdo) ((svdo)->port == PORT_B ? "SDVOB" : "SDVOC")
  361. static void intel_sdvo_debug_write(struct intel_sdvo *intel_sdvo, u8 cmd,
  362. const void *args, int args_len)
  363. {
  364. int i, pos = 0;
  365. #define BUF_LEN 256
  366. char buffer[BUF_LEN];
  367. #define BUF_PRINT(args...) \
  368. pos += snprintf(buffer + pos, max_t(int, BUF_LEN - pos, 0), args)
  369. for (i = 0; i < args_len; i++) {
  370. BUF_PRINT("%02X ", ((u8 *)args)[i]);
  371. }
  372. for (; i < 8; i++) {
  373. BUF_PRINT(" ");
  374. }
  375. for (i = 0; i < ARRAY_SIZE(sdvo_cmd_names); i++) {
  376. if (cmd == sdvo_cmd_names[i].cmd) {
  377. BUF_PRINT("(%s)", sdvo_cmd_names[i].name);
  378. break;
  379. }
  380. }
  381. if (i == ARRAY_SIZE(sdvo_cmd_names)) {
  382. BUF_PRINT("(%02X)", cmd);
  383. }
  384. BUG_ON(pos >= BUF_LEN - 1);
  385. #undef BUF_PRINT
  386. #undef BUF_LEN
  387. DRM_DEBUG_KMS("%s: W: %02X %s\n", SDVO_NAME(intel_sdvo), cmd, buffer);
  388. }
  389. static const char * const cmd_status_names[] = {
  390. "Power on",
  391. "Success",
  392. "Not supported",
  393. "Invalid arg",
  394. "Pending",
  395. "Target not specified",
  396. "Scaling not supported"
  397. };
  398. static bool __intel_sdvo_write_cmd(struct intel_sdvo *intel_sdvo, u8 cmd,
  399. const void *args, int args_len,
  400. bool unlocked)
  401. {
  402. u8 *buf, status;
  403. struct i2c_msg *msgs;
  404. int i, ret = true;
  405. /* Would be simpler to allocate both in one go ? */
  406. buf = kzalloc(args_len * 2 + 2, GFP_KERNEL);
  407. if (!buf)
  408. return false;
  409. msgs = kcalloc(args_len + 3, sizeof(*msgs), GFP_KERNEL);
  410. if (!msgs) {
  411. kfree(buf);
  412. return false;
  413. }
  414. intel_sdvo_debug_write(intel_sdvo, cmd, args, args_len);
  415. for (i = 0; i < args_len; i++) {
  416. msgs[i].addr = intel_sdvo->slave_addr;
  417. msgs[i].flags = 0;
  418. msgs[i].len = 2;
  419. msgs[i].buf = buf + 2 *i;
  420. buf[2*i + 0] = SDVO_I2C_ARG_0 - i;
  421. buf[2*i + 1] = ((u8*)args)[i];
  422. }
  423. msgs[i].addr = intel_sdvo->slave_addr;
  424. msgs[i].flags = 0;
  425. msgs[i].len = 2;
  426. msgs[i].buf = buf + 2*i;
  427. buf[2*i + 0] = SDVO_I2C_OPCODE;
  428. buf[2*i + 1] = cmd;
  429. /* the following two are to read the response */
  430. status = SDVO_I2C_CMD_STATUS;
  431. msgs[i+1].addr = intel_sdvo->slave_addr;
  432. msgs[i+1].flags = 0;
  433. msgs[i+1].len = 1;
  434. msgs[i+1].buf = &status;
  435. msgs[i+2].addr = intel_sdvo->slave_addr;
  436. msgs[i+2].flags = I2C_M_RD;
  437. msgs[i+2].len = 1;
  438. msgs[i+2].buf = &status;
  439. if (unlocked)
  440. ret = i2c_transfer(intel_sdvo->i2c, msgs, i+3);
  441. else
  442. ret = __i2c_transfer(intel_sdvo->i2c, msgs, i+3);
  443. if (ret < 0) {
  444. DRM_DEBUG_KMS("I2c transfer returned %d\n", ret);
  445. ret = false;
  446. goto out;
  447. }
  448. if (ret != i+3) {
  449. /* failure in I2C transfer */
  450. DRM_DEBUG_KMS("I2c transfer returned %d/%d\n", ret, i+3);
  451. ret = false;
  452. }
  453. out:
  454. kfree(msgs);
  455. kfree(buf);
  456. return ret;
  457. }
  458. static bool intel_sdvo_write_cmd(struct intel_sdvo *intel_sdvo, u8 cmd,
  459. const void *args, int args_len)
  460. {
  461. return __intel_sdvo_write_cmd(intel_sdvo, cmd, args, args_len, true);
  462. }
  463. static bool intel_sdvo_read_response(struct intel_sdvo *intel_sdvo,
  464. void *response, int response_len)
  465. {
  466. u8 retry = 15; /* 5 quick checks, followed by 10 long checks */
  467. u8 status;
  468. int i, pos = 0;
  469. #define BUF_LEN 256
  470. char buffer[BUF_LEN];
  471. /*
  472. * The documentation states that all commands will be
  473. * processed within 15µs, and that we need only poll
  474. * the status byte a maximum of 3 times in order for the
  475. * command to be complete.
  476. *
  477. * Check 5 times in case the hardware failed to read the docs.
  478. *
  479. * Also beware that the first response by many devices is to
  480. * reply PENDING and stall for time. TVs are notorious for
  481. * requiring longer than specified to complete their replies.
  482. * Originally (in the DDX long ago), the delay was only ever 15ms
  483. * with an additional delay of 30ms applied for TVs added later after
  484. * many experiments. To accommodate both sets of delays, we do a
  485. * sequence of slow checks if the device is falling behind and fails
  486. * to reply within 5*15µs.
  487. */
  488. if (!intel_sdvo_read_byte(intel_sdvo,
  489. SDVO_I2C_CMD_STATUS,
  490. &status))
  491. goto log_fail;
  492. while ((status == SDVO_CMD_STATUS_PENDING ||
  493. status == SDVO_CMD_STATUS_TARGET_NOT_SPECIFIED) && --retry) {
  494. if (retry < 10)
  495. msleep(15);
  496. else
  497. udelay(15);
  498. if (!intel_sdvo_read_byte(intel_sdvo,
  499. SDVO_I2C_CMD_STATUS,
  500. &status))
  501. goto log_fail;
  502. }
  503. #define BUF_PRINT(args...) \
  504. pos += snprintf(buffer + pos, max_t(int, BUF_LEN - pos, 0), args)
  505. if (status <= SDVO_CMD_STATUS_SCALING_NOT_SUPP)
  506. BUF_PRINT("(%s)", cmd_status_names[status]);
  507. else
  508. BUF_PRINT("(??? %d)", status);
  509. if (status != SDVO_CMD_STATUS_SUCCESS)
  510. goto log_fail;
  511. /* Read the command response */
  512. for (i = 0; i < response_len; i++) {
  513. if (!intel_sdvo_read_byte(intel_sdvo,
  514. SDVO_I2C_RETURN_0 + i,
  515. &((u8 *)response)[i]))
  516. goto log_fail;
  517. BUF_PRINT(" %02X", ((u8 *)response)[i]);
  518. }
  519. BUG_ON(pos >= BUF_LEN - 1);
  520. #undef BUF_PRINT
  521. #undef BUF_LEN
  522. DRM_DEBUG_KMS("%s: R: %s\n", SDVO_NAME(intel_sdvo), buffer);
  523. return true;
  524. log_fail:
  525. DRM_DEBUG_KMS("%s: R: ... failed\n", SDVO_NAME(intel_sdvo));
  526. return false;
  527. }
  528. static int intel_sdvo_get_pixel_multiplier(const struct drm_display_mode *adjusted_mode)
  529. {
  530. if (adjusted_mode->crtc_clock >= 100000)
  531. return 1;
  532. else if (adjusted_mode->crtc_clock >= 50000)
  533. return 2;
  534. else
  535. return 4;
  536. }
  537. static bool __intel_sdvo_set_control_bus_switch(struct intel_sdvo *intel_sdvo,
  538. u8 ddc_bus)
  539. {
  540. /* This must be the immediately preceding write before the i2c xfer */
  541. return __intel_sdvo_write_cmd(intel_sdvo,
  542. SDVO_CMD_SET_CONTROL_BUS_SWITCH,
  543. &ddc_bus, 1, false);
  544. }
  545. static bool intel_sdvo_set_value(struct intel_sdvo *intel_sdvo, u8 cmd, const void *data, int len)
  546. {
  547. if (!intel_sdvo_write_cmd(intel_sdvo, cmd, data, len))
  548. return false;
  549. return intel_sdvo_read_response(intel_sdvo, NULL, 0);
  550. }
  551. static bool
  552. intel_sdvo_get_value(struct intel_sdvo *intel_sdvo, u8 cmd, void *value, int len)
  553. {
  554. if (!intel_sdvo_write_cmd(intel_sdvo, cmd, NULL, 0))
  555. return false;
  556. return intel_sdvo_read_response(intel_sdvo, value, len);
  557. }
  558. static bool intel_sdvo_set_target_input(struct intel_sdvo *intel_sdvo)
  559. {
  560. struct intel_sdvo_set_target_input_args targets = {0};
  561. return intel_sdvo_set_value(intel_sdvo,
  562. SDVO_CMD_SET_TARGET_INPUT,
  563. &targets, sizeof(targets));
  564. }
  565. /**
  566. * Return whether each input is trained.
  567. *
  568. * This function is making an assumption about the layout of the response,
  569. * which should be checked against the docs.
  570. */
  571. static bool intel_sdvo_get_trained_inputs(struct intel_sdvo *intel_sdvo, bool *input_1, bool *input_2)
  572. {
  573. struct intel_sdvo_get_trained_inputs_response response;
  574. BUILD_BUG_ON(sizeof(response) != 1);
  575. if (!intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_TRAINED_INPUTS,
  576. &response, sizeof(response)))
  577. return false;
  578. *input_1 = response.input0_trained;
  579. *input_2 = response.input1_trained;
  580. return true;
  581. }
  582. static bool intel_sdvo_set_active_outputs(struct intel_sdvo *intel_sdvo,
  583. u16 outputs)
  584. {
  585. return intel_sdvo_set_value(intel_sdvo,
  586. SDVO_CMD_SET_ACTIVE_OUTPUTS,
  587. &outputs, sizeof(outputs));
  588. }
  589. static bool intel_sdvo_get_active_outputs(struct intel_sdvo *intel_sdvo,
  590. u16 *outputs)
  591. {
  592. return intel_sdvo_get_value(intel_sdvo,
  593. SDVO_CMD_GET_ACTIVE_OUTPUTS,
  594. outputs, sizeof(*outputs));
  595. }
  596. static bool intel_sdvo_set_encoder_power_state(struct intel_sdvo *intel_sdvo,
  597. int mode)
  598. {
  599. u8 state = SDVO_ENCODER_STATE_ON;
  600. switch (mode) {
  601. case DRM_MODE_DPMS_ON:
  602. state = SDVO_ENCODER_STATE_ON;
  603. break;
  604. case DRM_MODE_DPMS_STANDBY:
  605. state = SDVO_ENCODER_STATE_STANDBY;
  606. break;
  607. case DRM_MODE_DPMS_SUSPEND:
  608. state = SDVO_ENCODER_STATE_SUSPEND;
  609. break;
  610. case DRM_MODE_DPMS_OFF:
  611. state = SDVO_ENCODER_STATE_OFF;
  612. break;
  613. }
  614. return intel_sdvo_set_value(intel_sdvo,
  615. SDVO_CMD_SET_ENCODER_POWER_STATE, &state, sizeof(state));
  616. }
  617. static bool intel_sdvo_get_input_pixel_clock_range(struct intel_sdvo *intel_sdvo,
  618. int *clock_min,
  619. int *clock_max)
  620. {
  621. struct intel_sdvo_pixel_clock_range clocks;
  622. BUILD_BUG_ON(sizeof(clocks) != 4);
  623. if (!intel_sdvo_get_value(intel_sdvo,
  624. SDVO_CMD_GET_INPUT_PIXEL_CLOCK_RANGE,
  625. &clocks, sizeof(clocks)))
  626. return false;
  627. /* Convert the values from units of 10 kHz to kHz. */
  628. *clock_min = clocks.min * 10;
  629. *clock_max = clocks.max * 10;
  630. return true;
  631. }
  632. static bool intel_sdvo_set_target_output(struct intel_sdvo *intel_sdvo,
  633. u16 outputs)
  634. {
  635. return intel_sdvo_set_value(intel_sdvo,
  636. SDVO_CMD_SET_TARGET_OUTPUT,
  637. &outputs, sizeof(outputs));
  638. }
  639. static bool intel_sdvo_set_timing(struct intel_sdvo *intel_sdvo, u8 cmd,
  640. struct intel_sdvo_dtd *dtd)
  641. {
  642. return intel_sdvo_set_value(intel_sdvo, cmd, &dtd->part1, sizeof(dtd->part1)) &&
  643. intel_sdvo_set_value(intel_sdvo, cmd + 1, &dtd->part2, sizeof(dtd->part2));
  644. }
  645. static bool intel_sdvo_get_timing(struct intel_sdvo *intel_sdvo, u8 cmd,
  646. struct intel_sdvo_dtd *dtd)
  647. {
  648. return intel_sdvo_get_value(intel_sdvo, cmd, &dtd->part1, sizeof(dtd->part1)) &&
  649. intel_sdvo_get_value(intel_sdvo, cmd + 1, &dtd->part2, sizeof(dtd->part2));
  650. }
  651. static bool intel_sdvo_set_input_timing(struct intel_sdvo *intel_sdvo,
  652. struct intel_sdvo_dtd *dtd)
  653. {
  654. return intel_sdvo_set_timing(intel_sdvo,
  655. SDVO_CMD_SET_INPUT_TIMINGS_PART1, dtd);
  656. }
  657. static bool intel_sdvo_set_output_timing(struct intel_sdvo *intel_sdvo,
  658. struct intel_sdvo_dtd *dtd)
  659. {
  660. return intel_sdvo_set_timing(intel_sdvo,
  661. SDVO_CMD_SET_OUTPUT_TIMINGS_PART1, dtd);
  662. }
  663. static bool intel_sdvo_get_input_timing(struct intel_sdvo *intel_sdvo,
  664. struct intel_sdvo_dtd *dtd)
  665. {
  666. return intel_sdvo_get_timing(intel_sdvo,
  667. SDVO_CMD_GET_INPUT_TIMINGS_PART1, dtd);
  668. }
  669. static bool
  670. intel_sdvo_create_preferred_input_timing(struct intel_sdvo *intel_sdvo,
  671. uint16_t clock,
  672. uint16_t width,
  673. uint16_t height)
  674. {
  675. struct intel_sdvo_preferred_input_timing_args args;
  676. memset(&args, 0, sizeof(args));
  677. args.clock = clock;
  678. args.width = width;
  679. args.height = height;
  680. args.interlace = 0;
  681. if (intel_sdvo->is_lvds &&
  682. (intel_sdvo->sdvo_lvds_fixed_mode->hdisplay != width ||
  683. intel_sdvo->sdvo_lvds_fixed_mode->vdisplay != height))
  684. args.scaled = 1;
  685. return intel_sdvo_set_value(intel_sdvo,
  686. SDVO_CMD_CREATE_PREFERRED_INPUT_TIMING,
  687. &args, sizeof(args));
  688. }
  689. static bool intel_sdvo_get_preferred_input_timing(struct intel_sdvo *intel_sdvo,
  690. struct intel_sdvo_dtd *dtd)
  691. {
  692. BUILD_BUG_ON(sizeof(dtd->part1) != 8);
  693. BUILD_BUG_ON(sizeof(dtd->part2) != 8);
  694. return intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_PREFERRED_INPUT_TIMING_PART1,
  695. &dtd->part1, sizeof(dtd->part1)) &&
  696. intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_PREFERRED_INPUT_TIMING_PART2,
  697. &dtd->part2, sizeof(dtd->part2));
  698. }
  699. static bool intel_sdvo_set_clock_rate_mult(struct intel_sdvo *intel_sdvo, u8 val)
  700. {
  701. return intel_sdvo_set_value(intel_sdvo, SDVO_CMD_SET_CLOCK_RATE_MULT, &val, 1);
  702. }
  703. static void intel_sdvo_get_dtd_from_mode(struct intel_sdvo_dtd *dtd,
  704. const struct drm_display_mode *mode)
  705. {
  706. uint16_t width, height;
  707. uint16_t h_blank_len, h_sync_len, v_blank_len, v_sync_len;
  708. uint16_t h_sync_offset, v_sync_offset;
  709. int mode_clock;
  710. memset(dtd, 0, sizeof(*dtd));
  711. width = mode->hdisplay;
  712. height = mode->vdisplay;
  713. /* do some mode translations */
  714. h_blank_len = mode->htotal - mode->hdisplay;
  715. h_sync_len = mode->hsync_end - mode->hsync_start;
  716. v_blank_len = mode->vtotal - mode->vdisplay;
  717. v_sync_len = mode->vsync_end - mode->vsync_start;
  718. h_sync_offset = mode->hsync_start - mode->hdisplay;
  719. v_sync_offset = mode->vsync_start - mode->vdisplay;
  720. mode_clock = mode->clock;
  721. mode_clock /= 10;
  722. dtd->part1.clock = mode_clock;
  723. dtd->part1.h_active = width & 0xff;
  724. dtd->part1.h_blank = h_blank_len & 0xff;
  725. dtd->part1.h_high = (((width >> 8) & 0xf) << 4) |
  726. ((h_blank_len >> 8) & 0xf);
  727. dtd->part1.v_active = height & 0xff;
  728. dtd->part1.v_blank = v_blank_len & 0xff;
  729. dtd->part1.v_high = (((height >> 8) & 0xf) << 4) |
  730. ((v_blank_len >> 8) & 0xf);
  731. dtd->part2.h_sync_off = h_sync_offset & 0xff;
  732. dtd->part2.h_sync_width = h_sync_len & 0xff;
  733. dtd->part2.v_sync_off_width = (v_sync_offset & 0xf) << 4 |
  734. (v_sync_len & 0xf);
  735. dtd->part2.sync_off_width_high = ((h_sync_offset & 0x300) >> 2) |
  736. ((h_sync_len & 0x300) >> 4) | ((v_sync_offset & 0x30) >> 2) |
  737. ((v_sync_len & 0x30) >> 4);
  738. dtd->part2.dtd_flags = 0x18;
  739. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  740. dtd->part2.dtd_flags |= DTD_FLAG_INTERLACE;
  741. if (mode->flags & DRM_MODE_FLAG_PHSYNC)
  742. dtd->part2.dtd_flags |= DTD_FLAG_HSYNC_POSITIVE;
  743. if (mode->flags & DRM_MODE_FLAG_PVSYNC)
  744. dtd->part2.dtd_flags |= DTD_FLAG_VSYNC_POSITIVE;
  745. dtd->part2.v_sync_off_high = v_sync_offset & 0xc0;
  746. }
  747. static void intel_sdvo_get_mode_from_dtd(struct drm_display_mode *pmode,
  748. const struct intel_sdvo_dtd *dtd)
  749. {
  750. struct drm_display_mode mode = {};
  751. mode.hdisplay = dtd->part1.h_active;
  752. mode.hdisplay += ((dtd->part1.h_high >> 4) & 0x0f) << 8;
  753. mode.hsync_start = mode.hdisplay + dtd->part2.h_sync_off;
  754. mode.hsync_start += (dtd->part2.sync_off_width_high & 0xc0) << 2;
  755. mode.hsync_end = mode.hsync_start + dtd->part2.h_sync_width;
  756. mode.hsync_end += (dtd->part2.sync_off_width_high & 0x30) << 4;
  757. mode.htotal = mode.hdisplay + dtd->part1.h_blank;
  758. mode.htotal += (dtd->part1.h_high & 0xf) << 8;
  759. mode.vdisplay = dtd->part1.v_active;
  760. mode.vdisplay += ((dtd->part1.v_high >> 4) & 0x0f) << 8;
  761. mode.vsync_start = mode.vdisplay;
  762. mode.vsync_start += (dtd->part2.v_sync_off_width >> 4) & 0xf;
  763. mode.vsync_start += (dtd->part2.sync_off_width_high & 0x0c) << 2;
  764. mode.vsync_start += dtd->part2.v_sync_off_high & 0xc0;
  765. mode.vsync_end = mode.vsync_start +
  766. (dtd->part2.v_sync_off_width & 0xf);
  767. mode.vsync_end += (dtd->part2.sync_off_width_high & 0x3) << 4;
  768. mode.vtotal = mode.vdisplay + dtd->part1.v_blank;
  769. mode.vtotal += (dtd->part1.v_high & 0xf) << 8;
  770. mode.clock = dtd->part1.clock * 10;
  771. if (dtd->part2.dtd_flags & DTD_FLAG_INTERLACE)
  772. mode.flags |= DRM_MODE_FLAG_INTERLACE;
  773. if (dtd->part2.dtd_flags & DTD_FLAG_HSYNC_POSITIVE)
  774. mode.flags |= DRM_MODE_FLAG_PHSYNC;
  775. else
  776. mode.flags |= DRM_MODE_FLAG_NHSYNC;
  777. if (dtd->part2.dtd_flags & DTD_FLAG_VSYNC_POSITIVE)
  778. mode.flags |= DRM_MODE_FLAG_PVSYNC;
  779. else
  780. mode.flags |= DRM_MODE_FLAG_NVSYNC;
  781. drm_mode_set_crtcinfo(&mode, 0);
  782. drm_mode_copy(pmode, &mode);
  783. }
  784. static bool intel_sdvo_check_supp_encode(struct intel_sdvo *intel_sdvo)
  785. {
  786. struct intel_sdvo_encode encode;
  787. BUILD_BUG_ON(sizeof(encode) != 2);
  788. return intel_sdvo_get_value(intel_sdvo,
  789. SDVO_CMD_GET_SUPP_ENCODE,
  790. &encode, sizeof(encode));
  791. }
  792. static bool intel_sdvo_set_encode(struct intel_sdvo *intel_sdvo,
  793. uint8_t mode)
  794. {
  795. return intel_sdvo_set_value(intel_sdvo, SDVO_CMD_SET_ENCODE, &mode, 1);
  796. }
  797. static bool intel_sdvo_set_colorimetry(struct intel_sdvo *intel_sdvo,
  798. uint8_t mode)
  799. {
  800. return intel_sdvo_set_value(intel_sdvo, SDVO_CMD_SET_COLORIMETRY, &mode, 1);
  801. }
  802. #if 0
  803. static void intel_sdvo_dump_hdmi_buf(struct intel_sdvo *intel_sdvo)
  804. {
  805. int i, j;
  806. uint8_t set_buf_index[2];
  807. uint8_t av_split;
  808. uint8_t buf_size;
  809. uint8_t buf[48];
  810. uint8_t *pos;
  811. intel_sdvo_get_value(encoder, SDVO_CMD_GET_HBUF_AV_SPLIT, &av_split, 1);
  812. for (i = 0; i <= av_split; i++) {
  813. set_buf_index[0] = i; set_buf_index[1] = 0;
  814. intel_sdvo_write_cmd(encoder, SDVO_CMD_SET_HBUF_INDEX,
  815. set_buf_index, 2);
  816. intel_sdvo_write_cmd(encoder, SDVO_CMD_GET_HBUF_INFO, NULL, 0);
  817. intel_sdvo_read_response(encoder, &buf_size, 1);
  818. pos = buf;
  819. for (j = 0; j <= buf_size; j += 8) {
  820. intel_sdvo_write_cmd(encoder, SDVO_CMD_GET_HBUF_DATA,
  821. NULL, 0);
  822. intel_sdvo_read_response(encoder, pos, 8);
  823. pos += 8;
  824. }
  825. }
  826. }
  827. #endif
  828. static bool intel_sdvo_write_infoframe(struct intel_sdvo *intel_sdvo,
  829. unsigned if_index, uint8_t tx_rate,
  830. const uint8_t *data, unsigned length)
  831. {
  832. uint8_t set_buf_index[2] = { if_index, 0 };
  833. uint8_t hbuf_size, tmp[8];
  834. int i;
  835. if (!intel_sdvo_set_value(intel_sdvo,
  836. SDVO_CMD_SET_HBUF_INDEX,
  837. set_buf_index, 2))
  838. return false;
  839. if (!intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_HBUF_INFO,
  840. &hbuf_size, 1))
  841. return false;
  842. /* Buffer size is 0 based, hooray! */
  843. hbuf_size++;
  844. DRM_DEBUG_KMS("writing sdvo hbuf: %i, hbuf_size %i, hbuf_size: %i\n",
  845. if_index, length, hbuf_size);
  846. for (i = 0; i < hbuf_size; i += 8) {
  847. memset(tmp, 0, 8);
  848. if (i < length)
  849. memcpy(tmp, data + i, min_t(unsigned, 8, length - i));
  850. if (!intel_sdvo_set_value(intel_sdvo,
  851. SDVO_CMD_SET_HBUF_DATA,
  852. tmp, 8))
  853. return false;
  854. }
  855. return intel_sdvo_set_value(intel_sdvo,
  856. SDVO_CMD_SET_HBUF_TXRATE,
  857. &tx_rate, 1);
  858. }
  859. static bool intel_sdvo_set_avi_infoframe(struct intel_sdvo *intel_sdvo,
  860. const struct intel_crtc_state *pipe_config)
  861. {
  862. uint8_t sdvo_data[HDMI_INFOFRAME_SIZE(AVI)];
  863. union hdmi_infoframe frame;
  864. int ret;
  865. ssize_t len;
  866. ret = drm_hdmi_avi_infoframe_from_display_mode(&frame.avi,
  867. &pipe_config->base.adjusted_mode,
  868. false);
  869. if (ret < 0) {
  870. DRM_ERROR("couldn't fill AVI infoframe\n");
  871. return false;
  872. }
  873. if (intel_sdvo->rgb_quant_range_selectable) {
  874. if (pipe_config->limited_color_range)
  875. frame.avi.quantization_range =
  876. HDMI_QUANTIZATION_RANGE_LIMITED;
  877. else
  878. frame.avi.quantization_range =
  879. HDMI_QUANTIZATION_RANGE_FULL;
  880. }
  881. len = hdmi_infoframe_pack(&frame, sdvo_data, sizeof(sdvo_data));
  882. if (len < 0)
  883. return false;
  884. return intel_sdvo_write_infoframe(intel_sdvo, SDVO_HBUF_INDEX_AVI_IF,
  885. SDVO_HBUF_TX_VSYNC,
  886. sdvo_data, sizeof(sdvo_data));
  887. }
  888. static bool intel_sdvo_set_tv_format(struct intel_sdvo *intel_sdvo,
  889. const struct drm_connector_state *conn_state)
  890. {
  891. struct intel_sdvo_tv_format format;
  892. uint32_t format_map;
  893. format_map = 1 << conn_state->tv.mode;
  894. memset(&format, 0, sizeof(format));
  895. memcpy(&format, &format_map, min(sizeof(format), sizeof(format_map)));
  896. BUILD_BUG_ON(sizeof(format) != 6);
  897. return intel_sdvo_set_value(intel_sdvo,
  898. SDVO_CMD_SET_TV_FORMAT,
  899. &format, sizeof(format));
  900. }
  901. static bool
  902. intel_sdvo_set_output_timings_from_mode(struct intel_sdvo *intel_sdvo,
  903. const struct drm_display_mode *mode)
  904. {
  905. struct intel_sdvo_dtd output_dtd;
  906. if (!intel_sdvo_set_target_output(intel_sdvo,
  907. intel_sdvo->attached_output))
  908. return false;
  909. intel_sdvo_get_dtd_from_mode(&output_dtd, mode);
  910. if (!intel_sdvo_set_output_timing(intel_sdvo, &output_dtd))
  911. return false;
  912. return true;
  913. }
  914. /* Asks the sdvo controller for the preferred input mode given the output mode.
  915. * Unfortunately we have to set up the full output mode to do that. */
  916. static bool
  917. intel_sdvo_get_preferred_input_mode(struct intel_sdvo *intel_sdvo,
  918. const struct drm_display_mode *mode,
  919. struct drm_display_mode *adjusted_mode)
  920. {
  921. struct intel_sdvo_dtd input_dtd;
  922. /* Reset the input timing to the screen. Assume always input 0. */
  923. if (!intel_sdvo_set_target_input(intel_sdvo))
  924. return false;
  925. if (!intel_sdvo_create_preferred_input_timing(intel_sdvo,
  926. mode->clock / 10,
  927. mode->hdisplay,
  928. mode->vdisplay))
  929. return false;
  930. if (!intel_sdvo_get_preferred_input_timing(intel_sdvo,
  931. &input_dtd))
  932. return false;
  933. intel_sdvo_get_mode_from_dtd(adjusted_mode, &input_dtd);
  934. intel_sdvo->dtd_sdvo_flags = input_dtd.part2.sdvo_flags;
  935. return true;
  936. }
  937. static void i9xx_adjust_sdvo_tv_clock(struct intel_crtc_state *pipe_config)
  938. {
  939. unsigned dotclock = pipe_config->port_clock;
  940. struct dpll *clock = &pipe_config->dpll;
  941. /* SDVO TV has fixed PLL values depend on its clock range,
  942. this mirrors vbios setting. */
  943. if (dotclock >= 100000 && dotclock < 140500) {
  944. clock->p1 = 2;
  945. clock->p2 = 10;
  946. clock->n = 3;
  947. clock->m1 = 16;
  948. clock->m2 = 8;
  949. } else if (dotclock >= 140500 && dotclock <= 200000) {
  950. clock->p1 = 1;
  951. clock->p2 = 10;
  952. clock->n = 6;
  953. clock->m1 = 12;
  954. clock->m2 = 8;
  955. } else {
  956. WARN(1, "SDVO TV clock out of range: %i\n", dotclock);
  957. }
  958. pipe_config->clock_set = true;
  959. }
  960. static bool intel_sdvo_compute_config(struct intel_encoder *encoder,
  961. struct intel_crtc_state *pipe_config,
  962. struct drm_connector_state *conn_state)
  963. {
  964. struct intel_sdvo *intel_sdvo = to_sdvo(encoder);
  965. struct intel_sdvo_connector_state *intel_sdvo_state =
  966. to_intel_sdvo_connector_state(conn_state);
  967. struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
  968. struct drm_display_mode *mode = &pipe_config->base.mode;
  969. DRM_DEBUG_KMS("forcing bpc to 8 for SDVO\n");
  970. pipe_config->pipe_bpp = 8*3;
  971. if (HAS_PCH_SPLIT(to_i915(encoder->base.dev)))
  972. pipe_config->has_pch_encoder = true;
  973. /* We need to construct preferred input timings based on our
  974. * output timings. To do that, we have to set the output
  975. * timings, even though this isn't really the right place in
  976. * the sequence to do it. Oh well.
  977. */
  978. if (intel_sdvo->is_tv) {
  979. if (!intel_sdvo_set_output_timings_from_mode(intel_sdvo, mode))
  980. return false;
  981. (void) intel_sdvo_get_preferred_input_mode(intel_sdvo,
  982. mode,
  983. adjusted_mode);
  984. pipe_config->sdvo_tv_clock = true;
  985. } else if (intel_sdvo->is_lvds) {
  986. if (!intel_sdvo_set_output_timings_from_mode(intel_sdvo,
  987. intel_sdvo->sdvo_lvds_fixed_mode))
  988. return false;
  989. (void) intel_sdvo_get_preferred_input_mode(intel_sdvo,
  990. mode,
  991. adjusted_mode);
  992. }
  993. /* Make the CRTC code factor in the SDVO pixel multiplier. The
  994. * SDVO device will factor out the multiplier during mode_set.
  995. */
  996. pipe_config->pixel_multiplier =
  997. intel_sdvo_get_pixel_multiplier(adjusted_mode);
  998. if (intel_sdvo_state->base.force_audio != HDMI_AUDIO_OFF_DVI)
  999. pipe_config->has_hdmi_sink = intel_sdvo->has_hdmi_monitor;
  1000. if (intel_sdvo_state->base.force_audio == HDMI_AUDIO_ON ||
  1001. (intel_sdvo_state->base.force_audio == HDMI_AUDIO_AUTO && intel_sdvo->has_hdmi_audio))
  1002. pipe_config->has_audio = true;
  1003. if (intel_sdvo_state->base.broadcast_rgb == INTEL_BROADCAST_RGB_AUTO) {
  1004. /* See CEA-861-E - 5.1 Default Encoding Parameters */
  1005. /* FIXME: This bit is only valid when using TMDS encoding and 8
  1006. * bit per color mode. */
  1007. if (pipe_config->has_hdmi_sink &&
  1008. drm_match_cea_mode(adjusted_mode) > 1)
  1009. pipe_config->limited_color_range = true;
  1010. } else {
  1011. if (pipe_config->has_hdmi_sink &&
  1012. intel_sdvo_state->base.broadcast_rgb == INTEL_BROADCAST_RGB_LIMITED)
  1013. pipe_config->limited_color_range = true;
  1014. }
  1015. /* Clock computation needs to happen after pixel multiplier. */
  1016. if (intel_sdvo->is_tv)
  1017. i9xx_adjust_sdvo_tv_clock(pipe_config);
  1018. /* Set user selected PAR to incoming mode's member */
  1019. if (intel_sdvo->is_hdmi)
  1020. adjusted_mode->picture_aspect_ratio = conn_state->picture_aspect_ratio;
  1021. return true;
  1022. }
  1023. #define UPDATE_PROPERTY(input, NAME) \
  1024. do { \
  1025. val = input; \
  1026. intel_sdvo_set_value(intel_sdvo, SDVO_CMD_SET_##NAME, &val, sizeof(val)); \
  1027. } while (0)
  1028. static void intel_sdvo_update_props(struct intel_sdvo *intel_sdvo,
  1029. const struct intel_sdvo_connector_state *sdvo_state)
  1030. {
  1031. const struct drm_connector_state *conn_state = &sdvo_state->base.base;
  1032. struct intel_sdvo_connector *intel_sdvo_conn =
  1033. to_intel_sdvo_connector(conn_state->connector);
  1034. uint16_t val;
  1035. if (intel_sdvo_conn->left)
  1036. UPDATE_PROPERTY(sdvo_state->tv.overscan_h, OVERSCAN_H);
  1037. if (intel_sdvo_conn->top)
  1038. UPDATE_PROPERTY(sdvo_state->tv.overscan_v, OVERSCAN_V);
  1039. if (intel_sdvo_conn->hpos)
  1040. UPDATE_PROPERTY(sdvo_state->tv.hpos, HPOS);
  1041. if (intel_sdvo_conn->vpos)
  1042. UPDATE_PROPERTY(sdvo_state->tv.vpos, VPOS);
  1043. if (intel_sdvo_conn->saturation)
  1044. UPDATE_PROPERTY(conn_state->tv.saturation, SATURATION);
  1045. if (intel_sdvo_conn->contrast)
  1046. UPDATE_PROPERTY(conn_state->tv.contrast, CONTRAST);
  1047. if (intel_sdvo_conn->hue)
  1048. UPDATE_PROPERTY(conn_state->tv.hue, HUE);
  1049. if (intel_sdvo_conn->brightness)
  1050. UPDATE_PROPERTY(conn_state->tv.brightness, BRIGHTNESS);
  1051. if (intel_sdvo_conn->sharpness)
  1052. UPDATE_PROPERTY(sdvo_state->tv.sharpness, SHARPNESS);
  1053. if (intel_sdvo_conn->flicker_filter)
  1054. UPDATE_PROPERTY(sdvo_state->tv.flicker_filter, FLICKER_FILTER);
  1055. if (intel_sdvo_conn->flicker_filter_2d)
  1056. UPDATE_PROPERTY(sdvo_state->tv.flicker_filter_2d, FLICKER_FILTER_2D);
  1057. if (intel_sdvo_conn->flicker_filter_adaptive)
  1058. UPDATE_PROPERTY(sdvo_state->tv.flicker_filter_adaptive, FLICKER_FILTER_ADAPTIVE);
  1059. if (intel_sdvo_conn->tv_chroma_filter)
  1060. UPDATE_PROPERTY(sdvo_state->tv.chroma_filter, TV_CHROMA_FILTER);
  1061. if (intel_sdvo_conn->tv_luma_filter)
  1062. UPDATE_PROPERTY(sdvo_state->tv.luma_filter, TV_LUMA_FILTER);
  1063. if (intel_sdvo_conn->dot_crawl)
  1064. UPDATE_PROPERTY(sdvo_state->tv.dot_crawl, DOT_CRAWL);
  1065. #undef UPDATE_PROPERTY
  1066. }
  1067. static void intel_sdvo_pre_enable(struct intel_encoder *intel_encoder,
  1068. const struct intel_crtc_state *crtc_state,
  1069. const struct drm_connector_state *conn_state)
  1070. {
  1071. struct drm_i915_private *dev_priv = to_i915(intel_encoder->base.dev);
  1072. struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
  1073. const struct drm_display_mode *adjusted_mode = &crtc_state->base.adjusted_mode;
  1074. const struct intel_sdvo_connector_state *sdvo_state =
  1075. to_intel_sdvo_connector_state(conn_state);
  1076. const struct drm_display_mode *mode = &crtc_state->base.mode;
  1077. struct intel_sdvo *intel_sdvo = to_sdvo(intel_encoder);
  1078. u32 sdvox;
  1079. struct intel_sdvo_in_out_map in_out;
  1080. struct intel_sdvo_dtd input_dtd, output_dtd;
  1081. int rate;
  1082. intel_sdvo_update_props(intel_sdvo, sdvo_state);
  1083. /* First, set the input mapping for the first input to our controlled
  1084. * output. This is only correct if we're a single-input device, in
  1085. * which case the first input is the output from the appropriate SDVO
  1086. * channel on the motherboard. In a two-input device, the first input
  1087. * will be SDVOB and the second SDVOC.
  1088. */
  1089. in_out.in0 = intel_sdvo->attached_output;
  1090. in_out.in1 = 0;
  1091. intel_sdvo_set_value(intel_sdvo,
  1092. SDVO_CMD_SET_IN_OUT_MAP,
  1093. &in_out, sizeof(in_out));
  1094. /* Set the output timings to the screen */
  1095. if (!intel_sdvo_set_target_output(intel_sdvo,
  1096. intel_sdvo->attached_output))
  1097. return;
  1098. /* lvds has a special fixed output timing. */
  1099. if (intel_sdvo->is_lvds)
  1100. intel_sdvo_get_dtd_from_mode(&output_dtd,
  1101. intel_sdvo->sdvo_lvds_fixed_mode);
  1102. else
  1103. intel_sdvo_get_dtd_from_mode(&output_dtd, mode);
  1104. if (!intel_sdvo_set_output_timing(intel_sdvo, &output_dtd))
  1105. DRM_INFO("Setting output timings on %s failed\n",
  1106. SDVO_NAME(intel_sdvo));
  1107. /* Set the input timing to the screen. Assume always input 0. */
  1108. if (!intel_sdvo_set_target_input(intel_sdvo))
  1109. return;
  1110. if (crtc_state->has_hdmi_sink) {
  1111. intel_sdvo_set_encode(intel_sdvo, SDVO_ENCODE_HDMI);
  1112. intel_sdvo_set_colorimetry(intel_sdvo,
  1113. SDVO_COLORIMETRY_RGB256);
  1114. intel_sdvo_set_avi_infoframe(intel_sdvo, crtc_state);
  1115. } else
  1116. intel_sdvo_set_encode(intel_sdvo, SDVO_ENCODE_DVI);
  1117. if (intel_sdvo->is_tv &&
  1118. !intel_sdvo_set_tv_format(intel_sdvo, conn_state))
  1119. return;
  1120. intel_sdvo_get_dtd_from_mode(&input_dtd, adjusted_mode);
  1121. if (intel_sdvo->is_tv || intel_sdvo->is_lvds)
  1122. input_dtd.part2.sdvo_flags = intel_sdvo->dtd_sdvo_flags;
  1123. if (!intel_sdvo_set_input_timing(intel_sdvo, &input_dtd))
  1124. DRM_INFO("Setting input timings on %s failed\n",
  1125. SDVO_NAME(intel_sdvo));
  1126. switch (crtc_state->pixel_multiplier) {
  1127. default:
  1128. WARN(1, "unknown pixel multiplier specified\n");
  1129. case 1: rate = SDVO_CLOCK_RATE_MULT_1X; break;
  1130. case 2: rate = SDVO_CLOCK_RATE_MULT_2X; break;
  1131. case 4: rate = SDVO_CLOCK_RATE_MULT_4X; break;
  1132. }
  1133. if (!intel_sdvo_set_clock_rate_mult(intel_sdvo, rate))
  1134. return;
  1135. /* Set the SDVO control regs. */
  1136. if (INTEL_GEN(dev_priv) >= 4) {
  1137. /* The real mode polarity is set by the SDVO commands, using
  1138. * struct intel_sdvo_dtd. */
  1139. sdvox = SDVO_VSYNC_ACTIVE_HIGH | SDVO_HSYNC_ACTIVE_HIGH;
  1140. if (!HAS_PCH_SPLIT(dev_priv) && crtc_state->limited_color_range)
  1141. sdvox |= HDMI_COLOR_RANGE_16_235;
  1142. if (INTEL_GEN(dev_priv) < 5)
  1143. sdvox |= SDVO_BORDER_ENABLE;
  1144. } else {
  1145. sdvox = I915_READ(intel_sdvo->sdvo_reg);
  1146. if (intel_sdvo->port == PORT_B)
  1147. sdvox &= SDVOB_PRESERVE_MASK;
  1148. else
  1149. sdvox &= SDVOC_PRESERVE_MASK;
  1150. sdvox |= (9 << 19) | SDVO_BORDER_ENABLE;
  1151. }
  1152. if (HAS_PCH_CPT(dev_priv))
  1153. sdvox |= SDVO_PIPE_SEL_CPT(crtc->pipe);
  1154. else
  1155. sdvox |= SDVO_PIPE_SEL(crtc->pipe);
  1156. if (crtc_state->has_audio) {
  1157. WARN_ON_ONCE(INTEL_GEN(dev_priv) < 4);
  1158. sdvox |= SDVO_AUDIO_ENABLE;
  1159. }
  1160. if (INTEL_GEN(dev_priv) >= 4) {
  1161. /* done in crtc_mode_set as the dpll_md reg must be written early */
  1162. } else if (IS_I945G(dev_priv) || IS_I945GM(dev_priv) ||
  1163. IS_G33(dev_priv) || IS_PINEVIEW(dev_priv)) {
  1164. /* done in crtc_mode_set as it lives inside the dpll register */
  1165. } else {
  1166. sdvox |= (crtc_state->pixel_multiplier - 1)
  1167. << SDVO_PORT_MULTIPLY_SHIFT;
  1168. }
  1169. if (input_dtd.part2.sdvo_flags & SDVO_NEED_TO_STALL &&
  1170. INTEL_GEN(dev_priv) < 5)
  1171. sdvox |= SDVO_STALL_SELECT;
  1172. intel_sdvo_write_sdvox(intel_sdvo, sdvox);
  1173. }
  1174. static bool intel_sdvo_connector_get_hw_state(struct intel_connector *connector)
  1175. {
  1176. struct intel_sdvo_connector *intel_sdvo_connector =
  1177. to_intel_sdvo_connector(&connector->base);
  1178. struct intel_sdvo *intel_sdvo = intel_attached_sdvo(&connector->base);
  1179. u16 active_outputs = 0;
  1180. intel_sdvo_get_active_outputs(intel_sdvo, &active_outputs);
  1181. if (active_outputs & intel_sdvo_connector->output_flag)
  1182. return true;
  1183. else
  1184. return false;
  1185. }
  1186. static bool intel_sdvo_get_hw_state(struct intel_encoder *encoder,
  1187. enum pipe *pipe)
  1188. {
  1189. struct drm_device *dev = encoder->base.dev;
  1190. struct drm_i915_private *dev_priv = to_i915(dev);
  1191. struct intel_sdvo *intel_sdvo = to_sdvo(encoder);
  1192. u16 active_outputs = 0;
  1193. u32 tmp;
  1194. tmp = I915_READ(intel_sdvo->sdvo_reg);
  1195. intel_sdvo_get_active_outputs(intel_sdvo, &active_outputs);
  1196. if (!(tmp & SDVO_ENABLE) && (active_outputs == 0))
  1197. return false;
  1198. if (HAS_PCH_CPT(dev_priv))
  1199. *pipe = PORT_TO_PIPE_CPT(tmp);
  1200. else
  1201. *pipe = PORT_TO_PIPE(tmp);
  1202. return true;
  1203. }
  1204. static void intel_sdvo_get_config(struct intel_encoder *encoder,
  1205. struct intel_crtc_state *pipe_config)
  1206. {
  1207. struct drm_device *dev = encoder->base.dev;
  1208. struct drm_i915_private *dev_priv = to_i915(dev);
  1209. struct intel_sdvo *intel_sdvo = to_sdvo(encoder);
  1210. struct intel_sdvo_dtd dtd;
  1211. int encoder_pixel_multiplier = 0;
  1212. int dotclock;
  1213. u32 flags = 0, sdvox;
  1214. u8 val;
  1215. bool ret;
  1216. pipe_config->output_types |= BIT(INTEL_OUTPUT_SDVO);
  1217. sdvox = I915_READ(intel_sdvo->sdvo_reg);
  1218. ret = intel_sdvo_get_input_timing(intel_sdvo, &dtd);
  1219. if (!ret) {
  1220. /* Some sdvo encoders are not spec compliant and don't
  1221. * implement the mandatory get_timings function. */
  1222. DRM_DEBUG_DRIVER("failed to retrieve SDVO DTD\n");
  1223. pipe_config->quirks |= PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS;
  1224. } else {
  1225. if (dtd.part2.dtd_flags & DTD_FLAG_HSYNC_POSITIVE)
  1226. flags |= DRM_MODE_FLAG_PHSYNC;
  1227. else
  1228. flags |= DRM_MODE_FLAG_NHSYNC;
  1229. if (dtd.part2.dtd_flags & DTD_FLAG_VSYNC_POSITIVE)
  1230. flags |= DRM_MODE_FLAG_PVSYNC;
  1231. else
  1232. flags |= DRM_MODE_FLAG_NVSYNC;
  1233. }
  1234. pipe_config->base.adjusted_mode.flags |= flags;
  1235. /*
  1236. * pixel multiplier readout is tricky: Only on i915g/gm it is stored in
  1237. * the sdvo port register, on all other platforms it is part of the dpll
  1238. * state. Since the general pipe state readout happens before the
  1239. * encoder->get_config we so already have a valid pixel multplier on all
  1240. * other platfroms.
  1241. */
  1242. if (IS_I915G(dev_priv) || IS_I915GM(dev_priv)) {
  1243. pipe_config->pixel_multiplier =
  1244. ((sdvox & SDVO_PORT_MULTIPLY_MASK)
  1245. >> SDVO_PORT_MULTIPLY_SHIFT) + 1;
  1246. }
  1247. dotclock = pipe_config->port_clock;
  1248. if (pipe_config->pixel_multiplier)
  1249. dotclock /= pipe_config->pixel_multiplier;
  1250. pipe_config->base.adjusted_mode.crtc_clock = dotclock;
  1251. /* Cross check the port pixel multiplier with the sdvo encoder state. */
  1252. if (intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_CLOCK_RATE_MULT,
  1253. &val, 1)) {
  1254. switch (val) {
  1255. case SDVO_CLOCK_RATE_MULT_1X:
  1256. encoder_pixel_multiplier = 1;
  1257. break;
  1258. case SDVO_CLOCK_RATE_MULT_2X:
  1259. encoder_pixel_multiplier = 2;
  1260. break;
  1261. case SDVO_CLOCK_RATE_MULT_4X:
  1262. encoder_pixel_multiplier = 4;
  1263. break;
  1264. }
  1265. }
  1266. if (sdvox & HDMI_COLOR_RANGE_16_235)
  1267. pipe_config->limited_color_range = true;
  1268. if (sdvox & SDVO_AUDIO_ENABLE)
  1269. pipe_config->has_audio = true;
  1270. if (intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_ENCODE,
  1271. &val, 1)) {
  1272. if (val == SDVO_ENCODE_HDMI)
  1273. pipe_config->has_hdmi_sink = true;
  1274. }
  1275. WARN(encoder_pixel_multiplier != pipe_config->pixel_multiplier,
  1276. "SDVO pixel multiplier mismatch, port: %i, encoder: %i\n",
  1277. pipe_config->pixel_multiplier, encoder_pixel_multiplier);
  1278. }
  1279. static void intel_disable_sdvo(struct intel_encoder *encoder,
  1280. const struct intel_crtc_state *old_crtc_state,
  1281. const struct drm_connector_state *conn_state)
  1282. {
  1283. struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
  1284. struct intel_sdvo *intel_sdvo = to_sdvo(encoder);
  1285. struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
  1286. u32 temp;
  1287. intel_sdvo_set_active_outputs(intel_sdvo, 0);
  1288. if (0)
  1289. intel_sdvo_set_encoder_power_state(intel_sdvo,
  1290. DRM_MODE_DPMS_OFF);
  1291. temp = I915_READ(intel_sdvo->sdvo_reg);
  1292. temp &= ~SDVO_ENABLE;
  1293. intel_sdvo_write_sdvox(intel_sdvo, temp);
  1294. /*
  1295. * HW workaround for IBX, we need to move the port
  1296. * to transcoder A after disabling it to allow the
  1297. * matching DP port to be enabled on transcoder A.
  1298. */
  1299. if (HAS_PCH_IBX(dev_priv) && crtc->pipe == PIPE_B) {
  1300. /*
  1301. * We get CPU/PCH FIFO underruns on the other pipe when
  1302. * doing the workaround. Sweep them under the rug.
  1303. */
  1304. intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, false);
  1305. intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, false);
  1306. temp &= ~SDVO_PIPE_B_SELECT;
  1307. temp |= SDVO_ENABLE;
  1308. intel_sdvo_write_sdvox(intel_sdvo, temp);
  1309. temp &= ~SDVO_ENABLE;
  1310. intel_sdvo_write_sdvox(intel_sdvo, temp);
  1311. intel_wait_for_vblank_if_active(dev_priv, PIPE_A);
  1312. intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, true);
  1313. intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, true);
  1314. }
  1315. }
  1316. static void pch_disable_sdvo(struct intel_encoder *encoder,
  1317. const struct intel_crtc_state *old_crtc_state,
  1318. const struct drm_connector_state *old_conn_state)
  1319. {
  1320. }
  1321. static void pch_post_disable_sdvo(struct intel_encoder *encoder,
  1322. const struct intel_crtc_state *old_crtc_state,
  1323. const struct drm_connector_state *old_conn_state)
  1324. {
  1325. intel_disable_sdvo(encoder, old_crtc_state, old_conn_state);
  1326. }
  1327. static void intel_enable_sdvo(struct intel_encoder *encoder,
  1328. const struct intel_crtc_state *pipe_config,
  1329. const struct drm_connector_state *conn_state)
  1330. {
  1331. struct drm_device *dev = encoder->base.dev;
  1332. struct drm_i915_private *dev_priv = to_i915(dev);
  1333. struct intel_sdvo *intel_sdvo = to_sdvo(encoder);
  1334. struct intel_crtc *intel_crtc = to_intel_crtc(pipe_config->base.crtc);
  1335. u32 temp;
  1336. bool input1, input2;
  1337. int i;
  1338. bool success;
  1339. temp = I915_READ(intel_sdvo->sdvo_reg);
  1340. temp |= SDVO_ENABLE;
  1341. intel_sdvo_write_sdvox(intel_sdvo, temp);
  1342. for (i = 0; i < 2; i++)
  1343. intel_wait_for_vblank(dev_priv, intel_crtc->pipe);
  1344. success = intel_sdvo_get_trained_inputs(intel_sdvo, &input1, &input2);
  1345. /* Warn if the device reported failure to sync.
  1346. * A lot of SDVO devices fail to notify of sync, but it's
  1347. * a given it the status is a success, we succeeded.
  1348. */
  1349. if (success && !input1) {
  1350. DRM_DEBUG_KMS("First %s output reported failure to "
  1351. "sync\n", SDVO_NAME(intel_sdvo));
  1352. }
  1353. if (0)
  1354. intel_sdvo_set_encoder_power_state(intel_sdvo,
  1355. DRM_MODE_DPMS_ON);
  1356. intel_sdvo_set_active_outputs(intel_sdvo, intel_sdvo->attached_output);
  1357. }
  1358. static enum drm_mode_status
  1359. intel_sdvo_mode_valid(struct drm_connector *connector,
  1360. struct drm_display_mode *mode)
  1361. {
  1362. struct intel_sdvo *intel_sdvo = intel_attached_sdvo(connector);
  1363. int max_dotclk = to_i915(connector->dev)->max_dotclk_freq;
  1364. if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
  1365. return MODE_NO_DBLESCAN;
  1366. if (intel_sdvo->pixel_clock_min > mode->clock)
  1367. return MODE_CLOCK_LOW;
  1368. if (intel_sdvo->pixel_clock_max < mode->clock)
  1369. return MODE_CLOCK_HIGH;
  1370. if (mode->clock > max_dotclk)
  1371. return MODE_CLOCK_HIGH;
  1372. if (intel_sdvo->is_lvds) {
  1373. if (mode->hdisplay > intel_sdvo->sdvo_lvds_fixed_mode->hdisplay)
  1374. return MODE_PANEL;
  1375. if (mode->vdisplay > intel_sdvo->sdvo_lvds_fixed_mode->vdisplay)
  1376. return MODE_PANEL;
  1377. }
  1378. return MODE_OK;
  1379. }
  1380. static bool intel_sdvo_get_capabilities(struct intel_sdvo *intel_sdvo, struct intel_sdvo_caps *caps)
  1381. {
  1382. BUILD_BUG_ON(sizeof(*caps) != 8);
  1383. if (!intel_sdvo_get_value(intel_sdvo,
  1384. SDVO_CMD_GET_DEVICE_CAPS,
  1385. caps, sizeof(*caps)))
  1386. return false;
  1387. DRM_DEBUG_KMS("SDVO capabilities:\n"
  1388. " vendor_id: %d\n"
  1389. " device_id: %d\n"
  1390. " device_rev_id: %d\n"
  1391. " sdvo_version_major: %d\n"
  1392. " sdvo_version_minor: %d\n"
  1393. " sdvo_inputs_mask: %d\n"
  1394. " smooth_scaling: %d\n"
  1395. " sharp_scaling: %d\n"
  1396. " up_scaling: %d\n"
  1397. " down_scaling: %d\n"
  1398. " stall_support: %d\n"
  1399. " output_flags: %d\n",
  1400. caps->vendor_id,
  1401. caps->device_id,
  1402. caps->device_rev_id,
  1403. caps->sdvo_version_major,
  1404. caps->sdvo_version_minor,
  1405. caps->sdvo_inputs_mask,
  1406. caps->smooth_scaling,
  1407. caps->sharp_scaling,
  1408. caps->up_scaling,
  1409. caps->down_scaling,
  1410. caps->stall_support,
  1411. caps->output_flags);
  1412. return true;
  1413. }
  1414. static uint16_t intel_sdvo_get_hotplug_support(struct intel_sdvo *intel_sdvo)
  1415. {
  1416. struct drm_i915_private *dev_priv = to_i915(intel_sdvo->base.base.dev);
  1417. uint16_t hotplug;
  1418. if (!I915_HAS_HOTPLUG(dev_priv))
  1419. return 0;
  1420. /* HW Erratum: SDVO Hotplug is broken on all i945G chips, there's noise
  1421. * on the line. */
  1422. if (IS_I945G(dev_priv) || IS_I945GM(dev_priv))
  1423. return 0;
  1424. if (!intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_HOT_PLUG_SUPPORT,
  1425. &hotplug, sizeof(hotplug)))
  1426. return 0;
  1427. return hotplug;
  1428. }
  1429. static void intel_sdvo_enable_hotplug(struct intel_encoder *encoder)
  1430. {
  1431. struct intel_sdvo *intel_sdvo = to_sdvo(encoder);
  1432. intel_sdvo_write_cmd(intel_sdvo, SDVO_CMD_SET_ACTIVE_HOT_PLUG,
  1433. &intel_sdvo->hotplug_active, 2);
  1434. }
  1435. static bool
  1436. intel_sdvo_multifunc_encoder(struct intel_sdvo *intel_sdvo)
  1437. {
  1438. /* Is there more than one type of output? */
  1439. return hweight16(intel_sdvo->caps.output_flags) > 1;
  1440. }
  1441. static struct edid *
  1442. intel_sdvo_get_edid(struct drm_connector *connector)
  1443. {
  1444. struct intel_sdvo *sdvo = intel_attached_sdvo(connector);
  1445. return drm_get_edid(connector, &sdvo->ddc);
  1446. }
  1447. /* Mac mini hack -- use the same DDC as the analog connector */
  1448. static struct edid *
  1449. intel_sdvo_get_analog_edid(struct drm_connector *connector)
  1450. {
  1451. struct drm_i915_private *dev_priv = to_i915(connector->dev);
  1452. return drm_get_edid(connector,
  1453. intel_gmbus_get_adapter(dev_priv,
  1454. dev_priv->vbt.crt_ddc_pin));
  1455. }
  1456. static enum drm_connector_status
  1457. intel_sdvo_tmds_sink_detect(struct drm_connector *connector)
  1458. {
  1459. struct intel_sdvo *intel_sdvo = intel_attached_sdvo(connector);
  1460. enum drm_connector_status status;
  1461. struct edid *edid;
  1462. edid = intel_sdvo_get_edid(connector);
  1463. if (edid == NULL && intel_sdvo_multifunc_encoder(intel_sdvo)) {
  1464. u8 ddc, saved_ddc = intel_sdvo->ddc_bus;
  1465. /*
  1466. * Don't use the 1 as the argument of DDC bus switch to get
  1467. * the EDID. It is used for SDVO SPD ROM.
  1468. */
  1469. for (ddc = intel_sdvo->ddc_bus >> 1; ddc > 1; ddc >>= 1) {
  1470. intel_sdvo->ddc_bus = ddc;
  1471. edid = intel_sdvo_get_edid(connector);
  1472. if (edid)
  1473. break;
  1474. }
  1475. /*
  1476. * If we found the EDID on the other bus,
  1477. * assume that is the correct DDC bus.
  1478. */
  1479. if (edid == NULL)
  1480. intel_sdvo->ddc_bus = saved_ddc;
  1481. }
  1482. /*
  1483. * When there is no edid and no monitor is connected with VGA
  1484. * port, try to use the CRT ddc to read the EDID for DVI-connector.
  1485. */
  1486. if (edid == NULL)
  1487. edid = intel_sdvo_get_analog_edid(connector);
  1488. status = connector_status_unknown;
  1489. if (edid != NULL) {
  1490. /* DDC bus is shared, match EDID to connector type */
  1491. if (edid->input & DRM_EDID_INPUT_DIGITAL) {
  1492. status = connector_status_connected;
  1493. if (intel_sdvo->is_hdmi) {
  1494. intel_sdvo->has_hdmi_monitor = drm_detect_hdmi_monitor(edid);
  1495. intel_sdvo->has_hdmi_audio = drm_detect_monitor_audio(edid);
  1496. intel_sdvo->rgb_quant_range_selectable =
  1497. drm_rgb_quant_range_selectable(edid);
  1498. }
  1499. } else
  1500. status = connector_status_disconnected;
  1501. kfree(edid);
  1502. }
  1503. return status;
  1504. }
  1505. static bool
  1506. intel_sdvo_connector_matches_edid(struct intel_sdvo_connector *sdvo,
  1507. struct edid *edid)
  1508. {
  1509. bool monitor_is_digital = !!(edid->input & DRM_EDID_INPUT_DIGITAL);
  1510. bool connector_is_digital = !!IS_DIGITAL(sdvo);
  1511. DRM_DEBUG_KMS("connector_is_digital? %d, monitor_is_digital? %d\n",
  1512. connector_is_digital, monitor_is_digital);
  1513. return connector_is_digital == monitor_is_digital;
  1514. }
  1515. static enum drm_connector_status
  1516. intel_sdvo_detect(struct drm_connector *connector, bool force)
  1517. {
  1518. uint16_t response;
  1519. struct intel_sdvo *intel_sdvo = intel_attached_sdvo(connector);
  1520. struct intel_sdvo_connector *intel_sdvo_connector = to_intel_sdvo_connector(connector);
  1521. enum drm_connector_status ret;
  1522. DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
  1523. connector->base.id, connector->name);
  1524. if (!intel_sdvo_get_value(intel_sdvo,
  1525. SDVO_CMD_GET_ATTACHED_DISPLAYS,
  1526. &response, 2))
  1527. return connector_status_unknown;
  1528. DRM_DEBUG_KMS("SDVO response %d %d [%x]\n",
  1529. response & 0xff, response >> 8,
  1530. intel_sdvo_connector->output_flag);
  1531. if (response == 0)
  1532. return connector_status_disconnected;
  1533. intel_sdvo->attached_output = response;
  1534. intel_sdvo->has_hdmi_monitor = false;
  1535. intel_sdvo->has_hdmi_audio = false;
  1536. intel_sdvo->rgb_quant_range_selectable = false;
  1537. if ((intel_sdvo_connector->output_flag & response) == 0)
  1538. ret = connector_status_disconnected;
  1539. else if (IS_TMDS(intel_sdvo_connector))
  1540. ret = intel_sdvo_tmds_sink_detect(connector);
  1541. else {
  1542. struct edid *edid;
  1543. /* if we have an edid check it matches the connection */
  1544. edid = intel_sdvo_get_edid(connector);
  1545. if (edid == NULL)
  1546. edid = intel_sdvo_get_analog_edid(connector);
  1547. if (edid != NULL) {
  1548. if (intel_sdvo_connector_matches_edid(intel_sdvo_connector,
  1549. edid))
  1550. ret = connector_status_connected;
  1551. else
  1552. ret = connector_status_disconnected;
  1553. kfree(edid);
  1554. } else
  1555. ret = connector_status_connected;
  1556. }
  1557. /* May update encoder flag for like clock for SDVO TV, etc.*/
  1558. if (ret == connector_status_connected) {
  1559. intel_sdvo->is_tv = false;
  1560. intel_sdvo->is_lvds = false;
  1561. if (response & SDVO_TV_MASK)
  1562. intel_sdvo->is_tv = true;
  1563. if (response & SDVO_LVDS_MASK)
  1564. intel_sdvo->is_lvds = intel_sdvo->sdvo_lvds_fixed_mode != NULL;
  1565. }
  1566. return ret;
  1567. }
  1568. static void intel_sdvo_get_ddc_modes(struct drm_connector *connector)
  1569. {
  1570. struct edid *edid;
  1571. DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
  1572. connector->base.id, connector->name);
  1573. /* set the bus switch and get the modes */
  1574. edid = intel_sdvo_get_edid(connector);
  1575. /*
  1576. * Mac mini hack. On this device, the DVI-I connector shares one DDC
  1577. * link between analog and digital outputs. So, if the regular SDVO
  1578. * DDC fails, check to see if the analog output is disconnected, in
  1579. * which case we'll look there for the digital DDC data.
  1580. */
  1581. if (edid == NULL)
  1582. edid = intel_sdvo_get_analog_edid(connector);
  1583. if (edid != NULL) {
  1584. if (intel_sdvo_connector_matches_edid(to_intel_sdvo_connector(connector),
  1585. edid)) {
  1586. drm_mode_connector_update_edid_property(connector, edid);
  1587. drm_add_edid_modes(connector, edid);
  1588. }
  1589. kfree(edid);
  1590. }
  1591. }
  1592. /*
  1593. * Set of SDVO TV modes.
  1594. * Note! This is in reply order (see loop in get_tv_modes).
  1595. * XXX: all 60Hz refresh?
  1596. */
  1597. static const struct drm_display_mode sdvo_tv_modes[] = {
  1598. { DRM_MODE("320x200", DRM_MODE_TYPE_DRIVER, 5815, 320, 321, 384,
  1599. 416, 0, 200, 201, 232, 233, 0,
  1600. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  1601. { DRM_MODE("320x240", DRM_MODE_TYPE_DRIVER, 6814, 320, 321, 384,
  1602. 416, 0, 240, 241, 272, 273, 0,
  1603. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  1604. { DRM_MODE("400x300", DRM_MODE_TYPE_DRIVER, 9910, 400, 401, 464,
  1605. 496, 0, 300, 301, 332, 333, 0,
  1606. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  1607. { DRM_MODE("640x350", DRM_MODE_TYPE_DRIVER, 16913, 640, 641, 704,
  1608. 736, 0, 350, 351, 382, 383, 0,
  1609. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  1610. { DRM_MODE("640x400", DRM_MODE_TYPE_DRIVER, 19121, 640, 641, 704,
  1611. 736, 0, 400, 401, 432, 433, 0,
  1612. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  1613. { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 22654, 640, 641, 704,
  1614. 736, 0, 480, 481, 512, 513, 0,
  1615. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  1616. { DRM_MODE("704x480", DRM_MODE_TYPE_DRIVER, 24624, 704, 705, 768,
  1617. 800, 0, 480, 481, 512, 513, 0,
  1618. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  1619. { DRM_MODE("704x576", DRM_MODE_TYPE_DRIVER, 29232, 704, 705, 768,
  1620. 800, 0, 576, 577, 608, 609, 0,
  1621. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  1622. { DRM_MODE("720x350", DRM_MODE_TYPE_DRIVER, 18751, 720, 721, 784,
  1623. 816, 0, 350, 351, 382, 383, 0,
  1624. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  1625. { DRM_MODE("720x400", DRM_MODE_TYPE_DRIVER, 21199, 720, 721, 784,
  1626. 816, 0, 400, 401, 432, 433, 0,
  1627. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  1628. { DRM_MODE("720x480", DRM_MODE_TYPE_DRIVER, 25116, 720, 721, 784,
  1629. 816, 0, 480, 481, 512, 513, 0,
  1630. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  1631. { DRM_MODE("720x540", DRM_MODE_TYPE_DRIVER, 28054, 720, 721, 784,
  1632. 816, 0, 540, 541, 572, 573, 0,
  1633. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  1634. { DRM_MODE("720x576", DRM_MODE_TYPE_DRIVER, 29816, 720, 721, 784,
  1635. 816, 0, 576, 577, 608, 609, 0,
  1636. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  1637. { DRM_MODE("768x576", DRM_MODE_TYPE_DRIVER, 31570, 768, 769, 832,
  1638. 864, 0, 576, 577, 608, 609, 0,
  1639. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  1640. { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 34030, 800, 801, 864,
  1641. 896, 0, 600, 601, 632, 633, 0,
  1642. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  1643. { DRM_MODE("832x624", DRM_MODE_TYPE_DRIVER, 36581, 832, 833, 896,
  1644. 928, 0, 624, 625, 656, 657, 0,
  1645. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  1646. { DRM_MODE("920x766", DRM_MODE_TYPE_DRIVER, 48707, 920, 921, 984,
  1647. 1016, 0, 766, 767, 798, 799, 0,
  1648. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  1649. { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 53827, 1024, 1025, 1088,
  1650. 1120, 0, 768, 769, 800, 801, 0,
  1651. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  1652. { DRM_MODE("1280x1024", DRM_MODE_TYPE_DRIVER, 87265, 1280, 1281, 1344,
  1653. 1376, 0, 1024, 1025, 1056, 1057, 0,
  1654. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  1655. };
  1656. static void intel_sdvo_get_tv_modes(struct drm_connector *connector)
  1657. {
  1658. struct intel_sdvo *intel_sdvo = intel_attached_sdvo(connector);
  1659. const struct drm_connector_state *conn_state = connector->state;
  1660. struct intel_sdvo_sdtv_resolution_request tv_res;
  1661. uint32_t reply = 0, format_map = 0;
  1662. int i;
  1663. DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
  1664. connector->base.id, connector->name);
  1665. /* Read the list of supported input resolutions for the selected TV
  1666. * format.
  1667. */
  1668. format_map = 1 << conn_state->tv.mode;
  1669. memcpy(&tv_res, &format_map,
  1670. min(sizeof(format_map), sizeof(struct intel_sdvo_sdtv_resolution_request)));
  1671. if (!intel_sdvo_set_target_output(intel_sdvo, intel_sdvo->attached_output))
  1672. return;
  1673. BUILD_BUG_ON(sizeof(tv_res) != 3);
  1674. if (!intel_sdvo_write_cmd(intel_sdvo,
  1675. SDVO_CMD_GET_SDTV_RESOLUTION_SUPPORT,
  1676. &tv_res, sizeof(tv_res)))
  1677. return;
  1678. if (!intel_sdvo_read_response(intel_sdvo, &reply, 3))
  1679. return;
  1680. for (i = 0; i < ARRAY_SIZE(sdvo_tv_modes); i++)
  1681. if (reply & (1 << i)) {
  1682. struct drm_display_mode *nmode;
  1683. nmode = drm_mode_duplicate(connector->dev,
  1684. &sdvo_tv_modes[i]);
  1685. if (nmode)
  1686. drm_mode_probed_add(connector, nmode);
  1687. }
  1688. }
  1689. static void intel_sdvo_get_lvds_modes(struct drm_connector *connector)
  1690. {
  1691. struct intel_sdvo *intel_sdvo = intel_attached_sdvo(connector);
  1692. struct drm_i915_private *dev_priv = to_i915(connector->dev);
  1693. struct drm_display_mode *newmode;
  1694. DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
  1695. connector->base.id, connector->name);
  1696. /*
  1697. * Fetch modes from VBT. For SDVO prefer the VBT mode since some
  1698. * SDVO->LVDS transcoders can't cope with the EDID mode.
  1699. */
  1700. if (dev_priv->vbt.sdvo_lvds_vbt_mode != NULL) {
  1701. newmode = drm_mode_duplicate(connector->dev,
  1702. dev_priv->vbt.sdvo_lvds_vbt_mode);
  1703. if (newmode != NULL) {
  1704. /* Guarantee the mode is preferred */
  1705. newmode->type = (DRM_MODE_TYPE_PREFERRED |
  1706. DRM_MODE_TYPE_DRIVER);
  1707. drm_mode_probed_add(connector, newmode);
  1708. }
  1709. }
  1710. /*
  1711. * Attempt to get the mode list from DDC.
  1712. * Assume that the preferred modes are
  1713. * arranged in priority order.
  1714. */
  1715. intel_ddc_get_modes(connector, &intel_sdvo->ddc);
  1716. list_for_each_entry(newmode, &connector->probed_modes, head) {
  1717. if (newmode->type & DRM_MODE_TYPE_PREFERRED) {
  1718. intel_sdvo->sdvo_lvds_fixed_mode =
  1719. drm_mode_duplicate(connector->dev, newmode);
  1720. intel_sdvo->is_lvds = true;
  1721. break;
  1722. }
  1723. }
  1724. }
  1725. static int intel_sdvo_get_modes(struct drm_connector *connector)
  1726. {
  1727. struct intel_sdvo_connector *intel_sdvo_connector = to_intel_sdvo_connector(connector);
  1728. if (IS_TV(intel_sdvo_connector))
  1729. intel_sdvo_get_tv_modes(connector);
  1730. else if (IS_LVDS(intel_sdvo_connector))
  1731. intel_sdvo_get_lvds_modes(connector);
  1732. else
  1733. intel_sdvo_get_ddc_modes(connector);
  1734. return !list_empty(&connector->probed_modes);
  1735. }
  1736. static void intel_sdvo_destroy(struct drm_connector *connector)
  1737. {
  1738. struct intel_sdvo_connector *intel_sdvo_connector = to_intel_sdvo_connector(connector);
  1739. drm_connector_cleanup(connector);
  1740. kfree(intel_sdvo_connector);
  1741. }
  1742. static int
  1743. intel_sdvo_connector_atomic_get_property(struct drm_connector *connector,
  1744. const struct drm_connector_state *state,
  1745. struct drm_property *property,
  1746. uint64_t *val)
  1747. {
  1748. struct intel_sdvo_connector *intel_sdvo_connector = to_intel_sdvo_connector(connector);
  1749. const struct intel_sdvo_connector_state *sdvo_state = to_intel_sdvo_connector_state((void *)state);
  1750. if (property == intel_sdvo_connector->tv_format) {
  1751. int i;
  1752. for (i = 0; i < intel_sdvo_connector->format_supported_num; i++)
  1753. if (state->tv.mode == intel_sdvo_connector->tv_format_supported[i]) {
  1754. *val = i;
  1755. return 0;
  1756. }
  1757. WARN_ON(1);
  1758. *val = 0;
  1759. } else if (property == intel_sdvo_connector->top ||
  1760. property == intel_sdvo_connector->bottom)
  1761. *val = intel_sdvo_connector->max_vscan - sdvo_state->tv.overscan_v;
  1762. else if (property == intel_sdvo_connector->left ||
  1763. property == intel_sdvo_connector->right)
  1764. *val = intel_sdvo_connector->max_hscan - sdvo_state->tv.overscan_h;
  1765. else if (property == intel_sdvo_connector->hpos)
  1766. *val = sdvo_state->tv.hpos;
  1767. else if (property == intel_sdvo_connector->vpos)
  1768. *val = sdvo_state->tv.vpos;
  1769. else if (property == intel_sdvo_connector->saturation)
  1770. *val = state->tv.saturation;
  1771. else if (property == intel_sdvo_connector->contrast)
  1772. *val = state->tv.contrast;
  1773. else if (property == intel_sdvo_connector->hue)
  1774. *val = state->tv.hue;
  1775. else if (property == intel_sdvo_connector->brightness)
  1776. *val = state->tv.brightness;
  1777. else if (property == intel_sdvo_connector->sharpness)
  1778. *val = sdvo_state->tv.sharpness;
  1779. else if (property == intel_sdvo_connector->flicker_filter)
  1780. *val = sdvo_state->tv.flicker_filter;
  1781. else if (property == intel_sdvo_connector->flicker_filter_2d)
  1782. *val = sdvo_state->tv.flicker_filter_2d;
  1783. else if (property == intel_sdvo_connector->flicker_filter_adaptive)
  1784. *val = sdvo_state->tv.flicker_filter_adaptive;
  1785. else if (property == intel_sdvo_connector->tv_chroma_filter)
  1786. *val = sdvo_state->tv.chroma_filter;
  1787. else if (property == intel_sdvo_connector->tv_luma_filter)
  1788. *val = sdvo_state->tv.luma_filter;
  1789. else if (property == intel_sdvo_connector->dot_crawl)
  1790. *val = sdvo_state->tv.dot_crawl;
  1791. else
  1792. return intel_digital_connector_atomic_get_property(connector, state, property, val);
  1793. return 0;
  1794. }
  1795. static int
  1796. intel_sdvo_connector_atomic_set_property(struct drm_connector *connector,
  1797. struct drm_connector_state *state,
  1798. struct drm_property *property,
  1799. uint64_t val)
  1800. {
  1801. struct intel_sdvo_connector *intel_sdvo_connector = to_intel_sdvo_connector(connector);
  1802. struct intel_sdvo_connector_state *sdvo_state = to_intel_sdvo_connector_state(state);
  1803. if (property == intel_sdvo_connector->tv_format) {
  1804. state->tv.mode = intel_sdvo_connector->tv_format_supported[val];
  1805. if (state->crtc) {
  1806. struct drm_crtc_state *crtc_state =
  1807. drm_atomic_get_new_crtc_state(state->state, state->crtc);
  1808. crtc_state->connectors_changed = true;
  1809. }
  1810. } else if (property == intel_sdvo_connector->top ||
  1811. property == intel_sdvo_connector->bottom)
  1812. /* Cannot set these independent from each other */
  1813. sdvo_state->tv.overscan_v = intel_sdvo_connector->max_vscan - val;
  1814. else if (property == intel_sdvo_connector->left ||
  1815. property == intel_sdvo_connector->right)
  1816. /* Cannot set these independent from each other */
  1817. sdvo_state->tv.overscan_h = intel_sdvo_connector->max_hscan - val;
  1818. else if (property == intel_sdvo_connector->hpos)
  1819. sdvo_state->tv.hpos = val;
  1820. else if (property == intel_sdvo_connector->vpos)
  1821. sdvo_state->tv.vpos = val;
  1822. else if (property == intel_sdvo_connector->saturation)
  1823. state->tv.saturation = val;
  1824. else if (property == intel_sdvo_connector->contrast)
  1825. state->tv.contrast = val;
  1826. else if (property == intel_sdvo_connector->hue)
  1827. state->tv.hue = val;
  1828. else if (property == intel_sdvo_connector->brightness)
  1829. state->tv.brightness = val;
  1830. else if (property == intel_sdvo_connector->sharpness)
  1831. sdvo_state->tv.sharpness = val;
  1832. else if (property == intel_sdvo_connector->flicker_filter)
  1833. sdvo_state->tv.flicker_filter = val;
  1834. else if (property == intel_sdvo_connector->flicker_filter_2d)
  1835. sdvo_state->tv.flicker_filter_2d = val;
  1836. else if (property == intel_sdvo_connector->flicker_filter_adaptive)
  1837. sdvo_state->tv.flicker_filter_adaptive = val;
  1838. else if (property == intel_sdvo_connector->tv_chroma_filter)
  1839. sdvo_state->tv.chroma_filter = val;
  1840. else if (property == intel_sdvo_connector->tv_luma_filter)
  1841. sdvo_state->tv.luma_filter = val;
  1842. else if (property == intel_sdvo_connector->dot_crawl)
  1843. sdvo_state->tv.dot_crawl = val;
  1844. else
  1845. return intel_digital_connector_atomic_set_property(connector, state, property, val);
  1846. return 0;
  1847. }
  1848. static int
  1849. intel_sdvo_connector_register(struct drm_connector *connector)
  1850. {
  1851. struct intel_sdvo *sdvo = intel_attached_sdvo(connector);
  1852. int ret;
  1853. ret = intel_connector_register(connector);
  1854. if (ret)
  1855. return ret;
  1856. return sysfs_create_link(&connector->kdev->kobj,
  1857. &sdvo->ddc.dev.kobj,
  1858. sdvo->ddc.dev.kobj.name);
  1859. }
  1860. static void
  1861. intel_sdvo_connector_unregister(struct drm_connector *connector)
  1862. {
  1863. struct intel_sdvo *sdvo = intel_attached_sdvo(connector);
  1864. sysfs_remove_link(&connector->kdev->kobj,
  1865. sdvo->ddc.dev.kobj.name);
  1866. intel_connector_unregister(connector);
  1867. }
  1868. static struct drm_connector_state *
  1869. intel_sdvo_connector_duplicate_state(struct drm_connector *connector)
  1870. {
  1871. struct intel_sdvo_connector_state *state;
  1872. state = kmemdup(connector->state, sizeof(*state), GFP_KERNEL);
  1873. if (!state)
  1874. return NULL;
  1875. __drm_atomic_helper_connector_duplicate_state(connector, &state->base.base);
  1876. return &state->base.base;
  1877. }
  1878. static const struct drm_connector_funcs intel_sdvo_connector_funcs = {
  1879. .detect = intel_sdvo_detect,
  1880. .fill_modes = drm_helper_probe_single_connector_modes,
  1881. .atomic_get_property = intel_sdvo_connector_atomic_get_property,
  1882. .atomic_set_property = intel_sdvo_connector_atomic_set_property,
  1883. .late_register = intel_sdvo_connector_register,
  1884. .early_unregister = intel_sdvo_connector_unregister,
  1885. .destroy = intel_sdvo_destroy,
  1886. .atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
  1887. .atomic_duplicate_state = intel_sdvo_connector_duplicate_state,
  1888. };
  1889. static int intel_sdvo_atomic_check(struct drm_connector *conn,
  1890. struct drm_connector_state *new_conn_state)
  1891. {
  1892. struct drm_atomic_state *state = new_conn_state->state;
  1893. struct drm_connector_state *old_conn_state =
  1894. drm_atomic_get_old_connector_state(state, conn);
  1895. struct intel_sdvo_connector_state *old_state =
  1896. to_intel_sdvo_connector_state(old_conn_state);
  1897. struct intel_sdvo_connector_state *new_state =
  1898. to_intel_sdvo_connector_state(new_conn_state);
  1899. if (new_conn_state->crtc &&
  1900. (memcmp(&old_state->tv, &new_state->tv, sizeof(old_state->tv)) ||
  1901. memcmp(&old_conn_state->tv, &new_conn_state->tv, sizeof(old_conn_state->tv)))) {
  1902. struct drm_crtc_state *crtc_state =
  1903. drm_atomic_get_new_crtc_state(new_conn_state->state,
  1904. new_conn_state->crtc);
  1905. crtc_state->connectors_changed = true;
  1906. }
  1907. return intel_digital_connector_atomic_check(conn, new_conn_state);
  1908. }
  1909. static const struct drm_connector_helper_funcs intel_sdvo_connector_helper_funcs = {
  1910. .get_modes = intel_sdvo_get_modes,
  1911. .mode_valid = intel_sdvo_mode_valid,
  1912. .atomic_check = intel_sdvo_atomic_check,
  1913. };
  1914. static void intel_sdvo_enc_destroy(struct drm_encoder *encoder)
  1915. {
  1916. struct intel_sdvo *intel_sdvo = to_sdvo(to_intel_encoder(encoder));
  1917. if (intel_sdvo->sdvo_lvds_fixed_mode != NULL)
  1918. drm_mode_destroy(encoder->dev,
  1919. intel_sdvo->sdvo_lvds_fixed_mode);
  1920. i2c_del_adapter(&intel_sdvo->ddc);
  1921. intel_encoder_destroy(encoder);
  1922. }
  1923. static const struct drm_encoder_funcs intel_sdvo_enc_funcs = {
  1924. .destroy = intel_sdvo_enc_destroy,
  1925. };
  1926. static void
  1927. intel_sdvo_guess_ddc_bus(struct intel_sdvo *sdvo)
  1928. {
  1929. uint16_t mask = 0;
  1930. unsigned int num_bits;
  1931. /* Make a mask of outputs less than or equal to our own priority in the
  1932. * list.
  1933. */
  1934. switch (sdvo->controlled_output) {
  1935. case SDVO_OUTPUT_LVDS1:
  1936. mask |= SDVO_OUTPUT_LVDS1;
  1937. case SDVO_OUTPUT_LVDS0:
  1938. mask |= SDVO_OUTPUT_LVDS0;
  1939. case SDVO_OUTPUT_TMDS1:
  1940. mask |= SDVO_OUTPUT_TMDS1;
  1941. case SDVO_OUTPUT_TMDS0:
  1942. mask |= SDVO_OUTPUT_TMDS0;
  1943. case SDVO_OUTPUT_RGB1:
  1944. mask |= SDVO_OUTPUT_RGB1;
  1945. case SDVO_OUTPUT_RGB0:
  1946. mask |= SDVO_OUTPUT_RGB0;
  1947. break;
  1948. }
  1949. /* Count bits to find what number we are in the priority list. */
  1950. mask &= sdvo->caps.output_flags;
  1951. num_bits = hweight16(mask);
  1952. /* If more than 3 outputs, default to DDC bus 3 for now. */
  1953. if (num_bits > 3)
  1954. num_bits = 3;
  1955. /* Corresponds to SDVO_CONTROL_BUS_DDCx */
  1956. sdvo->ddc_bus = 1 << num_bits;
  1957. }
  1958. /**
  1959. * Choose the appropriate DDC bus for control bus switch command for this
  1960. * SDVO output based on the controlled output.
  1961. *
  1962. * DDC bus number assignment is in a priority order of RGB outputs, then TMDS
  1963. * outputs, then LVDS outputs.
  1964. */
  1965. static void
  1966. intel_sdvo_select_ddc_bus(struct drm_i915_private *dev_priv,
  1967. struct intel_sdvo *sdvo)
  1968. {
  1969. struct sdvo_device_mapping *mapping;
  1970. if (sdvo->port == PORT_B)
  1971. mapping = &dev_priv->vbt.sdvo_mappings[0];
  1972. else
  1973. mapping = &dev_priv->vbt.sdvo_mappings[1];
  1974. if (mapping->initialized)
  1975. sdvo->ddc_bus = 1 << ((mapping->ddc_pin & 0xf0) >> 4);
  1976. else
  1977. intel_sdvo_guess_ddc_bus(sdvo);
  1978. }
  1979. static void
  1980. intel_sdvo_select_i2c_bus(struct drm_i915_private *dev_priv,
  1981. struct intel_sdvo *sdvo)
  1982. {
  1983. struct sdvo_device_mapping *mapping;
  1984. u8 pin;
  1985. if (sdvo->port == PORT_B)
  1986. mapping = &dev_priv->vbt.sdvo_mappings[0];
  1987. else
  1988. mapping = &dev_priv->vbt.sdvo_mappings[1];
  1989. if (mapping->initialized &&
  1990. intel_gmbus_is_valid_pin(dev_priv, mapping->i2c_pin))
  1991. pin = mapping->i2c_pin;
  1992. else
  1993. pin = GMBUS_PIN_DPB;
  1994. sdvo->i2c = intel_gmbus_get_adapter(dev_priv, pin);
  1995. /* With gmbus we should be able to drive sdvo i2c at 2MHz, but somehow
  1996. * our code totally fails once we start using gmbus. Hence fall back to
  1997. * bit banging for now. */
  1998. intel_gmbus_force_bit(sdvo->i2c, true);
  1999. }
  2000. /* undo any changes intel_sdvo_select_i2c_bus() did to sdvo->i2c */
  2001. static void
  2002. intel_sdvo_unselect_i2c_bus(struct intel_sdvo *sdvo)
  2003. {
  2004. intel_gmbus_force_bit(sdvo->i2c, false);
  2005. }
  2006. static bool
  2007. intel_sdvo_is_hdmi_connector(struct intel_sdvo *intel_sdvo, int device)
  2008. {
  2009. return intel_sdvo_check_supp_encode(intel_sdvo);
  2010. }
  2011. static u8
  2012. intel_sdvo_get_slave_addr(struct drm_i915_private *dev_priv,
  2013. struct intel_sdvo *sdvo)
  2014. {
  2015. struct sdvo_device_mapping *my_mapping, *other_mapping;
  2016. if (sdvo->port == PORT_B) {
  2017. my_mapping = &dev_priv->vbt.sdvo_mappings[0];
  2018. other_mapping = &dev_priv->vbt.sdvo_mappings[1];
  2019. } else {
  2020. my_mapping = &dev_priv->vbt.sdvo_mappings[1];
  2021. other_mapping = &dev_priv->vbt.sdvo_mappings[0];
  2022. }
  2023. /* If the BIOS described our SDVO device, take advantage of it. */
  2024. if (my_mapping->slave_addr)
  2025. return my_mapping->slave_addr;
  2026. /* If the BIOS only described a different SDVO device, use the
  2027. * address that it isn't using.
  2028. */
  2029. if (other_mapping->slave_addr) {
  2030. if (other_mapping->slave_addr == 0x70)
  2031. return 0x72;
  2032. else
  2033. return 0x70;
  2034. }
  2035. /* No SDVO device info is found for another DVO port,
  2036. * so use mapping assumption we had before BIOS parsing.
  2037. */
  2038. if (sdvo->port == PORT_B)
  2039. return 0x70;
  2040. else
  2041. return 0x72;
  2042. }
  2043. static int
  2044. intel_sdvo_connector_init(struct intel_sdvo_connector *connector,
  2045. struct intel_sdvo *encoder)
  2046. {
  2047. struct drm_connector *drm_connector;
  2048. int ret;
  2049. drm_connector = &connector->base.base;
  2050. ret = drm_connector_init(encoder->base.base.dev,
  2051. drm_connector,
  2052. &intel_sdvo_connector_funcs,
  2053. connector->base.base.connector_type);
  2054. if (ret < 0)
  2055. return ret;
  2056. drm_connector_helper_add(drm_connector,
  2057. &intel_sdvo_connector_helper_funcs);
  2058. connector->base.base.interlace_allowed = 1;
  2059. connector->base.base.doublescan_allowed = 0;
  2060. connector->base.base.display_info.subpixel_order = SubPixelHorizontalRGB;
  2061. connector->base.get_hw_state = intel_sdvo_connector_get_hw_state;
  2062. intel_connector_attach_encoder(&connector->base, &encoder->base);
  2063. return 0;
  2064. }
  2065. static void
  2066. intel_sdvo_add_hdmi_properties(struct intel_sdvo *intel_sdvo,
  2067. struct intel_sdvo_connector *connector)
  2068. {
  2069. struct drm_i915_private *dev_priv = to_i915(connector->base.base.dev);
  2070. intel_attach_force_audio_property(&connector->base.base);
  2071. if (INTEL_GEN(dev_priv) >= 4 && IS_MOBILE(dev_priv)) {
  2072. intel_attach_broadcast_rgb_property(&connector->base.base);
  2073. }
  2074. intel_attach_aspect_ratio_property(&connector->base.base);
  2075. connector->base.base.state->picture_aspect_ratio = HDMI_PICTURE_ASPECT_NONE;
  2076. }
  2077. static struct intel_sdvo_connector *intel_sdvo_connector_alloc(void)
  2078. {
  2079. struct intel_sdvo_connector *sdvo_connector;
  2080. struct intel_sdvo_connector_state *conn_state;
  2081. sdvo_connector = kzalloc(sizeof(*sdvo_connector), GFP_KERNEL);
  2082. if (!sdvo_connector)
  2083. return NULL;
  2084. conn_state = kzalloc(sizeof(*conn_state), GFP_KERNEL);
  2085. if (!conn_state) {
  2086. kfree(sdvo_connector);
  2087. return NULL;
  2088. }
  2089. __drm_atomic_helper_connector_reset(&sdvo_connector->base.base,
  2090. &conn_state->base.base);
  2091. return sdvo_connector;
  2092. }
  2093. static bool
  2094. intel_sdvo_dvi_init(struct intel_sdvo *intel_sdvo, int device)
  2095. {
  2096. struct drm_encoder *encoder = &intel_sdvo->base.base;
  2097. struct drm_i915_private *dev_priv = to_i915(encoder->dev);
  2098. struct drm_connector *connector;
  2099. struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
  2100. struct intel_connector *intel_connector;
  2101. struct intel_sdvo_connector *intel_sdvo_connector;
  2102. DRM_DEBUG_KMS("initialising DVI device %d\n", device);
  2103. intel_sdvo_connector = intel_sdvo_connector_alloc();
  2104. if (!intel_sdvo_connector)
  2105. return false;
  2106. if (device == 0) {
  2107. intel_sdvo->controlled_output |= SDVO_OUTPUT_TMDS0;
  2108. intel_sdvo_connector->output_flag = SDVO_OUTPUT_TMDS0;
  2109. } else if (device == 1) {
  2110. intel_sdvo->controlled_output |= SDVO_OUTPUT_TMDS1;
  2111. intel_sdvo_connector->output_flag = SDVO_OUTPUT_TMDS1;
  2112. }
  2113. intel_connector = &intel_sdvo_connector->base;
  2114. connector = &intel_connector->base;
  2115. if (intel_sdvo_get_hotplug_support(intel_sdvo) &
  2116. intel_sdvo_connector->output_flag) {
  2117. intel_sdvo->hotplug_active |= intel_sdvo_connector->output_flag;
  2118. /* Some SDVO devices have one-shot hotplug interrupts.
  2119. * Ensure that they get re-enabled when an interrupt happens.
  2120. */
  2121. intel_encoder->hot_plug = intel_sdvo_enable_hotplug;
  2122. intel_sdvo_enable_hotplug(intel_encoder);
  2123. } else {
  2124. intel_connector->polled = DRM_CONNECTOR_POLL_CONNECT | DRM_CONNECTOR_POLL_DISCONNECT;
  2125. }
  2126. encoder->encoder_type = DRM_MODE_ENCODER_TMDS;
  2127. connector->connector_type = DRM_MODE_CONNECTOR_DVID;
  2128. /* gen3 doesn't do the hdmi bits in the SDVO register */
  2129. if (INTEL_GEN(dev_priv) >= 4 &&
  2130. intel_sdvo_is_hdmi_connector(intel_sdvo, device)) {
  2131. connector->connector_type = DRM_MODE_CONNECTOR_HDMIA;
  2132. intel_sdvo->is_hdmi = true;
  2133. }
  2134. if (intel_sdvo_connector_init(intel_sdvo_connector, intel_sdvo) < 0) {
  2135. kfree(intel_sdvo_connector);
  2136. return false;
  2137. }
  2138. if (intel_sdvo->is_hdmi)
  2139. intel_sdvo_add_hdmi_properties(intel_sdvo, intel_sdvo_connector);
  2140. return true;
  2141. }
  2142. static bool
  2143. intel_sdvo_tv_init(struct intel_sdvo *intel_sdvo, int type)
  2144. {
  2145. struct drm_encoder *encoder = &intel_sdvo->base.base;
  2146. struct drm_connector *connector;
  2147. struct intel_connector *intel_connector;
  2148. struct intel_sdvo_connector *intel_sdvo_connector;
  2149. DRM_DEBUG_KMS("initialising TV type %d\n", type);
  2150. intel_sdvo_connector = intel_sdvo_connector_alloc();
  2151. if (!intel_sdvo_connector)
  2152. return false;
  2153. intel_connector = &intel_sdvo_connector->base;
  2154. connector = &intel_connector->base;
  2155. encoder->encoder_type = DRM_MODE_ENCODER_TVDAC;
  2156. connector->connector_type = DRM_MODE_CONNECTOR_SVIDEO;
  2157. intel_sdvo->controlled_output |= type;
  2158. intel_sdvo_connector->output_flag = type;
  2159. intel_sdvo->is_tv = true;
  2160. if (intel_sdvo_connector_init(intel_sdvo_connector, intel_sdvo) < 0) {
  2161. kfree(intel_sdvo_connector);
  2162. return false;
  2163. }
  2164. if (!intel_sdvo_tv_create_property(intel_sdvo, intel_sdvo_connector, type))
  2165. goto err;
  2166. if (!intel_sdvo_create_enhance_property(intel_sdvo, intel_sdvo_connector))
  2167. goto err;
  2168. return true;
  2169. err:
  2170. intel_sdvo_destroy(connector);
  2171. return false;
  2172. }
  2173. static bool
  2174. intel_sdvo_analog_init(struct intel_sdvo *intel_sdvo, int device)
  2175. {
  2176. struct drm_encoder *encoder = &intel_sdvo->base.base;
  2177. struct drm_connector *connector;
  2178. struct intel_connector *intel_connector;
  2179. struct intel_sdvo_connector *intel_sdvo_connector;
  2180. DRM_DEBUG_KMS("initialising analog device %d\n", device);
  2181. intel_sdvo_connector = intel_sdvo_connector_alloc();
  2182. if (!intel_sdvo_connector)
  2183. return false;
  2184. intel_connector = &intel_sdvo_connector->base;
  2185. connector = &intel_connector->base;
  2186. intel_connector->polled = DRM_CONNECTOR_POLL_CONNECT;
  2187. encoder->encoder_type = DRM_MODE_ENCODER_DAC;
  2188. connector->connector_type = DRM_MODE_CONNECTOR_VGA;
  2189. if (device == 0) {
  2190. intel_sdvo->controlled_output |= SDVO_OUTPUT_RGB0;
  2191. intel_sdvo_connector->output_flag = SDVO_OUTPUT_RGB0;
  2192. } else if (device == 1) {
  2193. intel_sdvo->controlled_output |= SDVO_OUTPUT_RGB1;
  2194. intel_sdvo_connector->output_flag = SDVO_OUTPUT_RGB1;
  2195. }
  2196. if (intel_sdvo_connector_init(intel_sdvo_connector, intel_sdvo) < 0) {
  2197. kfree(intel_sdvo_connector);
  2198. return false;
  2199. }
  2200. return true;
  2201. }
  2202. static bool
  2203. intel_sdvo_lvds_init(struct intel_sdvo *intel_sdvo, int device)
  2204. {
  2205. struct drm_encoder *encoder = &intel_sdvo->base.base;
  2206. struct drm_connector *connector;
  2207. struct intel_connector *intel_connector;
  2208. struct intel_sdvo_connector *intel_sdvo_connector;
  2209. DRM_DEBUG_KMS("initialising LVDS device %d\n", device);
  2210. intel_sdvo_connector = intel_sdvo_connector_alloc();
  2211. if (!intel_sdvo_connector)
  2212. return false;
  2213. intel_connector = &intel_sdvo_connector->base;
  2214. connector = &intel_connector->base;
  2215. encoder->encoder_type = DRM_MODE_ENCODER_LVDS;
  2216. connector->connector_type = DRM_MODE_CONNECTOR_LVDS;
  2217. if (device == 0) {
  2218. intel_sdvo->controlled_output |= SDVO_OUTPUT_LVDS0;
  2219. intel_sdvo_connector->output_flag = SDVO_OUTPUT_LVDS0;
  2220. } else if (device == 1) {
  2221. intel_sdvo->controlled_output |= SDVO_OUTPUT_LVDS1;
  2222. intel_sdvo_connector->output_flag = SDVO_OUTPUT_LVDS1;
  2223. }
  2224. if (intel_sdvo_connector_init(intel_sdvo_connector, intel_sdvo) < 0) {
  2225. kfree(intel_sdvo_connector);
  2226. return false;
  2227. }
  2228. if (!intel_sdvo_create_enhance_property(intel_sdvo, intel_sdvo_connector))
  2229. goto err;
  2230. return true;
  2231. err:
  2232. intel_sdvo_destroy(connector);
  2233. return false;
  2234. }
  2235. static bool
  2236. intel_sdvo_output_setup(struct intel_sdvo *intel_sdvo, uint16_t flags)
  2237. {
  2238. intel_sdvo->is_tv = false;
  2239. intel_sdvo->is_lvds = false;
  2240. /* SDVO requires XXX1 function may not exist unless it has XXX0 function.*/
  2241. if (flags & SDVO_OUTPUT_TMDS0)
  2242. if (!intel_sdvo_dvi_init(intel_sdvo, 0))
  2243. return false;
  2244. if ((flags & SDVO_TMDS_MASK) == SDVO_TMDS_MASK)
  2245. if (!intel_sdvo_dvi_init(intel_sdvo, 1))
  2246. return false;
  2247. /* TV has no XXX1 function block */
  2248. if (flags & SDVO_OUTPUT_SVID0)
  2249. if (!intel_sdvo_tv_init(intel_sdvo, SDVO_OUTPUT_SVID0))
  2250. return false;
  2251. if (flags & SDVO_OUTPUT_CVBS0)
  2252. if (!intel_sdvo_tv_init(intel_sdvo, SDVO_OUTPUT_CVBS0))
  2253. return false;
  2254. if (flags & SDVO_OUTPUT_YPRPB0)
  2255. if (!intel_sdvo_tv_init(intel_sdvo, SDVO_OUTPUT_YPRPB0))
  2256. return false;
  2257. if (flags & SDVO_OUTPUT_RGB0)
  2258. if (!intel_sdvo_analog_init(intel_sdvo, 0))
  2259. return false;
  2260. if ((flags & SDVO_RGB_MASK) == SDVO_RGB_MASK)
  2261. if (!intel_sdvo_analog_init(intel_sdvo, 1))
  2262. return false;
  2263. if (flags & SDVO_OUTPUT_LVDS0)
  2264. if (!intel_sdvo_lvds_init(intel_sdvo, 0))
  2265. return false;
  2266. if ((flags & SDVO_LVDS_MASK) == SDVO_LVDS_MASK)
  2267. if (!intel_sdvo_lvds_init(intel_sdvo, 1))
  2268. return false;
  2269. if ((flags & SDVO_OUTPUT_MASK) == 0) {
  2270. unsigned char bytes[2];
  2271. intel_sdvo->controlled_output = 0;
  2272. memcpy(bytes, &intel_sdvo->caps.output_flags, 2);
  2273. DRM_DEBUG_KMS("%s: Unknown SDVO output type (0x%02x%02x)\n",
  2274. SDVO_NAME(intel_sdvo),
  2275. bytes[0], bytes[1]);
  2276. return false;
  2277. }
  2278. intel_sdvo->base.crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
  2279. return true;
  2280. }
  2281. static void intel_sdvo_output_cleanup(struct intel_sdvo *intel_sdvo)
  2282. {
  2283. struct drm_device *dev = intel_sdvo->base.base.dev;
  2284. struct drm_connector *connector, *tmp;
  2285. list_for_each_entry_safe(connector, tmp,
  2286. &dev->mode_config.connector_list, head) {
  2287. if (intel_attached_encoder(connector) == &intel_sdvo->base) {
  2288. drm_connector_unregister(connector);
  2289. intel_sdvo_destroy(connector);
  2290. }
  2291. }
  2292. }
  2293. static bool intel_sdvo_tv_create_property(struct intel_sdvo *intel_sdvo,
  2294. struct intel_sdvo_connector *intel_sdvo_connector,
  2295. int type)
  2296. {
  2297. struct drm_device *dev = intel_sdvo->base.base.dev;
  2298. struct intel_sdvo_tv_format format;
  2299. uint32_t format_map, i;
  2300. if (!intel_sdvo_set_target_output(intel_sdvo, type))
  2301. return false;
  2302. BUILD_BUG_ON(sizeof(format) != 6);
  2303. if (!intel_sdvo_get_value(intel_sdvo,
  2304. SDVO_CMD_GET_SUPPORTED_TV_FORMATS,
  2305. &format, sizeof(format)))
  2306. return false;
  2307. memcpy(&format_map, &format, min(sizeof(format_map), sizeof(format)));
  2308. if (format_map == 0)
  2309. return false;
  2310. intel_sdvo_connector->format_supported_num = 0;
  2311. for (i = 0 ; i < TV_FORMAT_NUM; i++)
  2312. if (format_map & (1 << i))
  2313. intel_sdvo_connector->tv_format_supported[intel_sdvo_connector->format_supported_num++] = i;
  2314. intel_sdvo_connector->tv_format =
  2315. drm_property_create(dev, DRM_MODE_PROP_ENUM,
  2316. "mode", intel_sdvo_connector->format_supported_num);
  2317. if (!intel_sdvo_connector->tv_format)
  2318. return false;
  2319. for (i = 0; i < intel_sdvo_connector->format_supported_num; i++)
  2320. drm_property_add_enum(
  2321. intel_sdvo_connector->tv_format, i,
  2322. i, tv_format_names[intel_sdvo_connector->tv_format_supported[i]]);
  2323. intel_sdvo_connector->base.base.state->tv.mode = intel_sdvo_connector->tv_format_supported[0];
  2324. drm_object_attach_property(&intel_sdvo_connector->base.base.base,
  2325. intel_sdvo_connector->tv_format, 0);
  2326. return true;
  2327. }
  2328. #define _ENHANCEMENT(state_assignment, name, NAME) do { \
  2329. if (enhancements.name) { \
  2330. if (!intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_MAX_##NAME, &data_value, 4) || \
  2331. !intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_##NAME, &response, 2)) \
  2332. return false; \
  2333. intel_sdvo_connector->name = \
  2334. drm_property_create_range(dev, 0, #name, 0, data_value[0]); \
  2335. if (!intel_sdvo_connector->name) return false; \
  2336. state_assignment = response; \
  2337. drm_object_attach_property(&connector->base, \
  2338. intel_sdvo_connector->name, 0); \
  2339. DRM_DEBUG_KMS(#name ": max %d, default %d, current %d\n", \
  2340. data_value[0], data_value[1], response); \
  2341. } \
  2342. } while (0)
  2343. #define ENHANCEMENT(state, name, NAME) _ENHANCEMENT((state)->name, name, NAME)
  2344. static bool
  2345. intel_sdvo_create_enhance_property_tv(struct intel_sdvo *intel_sdvo,
  2346. struct intel_sdvo_connector *intel_sdvo_connector,
  2347. struct intel_sdvo_enhancements_reply enhancements)
  2348. {
  2349. struct drm_device *dev = intel_sdvo->base.base.dev;
  2350. struct drm_connector *connector = &intel_sdvo_connector->base.base;
  2351. struct drm_connector_state *conn_state = connector->state;
  2352. struct intel_sdvo_connector_state *sdvo_state =
  2353. to_intel_sdvo_connector_state(conn_state);
  2354. uint16_t response, data_value[2];
  2355. /* when horizontal overscan is supported, Add the left/right property */
  2356. if (enhancements.overscan_h) {
  2357. if (!intel_sdvo_get_value(intel_sdvo,
  2358. SDVO_CMD_GET_MAX_OVERSCAN_H,
  2359. &data_value, 4))
  2360. return false;
  2361. if (!intel_sdvo_get_value(intel_sdvo,
  2362. SDVO_CMD_GET_OVERSCAN_H,
  2363. &response, 2))
  2364. return false;
  2365. sdvo_state->tv.overscan_h = response;
  2366. intel_sdvo_connector->max_hscan = data_value[0];
  2367. intel_sdvo_connector->left =
  2368. drm_property_create_range(dev, 0, "left_margin", 0, data_value[0]);
  2369. if (!intel_sdvo_connector->left)
  2370. return false;
  2371. drm_object_attach_property(&connector->base,
  2372. intel_sdvo_connector->left, 0);
  2373. intel_sdvo_connector->right =
  2374. drm_property_create_range(dev, 0, "right_margin", 0, data_value[0]);
  2375. if (!intel_sdvo_connector->right)
  2376. return false;
  2377. drm_object_attach_property(&connector->base,
  2378. intel_sdvo_connector->right, 0);
  2379. DRM_DEBUG_KMS("h_overscan: max %d, "
  2380. "default %d, current %d\n",
  2381. data_value[0], data_value[1], response);
  2382. }
  2383. if (enhancements.overscan_v) {
  2384. if (!intel_sdvo_get_value(intel_sdvo,
  2385. SDVO_CMD_GET_MAX_OVERSCAN_V,
  2386. &data_value, 4))
  2387. return false;
  2388. if (!intel_sdvo_get_value(intel_sdvo,
  2389. SDVO_CMD_GET_OVERSCAN_V,
  2390. &response, 2))
  2391. return false;
  2392. sdvo_state->tv.overscan_v = response;
  2393. intel_sdvo_connector->max_vscan = data_value[0];
  2394. intel_sdvo_connector->top =
  2395. drm_property_create_range(dev, 0,
  2396. "top_margin", 0, data_value[0]);
  2397. if (!intel_sdvo_connector->top)
  2398. return false;
  2399. drm_object_attach_property(&connector->base,
  2400. intel_sdvo_connector->top, 0);
  2401. intel_sdvo_connector->bottom =
  2402. drm_property_create_range(dev, 0,
  2403. "bottom_margin", 0, data_value[0]);
  2404. if (!intel_sdvo_connector->bottom)
  2405. return false;
  2406. drm_object_attach_property(&connector->base,
  2407. intel_sdvo_connector->bottom, 0);
  2408. DRM_DEBUG_KMS("v_overscan: max %d, "
  2409. "default %d, current %d\n",
  2410. data_value[0], data_value[1], response);
  2411. }
  2412. ENHANCEMENT(&sdvo_state->tv, hpos, HPOS);
  2413. ENHANCEMENT(&sdvo_state->tv, vpos, VPOS);
  2414. ENHANCEMENT(&conn_state->tv, saturation, SATURATION);
  2415. ENHANCEMENT(&conn_state->tv, contrast, CONTRAST);
  2416. ENHANCEMENT(&conn_state->tv, hue, HUE);
  2417. ENHANCEMENT(&conn_state->tv, brightness, BRIGHTNESS);
  2418. ENHANCEMENT(&sdvo_state->tv, sharpness, SHARPNESS);
  2419. ENHANCEMENT(&sdvo_state->tv, flicker_filter, FLICKER_FILTER);
  2420. ENHANCEMENT(&sdvo_state->tv, flicker_filter_adaptive, FLICKER_FILTER_ADAPTIVE);
  2421. ENHANCEMENT(&sdvo_state->tv, flicker_filter_2d, FLICKER_FILTER_2D);
  2422. _ENHANCEMENT(sdvo_state->tv.chroma_filter, tv_chroma_filter, TV_CHROMA_FILTER);
  2423. _ENHANCEMENT(sdvo_state->tv.luma_filter, tv_luma_filter, TV_LUMA_FILTER);
  2424. if (enhancements.dot_crawl) {
  2425. if (!intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_DOT_CRAWL, &response, 2))
  2426. return false;
  2427. sdvo_state->tv.dot_crawl = response & 0x1;
  2428. intel_sdvo_connector->dot_crawl =
  2429. drm_property_create_range(dev, 0, "dot_crawl", 0, 1);
  2430. if (!intel_sdvo_connector->dot_crawl)
  2431. return false;
  2432. drm_object_attach_property(&connector->base,
  2433. intel_sdvo_connector->dot_crawl, 0);
  2434. DRM_DEBUG_KMS("dot crawl: current %d\n", response);
  2435. }
  2436. return true;
  2437. }
  2438. static bool
  2439. intel_sdvo_create_enhance_property_lvds(struct intel_sdvo *intel_sdvo,
  2440. struct intel_sdvo_connector *intel_sdvo_connector,
  2441. struct intel_sdvo_enhancements_reply enhancements)
  2442. {
  2443. struct drm_device *dev = intel_sdvo->base.base.dev;
  2444. struct drm_connector *connector = &intel_sdvo_connector->base.base;
  2445. uint16_t response, data_value[2];
  2446. ENHANCEMENT(&connector->state->tv, brightness, BRIGHTNESS);
  2447. return true;
  2448. }
  2449. #undef ENHANCEMENT
  2450. #undef _ENHANCEMENT
  2451. static bool intel_sdvo_create_enhance_property(struct intel_sdvo *intel_sdvo,
  2452. struct intel_sdvo_connector *intel_sdvo_connector)
  2453. {
  2454. union {
  2455. struct intel_sdvo_enhancements_reply reply;
  2456. uint16_t response;
  2457. } enhancements;
  2458. BUILD_BUG_ON(sizeof(enhancements) != 2);
  2459. if (!intel_sdvo_get_value(intel_sdvo,
  2460. SDVO_CMD_GET_SUPPORTED_ENHANCEMENTS,
  2461. &enhancements, sizeof(enhancements)) ||
  2462. enhancements.response == 0) {
  2463. DRM_DEBUG_KMS("No enhancement is supported\n");
  2464. return true;
  2465. }
  2466. if (IS_TV(intel_sdvo_connector))
  2467. return intel_sdvo_create_enhance_property_tv(intel_sdvo, intel_sdvo_connector, enhancements.reply);
  2468. else if (IS_LVDS(intel_sdvo_connector))
  2469. return intel_sdvo_create_enhance_property_lvds(intel_sdvo, intel_sdvo_connector, enhancements.reply);
  2470. else
  2471. return true;
  2472. }
  2473. static int intel_sdvo_ddc_proxy_xfer(struct i2c_adapter *adapter,
  2474. struct i2c_msg *msgs,
  2475. int num)
  2476. {
  2477. struct intel_sdvo *sdvo = adapter->algo_data;
  2478. if (!__intel_sdvo_set_control_bus_switch(sdvo, sdvo->ddc_bus))
  2479. return -EIO;
  2480. return sdvo->i2c->algo->master_xfer(sdvo->i2c, msgs, num);
  2481. }
  2482. static u32 intel_sdvo_ddc_proxy_func(struct i2c_adapter *adapter)
  2483. {
  2484. struct intel_sdvo *sdvo = adapter->algo_data;
  2485. return sdvo->i2c->algo->functionality(sdvo->i2c);
  2486. }
  2487. static const struct i2c_algorithm intel_sdvo_ddc_proxy = {
  2488. .master_xfer = intel_sdvo_ddc_proxy_xfer,
  2489. .functionality = intel_sdvo_ddc_proxy_func
  2490. };
  2491. static void proxy_lock_bus(struct i2c_adapter *adapter,
  2492. unsigned int flags)
  2493. {
  2494. struct intel_sdvo *sdvo = adapter->algo_data;
  2495. sdvo->i2c->lock_ops->lock_bus(sdvo->i2c, flags);
  2496. }
  2497. static int proxy_trylock_bus(struct i2c_adapter *adapter,
  2498. unsigned int flags)
  2499. {
  2500. struct intel_sdvo *sdvo = adapter->algo_data;
  2501. return sdvo->i2c->lock_ops->trylock_bus(sdvo->i2c, flags);
  2502. }
  2503. static void proxy_unlock_bus(struct i2c_adapter *adapter,
  2504. unsigned int flags)
  2505. {
  2506. struct intel_sdvo *sdvo = adapter->algo_data;
  2507. sdvo->i2c->lock_ops->unlock_bus(sdvo->i2c, flags);
  2508. }
  2509. static const struct i2c_lock_operations proxy_lock_ops = {
  2510. .lock_bus = proxy_lock_bus,
  2511. .trylock_bus = proxy_trylock_bus,
  2512. .unlock_bus = proxy_unlock_bus,
  2513. };
  2514. static bool
  2515. intel_sdvo_init_ddc_proxy(struct intel_sdvo *sdvo,
  2516. struct drm_i915_private *dev_priv)
  2517. {
  2518. struct pci_dev *pdev = dev_priv->drm.pdev;
  2519. sdvo->ddc.owner = THIS_MODULE;
  2520. sdvo->ddc.class = I2C_CLASS_DDC;
  2521. snprintf(sdvo->ddc.name, I2C_NAME_SIZE, "SDVO DDC proxy");
  2522. sdvo->ddc.dev.parent = &pdev->dev;
  2523. sdvo->ddc.algo_data = sdvo;
  2524. sdvo->ddc.algo = &intel_sdvo_ddc_proxy;
  2525. sdvo->ddc.lock_ops = &proxy_lock_ops;
  2526. return i2c_add_adapter(&sdvo->ddc) == 0;
  2527. }
  2528. static void assert_sdvo_port_valid(const struct drm_i915_private *dev_priv,
  2529. enum port port)
  2530. {
  2531. if (HAS_PCH_SPLIT(dev_priv))
  2532. WARN_ON(port != PORT_B);
  2533. else
  2534. WARN_ON(port != PORT_B && port != PORT_C);
  2535. }
  2536. bool intel_sdvo_init(struct drm_i915_private *dev_priv,
  2537. i915_reg_t sdvo_reg, enum port port)
  2538. {
  2539. struct intel_encoder *intel_encoder;
  2540. struct intel_sdvo *intel_sdvo;
  2541. int i;
  2542. assert_sdvo_port_valid(dev_priv, port);
  2543. intel_sdvo = kzalloc(sizeof(*intel_sdvo), GFP_KERNEL);
  2544. if (!intel_sdvo)
  2545. return false;
  2546. intel_sdvo->sdvo_reg = sdvo_reg;
  2547. intel_sdvo->port = port;
  2548. intel_sdvo->slave_addr =
  2549. intel_sdvo_get_slave_addr(dev_priv, intel_sdvo) >> 1;
  2550. intel_sdvo_select_i2c_bus(dev_priv, intel_sdvo);
  2551. if (!intel_sdvo_init_ddc_proxy(intel_sdvo, dev_priv))
  2552. goto err_i2c_bus;
  2553. /* encoder type will be decided later */
  2554. intel_encoder = &intel_sdvo->base;
  2555. intel_encoder->type = INTEL_OUTPUT_SDVO;
  2556. intel_encoder->power_domain = POWER_DOMAIN_PORT_OTHER;
  2557. intel_encoder->port = port;
  2558. drm_encoder_init(&dev_priv->drm, &intel_encoder->base,
  2559. &intel_sdvo_enc_funcs, 0,
  2560. "SDVO %c", port_name(port));
  2561. /* Read the regs to test if we can talk to the device */
  2562. for (i = 0; i < 0x40; i++) {
  2563. u8 byte;
  2564. if (!intel_sdvo_read_byte(intel_sdvo, i, &byte)) {
  2565. DRM_DEBUG_KMS("No SDVO device found on %s\n",
  2566. SDVO_NAME(intel_sdvo));
  2567. goto err;
  2568. }
  2569. }
  2570. intel_encoder->compute_config = intel_sdvo_compute_config;
  2571. if (HAS_PCH_SPLIT(dev_priv)) {
  2572. intel_encoder->disable = pch_disable_sdvo;
  2573. intel_encoder->post_disable = pch_post_disable_sdvo;
  2574. } else {
  2575. intel_encoder->disable = intel_disable_sdvo;
  2576. }
  2577. intel_encoder->pre_enable = intel_sdvo_pre_enable;
  2578. intel_encoder->enable = intel_enable_sdvo;
  2579. intel_encoder->get_hw_state = intel_sdvo_get_hw_state;
  2580. intel_encoder->get_config = intel_sdvo_get_config;
  2581. /* In default case sdvo lvds is false */
  2582. if (!intel_sdvo_get_capabilities(intel_sdvo, &intel_sdvo->caps))
  2583. goto err;
  2584. if (intel_sdvo_output_setup(intel_sdvo,
  2585. intel_sdvo->caps.output_flags) != true) {
  2586. DRM_DEBUG_KMS("SDVO output failed to setup on %s\n",
  2587. SDVO_NAME(intel_sdvo));
  2588. /* Output_setup can leave behind connectors! */
  2589. goto err_output;
  2590. }
  2591. /* Only enable the hotplug irq if we need it, to work around noisy
  2592. * hotplug lines.
  2593. */
  2594. if (intel_sdvo->hotplug_active) {
  2595. if (intel_sdvo->port == PORT_B)
  2596. intel_encoder->hpd_pin = HPD_SDVO_B;
  2597. else
  2598. intel_encoder->hpd_pin = HPD_SDVO_C;
  2599. }
  2600. /*
  2601. * Cloning SDVO with anything is often impossible, since the SDVO
  2602. * encoder can request a special input timing mode. And even if that's
  2603. * not the case we have evidence that cloning a plain unscaled mode with
  2604. * VGA doesn't really work. Furthermore the cloning flags are way too
  2605. * simplistic anyway to express such constraints, so just give up on
  2606. * cloning for SDVO encoders.
  2607. */
  2608. intel_sdvo->base.cloneable = 0;
  2609. intel_sdvo_select_ddc_bus(dev_priv, intel_sdvo);
  2610. /* Set the input timing to the screen. Assume always input 0. */
  2611. if (!intel_sdvo_set_target_input(intel_sdvo))
  2612. goto err_output;
  2613. if (!intel_sdvo_get_input_pixel_clock_range(intel_sdvo,
  2614. &intel_sdvo->pixel_clock_min,
  2615. &intel_sdvo->pixel_clock_max))
  2616. goto err_output;
  2617. DRM_DEBUG_KMS("%s device VID/DID: %02X:%02X.%02X, "
  2618. "clock range %dMHz - %dMHz, "
  2619. "input 1: %c, input 2: %c, "
  2620. "output 1: %c, output 2: %c\n",
  2621. SDVO_NAME(intel_sdvo),
  2622. intel_sdvo->caps.vendor_id, intel_sdvo->caps.device_id,
  2623. intel_sdvo->caps.device_rev_id,
  2624. intel_sdvo->pixel_clock_min / 1000,
  2625. intel_sdvo->pixel_clock_max / 1000,
  2626. (intel_sdvo->caps.sdvo_inputs_mask & 0x1) ? 'Y' : 'N',
  2627. (intel_sdvo->caps.sdvo_inputs_mask & 0x2) ? 'Y' : 'N',
  2628. /* check currently supported outputs */
  2629. intel_sdvo->caps.output_flags &
  2630. (SDVO_OUTPUT_TMDS0 | SDVO_OUTPUT_RGB0) ? 'Y' : 'N',
  2631. intel_sdvo->caps.output_flags &
  2632. (SDVO_OUTPUT_TMDS1 | SDVO_OUTPUT_RGB1) ? 'Y' : 'N');
  2633. return true;
  2634. err_output:
  2635. intel_sdvo_output_cleanup(intel_sdvo);
  2636. err:
  2637. drm_encoder_cleanup(&intel_encoder->base);
  2638. i2c_del_adapter(&intel_sdvo->ddc);
  2639. err_i2c_bus:
  2640. intel_sdvo_unselect_i2c_bus(intel_sdvo);
  2641. kfree(intel_sdvo);
  2642. return false;
  2643. }