intel_i2c.c 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781
  1. /*
  2. * Copyright (c) 2006 Dave Airlie <airlied@linux.ie>
  3. * Copyright © 2006-2008,2010 Intel Corporation
  4. * Jesse Barnes <jesse.barnes@intel.com>
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice (including the next
  14. * paragraph) shall be included in all copies or substantial portions of the
  15. * Software.
  16. *
  17. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  18. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  19. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  20. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  21. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  22. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  23. * DEALINGS IN THE SOFTWARE.
  24. *
  25. * Authors:
  26. * Eric Anholt <eric@anholt.net>
  27. * Chris Wilson <chris@chris-wilson.co.uk>
  28. */
  29. #include <linux/i2c.h>
  30. #include <linux/i2c-algo-bit.h>
  31. #include <linux/export.h>
  32. #include <drm/drmP.h>
  33. #include "intel_drv.h"
  34. #include <drm/i915_drm.h>
  35. #include "i915_drv.h"
  36. struct gmbus_pin {
  37. const char *name;
  38. i915_reg_t reg;
  39. };
  40. /* Map gmbus pin pairs to names and registers. */
  41. static const struct gmbus_pin gmbus_pins[] = {
  42. [GMBUS_PIN_SSC] = { "ssc", GPIOB },
  43. [GMBUS_PIN_VGADDC] = { "vga", GPIOA },
  44. [GMBUS_PIN_PANEL] = { "panel", GPIOC },
  45. [GMBUS_PIN_DPC] = { "dpc", GPIOD },
  46. [GMBUS_PIN_DPB] = { "dpb", GPIOE },
  47. [GMBUS_PIN_DPD] = { "dpd", GPIOF },
  48. };
  49. static const struct gmbus_pin gmbus_pins_bdw[] = {
  50. [GMBUS_PIN_VGADDC] = { "vga", GPIOA },
  51. [GMBUS_PIN_DPC] = { "dpc", GPIOD },
  52. [GMBUS_PIN_DPB] = { "dpb", GPIOE },
  53. [GMBUS_PIN_DPD] = { "dpd", GPIOF },
  54. };
  55. static const struct gmbus_pin gmbus_pins_skl[] = {
  56. [GMBUS_PIN_DPC] = { "dpc", GPIOD },
  57. [GMBUS_PIN_DPB] = { "dpb", GPIOE },
  58. [GMBUS_PIN_DPD] = { "dpd", GPIOF },
  59. };
  60. static const struct gmbus_pin gmbus_pins_bxt[] = {
  61. [GMBUS_PIN_1_BXT] = { "dpb", GPIOB },
  62. [GMBUS_PIN_2_BXT] = { "dpc", GPIOC },
  63. [GMBUS_PIN_3_BXT] = { "misc", GPIOD },
  64. };
  65. static const struct gmbus_pin gmbus_pins_cnp[] = {
  66. [GMBUS_PIN_1_BXT] = { "dpb", GPIOB },
  67. [GMBUS_PIN_2_BXT] = { "dpc", GPIOC },
  68. [GMBUS_PIN_3_BXT] = { "misc", GPIOD },
  69. [GMBUS_PIN_4_CNP] = { "dpd", GPIOE },
  70. };
  71. /* pin is expected to be valid */
  72. static const struct gmbus_pin *get_gmbus_pin(struct drm_i915_private *dev_priv,
  73. unsigned int pin)
  74. {
  75. if (HAS_PCH_CNP(dev_priv))
  76. return &gmbus_pins_cnp[pin];
  77. else if (IS_GEN9_LP(dev_priv))
  78. return &gmbus_pins_bxt[pin];
  79. else if (IS_GEN9_BC(dev_priv))
  80. return &gmbus_pins_skl[pin];
  81. else if (IS_BROADWELL(dev_priv))
  82. return &gmbus_pins_bdw[pin];
  83. else
  84. return &gmbus_pins[pin];
  85. }
  86. bool intel_gmbus_is_valid_pin(struct drm_i915_private *dev_priv,
  87. unsigned int pin)
  88. {
  89. unsigned int size;
  90. if (HAS_PCH_CNP(dev_priv))
  91. size = ARRAY_SIZE(gmbus_pins_cnp);
  92. else if (IS_GEN9_LP(dev_priv))
  93. size = ARRAY_SIZE(gmbus_pins_bxt);
  94. else if (IS_GEN9_BC(dev_priv))
  95. size = ARRAY_SIZE(gmbus_pins_skl);
  96. else if (IS_BROADWELL(dev_priv))
  97. size = ARRAY_SIZE(gmbus_pins_bdw);
  98. else
  99. size = ARRAY_SIZE(gmbus_pins);
  100. return pin < size &&
  101. i915_mmio_reg_valid(get_gmbus_pin(dev_priv, pin)->reg);
  102. }
  103. /* Intel GPIO access functions */
  104. #define I2C_RISEFALL_TIME 10
  105. static inline struct intel_gmbus *
  106. to_intel_gmbus(struct i2c_adapter *i2c)
  107. {
  108. return container_of(i2c, struct intel_gmbus, adapter);
  109. }
  110. void
  111. intel_i2c_reset(struct drm_i915_private *dev_priv)
  112. {
  113. I915_WRITE(GMBUS0, 0);
  114. I915_WRITE(GMBUS4, 0);
  115. }
  116. static void intel_i2c_quirk_set(struct drm_i915_private *dev_priv, bool enable)
  117. {
  118. u32 val;
  119. /* When using bit bashing for I2C, this bit needs to be set to 1 */
  120. if (!IS_PINEVIEW(dev_priv))
  121. return;
  122. val = I915_READ(DSPCLK_GATE_D);
  123. if (enable)
  124. val |= DPCUNIT_CLOCK_GATE_DISABLE;
  125. else
  126. val &= ~DPCUNIT_CLOCK_GATE_DISABLE;
  127. I915_WRITE(DSPCLK_GATE_D, val);
  128. }
  129. static u32 get_reserved(struct intel_gmbus *bus)
  130. {
  131. struct drm_i915_private *dev_priv = bus->dev_priv;
  132. u32 reserved = 0;
  133. /* On most chips, these bits must be preserved in software. */
  134. if (!IS_I830(dev_priv) && !IS_I845G(dev_priv))
  135. reserved = I915_READ_NOTRACE(bus->gpio_reg) &
  136. (GPIO_DATA_PULLUP_DISABLE |
  137. GPIO_CLOCK_PULLUP_DISABLE);
  138. return reserved;
  139. }
  140. static int get_clock(void *data)
  141. {
  142. struct intel_gmbus *bus = data;
  143. struct drm_i915_private *dev_priv = bus->dev_priv;
  144. u32 reserved = get_reserved(bus);
  145. I915_WRITE_NOTRACE(bus->gpio_reg, reserved | GPIO_CLOCK_DIR_MASK);
  146. I915_WRITE_NOTRACE(bus->gpio_reg, reserved);
  147. return (I915_READ_NOTRACE(bus->gpio_reg) & GPIO_CLOCK_VAL_IN) != 0;
  148. }
  149. static int get_data(void *data)
  150. {
  151. struct intel_gmbus *bus = data;
  152. struct drm_i915_private *dev_priv = bus->dev_priv;
  153. u32 reserved = get_reserved(bus);
  154. I915_WRITE_NOTRACE(bus->gpio_reg, reserved | GPIO_DATA_DIR_MASK);
  155. I915_WRITE_NOTRACE(bus->gpio_reg, reserved);
  156. return (I915_READ_NOTRACE(bus->gpio_reg) & GPIO_DATA_VAL_IN) != 0;
  157. }
  158. static void set_clock(void *data, int state_high)
  159. {
  160. struct intel_gmbus *bus = data;
  161. struct drm_i915_private *dev_priv = bus->dev_priv;
  162. u32 reserved = get_reserved(bus);
  163. u32 clock_bits;
  164. if (state_high)
  165. clock_bits = GPIO_CLOCK_DIR_IN | GPIO_CLOCK_DIR_MASK;
  166. else
  167. clock_bits = GPIO_CLOCK_DIR_OUT | GPIO_CLOCK_DIR_MASK |
  168. GPIO_CLOCK_VAL_MASK;
  169. I915_WRITE_NOTRACE(bus->gpio_reg, reserved | clock_bits);
  170. POSTING_READ(bus->gpio_reg);
  171. }
  172. static void set_data(void *data, int state_high)
  173. {
  174. struct intel_gmbus *bus = data;
  175. struct drm_i915_private *dev_priv = bus->dev_priv;
  176. u32 reserved = get_reserved(bus);
  177. u32 data_bits;
  178. if (state_high)
  179. data_bits = GPIO_DATA_DIR_IN | GPIO_DATA_DIR_MASK;
  180. else
  181. data_bits = GPIO_DATA_DIR_OUT | GPIO_DATA_DIR_MASK |
  182. GPIO_DATA_VAL_MASK;
  183. I915_WRITE_NOTRACE(bus->gpio_reg, reserved | data_bits);
  184. POSTING_READ(bus->gpio_reg);
  185. }
  186. static int
  187. intel_gpio_pre_xfer(struct i2c_adapter *adapter)
  188. {
  189. struct intel_gmbus *bus = container_of(adapter,
  190. struct intel_gmbus,
  191. adapter);
  192. struct drm_i915_private *dev_priv = bus->dev_priv;
  193. intel_i2c_reset(dev_priv);
  194. intel_i2c_quirk_set(dev_priv, true);
  195. set_data(bus, 1);
  196. set_clock(bus, 1);
  197. udelay(I2C_RISEFALL_TIME);
  198. return 0;
  199. }
  200. static void
  201. intel_gpio_post_xfer(struct i2c_adapter *adapter)
  202. {
  203. struct intel_gmbus *bus = container_of(adapter,
  204. struct intel_gmbus,
  205. adapter);
  206. struct drm_i915_private *dev_priv = bus->dev_priv;
  207. set_data(bus, 1);
  208. set_clock(bus, 1);
  209. intel_i2c_quirk_set(dev_priv, false);
  210. }
  211. static void
  212. intel_gpio_setup(struct intel_gmbus *bus, unsigned int pin)
  213. {
  214. struct drm_i915_private *dev_priv = bus->dev_priv;
  215. struct i2c_algo_bit_data *algo;
  216. algo = &bus->bit_algo;
  217. bus->gpio_reg = _MMIO(dev_priv->gpio_mmio_base +
  218. i915_mmio_reg_offset(get_gmbus_pin(dev_priv, pin)->reg));
  219. bus->adapter.algo_data = algo;
  220. algo->setsda = set_data;
  221. algo->setscl = set_clock;
  222. algo->getsda = get_data;
  223. algo->getscl = get_clock;
  224. algo->pre_xfer = intel_gpio_pre_xfer;
  225. algo->post_xfer = intel_gpio_post_xfer;
  226. algo->udelay = I2C_RISEFALL_TIME;
  227. algo->timeout = usecs_to_jiffies(2200);
  228. algo->data = bus;
  229. }
  230. static int gmbus_wait(struct drm_i915_private *dev_priv, u32 status, u32 irq_en)
  231. {
  232. DEFINE_WAIT(wait);
  233. u32 gmbus2;
  234. int ret;
  235. /* Important: The hw handles only the first bit, so set only one! Since
  236. * we also need to check for NAKs besides the hw ready/idle signal, we
  237. * need to wake up periodically and check that ourselves.
  238. */
  239. if (!HAS_GMBUS_IRQ(dev_priv))
  240. irq_en = 0;
  241. add_wait_queue(&dev_priv->gmbus_wait_queue, &wait);
  242. I915_WRITE_FW(GMBUS4, irq_en);
  243. status |= GMBUS_SATOER;
  244. ret = wait_for_us((gmbus2 = I915_READ_FW(GMBUS2)) & status, 2);
  245. if (ret)
  246. ret = wait_for((gmbus2 = I915_READ_FW(GMBUS2)) & status, 50);
  247. I915_WRITE_FW(GMBUS4, 0);
  248. remove_wait_queue(&dev_priv->gmbus_wait_queue, &wait);
  249. if (gmbus2 & GMBUS_SATOER)
  250. return -ENXIO;
  251. return ret;
  252. }
  253. static int
  254. gmbus_wait_idle(struct drm_i915_private *dev_priv)
  255. {
  256. DEFINE_WAIT(wait);
  257. u32 irq_enable;
  258. int ret;
  259. /* Important: The hw handles only the first bit, so set only one! */
  260. irq_enable = 0;
  261. if (HAS_GMBUS_IRQ(dev_priv))
  262. irq_enable = GMBUS_IDLE_EN;
  263. add_wait_queue(&dev_priv->gmbus_wait_queue, &wait);
  264. I915_WRITE_FW(GMBUS4, irq_enable);
  265. ret = intel_wait_for_register_fw(dev_priv,
  266. GMBUS2, GMBUS_ACTIVE, 0,
  267. 10);
  268. I915_WRITE_FW(GMBUS4, 0);
  269. remove_wait_queue(&dev_priv->gmbus_wait_queue, &wait);
  270. return ret;
  271. }
  272. static int
  273. gmbus_xfer_read_chunk(struct drm_i915_private *dev_priv,
  274. unsigned short addr, u8 *buf, unsigned int len,
  275. u32 gmbus1_index)
  276. {
  277. I915_WRITE_FW(GMBUS1,
  278. gmbus1_index |
  279. GMBUS_CYCLE_WAIT |
  280. (len << GMBUS_BYTE_COUNT_SHIFT) |
  281. (addr << GMBUS_SLAVE_ADDR_SHIFT) |
  282. GMBUS_SLAVE_READ | GMBUS_SW_RDY);
  283. while (len) {
  284. int ret;
  285. u32 val, loop = 0;
  286. ret = gmbus_wait(dev_priv, GMBUS_HW_RDY, GMBUS_HW_RDY_EN);
  287. if (ret)
  288. return ret;
  289. val = I915_READ_FW(GMBUS3);
  290. do {
  291. *buf++ = val & 0xff;
  292. val >>= 8;
  293. } while (--len && ++loop < 4);
  294. }
  295. return 0;
  296. }
  297. static int
  298. gmbus_xfer_read(struct drm_i915_private *dev_priv, struct i2c_msg *msg,
  299. u32 gmbus1_index)
  300. {
  301. u8 *buf = msg->buf;
  302. unsigned int rx_size = msg->len;
  303. unsigned int len;
  304. int ret;
  305. do {
  306. len = min(rx_size, GMBUS_BYTE_COUNT_MAX);
  307. ret = gmbus_xfer_read_chunk(dev_priv, msg->addr,
  308. buf, len, gmbus1_index);
  309. if (ret)
  310. return ret;
  311. rx_size -= len;
  312. buf += len;
  313. } while (rx_size != 0);
  314. return 0;
  315. }
  316. static int
  317. gmbus_xfer_write_chunk(struct drm_i915_private *dev_priv,
  318. unsigned short addr, u8 *buf, unsigned int len)
  319. {
  320. unsigned int chunk_size = len;
  321. u32 val, loop;
  322. val = loop = 0;
  323. while (len && loop < 4) {
  324. val |= *buf++ << (8 * loop++);
  325. len -= 1;
  326. }
  327. I915_WRITE_FW(GMBUS3, val);
  328. I915_WRITE_FW(GMBUS1,
  329. GMBUS_CYCLE_WAIT |
  330. (chunk_size << GMBUS_BYTE_COUNT_SHIFT) |
  331. (addr << GMBUS_SLAVE_ADDR_SHIFT) |
  332. GMBUS_SLAVE_WRITE | GMBUS_SW_RDY);
  333. while (len) {
  334. int ret;
  335. val = loop = 0;
  336. do {
  337. val |= *buf++ << (8 * loop);
  338. } while (--len && ++loop < 4);
  339. I915_WRITE_FW(GMBUS3, val);
  340. ret = gmbus_wait(dev_priv, GMBUS_HW_RDY, GMBUS_HW_RDY_EN);
  341. if (ret)
  342. return ret;
  343. }
  344. return 0;
  345. }
  346. static int
  347. gmbus_xfer_write(struct drm_i915_private *dev_priv, struct i2c_msg *msg)
  348. {
  349. u8 *buf = msg->buf;
  350. unsigned int tx_size = msg->len;
  351. unsigned int len;
  352. int ret;
  353. do {
  354. len = min(tx_size, GMBUS_BYTE_COUNT_MAX);
  355. ret = gmbus_xfer_write_chunk(dev_priv, msg->addr, buf, len);
  356. if (ret)
  357. return ret;
  358. buf += len;
  359. tx_size -= len;
  360. } while (tx_size != 0);
  361. return 0;
  362. }
  363. /*
  364. * The gmbus controller can combine a 1 or 2 byte write with a read that
  365. * immediately follows it by using an "INDEX" cycle.
  366. */
  367. static bool
  368. gmbus_is_index_read(struct i2c_msg *msgs, int i, int num)
  369. {
  370. return (i + 1 < num &&
  371. msgs[i].addr == msgs[i + 1].addr &&
  372. !(msgs[i].flags & I2C_M_RD) &&
  373. (msgs[i].len == 1 || msgs[i].len == 2) &&
  374. (msgs[i + 1].flags & I2C_M_RD));
  375. }
  376. static int
  377. gmbus_xfer_index_read(struct drm_i915_private *dev_priv, struct i2c_msg *msgs)
  378. {
  379. u32 gmbus1_index = 0;
  380. u32 gmbus5 = 0;
  381. int ret;
  382. if (msgs[0].len == 2)
  383. gmbus5 = GMBUS_2BYTE_INDEX_EN |
  384. msgs[0].buf[1] | (msgs[0].buf[0] << 8);
  385. if (msgs[0].len == 1)
  386. gmbus1_index = GMBUS_CYCLE_INDEX |
  387. (msgs[0].buf[0] << GMBUS_SLAVE_INDEX_SHIFT);
  388. /* GMBUS5 holds 16-bit index */
  389. if (gmbus5)
  390. I915_WRITE_FW(GMBUS5, gmbus5);
  391. ret = gmbus_xfer_read(dev_priv, &msgs[1], gmbus1_index);
  392. /* Clear GMBUS5 after each index transfer */
  393. if (gmbus5)
  394. I915_WRITE_FW(GMBUS5, 0);
  395. return ret;
  396. }
  397. static int
  398. do_gmbus_xfer(struct i2c_adapter *adapter, struct i2c_msg *msgs, int num)
  399. {
  400. struct intel_gmbus *bus = container_of(adapter,
  401. struct intel_gmbus,
  402. adapter);
  403. struct drm_i915_private *dev_priv = bus->dev_priv;
  404. int i = 0, inc, try = 0;
  405. int ret = 0;
  406. retry:
  407. I915_WRITE_FW(GMBUS0, bus->reg0);
  408. for (; i < num; i += inc) {
  409. inc = 1;
  410. if (gmbus_is_index_read(msgs, i, num)) {
  411. ret = gmbus_xfer_index_read(dev_priv, &msgs[i]);
  412. inc = 2; /* an index read is two msgs */
  413. } else if (msgs[i].flags & I2C_M_RD) {
  414. ret = gmbus_xfer_read(dev_priv, &msgs[i], 0);
  415. } else {
  416. ret = gmbus_xfer_write(dev_priv, &msgs[i]);
  417. }
  418. if (!ret)
  419. ret = gmbus_wait(dev_priv,
  420. GMBUS_HW_WAIT_PHASE, GMBUS_HW_WAIT_EN);
  421. if (ret == -ETIMEDOUT)
  422. goto timeout;
  423. else if (ret)
  424. goto clear_err;
  425. }
  426. /* Generate a STOP condition on the bus. Note that gmbus can't generata
  427. * a STOP on the very first cycle. To simplify the code we
  428. * unconditionally generate the STOP condition with an additional gmbus
  429. * cycle. */
  430. I915_WRITE_FW(GMBUS1, GMBUS_CYCLE_STOP | GMBUS_SW_RDY);
  431. /* Mark the GMBUS interface as disabled after waiting for idle.
  432. * We will re-enable it at the start of the next xfer,
  433. * till then let it sleep.
  434. */
  435. if (gmbus_wait_idle(dev_priv)) {
  436. DRM_DEBUG_KMS("GMBUS [%s] timed out waiting for idle\n",
  437. adapter->name);
  438. ret = -ETIMEDOUT;
  439. }
  440. I915_WRITE_FW(GMBUS0, 0);
  441. ret = ret ?: i;
  442. goto out;
  443. clear_err:
  444. /*
  445. * Wait for bus to IDLE before clearing NAK.
  446. * If we clear the NAK while bus is still active, then it will stay
  447. * active and the next transaction may fail.
  448. *
  449. * If no ACK is received during the address phase of a transaction, the
  450. * adapter must report -ENXIO. It is not clear what to return if no ACK
  451. * is received at other times. But we have to be careful to not return
  452. * spurious -ENXIO because that will prevent i2c and drm edid functions
  453. * from retrying. So return -ENXIO only when gmbus properly quiescents -
  454. * timing out seems to happen when there _is_ a ddc chip present, but
  455. * it's slow responding and only answers on the 2nd retry.
  456. */
  457. ret = -ENXIO;
  458. if (gmbus_wait_idle(dev_priv)) {
  459. DRM_DEBUG_KMS("GMBUS [%s] timed out after NAK\n",
  460. adapter->name);
  461. ret = -ETIMEDOUT;
  462. }
  463. /* Toggle the Software Clear Interrupt bit. This has the effect
  464. * of resetting the GMBUS controller and so clearing the
  465. * BUS_ERROR raised by the slave's NAK.
  466. */
  467. I915_WRITE_FW(GMBUS1, GMBUS_SW_CLR_INT);
  468. I915_WRITE_FW(GMBUS1, 0);
  469. I915_WRITE_FW(GMBUS0, 0);
  470. DRM_DEBUG_KMS("GMBUS [%s] NAK for addr: %04x %c(%d)\n",
  471. adapter->name, msgs[i].addr,
  472. (msgs[i].flags & I2C_M_RD) ? 'r' : 'w', msgs[i].len);
  473. /*
  474. * Passive adapters sometimes NAK the first probe. Retry the first
  475. * message once on -ENXIO for GMBUS transfers; the bit banging algorithm
  476. * has retries internally. See also the retry loop in
  477. * drm_do_probe_ddc_edid, which bails out on the first -ENXIO.
  478. */
  479. if (ret == -ENXIO && i == 0 && try++ == 0) {
  480. DRM_DEBUG_KMS("GMBUS [%s] NAK on first message, retry\n",
  481. adapter->name);
  482. goto retry;
  483. }
  484. goto out;
  485. timeout:
  486. DRM_DEBUG_KMS("GMBUS [%s] timed out, falling back to bit banging on pin %d\n",
  487. bus->adapter.name, bus->reg0 & 0xff);
  488. I915_WRITE_FW(GMBUS0, 0);
  489. /*
  490. * Hardware may not support GMBUS over these pins? Try GPIO bitbanging
  491. * instead. Use EAGAIN to have i2c core retry.
  492. */
  493. ret = -EAGAIN;
  494. out:
  495. return ret;
  496. }
  497. static int
  498. gmbus_xfer(struct i2c_adapter *adapter, struct i2c_msg *msgs, int num)
  499. {
  500. struct intel_gmbus *bus = container_of(adapter, struct intel_gmbus,
  501. adapter);
  502. struct drm_i915_private *dev_priv = bus->dev_priv;
  503. int ret;
  504. intel_display_power_get(dev_priv, POWER_DOMAIN_GMBUS);
  505. if (bus->force_bit) {
  506. ret = i2c_bit_algo.master_xfer(adapter, msgs, num);
  507. if (ret < 0)
  508. bus->force_bit &= ~GMBUS_FORCE_BIT_RETRY;
  509. } else {
  510. ret = do_gmbus_xfer(adapter, msgs, num);
  511. if (ret == -EAGAIN)
  512. bus->force_bit |= GMBUS_FORCE_BIT_RETRY;
  513. }
  514. intel_display_power_put(dev_priv, POWER_DOMAIN_GMBUS);
  515. return ret;
  516. }
  517. static u32 gmbus_func(struct i2c_adapter *adapter)
  518. {
  519. return i2c_bit_algo.functionality(adapter) &
  520. (I2C_FUNC_I2C | I2C_FUNC_SMBUS_EMUL |
  521. /* I2C_FUNC_10BIT_ADDR | */
  522. I2C_FUNC_SMBUS_READ_BLOCK_DATA |
  523. I2C_FUNC_SMBUS_BLOCK_PROC_CALL);
  524. }
  525. static const struct i2c_algorithm gmbus_algorithm = {
  526. .master_xfer = gmbus_xfer,
  527. .functionality = gmbus_func
  528. };
  529. static void gmbus_lock_bus(struct i2c_adapter *adapter,
  530. unsigned int flags)
  531. {
  532. struct intel_gmbus *bus = to_intel_gmbus(adapter);
  533. struct drm_i915_private *dev_priv = bus->dev_priv;
  534. mutex_lock(&dev_priv->gmbus_mutex);
  535. }
  536. static int gmbus_trylock_bus(struct i2c_adapter *adapter,
  537. unsigned int flags)
  538. {
  539. struct intel_gmbus *bus = to_intel_gmbus(adapter);
  540. struct drm_i915_private *dev_priv = bus->dev_priv;
  541. return mutex_trylock(&dev_priv->gmbus_mutex);
  542. }
  543. static void gmbus_unlock_bus(struct i2c_adapter *adapter,
  544. unsigned int flags)
  545. {
  546. struct intel_gmbus *bus = to_intel_gmbus(adapter);
  547. struct drm_i915_private *dev_priv = bus->dev_priv;
  548. mutex_unlock(&dev_priv->gmbus_mutex);
  549. }
  550. static const struct i2c_lock_operations gmbus_lock_ops = {
  551. .lock_bus = gmbus_lock_bus,
  552. .trylock_bus = gmbus_trylock_bus,
  553. .unlock_bus = gmbus_unlock_bus,
  554. };
  555. /**
  556. * intel_gmbus_setup - instantiate all Intel i2c GMBuses
  557. * @dev_priv: i915 device private
  558. */
  559. int intel_setup_gmbus(struct drm_i915_private *dev_priv)
  560. {
  561. struct pci_dev *pdev = dev_priv->drm.pdev;
  562. struct intel_gmbus *bus;
  563. unsigned int pin;
  564. int ret;
  565. if (HAS_PCH_NOP(dev_priv))
  566. return 0;
  567. if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
  568. dev_priv->gpio_mmio_base = VLV_DISPLAY_BASE;
  569. else if (!HAS_GMCH_DISPLAY(dev_priv))
  570. dev_priv->gpio_mmio_base =
  571. i915_mmio_reg_offset(PCH_GPIOA) -
  572. i915_mmio_reg_offset(GPIOA);
  573. mutex_init(&dev_priv->gmbus_mutex);
  574. init_waitqueue_head(&dev_priv->gmbus_wait_queue);
  575. for (pin = 0; pin < ARRAY_SIZE(dev_priv->gmbus); pin++) {
  576. if (!intel_gmbus_is_valid_pin(dev_priv, pin))
  577. continue;
  578. bus = &dev_priv->gmbus[pin];
  579. bus->adapter.owner = THIS_MODULE;
  580. bus->adapter.class = I2C_CLASS_DDC;
  581. snprintf(bus->adapter.name,
  582. sizeof(bus->adapter.name),
  583. "i915 gmbus %s",
  584. get_gmbus_pin(dev_priv, pin)->name);
  585. bus->adapter.dev.parent = &pdev->dev;
  586. bus->dev_priv = dev_priv;
  587. bus->adapter.algo = &gmbus_algorithm;
  588. bus->adapter.lock_ops = &gmbus_lock_ops;
  589. /*
  590. * We wish to retry with bit banging
  591. * after a timed out GMBUS attempt.
  592. */
  593. bus->adapter.retries = 1;
  594. /* By default use a conservative clock rate */
  595. bus->reg0 = pin | GMBUS_RATE_100KHZ;
  596. /* gmbus seems to be broken on i830 */
  597. if (IS_I830(dev_priv))
  598. bus->force_bit = 1;
  599. intel_gpio_setup(bus, pin);
  600. ret = i2c_add_adapter(&bus->adapter);
  601. if (ret)
  602. goto err;
  603. }
  604. intel_i2c_reset(dev_priv);
  605. return 0;
  606. err:
  607. while (pin--) {
  608. if (!intel_gmbus_is_valid_pin(dev_priv, pin))
  609. continue;
  610. bus = &dev_priv->gmbus[pin];
  611. i2c_del_adapter(&bus->adapter);
  612. }
  613. return ret;
  614. }
  615. struct i2c_adapter *intel_gmbus_get_adapter(struct drm_i915_private *dev_priv,
  616. unsigned int pin)
  617. {
  618. if (WARN_ON(!intel_gmbus_is_valid_pin(dev_priv, pin)))
  619. return NULL;
  620. return &dev_priv->gmbus[pin].adapter;
  621. }
  622. void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed)
  623. {
  624. struct intel_gmbus *bus = to_intel_gmbus(adapter);
  625. bus->reg0 = (bus->reg0 & ~(0x3 << 8)) | speed;
  626. }
  627. void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit)
  628. {
  629. struct intel_gmbus *bus = to_intel_gmbus(adapter);
  630. struct drm_i915_private *dev_priv = bus->dev_priv;
  631. mutex_lock(&dev_priv->gmbus_mutex);
  632. bus->force_bit += force_bit ? 1 : -1;
  633. DRM_DEBUG_KMS("%sabling bit-banging on %s. force bit now %d\n",
  634. force_bit ? "en" : "dis", adapter->name,
  635. bus->force_bit);
  636. mutex_unlock(&dev_priv->gmbus_mutex);
  637. }
  638. void intel_teardown_gmbus(struct drm_i915_private *dev_priv)
  639. {
  640. struct intel_gmbus *bus;
  641. unsigned int pin;
  642. for (pin = 0; pin < ARRAY_SIZE(dev_priv->gmbus); pin++) {
  643. if (!intel_gmbus_is_valid_pin(dev_priv, pin))
  644. continue;
  645. bus = &dev_priv->gmbus[pin];
  646. i2c_del_adapter(&bus->adapter);
  647. }
  648. }