intel_fbc.c 39 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389
  1. /*
  2. * Copyright © 2014 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  21. * DEALINGS IN THE SOFTWARE.
  22. */
  23. /**
  24. * DOC: Frame Buffer Compression (FBC)
  25. *
  26. * FBC tries to save memory bandwidth (and so power consumption) by
  27. * compressing the amount of memory used by the display. It is total
  28. * transparent to user space and completely handled in the kernel.
  29. *
  30. * The benefits of FBC are mostly visible with solid backgrounds and
  31. * variation-less patterns. It comes from keeping the memory footprint small
  32. * and having fewer memory pages opened and accessed for refreshing the display.
  33. *
  34. * i915 is responsible to reserve stolen memory for FBC and configure its
  35. * offset on proper registers. The hardware takes care of all
  36. * compress/decompress. However there are many known cases where we have to
  37. * forcibly disable it to allow proper screen updates.
  38. */
  39. #include "intel_drv.h"
  40. #include "i915_drv.h"
  41. static inline bool fbc_supported(struct drm_i915_private *dev_priv)
  42. {
  43. return HAS_FBC(dev_priv);
  44. }
  45. static inline bool fbc_on_pipe_a_only(struct drm_i915_private *dev_priv)
  46. {
  47. return IS_HASWELL(dev_priv) || INTEL_GEN(dev_priv) >= 8;
  48. }
  49. static inline bool fbc_on_plane_a_only(struct drm_i915_private *dev_priv)
  50. {
  51. return INTEL_GEN(dev_priv) < 4;
  52. }
  53. static inline bool no_fbc_on_multiple_pipes(struct drm_i915_private *dev_priv)
  54. {
  55. return INTEL_GEN(dev_priv) <= 3;
  56. }
  57. /*
  58. * In some platforms where the CRTC's x:0/y:0 coordinates doesn't match the
  59. * frontbuffer's x:0/y:0 coordinates we lie to the hardware about the plane's
  60. * origin so the x and y offsets can actually fit the registers. As a
  61. * consequence, the fence doesn't really start exactly at the display plane
  62. * address we program because it starts at the real start of the buffer, so we
  63. * have to take this into consideration here.
  64. */
  65. static unsigned int get_crtc_fence_y_offset(struct intel_fbc *fbc)
  66. {
  67. return fbc->state_cache.plane.y - fbc->state_cache.plane.adjusted_y;
  68. }
  69. /*
  70. * For SKL+, the plane source size used by the hardware is based on the value we
  71. * write to the PLANE_SIZE register. For BDW-, the hardware looks at the value
  72. * we wrote to PIPESRC.
  73. */
  74. static void intel_fbc_get_plane_source_size(struct intel_fbc_state_cache *cache,
  75. int *width, int *height)
  76. {
  77. if (width)
  78. *width = cache->plane.src_w;
  79. if (height)
  80. *height = cache->plane.src_h;
  81. }
  82. static int intel_fbc_calculate_cfb_size(struct drm_i915_private *dev_priv,
  83. struct intel_fbc_state_cache *cache)
  84. {
  85. int lines;
  86. intel_fbc_get_plane_source_size(cache, NULL, &lines);
  87. if (INTEL_GEN(dev_priv) == 7)
  88. lines = min(lines, 2048);
  89. else if (INTEL_GEN(dev_priv) >= 8)
  90. lines = min(lines, 2560);
  91. /* Hardware needs the full buffer stride, not just the active area. */
  92. return lines * cache->fb.stride;
  93. }
  94. static void i8xx_fbc_deactivate(struct drm_i915_private *dev_priv)
  95. {
  96. u32 fbc_ctl;
  97. /* Disable compression */
  98. fbc_ctl = I915_READ(FBC_CONTROL);
  99. if ((fbc_ctl & FBC_CTL_EN) == 0)
  100. return;
  101. fbc_ctl &= ~FBC_CTL_EN;
  102. I915_WRITE(FBC_CONTROL, fbc_ctl);
  103. /* Wait for compressing bit to clear */
  104. if (intel_wait_for_register(dev_priv,
  105. FBC_STATUS, FBC_STAT_COMPRESSING, 0,
  106. 10)) {
  107. DRM_DEBUG_KMS("FBC idle timed out\n");
  108. return;
  109. }
  110. }
  111. static void i8xx_fbc_activate(struct drm_i915_private *dev_priv)
  112. {
  113. struct intel_fbc_reg_params *params = &dev_priv->fbc.params;
  114. int cfb_pitch;
  115. int i;
  116. u32 fbc_ctl;
  117. /* Note: fbc.threshold == 1 for i8xx */
  118. cfb_pitch = params->cfb_size / FBC_LL_SIZE;
  119. if (params->fb.stride < cfb_pitch)
  120. cfb_pitch = params->fb.stride;
  121. /* FBC_CTL wants 32B or 64B units */
  122. if (IS_GEN2(dev_priv))
  123. cfb_pitch = (cfb_pitch / 32) - 1;
  124. else
  125. cfb_pitch = (cfb_pitch / 64) - 1;
  126. /* Clear old tags */
  127. for (i = 0; i < (FBC_LL_SIZE / 32) + 1; i++)
  128. I915_WRITE(FBC_TAG(i), 0);
  129. if (IS_GEN4(dev_priv)) {
  130. u32 fbc_ctl2;
  131. /* Set it up... */
  132. fbc_ctl2 = FBC_CTL_FENCE_DBL | FBC_CTL_IDLE_IMM | FBC_CTL_CPU_FENCE;
  133. fbc_ctl2 |= FBC_CTL_PLANE(params->crtc.i9xx_plane);
  134. I915_WRITE(FBC_CONTROL2, fbc_ctl2);
  135. I915_WRITE(FBC_FENCE_OFF, params->crtc.fence_y_offset);
  136. }
  137. /* enable it... */
  138. fbc_ctl = I915_READ(FBC_CONTROL);
  139. fbc_ctl &= 0x3fff << FBC_CTL_INTERVAL_SHIFT;
  140. fbc_ctl |= FBC_CTL_EN | FBC_CTL_PERIODIC;
  141. if (IS_I945GM(dev_priv))
  142. fbc_ctl |= FBC_CTL_C3_IDLE; /* 945 needs special SR handling */
  143. fbc_ctl |= (cfb_pitch & 0xff) << FBC_CTL_STRIDE_SHIFT;
  144. fbc_ctl |= params->vma->fence->id;
  145. I915_WRITE(FBC_CONTROL, fbc_ctl);
  146. }
  147. static bool i8xx_fbc_is_active(struct drm_i915_private *dev_priv)
  148. {
  149. return I915_READ(FBC_CONTROL) & FBC_CTL_EN;
  150. }
  151. static void g4x_fbc_activate(struct drm_i915_private *dev_priv)
  152. {
  153. struct intel_fbc_reg_params *params = &dev_priv->fbc.params;
  154. u32 dpfc_ctl;
  155. dpfc_ctl = DPFC_CTL_PLANE(params->crtc.i9xx_plane) | DPFC_SR_EN;
  156. if (params->fb.format->cpp[0] == 2)
  157. dpfc_ctl |= DPFC_CTL_LIMIT_2X;
  158. else
  159. dpfc_ctl |= DPFC_CTL_LIMIT_1X;
  160. if (params->vma->fence) {
  161. dpfc_ctl |= DPFC_CTL_FENCE_EN | params->vma->fence->id;
  162. I915_WRITE(DPFC_FENCE_YOFF, params->crtc.fence_y_offset);
  163. } else {
  164. I915_WRITE(DPFC_FENCE_YOFF, 0);
  165. }
  166. /* enable it... */
  167. I915_WRITE(DPFC_CONTROL, dpfc_ctl | DPFC_CTL_EN);
  168. }
  169. static void g4x_fbc_deactivate(struct drm_i915_private *dev_priv)
  170. {
  171. u32 dpfc_ctl;
  172. /* Disable compression */
  173. dpfc_ctl = I915_READ(DPFC_CONTROL);
  174. if (dpfc_ctl & DPFC_CTL_EN) {
  175. dpfc_ctl &= ~DPFC_CTL_EN;
  176. I915_WRITE(DPFC_CONTROL, dpfc_ctl);
  177. }
  178. }
  179. static bool g4x_fbc_is_active(struct drm_i915_private *dev_priv)
  180. {
  181. return I915_READ(DPFC_CONTROL) & DPFC_CTL_EN;
  182. }
  183. /* This function forces a CFB recompression through the nuke operation. */
  184. static void intel_fbc_recompress(struct drm_i915_private *dev_priv)
  185. {
  186. I915_WRITE(MSG_FBC_REND_STATE, FBC_REND_NUKE);
  187. POSTING_READ(MSG_FBC_REND_STATE);
  188. }
  189. static void ilk_fbc_activate(struct drm_i915_private *dev_priv)
  190. {
  191. struct intel_fbc_reg_params *params = &dev_priv->fbc.params;
  192. u32 dpfc_ctl;
  193. int threshold = dev_priv->fbc.threshold;
  194. dpfc_ctl = DPFC_CTL_PLANE(params->crtc.i9xx_plane);
  195. if (params->fb.format->cpp[0] == 2)
  196. threshold++;
  197. switch (threshold) {
  198. case 4:
  199. case 3:
  200. dpfc_ctl |= DPFC_CTL_LIMIT_4X;
  201. break;
  202. case 2:
  203. dpfc_ctl |= DPFC_CTL_LIMIT_2X;
  204. break;
  205. case 1:
  206. dpfc_ctl |= DPFC_CTL_LIMIT_1X;
  207. break;
  208. }
  209. if (params->vma->fence) {
  210. dpfc_ctl |= DPFC_CTL_FENCE_EN;
  211. if (IS_GEN5(dev_priv))
  212. dpfc_ctl |= params->vma->fence->id;
  213. if (IS_GEN6(dev_priv)) {
  214. I915_WRITE(SNB_DPFC_CTL_SA,
  215. SNB_CPU_FENCE_ENABLE |
  216. params->vma->fence->id);
  217. I915_WRITE(DPFC_CPU_FENCE_OFFSET,
  218. params->crtc.fence_y_offset);
  219. }
  220. } else {
  221. if (IS_GEN6(dev_priv)) {
  222. I915_WRITE(SNB_DPFC_CTL_SA, 0);
  223. I915_WRITE(DPFC_CPU_FENCE_OFFSET, 0);
  224. }
  225. }
  226. I915_WRITE(ILK_DPFC_FENCE_YOFF, params->crtc.fence_y_offset);
  227. I915_WRITE(ILK_FBC_RT_BASE,
  228. i915_ggtt_offset(params->vma) | ILK_FBC_RT_VALID);
  229. /* enable it... */
  230. I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl | DPFC_CTL_EN);
  231. intel_fbc_recompress(dev_priv);
  232. }
  233. static void ilk_fbc_deactivate(struct drm_i915_private *dev_priv)
  234. {
  235. u32 dpfc_ctl;
  236. /* Disable compression */
  237. dpfc_ctl = I915_READ(ILK_DPFC_CONTROL);
  238. if (dpfc_ctl & DPFC_CTL_EN) {
  239. dpfc_ctl &= ~DPFC_CTL_EN;
  240. I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl);
  241. }
  242. }
  243. static bool ilk_fbc_is_active(struct drm_i915_private *dev_priv)
  244. {
  245. return I915_READ(ILK_DPFC_CONTROL) & DPFC_CTL_EN;
  246. }
  247. static void gen7_fbc_activate(struct drm_i915_private *dev_priv)
  248. {
  249. struct intel_fbc_reg_params *params = &dev_priv->fbc.params;
  250. u32 dpfc_ctl;
  251. int threshold = dev_priv->fbc.threshold;
  252. /* Display WA #0529: skl, kbl, bxt. */
  253. if (IS_GEN9(dev_priv) && !IS_GEMINILAKE(dev_priv)) {
  254. u32 val = I915_READ(CHICKEN_MISC_4);
  255. val &= ~(FBC_STRIDE_OVERRIDE | FBC_STRIDE_MASK);
  256. if (i915_gem_object_get_tiling(params->vma->obj) !=
  257. I915_TILING_X)
  258. val |= FBC_STRIDE_OVERRIDE | params->gen9_wa_cfb_stride;
  259. I915_WRITE(CHICKEN_MISC_4, val);
  260. }
  261. dpfc_ctl = 0;
  262. if (IS_IVYBRIDGE(dev_priv))
  263. dpfc_ctl |= IVB_DPFC_CTL_PLANE(params->crtc.i9xx_plane);
  264. if (params->fb.format->cpp[0] == 2)
  265. threshold++;
  266. switch (threshold) {
  267. case 4:
  268. case 3:
  269. dpfc_ctl |= DPFC_CTL_LIMIT_4X;
  270. break;
  271. case 2:
  272. dpfc_ctl |= DPFC_CTL_LIMIT_2X;
  273. break;
  274. case 1:
  275. dpfc_ctl |= DPFC_CTL_LIMIT_1X;
  276. break;
  277. }
  278. if (params->vma->fence) {
  279. dpfc_ctl |= IVB_DPFC_CTL_FENCE_EN;
  280. I915_WRITE(SNB_DPFC_CTL_SA,
  281. SNB_CPU_FENCE_ENABLE |
  282. params->vma->fence->id);
  283. I915_WRITE(DPFC_CPU_FENCE_OFFSET, params->crtc.fence_y_offset);
  284. } else {
  285. I915_WRITE(SNB_DPFC_CTL_SA,0);
  286. I915_WRITE(DPFC_CPU_FENCE_OFFSET, 0);
  287. }
  288. if (dev_priv->fbc.false_color)
  289. dpfc_ctl |= FBC_CTL_FALSE_COLOR;
  290. if (IS_IVYBRIDGE(dev_priv)) {
  291. /* WaFbcAsynchFlipDisableFbcQueue:ivb */
  292. I915_WRITE(ILK_DISPLAY_CHICKEN1,
  293. I915_READ(ILK_DISPLAY_CHICKEN1) |
  294. ILK_FBCQ_DIS);
  295. } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
  296. /* WaFbcAsynchFlipDisableFbcQueue:hsw,bdw */
  297. I915_WRITE(CHICKEN_PIPESL_1(params->crtc.pipe),
  298. I915_READ(CHICKEN_PIPESL_1(params->crtc.pipe)) |
  299. HSW_FBCQ_DIS);
  300. }
  301. I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl | DPFC_CTL_EN);
  302. intel_fbc_recompress(dev_priv);
  303. }
  304. static bool intel_fbc_hw_is_active(struct drm_i915_private *dev_priv)
  305. {
  306. if (INTEL_GEN(dev_priv) >= 5)
  307. return ilk_fbc_is_active(dev_priv);
  308. else if (IS_GM45(dev_priv))
  309. return g4x_fbc_is_active(dev_priv);
  310. else
  311. return i8xx_fbc_is_active(dev_priv);
  312. }
  313. static void intel_fbc_hw_activate(struct drm_i915_private *dev_priv)
  314. {
  315. struct intel_fbc *fbc = &dev_priv->fbc;
  316. fbc->active = true;
  317. if (INTEL_GEN(dev_priv) >= 7)
  318. gen7_fbc_activate(dev_priv);
  319. else if (INTEL_GEN(dev_priv) >= 5)
  320. ilk_fbc_activate(dev_priv);
  321. else if (IS_GM45(dev_priv))
  322. g4x_fbc_activate(dev_priv);
  323. else
  324. i8xx_fbc_activate(dev_priv);
  325. }
  326. static void intel_fbc_hw_deactivate(struct drm_i915_private *dev_priv)
  327. {
  328. struct intel_fbc *fbc = &dev_priv->fbc;
  329. fbc->active = false;
  330. if (INTEL_GEN(dev_priv) >= 5)
  331. ilk_fbc_deactivate(dev_priv);
  332. else if (IS_GM45(dev_priv))
  333. g4x_fbc_deactivate(dev_priv);
  334. else
  335. i8xx_fbc_deactivate(dev_priv);
  336. }
  337. /**
  338. * intel_fbc_is_active - Is FBC active?
  339. * @dev_priv: i915 device instance
  340. *
  341. * This function is used to verify the current state of FBC.
  342. *
  343. * FIXME: This should be tracked in the plane config eventually
  344. * instead of queried at runtime for most callers.
  345. */
  346. bool intel_fbc_is_active(struct drm_i915_private *dev_priv)
  347. {
  348. return dev_priv->fbc.active;
  349. }
  350. static void intel_fbc_work_fn(struct work_struct *__work)
  351. {
  352. struct drm_i915_private *dev_priv =
  353. container_of(__work, struct drm_i915_private, fbc.work.work);
  354. struct intel_fbc *fbc = &dev_priv->fbc;
  355. struct intel_fbc_work *work = &fbc->work;
  356. struct intel_crtc *crtc = fbc->crtc;
  357. struct drm_vblank_crtc *vblank = &dev_priv->drm.vblank[crtc->pipe];
  358. if (drm_crtc_vblank_get(&crtc->base)) {
  359. /* CRTC is now off, leave FBC deactivated */
  360. mutex_lock(&fbc->lock);
  361. work->scheduled = false;
  362. mutex_unlock(&fbc->lock);
  363. return;
  364. }
  365. retry:
  366. /* Delay the actual enabling to let pageflipping cease and the
  367. * display to settle before starting the compression. Note that
  368. * this delay also serves a second purpose: it allows for a
  369. * vblank to pass after disabling the FBC before we attempt
  370. * to modify the control registers.
  371. *
  372. * WaFbcWaitForVBlankBeforeEnable:ilk,snb
  373. *
  374. * It is also worth mentioning that since work->scheduled_vblank can be
  375. * updated multiple times by the other threads, hitting the timeout is
  376. * not an error condition. We'll just end up hitting the "goto retry"
  377. * case below.
  378. */
  379. wait_event_timeout(vblank->queue,
  380. drm_crtc_vblank_count(&crtc->base) != work->scheduled_vblank,
  381. msecs_to_jiffies(50));
  382. mutex_lock(&fbc->lock);
  383. /* Were we cancelled? */
  384. if (!work->scheduled)
  385. goto out;
  386. /* Were we delayed again while this function was sleeping? */
  387. if (drm_crtc_vblank_count(&crtc->base) == work->scheduled_vblank) {
  388. mutex_unlock(&fbc->lock);
  389. goto retry;
  390. }
  391. intel_fbc_hw_activate(dev_priv);
  392. work->scheduled = false;
  393. out:
  394. mutex_unlock(&fbc->lock);
  395. drm_crtc_vblank_put(&crtc->base);
  396. }
  397. static void intel_fbc_schedule_activation(struct intel_crtc *crtc)
  398. {
  399. struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
  400. struct intel_fbc *fbc = &dev_priv->fbc;
  401. struct intel_fbc_work *work = &fbc->work;
  402. WARN_ON(!mutex_is_locked(&fbc->lock));
  403. if (WARN_ON(!fbc->enabled))
  404. return;
  405. if (drm_crtc_vblank_get(&crtc->base)) {
  406. DRM_ERROR("vblank not available for FBC on pipe %c\n",
  407. pipe_name(crtc->pipe));
  408. return;
  409. }
  410. /* It is useless to call intel_fbc_cancel_work() or cancel_work() in
  411. * this function since we're not releasing fbc.lock, so it won't have an
  412. * opportunity to grab it to discover that it was cancelled. So we just
  413. * update the expected jiffy count. */
  414. work->scheduled = true;
  415. work->scheduled_vblank = drm_crtc_vblank_count(&crtc->base);
  416. drm_crtc_vblank_put(&crtc->base);
  417. schedule_work(&work->work);
  418. }
  419. static void intel_fbc_deactivate(struct drm_i915_private *dev_priv)
  420. {
  421. struct intel_fbc *fbc = &dev_priv->fbc;
  422. WARN_ON(!mutex_is_locked(&fbc->lock));
  423. /* Calling cancel_work() here won't help due to the fact that the work
  424. * function grabs fbc->lock. Just set scheduled to false so the work
  425. * function can know it was cancelled. */
  426. fbc->work.scheduled = false;
  427. if (fbc->active)
  428. intel_fbc_hw_deactivate(dev_priv);
  429. }
  430. static bool multiple_pipes_ok(struct intel_crtc *crtc,
  431. struct intel_plane_state *plane_state)
  432. {
  433. struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
  434. struct intel_fbc *fbc = &dev_priv->fbc;
  435. enum pipe pipe = crtc->pipe;
  436. /* Don't even bother tracking anything we don't need. */
  437. if (!no_fbc_on_multiple_pipes(dev_priv))
  438. return true;
  439. if (plane_state->base.visible)
  440. fbc->visible_pipes_mask |= (1 << pipe);
  441. else
  442. fbc->visible_pipes_mask &= ~(1 << pipe);
  443. return (fbc->visible_pipes_mask & ~(1 << pipe)) != 0;
  444. }
  445. static int find_compression_threshold(struct drm_i915_private *dev_priv,
  446. struct drm_mm_node *node,
  447. int size,
  448. int fb_cpp)
  449. {
  450. int compression_threshold = 1;
  451. int ret;
  452. u64 end;
  453. /* The FBC hardware for BDW/SKL doesn't have access to the stolen
  454. * reserved range size, so it always assumes the maximum (8mb) is used.
  455. * If we enable FBC using a CFB on that memory range we'll get FIFO
  456. * underruns, even if that range is not reserved by the BIOS. */
  457. if (IS_BROADWELL(dev_priv) || IS_GEN9_BC(dev_priv))
  458. end = resource_size(&dev_priv->dsm) - 8 * 1024 * 1024;
  459. else
  460. end = U64_MAX;
  461. /* HACK: This code depends on what we will do in *_enable_fbc. If that
  462. * code changes, this code needs to change as well.
  463. *
  464. * The enable_fbc code will attempt to use one of our 2 compression
  465. * thresholds, therefore, in that case, we only have 1 resort.
  466. */
  467. /* Try to over-allocate to reduce reallocations and fragmentation. */
  468. ret = i915_gem_stolen_insert_node_in_range(dev_priv, node, size <<= 1,
  469. 4096, 0, end);
  470. if (ret == 0)
  471. return compression_threshold;
  472. again:
  473. /* HW's ability to limit the CFB is 1:4 */
  474. if (compression_threshold > 4 ||
  475. (fb_cpp == 2 && compression_threshold == 2))
  476. return 0;
  477. ret = i915_gem_stolen_insert_node_in_range(dev_priv, node, size >>= 1,
  478. 4096, 0, end);
  479. if (ret && INTEL_GEN(dev_priv) <= 4) {
  480. return 0;
  481. } else if (ret) {
  482. compression_threshold <<= 1;
  483. goto again;
  484. } else {
  485. return compression_threshold;
  486. }
  487. }
  488. static int intel_fbc_alloc_cfb(struct intel_crtc *crtc)
  489. {
  490. struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
  491. struct intel_fbc *fbc = &dev_priv->fbc;
  492. struct drm_mm_node *uninitialized_var(compressed_llb);
  493. int size, fb_cpp, ret;
  494. WARN_ON(drm_mm_node_allocated(&fbc->compressed_fb));
  495. size = intel_fbc_calculate_cfb_size(dev_priv, &fbc->state_cache);
  496. fb_cpp = fbc->state_cache.fb.format->cpp[0];
  497. ret = find_compression_threshold(dev_priv, &fbc->compressed_fb,
  498. size, fb_cpp);
  499. if (!ret)
  500. goto err_llb;
  501. else if (ret > 1) {
  502. DRM_INFO("Reducing the compressed framebuffer size. This may lead to less power savings than a non-reduced-size. Try to increase stolen memory size if available in BIOS.\n");
  503. }
  504. fbc->threshold = ret;
  505. if (INTEL_GEN(dev_priv) >= 5)
  506. I915_WRITE(ILK_DPFC_CB_BASE, fbc->compressed_fb.start);
  507. else if (IS_GM45(dev_priv)) {
  508. I915_WRITE(DPFC_CB_BASE, fbc->compressed_fb.start);
  509. } else {
  510. compressed_llb = kzalloc(sizeof(*compressed_llb), GFP_KERNEL);
  511. if (!compressed_llb)
  512. goto err_fb;
  513. ret = i915_gem_stolen_insert_node(dev_priv, compressed_llb,
  514. 4096, 4096);
  515. if (ret)
  516. goto err_fb;
  517. fbc->compressed_llb = compressed_llb;
  518. GEM_BUG_ON(range_overflows_t(u64, dev_priv->dsm.start,
  519. fbc->compressed_fb.start,
  520. U32_MAX));
  521. GEM_BUG_ON(range_overflows_t(u64, dev_priv->dsm.start,
  522. fbc->compressed_llb->start,
  523. U32_MAX));
  524. I915_WRITE(FBC_CFB_BASE,
  525. dev_priv->dsm.start + fbc->compressed_fb.start);
  526. I915_WRITE(FBC_LL_BASE,
  527. dev_priv->dsm.start + compressed_llb->start);
  528. }
  529. DRM_DEBUG_KMS("reserved %llu bytes of contiguous stolen space for FBC, threshold: %d\n",
  530. fbc->compressed_fb.size, fbc->threshold);
  531. return 0;
  532. err_fb:
  533. kfree(compressed_llb);
  534. i915_gem_stolen_remove_node(dev_priv, &fbc->compressed_fb);
  535. err_llb:
  536. if (drm_mm_initialized(&dev_priv->mm.stolen))
  537. pr_info_once("drm: not enough stolen space for compressed buffer (need %d more bytes), disabling. Hint: you may be able to increase stolen memory size in the BIOS to avoid this.\n", size);
  538. return -ENOSPC;
  539. }
  540. static void __intel_fbc_cleanup_cfb(struct drm_i915_private *dev_priv)
  541. {
  542. struct intel_fbc *fbc = &dev_priv->fbc;
  543. if (drm_mm_node_allocated(&fbc->compressed_fb))
  544. i915_gem_stolen_remove_node(dev_priv, &fbc->compressed_fb);
  545. if (fbc->compressed_llb) {
  546. i915_gem_stolen_remove_node(dev_priv, fbc->compressed_llb);
  547. kfree(fbc->compressed_llb);
  548. }
  549. }
  550. void intel_fbc_cleanup_cfb(struct drm_i915_private *dev_priv)
  551. {
  552. struct intel_fbc *fbc = &dev_priv->fbc;
  553. if (!fbc_supported(dev_priv))
  554. return;
  555. mutex_lock(&fbc->lock);
  556. __intel_fbc_cleanup_cfb(dev_priv);
  557. mutex_unlock(&fbc->lock);
  558. }
  559. static bool stride_is_valid(struct drm_i915_private *dev_priv,
  560. unsigned int stride)
  561. {
  562. /* These should have been caught earlier. */
  563. WARN_ON(stride < 512);
  564. WARN_ON((stride & (64 - 1)) != 0);
  565. /* Below are the additional FBC restrictions. */
  566. if (IS_GEN2(dev_priv) || IS_GEN3(dev_priv))
  567. return stride == 4096 || stride == 8192;
  568. if (IS_GEN4(dev_priv) && !IS_G4X(dev_priv) && stride < 2048)
  569. return false;
  570. if (stride > 16384)
  571. return false;
  572. return true;
  573. }
  574. static bool pixel_format_is_valid(struct drm_i915_private *dev_priv,
  575. uint32_t pixel_format)
  576. {
  577. switch (pixel_format) {
  578. case DRM_FORMAT_XRGB8888:
  579. case DRM_FORMAT_XBGR8888:
  580. return true;
  581. case DRM_FORMAT_XRGB1555:
  582. case DRM_FORMAT_RGB565:
  583. /* 16bpp not supported on gen2 */
  584. if (IS_GEN2(dev_priv))
  585. return false;
  586. /* WaFbcOnly1to1Ratio:ctg */
  587. if (IS_G4X(dev_priv))
  588. return false;
  589. return true;
  590. default:
  591. return false;
  592. }
  593. }
  594. /*
  595. * For some reason, the hardware tracking starts looking at whatever we
  596. * programmed as the display plane base address register. It does not look at
  597. * the X and Y offset registers. That's why we look at the crtc->adjusted{x,y}
  598. * variables instead of just looking at the pipe/plane size.
  599. */
  600. static bool intel_fbc_hw_tracking_covers_screen(struct intel_crtc *crtc)
  601. {
  602. struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
  603. struct intel_fbc *fbc = &dev_priv->fbc;
  604. unsigned int effective_w, effective_h, max_w, max_h;
  605. if (INTEL_GEN(dev_priv) >= 8 || IS_HASWELL(dev_priv)) {
  606. max_w = 4096;
  607. max_h = 4096;
  608. } else if (IS_G4X(dev_priv) || INTEL_GEN(dev_priv) >= 5) {
  609. max_w = 4096;
  610. max_h = 2048;
  611. } else {
  612. max_w = 2048;
  613. max_h = 1536;
  614. }
  615. intel_fbc_get_plane_source_size(&fbc->state_cache, &effective_w,
  616. &effective_h);
  617. effective_w += fbc->state_cache.plane.adjusted_x;
  618. effective_h += fbc->state_cache.plane.adjusted_y;
  619. return effective_w <= max_w && effective_h <= max_h;
  620. }
  621. static void intel_fbc_update_state_cache(struct intel_crtc *crtc,
  622. struct intel_crtc_state *crtc_state,
  623. struct intel_plane_state *plane_state)
  624. {
  625. struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
  626. struct intel_fbc *fbc = &dev_priv->fbc;
  627. struct intel_fbc_state_cache *cache = &fbc->state_cache;
  628. struct drm_framebuffer *fb = plane_state->base.fb;
  629. cache->vma = NULL;
  630. cache->crtc.mode_flags = crtc_state->base.adjusted_mode.flags;
  631. if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
  632. cache->crtc.hsw_bdw_pixel_rate = crtc_state->pixel_rate;
  633. cache->plane.rotation = plane_state->base.rotation;
  634. /*
  635. * Src coordinates are already rotated by 270 degrees for
  636. * the 90/270 degree plane rotation cases (to match the
  637. * GTT mapping), hence no need to account for rotation here.
  638. */
  639. cache->plane.src_w = drm_rect_width(&plane_state->base.src) >> 16;
  640. cache->plane.src_h = drm_rect_height(&plane_state->base.src) >> 16;
  641. cache->plane.visible = plane_state->base.visible;
  642. cache->plane.adjusted_x = plane_state->main.x;
  643. cache->plane.adjusted_y = plane_state->main.y;
  644. cache->plane.y = plane_state->base.src.y1 >> 16;
  645. if (!cache->plane.visible)
  646. return;
  647. cache->fb.format = fb->format;
  648. cache->fb.stride = fb->pitches[0];
  649. cache->vma = plane_state->vma;
  650. }
  651. static bool intel_fbc_can_activate(struct intel_crtc *crtc)
  652. {
  653. struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
  654. struct intel_fbc *fbc = &dev_priv->fbc;
  655. struct intel_fbc_state_cache *cache = &fbc->state_cache;
  656. /* We don't need to use a state cache here since this information is
  657. * global for all CRTC.
  658. */
  659. if (fbc->underrun_detected) {
  660. fbc->no_fbc_reason = "underrun detected";
  661. return false;
  662. }
  663. if (!cache->vma) {
  664. fbc->no_fbc_reason = "primary plane not visible";
  665. return false;
  666. }
  667. if ((cache->crtc.mode_flags & DRM_MODE_FLAG_INTERLACE) ||
  668. (cache->crtc.mode_flags & DRM_MODE_FLAG_DBLSCAN)) {
  669. fbc->no_fbc_reason = "incompatible mode";
  670. return false;
  671. }
  672. if (!intel_fbc_hw_tracking_covers_screen(crtc)) {
  673. fbc->no_fbc_reason = "mode too large for compression";
  674. return false;
  675. }
  676. /* The use of a CPU fence is mandatory in order to detect writes
  677. * by the CPU to the scanout and trigger updates to the FBC.
  678. *
  679. * Note that is possible for a tiled surface to be unmappable (and
  680. * so have no fence associated with it) due to aperture constaints
  681. * at the time of pinning.
  682. */
  683. if (!cache->vma->fence) {
  684. fbc->no_fbc_reason = "framebuffer not tiled or fenced";
  685. return false;
  686. }
  687. if (INTEL_GEN(dev_priv) <= 4 && !IS_G4X(dev_priv) &&
  688. cache->plane.rotation != DRM_MODE_ROTATE_0) {
  689. fbc->no_fbc_reason = "rotation unsupported";
  690. return false;
  691. }
  692. if (!stride_is_valid(dev_priv, cache->fb.stride)) {
  693. fbc->no_fbc_reason = "framebuffer stride not supported";
  694. return false;
  695. }
  696. if (!pixel_format_is_valid(dev_priv, cache->fb.format->format)) {
  697. fbc->no_fbc_reason = "pixel format is invalid";
  698. return false;
  699. }
  700. /* WaFbcExceedCdClockThreshold:hsw,bdw */
  701. if ((IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) &&
  702. cache->crtc.hsw_bdw_pixel_rate >= dev_priv->cdclk.hw.cdclk * 95 / 100) {
  703. fbc->no_fbc_reason = "pixel rate is too big";
  704. return false;
  705. }
  706. /* It is possible for the required CFB size change without a
  707. * crtc->disable + crtc->enable since it is possible to change the
  708. * stride without triggering a full modeset. Since we try to
  709. * over-allocate the CFB, there's a chance we may keep FBC enabled even
  710. * if this happens, but if we exceed the current CFB size we'll have to
  711. * disable FBC. Notice that it would be possible to disable FBC, wait
  712. * for a frame, free the stolen node, then try to reenable FBC in case
  713. * we didn't get any invalidate/deactivate calls, but this would require
  714. * a lot of tracking just for a specific case. If we conclude it's an
  715. * important case, we can implement it later. */
  716. if (intel_fbc_calculate_cfb_size(dev_priv, &fbc->state_cache) >
  717. fbc->compressed_fb.size * fbc->threshold) {
  718. fbc->no_fbc_reason = "CFB requirements changed";
  719. return false;
  720. }
  721. return true;
  722. }
  723. static bool intel_fbc_can_enable(struct drm_i915_private *dev_priv)
  724. {
  725. struct intel_fbc *fbc = &dev_priv->fbc;
  726. if (intel_vgpu_active(dev_priv)) {
  727. fbc->no_fbc_reason = "VGPU is active";
  728. return false;
  729. }
  730. if (!i915_modparams.enable_fbc) {
  731. fbc->no_fbc_reason = "disabled per module param or by default";
  732. return false;
  733. }
  734. if (fbc->underrun_detected) {
  735. fbc->no_fbc_reason = "underrun detected";
  736. return false;
  737. }
  738. return true;
  739. }
  740. static void intel_fbc_get_reg_params(struct intel_crtc *crtc,
  741. struct intel_fbc_reg_params *params)
  742. {
  743. struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
  744. struct intel_fbc *fbc = &dev_priv->fbc;
  745. struct intel_fbc_state_cache *cache = &fbc->state_cache;
  746. /* Since all our fields are integer types, use memset here so the
  747. * comparison function can rely on memcmp because the padding will be
  748. * zero. */
  749. memset(params, 0, sizeof(*params));
  750. params->vma = cache->vma;
  751. params->crtc.pipe = crtc->pipe;
  752. params->crtc.i9xx_plane = to_intel_plane(crtc->base.primary)->i9xx_plane;
  753. params->crtc.fence_y_offset = get_crtc_fence_y_offset(fbc);
  754. params->fb.format = cache->fb.format;
  755. params->fb.stride = cache->fb.stride;
  756. params->cfb_size = intel_fbc_calculate_cfb_size(dev_priv, cache);
  757. if (IS_GEN9(dev_priv) && !IS_GEMINILAKE(dev_priv))
  758. params->gen9_wa_cfb_stride = DIV_ROUND_UP(cache->plane.src_w,
  759. 32 * fbc->threshold) * 8;
  760. }
  761. static bool intel_fbc_reg_params_equal(struct intel_fbc_reg_params *params1,
  762. struct intel_fbc_reg_params *params2)
  763. {
  764. /* We can use this since intel_fbc_get_reg_params() does a memset. */
  765. return memcmp(params1, params2, sizeof(*params1)) == 0;
  766. }
  767. void intel_fbc_pre_update(struct intel_crtc *crtc,
  768. struct intel_crtc_state *crtc_state,
  769. struct intel_plane_state *plane_state)
  770. {
  771. struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
  772. struct intel_fbc *fbc = &dev_priv->fbc;
  773. if (!fbc_supported(dev_priv))
  774. return;
  775. mutex_lock(&fbc->lock);
  776. if (!multiple_pipes_ok(crtc, plane_state)) {
  777. fbc->no_fbc_reason = "more than one pipe active";
  778. goto deactivate;
  779. }
  780. if (!fbc->enabled || fbc->crtc != crtc)
  781. goto unlock;
  782. intel_fbc_update_state_cache(crtc, crtc_state, plane_state);
  783. deactivate:
  784. intel_fbc_deactivate(dev_priv);
  785. unlock:
  786. mutex_unlock(&fbc->lock);
  787. }
  788. static void __intel_fbc_post_update(struct intel_crtc *crtc)
  789. {
  790. struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
  791. struct intel_fbc *fbc = &dev_priv->fbc;
  792. struct intel_fbc_reg_params old_params;
  793. WARN_ON(!mutex_is_locked(&fbc->lock));
  794. if (!fbc->enabled || fbc->crtc != crtc)
  795. return;
  796. if (!intel_fbc_can_activate(crtc)) {
  797. WARN_ON(fbc->active);
  798. return;
  799. }
  800. old_params = fbc->params;
  801. intel_fbc_get_reg_params(crtc, &fbc->params);
  802. /* If the scanout has not changed, don't modify the FBC settings.
  803. * Note that we make the fundamental assumption that the fb->obj
  804. * cannot be unpinned (and have its GTT offset and fence revoked)
  805. * without first being decoupled from the scanout and FBC disabled.
  806. */
  807. if (fbc->active &&
  808. intel_fbc_reg_params_equal(&old_params, &fbc->params))
  809. return;
  810. intel_fbc_deactivate(dev_priv);
  811. intel_fbc_schedule_activation(crtc);
  812. fbc->no_fbc_reason = "FBC enabled (active or scheduled)";
  813. }
  814. void intel_fbc_post_update(struct intel_crtc *crtc)
  815. {
  816. struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
  817. struct intel_fbc *fbc = &dev_priv->fbc;
  818. if (!fbc_supported(dev_priv))
  819. return;
  820. mutex_lock(&fbc->lock);
  821. __intel_fbc_post_update(crtc);
  822. mutex_unlock(&fbc->lock);
  823. }
  824. static unsigned int intel_fbc_get_frontbuffer_bit(struct intel_fbc *fbc)
  825. {
  826. if (fbc->enabled)
  827. return to_intel_plane(fbc->crtc->base.primary)->frontbuffer_bit;
  828. else
  829. return fbc->possible_framebuffer_bits;
  830. }
  831. void intel_fbc_invalidate(struct drm_i915_private *dev_priv,
  832. unsigned int frontbuffer_bits,
  833. enum fb_op_origin origin)
  834. {
  835. struct intel_fbc *fbc = &dev_priv->fbc;
  836. if (!fbc_supported(dev_priv))
  837. return;
  838. if (origin == ORIGIN_GTT || origin == ORIGIN_FLIP)
  839. return;
  840. mutex_lock(&fbc->lock);
  841. fbc->busy_bits |= intel_fbc_get_frontbuffer_bit(fbc) & frontbuffer_bits;
  842. if (fbc->enabled && fbc->busy_bits)
  843. intel_fbc_deactivate(dev_priv);
  844. mutex_unlock(&fbc->lock);
  845. }
  846. void intel_fbc_flush(struct drm_i915_private *dev_priv,
  847. unsigned int frontbuffer_bits, enum fb_op_origin origin)
  848. {
  849. struct intel_fbc *fbc = &dev_priv->fbc;
  850. if (!fbc_supported(dev_priv))
  851. return;
  852. mutex_lock(&fbc->lock);
  853. fbc->busy_bits &= ~frontbuffer_bits;
  854. if (origin == ORIGIN_GTT || origin == ORIGIN_FLIP)
  855. goto out;
  856. if (!fbc->busy_bits && fbc->enabled &&
  857. (frontbuffer_bits & intel_fbc_get_frontbuffer_bit(fbc))) {
  858. if (fbc->active)
  859. intel_fbc_recompress(dev_priv);
  860. else
  861. __intel_fbc_post_update(fbc->crtc);
  862. }
  863. out:
  864. mutex_unlock(&fbc->lock);
  865. }
  866. /**
  867. * intel_fbc_choose_crtc - select a CRTC to enable FBC on
  868. * @dev_priv: i915 device instance
  869. * @state: the atomic state structure
  870. *
  871. * This function looks at the proposed state for CRTCs and planes, then chooses
  872. * which pipe is going to have FBC by setting intel_crtc_state->enable_fbc to
  873. * true.
  874. *
  875. * Later, intel_fbc_enable is going to look for state->enable_fbc and then maybe
  876. * enable FBC for the chosen CRTC. If it does, it will set dev_priv->fbc.crtc.
  877. */
  878. void intel_fbc_choose_crtc(struct drm_i915_private *dev_priv,
  879. struct intel_atomic_state *state)
  880. {
  881. struct intel_fbc *fbc = &dev_priv->fbc;
  882. struct intel_plane *plane;
  883. struct intel_plane_state *plane_state;
  884. bool crtc_chosen = false;
  885. int i;
  886. mutex_lock(&fbc->lock);
  887. /* Does this atomic commit involve the CRTC currently tied to FBC? */
  888. if (fbc->crtc &&
  889. !intel_atomic_get_new_crtc_state(state, fbc->crtc))
  890. goto out;
  891. if (!intel_fbc_can_enable(dev_priv))
  892. goto out;
  893. /* Simply choose the first CRTC that is compatible and has a visible
  894. * plane. We could go for fancier schemes such as checking the plane
  895. * size, but this would just affect the few platforms that don't tie FBC
  896. * to pipe or plane A. */
  897. for_each_new_intel_plane_in_state(state, plane, plane_state, i) {
  898. struct intel_crtc_state *crtc_state;
  899. struct intel_crtc *crtc = to_intel_crtc(plane_state->base.crtc);
  900. if (!plane_state->base.visible)
  901. continue;
  902. if (fbc_on_pipe_a_only(dev_priv) && crtc->pipe != PIPE_A)
  903. continue;
  904. if (fbc_on_plane_a_only(dev_priv) && plane->i9xx_plane != PLANE_A)
  905. continue;
  906. crtc_state = intel_atomic_get_new_crtc_state(state, crtc);
  907. crtc_state->enable_fbc = true;
  908. crtc_chosen = true;
  909. break;
  910. }
  911. if (!crtc_chosen)
  912. fbc->no_fbc_reason = "no suitable CRTC for FBC";
  913. out:
  914. mutex_unlock(&fbc->lock);
  915. }
  916. /**
  917. * intel_fbc_enable: tries to enable FBC on the CRTC
  918. * @crtc: the CRTC
  919. * @crtc_state: corresponding &drm_crtc_state for @crtc
  920. * @plane_state: corresponding &drm_plane_state for the primary plane of @crtc
  921. *
  922. * This function checks if the given CRTC was chosen for FBC, then enables it if
  923. * possible. Notice that it doesn't activate FBC. It is valid to call
  924. * intel_fbc_enable multiple times for the same pipe without an
  925. * intel_fbc_disable in the middle, as long as it is deactivated.
  926. */
  927. void intel_fbc_enable(struct intel_crtc *crtc,
  928. struct intel_crtc_state *crtc_state,
  929. struct intel_plane_state *plane_state)
  930. {
  931. struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
  932. struct intel_fbc *fbc = &dev_priv->fbc;
  933. if (!fbc_supported(dev_priv))
  934. return;
  935. mutex_lock(&fbc->lock);
  936. if (fbc->enabled) {
  937. WARN_ON(fbc->crtc == NULL);
  938. if (fbc->crtc == crtc) {
  939. WARN_ON(!crtc_state->enable_fbc);
  940. WARN_ON(fbc->active);
  941. }
  942. goto out;
  943. }
  944. if (!crtc_state->enable_fbc)
  945. goto out;
  946. WARN_ON(fbc->active);
  947. WARN_ON(fbc->crtc != NULL);
  948. intel_fbc_update_state_cache(crtc, crtc_state, plane_state);
  949. if (intel_fbc_alloc_cfb(crtc)) {
  950. fbc->no_fbc_reason = "not enough stolen memory";
  951. goto out;
  952. }
  953. DRM_DEBUG_KMS("Enabling FBC on pipe %c\n", pipe_name(crtc->pipe));
  954. fbc->no_fbc_reason = "FBC enabled but not active yet\n";
  955. fbc->enabled = true;
  956. fbc->crtc = crtc;
  957. out:
  958. mutex_unlock(&fbc->lock);
  959. }
  960. /**
  961. * __intel_fbc_disable - disable FBC
  962. * @dev_priv: i915 device instance
  963. *
  964. * This is the low level function that actually disables FBC. Callers should
  965. * grab the FBC lock.
  966. */
  967. static void __intel_fbc_disable(struct drm_i915_private *dev_priv)
  968. {
  969. struct intel_fbc *fbc = &dev_priv->fbc;
  970. struct intel_crtc *crtc = fbc->crtc;
  971. WARN_ON(!mutex_is_locked(&fbc->lock));
  972. WARN_ON(!fbc->enabled);
  973. WARN_ON(fbc->active);
  974. WARN_ON(crtc->active);
  975. DRM_DEBUG_KMS("Disabling FBC on pipe %c\n", pipe_name(crtc->pipe));
  976. __intel_fbc_cleanup_cfb(dev_priv);
  977. fbc->enabled = false;
  978. fbc->crtc = NULL;
  979. }
  980. /**
  981. * intel_fbc_disable - disable FBC if it's associated with crtc
  982. * @crtc: the CRTC
  983. *
  984. * This function disables FBC if it's associated with the provided CRTC.
  985. */
  986. void intel_fbc_disable(struct intel_crtc *crtc)
  987. {
  988. struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
  989. struct intel_fbc *fbc = &dev_priv->fbc;
  990. if (!fbc_supported(dev_priv))
  991. return;
  992. mutex_lock(&fbc->lock);
  993. if (fbc->crtc == crtc)
  994. __intel_fbc_disable(dev_priv);
  995. mutex_unlock(&fbc->lock);
  996. cancel_work_sync(&fbc->work.work);
  997. }
  998. /**
  999. * intel_fbc_global_disable - globally disable FBC
  1000. * @dev_priv: i915 device instance
  1001. *
  1002. * This function disables FBC regardless of which CRTC is associated with it.
  1003. */
  1004. void intel_fbc_global_disable(struct drm_i915_private *dev_priv)
  1005. {
  1006. struct intel_fbc *fbc = &dev_priv->fbc;
  1007. if (!fbc_supported(dev_priv))
  1008. return;
  1009. mutex_lock(&fbc->lock);
  1010. if (fbc->enabled)
  1011. __intel_fbc_disable(dev_priv);
  1012. mutex_unlock(&fbc->lock);
  1013. cancel_work_sync(&fbc->work.work);
  1014. }
  1015. static void intel_fbc_underrun_work_fn(struct work_struct *work)
  1016. {
  1017. struct drm_i915_private *dev_priv =
  1018. container_of(work, struct drm_i915_private, fbc.underrun_work);
  1019. struct intel_fbc *fbc = &dev_priv->fbc;
  1020. mutex_lock(&fbc->lock);
  1021. /* Maybe we were scheduled twice. */
  1022. if (fbc->underrun_detected || !fbc->enabled)
  1023. goto out;
  1024. DRM_DEBUG_KMS("Disabling FBC due to FIFO underrun.\n");
  1025. fbc->underrun_detected = true;
  1026. intel_fbc_deactivate(dev_priv);
  1027. out:
  1028. mutex_unlock(&fbc->lock);
  1029. }
  1030. /**
  1031. * intel_fbc_handle_fifo_underrun_irq - disable FBC when we get a FIFO underrun
  1032. * @dev_priv: i915 device instance
  1033. *
  1034. * Without FBC, most underruns are harmless and don't really cause too many
  1035. * problems, except for an annoying message on dmesg. With FBC, underruns can
  1036. * become black screens or even worse, especially when paired with bad
  1037. * watermarks. So in order for us to be on the safe side, completely disable FBC
  1038. * in case we ever detect a FIFO underrun on any pipe. An underrun on any pipe
  1039. * already suggests that watermarks may be bad, so try to be as safe as
  1040. * possible.
  1041. *
  1042. * This function is called from the IRQ handler.
  1043. */
  1044. void intel_fbc_handle_fifo_underrun_irq(struct drm_i915_private *dev_priv)
  1045. {
  1046. struct intel_fbc *fbc = &dev_priv->fbc;
  1047. if (!fbc_supported(dev_priv))
  1048. return;
  1049. /* There's no guarantee that underrun_detected won't be set to true
  1050. * right after this check and before the work is scheduled, but that's
  1051. * not a problem since we'll check it again under the work function
  1052. * while FBC is locked. This check here is just to prevent us from
  1053. * unnecessarily scheduling the work, and it relies on the fact that we
  1054. * never switch underrun_detect back to false after it's true. */
  1055. if (READ_ONCE(fbc->underrun_detected))
  1056. return;
  1057. schedule_work(&fbc->underrun_work);
  1058. }
  1059. /**
  1060. * intel_fbc_init_pipe_state - initialize FBC's CRTC visibility tracking
  1061. * @dev_priv: i915 device instance
  1062. *
  1063. * The FBC code needs to track CRTC visibility since the older platforms can't
  1064. * have FBC enabled while multiple pipes are used. This function does the
  1065. * initial setup at driver load to make sure FBC is matching the real hardware.
  1066. */
  1067. void intel_fbc_init_pipe_state(struct drm_i915_private *dev_priv)
  1068. {
  1069. struct intel_crtc *crtc;
  1070. /* Don't even bother tracking anything if we don't need. */
  1071. if (!no_fbc_on_multiple_pipes(dev_priv))
  1072. return;
  1073. for_each_intel_crtc(&dev_priv->drm, crtc)
  1074. if (intel_crtc_active(crtc) &&
  1075. crtc->base.primary->state->visible)
  1076. dev_priv->fbc.visible_pipes_mask |= (1 << crtc->pipe);
  1077. }
  1078. /*
  1079. * The DDX driver changes its behavior depending on the value it reads from
  1080. * i915.enable_fbc, so sanitize it by translating the default value into either
  1081. * 0 or 1 in order to allow it to know what's going on.
  1082. *
  1083. * Notice that this is done at driver initialization and we still allow user
  1084. * space to change the value during runtime without sanitizing it again. IGT
  1085. * relies on being able to change i915.enable_fbc at runtime.
  1086. */
  1087. static int intel_sanitize_fbc_option(struct drm_i915_private *dev_priv)
  1088. {
  1089. if (i915_modparams.enable_fbc >= 0)
  1090. return !!i915_modparams.enable_fbc;
  1091. if (!HAS_FBC(dev_priv))
  1092. return 0;
  1093. if (IS_BROADWELL(dev_priv) || INTEL_GEN(dev_priv) >= 9)
  1094. return 1;
  1095. return 0;
  1096. }
  1097. static bool need_fbc_vtd_wa(struct drm_i915_private *dev_priv)
  1098. {
  1099. /* WaFbcTurnOffFbcWhenHyperVisorIsUsed:skl,bxt */
  1100. if (intel_vtd_active() &&
  1101. (IS_SKYLAKE(dev_priv) || IS_BROXTON(dev_priv))) {
  1102. DRM_INFO("Disabling framebuffer compression (FBC) to prevent screen flicker with VT-d enabled\n");
  1103. return true;
  1104. }
  1105. return false;
  1106. }
  1107. /**
  1108. * intel_fbc_init - Initialize FBC
  1109. * @dev_priv: the i915 device
  1110. *
  1111. * This function might be called during PM init process.
  1112. */
  1113. void intel_fbc_init(struct drm_i915_private *dev_priv)
  1114. {
  1115. struct intel_fbc *fbc = &dev_priv->fbc;
  1116. enum pipe pipe;
  1117. INIT_WORK(&fbc->work.work, intel_fbc_work_fn);
  1118. INIT_WORK(&fbc->underrun_work, intel_fbc_underrun_work_fn);
  1119. mutex_init(&fbc->lock);
  1120. fbc->enabled = false;
  1121. fbc->active = false;
  1122. fbc->work.scheduled = false;
  1123. if (need_fbc_vtd_wa(dev_priv))
  1124. mkwrite_device_info(dev_priv)->has_fbc = false;
  1125. i915_modparams.enable_fbc = intel_sanitize_fbc_option(dev_priv);
  1126. DRM_DEBUG_KMS("Sanitized enable_fbc value: %d\n",
  1127. i915_modparams.enable_fbc);
  1128. if (!HAS_FBC(dev_priv)) {
  1129. fbc->no_fbc_reason = "unsupported by this chipset";
  1130. return;
  1131. }
  1132. for_each_pipe(dev_priv, pipe) {
  1133. fbc->possible_framebuffer_bits |=
  1134. INTEL_FRONTBUFFER_PRIMARY(pipe);
  1135. if (fbc_on_pipe_a_only(dev_priv))
  1136. break;
  1137. }
  1138. /* This value was pulled out of someone's hat */
  1139. if (INTEL_GEN(dev_priv) <= 4 && !IS_GM45(dev_priv))
  1140. I915_WRITE(FBC_CONTROL, 500 << FBC_CTL_INTERVAL_SHIFT);
  1141. /* We still don't have any sort of hardware state readout for FBC, so
  1142. * deactivate it in case the BIOS activated it to make sure software
  1143. * matches the hardware state. */
  1144. if (intel_fbc_hw_is_active(dev_priv))
  1145. intel_fbc_hw_deactivate(dev_priv);
  1146. }