intel_dp_link_training.c 9.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341
  1. /*
  2. * Copyright © 2008-2015 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. */
  23. #include "intel_drv.h"
  24. static void
  25. intel_dp_dump_link_status(const uint8_t link_status[DP_LINK_STATUS_SIZE])
  26. {
  27. DRM_DEBUG_KMS("ln0_1:0x%x ln2_3:0x%x align:0x%x sink:0x%x adj_req0_1:0x%x adj_req2_3:0x%x",
  28. link_status[0], link_status[1], link_status[2],
  29. link_status[3], link_status[4], link_status[5]);
  30. }
  31. static void
  32. intel_get_adjust_train(struct intel_dp *intel_dp,
  33. const uint8_t link_status[DP_LINK_STATUS_SIZE])
  34. {
  35. uint8_t v = 0;
  36. uint8_t p = 0;
  37. int lane;
  38. uint8_t voltage_max;
  39. uint8_t preemph_max;
  40. for (lane = 0; lane < intel_dp->lane_count; lane++) {
  41. uint8_t this_v = drm_dp_get_adjust_request_voltage(link_status, lane);
  42. uint8_t this_p = drm_dp_get_adjust_request_pre_emphasis(link_status, lane);
  43. if (this_v > v)
  44. v = this_v;
  45. if (this_p > p)
  46. p = this_p;
  47. }
  48. voltage_max = intel_dp_voltage_max(intel_dp);
  49. if (v >= voltage_max)
  50. v = voltage_max | DP_TRAIN_MAX_SWING_REACHED;
  51. preemph_max = intel_dp_pre_emphasis_max(intel_dp, v);
  52. if (p >= preemph_max)
  53. p = preemph_max | DP_TRAIN_MAX_PRE_EMPHASIS_REACHED;
  54. for (lane = 0; lane < 4; lane++)
  55. intel_dp->train_set[lane] = v | p;
  56. }
  57. static bool
  58. intel_dp_set_link_train(struct intel_dp *intel_dp,
  59. uint8_t dp_train_pat)
  60. {
  61. uint8_t buf[sizeof(intel_dp->train_set) + 1];
  62. int ret, len;
  63. intel_dp_program_link_training_pattern(intel_dp, dp_train_pat);
  64. buf[0] = dp_train_pat;
  65. if ((dp_train_pat & DP_TRAINING_PATTERN_MASK) ==
  66. DP_TRAINING_PATTERN_DISABLE) {
  67. /* don't write DP_TRAINING_LANEx_SET on disable */
  68. len = 1;
  69. } else {
  70. /* DP_TRAINING_LANEx_SET follow DP_TRAINING_PATTERN_SET */
  71. memcpy(buf + 1, intel_dp->train_set, intel_dp->lane_count);
  72. len = intel_dp->lane_count + 1;
  73. }
  74. ret = drm_dp_dpcd_write(&intel_dp->aux, DP_TRAINING_PATTERN_SET,
  75. buf, len);
  76. return ret == len;
  77. }
  78. static bool
  79. intel_dp_reset_link_train(struct intel_dp *intel_dp,
  80. uint8_t dp_train_pat)
  81. {
  82. memset(intel_dp->train_set, 0, sizeof(intel_dp->train_set));
  83. intel_dp_set_signal_levels(intel_dp);
  84. return intel_dp_set_link_train(intel_dp, dp_train_pat);
  85. }
  86. static bool
  87. intel_dp_update_link_train(struct intel_dp *intel_dp)
  88. {
  89. int ret;
  90. intel_dp_set_signal_levels(intel_dp);
  91. ret = drm_dp_dpcd_write(&intel_dp->aux, DP_TRAINING_LANE0_SET,
  92. intel_dp->train_set, intel_dp->lane_count);
  93. return ret == intel_dp->lane_count;
  94. }
  95. static bool intel_dp_link_max_vswing_reached(struct intel_dp *intel_dp)
  96. {
  97. int lane;
  98. for (lane = 0; lane < intel_dp->lane_count; lane++)
  99. if ((intel_dp->train_set[lane] &
  100. DP_TRAIN_MAX_SWING_REACHED) == 0)
  101. return false;
  102. return true;
  103. }
  104. /* Enable corresponding port and start training pattern 1 */
  105. static bool
  106. intel_dp_link_training_clock_recovery(struct intel_dp *intel_dp)
  107. {
  108. uint8_t voltage;
  109. int voltage_tries, max_vswing_tries;
  110. uint8_t link_config[2];
  111. uint8_t link_bw, rate_select;
  112. if (intel_dp->prepare_link_retrain)
  113. intel_dp->prepare_link_retrain(intel_dp);
  114. intel_dp_compute_rate(intel_dp, intel_dp->link_rate,
  115. &link_bw, &rate_select);
  116. /* Write the link configuration data */
  117. link_config[0] = link_bw;
  118. link_config[1] = intel_dp->lane_count;
  119. if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
  120. link_config[1] |= DP_LANE_COUNT_ENHANCED_FRAME_EN;
  121. drm_dp_dpcd_write(&intel_dp->aux, DP_LINK_BW_SET, link_config, 2);
  122. /* eDP 1.4 rate select method. */
  123. if (!link_bw)
  124. drm_dp_dpcd_write(&intel_dp->aux, DP_LINK_RATE_SET,
  125. &rate_select, 1);
  126. link_config[0] = 0;
  127. link_config[1] = DP_SET_ANSI_8B10B;
  128. drm_dp_dpcd_write(&intel_dp->aux, DP_DOWNSPREAD_CTRL, link_config, 2);
  129. intel_dp->DP |= DP_PORT_EN;
  130. /* clock recovery */
  131. if (!intel_dp_reset_link_train(intel_dp,
  132. DP_TRAINING_PATTERN_1 |
  133. DP_LINK_SCRAMBLING_DISABLE)) {
  134. DRM_ERROR("failed to enable link training\n");
  135. return false;
  136. }
  137. voltage_tries = 1;
  138. max_vswing_tries = 0;
  139. for (;;) {
  140. uint8_t link_status[DP_LINK_STATUS_SIZE];
  141. drm_dp_link_train_clock_recovery_delay(intel_dp->dpcd);
  142. if (!intel_dp_get_link_status(intel_dp, link_status)) {
  143. DRM_ERROR("failed to get link status\n");
  144. return false;
  145. }
  146. if (drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
  147. DRM_DEBUG_KMS("clock recovery OK\n");
  148. return true;
  149. }
  150. if (voltage_tries == 5) {
  151. DRM_DEBUG_KMS("Same voltage tried 5 times\n");
  152. return false;
  153. }
  154. if (max_vswing_tries == 1) {
  155. DRM_DEBUG_KMS("Max Voltage Swing reached\n");
  156. return false;
  157. }
  158. voltage = intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK;
  159. /* Update training set as requested by target */
  160. intel_get_adjust_train(intel_dp, link_status);
  161. if (!intel_dp_update_link_train(intel_dp)) {
  162. DRM_ERROR("failed to update link training\n");
  163. return false;
  164. }
  165. if ((intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK) ==
  166. voltage)
  167. ++voltage_tries;
  168. else
  169. voltage_tries = 1;
  170. if (intel_dp_link_max_vswing_reached(intel_dp))
  171. ++max_vswing_tries;
  172. }
  173. }
  174. /*
  175. * Pick training pattern for channel equalization. Training Pattern 3 for HBR2
  176. * or 1.2 devices that support it, Training Pattern 2 otherwise.
  177. */
  178. static u32 intel_dp_training_pattern(struct intel_dp *intel_dp)
  179. {
  180. u32 training_pattern = DP_TRAINING_PATTERN_2;
  181. bool source_tps3, sink_tps3;
  182. /*
  183. * Intel platforms that support HBR2 also support TPS3. TPS3 support is
  184. * also mandatory for downstream devices that support HBR2. However, not
  185. * all sinks follow the spec.
  186. */
  187. source_tps3 = intel_dp_source_supports_hbr2(intel_dp);
  188. sink_tps3 = drm_dp_tps3_supported(intel_dp->dpcd);
  189. if (source_tps3 && sink_tps3) {
  190. training_pattern = DP_TRAINING_PATTERN_3;
  191. } else if (intel_dp->link_rate == 540000) {
  192. if (!source_tps3)
  193. DRM_DEBUG_KMS("5.4 Gbps link rate without source HBR2/TPS3 support\n");
  194. if (!sink_tps3)
  195. DRM_DEBUG_KMS("5.4 Gbps link rate without sink TPS3 support\n");
  196. }
  197. return training_pattern;
  198. }
  199. static bool
  200. intel_dp_link_training_channel_equalization(struct intel_dp *intel_dp)
  201. {
  202. int tries;
  203. u32 training_pattern;
  204. uint8_t link_status[DP_LINK_STATUS_SIZE];
  205. training_pattern = intel_dp_training_pattern(intel_dp);
  206. /* channel equalization */
  207. if (!intel_dp_set_link_train(intel_dp,
  208. training_pattern |
  209. DP_LINK_SCRAMBLING_DISABLE)) {
  210. DRM_ERROR("failed to start channel equalization\n");
  211. return false;
  212. }
  213. intel_dp->channel_eq_status = false;
  214. for (tries = 0; tries < 5; tries++) {
  215. drm_dp_link_train_channel_eq_delay(intel_dp->dpcd);
  216. if (!intel_dp_get_link_status(intel_dp, link_status)) {
  217. DRM_ERROR("failed to get link status\n");
  218. break;
  219. }
  220. /* Make sure clock is still ok */
  221. if (!drm_dp_clock_recovery_ok(link_status,
  222. intel_dp->lane_count)) {
  223. intel_dp_dump_link_status(link_status);
  224. DRM_DEBUG_KMS("Clock recovery check failed, cannot "
  225. "continue channel equalization\n");
  226. break;
  227. }
  228. if (drm_dp_channel_eq_ok(link_status,
  229. intel_dp->lane_count)) {
  230. intel_dp->channel_eq_status = true;
  231. DRM_DEBUG_KMS("Channel EQ done. DP Training "
  232. "successful\n");
  233. break;
  234. }
  235. /* Update training set as requested by target */
  236. intel_get_adjust_train(intel_dp, link_status);
  237. if (!intel_dp_update_link_train(intel_dp)) {
  238. DRM_ERROR("failed to update link training\n");
  239. break;
  240. }
  241. }
  242. /* Try 5 times, else fail and try at lower BW */
  243. if (tries == 5) {
  244. intel_dp_dump_link_status(link_status);
  245. DRM_DEBUG_KMS("Channel equalization failed 5 times\n");
  246. }
  247. intel_dp_set_idle_link_train(intel_dp);
  248. return intel_dp->channel_eq_status;
  249. }
  250. void intel_dp_stop_link_train(struct intel_dp *intel_dp)
  251. {
  252. intel_dp_set_link_train(intel_dp,
  253. DP_TRAINING_PATTERN_DISABLE);
  254. }
  255. void
  256. intel_dp_start_link_train(struct intel_dp *intel_dp)
  257. {
  258. struct intel_connector *intel_connector = intel_dp->attached_connector;
  259. if (!intel_dp_link_training_clock_recovery(intel_dp))
  260. goto failure_handling;
  261. if (!intel_dp_link_training_channel_equalization(intel_dp))
  262. goto failure_handling;
  263. DRM_DEBUG_KMS("[CONNECTOR:%d:%s] Link Training Passed at Link Rate = %d, Lane count = %d",
  264. intel_connector->base.base.id,
  265. intel_connector->base.name,
  266. intel_dp->link_rate, intel_dp->lane_count);
  267. return;
  268. failure_handling:
  269. DRM_DEBUG_KMS("[CONNECTOR:%d:%s] Link Training failed at link rate = %d, lane count = %d",
  270. intel_connector->base.base.id,
  271. intel_connector->base.name,
  272. intel_dp->link_rate, intel_dp->lane_count);
  273. if (!intel_dp_get_link_train_fallback_values(intel_dp,
  274. intel_dp->link_rate,
  275. intel_dp->lane_count))
  276. /* Schedule a Hotplug Uevent to userspace to start modeset */
  277. schedule_work(&intel_connector->modeset_retry_work);
  278. return;
  279. }