intel_ddi.c 87 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931
  1. /*
  2. * Copyright © 2012 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Eugeni Dodonov <eugeni.dodonov@intel.com>
  25. *
  26. */
  27. #include "i915_drv.h"
  28. #include "intel_drv.h"
  29. struct ddi_buf_trans {
  30. u32 trans1; /* balance leg enable, de-emph level */
  31. u32 trans2; /* vref sel, vswing */
  32. u8 i_boost; /* SKL: I_boost; valid: 0x0, 0x1, 0x3, 0x7 */
  33. };
  34. static const u8 index_to_dp_signal_levels[] = {
  35. [0] = DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0,
  36. [1] = DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1,
  37. [2] = DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2,
  38. [3] = DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_3,
  39. [4] = DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0,
  40. [5] = DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1,
  41. [6] = DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2,
  42. [7] = DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0,
  43. [8] = DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1,
  44. [9] = DP_TRAIN_VOLTAGE_SWING_LEVEL_3 | DP_TRAIN_PRE_EMPH_LEVEL_0,
  45. };
  46. /* HDMI/DVI modes ignore everything but the last 2 items. So we share
  47. * them for both DP and FDI transports, allowing those ports to
  48. * automatically adapt to HDMI connections as well
  49. */
  50. static const struct ddi_buf_trans hsw_ddi_translations_dp[] = {
  51. { 0x00FFFFFF, 0x0006000E, 0x0 },
  52. { 0x00D75FFF, 0x0005000A, 0x0 },
  53. { 0x00C30FFF, 0x00040006, 0x0 },
  54. { 0x80AAAFFF, 0x000B0000, 0x0 },
  55. { 0x00FFFFFF, 0x0005000A, 0x0 },
  56. { 0x00D75FFF, 0x000C0004, 0x0 },
  57. { 0x80C30FFF, 0x000B0000, 0x0 },
  58. { 0x00FFFFFF, 0x00040006, 0x0 },
  59. { 0x80D75FFF, 0x000B0000, 0x0 },
  60. };
  61. static const struct ddi_buf_trans hsw_ddi_translations_fdi[] = {
  62. { 0x00FFFFFF, 0x0007000E, 0x0 },
  63. { 0x00D75FFF, 0x000F000A, 0x0 },
  64. { 0x00C30FFF, 0x00060006, 0x0 },
  65. { 0x00AAAFFF, 0x001E0000, 0x0 },
  66. { 0x00FFFFFF, 0x000F000A, 0x0 },
  67. { 0x00D75FFF, 0x00160004, 0x0 },
  68. { 0x00C30FFF, 0x001E0000, 0x0 },
  69. { 0x00FFFFFF, 0x00060006, 0x0 },
  70. { 0x00D75FFF, 0x001E0000, 0x0 },
  71. };
  72. static const struct ddi_buf_trans hsw_ddi_translations_hdmi[] = {
  73. /* Idx NT mV d T mV d db */
  74. { 0x00FFFFFF, 0x0006000E, 0x0 },/* 0: 400 400 0 */
  75. { 0x00E79FFF, 0x000E000C, 0x0 },/* 1: 400 500 2 */
  76. { 0x00D75FFF, 0x0005000A, 0x0 },/* 2: 400 600 3.5 */
  77. { 0x00FFFFFF, 0x0005000A, 0x0 },/* 3: 600 600 0 */
  78. { 0x00E79FFF, 0x001D0007, 0x0 },/* 4: 600 750 2 */
  79. { 0x00D75FFF, 0x000C0004, 0x0 },/* 5: 600 900 3.5 */
  80. { 0x00FFFFFF, 0x00040006, 0x0 },/* 6: 800 800 0 */
  81. { 0x80E79FFF, 0x00030002, 0x0 },/* 7: 800 1000 2 */
  82. { 0x00FFFFFF, 0x00140005, 0x0 },/* 8: 850 850 0 */
  83. { 0x00FFFFFF, 0x000C0004, 0x0 },/* 9: 900 900 0 */
  84. { 0x00FFFFFF, 0x001C0003, 0x0 },/* 10: 950 950 0 */
  85. { 0x80FFFFFF, 0x00030002, 0x0 },/* 11: 1000 1000 0 */
  86. };
  87. static const struct ddi_buf_trans bdw_ddi_translations_edp[] = {
  88. { 0x00FFFFFF, 0x00000012, 0x0 },
  89. { 0x00EBAFFF, 0x00020011, 0x0 },
  90. { 0x00C71FFF, 0x0006000F, 0x0 },
  91. { 0x00AAAFFF, 0x000E000A, 0x0 },
  92. { 0x00FFFFFF, 0x00020011, 0x0 },
  93. { 0x00DB6FFF, 0x0005000F, 0x0 },
  94. { 0x00BEEFFF, 0x000A000C, 0x0 },
  95. { 0x00FFFFFF, 0x0005000F, 0x0 },
  96. { 0x00DB6FFF, 0x000A000C, 0x0 },
  97. };
  98. static const struct ddi_buf_trans bdw_ddi_translations_dp[] = {
  99. { 0x00FFFFFF, 0x0007000E, 0x0 },
  100. { 0x00D75FFF, 0x000E000A, 0x0 },
  101. { 0x00BEFFFF, 0x00140006, 0x0 },
  102. { 0x80B2CFFF, 0x001B0002, 0x0 },
  103. { 0x00FFFFFF, 0x000E000A, 0x0 },
  104. { 0x00DB6FFF, 0x00160005, 0x0 },
  105. { 0x80C71FFF, 0x001A0002, 0x0 },
  106. { 0x00F7DFFF, 0x00180004, 0x0 },
  107. { 0x80D75FFF, 0x001B0002, 0x0 },
  108. };
  109. static const struct ddi_buf_trans bdw_ddi_translations_fdi[] = {
  110. { 0x00FFFFFF, 0x0001000E, 0x0 },
  111. { 0x00D75FFF, 0x0004000A, 0x0 },
  112. { 0x00C30FFF, 0x00070006, 0x0 },
  113. { 0x00AAAFFF, 0x000C0000, 0x0 },
  114. { 0x00FFFFFF, 0x0004000A, 0x0 },
  115. { 0x00D75FFF, 0x00090004, 0x0 },
  116. { 0x00C30FFF, 0x000C0000, 0x0 },
  117. { 0x00FFFFFF, 0x00070006, 0x0 },
  118. { 0x00D75FFF, 0x000C0000, 0x0 },
  119. };
  120. static const struct ddi_buf_trans bdw_ddi_translations_hdmi[] = {
  121. /* Idx NT mV d T mV df db */
  122. { 0x00FFFFFF, 0x0007000E, 0x0 },/* 0: 400 400 0 */
  123. { 0x00D75FFF, 0x000E000A, 0x0 },/* 1: 400 600 3.5 */
  124. { 0x00BEFFFF, 0x00140006, 0x0 },/* 2: 400 800 6 */
  125. { 0x00FFFFFF, 0x0009000D, 0x0 },/* 3: 450 450 0 */
  126. { 0x00FFFFFF, 0x000E000A, 0x0 },/* 4: 600 600 0 */
  127. { 0x00D7FFFF, 0x00140006, 0x0 },/* 5: 600 800 2.5 */
  128. { 0x80CB2FFF, 0x001B0002, 0x0 },/* 6: 600 1000 4.5 */
  129. { 0x00FFFFFF, 0x00140006, 0x0 },/* 7: 800 800 0 */
  130. { 0x80E79FFF, 0x001B0002, 0x0 },/* 8: 800 1000 2 */
  131. { 0x80FFFFFF, 0x001B0002, 0x0 },/* 9: 1000 1000 0 */
  132. };
  133. /* Skylake H and S */
  134. static const struct ddi_buf_trans skl_ddi_translations_dp[] = {
  135. { 0x00002016, 0x000000A0, 0x0 },
  136. { 0x00005012, 0x0000009B, 0x0 },
  137. { 0x00007011, 0x00000088, 0x0 },
  138. { 0x80009010, 0x000000C0, 0x1 },
  139. { 0x00002016, 0x0000009B, 0x0 },
  140. { 0x00005012, 0x00000088, 0x0 },
  141. { 0x80007011, 0x000000C0, 0x1 },
  142. { 0x00002016, 0x000000DF, 0x0 },
  143. { 0x80005012, 0x000000C0, 0x1 },
  144. };
  145. /* Skylake U */
  146. static const struct ddi_buf_trans skl_u_ddi_translations_dp[] = {
  147. { 0x0000201B, 0x000000A2, 0x0 },
  148. { 0x00005012, 0x00000088, 0x0 },
  149. { 0x80007011, 0x000000CD, 0x1 },
  150. { 0x80009010, 0x000000C0, 0x1 },
  151. { 0x0000201B, 0x0000009D, 0x0 },
  152. { 0x80005012, 0x000000C0, 0x1 },
  153. { 0x80007011, 0x000000C0, 0x1 },
  154. { 0x00002016, 0x00000088, 0x0 },
  155. { 0x80005012, 0x000000C0, 0x1 },
  156. };
  157. /* Skylake Y */
  158. static const struct ddi_buf_trans skl_y_ddi_translations_dp[] = {
  159. { 0x00000018, 0x000000A2, 0x0 },
  160. { 0x00005012, 0x00000088, 0x0 },
  161. { 0x80007011, 0x000000CD, 0x3 },
  162. { 0x80009010, 0x000000C0, 0x3 },
  163. { 0x00000018, 0x0000009D, 0x0 },
  164. { 0x80005012, 0x000000C0, 0x3 },
  165. { 0x80007011, 0x000000C0, 0x3 },
  166. { 0x00000018, 0x00000088, 0x0 },
  167. { 0x80005012, 0x000000C0, 0x3 },
  168. };
  169. /* Kabylake H and S */
  170. static const struct ddi_buf_trans kbl_ddi_translations_dp[] = {
  171. { 0x00002016, 0x000000A0, 0x0 },
  172. { 0x00005012, 0x0000009B, 0x0 },
  173. { 0x00007011, 0x00000088, 0x0 },
  174. { 0x80009010, 0x000000C0, 0x1 },
  175. { 0x00002016, 0x0000009B, 0x0 },
  176. { 0x00005012, 0x00000088, 0x0 },
  177. { 0x80007011, 0x000000C0, 0x1 },
  178. { 0x00002016, 0x00000097, 0x0 },
  179. { 0x80005012, 0x000000C0, 0x1 },
  180. };
  181. /* Kabylake U */
  182. static const struct ddi_buf_trans kbl_u_ddi_translations_dp[] = {
  183. { 0x0000201B, 0x000000A1, 0x0 },
  184. { 0x00005012, 0x00000088, 0x0 },
  185. { 0x80007011, 0x000000CD, 0x3 },
  186. { 0x80009010, 0x000000C0, 0x3 },
  187. { 0x0000201B, 0x0000009D, 0x0 },
  188. { 0x80005012, 0x000000C0, 0x3 },
  189. { 0x80007011, 0x000000C0, 0x3 },
  190. { 0x00002016, 0x0000004F, 0x0 },
  191. { 0x80005012, 0x000000C0, 0x3 },
  192. };
  193. /* Kabylake Y */
  194. static const struct ddi_buf_trans kbl_y_ddi_translations_dp[] = {
  195. { 0x00001017, 0x000000A1, 0x0 },
  196. { 0x00005012, 0x00000088, 0x0 },
  197. { 0x80007011, 0x000000CD, 0x3 },
  198. { 0x8000800F, 0x000000C0, 0x3 },
  199. { 0x00001017, 0x0000009D, 0x0 },
  200. { 0x80005012, 0x000000C0, 0x3 },
  201. { 0x80007011, 0x000000C0, 0x3 },
  202. { 0x00001017, 0x0000004C, 0x0 },
  203. { 0x80005012, 0x000000C0, 0x3 },
  204. };
  205. /*
  206. * Skylake/Kabylake H and S
  207. * eDP 1.4 low vswing translation parameters
  208. */
  209. static const struct ddi_buf_trans skl_ddi_translations_edp[] = {
  210. { 0x00000018, 0x000000A8, 0x0 },
  211. { 0x00004013, 0x000000A9, 0x0 },
  212. { 0x00007011, 0x000000A2, 0x0 },
  213. { 0x00009010, 0x0000009C, 0x0 },
  214. { 0x00000018, 0x000000A9, 0x0 },
  215. { 0x00006013, 0x000000A2, 0x0 },
  216. { 0x00007011, 0x000000A6, 0x0 },
  217. { 0x00000018, 0x000000AB, 0x0 },
  218. { 0x00007013, 0x0000009F, 0x0 },
  219. { 0x00000018, 0x000000DF, 0x0 },
  220. };
  221. /*
  222. * Skylake/Kabylake U
  223. * eDP 1.4 low vswing translation parameters
  224. */
  225. static const struct ddi_buf_trans skl_u_ddi_translations_edp[] = {
  226. { 0x00000018, 0x000000A8, 0x0 },
  227. { 0x00004013, 0x000000A9, 0x0 },
  228. { 0x00007011, 0x000000A2, 0x0 },
  229. { 0x00009010, 0x0000009C, 0x0 },
  230. { 0x00000018, 0x000000A9, 0x0 },
  231. { 0x00006013, 0x000000A2, 0x0 },
  232. { 0x00007011, 0x000000A6, 0x0 },
  233. { 0x00002016, 0x000000AB, 0x0 },
  234. { 0x00005013, 0x0000009F, 0x0 },
  235. { 0x00000018, 0x000000DF, 0x0 },
  236. };
  237. /*
  238. * Skylake/Kabylake Y
  239. * eDP 1.4 low vswing translation parameters
  240. */
  241. static const struct ddi_buf_trans skl_y_ddi_translations_edp[] = {
  242. { 0x00000018, 0x000000A8, 0x0 },
  243. { 0x00004013, 0x000000AB, 0x0 },
  244. { 0x00007011, 0x000000A4, 0x0 },
  245. { 0x00009010, 0x000000DF, 0x0 },
  246. { 0x00000018, 0x000000AA, 0x0 },
  247. { 0x00006013, 0x000000A4, 0x0 },
  248. { 0x00007011, 0x0000009D, 0x0 },
  249. { 0x00000018, 0x000000A0, 0x0 },
  250. { 0x00006012, 0x000000DF, 0x0 },
  251. { 0x00000018, 0x0000008A, 0x0 },
  252. };
  253. /* Skylake/Kabylake U, H and S */
  254. static const struct ddi_buf_trans skl_ddi_translations_hdmi[] = {
  255. { 0x00000018, 0x000000AC, 0x0 },
  256. { 0x00005012, 0x0000009D, 0x0 },
  257. { 0x00007011, 0x00000088, 0x0 },
  258. { 0x00000018, 0x000000A1, 0x0 },
  259. { 0x00000018, 0x00000098, 0x0 },
  260. { 0x00004013, 0x00000088, 0x0 },
  261. { 0x80006012, 0x000000CD, 0x1 },
  262. { 0x00000018, 0x000000DF, 0x0 },
  263. { 0x80003015, 0x000000CD, 0x1 }, /* Default */
  264. { 0x80003015, 0x000000C0, 0x1 },
  265. { 0x80000018, 0x000000C0, 0x1 },
  266. };
  267. /* Skylake/Kabylake Y */
  268. static const struct ddi_buf_trans skl_y_ddi_translations_hdmi[] = {
  269. { 0x00000018, 0x000000A1, 0x0 },
  270. { 0x00005012, 0x000000DF, 0x0 },
  271. { 0x80007011, 0x000000CB, 0x3 },
  272. { 0x00000018, 0x000000A4, 0x0 },
  273. { 0x00000018, 0x0000009D, 0x0 },
  274. { 0x00004013, 0x00000080, 0x0 },
  275. { 0x80006013, 0x000000C0, 0x3 },
  276. { 0x00000018, 0x0000008A, 0x0 },
  277. { 0x80003015, 0x000000C0, 0x3 }, /* Default */
  278. { 0x80003015, 0x000000C0, 0x3 },
  279. { 0x80000018, 0x000000C0, 0x3 },
  280. };
  281. struct bxt_ddi_buf_trans {
  282. u8 margin; /* swing value */
  283. u8 scale; /* scale value */
  284. u8 enable; /* scale enable */
  285. u8 deemphasis;
  286. };
  287. static const struct bxt_ddi_buf_trans bxt_ddi_translations_dp[] = {
  288. /* Idx NT mV diff db */
  289. { 52, 0x9A, 0, 128, }, /* 0: 400 0 */
  290. { 78, 0x9A, 0, 85, }, /* 1: 400 3.5 */
  291. { 104, 0x9A, 0, 64, }, /* 2: 400 6 */
  292. { 154, 0x9A, 0, 43, }, /* 3: 400 9.5 */
  293. { 77, 0x9A, 0, 128, }, /* 4: 600 0 */
  294. { 116, 0x9A, 0, 85, }, /* 5: 600 3.5 */
  295. { 154, 0x9A, 0, 64, }, /* 6: 600 6 */
  296. { 102, 0x9A, 0, 128, }, /* 7: 800 0 */
  297. { 154, 0x9A, 0, 85, }, /* 8: 800 3.5 */
  298. { 154, 0x9A, 1, 128, }, /* 9: 1200 0 */
  299. };
  300. static const struct bxt_ddi_buf_trans bxt_ddi_translations_edp[] = {
  301. /* Idx NT mV diff db */
  302. { 26, 0, 0, 128, }, /* 0: 200 0 */
  303. { 38, 0, 0, 112, }, /* 1: 200 1.5 */
  304. { 48, 0, 0, 96, }, /* 2: 200 4 */
  305. { 54, 0, 0, 69, }, /* 3: 200 6 */
  306. { 32, 0, 0, 128, }, /* 4: 250 0 */
  307. { 48, 0, 0, 104, }, /* 5: 250 1.5 */
  308. { 54, 0, 0, 85, }, /* 6: 250 4 */
  309. { 43, 0, 0, 128, }, /* 7: 300 0 */
  310. { 54, 0, 0, 101, }, /* 8: 300 1.5 */
  311. { 48, 0, 0, 128, }, /* 9: 300 0 */
  312. };
  313. /* BSpec has 2 recommended values - entries 0 and 8.
  314. * Using the entry with higher vswing.
  315. */
  316. static const struct bxt_ddi_buf_trans bxt_ddi_translations_hdmi[] = {
  317. /* Idx NT mV diff db */
  318. { 52, 0x9A, 0, 128, }, /* 0: 400 0 */
  319. { 52, 0x9A, 0, 85, }, /* 1: 400 3.5 */
  320. { 52, 0x9A, 0, 64, }, /* 2: 400 6 */
  321. { 42, 0x9A, 0, 43, }, /* 3: 400 9.5 */
  322. { 77, 0x9A, 0, 128, }, /* 4: 600 0 */
  323. { 77, 0x9A, 0, 85, }, /* 5: 600 3.5 */
  324. { 77, 0x9A, 0, 64, }, /* 6: 600 6 */
  325. { 102, 0x9A, 0, 128, }, /* 7: 800 0 */
  326. { 102, 0x9A, 0, 85, }, /* 8: 800 3.5 */
  327. { 154, 0x9A, 1, 128, }, /* 9: 1200 0 */
  328. };
  329. struct cnl_ddi_buf_trans {
  330. u8 dw2_swing_sel;
  331. u8 dw7_n_scalar;
  332. u8 dw4_cursor_coeff;
  333. u8 dw4_post_cursor_2;
  334. u8 dw4_post_cursor_1;
  335. };
  336. /* Voltage Swing Programming for VccIO 0.85V for DP */
  337. static const struct cnl_ddi_buf_trans cnl_ddi_translations_dp_0_85V[] = {
  338. /* NT mV Trans mV db */
  339. { 0xA, 0x5D, 0x3F, 0x00, 0x00 }, /* 350 350 0.0 */
  340. { 0xA, 0x6A, 0x38, 0x00, 0x07 }, /* 350 500 3.1 */
  341. { 0xB, 0x7A, 0x32, 0x00, 0x0D }, /* 350 700 6.0 */
  342. { 0x6, 0x7C, 0x2D, 0x00, 0x12 }, /* 350 900 8.2 */
  343. { 0xA, 0x69, 0x3F, 0x00, 0x00 }, /* 500 500 0.0 */
  344. { 0xB, 0x7A, 0x36, 0x00, 0x09 }, /* 500 700 2.9 */
  345. { 0x6, 0x7C, 0x30, 0x00, 0x0F }, /* 500 900 5.1 */
  346. { 0xB, 0x7D, 0x3C, 0x00, 0x03 }, /* 650 725 0.9 */
  347. { 0x6, 0x7C, 0x34, 0x00, 0x0B }, /* 600 900 3.5 */
  348. { 0x6, 0x7B, 0x3F, 0x00, 0x00 }, /* 900 900 0.0 */
  349. };
  350. /* Voltage Swing Programming for VccIO 0.85V for HDMI */
  351. static const struct cnl_ddi_buf_trans cnl_ddi_translations_hdmi_0_85V[] = {
  352. /* NT mV Trans mV db */
  353. { 0xA, 0x60, 0x3F, 0x00, 0x00 }, /* 450 450 0.0 */
  354. { 0xB, 0x73, 0x36, 0x00, 0x09 }, /* 450 650 3.2 */
  355. { 0x6, 0x7F, 0x31, 0x00, 0x0E }, /* 450 850 5.5 */
  356. { 0xB, 0x73, 0x3F, 0x00, 0x00 }, /* 650 650 0.0 */
  357. { 0x6, 0x7F, 0x37, 0x00, 0x08 }, /* 650 850 2.3 */
  358. { 0x6, 0x7F, 0x3F, 0x00, 0x00 }, /* 850 850 0.0 */
  359. { 0x6, 0x7F, 0x35, 0x00, 0x0A }, /* 600 850 3.0 */
  360. };
  361. /* Voltage Swing Programming for VccIO 0.85V for eDP */
  362. static const struct cnl_ddi_buf_trans cnl_ddi_translations_edp_0_85V[] = {
  363. /* NT mV Trans mV db */
  364. { 0xA, 0x66, 0x3A, 0x00, 0x05 }, /* 384 500 2.3 */
  365. { 0x0, 0x7F, 0x38, 0x00, 0x07 }, /* 153 200 2.3 */
  366. { 0x8, 0x7F, 0x38, 0x00, 0x07 }, /* 192 250 2.3 */
  367. { 0x1, 0x7F, 0x38, 0x00, 0x07 }, /* 230 300 2.3 */
  368. { 0x9, 0x7F, 0x38, 0x00, 0x07 }, /* 269 350 2.3 */
  369. { 0xA, 0x66, 0x3C, 0x00, 0x03 }, /* 446 500 1.0 */
  370. { 0xB, 0x70, 0x3C, 0x00, 0x03 }, /* 460 600 2.3 */
  371. { 0xC, 0x75, 0x3C, 0x00, 0x03 }, /* 537 700 2.3 */
  372. { 0x2, 0x7F, 0x3F, 0x00, 0x00 }, /* 400 400 0.0 */
  373. };
  374. /* Voltage Swing Programming for VccIO 0.95V for DP */
  375. static const struct cnl_ddi_buf_trans cnl_ddi_translations_dp_0_95V[] = {
  376. /* NT mV Trans mV db */
  377. { 0xA, 0x5D, 0x3F, 0x00, 0x00 }, /* 350 350 0.0 */
  378. { 0xA, 0x6A, 0x38, 0x00, 0x07 }, /* 350 500 3.1 */
  379. { 0xB, 0x7A, 0x32, 0x00, 0x0D }, /* 350 700 6.0 */
  380. { 0x6, 0x7C, 0x2D, 0x00, 0x12 }, /* 350 900 8.2 */
  381. { 0xA, 0x69, 0x3F, 0x00, 0x00 }, /* 500 500 0.0 */
  382. { 0xB, 0x7A, 0x36, 0x00, 0x09 }, /* 500 700 2.9 */
  383. { 0x6, 0x7C, 0x30, 0x00, 0x0F }, /* 500 900 5.1 */
  384. { 0xB, 0x7D, 0x3C, 0x00, 0x03 }, /* 650 725 0.9 */
  385. { 0x6, 0x7C, 0x34, 0x00, 0x0B }, /* 600 900 3.5 */
  386. { 0x6, 0x7B, 0x3F, 0x00, 0x00 }, /* 900 900 0.0 */
  387. };
  388. /* Voltage Swing Programming for VccIO 0.95V for HDMI */
  389. static const struct cnl_ddi_buf_trans cnl_ddi_translations_hdmi_0_95V[] = {
  390. /* NT mV Trans mV db */
  391. { 0xA, 0x5C, 0x3F, 0x00, 0x00 }, /* 400 400 0.0 */
  392. { 0xB, 0x69, 0x37, 0x00, 0x08 }, /* 400 600 3.5 */
  393. { 0x5, 0x76, 0x31, 0x00, 0x0E }, /* 400 800 6.0 */
  394. { 0xA, 0x5E, 0x3F, 0x00, 0x00 }, /* 450 450 0.0 */
  395. { 0xB, 0x69, 0x3F, 0x00, 0x00 }, /* 600 600 0.0 */
  396. { 0xB, 0x79, 0x35, 0x00, 0x0A }, /* 600 850 3.0 */
  397. { 0x6, 0x7D, 0x32, 0x00, 0x0D }, /* 600 1000 4.4 */
  398. { 0x5, 0x76, 0x3F, 0x00, 0x00 }, /* 800 800 0.0 */
  399. { 0x6, 0x7D, 0x39, 0x00, 0x06 }, /* 800 1000 1.9 */
  400. { 0x6, 0x7F, 0x39, 0x00, 0x06 }, /* 850 1050 1.8 */
  401. { 0x6, 0x7F, 0x3F, 0x00, 0x00 }, /* 1050 1050 0.0 */
  402. };
  403. /* Voltage Swing Programming for VccIO 0.95V for eDP */
  404. static const struct cnl_ddi_buf_trans cnl_ddi_translations_edp_0_95V[] = {
  405. /* NT mV Trans mV db */
  406. { 0xA, 0x61, 0x3A, 0x00, 0x05 }, /* 384 500 2.3 */
  407. { 0x0, 0x7F, 0x38, 0x00, 0x07 }, /* 153 200 2.3 */
  408. { 0x8, 0x7F, 0x38, 0x00, 0x07 }, /* 192 250 2.3 */
  409. { 0x1, 0x7F, 0x38, 0x00, 0x07 }, /* 230 300 2.3 */
  410. { 0x9, 0x7F, 0x38, 0x00, 0x07 }, /* 269 350 2.3 */
  411. { 0xA, 0x61, 0x3C, 0x00, 0x03 }, /* 446 500 1.0 */
  412. { 0xB, 0x68, 0x39, 0x00, 0x06 }, /* 460 600 2.3 */
  413. { 0xC, 0x6E, 0x39, 0x00, 0x06 }, /* 537 700 2.3 */
  414. { 0x4, 0x7F, 0x3A, 0x00, 0x05 }, /* 460 600 2.3 */
  415. { 0x2, 0x7F, 0x3F, 0x00, 0x00 }, /* 400 400 0.0 */
  416. };
  417. /* Voltage Swing Programming for VccIO 1.05V for DP */
  418. static const struct cnl_ddi_buf_trans cnl_ddi_translations_dp_1_05V[] = {
  419. /* NT mV Trans mV db */
  420. { 0xA, 0x58, 0x3F, 0x00, 0x00 }, /* 400 400 0.0 */
  421. { 0xB, 0x64, 0x37, 0x00, 0x08 }, /* 400 600 3.5 */
  422. { 0x5, 0x70, 0x31, 0x00, 0x0E }, /* 400 800 6.0 */
  423. { 0x6, 0x7F, 0x2C, 0x00, 0x13 }, /* 400 1050 8.4 */
  424. { 0xB, 0x64, 0x3F, 0x00, 0x00 }, /* 600 600 0.0 */
  425. { 0x5, 0x73, 0x35, 0x00, 0x0A }, /* 600 850 3.0 */
  426. { 0x6, 0x7F, 0x30, 0x00, 0x0F }, /* 550 1050 5.6 */
  427. { 0x5, 0x76, 0x3E, 0x00, 0x01 }, /* 850 900 0.5 */
  428. { 0x6, 0x7F, 0x36, 0x00, 0x09 }, /* 750 1050 2.9 */
  429. { 0x6, 0x7F, 0x3F, 0x00, 0x00 }, /* 1050 1050 0.0 */
  430. };
  431. /* Voltage Swing Programming for VccIO 1.05V for HDMI */
  432. static const struct cnl_ddi_buf_trans cnl_ddi_translations_hdmi_1_05V[] = {
  433. /* NT mV Trans mV db */
  434. { 0xA, 0x58, 0x3F, 0x00, 0x00 }, /* 400 400 0.0 */
  435. { 0xB, 0x64, 0x37, 0x00, 0x08 }, /* 400 600 3.5 */
  436. { 0x5, 0x70, 0x31, 0x00, 0x0E }, /* 400 800 6.0 */
  437. { 0xA, 0x5B, 0x3F, 0x00, 0x00 }, /* 450 450 0.0 */
  438. { 0xB, 0x64, 0x3F, 0x00, 0x00 }, /* 600 600 0.0 */
  439. { 0x5, 0x73, 0x35, 0x00, 0x0A }, /* 600 850 3.0 */
  440. { 0x6, 0x7C, 0x32, 0x00, 0x0D }, /* 600 1000 4.4 */
  441. { 0x5, 0x70, 0x3F, 0x00, 0x00 }, /* 800 800 0.0 */
  442. { 0x6, 0x7C, 0x39, 0x00, 0x06 }, /* 800 1000 1.9 */
  443. { 0x6, 0x7F, 0x39, 0x00, 0x06 }, /* 850 1050 1.8 */
  444. { 0x6, 0x7F, 0x3F, 0x00, 0x00 }, /* 1050 1050 0.0 */
  445. };
  446. /* Voltage Swing Programming for VccIO 1.05V for eDP */
  447. static const struct cnl_ddi_buf_trans cnl_ddi_translations_edp_1_05V[] = {
  448. /* NT mV Trans mV db */
  449. { 0xA, 0x5E, 0x3A, 0x00, 0x05 }, /* 384 500 2.3 */
  450. { 0x0, 0x7F, 0x38, 0x00, 0x07 }, /* 153 200 2.3 */
  451. { 0x8, 0x7F, 0x38, 0x00, 0x07 }, /* 192 250 2.3 */
  452. { 0x1, 0x7F, 0x38, 0x00, 0x07 }, /* 230 300 2.3 */
  453. { 0x9, 0x7F, 0x38, 0x00, 0x07 }, /* 269 350 2.3 */
  454. { 0xA, 0x5E, 0x3C, 0x00, 0x03 }, /* 446 500 1.0 */
  455. { 0xB, 0x64, 0x39, 0x00, 0x06 }, /* 460 600 2.3 */
  456. { 0xE, 0x6A, 0x39, 0x00, 0x06 }, /* 537 700 2.3 */
  457. { 0x2, 0x7F, 0x3F, 0x00, 0x00 }, /* 400 400 0.0 */
  458. };
  459. static const struct ddi_buf_trans *
  460. bdw_get_buf_trans_edp(struct drm_i915_private *dev_priv, int *n_entries)
  461. {
  462. if (dev_priv->vbt.edp.low_vswing) {
  463. *n_entries = ARRAY_SIZE(bdw_ddi_translations_edp);
  464. return bdw_ddi_translations_edp;
  465. } else {
  466. *n_entries = ARRAY_SIZE(bdw_ddi_translations_dp);
  467. return bdw_ddi_translations_dp;
  468. }
  469. }
  470. static const struct ddi_buf_trans *
  471. skl_get_buf_trans_dp(struct drm_i915_private *dev_priv, int *n_entries)
  472. {
  473. if (IS_SKL_ULX(dev_priv)) {
  474. *n_entries = ARRAY_SIZE(skl_y_ddi_translations_dp);
  475. return skl_y_ddi_translations_dp;
  476. } else if (IS_SKL_ULT(dev_priv)) {
  477. *n_entries = ARRAY_SIZE(skl_u_ddi_translations_dp);
  478. return skl_u_ddi_translations_dp;
  479. } else {
  480. *n_entries = ARRAY_SIZE(skl_ddi_translations_dp);
  481. return skl_ddi_translations_dp;
  482. }
  483. }
  484. static const struct ddi_buf_trans *
  485. kbl_get_buf_trans_dp(struct drm_i915_private *dev_priv, int *n_entries)
  486. {
  487. if (IS_KBL_ULX(dev_priv)) {
  488. *n_entries = ARRAY_SIZE(kbl_y_ddi_translations_dp);
  489. return kbl_y_ddi_translations_dp;
  490. } else if (IS_KBL_ULT(dev_priv) || IS_CFL_ULT(dev_priv)) {
  491. *n_entries = ARRAY_SIZE(kbl_u_ddi_translations_dp);
  492. return kbl_u_ddi_translations_dp;
  493. } else {
  494. *n_entries = ARRAY_SIZE(kbl_ddi_translations_dp);
  495. return kbl_ddi_translations_dp;
  496. }
  497. }
  498. static const struct ddi_buf_trans *
  499. skl_get_buf_trans_edp(struct drm_i915_private *dev_priv, int *n_entries)
  500. {
  501. if (dev_priv->vbt.edp.low_vswing) {
  502. if (IS_SKL_ULX(dev_priv) || IS_KBL_ULX(dev_priv)) {
  503. *n_entries = ARRAY_SIZE(skl_y_ddi_translations_edp);
  504. return skl_y_ddi_translations_edp;
  505. } else if (IS_SKL_ULT(dev_priv) || IS_KBL_ULT(dev_priv) ||
  506. IS_CFL_ULT(dev_priv)) {
  507. *n_entries = ARRAY_SIZE(skl_u_ddi_translations_edp);
  508. return skl_u_ddi_translations_edp;
  509. } else {
  510. *n_entries = ARRAY_SIZE(skl_ddi_translations_edp);
  511. return skl_ddi_translations_edp;
  512. }
  513. }
  514. if (IS_KABYLAKE(dev_priv) || IS_COFFEELAKE(dev_priv))
  515. return kbl_get_buf_trans_dp(dev_priv, n_entries);
  516. else
  517. return skl_get_buf_trans_dp(dev_priv, n_entries);
  518. }
  519. static const struct ddi_buf_trans *
  520. skl_get_buf_trans_hdmi(struct drm_i915_private *dev_priv, int *n_entries)
  521. {
  522. if (IS_SKL_ULX(dev_priv) || IS_KBL_ULX(dev_priv)) {
  523. *n_entries = ARRAY_SIZE(skl_y_ddi_translations_hdmi);
  524. return skl_y_ddi_translations_hdmi;
  525. } else {
  526. *n_entries = ARRAY_SIZE(skl_ddi_translations_hdmi);
  527. return skl_ddi_translations_hdmi;
  528. }
  529. }
  530. static int skl_buf_trans_num_entries(enum port port, int n_entries)
  531. {
  532. /* Only DDIA and DDIE can select the 10th register with DP */
  533. if (port == PORT_A || port == PORT_E)
  534. return min(n_entries, 10);
  535. else
  536. return min(n_entries, 9);
  537. }
  538. static const struct ddi_buf_trans *
  539. intel_ddi_get_buf_trans_dp(struct drm_i915_private *dev_priv,
  540. enum port port, int *n_entries)
  541. {
  542. if (IS_KABYLAKE(dev_priv) || IS_COFFEELAKE(dev_priv)) {
  543. const struct ddi_buf_trans *ddi_translations =
  544. kbl_get_buf_trans_dp(dev_priv, n_entries);
  545. *n_entries = skl_buf_trans_num_entries(port, *n_entries);
  546. return ddi_translations;
  547. } else if (IS_SKYLAKE(dev_priv)) {
  548. const struct ddi_buf_trans *ddi_translations =
  549. skl_get_buf_trans_dp(dev_priv, n_entries);
  550. *n_entries = skl_buf_trans_num_entries(port, *n_entries);
  551. return ddi_translations;
  552. } else if (IS_BROADWELL(dev_priv)) {
  553. *n_entries = ARRAY_SIZE(bdw_ddi_translations_dp);
  554. return bdw_ddi_translations_dp;
  555. } else if (IS_HASWELL(dev_priv)) {
  556. *n_entries = ARRAY_SIZE(hsw_ddi_translations_dp);
  557. return hsw_ddi_translations_dp;
  558. }
  559. *n_entries = 0;
  560. return NULL;
  561. }
  562. static const struct ddi_buf_trans *
  563. intel_ddi_get_buf_trans_edp(struct drm_i915_private *dev_priv,
  564. enum port port, int *n_entries)
  565. {
  566. if (IS_GEN9_BC(dev_priv)) {
  567. const struct ddi_buf_trans *ddi_translations =
  568. skl_get_buf_trans_edp(dev_priv, n_entries);
  569. *n_entries = skl_buf_trans_num_entries(port, *n_entries);
  570. return ddi_translations;
  571. } else if (IS_BROADWELL(dev_priv)) {
  572. return bdw_get_buf_trans_edp(dev_priv, n_entries);
  573. } else if (IS_HASWELL(dev_priv)) {
  574. *n_entries = ARRAY_SIZE(hsw_ddi_translations_dp);
  575. return hsw_ddi_translations_dp;
  576. }
  577. *n_entries = 0;
  578. return NULL;
  579. }
  580. static const struct ddi_buf_trans *
  581. intel_ddi_get_buf_trans_fdi(struct drm_i915_private *dev_priv,
  582. int *n_entries)
  583. {
  584. if (IS_BROADWELL(dev_priv)) {
  585. *n_entries = ARRAY_SIZE(bdw_ddi_translations_fdi);
  586. return bdw_ddi_translations_fdi;
  587. } else if (IS_HASWELL(dev_priv)) {
  588. *n_entries = ARRAY_SIZE(hsw_ddi_translations_fdi);
  589. return hsw_ddi_translations_fdi;
  590. }
  591. *n_entries = 0;
  592. return NULL;
  593. }
  594. static const struct ddi_buf_trans *
  595. intel_ddi_get_buf_trans_hdmi(struct drm_i915_private *dev_priv,
  596. int *n_entries)
  597. {
  598. if (IS_GEN9_BC(dev_priv)) {
  599. return skl_get_buf_trans_hdmi(dev_priv, n_entries);
  600. } else if (IS_BROADWELL(dev_priv)) {
  601. *n_entries = ARRAY_SIZE(bdw_ddi_translations_hdmi);
  602. return bdw_ddi_translations_hdmi;
  603. } else if (IS_HASWELL(dev_priv)) {
  604. *n_entries = ARRAY_SIZE(hsw_ddi_translations_hdmi);
  605. return hsw_ddi_translations_hdmi;
  606. }
  607. *n_entries = 0;
  608. return NULL;
  609. }
  610. static const struct bxt_ddi_buf_trans *
  611. bxt_get_buf_trans_dp(struct drm_i915_private *dev_priv, int *n_entries)
  612. {
  613. *n_entries = ARRAY_SIZE(bxt_ddi_translations_dp);
  614. return bxt_ddi_translations_dp;
  615. }
  616. static const struct bxt_ddi_buf_trans *
  617. bxt_get_buf_trans_edp(struct drm_i915_private *dev_priv, int *n_entries)
  618. {
  619. if (dev_priv->vbt.edp.low_vswing) {
  620. *n_entries = ARRAY_SIZE(bxt_ddi_translations_edp);
  621. return bxt_ddi_translations_edp;
  622. }
  623. return bxt_get_buf_trans_dp(dev_priv, n_entries);
  624. }
  625. static const struct bxt_ddi_buf_trans *
  626. bxt_get_buf_trans_hdmi(struct drm_i915_private *dev_priv, int *n_entries)
  627. {
  628. *n_entries = ARRAY_SIZE(bxt_ddi_translations_hdmi);
  629. return bxt_ddi_translations_hdmi;
  630. }
  631. static const struct cnl_ddi_buf_trans *
  632. cnl_get_buf_trans_hdmi(struct drm_i915_private *dev_priv, int *n_entries)
  633. {
  634. u32 voltage = I915_READ(CNL_PORT_COMP_DW3) & VOLTAGE_INFO_MASK;
  635. if (voltage == VOLTAGE_INFO_0_85V) {
  636. *n_entries = ARRAY_SIZE(cnl_ddi_translations_hdmi_0_85V);
  637. return cnl_ddi_translations_hdmi_0_85V;
  638. } else if (voltage == VOLTAGE_INFO_0_95V) {
  639. *n_entries = ARRAY_SIZE(cnl_ddi_translations_hdmi_0_95V);
  640. return cnl_ddi_translations_hdmi_0_95V;
  641. } else if (voltage == VOLTAGE_INFO_1_05V) {
  642. *n_entries = ARRAY_SIZE(cnl_ddi_translations_hdmi_1_05V);
  643. return cnl_ddi_translations_hdmi_1_05V;
  644. } else {
  645. *n_entries = 1; /* shut up gcc */
  646. MISSING_CASE(voltage);
  647. }
  648. return NULL;
  649. }
  650. static const struct cnl_ddi_buf_trans *
  651. cnl_get_buf_trans_dp(struct drm_i915_private *dev_priv, int *n_entries)
  652. {
  653. u32 voltage = I915_READ(CNL_PORT_COMP_DW3) & VOLTAGE_INFO_MASK;
  654. if (voltage == VOLTAGE_INFO_0_85V) {
  655. *n_entries = ARRAY_SIZE(cnl_ddi_translations_dp_0_85V);
  656. return cnl_ddi_translations_dp_0_85V;
  657. } else if (voltage == VOLTAGE_INFO_0_95V) {
  658. *n_entries = ARRAY_SIZE(cnl_ddi_translations_dp_0_95V);
  659. return cnl_ddi_translations_dp_0_95V;
  660. } else if (voltage == VOLTAGE_INFO_1_05V) {
  661. *n_entries = ARRAY_SIZE(cnl_ddi_translations_dp_1_05V);
  662. return cnl_ddi_translations_dp_1_05V;
  663. } else {
  664. *n_entries = 1; /* shut up gcc */
  665. MISSING_CASE(voltage);
  666. }
  667. return NULL;
  668. }
  669. static const struct cnl_ddi_buf_trans *
  670. cnl_get_buf_trans_edp(struct drm_i915_private *dev_priv, int *n_entries)
  671. {
  672. u32 voltage = I915_READ(CNL_PORT_COMP_DW3) & VOLTAGE_INFO_MASK;
  673. if (dev_priv->vbt.edp.low_vswing) {
  674. if (voltage == VOLTAGE_INFO_0_85V) {
  675. *n_entries = ARRAY_SIZE(cnl_ddi_translations_edp_0_85V);
  676. return cnl_ddi_translations_edp_0_85V;
  677. } else if (voltage == VOLTAGE_INFO_0_95V) {
  678. *n_entries = ARRAY_SIZE(cnl_ddi_translations_edp_0_95V);
  679. return cnl_ddi_translations_edp_0_95V;
  680. } else if (voltage == VOLTAGE_INFO_1_05V) {
  681. *n_entries = ARRAY_SIZE(cnl_ddi_translations_edp_1_05V);
  682. return cnl_ddi_translations_edp_1_05V;
  683. } else {
  684. *n_entries = 1; /* shut up gcc */
  685. MISSING_CASE(voltage);
  686. }
  687. return NULL;
  688. } else {
  689. return cnl_get_buf_trans_dp(dev_priv, n_entries);
  690. }
  691. }
  692. static int intel_ddi_hdmi_level(struct drm_i915_private *dev_priv, enum port port)
  693. {
  694. int n_entries, level, default_entry;
  695. level = dev_priv->vbt.ddi_port_info[port].hdmi_level_shift;
  696. if (IS_CANNONLAKE(dev_priv)) {
  697. cnl_get_buf_trans_hdmi(dev_priv, &n_entries);
  698. default_entry = n_entries - 1;
  699. } else if (IS_GEN9_LP(dev_priv)) {
  700. bxt_get_buf_trans_hdmi(dev_priv, &n_entries);
  701. default_entry = n_entries - 1;
  702. } else if (IS_GEN9_BC(dev_priv)) {
  703. intel_ddi_get_buf_trans_hdmi(dev_priv, &n_entries);
  704. default_entry = 8;
  705. } else if (IS_BROADWELL(dev_priv)) {
  706. intel_ddi_get_buf_trans_hdmi(dev_priv, &n_entries);
  707. default_entry = 7;
  708. } else if (IS_HASWELL(dev_priv)) {
  709. intel_ddi_get_buf_trans_hdmi(dev_priv, &n_entries);
  710. default_entry = 6;
  711. } else {
  712. WARN(1, "ddi translation table missing\n");
  713. return 0;
  714. }
  715. /* Choose a good default if VBT is badly populated */
  716. if (level == HDMI_LEVEL_SHIFT_UNKNOWN || level >= n_entries)
  717. level = default_entry;
  718. if (WARN_ON_ONCE(n_entries == 0))
  719. return 0;
  720. if (WARN_ON_ONCE(level >= n_entries))
  721. level = n_entries - 1;
  722. return level;
  723. }
  724. /*
  725. * Starting with Haswell, DDI port buffers must be programmed with correct
  726. * values in advance. This function programs the correct values for
  727. * DP/eDP/FDI use cases.
  728. */
  729. static void intel_prepare_dp_ddi_buffers(struct intel_encoder *encoder,
  730. const struct intel_crtc_state *crtc_state)
  731. {
  732. struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
  733. u32 iboost_bit = 0;
  734. int i, n_entries;
  735. enum port port = encoder->port;
  736. const struct ddi_buf_trans *ddi_translations;
  737. if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_ANALOG))
  738. ddi_translations = intel_ddi_get_buf_trans_fdi(dev_priv,
  739. &n_entries);
  740. else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_EDP))
  741. ddi_translations = intel_ddi_get_buf_trans_edp(dev_priv, port,
  742. &n_entries);
  743. else
  744. ddi_translations = intel_ddi_get_buf_trans_dp(dev_priv, port,
  745. &n_entries);
  746. /* If we're boosting the current, set bit 31 of trans1 */
  747. if (IS_GEN9_BC(dev_priv) &&
  748. dev_priv->vbt.ddi_port_info[port].dp_boost_level)
  749. iboost_bit = DDI_BUF_BALANCE_LEG_ENABLE;
  750. for (i = 0; i < n_entries; i++) {
  751. I915_WRITE(DDI_BUF_TRANS_LO(port, i),
  752. ddi_translations[i].trans1 | iboost_bit);
  753. I915_WRITE(DDI_BUF_TRANS_HI(port, i),
  754. ddi_translations[i].trans2);
  755. }
  756. }
  757. /*
  758. * Starting with Haswell, DDI port buffers must be programmed with correct
  759. * values in advance. This function programs the correct values for
  760. * HDMI/DVI use cases.
  761. */
  762. static void intel_prepare_hdmi_ddi_buffers(struct intel_encoder *encoder,
  763. int level)
  764. {
  765. struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
  766. u32 iboost_bit = 0;
  767. int n_entries;
  768. enum port port = encoder->port;
  769. const struct ddi_buf_trans *ddi_translations;
  770. ddi_translations = intel_ddi_get_buf_trans_hdmi(dev_priv, &n_entries);
  771. if (WARN_ON_ONCE(!ddi_translations))
  772. return;
  773. if (WARN_ON_ONCE(level >= n_entries))
  774. level = n_entries - 1;
  775. /* If we're boosting the current, set bit 31 of trans1 */
  776. if (IS_GEN9_BC(dev_priv) &&
  777. dev_priv->vbt.ddi_port_info[port].hdmi_boost_level)
  778. iboost_bit = DDI_BUF_BALANCE_LEG_ENABLE;
  779. /* Entry 9 is for HDMI: */
  780. I915_WRITE(DDI_BUF_TRANS_LO(port, 9),
  781. ddi_translations[level].trans1 | iboost_bit);
  782. I915_WRITE(DDI_BUF_TRANS_HI(port, 9),
  783. ddi_translations[level].trans2);
  784. }
  785. static void intel_wait_ddi_buf_idle(struct drm_i915_private *dev_priv,
  786. enum port port)
  787. {
  788. i915_reg_t reg = DDI_BUF_CTL(port);
  789. int i;
  790. for (i = 0; i < 16; i++) {
  791. udelay(1);
  792. if (I915_READ(reg) & DDI_BUF_IS_IDLE)
  793. return;
  794. }
  795. DRM_ERROR("Timeout waiting for DDI BUF %c idle bit\n", port_name(port));
  796. }
  797. static uint32_t hsw_pll_to_ddi_pll_sel(const struct intel_shared_dpll *pll)
  798. {
  799. switch (pll->id) {
  800. case DPLL_ID_WRPLL1:
  801. return PORT_CLK_SEL_WRPLL1;
  802. case DPLL_ID_WRPLL2:
  803. return PORT_CLK_SEL_WRPLL2;
  804. case DPLL_ID_SPLL:
  805. return PORT_CLK_SEL_SPLL;
  806. case DPLL_ID_LCPLL_810:
  807. return PORT_CLK_SEL_LCPLL_810;
  808. case DPLL_ID_LCPLL_1350:
  809. return PORT_CLK_SEL_LCPLL_1350;
  810. case DPLL_ID_LCPLL_2700:
  811. return PORT_CLK_SEL_LCPLL_2700;
  812. default:
  813. MISSING_CASE(pll->id);
  814. return PORT_CLK_SEL_NONE;
  815. }
  816. }
  817. /* Starting with Haswell, different DDI ports can work in FDI mode for
  818. * connection to the PCH-located connectors. For this, it is necessary to train
  819. * both the DDI port and PCH receiver for the desired DDI buffer settings.
  820. *
  821. * The recommended port to work in FDI mode is DDI E, which we use here. Also,
  822. * please note that when FDI mode is active on DDI E, it shares 2 lines with
  823. * DDI A (which is used for eDP)
  824. */
  825. void hsw_fdi_link_train(struct intel_crtc *crtc,
  826. const struct intel_crtc_state *crtc_state)
  827. {
  828. struct drm_device *dev = crtc->base.dev;
  829. struct drm_i915_private *dev_priv = to_i915(dev);
  830. struct intel_encoder *encoder;
  831. u32 temp, i, rx_ctl_val, ddi_pll_sel;
  832. for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
  833. WARN_ON(encoder->type != INTEL_OUTPUT_ANALOG);
  834. intel_prepare_dp_ddi_buffers(encoder, crtc_state);
  835. }
  836. /* Set the FDI_RX_MISC pwrdn lanes and the 2 workarounds listed at the
  837. * mode set "sequence for CRT port" document:
  838. * - TP1 to TP2 time with the default value
  839. * - FDI delay to 90h
  840. *
  841. * WaFDIAutoLinkSetTimingOverrride:hsw
  842. */
  843. I915_WRITE(FDI_RX_MISC(PIPE_A), FDI_RX_PWRDN_LANE1_VAL(2) |
  844. FDI_RX_PWRDN_LANE0_VAL(2) |
  845. FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
  846. /* Enable the PCH Receiver FDI PLL */
  847. rx_ctl_val = dev_priv->fdi_rx_config | FDI_RX_ENHANCE_FRAME_ENABLE |
  848. FDI_RX_PLL_ENABLE |
  849. FDI_DP_PORT_WIDTH(crtc_state->fdi_lanes);
  850. I915_WRITE(FDI_RX_CTL(PIPE_A), rx_ctl_val);
  851. POSTING_READ(FDI_RX_CTL(PIPE_A));
  852. udelay(220);
  853. /* Switch from Rawclk to PCDclk */
  854. rx_ctl_val |= FDI_PCDCLK;
  855. I915_WRITE(FDI_RX_CTL(PIPE_A), rx_ctl_val);
  856. /* Configure Port Clock Select */
  857. ddi_pll_sel = hsw_pll_to_ddi_pll_sel(crtc_state->shared_dpll);
  858. I915_WRITE(PORT_CLK_SEL(PORT_E), ddi_pll_sel);
  859. WARN_ON(ddi_pll_sel != PORT_CLK_SEL_SPLL);
  860. /* Start the training iterating through available voltages and emphasis,
  861. * testing each value twice. */
  862. for (i = 0; i < ARRAY_SIZE(hsw_ddi_translations_fdi) * 2; i++) {
  863. /* Configure DP_TP_CTL with auto-training */
  864. I915_WRITE(DP_TP_CTL(PORT_E),
  865. DP_TP_CTL_FDI_AUTOTRAIN |
  866. DP_TP_CTL_ENHANCED_FRAME_ENABLE |
  867. DP_TP_CTL_LINK_TRAIN_PAT1 |
  868. DP_TP_CTL_ENABLE);
  869. /* Configure and enable DDI_BUF_CTL for DDI E with next voltage.
  870. * DDI E does not support port reversal, the functionality is
  871. * achieved on the PCH side in FDI_RX_CTL, so no need to set the
  872. * port reversal bit */
  873. I915_WRITE(DDI_BUF_CTL(PORT_E),
  874. DDI_BUF_CTL_ENABLE |
  875. ((crtc_state->fdi_lanes - 1) << 1) |
  876. DDI_BUF_TRANS_SELECT(i / 2));
  877. POSTING_READ(DDI_BUF_CTL(PORT_E));
  878. udelay(600);
  879. /* Program PCH FDI Receiver TU */
  880. I915_WRITE(FDI_RX_TUSIZE1(PIPE_A), TU_SIZE(64));
  881. /* Enable PCH FDI Receiver with auto-training */
  882. rx_ctl_val |= FDI_RX_ENABLE | FDI_LINK_TRAIN_AUTO;
  883. I915_WRITE(FDI_RX_CTL(PIPE_A), rx_ctl_val);
  884. POSTING_READ(FDI_RX_CTL(PIPE_A));
  885. /* Wait for FDI receiver lane calibration */
  886. udelay(30);
  887. /* Unset FDI_RX_MISC pwrdn lanes */
  888. temp = I915_READ(FDI_RX_MISC(PIPE_A));
  889. temp &= ~(FDI_RX_PWRDN_LANE1_MASK | FDI_RX_PWRDN_LANE0_MASK);
  890. I915_WRITE(FDI_RX_MISC(PIPE_A), temp);
  891. POSTING_READ(FDI_RX_MISC(PIPE_A));
  892. /* Wait for FDI auto training time */
  893. udelay(5);
  894. temp = I915_READ(DP_TP_STATUS(PORT_E));
  895. if (temp & DP_TP_STATUS_AUTOTRAIN_DONE) {
  896. DRM_DEBUG_KMS("FDI link training done on step %d\n", i);
  897. break;
  898. }
  899. /*
  900. * Leave things enabled even if we failed to train FDI.
  901. * Results in less fireworks from the state checker.
  902. */
  903. if (i == ARRAY_SIZE(hsw_ddi_translations_fdi) * 2 - 1) {
  904. DRM_ERROR("FDI link training failed!\n");
  905. break;
  906. }
  907. rx_ctl_val &= ~FDI_RX_ENABLE;
  908. I915_WRITE(FDI_RX_CTL(PIPE_A), rx_ctl_val);
  909. POSTING_READ(FDI_RX_CTL(PIPE_A));
  910. temp = I915_READ(DDI_BUF_CTL(PORT_E));
  911. temp &= ~DDI_BUF_CTL_ENABLE;
  912. I915_WRITE(DDI_BUF_CTL(PORT_E), temp);
  913. POSTING_READ(DDI_BUF_CTL(PORT_E));
  914. /* Disable DP_TP_CTL and FDI_RX_CTL and retry */
  915. temp = I915_READ(DP_TP_CTL(PORT_E));
  916. temp &= ~(DP_TP_CTL_ENABLE | DP_TP_CTL_LINK_TRAIN_MASK);
  917. temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
  918. I915_WRITE(DP_TP_CTL(PORT_E), temp);
  919. POSTING_READ(DP_TP_CTL(PORT_E));
  920. intel_wait_ddi_buf_idle(dev_priv, PORT_E);
  921. /* Reset FDI_RX_MISC pwrdn lanes */
  922. temp = I915_READ(FDI_RX_MISC(PIPE_A));
  923. temp &= ~(FDI_RX_PWRDN_LANE1_MASK | FDI_RX_PWRDN_LANE0_MASK);
  924. temp |= FDI_RX_PWRDN_LANE1_VAL(2) | FDI_RX_PWRDN_LANE0_VAL(2);
  925. I915_WRITE(FDI_RX_MISC(PIPE_A), temp);
  926. POSTING_READ(FDI_RX_MISC(PIPE_A));
  927. }
  928. /* Enable normal pixel sending for FDI */
  929. I915_WRITE(DP_TP_CTL(PORT_E),
  930. DP_TP_CTL_FDI_AUTOTRAIN |
  931. DP_TP_CTL_LINK_TRAIN_NORMAL |
  932. DP_TP_CTL_ENHANCED_FRAME_ENABLE |
  933. DP_TP_CTL_ENABLE);
  934. }
  935. static void intel_ddi_init_dp_buf_reg(struct intel_encoder *encoder)
  936. {
  937. struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
  938. struct intel_digital_port *intel_dig_port =
  939. enc_to_dig_port(&encoder->base);
  940. intel_dp->DP = intel_dig_port->saved_port_bits |
  941. DDI_BUF_CTL_ENABLE | DDI_BUF_TRANS_SELECT(0);
  942. intel_dp->DP |= DDI_PORT_WIDTH(intel_dp->lane_count);
  943. }
  944. static struct intel_encoder *
  945. intel_ddi_get_crtc_encoder(struct intel_crtc *crtc)
  946. {
  947. struct drm_device *dev = crtc->base.dev;
  948. struct intel_encoder *encoder, *ret = NULL;
  949. int num_encoders = 0;
  950. for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
  951. ret = encoder;
  952. num_encoders++;
  953. }
  954. if (num_encoders != 1)
  955. WARN(1, "%d encoders on crtc for pipe %c\n", num_encoders,
  956. pipe_name(crtc->pipe));
  957. BUG_ON(ret == NULL);
  958. return ret;
  959. }
  960. /* Finds the only possible encoder associated with the given CRTC. */
  961. struct intel_encoder *
  962. intel_ddi_get_crtc_new_encoder(struct intel_crtc_state *crtc_state)
  963. {
  964. struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
  965. struct intel_encoder *ret = NULL;
  966. struct drm_atomic_state *state;
  967. struct drm_connector *connector;
  968. struct drm_connector_state *connector_state;
  969. int num_encoders = 0;
  970. int i;
  971. state = crtc_state->base.state;
  972. for_each_new_connector_in_state(state, connector, connector_state, i) {
  973. if (connector_state->crtc != crtc_state->base.crtc)
  974. continue;
  975. ret = to_intel_encoder(connector_state->best_encoder);
  976. num_encoders++;
  977. }
  978. WARN(num_encoders != 1, "%d encoders on crtc for pipe %c\n", num_encoders,
  979. pipe_name(crtc->pipe));
  980. BUG_ON(ret == NULL);
  981. return ret;
  982. }
  983. #define LC_FREQ 2700
  984. static int hsw_ddi_calc_wrpll_link(struct drm_i915_private *dev_priv,
  985. i915_reg_t reg)
  986. {
  987. int refclk = LC_FREQ;
  988. int n, p, r;
  989. u32 wrpll;
  990. wrpll = I915_READ(reg);
  991. switch (wrpll & WRPLL_PLL_REF_MASK) {
  992. case WRPLL_PLL_SSC:
  993. case WRPLL_PLL_NON_SSC:
  994. /*
  995. * We could calculate spread here, but our checking
  996. * code only cares about 5% accuracy, and spread is a max of
  997. * 0.5% downspread.
  998. */
  999. refclk = 135;
  1000. break;
  1001. case WRPLL_PLL_LCPLL:
  1002. refclk = LC_FREQ;
  1003. break;
  1004. default:
  1005. WARN(1, "bad wrpll refclk\n");
  1006. return 0;
  1007. }
  1008. r = wrpll & WRPLL_DIVIDER_REF_MASK;
  1009. p = (wrpll & WRPLL_DIVIDER_POST_MASK) >> WRPLL_DIVIDER_POST_SHIFT;
  1010. n = (wrpll & WRPLL_DIVIDER_FB_MASK) >> WRPLL_DIVIDER_FB_SHIFT;
  1011. /* Convert to KHz, p & r have a fixed point portion */
  1012. return (refclk * n * 100) / (p * r);
  1013. }
  1014. static int skl_calc_wrpll_link(struct drm_i915_private *dev_priv,
  1015. enum intel_dpll_id pll_id)
  1016. {
  1017. i915_reg_t cfgcr1_reg, cfgcr2_reg;
  1018. uint32_t cfgcr1_val, cfgcr2_val;
  1019. uint32_t p0, p1, p2, dco_freq;
  1020. cfgcr1_reg = DPLL_CFGCR1(pll_id);
  1021. cfgcr2_reg = DPLL_CFGCR2(pll_id);
  1022. cfgcr1_val = I915_READ(cfgcr1_reg);
  1023. cfgcr2_val = I915_READ(cfgcr2_reg);
  1024. p0 = cfgcr2_val & DPLL_CFGCR2_PDIV_MASK;
  1025. p2 = cfgcr2_val & DPLL_CFGCR2_KDIV_MASK;
  1026. if (cfgcr2_val & DPLL_CFGCR2_QDIV_MODE(1))
  1027. p1 = (cfgcr2_val & DPLL_CFGCR2_QDIV_RATIO_MASK) >> 8;
  1028. else
  1029. p1 = 1;
  1030. switch (p0) {
  1031. case DPLL_CFGCR2_PDIV_1:
  1032. p0 = 1;
  1033. break;
  1034. case DPLL_CFGCR2_PDIV_2:
  1035. p0 = 2;
  1036. break;
  1037. case DPLL_CFGCR2_PDIV_3:
  1038. p0 = 3;
  1039. break;
  1040. case DPLL_CFGCR2_PDIV_7:
  1041. p0 = 7;
  1042. break;
  1043. }
  1044. switch (p2) {
  1045. case DPLL_CFGCR2_KDIV_5:
  1046. p2 = 5;
  1047. break;
  1048. case DPLL_CFGCR2_KDIV_2:
  1049. p2 = 2;
  1050. break;
  1051. case DPLL_CFGCR2_KDIV_3:
  1052. p2 = 3;
  1053. break;
  1054. case DPLL_CFGCR2_KDIV_1:
  1055. p2 = 1;
  1056. break;
  1057. }
  1058. dco_freq = (cfgcr1_val & DPLL_CFGCR1_DCO_INTEGER_MASK) * 24 * 1000;
  1059. dco_freq += (((cfgcr1_val & DPLL_CFGCR1_DCO_FRACTION_MASK) >> 9) * 24 *
  1060. 1000) / 0x8000;
  1061. return dco_freq / (p0 * p1 * p2 * 5);
  1062. }
  1063. static int cnl_calc_wrpll_link(struct drm_i915_private *dev_priv,
  1064. enum intel_dpll_id pll_id)
  1065. {
  1066. uint32_t cfgcr0, cfgcr1;
  1067. uint32_t p0, p1, p2, dco_freq, ref_clock;
  1068. cfgcr0 = I915_READ(CNL_DPLL_CFGCR0(pll_id));
  1069. cfgcr1 = I915_READ(CNL_DPLL_CFGCR1(pll_id));
  1070. p0 = cfgcr1 & DPLL_CFGCR1_PDIV_MASK;
  1071. p2 = cfgcr1 & DPLL_CFGCR1_KDIV_MASK;
  1072. if (cfgcr1 & DPLL_CFGCR1_QDIV_MODE(1))
  1073. p1 = (cfgcr1 & DPLL_CFGCR1_QDIV_RATIO_MASK) >>
  1074. DPLL_CFGCR1_QDIV_RATIO_SHIFT;
  1075. else
  1076. p1 = 1;
  1077. switch (p0) {
  1078. case DPLL_CFGCR1_PDIV_2:
  1079. p0 = 2;
  1080. break;
  1081. case DPLL_CFGCR1_PDIV_3:
  1082. p0 = 3;
  1083. break;
  1084. case DPLL_CFGCR1_PDIV_5:
  1085. p0 = 5;
  1086. break;
  1087. case DPLL_CFGCR1_PDIV_7:
  1088. p0 = 7;
  1089. break;
  1090. }
  1091. switch (p2) {
  1092. case DPLL_CFGCR1_KDIV_1:
  1093. p2 = 1;
  1094. break;
  1095. case DPLL_CFGCR1_KDIV_2:
  1096. p2 = 2;
  1097. break;
  1098. case DPLL_CFGCR1_KDIV_4:
  1099. p2 = 4;
  1100. break;
  1101. }
  1102. ref_clock = dev_priv->cdclk.hw.ref;
  1103. dco_freq = (cfgcr0 & DPLL_CFGCR0_DCO_INTEGER_MASK) * ref_clock;
  1104. dco_freq += (((cfgcr0 & DPLL_CFGCR0_DCO_FRACTION_MASK) >>
  1105. DPLL_CFGCR0_DCO_FRACTION_SHIFT) * ref_clock) / 0x8000;
  1106. if (WARN_ON(p0 == 0 || p1 == 0 || p2 == 0))
  1107. return 0;
  1108. return dco_freq / (p0 * p1 * p2 * 5);
  1109. }
  1110. static void ddi_dotclock_get(struct intel_crtc_state *pipe_config)
  1111. {
  1112. int dotclock;
  1113. if (pipe_config->has_pch_encoder)
  1114. dotclock = intel_dotclock_calculate(pipe_config->port_clock,
  1115. &pipe_config->fdi_m_n);
  1116. else if (intel_crtc_has_dp_encoder(pipe_config))
  1117. dotclock = intel_dotclock_calculate(pipe_config->port_clock,
  1118. &pipe_config->dp_m_n);
  1119. else if (pipe_config->has_hdmi_sink && pipe_config->pipe_bpp == 36)
  1120. dotclock = pipe_config->port_clock * 2 / 3;
  1121. else
  1122. dotclock = pipe_config->port_clock;
  1123. if (pipe_config->ycbcr420)
  1124. dotclock *= 2;
  1125. if (pipe_config->pixel_multiplier)
  1126. dotclock /= pipe_config->pixel_multiplier;
  1127. pipe_config->base.adjusted_mode.crtc_clock = dotclock;
  1128. }
  1129. static void cnl_ddi_clock_get(struct intel_encoder *encoder,
  1130. struct intel_crtc_state *pipe_config)
  1131. {
  1132. struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
  1133. int link_clock = 0;
  1134. uint32_t cfgcr0;
  1135. enum intel_dpll_id pll_id;
  1136. pll_id = intel_get_shared_dpll_id(dev_priv, pipe_config->shared_dpll);
  1137. cfgcr0 = I915_READ(CNL_DPLL_CFGCR0(pll_id));
  1138. if (cfgcr0 & DPLL_CFGCR0_HDMI_MODE) {
  1139. link_clock = cnl_calc_wrpll_link(dev_priv, pll_id);
  1140. } else {
  1141. link_clock = cfgcr0 & DPLL_CFGCR0_LINK_RATE_MASK;
  1142. switch (link_clock) {
  1143. case DPLL_CFGCR0_LINK_RATE_810:
  1144. link_clock = 81000;
  1145. break;
  1146. case DPLL_CFGCR0_LINK_RATE_1080:
  1147. link_clock = 108000;
  1148. break;
  1149. case DPLL_CFGCR0_LINK_RATE_1350:
  1150. link_clock = 135000;
  1151. break;
  1152. case DPLL_CFGCR0_LINK_RATE_1620:
  1153. link_clock = 162000;
  1154. break;
  1155. case DPLL_CFGCR0_LINK_RATE_2160:
  1156. link_clock = 216000;
  1157. break;
  1158. case DPLL_CFGCR0_LINK_RATE_2700:
  1159. link_clock = 270000;
  1160. break;
  1161. case DPLL_CFGCR0_LINK_RATE_3240:
  1162. link_clock = 324000;
  1163. break;
  1164. case DPLL_CFGCR0_LINK_RATE_4050:
  1165. link_clock = 405000;
  1166. break;
  1167. default:
  1168. WARN(1, "Unsupported link rate\n");
  1169. break;
  1170. }
  1171. link_clock *= 2;
  1172. }
  1173. pipe_config->port_clock = link_clock;
  1174. ddi_dotclock_get(pipe_config);
  1175. }
  1176. static void skl_ddi_clock_get(struct intel_encoder *encoder,
  1177. struct intel_crtc_state *pipe_config)
  1178. {
  1179. struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
  1180. int link_clock = 0;
  1181. uint32_t dpll_ctl1;
  1182. enum intel_dpll_id pll_id;
  1183. pll_id = intel_get_shared_dpll_id(dev_priv, pipe_config->shared_dpll);
  1184. dpll_ctl1 = I915_READ(DPLL_CTRL1);
  1185. if (dpll_ctl1 & DPLL_CTRL1_HDMI_MODE(pll_id)) {
  1186. link_clock = skl_calc_wrpll_link(dev_priv, pll_id);
  1187. } else {
  1188. link_clock = dpll_ctl1 & DPLL_CTRL1_LINK_RATE_MASK(pll_id);
  1189. link_clock >>= DPLL_CTRL1_LINK_RATE_SHIFT(pll_id);
  1190. switch (link_clock) {
  1191. case DPLL_CTRL1_LINK_RATE_810:
  1192. link_clock = 81000;
  1193. break;
  1194. case DPLL_CTRL1_LINK_RATE_1080:
  1195. link_clock = 108000;
  1196. break;
  1197. case DPLL_CTRL1_LINK_RATE_1350:
  1198. link_clock = 135000;
  1199. break;
  1200. case DPLL_CTRL1_LINK_RATE_1620:
  1201. link_clock = 162000;
  1202. break;
  1203. case DPLL_CTRL1_LINK_RATE_2160:
  1204. link_clock = 216000;
  1205. break;
  1206. case DPLL_CTRL1_LINK_RATE_2700:
  1207. link_clock = 270000;
  1208. break;
  1209. default:
  1210. WARN(1, "Unsupported link rate\n");
  1211. break;
  1212. }
  1213. link_clock *= 2;
  1214. }
  1215. pipe_config->port_clock = link_clock;
  1216. ddi_dotclock_get(pipe_config);
  1217. }
  1218. static void hsw_ddi_clock_get(struct intel_encoder *encoder,
  1219. struct intel_crtc_state *pipe_config)
  1220. {
  1221. struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
  1222. int link_clock = 0;
  1223. u32 val, pll;
  1224. val = hsw_pll_to_ddi_pll_sel(pipe_config->shared_dpll);
  1225. switch (val & PORT_CLK_SEL_MASK) {
  1226. case PORT_CLK_SEL_LCPLL_810:
  1227. link_clock = 81000;
  1228. break;
  1229. case PORT_CLK_SEL_LCPLL_1350:
  1230. link_clock = 135000;
  1231. break;
  1232. case PORT_CLK_SEL_LCPLL_2700:
  1233. link_clock = 270000;
  1234. break;
  1235. case PORT_CLK_SEL_WRPLL1:
  1236. link_clock = hsw_ddi_calc_wrpll_link(dev_priv, WRPLL_CTL(0));
  1237. break;
  1238. case PORT_CLK_SEL_WRPLL2:
  1239. link_clock = hsw_ddi_calc_wrpll_link(dev_priv, WRPLL_CTL(1));
  1240. break;
  1241. case PORT_CLK_SEL_SPLL:
  1242. pll = I915_READ(SPLL_CTL) & SPLL_PLL_FREQ_MASK;
  1243. if (pll == SPLL_PLL_FREQ_810MHz)
  1244. link_clock = 81000;
  1245. else if (pll == SPLL_PLL_FREQ_1350MHz)
  1246. link_clock = 135000;
  1247. else if (pll == SPLL_PLL_FREQ_2700MHz)
  1248. link_clock = 270000;
  1249. else {
  1250. WARN(1, "bad spll freq\n");
  1251. return;
  1252. }
  1253. break;
  1254. default:
  1255. WARN(1, "bad port clock sel\n");
  1256. return;
  1257. }
  1258. pipe_config->port_clock = link_clock * 2;
  1259. ddi_dotclock_get(pipe_config);
  1260. }
  1261. static int bxt_calc_pll_link(struct intel_crtc_state *crtc_state)
  1262. {
  1263. struct intel_dpll_hw_state *state;
  1264. struct dpll clock;
  1265. /* For DDI ports we always use a shared PLL. */
  1266. if (WARN_ON(!crtc_state->shared_dpll))
  1267. return 0;
  1268. state = &crtc_state->dpll_hw_state;
  1269. clock.m1 = 2;
  1270. clock.m2 = (state->pll0 & PORT_PLL_M2_MASK) << 22;
  1271. if (state->pll3 & PORT_PLL_M2_FRAC_ENABLE)
  1272. clock.m2 |= state->pll2 & PORT_PLL_M2_FRAC_MASK;
  1273. clock.n = (state->pll1 & PORT_PLL_N_MASK) >> PORT_PLL_N_SHIFT;
  1274. clock.p1 = (state->ebb0 & PORT_PLL_P1_MASK) >> PORT_PLL_P1_SHIFT;
  1275. clock.p2 = (state->ebb0 & PORT_PLL_P2_MASK) >> PORT_PLL_P2_SHIFT;
  1276. return chv_calc_dpll_params(100000, &clock);
  1277. }
  1278. static void bxt_ddi_clock_get(struct intel_encoder *encoder,
  1279. struct intel_crtc_state *pipe_config)
  1280. {
  1281. pipe_config->port_clock = bxt_calc_pll_link(pipe_config);
  1282. ddi_dotclock_get(pipe_config);
  1283. }
  1284. static void intel_ddi_clock_get(struct intel_encoder *encoder,
  1285. struct intel_crtc_state *pipe_config)
  1286. {
  1287. struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
  1288. if (INTEL_GEN(dev_priv) <= 8)
  1289. hsw_ddi_clock_get(encoder, pipe_config);
  1290. else if (IS_GEN9_BC(dev_priv))
  1291. skl_ddi_clock_get(encoder, pipe_config);
  1292. else if (IS_GEN9_LP(dev_priv))
  1293. bxt_ddi_clock_get(encoder, pipe_config);
  1294. else if (IS_CANNONLAKE(dev_priv))
  1295. cnl_ddi_clock_get(encoder, pipe_config);
  1296. }
  1297. void intel_ddi_set_pipe_settings(const struct intel_crtc_state *crtc_state)
  1298. {
  1299. struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
  1300. struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
  1301. enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
  1302. u32 temp;
  1303. if (!intel_crtc_has_dp_encoder(crtc_state))
  1304. return;
  1305. WARN_ON(transcoder_is_dsi(cpu_transcoder));
  1306. temp = TRANS_MSA_SYNC_CLK;
  1307. switch (crtc_state->pipe_bpp) {
  1308. case 18:
  1309. temp |= TRANS_MSA_6_BPC;
  1310. break;
  1311. case 24:
  1312. temp |= TRANS_MSA_8_BPC;
  1313. break;
  1314. case 30:
  1315. temp |= TRANS_MSA_10_BPC;
  1316. break;
  1317. case 36:
  1318. temp |= TRANS_MSA_12_BPC;
  1319. break;
  1320. default:
  1321. MISSING_CASE(crtc_state->pipe_bpp);
  1322. break;
  1323. }
  1324. I915_WRITE(TRANS_MSA_MISC(cpu_transcoder), temp);
  1325. }
  1326. void intel_ddi_set_vc_payload_alloc(const struct intel_crtc_state *crtc_state,
  1327. bool state)
  1328. {
  1329. struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
  1330. struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
  1331. enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
  1332. uint32_t temp;
  1333. temp = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));
  1334. if (state == true)
  1335. temp |= TRANS_DDI_DP_VC_PAYLOAD_ALLOC;
  1336. else
  1337. temp &= ~TRANS_DDI_DP_VC_PAYLOAD_ALLOC;
  1338. I915_WRITE(TRANS_DDI_FUNC_CTL(cpu_transcoder), temp);
  1339. }
  1340. void intel_ddi_enable_transcoder_func(const struct intel_crtc_state *crtc_state)
  1341. {
  1342. struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
  1343. struct intel_encoder *encoder = intel_ddi_get_crtc_encoder(crtc);
  1344. struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
  1345. enum pipe pipe = crtc->pipe;
  1346. enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
  1347. enum port port = encoder->port;
  1348. uint32_t temp;
  1349. /* Enable TRANS_DDI_FUNC_CTL for the pipe to work in HDMI mode */
  1350. temp = TRANS_DDI_FUNC_ENABLE;
  1351. temp |= TRANS_DDI_SELECT_PORT(port);
  1352. switch (crtc_state->pipe_bpp) {
  1353. case 18:
  1354. temp |= TRANS_DDI_BPC_6;
  1355. break;
  1356. case 24:
  1357. temp |= TRANS_DDI_BPC_8;
  1358. break;
  1359. case 30:
  1360. temp |= TRANS_DDI_BPC_10;
  1361. break;
  1362. case 36:
  1363. temp |= TRANS_DDI_BPC_12;
  1364. break;
  1365. default:
  1366. BUG();
  1367. }
  1368. if (crtc_state->base.adjusted_mode.flags & DRM_MODE_FLAG_PVSYNC)
  1369. temp |= TRANS_DDI_PVSYNC;
  1370. if (crtc_state->base.adjusted_mode.flags & DRM_MODE_FLAG_PHSYNC)
  1371. temp |= TRANS_DDI_PHSYNC;
  1372. if (cpu_transcoder == TRANSCODER_EDP) {
  1373. switch (pipe) {
  1374. case PIPE_A:
  1375. /* On Haswell, can only use the always-on power well for
  1376. * eDP when not using the panel fitter, and when not
  1377. * using motion blur mitigation (which we don't
  1378. * support). */
  1379. if (IS_HASWELL(dev_priv) &&
  1380. (crtc_state->pch_pfit.enabled ||
  1381. crtc_state->pch_pfit.force_thru))
  1382. temp |= TRANS_DDI_EDP_INPUT_A_ONOFF;
  1383. else
  1384. temp |= TRANS_DDI_EDP_INPUT_A_ON;
  1385. break;
  1386. case PIPE_B:
  1387. temp |= TRANS_DDI_EDP_INPUT_B_ONOFF;
  1388. break;
  1389. case PIPE_C:
  1390. temp |= TRANS_DDI_EDP_INPUT_C_ONOFF;
  1391. break;
  1392. default:
  1393. BUG();
  1394. break;
  1395. }
  1396. }
  1397. if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI)) {
  1398. if (crtc_state->has_hdmi_sink)
  1399. temp |= TRANS_DDI_MODE_SELECT_HDMI;
  1400. else
  1401. temp |= TRANS_DDI_MODE_SELECT_DVI;
  1402. if (crtc_state->hdmi_scrambling)
  1403. temp |= TRANS_DDI_HDMI_SCRAMBLING_MASK;
  1404. if (crtc_state->hdmi_high_tmds_clock_ratio)
  1405. temp |= TRANS_DDI_HIGH_TMDS_CHAR_RATE;
  1406. } else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_ANALOG)) {
  1407. temp |= TRANS_DDI_MODE_SELECT_FDI;
  1408. temp |= (crtc_state->fdi_lanes - 1) << 1;
  1409. } else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DP_MST)) {
  1410. temp |= TRANS_DDI_MODE_SELECT_DP_MST;
  1411. temp |= DDI_PORT_WIDTH(crtc_state->lane_count);
  1412. } else {
  1413. temp |= TRANS_DDI_MODE_SELECT_DP_SST;
  1414. temp |= DDI_PORT_WIDTH(crtc_state->lane_count);
  1415. }
  1416. I915_WRITE(TRANS_DDI_FUNC_CTL(cpu_transcoder), temp);
  1417. }
  1418. void intel_ddi_disable_transcoder_func(struct drm_i915_private *dev_priv,
  1419. enum transcoder cpu_transcoder)
  1420. {
  1421. i915_reg_t reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
  1422. uint32_t val = I915_READ(reg);
  1423. val &= ~(TRANS_DDI_FUNC_ENABLE | TRANS_DDI_PORT_MASK | TRANS_DDI_DP_VC_PAYLOAD_ALLOC);
  1424. val |= TRANS_DDI_PORT_NONE;
  1425. I915_WRITE(reg, val);
  1426. }
  1427. bool intel_ddi_connector_get_hw_state(struct intel_connector *intel_connector)
  1428. {
  1429. struct drm_device *dev = intel_connector->base.dev;
  1430. struct drm_i915_private *dev_priv = to_i915(dev);
  1431. struct intel_encoder *encoder = intel_connector->encoder;
  1432. int type = intel_connector->base.connector_type;
  1433. enum port port = encoder->port;
  1434. enum pipe pipe = 0;
  1435. enum transcoder cpu_transcoder;
  1436. uint32_t tmp;
  1437. bool ret;
  1438. if (!intel_display_power_get_if_enabled(dev_priv,
  1439. encoder->power_domain))
  1440. return false;
  1441. if (!encoder->get_hw_state(encoder, &pipe)) {
  1442. ret = false;
  1443. goto out;
  1444. }
  1445. if (port == PORT_A)
  1446. cpu_transcoder = TRANSCODER_EDP;
  1447. else
  1448. cpu_transcoder = (enum transcoder) pipe;
  1449. tmp = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));
  1450. switch (tmp & TRANS_DDI_MODE_SELECT_MASK) {
  1451. case TRANS_DDI_MODE_SELECT_HDMI:
  1452. case TRANS_DDI_MODE_SELECT_DVI:
  1453. ret = type == DRM_MODE_CONNECTOR_HDMIA;
  1454. break;
  1455. case TRANS_DDI_MODE_SELECT_DP_SST:
  1456. ret = type == DRM_MODE_CONNECTOR_eDP ||
  1457. type == DRM_MODE_CONNECTOR_DisplayPort;
  1458. break;
  1459. case TRANS_DDI_MODE_SELECT_DP_MST:
  1460. /* if the transcoder is in MST state then
  1461. * connector isn't connected */
  1462. ret = false;
  1463. break;
  1464. case TRANS_DDI_MODE_SELECT_FDI:
  1465. ret = type == DRM_MODE_CONNECTOR_VGA;
  1466. break;
  1467. default:
  1468. ret = false;
  1469. break;
  1470. }
  1471. out:
  1472. intel_display_power_put(dev_priv, encoder->power_domain);
  1473. return ret;
  1474. }
  1475. bool intel_ddi_get_hw_state(struct intel_encoder *encoder,
  1476. enum pipe *pipe)
  1477. {
  1478. struct drm_device *dev = encoder->base.dev;
  1479. struct drm_i915_private *dev_priv = to_i915(dev);
  1480. enum port port = encoder->port;
  1481. enum pipe p;
  1482. u32 tmp;
  1483. bool ret;
  1484. if (!intel_display_power_get_if_enabled(dev_priv,
  1485. encoder->power_domain))
  1486. return false;
  1487. ret = false;
  1488. tmp = I915_READ(DDI_BUF_CTL(port));
  1489. if (!(tmp & DDI_BUF_CTL_ENABLE))
  1490. goto out;
  1491. if (port == PORT_A) {
  1492. tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
  1493. switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
  1494. case TRANS_DDI_EDP_INPUT_A_ON:
  1495. case TRANS_DDI_EDP_INPUT_A_ONOFF:
  1496. *pipe = PIPE_A;
  1497. break;
  1498. case TRANS_DDI_EDP_INPUT_B_ONOFF:
  1499. *pipe = PIPE_B;
  1500. break;
  1501. case TRANS_DDI_EDP_INPUT_C_ONOFF:
  1502. *pipe = PIPE_C;
  1503. break;
  1504. }
  1505. ret = true;
  1506. goto out;
  1507. }
  1508. for_each_pipe(dev_priv, p) {
  1509. enum transcoder cpu_transcoder = (enum transcoder) p;
  1510. tmp = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));
  1511. if ((tmp & TRANS_DDI_PORT_MASK) == TRANS_DDI_SELECT_PORT(port)) {
  1512. if ((tmp & TRANS_DDI_MODE_SELECT_MASK) ==
  1513. TRANS_DDI_MODE_SELECT_DP_MST)
  1514. goto out;
  1515. *pipe = p;
  1516. ret = true;
  1517. goto out;
  1518. }
  1519. }
  1520. DRM_DEBUG_KMS("No pipe for ddi port %c found\n", port_name(port));
  1521. out:
  1522. if (ret && IS_GEN9_LP(dev_priv)) {
  1523. tmp = I915_READ(BXT_PHY_CTL(port));
  1524. if ((tmp & (BXT_PHY_CMNLANE_POWERDOWN_ACK |
  1525. BXT_PHY_LANE_POWERDOWN_ACK |
  1526. BXT_PHY_LANE_ENABLED)) != BXT_PHY_LANE_ENABLED)
  1527. DRM_ERROR("Port %c enabled but PHY powered down? "
  1528. "(PHY_CTL %08x)\n", port_name(port), tmp);
  1529. }
  1530. intel_display_power_put(dev_priv, encoder->power_domain);
  1531. return ret;
  1532. }
  1533. static u64 intel_ddi_get_power_domains(struct intel_encoder *encoder)
  1534. {
  1535. struct intel_digital_port *dig_port = enc_to_dig_port(&encoder->base);
  1536. enum pipe pipe;
  1537. if (intel_ddi_get_hw_state(encoder, &pipe))
  1538. return BIT_ULL(dig_port->ddi_io_power_domain);
  1539. return 0;
  1540. }
  1541. void intel_ddi_enable_pipe_clock(const struct intel_crtc_state *crtc_state)
  1542. {
  1543. struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
  1544. struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
  1545. struct intel_encoder *encoder = intel_ddi_get_crtc_encoder(crtc);
  1546. enum port port = encoder->port;
  1547. enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
  1548. if (cpu_transcoder != TRANSCODER_EDP)
  1549. I915_WRITE(TRANS_CLK_SEL(cpu_transcoder),
  1550. TRANS_CLK_SEL_PORT(port));
  1551. }
  1552. void intel_ddi_disable_pipe_clock(const struct intel_crtc_state *crtc_state)
  1553. {
  1554. struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
  1555. enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
  1556. if (cpu_transcoder != TRANSCODER_EDP)
  1557. I915_WRITE(TRANS_CLK_SEL(cpu_transcoder),
  1558. TRANS_CLK_SEL_DISABLED);
  1559. }
  1560. static void _skl_ddi_set_iboost(struct drm_i915_private *dev_priv,
  1561. enum port port, uint8_t iboost)
  1562. {
  1563. u32 tmp;
  1564. tmp = I915_READ(DISPIO_CR_TX_BMU_CR0);
  1565. tmp &= ~(BALANCE_LEG_MASK(port) | BALANCE_LEG_DISABLE(port));
  1566. if (iboost)
  1567. tmp |= iboost << BALANCE_LEG_SHIFT(port);
  1568. else
  1569. tmp |= BALANCE_LEG_DISABLE(port);
  1570. I915_WRITE(DISPIO_CR_TX_BMU_CR0, tmp);
  1571. }
  1572. static void skl_ddi_set_iboost(struct intel_encoder *encoder,
  1573. int level, enum intel_output_type type)
  1574. {
  1575. struct intel_digital_port *intel_dig_port = enc_to_dig_port(&encoder->base);
  1576. struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
  1577. enum port port = encoder->port;
  1578. uint8_t iboost;
  1579. if (type == INTEL_OUTPUT_HDMI)
  1580. iboost = dev_priv->vbt.ddi_port_info[port].hdmi_boost_level;
  1581. else
  1582. iboost = dev_priv->vbt.ddi_port_info[port].dp_boost_level;
  1583. if (iboost == 0) {
  1584. const struct ddi_buf_trans *ddi_translations;
  1585. int n_entries;
  1586. if (type == INTEL_OUTPUT_HDMI)
  1587. ddi_translations = intel_ddi_get_buf_trans_hdmi(dev_priv, &n_entries);
  1588. else if (type == INTEL_OUTPUT_EDP)
  1589. ddi_translations = intel_ddi_get_buf_trans_edp(dev_priv, port, &n_entries);
  1590. else
  1591. ddi_translations = intel_ddi_get_buf_trans_dp(dev_priv, port, &n_entries);
  1592. if (WARN_ON_ONCE(!ddi_translations))
  1593. return;
  1594. if (WARN_ON_ONCE(level >= n_entries))
  1595. level = n_entries - 1;
  1596. iboost = ddi_translations[level].i_boost;
  1597. }
  1598. /* Make sure that the requested I_boost is valid */
  1599. if (iboost && iboost != 0x1 && iboost != 0x3 && iboost != 0x7) {
  1600. DRM_ERROR("Invalid I_boost value %u\n", iboost);
  1601. return;
  1602. }
  1603. _skl_ddi_set_iboost(dev_priv, port, iboost);
  1604. if (port == PORT_A && intel_dig_port->max_lanes == 4)
  1605. _skl_ddi_set_iboost(dev_priv, PORT_E, iboost);
  1606. }
  1607. static void bxt_ddi_vswing_sequence(struct intel_encoder *encoder,
  1608. int level, enum intel_output_type type)
  1609. {
  1610. struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
  1611. const struct bxt_ddi_buf_trans *ddi_translations;
  1612. enum port port = encoder->port;
  1613. int n_entries;
  1614. if (type == INTEL_OUTPUT_HDMI)
  1615. ddi_translations = bxt_get_buf_trans_hdmi(dev_priv, &n_entries);
  1616. else if (type == INTEL_OUTPUT_EDP)
  1617. ddi_translations = bxt_get_buf_trans_edp(dev_priv, &n_entries);
  1618. else
  1619. ddi_translations = bxt_get_buf_trans_dp(dev_priv, &n_entries);
  1620. if (WARN_ON_ONCE(!ddi_translations))
  1621. return;
  1622. if (WARN_ON_ONCE(level >= n_entries))
  1623. level = n_entries - 1;
  1624. bxt_ddi_phy_set_signal_level(dev_priv, port,
  1625. ddi_translations[level].margin,
  1626. ddi_translations[level].scale,
  1627. ddi_translations[level].enable,
  1628. ddi_translations[level].deemphasis);
  1629. }
  1630. u8 intel_ddi_dp_voltage_max(struct intel_encoder *encoder)
  1631. {
  1632. struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
  1633. enum port port = encoder->port;
  1634. int n_entries;
  1635. if (IS_CANNONLAKE(dev_priv)) {
  1636. if (encoder->type == INTEL_OUTPUT_EDP)
  1637. cnl_get_buf_trans_edp(dev_priv, &n_entries);
  1638. else
  1639. cnl_get_buf_trans_dp(dev_priv, &n_entries);
  1640. } else if (IS_GEN9_LP(dev_priv)) {
  1641. if (encoder->type == INTEL_OUTPUT_EDP)
  1642. bxt_get_buf_trans_edp(dev_priv, &n_entries);
  1643. else
  1644. bxt_get_buf_trans_dp(dev_priv, &n_entries);
  1645. } else {
  1646. if (encoder->type == INTEL_OUTPUT_EDP)
  1647. intel_ddi_get_buf_trans_edp(dev_priv, port, &n_entries);
  1648. else
  1649. intel_ddi_get_buf_trans_dp(dev_priv, port, &n_entries);
  1650. }
  1651. if (WARN_ON(n_entries < 1))
  1652. n_entries = 1;
  1653. if (WARN_ON(n_entries > ARRAY_SIZE(index_to_dp_signal_levels)))
  1654. n_entries = ARRAY_SIZE(index_to_dp_signal_levels);
  1655. return index_to_dp_signal_levels[n_entries - 1] &
  1656. DP_TRAIN_VOLTAGE_SWING_MASK;
  1657. }
  1658. static void cnl_ddi_vswing_program(struct intel_encoder *encoder,
  1659. int level, enum intel_output_type type)
  1660. {
  1661. struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
  1662. const struct cnl_ddi_buf_trans *ddi_translations;
  1663. enum port port = encoder->port;
  1664. int n_entries, ln;
  1665. u32 val;
  1666. if (type == INTEL_OUTPUT_HDMI)
  1667. ddi_translations = cnl_get_buf_trans_hdmi(dev_priv, &n_entries);
  1668. else if (type == INTEL_OUTPUT_EDP)
  1669. ddi_translations = cnl_get_buf_trans_edp(dev_priv, &n_entries);
  1670. else
  1671. ddi_translations = cnl_get_buf_trans_dp(dev_priv, &n_entries);
  1672. if (WARN_ON_ONCE(!ddi_translations))
  1673. return;
  1674. if (WARN_ON_ONCE(level >= n_entries))
  1675. level = n_entries - 1;
  1676. /* Set PORT_TX_DW5 Scaling Mode Sel to 010b. */
  1677. val = I915_READ(CNL_PORT_TX_DW5_LN0(port));
  1678. val &= ~SCALING_MODE_SEL_MASK;
  1679. val |= SCALING_MODE_SEL(2);
  1680. I915_WRITE(CNL_PORT_TX_DW5_GRP(port), val);
  1681. /* Program PORT_TX_DW2 */
  1682. val = I915_READ(CNL_PORT_TX_DW2_LN0(port));
  1683. val &= ~(SWING_SEL_LOWER_MASK | SWING_SEL_UPPER_MASK |
  1684. RCOMP_SCALAR_MASK);
  1685. val |= SWING_SEL_UPPER(ddi_translations[level].dw2_swing_sel);
  1686. val |= SWING_SEL_LOWER(ddi_translations[level].dw2_swing_sel);
  1687. /* Rcomp scalar is fixed as 0x98 for every table entry */
  1688. val |= RCOMP_SCALAR(0x98);
  1689. I915_WRITE(CNL_PORT_TX_DW2_GRP(port), val);
  1690. /* Program PORT_TX_DW4 */
  1691. /* We cannot write to GRP. It would overrite individual loadgen */
  1692. for (ln = 0; ln < 4; ln++) {
  1693. val = I915_READ(CNL_PORT_TX_DW4_LN(port, ln));
  1694. val &= ~(POST_CURSOR_1_MASK | POST_CURSOR_2_MASK |
  1695. CURSOR_COEFF_MASK);
  1696. val |= POST_CURSOR_1(ddi_translations[level].dw4_post_cursor_1);
  1697. val |= POST_CURSOR_2(ddi_translations[level].dw4_post_cursor_2);
  1698. val |= CURSOR_COEFF(ddi_translations[level].dw4_cursor_coeff);
  1699. I915_WRITE(CNL_PORT_TX_DW4_LN(port, ln), val);
  1700. }
  1701. /* Program PORT_TX_DW5 */
  1702. /* All DW5 values are fixed for every table entry */
  1703. val = I915_READ(CNL_PORT_TX_DW5_LN0(port));
  1704. val &= ~RTERM_SELECT_MASK;
  1705. val |= RTERM_SELECT(6);
  1706. val |= TAP3_DISABLE;
  1707. I915_WRITE(CNL_PORT_TX_DW5_GRP(port), val);
  1708. /* Program PORT_TX_DW7 */
  1709. val = I915_READ(CNL_PORT_TX_DW7_LN0(port));
  1710. val &= ~N_SCALAR_MASK;
  1711. val |= N_SCALAR(ddi_translations[level].dw7_n_scalar);
  1712. I915_WRITE(CNL_PORT_TX_DW7_GRP(port), val);
  1713. }
  1714. static void cnl_ddi_vswing_sequence(struct intel_encoder *encoder,
  1715. int level, enum intel_output_type type)
  1716. {
  1717. struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
  1718. enum port port = encoder->port;
  1719. int width, rate, ln;
  1720. u32 val;
  1721. if (type == INTEL_OUTPUT_HDMI) {
  1722. width = 4;
  1723. rate = 0; /* Rate is always < than 6GHz for HDMI */
  1724. } else {
  1725. struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
  1726. width = intel_dp->lane_count;
  1727. rate = intel_dp->link_rate;
  1728. }
  1729. /*
  1730. * 1. If port type is eDP or DP,
  1731. * set PORT_PCS_DW1 cmnkeeper_enable to 1b,
  1732. * else clear to 0b.
  1733. */
  1734. val = I915_READ(CNL_PORT_PCS_DW1_LN0(port));
  1735. if (type != INTEL_OUTPUT_HDMI)
  1736. val |= COMMON_KEEPER_EN;
  1737. else
  1738. val &= ~COMMON_KEEPER_EN;
  1739. I915_WRITE(CNL_PORT_PCS_DW1_GRP(port), val);
  1740. /* 2. Program loadgen select */
  1741. /*
  1742. * Program PORT_TX_DW4_LN depending on Bit rate and used lanes
  1743. * <= 6 GHz and 4 lanes (LN0=0, LN1=1, LN2=1, LN3=1)
  1744. * <= 6 GHz and 1,2 lanes (LN0=0, LN1=1, LN2=1, LN3=0)
  1745. * > 6 GHz (LN0=0, LN1=0, LN2=0, LN3=0)
  1746. */
  1747. for (ln = 0; ln <= 3; ln++) {
  1748. val = I915_READ(CNL_PORT_TX_DW4_LN(port, ln));
  1749. val &= ~LOADGEN_SELECT;
  1750. if ((rate <= 600000 && width == 4 && ln >= 1) ||
  1751. (rate <= 600000 && width < 4 && (ln == 1 || ln == 2))) {
  1752. val |= LOADGEN_SELECT;
  1753. }
  1754. I915_WRITE(CNL_PORT_TX_DW4_LN(port, ln), val);
  1755. }
  1756. /* 3. Set PORT_CL_DW5 SUS Clock Config to 11b */
  1757. val = I915_READ(CNL_PORT_CL1CM_DW5);
  1758. val |= SUS_CLOCK_CONFIG;
  1759. I915_WRITE(CNL_PORT_CL1CM_DW5, val);
  1760. /* 4. Clear training enable to change swing values */
  1761. val = I915_READ(CNL_PORT_TX_DW5_LN0(port));
  1762. val &= ~TX_TRAINING_EN;
  1763. I915_WRITE(CNL_PORT_TX_DW5_GRP(port), val);
  1764. /* 5. Program swing and de-emphasis */
  1765. cnl_ddi_vswing_program(encoder, level, type);
  1766. /* 6. Set training enable to trigger update */
  1767. val = I915_READ(CNL_PORT_TX_DW5_LN0(port));
  1768. val |= TX_TRAINING_EN;
  1769. I915_WRITE(CNL_PORT_TX_DW5_GRP(port), val);
  1770. }
  1771. static uint32_t translate_signal_level(int signal_levels)
  1772. {
  1773. int i;
  1774. for (i = 0; i < ARRAY_SIZE(index_to_dp_signal_levels); i++) {
  1775. if (index_to_dp_signal_levels[i] == signal_levels)
  1776. return i;
  1777. }
  1778. WARN(1, "Unsupported voltage swing/pre-emphasis level: 0x%x\n",
  1779. signal_levels);
  1780. return 0;
  1781. }
  1782. static uint32_t intel_ddi_dp_level(struct intel_dp *intel_dp)
  1783. {
  1784. uint8_t train_set = intel_dp->train_set[0];
  1785. int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
  1786. DP_TRAIN_PRE_EMPHASIS_MASK);
  1787. return translate_signal_level(signal_levels);
  1788. }
  1789. u32 bxt_signal_levels(struct intel_dp *intel_dp)
  1790. {
  1791. struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
  1792. struct drm_i915_private *dev_priv = to_i915(dport->base.base.dev);
  1793. struct intel_encoder *encoder = &dport->base;
  1794. int level = intel_ddi_dp_level(intel_dp);
  1795. if (IS_CANNONLAKE(dev_priv))
  1796. cnl_ddi_vswing_sequence(encoder, level, encoder->type);
  1797. else
  1798. bxt_ddi_vswing_sequence(encoder, level, encoder->type);
  1799. return 0;
  1800. }
  1801. uint32_t ddi_signal_levels(struct intel_dp *intel_dp)
  1802. {
  1803. struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
  1804. struct drm_i915_private *dev_priv = to_i915(dport->base.base.dev);
  1805. struct intel_encoder *encoder = &dport->base;
  1806. int level = intel_ddi_dp_level(intel_dp);
  1807. if (IS_GEN9_BC(dev_priv))
  1808. skl_ddi_set_iboost(encoder, level, encoder->type);
  1809. return DDI_BUF_TRANS_SELECT(level);
  1810. }
  1811. static void intel_ddi_clk_select(struct intel_encoder *encoder,
  1812. const struct intel_shared_dpll *pll)
  1813. {
  1814. struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
  1815. enum port port = encoder->port;
  1816. uint32_t val;
  1817. if (WARN_ON(!pll))
  1818. return;
  1819. mutex_lock(&dev_priv->dpll_lock);
  1820. if (IS_CANNONLAKE(dev_priv)) {
  1821. /* Configure DPCLKA_CFGCR0 to map the DPLL to the DDI. */
  1822. val = I915_READ(DPCLKA_CFGCR0);
  1823. val &= ~DPCLKA_CFGCR0_DDI_CLK_SEL_MASK(port);
  1824. val |= DPCLKA_CFGCR0_DDI_CLK_SEL(pll->id, port);
  1825. I915_WRITE(DPCLKA_CFGCR0, val);
  1826. /*
  1827. * Configure DPCLKA_CFGCR0 to turn on the clock for the DDI.
  1828. * This step and the step before must be done with separate
  1829. * register writes.
  1830. */
  1831. val = I915_READ(DPCLKA_CFGCR0);
  1832. val &= ~DPCLKA_CFGCR0_DDI_CLK_OFF(port);
  1833. I915_WRITE(DPCLKA_CFGCR0, val);
  1834. } else if (IS_GEN9_BC(dev_priv)) {
  1835. /* DDI -> PLL mapping */
  1836. val = I915_READ(DPLL_CTRL2);
  1837. val &= ~(DPLL_CTRL2_DDI_CLK_OFF(port) |
  1838. DPLL_CTRL2_DDI_CLK_SEL_MASK(port));
  1839. val |= (DPLL_CTRL2_DDI_CLK_SEL(pll->id, port) |
  1840. DPLL_CTRL2_DDI_SEL_OVERRIDE(port));
  1841. I915_WRITE(DPLL_CTRL2, val);
  1842. } else if (INTEL_INFO(dev_priv)->gen < 9) {
  1843. I915_WRITE(PORT_CLK_SEL(port), hsw_pll_to_ddi_pll_sel(pll));
  1844. }
  1845. mutex_unlock(&dev_priv->dpll_lock);
  1846. }
  1847. static void intel_ddi_clk_disable(struct intel_encoder *encoder)
  1848. {
  1849. struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
  1850. enum port port = encoder->port;
  1851. if (IS_CANNONLAKE(dev_priv))
  1852. I915_WRITE(DPCLKA_CFGCR0, I915_READ(DPCLKA_CFGCR0) |
  1853. DPCLKA_CFGCR0_DDI_CLK_OFF(port));
  1854. else if (IS_GEN9_BC(dev_priv))
  1855. I915_WRITE(DPLL_CTRL2, I915_READ(DPLL_CTRL2) |
  1856. DPLL_CTRL2_DDI_CLK_OFF(port));
  1857. else if (INTEL_GEN(dev_priv) < 9)
  1858. I915_WRITE(PORT_CLK_SEL(port), PORT_CLK_SEL_NONE);
  1859. }
  1860. static void intel_ddi_pre_enable_dp(struct intel_encoder *encoder,
  1861. const struct intel_crtc_state *crtc_state,
  1862. const struct drm_connector_state *conn_state)
  1863. {
  1864. struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
  1865. struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
  1866. enum port port = encoder->port;
  1867. struct intel_digital_port *dig_port = enc_to_dig_port(&encoder->base);
  1868. bool is_mst = intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DP_MST);
  1869. int level = intel_ddi_dp_level(intel_dp);
  1870. WARN_ON(is_mst && (port == PORT_A || port == PORT_E));
  1871. intel_dp_set_link_params(intel_dp, crtc_state->port_clock,
  1872. crtc_state->lane_count, is_mst);
  1873. intel_edp_panel_on(intel_dp);
  1874. intel_ddi_clk_select(encoder, crtc_state->shared_dpll);
  1875. intel_display_power_get(dev_priv, dig_port->ddi_io_power_domain);
  1876. if (IS_CANNONLAKE(dev_priv))
  1877. cnl_ddi_vswing_sequence(encoder, level, encoder->type);
  1878. else if (IS_GEN9_LP(dev_priv))
  1879. bxt_ddi_vswing_sequence(encoder, level, encoder->type);
  1880. else
  1881. intel_prepare_dp_ddi_buffers(encoder, crtc_state);
  1882. intel_ddi_init_dp_buf_reg(encoder);
  1883. if (!is_mst)
  1884. intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
  1885. intel_dp_start_link_train(intel_dp);
  1886. if (port != PORT_A || INTEL_GEN(dev_priv) >= 9)
  1887. intel_dp_stop_link_train(intel_dp);
  1888. }
  1889. static void intel_ddi_pre_enable_hdmi(struct intel_encoder *encoder,
  1890. const struct intel_crtc_state *crtc_state,
  1891. const struct drm_connector_state *conn_state)
  1892. {
  1893. struct intel_digital_port *intel_dig_port = enc_to_dig_port(&encoder->base);
  1894. struct intel_hdmi *intel_hdmi = &intel_dig_port->hdmi;
  1895. struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
  1896. enum port port = encoder->port;
  1897. int level = intel_ddi_hdmi_level(dev_priv, port);
  1898. struct intel_digital_port *dig_port = enc_to_dig_port(&encoder->base);
  1899. intel_dp_dual_mode_set_tmds_output(intel_hdmi, true);
  1900. intel_ddi_clk_select(encoder, crtc_state->shared_dpll);
  1901. intel_display_power_get(dev_priv, dig_port->ddi_io_power_domain);
  1902. if (IS_CANNONLAKE(dev_priv))
  1903. cnl_ddi_vswing_sequence(encoder, level, INTEL_OUTPUT_HDMI);
  1904. else if (IS_GEN9_LP(dev_priv))
  1905. bxt_ddi_vswing_sequence(encoder, level, INTEL_OUTPUT_HDMI);
  1906. else
  1907. intel_prepare_hdmi_ddi_buffers(encoder, level);
  1908. if (IS_GEN9_BC(dev_priv))
  1909. skl_ddi_set_iboost(encoder, level, INTEL_OUTPUT_HDMI);
  1910. intel_dig_port->set_infoframes(&encoder->base,
  1911. crtc_state->has_infoframe,
  1912. crtc_state, conn_state);
  1913. }
  1914. static void intel_ddi_pre_enable(struct intel_encoder *encoder,
  1915. const struct intel_crtc_state *crtc_state,
  1916. const struct drm_connector_state *conn_state)
  1917. {
  1918. struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
  1919. struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
  1920. enum pipe pipe = crtc->pipe;
  1921. /*
  1922. * When called from DP MST code:
  1923. * - conn_state will be NULL
  1924. * - encoder will be the main encoder (ie. mst->primary)
  1925. * - the main connector associated with this port
  1926. * won't be active or linked to a crtc
  1927. * - crtc_state will be the state of the first stream to
  1928. * be activated on this port, and it may not be the same
  1929. * stream that will be deactivated last, but each stream
  1930. * should have a state that is identical when it comes to
  1931. * the DP link parameteres
  1932. */
  1933. WARN_ON(crtc_state->has_pch_encoder);
  1934. intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
  1935. if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
  1936. intel_ddi_pre_enable_hdmi(encoder, crtc_state, conn_state);
  1937. else
  1938. intel_ddi_pre_enable_dp(encoder, crtc_state, conn_state);
  1939. }
  1940. static void intel_disable_ddi_buf(struct intel_encoder *encoder)
  1941. {
  1942. struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
  1943. enum port port = encoder->port;
  1944. bool wait = false;
  1945. u32 val;
  1946. val = I915_READ(DDI_BUF_CTL(port));
  1947. if (val & DDI_BUF_CTL_ENABLE) {
  1948. val &= ~DDI_BUF_CTL_ENABLE;
  1949. I915_WRITE(DDI_BUF_CTL(port), val);
  1950. wait = true;
  1951. }
  1952. val = I915_READ(DP_TP_CTL(port));
  1953. val &= ~(DP_TP_CTL_ENABLE | DP_TP_CTL_LINK_TRAIN_MASK);
  1954. val |= DP_TP_CTL_LINK_TRAIN_PAT1;
  1955. I915_WRITE(DP_TP_CTL(port), val);
  1956. if (wait)
  1957. intel_wait_ddi_buf_idle(dev_priv, port);
  1958. }
  1959. static void intel_ddi_post_disable_dp(struct intel_encoder *encoder,
  1960. const struct intel_crtc_state *old_crtc_state,
  1961. const struct drm_connector_state *old_conn_state)
  1962. {
  1963. struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
  1964. struct intel_digital_port *dig_port = enc_to_dig_port(&encoder->base);
  1965. struct intel_dp *intel_dp = &dig_port->dp;
  1966. bool is_mst = intel_crtc_has_type(old_crtc_state, INTEL_OUTPUT_DP_MST);
  1967. /*
  1968. * Power down sink before disabling the port, otherwise we end
  1969. * up getting interrupts from the sink on detecting link loss.
  1970. */
  1971. if (!is_mst)
  1972. intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_OFF);
  1973. intel_disable_ddi_buf(encoder);
  1974. intel_edp_panel_vdd_on(intel_dp);
  1975. intel_edp_panel_off(intel_dp);
  1976. intel_display_power_put(dev_priv, dig_port->ddi_io_power_domain);
  1977. intel_ddi_clk_disable(encoder);
  1978. }
  1979. static void intel_ddi_post_disable_hdmi(struct intel_encoder *encoder,
  1980. const struct intel_crtc_state *old_crtc_state,
  1981. const struct drm_connector_state *old_conn_state)
  1982. {
  1983. struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
  1984. struct intel_digital_port *dig_port = enc_to_dig_port(&encoder->base);
  1985. struct intel_hdmi *intel_hdmi = &dig_port->hdmi;
  1986. intel_disable_ddi_buf(encoder);
  1987. dig_port->set_infoframes(&encoder->base, false,
  1988. old_crtc_state, old_conn_state);
  1989. intel_display_power_put(dev_priv, dig_port->ddi_io_power_domain);
  1990. intel_ddi_clk_disable(encoder);
  1991. intel_dp_dual_mode_set_tmds_output(intel_hdmi, false);
  1992. }
  1993. static void intel_ddi_post_disable(struct intel_encoder *encoder,
  1994. const struct intel_crtc_state *old_crtc_state,
  1995. const struct drm_connector_state *old_conn_state)
  1996. {
  1997. /*
  1998. * When called from DP MST code:
  1999. * - old_conn_state will be NULL
  2000. * - encoder will be the main encoder (ie. mst->primary)
  2001. * - the main connector associated with this port
  2002. * won't be active or linked to a crtc
  2003. * - old_crtc_state will be the state of the last stream to
  2004. * be deactivated on this port, and it may not be the same
  2005. * stream that was activated last, but each stream
  2006. * should have a state that is identical when it comes to
  2007. * the DP link parameteres
  2008. */
  2009. if (intel_crtc_has_type(old_crtc_state, INTEL_OUTPUT_HDMI))
  2010. intel_ddi_post_disable_hdmi(encoder,
  2011. old_crtc_state, old_conn_state);
  2012. else
  2013. intel_ddi_post_disable_dp(encoder,
  2014. old_crtc_state, old_conn_state);
  2015. }
  2016. void intel_ddi_fdi_post_disable(struct intel_encoder *encoder,
  2017. const struct intel_crtc_state *old_crtc_state,
  2018. const struct drm_connector_state *old_conn_state)
  2019. {
  2020. struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
  2021. uint32_t val;
  2022. /*
  2023. * Bspec lists this as both step 13 (before DDI_BUF_CTL disable)
  2024. * and step 18 (after clearing PORT_CLK_SEL). Based on a BUN,
  2025. * step 13 is the correct place for it. Step 18 is where it was
  2026. * originally before the BUN.
  2027. */
  2028. val = I915_READ(FDI_RX_CTL(PIPE_A));
  2029. val &= ~FDI_RX_ENABLE;
  2030. I915_WRITE(FDI_RX_CTL(PIPE_A), val);
  2031. intel_disable_ddi_buf(encoder);
  2032. intel_ddi_clk_disable(encoder);
  2033. val = I915_READ(FDI_RX_MISC(PIPE_A));
  2034. val &= ~(FDI_RX_PWRDN_LANE1_MASK | FDI_RX_PWRDN_LANE0_MASK);
  2035. val |= FDI_RX_PWRDN_LANE1_VAL(2) | FDI_RX_PWRDN_LANE0_VAL(2);
  2036. I915_WRITE(FDI_RX_MISC(PIPE_A), val);
  2037. val = I915_READ(FDI_RX_CTL(PIPE_A));
  2038. val &= ~FDI_PCDCLK;
  2039. I915_WRITE(FDI_RX_CTL(PIPE_A), val);
  2040. val = I915_READ(FDI_RX_CTL(PIPE_A));
  2041. val &= ~FDI_RX_PLL_ENABLE;
  2042. I915_WRITE(FDI_RX_CTL(PIPE_A), val);
  2043. }
  2044. static void intel_enable_ddi_dp(struct intel_encoder *encoder,
  2045. const struct intel_crtc_state *crtc_state,
  2046. const struct drm_connector_state *conn_state)
  2047. {
  2048. struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
  2049. struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
  2050. enum port port = encoder->port;
  2051. if (port == PORT_A && INTEL_GEN(dev_priv) < 9)
  2052. intel_dp_stop_link_train(intel_dp);
  2053. intel_edp_backlight_on(crtc_state, conn_state);
  2054. intel_psr_enable(intel_dp, crtc_state);
  2055. intel_edp_drrs_enable(intel_dp, crtc_state);
  2056. if (crtc_state->has_audio)
  2057. intel_audio_codec_enable(encoder, crtc_state, conn_state);
  2058. }
  2059. static void intel_enable_ddi_hdmi(struct intel_encoder *encoder,
  2060. const struct intel_crtc_state *crtc_state,
  2061. const struct drm_connector_state *conn_state)
  2062. {
  2063. struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
  2064. struct intel_digital_port *dig_port = enc_to_dig_port(&encoder->base);
  2065. enum port port = encoder->port;
  2066. intel_hdmi_handle_sink_scrambling(encoder,
  2067. conn_state->connector,
  2068. crtc_state->hdmi_high_tmds_clock_ratio,
  2069. crtc_state->hdmi_scrambling);
  2070. /* In HDMI/DVI mode, the port width, and swing/emphasis values
  2071. * are ignored so nothing special needs to be done besides
  2072. * enabling the port.
  2073. */
  2074. I915_WRITE(DDI_BUF_CTL(port),
  2075. dig_port->saved_port_bits | DDI_BUF_CTL_ENABLE);
  2076. if (crtc_state->has_audio)
  2077. intel_audio_codec_enable(encoder, crtc_state, conn_state);
  2078. }
  2079. static void intel_enable_ddi(struct intel_encoder *encoder,
  2080. const struct intel_crtc_state *crtc_state,
  2081. const struct drm_connector_state *conn_state)
  2082. {
  2083. if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
  2084. intel_enable_ddi_hdmi(encoder, crtc_state, conn_state);
  2085. else
  2086. intel_enable_ddi_dp(encoder, crtc_state, conn_state);
  2087. }
  2088. static void intel_disable_ddi_dp(struct intel_encoder *encoder,
  2089. const struct intel_crtc_state *old_crtc_state,
  2090. const struct drm_connector_state *old_conn_state)
  2091. {
  2092. struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
  2093. if (old_crtc_state->has_audio)
  2094. intel_audio_codec_disable(encoder,
  2095. old_crtc_state, old_conn_state);
  2096. intel_edp_drrs_disable(intel_dp, old_crtc_state);
  2097. intel_psr_disable(intel_dp, old_crtc_state);
  2098. intel_edp_backlight_off(old_conn_state);
  2099. }
  2100. static void intel_disable_ddi_hdmi(struct intel_encoder *encoder,
  2101. const struct intel_crtc_state *old_crtc_state,
  2102. const struct drm_connector_state *old_conn_state)
  2103. {
  2104. if (old_crtc_state->has_audio)
  2105. intel_audio_codec_disable(encoder,
  2106. old_crtc_state, old_conn_state);
  2107. intel_hdmi_handle_sink_scrambling(encoder,
  2108. old_conn_state->connector,
  2109. false, false);
  2110. }
  2111. static void intel_disable_ddi(struct intel_encoder *encoder,
  2112. const struct intel_crtc_state *old_crtc_state,
  2113. const struct drm_connector_state *old_conn_state)
  2114. {
  2115. if (intel_crtc_has_type(old_crtc_state, INTEL_OUTPUT_HDMI))
  2116. intel_disable_ddi_hdmi(encoder, old_crtc_state, old_conn_state);
  2117. else
  2118. intel_disable_ddi_dp(encoder, old_crtc_state, old_conn_state);
  2119. }
  2120. static void bxt_ddi_pre_pll_enable(struct intel_encoder *encoder,
  2121. const struct intel_crtc_state *pipe_config,
  2122. const struct drm_connector_state *conn_state)
  2123. {
  2124. uint8_t mask = pipe_config->lane_lat_optim_mask;
  2125. bxt_ddi_phy_set_lane_optim_mask(encoder, mask);
  2126. }
  2127. void intel_ddi_prepare_link_retrain(struct intel_dp *intel_dp)
  2128. {
  2129. struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
  2130. struct drm_i915_private *dev_priv =
  2131. to_i915(intel_dig_port->base.base.dev);
  2132. enum port port = intel_dig_port->base.port;
  2133. uint32_t val;
  2134. bool wait = false;
  2135. if (I915_READ(DP_TP_CTL(port)) & DP_TP_CTL_ENABLE) {
  2136. val = I915_READ(DDI_BUF_CTL(port));
  2137. if (val & DDI_BUF_CTL_ENABLE) {
  2138. val &= ~DDI_BUF_CTL_ENABLE;
  2139. I915_WRITE(DDI_BUF_CTL(port), val);
  2140. wait = true;
  2141. }
  2142. val = I915_READ(DP_TP_CTL(port));
  2143. val &= ~(DP_TP_CTL_ENABLE | DP_TP_CTL_LINK_TRAIN_MASK);
  2144. val |= DP_TP_CTL_LINK_TRAIN_PAT1;
  2145. I915_WRITE(DP_TP_CTL(port), val);
  2146. POSTING_READ(DP_TP_CTL(port));
  2147. if (wait)
  2148. intel_wait_ddi_buf_idle(dev_priv, port);
  2149. }
  2150. val = DP_TP_CTL_ENABLE |
  2151. DP_TP_CTL_LINK_TRAIN_PAT1 | DP_TP_CTL_SCRAMBLE_DISABLE;
  2152. if (intel_dp->link_mst)
  2153. val |= DP_TP_CTL_MODE_MST;
  2154. else {
  2155. val |= DP_TP_CTL_MODE_SST;
  2156. if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
  2157. val |= DP_TP_CTL_ENHANCED_FRAME_ENABLE;
  2158. }
  2159. I915_WRITE(DP_TP_CTL(port), val);
  2160. POSTING_READ(DP_TP_CTL(port));
  2161. intel_dp->DP |= DDI_BUF_CTL_ENABLE;
  2162. I915_WRITE(DDI_BUF_CTL(port), intel_dp->DP);
  2163. POSTING_READ(DDI_BUF_CTL(port));
  2164. udelay(600);
  2165. }
  2166. static bool intel_ddi_is_audio_enabled(struct drm_i915_private *dev_priv,
  2167. enum transcoder cpu_transcoder)
  2168. {
  2169. if (cpu_transcoder == TRANSCODER_EDP)
  2170. return false;
  2171. if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_AUDIO))
  2172. return false;
  2173. return I915_READ(HSW_AUD_PIN_ELD_CP_VLD) &
  2174. AUDIO_OUTPUT_ENABLE(cpu_transcoder);
  2175. }
  2176. void intel_ddi_compute_min_voltage_level(struct drm_i915_private *dev_priv,
  2177. struct intel_crtc_state *crtc_state)
  2178. {
  2179. if (IS_CANNONLAKE(dev_priv) && crtc_state->port_clock > 594000)
  2180. crtc_state->min_voltage_level = 2;
  2181. }
  2182. void intel_ddi_get_config(struct intel_encoder *encoder,
  2183. struct intel_crtc_state *pipe_config)
  2184. {
  2185. struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
  2186. struct intel_crtc *intel_crtc = to_intel_crtc(pipe_config->base.crtc);
  2187. enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
  2188. struct intel_digital_port *intel_dig_port;
  2189. u32 temp, flags = 0;
  2190. /* XXX: DSI transcoder paranoia */
  2191. if (WARN_ON(transcoder_is_dsi(cpu_transcoder)))
  2192. return;
  2193. temp = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));
  2194. if (temp & TRANS_DDI_PHSYNC)
  2195. flags |= DRM_MODE_FLAG_PHSYNC;
  2196. else
  2197. flags |= DRM_MODE_FLAG_NHSYNC;
  2198. if (temp & TRANS_DDI_PVSYNC)
  2199. flags |= DRM_MODE_FLAG_PVSYNC;
  2200. else
  2201. flags |= DRM_MODE_FLAG_NVSYNC;
  2202. pipe_config->base.adjusted_mode.flags |= flags;
  2203. switch (temp & TRANS_DDI_BPC_MASK) {
  2204. case TRANS_DDI_BPC_6:
  2205. pipe_config->pipe_bpp = 18;
  2206. break;
  2207. case TRANS_DDI_BPC_8:
  2208. pipe_config->pipe_bpp = 24;
  2209. break;
  2210. case TRANS_DDI_BPC_10:
  2211. pipe_config->pipe_bpp = 30;
  2212. break;
  2213. case TRANS_DDI_BPC_12:
  2214. pipe_config->pipe_bpp = 36;
  2215. break;
  2216. default:
  2217. break;
  2218. }
  2219. switch (temp & TRANS_DDI_MODE_SELECT_MASK) {
  2220. case TRANS_DDI_MODE_SELECT_HDMI:
  2221. pipe_config->has_hdmi_sink = true;
  2222. intel_dig_port = enc_to_dig_port(&encoder->base);
  2223. if (intel_dig_port->infoframe_enabled(&encoder->base, pipe_config))
  2224. pipe_config->has_infoframe = true;
  2225. if ((temp & TRANS_DDI_HDMI_SCRAMBLING_MASK) ==
  2226. TRANS_DDI_HDMI_SCRAMBLING_MASK)
  2227. pipe_config->hdmi_scrambling = true;
  2228. if (temp & TRANS_DDI_HIGH_TMDS_CHAR_RATE)
  2229. pipe_config->hdmi_high_tmds_clock_ratio = true;
  2230. /* fall through */
  2231. case TRANS_DDI_MODE_SELECT_DVI:
  2232. pipe_config->output_types |= BIT(INTEL_OUTPUT_HDMI);
  2233. pipe_config->lane_count = 4;
  2234. break;
  2235. case TRANS_DDI_MODE_SELECT_FDI:
  2236. pipe_config->output_types |= BIT(INTEL_OUTPUT_ANALOG);
  2237. break;
  2238. case TRANS_DDI_MODE_SELECT_DP_SST:
  2239. if (encoder->type == INTEL_OUTPUT_EDP)
  2240. pipe_config->output_types |= BIT(INTEL_OUTPUT_EDP);
  2241. else
  2242. pipe_config->output_types |= BIT(INTEL_OUTPUT_DP);
  2243. pipe_config->lane_count =
  2244. ((temp & DDI_PORT_WIDTH_MASK) >> DDI_PORT_WIDTH_SHIFT) + 1;
  2245. intel_dp_get_m_n(intel_crtc, pipe_config);
  2246. break;
  2247. case TRANS_DDI_MODE_SELECT_DP_MST:
  2248. pipe_config->output_types |= BIT(INTEL_OUTPUT_DP_MST);
  2249. pipe_config->lane_count =
  2250. ((temp & DDI_PORT_WIDTH_MASK) >> DDI_PORT_WIDTH_SHIFT) + 1;
  2251. intel_dp_get_m_n(intel_crtc, pipe_config);
  2252. break;
  2253. default:
  2254. break;
  2255. }
  2256. pipe_config->has_audio =
  2257. intel_ddi_is_audio_enabled(dev_priv, cpu_transcoder);
  2258. if (encoder->type == INTEL_OUTPUT_EDP && dev_priv->vbt.edp.bpp &&
  2259. pipe_config->pipe_bpp > dev_priv->vbt.edp.bpp) {
  2260. /*
  2261. * This is a big fat ugly hack.
  2262. *
  2263. * Some machines in UEFI boot mode provide us a VBT that has 18
  2264. * bpp and 1.62 GHz link bandwidth for eDP, which for reasons
  2265. * unknown we fail to light up. Yet the same BIOS boots up with
  2266. * 24 bpp and 2.7 GHz link. Use the same bpp as the BIOS uses as
  2267. * max, not what it tells us to use.
  2268. *
  2269. * Note: This will still be broken if the eDP panel is not lit
  2270. * up by the BIOS, and thus we can't get the mode at module
  2271. * load.
  2272. */
  2273. DRM_DEBUG_KMS("pipe has %d bpp for eDP panel, overriding BIOS-provided max %d bpp\n",
  2274. pipe_config->pipe_bpp, dev_priv->vbt.edp.bpp);
  2275. dev_priv->vbt.edp.bpp = pipe_config->pipe_bpp;
  2276. }
  2277. intel_ddi_clock_get(encoder, pipe_config);
  2278. if (IS_GEN9_LP(dev_priv))
  2279. pipe_config->lane_lat_optim_mask =
  2280. bxt_ddi_phy_get_lane_lat_optim_mask(encoder);
  2281. intel_ddi_compute_min_voltage_level(dev_priv, pipe_config);
  2282. }
  2283. static enum intel_output_type
  2284. intel_ddi_compute_output_type(struct intel_encoder *encoder,
  2285. struct intel_crtc_state *crtc_state,
  2286. struct drm_connector_state *conn_state)
  2287. {
  2288. switch (conn_state->connector->connector_type) {
  2289. case DRM_MODE_CONNECTOR_HDMIA:
  2290. return INTEL_OUTPUT_HDMI;
  2291. case DRM_MODE_CONNECTOR_eDP:
  2292. return INTEL_OUTPUT_EDP;
  2293. case DRM_MODE_CONNECTOR_DisplayPort:
  2294. return INTEL_OUTPUT_DP;
  2295. default:
  2296. MISSING_CASE(conn_state->connector->connector_type);
  2297. return INTEL_OUTPUT_UNUSED;
  2298. }
  2299. }
  2300. static bool intel_ddi_compute_config(struct intel_encoder *encoder,
  2301. struct intel_crtc_state *pipe_config,
  2302. struct drm_connector_state *conn_state)
  2303. {
  2304. struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
  2305. enum port port = encoder->port;
  2306. int ret;
  2307. if (port == PORT_A)
  2308. pipe_config->cpu_transcoder = TRANSCODER_EDP;
  2309. if (intel_crtc_has_type(pipe_config, INTEL_OUTPUT_HDMI))
  2310. ret = intel_hdmi_compute_config(encoder, pipe_config, conn_state);
  2311. else
  2312. ret = intel_dp_compute_config(encoder, pipe_config, conn_state);
  2313. if (IS_GEN9_LP(dev_priv) && ret)
  2314. pipe_config->lane_lat_optim_mask =
  2315. bxt_ddi_phy_calc_lane_lat_optim_mask(pipe_config->lane_count);
  2316. intel_ddi_compute_min_voltage_level(dev_priv, pipe_config);
  2317. return ret;
  2318. }
  2319. static const struct drm_encoder_funcs intel_ddi_funcs = {
  2320. .reset = intel_dp_encoder_reset,
  2321. .destroy = intel_dp_encoder_destroy,
  2322. };
  2323. static struct intel_connector *
  2324. intel_ddi_init_dp_connector(struct intel_digital_port *intel_dig_port)
  2325. {
  2326. struct intel_connector *connector;
  2327. enum port port = intel_dig_port->base.port;
  2328. connector = intel_connector_alloc();
  2329. if (!connector)
  2330. return NULL;
  2331. intel_dig_port->dp.output_reg = DDI_BUF_CTL(port);
  2332. if (!intel_dp_init_connector(intel_dig_port, connector)) {
  2333. kfree(connector);
  2334. return NULL;
  2335. }
  2336. return connector;
  2337. }
  2338. static struct intel_connector *
  2339. intel_ddi_init_hdmi_connector(struct intel_digital_port *intel_dig_port)
  2340. {
  2341. struct intel_connector *connector;
  2342. enum port port = intel_dig_port->base.port;
  2343. connector = intel_connector_alloc();
  2344. if (!connector)
  2345. return NULL;
  2346. intel_dig_port->hdmi.hdmi_reg = DDI_BUF_CTL(port);
  2347. intel_hdmi_init_connector(intel_dig_port, connector);
  2348. return connector;
  2349. }
  2350. static bool intel_ddi_a_force_4_lanes(struct intel_digital_port *dport)
  2351. {
  2352. struct drm_i915_private *dev_priv = to_i915(dport->base.base.dev);
  2353. if (dport->base.port != PORT_A)
  2354. return false;
  2355. if (dport->saved_port_bits & DDI_A_4_LANES)
  2356. return false;
  2357. /* Broxton/Geminilake: Bspec says that DDI_A_4_LANES is the only
  2358. * supported configuration
  2359. */
  2360. if (IS_GEN9_LP(dev_priv))
  2361. return true;
  2362. /* Cannonlake: Most of SKUs don't support DDI_E, and the only
  2363. * one who does also have a full A/E split called
  2364. * DDI_F what makes DDI_E useless. However for this
  2365. * case let's trust VBT info.
  2366. */
  2367. if (IS_CANNONLAKE(dev_priv) &&
  2368. !intel_bios_is_port_present(dev_priv, PORT_E))
  2369. return true;
  2370. return false;
  2371. }
  2372. void intel_ddi_init(struct drm_i915_private *dev_priv, enum port port)
  2373. {
  2374. struct intel_digital_port *intel_dig_port;
  2375. struct intel_encoder *intel_encoder;
  2376. struct drm_encoder *encoder;
  2377. bool init_hdmi, init_dp, init_lspcon = false;
  2378. int max_lanes;
  2379. if (I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_A_4_LANES) {
  2380. switch (port) {
  2381. case PORT_A:
  2382. max_lanes = 4;
  2383. break;
  2384. case PORT_E:
  2385. max_lanes = 0;
  2386. break;
  2387. default:
  2388. max_lanes = 4;
  2389. break;
  2390. }
  2391. } else {
  2392. switch (port) {
  2393. case PORT_A:
  2394. max_lanes = 2;
  2395. break;
  2396. case PORT_E:
  2397. max_lanes = 2;
  2398. break;
  2399. default:
  2400. max_lanes = 4;
  2401. break;
  2402. }
  2403. }
  2404. init_hdmi = (dev_priv->vbt.ddi_port_info[port].supports_dvi ||
  2405. dev_priv->vbt.ddi_port_info[port].supports_hdmi);
  2406. init_dp = dev_priv->vbt.ddi_port_info[port].supports_dp;
  2407. if (intel_bios_is_lspcon_present(dev_priv, port)) {
  2408. /*
  2409. * Lspcon device needs to be driven with DP connector
  2410. * with special detection sequence. So make sure DP
  2411. * is initialized before lspcon.
  2412. */
  2413. init_dp = true;
  2414. init_lspcon = true;
  2415. init_hdmi = false;
  2416. DRM_DEBUG_KMS("VBT says port %c has lspcon\n", port_name(port));
  2417. }
  2418. if (!init_dp && !init_hdmi) {
  2419. DRM_DEBUG_KMS("VBT says port %c is not DVI/HDMI/DP compatible, respect it\n",
  2420. port_name(port));
  2421. return;
  2422. }
  2423. intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
  2424. if (!intel_dig_port)
  2425. return;
  2426. intel_encoder = &intel_dig_port->base;
  2427. encoder = &intel_encoder->base;
  2428. drm_encoder_init(&dev_priv->drm, encoder, &intel_ddi_funcs,
  2429. DRM_MODE_ENCODER_TMDS, "DDI %c", port_name(port));
  2430. intel_encoder->compute_output_type = intel_ddi_compute_output_type;
  2431. intel_encoder->compute_config = intel_ddi_compute_config;
  2432. intel_encoder->enable = intel_enable_ddi;
  2433. if (IS_GEN9_LP(dev_priv))
  2434. intel_encoder->pre_pll_enable = bxt_ddi_pre_pll_enable;
  2435. intel_encoder->pre_enable = intel_ddi_pre_enable;
  2436. intel_encoder->disable = intel_disable_ddi;
  2437. intel_encoder->post_disable = intel_ddi_post_disable;
  2438. intel_encoder->get_hw_state = intel_ddi_get_hw_state;
  2439. intel_encoder->get_config = intel_ddi_get_config;
  2440. intel_encoder->suspend = intel_dp_encoder_suspend;
  2441. intel_encoder->get_power_domains = intel_ddi_get_power_domains;
  2442. intel_dig_port->saved_port_bits = I915_READ(DDI_BUF_CTL(port)) &
  2443. (DDI_BUF_PORT_REVERSAL |
  2444. DDI_A_4_LANES);
  2445. switch (port) {
  2446. case PORT_A:
  2447. intel_dig_port->ddi_io_power_domain =
  2448. POWER_DOMAIN_PORT_DDI_A_IO;
  2449. break;
  2450. case PORT_B:
  2451. intel_dig_port->ddi_io_power_domain =
  2452. POWER_DOMAIN_PORT_DDI_B_IO;
  2453. break;
  2454. case PORT_C:
  2455. intel_dig_port->ddi_io_power_domain =
  2456. POWER_DOMAIN_PORT_DDI_C_IO;
  2457. break;
  2458. case PORT_D:
  2459. intel_dig_port->ddi_io_power_domain =
  2460. POWER_DOMAIN_PORT_DDI_D_IO;
  2461. break;
  2462. case PORT_E:
  2463. intel_dig_port->ddi_io_power_domain =
  2464. POWER_DOMAIN_PORT_DDI_E_IO;
  2465. break;
  2466. default:
  2467. MISSING_CASE(port);
  2468. }
  2469. /*
  2470. * Some BIOS might fail to set this bit on port A if eDP
  2471. * wasn't lit up at boot. Force this bit set when needed
  2472. * so we use the proper lane count for our calculations.
  2473. */
  2474. if (intel_ddi_a_force_4_lanes(intel_dig_port)) {
  2475. DRM_DEBUG_KMS("Forcing DDI_A_4_LANES for port A\n");
  2476. intel_dig_port->saved_port_bits |= DDI_A_4_LANES;
  2477. max_lanes = 4;
  2478. }
  2479. intel_dig_port->dp.output_reg = INVALID_MMIO_REG;
  2480. intel_dig_port->max_lanes = max_lanes;
  2481. intel_encoder->type = INTEL_OUTPUT_DDI;
  2482. intel_encoder->power_domain = intel_port_to_power_domain(port);
  2483. intel_encoder->port = port;
  2484. intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
  2485. intel_encoder->cloneable = 0;
  2486. intel_infoframe_init(intel_dig_port);
  2487. if (init_dp) {
  2488. if (!intel_ddi_init_dp_connector(intel_dig_port))
  2489. goto err;
  2490. intel_dig_port->hpd_pulse = intel_dp_hpd_pulse;
  2491. dev_priv->hotplug.irq_port[port] = intel_dig_port;
  2492. }
  2493. /* In theory we don't need the encoder->type check, but leave it just in
  2494. * case we have some really bad VBTs... */
  2495. if (intel_encoder->type != INTEL_OUTPUT_EDP && init_hdmi) {
  2496. if (!intel_ddi_init_hdmi_connector(intel_dig_port))
  2497. goto err;
  2498. }
  2499. if (init_lspcon) {
  2500. if (lspcon_init(intel_dig_port))
  2501. /* TODO: handle hdmi info frame part */
  2502. DRM_DEBUG_KMS("LSPCON init success on port %c\n",
  2503. port_name(port));
  2504. else
  2505. /*
  2506. * LSPCON init faied, but DP init was success, so
  2507. * lets try to drive as DP++ port.
  2508. */
  2509. DRM_ERROR("LSPCON init failed on port %c\n",
  2510. port_name(port));
  2511. }
  2512. return;
  2513. err:
  2514. drm_encoder_cleanup(encoder);
  2515. kfree(intel_dig_port);
  2516. }