tda998x_drv.c 53 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767
  1. /*
  2. * Copyright (C) 2012 Texas Instruments
  3. * Author: Rob Clark <robdclark@gmail.com>
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of the GNU General Public License version 2 as published by
  7. * the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along with
  15. * this program. If not, see <http://www.gnu.org/licenses/>.
  16. */
  17. #include <linux/component.h>
  18. #include <linux/hdmi.h>
  19. #include <linux/module.h>
  20. #include <linux/irq.h>
  21. #include <sound/asoundef.h>
  22. #include <sound/hdmi-codec.h>
  23. #include <drm/drmP.h>
  24. #include <drm/drm_atomic_helper.h>
  25. #include <drm/drm_crtc_helper.h>
  26. #include <drm/drm_edid.h>
  27. #include <drm/drm_of.h>
  28. #include <drm/i2c/tda998x.h>
  29. #define DBG(fmt, ...) DRM_DEBUG(fmt"\n", ##__VA_ARGS__)
  30. struct tda998x_audio_port {
  31. u8 format; /* AFMT_xxx */
  32. u8 config; /* AP value */
  33. };
  34. struct tda998x_priv {
  35. struct i2c_client *cec;
  36. struct i2c_client *hdmi;
  37. struct mutex mutex;
  38. u16 rev;
  39. u8 cec_addr;
  40. u8 current_page;
  41. bool is_on;
  42. bool supports_infoframes;
  43. bool sink_has_audio;
  44. u8 vip_cntrl_0;
  45. u8 vip_cntrl_1;
  46. u8 vip_cntrl_2;
  47. unsigned long tmds_clock;
  48. struct tda998x_audio_params audio_params;
  49. struct platform_device *audio_pdev;
  50. struct mutex audio_mutex;
  51. wait_queue_head_t wq_edid;
  52. volatile int wq_edid_wait;
  53. struct work_struct detect_work;
  54. struct timer_list edid_delay_timer;
  55. wait_queue_head_t edid_delay_waitq;
  56. bool edid_delay_active;
  57. struct drm_encoder encoder;
  58. struct drm_connector connector;
  59. struct tda998x_audio_port audio_port[2];
  60. };
  61. #define conn_to_tda998x_priv(x) \
  62. container_of(x, struct tda998x_priv, connector)
  63. #define enc_to_tda998x_priv(x) \
  64. container_of(x, struct tda998x_priv, encoder)
  65. /* The TDA9988 series of devices use a paged register scheme.. to simplify
  66. * things we encode the page # in upper bits of the register #. To read/
  67. * write a given register, we need to make sure CURPAGE register is set
  68. * appropriately. Which implies reads/writes are not atomic. Fun!
  69. */
  70. #define REG(page, addr) (((page) << 8) | (addr))
  71. #define REG2ADDR(reg) ((reg) & 0xff)
  72. #define REG2PAGE(reg) (((reg) >> 8) & 0xff)
  73. #define REG_CURPAGE 0xff /* write */
  74. /* Page 00h: General Control */
  75. #define REG_VERSION_LSB REG(0x00, 0x00) /* read */
  76. #define REG_MAIN_CNTRL0 REG(0x00, 0x01) /* read/write */
  77. # define MAIN_CNTRL0_SR (1 << 0)
  78. # define MAIN_CNTRL0_DECS (1 << 1)
  79. # define MAIN_CNTRL0_DEHS (1 << 2)
  80. # define MAIN_CNTRL0_CECS (1 << 3)
  81. # define MAIN_CNTRL0_CEHS (1 << 4)
  82. # define MAIN_CNTRL0_SCALER (1 << 7)
  83. #define REG_VERSION_MSB REG(0x00, 0x02) /* read */
  84. #define REG_SOFTRESET REG(0x00, 0x0a) /* write */
  85. # define SOFTRESET_AUDIO (1 << 0)
  86. # define SOFTRESET_I2C_MASTER (1 << 1)
  87. #define REG_DDC_DISABLE REG(0x00, 0x0b) /* read/write */
  88. #define REG_CCLK_ON REG(0x00, 0x0c) /* read/write */
  89. #define REG_I2C_MASTER REG(0x00, 0x0d) /* read/write */
  90. # define I2C_MASTER_DIS_MM (1 << 0)
  91. # define I2C_MASTER_DIS_FILT (1 << 1)
  92. # define I2C_MASTER_APP_STRT_LAT (1 << 2)
  93. #define REG_FEAT_POWERDOWN REG(0x00, 0x0e) /* read/write */
  94. # define FEAT_POWERDOWN_PREFILT BIT(0)
  95. # define FEAT_POWERDOWN_CSC BIT(1)
  96. # define FEAT_POWERDOWN_SPDIF (1 << 3)
  97. #define REG_INT_FLAGS_0 REG(0x00, 0x0f) /* read/write */
  98. #define REG_INT_FLAGS_1 REG(0x00, 0x10) /* read/write */
  99. #define REG_INT_FLAGS_2 REG(0x00, 0x11) /* read/write */
  100. # define INT_FLAGS_2_EDID_BLK_RD (1 << 1)
  101. #define REG_ENA_ACLK REG(0x00, 0x16) /* read/write */
  102. #define REG_ENA_VP_0 REG(0x00, 0x18) /* read/write */
  103. #define REG_ENA_VP_1 REG(0x00, 0x19) /* read/write */
  104. #define REG_ENA_VP_2 REG(0x00, 0x1a) /* read/write */
  105. #define REG_ENA_AP REG(0x00, 0x1e) /* read/write */
  106. #define REG_VIP_CNTRL_0 REG(0x00, 0x20) /* write */
  107. # define VIP_CNTRL_0_MIRR_A (1 << 7)
  108. # define VIP_CNTRL_0_SWAP_A(x) (((x) & 7) << 4)
  109. # define VIP_CNTRL_0_MIRR_B (1 << 3)
  110. # define VIP_CNTRL_0_SWAP_B(x) (((x) & 7) << 0)
  111. #define REG_VIP_CNTRL_1 REG(0x00, 0x21) /* write */
  112. # define VIP_CNTRL_1_MIRR_C (1 << 7)
  113. # define VIP_CNTRL_1_SWAP_C(x) (((x) & 7) << 4)
  114. # define VIP_CNTRL_1_MIRR_D (1 << 3)
  115. # define VIP_CNTRL_1_SWAP_D(x) (((x) & 7) << 0)
  116. #define REG_VIP_CNTRL_2 REG(0x00, 0x22) /* write */
  117. # define VIP_CNTRL_2_MIRR_E (1 << 7)
  118. # define VIP_CNTRL_2_SWAP_E(x) (((x) & 7) << 4)
  119. # define VIP_CNTRL_2_MIRR_F (1 << 3)
  120. # define VIP_CNTRL_2_SWAP_F(x) (((x) & 7) << 0)
  121. #define REG_VIP_CNTRL_3 REG(0x00, 0x23) /* write */
  122. # define VIP_CNTRL_3_X_TGL (1 << 0)
  123. # define VIP_CNTRL_3_H_TGL (1 << 1)
  124. # define VIP_CNTRL_3_V_TGL (1 << 2)
  125. # define VIP_CNTRL_3_EMB (1 << 3)
  126. # define VIP_CNTRL_3_SYNC_DE (1 << 4)
  127. # define VIP_CNTRL_3_SYNC_HS (1 << 5)
  128. # define VIP_CNTRL_3_DE_INT (1 << 6)
  129. # define VIP_CNTRL_3_EDGE (1 << 7)
  130. #define REG_VIP_CNTRL_4 REG(0x00, 0x24) /* write */
  131. # define VIP_CNTRL_4_BLC(x) (((x) & 3) << 0)
  132. # define VIP_CNTRL_4_BLANKIT(x) (((x) & 3) << 2)
  133. # define VIP_CNTRL_4_CCIR656 (1 << 4)
  134. # define VIP_CNTRL_4_656_ALT (1 << 5)
  135. # define VIP_CNTRL_4_TST_656 (1 << 6)
  136. # define VIP_CNTRL_4_TST_PAT (1 << 7)
  137. #define REG_VIP_CNTRL_5 REG(0x00, 0x25) /* write */
  138. # define VIP_CNTRL_5_CKCASE (1 << 0)
  139. # define VIP_CNTRL_5_SP_CNT(x) (((x) & 3) << 1)
  140. #define REG_MUX_AP REG(0x00, 0x26) /* read/write */
  141. # define MUX_AP_SELECT_I2S 0x64
  142. # define MUX_AP_SELECT_SPDIF 0x40
  143. #define REG_MUX_VP_VIP_OUT REG(0x00, 0x27) /* read/write */
  144. #define REG_MAT_CONTRL REG(0x00, 0x80) /* write */
  145. # define MAT_CONTRL_MAT_SC(x) (((x) & 3) << 0)
  146. # define MAT_CONTRL_MAT_BP (1 << 2)
  147. #define REG_VIDFORMAT REG(0x00, 0xa0) /* write */
  148. #define REG_REFPIX_MSB REG(0x00, 0xa1) /* write */
  149. #define REG_REFPIX_LSB REG(0x00, 0xa2) /* write */
  150. #define REG_REFLINE_MSB REG(0x00, 0xa3) /* write */
  151. #define REG_REFLINE_LSB REG(0x00, 0xa4) /* write */
  152. #define REG_NPIX_MSB REG(0x00, 0xa5) /* write */
  153. #define REG_NPIX_LSB REG(0x00, 0xa6) /* write */
  154. #define REG_NLINE_MSB REG(0x00, 0xa7) /* write */
  155. #define REG_NLINE_LSB REG(0x00, 0xa8) /* write */
  156. #define REG_VS_LINE_STRT_1_MSB REG(0x00, 0xa9) /* write */
  157. #define REG_VS_LINE_STRT_1_LSB REG(0x00, 0xaa) /* write */
  158. #define REG_VS_PIX_STRT_1_MSB REG(0x00, 0xab) /* write */
  159. #define REG_VS_PIX_STRT_1_LSB REG(0x00, 0xac) /* write */
  160. #define REG_VS_LINE_END_1_MSB REG(0x00, 0xad) /* write */
  161. #define REG_VS_LINE_END_1_LSB REG(0x00, 0xae) /* write */
  162. #define REG_VS_PIX_END_1_MSB REG(0x00, 0xaf) /* write */
  163. #define REG_VS_PIX_END_1_LSB REG(0x00, 0xb0) /* write */
  164. #define REG_VS_LINE_STRT_2_MSB REG(0x00, 0xb1) /* write */
  165. #define REG_VS_LINE_STRT_2_LSB REG(0x00, 0xb2) /* write */
  166. #define REG_VS_PIX_STRT_2_MSB REG(0x00, 0xb3) /* write */
  167. #define REG_VS_PIX_STRT_2_LSB REG(0x00, 0xb4) /* write */
  168. #define REG_VS_LINE_END_2_MSB REG(0x00, 0xb5) /* write */
  169. #define REG_VS_LINE_END_2_LSB REG(0x00, 0xb6) /* write */
  170. #define REG_VS_PIX_END_2_MSB REG(0x00, 0xb7) /* write */
  171. #define REG_VS_PIX_END_2_LSB REG(0x00, 0xb8) /* write */
  172. #define REG_HS_PIX_START_MSB REG(0x00, 0xb9) /* write */
  173. #define REG_HS_PIX_START_LSB REG(0x00, 0xba) /* write */
  174. #define REG_HS_PIX_STOP_MSB REG(0x00, 0xbb) /* write */
  175. #define REG_HS_PIX_STOP_LSB REG(0x00, 0xbc) /* write */
  176. #define REG_VWIN_START_1_MSB REG(0x00, 0xbd) /* write */
  177. #define REG_VWIN_START_1_LSB REG(0x00, 0xbe) /* write */
  178. #define REG_VWIN_END_1_MSB REG(0x00, 0xbf) /* write */
  179. #define REG_VWIN_END_1_LSB REG(0x00, 0xc0) /* write */
  180. #define REG_VWIN_START_2_MSB REG(0x00, 0xc1) /* write */
  181. #define REG_VWIN_START_2_LSB REG(0x00, 0xc2) /* write */
  182. #define REG_VWIN_END_2_MSB REG(0x00, 0xc3) /* write */
  183. #define REG_VWIN_END_2_LSB REG(0x00, 0xc4) /* write */
  184. #define REG_DE_START_MSB REG(0x00, 0xc5) /* write */
  185. #define REG_DE_START_LSB REG(0x00, 0xc6) /* write */
  186. #define REG_DE_STOP_MSB REG(0x00, 0xc7) /* write */
  187. #define REG_DE_STOP_LSB REG(0x00, 0xc8) /* write */
  188. #define REG_TBG_CNTRL_0 REG(0x00, 0xca) /* write */
  189. # define TBG_CNTRL_0_TOP_TGL (1 << 0)
  190. # define TBG_CNTRL_0_TOP_SEL (1 << 1)
  191. # define TBG_CNTRL_0_DE_EXT (1 << 2)
  192. # define TBG_CNTRL_0_TOP_EXT (1 << 3)
  193. # define TBG_CNTRL_0_FRAME_DIS (1 << 5)
  194. # define TBG_CNTRL_0_SYNC_MTHD (1 << 6)
  195. # define TBG_CNTRL_0_SYNC_ONCE (1 << 7)
  196. #define REG_TBG_CNTRL_1 REG(0x00, 0xcb) /* write */
  197. # define TBG_CNTRL_1_H_TGL (1 << 0)
  198. # define TBG_CNTRL_1_V_TGL (1 << 1)
  199. # define TBG_CNTRL_1_TGL_EN (1 << 2)
  200. # define TBG_CNTRL_1_X_EXT (1 << 3)
  201. # define TBG_CNTRL_1_H_EXT (1 << 4)
  202. # define TBG_CNTRL_1_V_EXT (1 << 5)
  203. # define TBG_CNTRL_1_DWIN_DIS (1 << 6)
  204. #define REG_ENABLE_SPACE REG(0x00, 0xd6) /* write */
  205. #define REG_HVF_CNTRL_0 REG(0x00, 0xe4) /* write */
  206. # define HVF_CNTRL_0_SM (1 << 7)
  207. # define HVF_CNTRL_0_RWB (1 << 6)
  208. # define HVF_CNTRL_0_PREFIL(x) (((x) & 3) << 2)
  209. # define HVF_CNTRL_0_INTPOL(x) (((x) & 3) << 0)
  210. #define REG_HVF_CNTRL_1 REG(0x00, 0xe5) /* write */
  211. # define HVF_CNTRL_1_FOR (1 << 0)
  212. # define HVF_CNTRL_1_YUVBLK (1 << 1)
  213. # define HVF_CNTRL_1_VQR(x) (((x) & 3) << 2)
  214. # define HVF_CNTRL_1_PAD(x) (((x) & 3) << 4)
  215. # define HVF_CNTRL_1_SEMI_PLANAR (1 << 6)
  216. #define REG_RPT_CNTRL REG(0x00, 0xf0) /* write */
  217. #define REG_I2S_FORMAT REG(0x00, 0xfc) /* read/write */
  218. # define I2S_FORMAT(x) (((x) & 3) << 0)
  219. #define REG_AIP_CLKSEL REG(0x00, 0xfd) /* write */
  220. # define AIP_CLKSEL_AIP_SPDIF (0 << 3)
  221. # define AIP_CLKSEL_AIP_I2S (1 << 3)
  222. # define AIP_CLKSEL_FS_ACLK (0 << 0)
  223. # define AIP_CLKSEL_FS_MCLK (1 << 0)
  224. # define AIP_CLKSEL_FS_FS64SPDIF (2 << 0)
  225. /* Page 02h: PLL settings */
  226. #define REG_PLL_SERIAL_1 REG(0x02, 0x00) /* read/write */
  227. # define PLL_SERIAL_1_SRL_FDN (1 << 0)
  228. # define PLL_SERIAL_1_SRL_IZ(x) (((x) & 3) << 1)
  229. # define PLL_SERIAL_1_SRL_MAN_IZ (1 << 6)
  230. #define REG_PLL_SERIAL_2 REG(0x02, 0x01) /* read/write */
  231. # define PLL_SERIAL_2_SRL_NOSC(x) ((x) << 0)
  232. # define PLL_SERIAL_2_SRL_PR(x) (((x) & 0xf) << 4)
  233. #define REG_PLL_SERIAL_3 REG(0x02, 0x02) /* read/write */
  234. # define PLL_SERIAL_3_SRL_CCIR (1 << 0)
  235. # define PLL_SERIAL_3_SRL_DE (1 << 2)
  236. # define PLL_SERIAL_3_SRL_PXIN_SEL (1 << 4)
  237. #define REG_SERIALIZER REG(0x02, 0x03) /* read/write */
  238. #define REG_BUFFER_OUT REG(0x02, 0x04) /* read/write */
  239. #define REG_PLL_SCG1 REG(0x02, 0x05) /* read/write */
  240. #define REG_PLL_SCG2 REG(0x02, 0x06) /* read/write */
  241. #define REG_PLL_SCGN1 REG(0x02, 0x07) /* read/write */
  242. #define REG_PLL_SCGN2 REG(0x02, 0x08) /* read/write */
  243. #define REG_PLL_SCGR1 REG(0x02, 0x09) /* read/write */
  244. #define REG_PLL_SCGR2 REG(0x02, 0x0a) /* read/write */
  245. #define REG_AUDIO_DIV REG(0x02, 0x0e) /* read/write */
  246. # define AUDIO_DIV_SERCLK_1 0
  247. # define AUDIO_DIV_SERCLK_2 1
  248. # define AUDIO_DIV_SERCLK_4 2
  249. # define AUDIO_DIV_SERCLK_8 3
  250. # define AUDIO_DIV_SERCLK_16 4
  251. # define AUDIO_DIV_SERCLK_32 5
  252. #define REG_SEL_CLK REG(0x02, 0x11) /* read/write */
  253. # define SEL_CLK_SEL_CLK1 (1 << 0)
  254. # define SEL_CLK_SEL_VRF_CLK(x) (((x) & 3) << 1)
  255. # define SEL_CLK_ENA_SC_CLK (1 << 3)
  256. #define REG_ANA_GENERAL REG(0x02, 0x12) /* read/write */
  257. /* Page 09h: EDID Control */
  258. #define REG_EDID_DATA_0 REG(0x09, 0x00) /* read */
  259. /* next 127 successive registers are the EDID block */
  260. #define REG_EDID_CTRL REG(0x09, 0xfa) /* read/write */
  261. #define REG_DDC_ADDR REG(0x09, 0xfb) /* read/write */
  262. #define REG_DDC_OFFS REG(0x09, 0xfc) /* read/write */
  263. #define REG_DDC_SEGM_ADDR REG(0x09, 0xfd) /* read/write */
  264. #define REG_DDC_SEGM REG(0x09, 0xfe) /* read/write */
  265. /* Page 10h: information frames and packets */
  266. #define REG_IF1_HB0 REG(0x10, 0x20) /* read/write */
  267. #define REG_IF2_HB0 REG(0x10, 0x40) /* read/write */
  268. #define REG_IF3_HB0 REG(0x10, 0x60) /* read/write */
  269. #define REG_IF4_HB0 REG(0x10, 0x80) /* read/write */
  270. #define REG_IF5_HB0 REG(0x10, 0xa0) /* read/write */
  271. /* Page 11h: audio settings and content info packets */
  272. #define REG_AIP_CNTRL_0 REG(0x11, 0x00) /* read/write */
  273. # define AIP_CNTRL_0_RST_FIFO (1 << 0)
  274. # define AIP_CNTRL_0_SWAP (1 << 1)
  275. # define AIP_CNTRL_0_LAYOUT (1 << 2)
  276. # define AIP_CNTRL_0_ACR_MAN (1 << 5)
  277. # define AIP_CNTRL_0_RST_CTS (1 << 6)
  278. #define REG_CA_I2S REG(0x11, 0x01) /* read/write */
  279. # define CA_I2S_CA_I2S(x) (((x) & 31) << 0)
  280. # define CA_I2S_HBR_CHSTAT (1 << 6)
  281. #define REG_LATENCY_RD REG(0x11, 0x04) /* read/write */
  282. #define REG_ACR_CTS_0 REG(0x11, 0x05) /* read/write */
  283. #define REG_ACR_CTS_1 REG(0x11, 0x06) /* read/write */
  284. #define REG_ACR_CTS_2 REG(0x11, 0x07) /* read/write */
  285. #define REG_ACR_N_0 REG(0x11, 0x08) /* read/write */
  286. #define REG_ACR_N_1 REG(0x11, 0x09) /* read/write */
  287. #define REG_ACR_N_2 REG(0x11, 0x0a) /* read/write */
  288. #define REG_CTS_N REG(0x11, 0x0c) /* read/write */
  289. # define CTS_N_K(x) (((x) & 7) << 0)
  290. # define CTS_N_M(x) (((x) & 3) << 4)
  291. #define REG_ENC_CNTRL REG(0x11, 0x0d) /* read/write */
  292. # define ENC_CNTRL_RST_ENC (1 << 0)
  293. # define ENC_CNTRL_RST_SEL (1 << 1)
  294. # define ENC_CNTRL_CTL_CODE(x) (((x) & 3) << 2)
  295. #define REG_DIP_FLAGS REG(0x11, 0x0e) /* read/write */
  296. # define DIP_FLAGS_ACR (1 << 0)
  297. # define DIP_FLAGS_GC (1 << 1)
  298. #define REG_DIP_IF_FLAGS REG(0x11, 0x0f) /* read/write */
  299. # define DIP_IF_FLAGS_IF1 (1 << 1)
  300. # define DIP_IF_FLAGS_IF2 (1 << 2)
  301. # define DIP_IF_FLAGS_IF3 (1 << 3)
  302. # define DIP_IF_FLAGS_IF4 (1 << 4)
  303. # define DIP_IF_FLAGS_IF5 (1 << 5)
  304. #define REG_CH_STAT_B(x) REG(0x11, 0x14 + (x)) /* read/write */
  305. /* Page 12h: HDCP and OTP */
  306. #define REG_TX3 REG(0x12, 0x9a) /* read/write */
  307. #define REG_TX4 REG(0x12, 0x9b) /* read/write */
  308. # define TX4_PD_RAM (1 << 1)
  309. #define REG_TX33 REG(0x12, 0xb8) /* read/write */
  310. # define TX33_HDMI (1 << 1)
  311. /* Page 13h: Gamut related metadata packets */
  312. /* CEC registers: (not paged)
  313. */
  314. #define REG_CEC_INTSTATUS 0xee /* read */
  315. # define CEC_INTSTATUS_CEC (1 << 0)
  316. # define CEC_INTSTATUS_HDMI (1 << 1)
  317. #define REG_CEC_FRO_IM_CLK_CTRL 0xfb /* read/write */
  318. # define CEC_FRO_IM_CLK_CTRL_GHOST_DIS (1 << 7)
  319. # define CEC_FRO_IM_CLK_CTRL_ENA_OTP (1 << 6)
  320. # define CEC_FRO_IM_CLK_CTRL_IMCLK_SEL (1 << 1)
  321. # define CEC_FRO_IM_CLK_CTRL_FRO_DIV (1 << 0)
  322. #define REG_CEC_RXSHPDINTENA 0xfc /* read/write */
  323. #define REG_CEC_RXSHPDINT 0xfd /* read */
  324. # define CEC_RXSHPDINT_RXSENS BIT(0)
  325. # define CEC_RXSHPDINT_HPD BIT(1)
  326. #define REG_CEC_RXSHPDLEV 0xfe /* read */
  327. # define CEC_RXSHPDLEV_RXSENS (1 << 0)
  328. # define CEC_RXSHPDLEV_HPD (1 << 1)
  329. #define REG_CEC_ENAMODS 0xff /* read/write */
  330. # define CEC_ENAMODS_DIS_FRO (1 << 6)
  331. # define CEC_ENAMODS_DIS_CCLK (1 << 5)
  332. # define CEC_ENAMODS_EN_RXSENS (1 << 2)
  333. # define CEC_ENAMODS_EN_HDMI (1 << 1)
  334. # define CEC_ENAMODS_EN_CEC (1 << 0)
  335. /* Device versions: */
  336. #define TDA9989N2 0x0101
  337. #define TDA19989 0x0201
  338. #define TDA19989N2 0x0202
  339. #define TDA19988 0x0301
  340. static void
  341. cec_write(struct tda998x_priv *priv, u16 addr, u8 val)
  342. {
  343. u8 buf[] = {addr, val};
  344. struct i2c_msg msg = {
  345. .addr = priv->cec_addr,
  346. .len = 2,
  347. .buf = buf,
  348. };
  349. int ret;
  350. ret = i2c_transfer(priv->hdmi->adapter, &msg, 1);
  351. if (ret < 0)
  352. dev_err(&priv->hdmi->dev, "Error %d writing to cec:0x%x\n",
  353. ret, addr);
  354. }
  355. static u8
  356. cec_read(struct tda998x_priv *priv, u8 addr)
  357. {
  358. u8 val;
  359. struct i2c_msg msg[2] = {
  360. {
  361. .addr = priv->cec_addr,
  362. .len = 1,
  363. .buf = &addr,
  364. }, {
  365. .addr = priv->cec_addr,
  366. .flags = I2C_M_RD,
  367. .len = 1,
  368. .buf = &val,
  369. },
  370. };
  371. int ret;
  372. ret = i2c_transfer(priv->hdmi->adapter, msg, ARRAY_SIZE(msg));
  373. if (ret < 0) {
  374. dev_err(&priv->hdmi->dev, "Error %d reading from cec:0x%x\n",
  375. ret, addr);
  376. val = 0;
  377. }
  378. return val;
  379. }
  380. static int
  381. set_page(struct tda998x_priv *priv, u16 reg)
  382. {
  383. if (REG2PAGE(reg) != priv->current_page) {
  384. struct i2c_client *client = priv->hdmi;
  385. u8 buf[] = {
  386. REG_CURPAGE, REG2PAGE(reg)
  387. };
  388. int ret = i2c_master_send(client, buf, sizeof(buf));
  389. if (ret < 0) {
  390. dev_err(&client->dev, "%s %04x err %d\n", __func__,
  391. reg, ret);
  392. return ret;
  393. }
  394. priv->current_page = REG2PAGE(reg);
  395. }
  396. return 0;
  397. }
  398. static int
  399. reg_read_range(struct tda998x_priv *priv, u16 reg, char *buf, int cnt)
  400. {
  401. struct i2c_client *client = priv->hdmi;
  402. u8 addr = REG2ADDR(reg);
  403. int ret;
  404. mutex_lock(&priv->mutex);
  405. ret = set_page(priv, reg);
  406. if (ret < 0)
  407. goto out;
  408. ret = i2c_master_send(client, &addr, sizeof(addr));
  409. if (ret < 0)
  410. goto fail;
  411. ret = i2c_master_recv(client, buf, cnt);
  412. if (ret < 0)
  413. goto fail;
  414. goto out;
  415. fail:
  416. dev_err(&client->dev, "Error %d reading from 0x%x\n", ret, reg);
  417. out:
  418. mutex_unlock(&priv->mutex);
  419. return ret;
  420. }
  421. static void
  422. reg_write_range(struct tda998x_priv *priv, u16 reg, u8 *p, int cnt)
  423. {
  424. struct i2c_client *client = priv->hdmi;
  425. u8 buf[cnt+1];
  426. int ret;
  427. buf[0] = REG2ADDR(reg);
  428. memcpy(&buf[1], p, cnt);
  429. mutex_lock(&priv->mutex);
  430. ret = set_page(priv, reg);
  431. if (ret < 0)
  432. goto out;
  433. ret = i2c_master_send(client, buf, cnt + 1);
  434. if (ret < 0)
  435. dev_err(&client->dev, "Error %d writing to 0x%x\n", ret, reg);
  436. out:
  437. mutex_unlock(&priv->mutex);
  438. }
  439. static int
  440. reg_read(struct tda998x_priv *priv, u16 reg)
  441. {
  442. u8 val = 0;
  443. int ret;
  444. ret = reg_read_range(priv, reg, &val, sizeof(val));
  445. if (ret < 0)
  446. return ret;
  447. return val;
  448. }
  449. static void
  450. reg_write(struct tda998x_priv *priv, u16 reg, u8 val)
  451. {
  452. struct i2c_client *client = priv->hdmi;
  453. u8 buf[] = {REG2ADDR(reg), val};
  454. int ret;
  455. mutex_lock(&priv->mutex);
  456. ret = set_page(priv, reg);
  457. if (ret < 0)
  458. goto out;
  459. ret = i2c_master_send(client, buf, sizeof(buf));
  460. if (ret < 0)
  461. dev_err(&client->dev, "Error %d writing to 0x%x\n", ret, reg);
  462. out:
  463. mutex_unlock(&priv->mutex);
  464. }
  465. static void
  466. reg_write16(struct tda998x_priv *priv, u16 reg, u16 val)
  467. {
  468. struct i2c_client *client = priv->hdmi;
  469. u8 buf[] = {REG2ADDR(reg), val >> 8, val};
  470. int ret;
  471. mutex_lock(&priv->mutex);
  472. ret = set_page(priv, reg);
  473. if (ret < 0)
  474. goto out;
  475. ret = i2c_master_send(client, buf, sizeof(buf));
  476. if (ret < 0)
  477. dev_err(&client->dev, "Error %d writing to 0x%x\n", ret, reg);
  478. out:
  479. mutex_unlock(&priv->mutex);
  480. }
  481. static void
  482. reg_set(struct tda998x_priv *priv, u16 reg, u8 val)
  483. {
  484. int old_val;
  485. old_val = reg_read(priv, reg);
  486. if (old_val >= 0)
  487. reg_write(priv, reg, old_val | val);
  488. }
  489. static void
  490. reg_clear(struct tda998x_priv *priv, u16 reg, u8 val)
  491. {
  492. int old_val;
  493. old_val = reg_read(priv, reg);
  494. if (old_val >= 0)
  495. reg_write(priv, reg, old_val & ~val);
  496. }
  497. static void
  498. tda998x_reset(struct tda998x_priv *priv)
  499. {
  500. /* reset audio and i2c master: */
  501. reg_write(priv, REG_SOFTRESET, SOFTRESET_AUDIO | SOFTRESET_I2C_MASTER);
  502. msleep(50);
  503. reg_write(priv, REG_SOFTRESET, 0);
  504. msleep(50);
  505. /* reset transmitter: */
  506. reg_set(priv, REG_MAIN_CNTRL0, MAIN_CNTRL0_SR);
  507. reg_clear(priv, REG_MAIN_CNTRL0, MAIN_CNTRL0_SR);
  508. /* PLL registers common configuration */
  509. reg_write(priv, REG_PLL_SERIAL_1, 0x00);
  510. reg_write(priv, REG_PLL_SERIAL_2, PLL_SERIAL_2_SRL_NOSC(1));
  511. reg_write(priv, REG_PLL_SERIAL_3, 0x00);
  512. reg_write(priv, REG_SERIALIZER, 0x00);
  513. reg_write(priv, REG_BUFFER_OUT, 0x00);
  514. reg_write(priv, REG_PLL_SCG1, 0x00);
  515. reg_write(priv, REG_AUDIO_DIV, AUDIO_DIV_SERCLK_8);
  516. reg_write(priv, REG_SEL_CLK, SEL_CLK_SEL_CLK1 | SEL_CLK_ENA_SC_CLK);
  517. reg_write(priv, REG_PLL_SCGN1, 0xfa);
  518. reg_write(priv, REG_PLL_SCGN2, 0x00);
  519. reg_write(priv, REG_PLL_SCGR1, 0x5b);
  520. reg_write(priv, REG_PLL_SCGR2, 0x00);
  521. reg_write(priv, REG_PLL_SCG2, 0x10);
  522. /* Write the default value MUX register */
  523. reg_write(priv, REG_MUX_VP_VIP_OUT, 0x24);
  524. }
  525. /*
  526. * The TDA998x has a problem when trying to read the EDID close to a
  527. * HPD assertion: it needs a delay of 100ms to avoid timing out while
  528. * trying to read EDID data.
  529. *
  530. * However, tda998x_connector_get_modes() may be called at any moment
  531. * after tda998x_connector_detect() indicates that we are connected, so
  532. * we need to delay probing modes in tda998x_connector_get_modes() after
  533. * we have seen a HPD inactive->active transition. This code implements
  534. * that delay.
  535. */
  536. static void tda998x_edid_delay_done(struct timer_list *t)
  537. {
  538. struct tda998x_priv *priv = from_timer(priv, t, edid_delay_timer);
  539. priv->edid_delay_active = false;
  540. wake_up(&priv->edid_delay_waitq);
  541. schedule_work(&priv->detect_work);
  542. }
  543. static void tda998x_edid_delay_start(struct tda998x_priv *priv)
  544. {
  545. priv->edid_delay_active = true;
  546. mod_timer(&priv->edid_delay_timer, jiffies + HZ/10);
  547. }
  548. static int tda998x_edid_delay_wait(struct tda998x_priv *priv)
  549. {
  550. return wait_event_killable(priv->edid_delay_waitq, !priv->edid_delay_active);
  551. }
  552. /*
  553. * We need to run the KMS hotplug event helper outside of our threaded
  554. * interrupt routine as this can call back into our get_modes method,
  555. * which will want to make use of interrupts.
  556. */
  557. static void tda998x_detect_work(struct work_struct *work)
  558. {
  559. struct tda998x_priv *priv =
  560. container_of(work, struct tda998x_priv, detect_work);
  561. struct drm_device *dev = priv->encoder.dev;
  562. if (dev)
  563. drm_kms_helper_hotplug_event(dev);
  564. }
  565. /*
  566. * only 2 interrupts may occur: screen plug/unplug and EDID read
  567. */
  568. static irqreturn_t tda998x_irq_thread(int irq, void *data)
  569. {
  570. struct tda998x_priv *priv = data;
  571. u8 sta, cec, lvl, flag0, flag1, flag2;
  572. bool handled = false;
  573. sta = cec_read(priv, REG_CEC_INTSTATUS);
  574. if (sta & CEC_INTSTATUS_HDMI) {
  575. cec = cec_read(priv, REG_CEC_RXSHPDINT);
  576. lvl = cec_read(priv, REG_CEC_RXSHPDLEV);
  577. flag0 = reg_read(priv, REG_INT_FLAGS_0);
  578. flag1 = reg_read(priv, REG_INT_FLAGS_1);
  579. flag2 = reg_read(priv, REG_INT_FLAGS_2);
  580. DRM_DEBUG_DRIVER(
  581. "tda irq sta %02x cec %02x lvl %02x f0 %02x f1 %02x f2 %02x\n",
  582. sta, cec, lvl, flag0, flag1, flag2);
  583. if (cec & CEC_RXSHPDINT_HPD) {
  584. if (lvl & CEC_RXSHPDLEV_HPD)
  585. tda998x_edid_delay_start(priv);
  586. else
  587. schedule_work(&priv->detect_work);
  588. handled = true;
  589. }
  590. if ((flag2 & INT_FLAGS_2_EDID_BLK_RD) && priv->wq_edid_wait) {
  591. priv->wq_edid_wait = 0;
  592. wake_up(&priv->wq_edid);
  593. handled = true;
  594. }
  595. }
  596. return IRQ_RETVAL(handled);
  597. }
  598. static void
  599. tda998x_write_if(struct tda998x_priv *priv, u8 bit, u16 addr,
  600. union hdmi_infoframe *frame)
  601. {
  602. u8 buf[32];
  603. ssize_t len;
  604. len = hdmi_infoframe_pack(frame, buf, sizeof(buf));
  605. if (len < 0) {
  606. dev_err(&priv->hdmi->dev,
  607. "hdmi_infoframe_pack() type=0x%02x failed: %zd\n",
  608. frame->any.type, len);
  609. return;
  610. }
  611. reg_clear(priv, REG_DIP_IF_FLAGS, bit);
  612. reg_write_range(priv, addr, buf, len);
  613. reg_set(priv, REG_DIP_IF_FLAGS, bit);
  614. }
  615. static int tda998x_write_aif(struct tda998x_priv *priv,
  616. struct hdmi_audio_infoframe *cea)
  617. {
  618. union hdmi_infoframe frame;
  619. frame.audio = *cea;
  620. tda998x_write_if(priv, DIP_IF_FLAGS_IF4, REG_IF4_HB0, &frame);
  621. return 0;
  622. }
  623. static void
  624. tda998x_write_avi(struct tda998x_priv *priv, struct drm_display_mode *mode)
  625. {
  626. union hdmi_infoframe frame;
  627. drm_hdmi_avi_infoframe_from_display_mode(&frame.avi, mode, false);
  628. frame.avi.quantization_range = HDMI_QUANTIZATION_RANGE_FULL;
  629. tda998x_write_if(priv, DIP_IF_FLAGS_IF2, REG_IF2_HB0, &frame);
  630. }
  631. /* Audio support */
  632. static void tda998x_audio_mute(struct tda998x_priv *priv, bool on)
  633. {
  634. if (on) {
  635. reg_set(priv, REG_SOFTRESET, SOFTRESET_AUDIO);
  636. reg_clear(priv, REG_SOFTRESET, SOFTRESET_AUDIO);
  637. reg_set(priv, REG_AIP_CNTRL_0, AIP_CNTRL_0_RST_FIFO);
  638. } else {
  639. reg_clear(priv, REG_AIP_CNTRL_0, AIP_CNTRL_0_RST_FIFO);
  640. }
  641. }
  642. static int
  643. tda998x_configure_audio(struct tda998x_priv *priv,
  644. struct tda998x_audio_params *params)
  645. {
  646. u8 buf[6], clksel_aip, clksel_fs, cts_n, adiv;
  647. u32 n;
  648. /* Enable audio ports */
  649. reg_write(priv, REG_ENA_AP, params->config);
  650. /* Set audio input source */
  651. switch (params->format) {
  652. case AFMT_SPDIF:
  653. reg_write(priv, REG_ENA_ACLK, 0);
  654. reg_write(priv, REG_MUX_AP, MUX_AP_SELECT_SPDIF);
  655. clksel_aip = AIP_CLKSEL_AIP_SPDIF;
  656. clksel_fs = AIP_CLKSEL_FS_FS64SPDIF;
  657. cts_n = CTS_N_M(3) | CTS_N_K(3);
  658. break;
  659. case AFMT_I2S:
  660. reg_write(priv, REG_ENA_ACLK, 1);
  661. reg_write(priv, REG_MUX_AP, MUX_AP_SELECT_I2S);
  662. clksel_aip = AIP_CLKSEL_AIP_I2S;
  663. clksel_fs = AIP_CLKSEL_FS_ACLK;
  664. switch (params->sample_width) {
  665. case 16:
  666. cts_n = CTS_N_M(3) | CTS_N_K(1);
  667. break;
  668. case 18:
  669. case 20:
  670. case 24:
  671. cts_n = CTS_N_M(3) | CTS_N_K(2);
  672. break;
  673. default:
  674. case 32:
  675. cts_n = CTS_N_M(3) | CTS_N_K(3);
  676. break;
  677. }
  678. break;
  679. default:
  680. dev_err(&priv->hdmi->dev, "Unsupported I2S format\n");
  681. return -EINVAL;
  682. }
  683. reg_write(priv, REG_AIP_CLKSEL, clksel_aip);
  684. reg_clear(priv, REG_AIP_CNTRL_0, AIP_CNTRL_0_LAYOUT |
  685. AIP_CNTRL_0_ACR_MAN); /* auto CTS */
  686. reg_write(priv, REG_CTS_N, cts_n);
  687. /*
  688. * Audio input somehow depends on HDMI line rate which is
  689. * related to pixclk. Testing showed that modes with pixclk
  690. * >100MHz need a larger divider while <40MHz need the default.
  691. * There is no detailed info in the datasheet, so we just
  692. * assume 100MHz requires larger divider.
  693. */
  694. adiv = AUDIO_DIV_SERCLK_8;
  695. if (priv->tmds_clock > 100000)
  696. adiv++; /* AUDIO_DIV_SERCLK_16 */
  697. /* S/PDIF asks for a larger divider */
  698. if (params->format == AFMT_SPDIF)
  699. adiv++; /* AUDIO_DIV_SERCLK_16 or _32 */
  700. reg_write(priv, REG_AUDIO_DIV, adiv);
  701. /*
  702. * This is the approximate value of N, which happens to be
  703. * the recommended values for non-coherent clocks.
  704. */
  705. n = 128 * params->sample_rate / 1000;
  706. /* Write the CTS and N values */
  707. buf[0] = 0x44;
  708. buf[1] = 0x42;
  709. buf[2] = 0x01;
  710. buf[3] = n;
  711. buf[4] = n >> 8;
  712. buf[5] = n >> 16;
  713. reg_write_range(priv, REG_ACR_CTS_0, buf, 6);
  714. /* Set CTS clock reference */
  715. reg_write(priv, REG_AIP_CLKSEL, clksel_aip | clksel_fs);
  716. /* Reset CTS generator */
  717. reg_set(priv, REG_AIP_CNTRL_0, AIP_CNTRL_0_RST_CTS);
  718. reg_clear(priv, REG_AIP_CNTRL_0, AIP_CNTRL_0_RST_CTS);
  719. /* Write the channel status
  720. * The REG_CH_STAT_B-registers skip IEC958 AES2 byte, because
  721. * there is a separate register for each I2S wire.
  722. */
  723. buf[0] = params->status[0];
  724. buf[1] = params->status[1];
  725. buf[2] = params->status[3];
  726. buf[3] = params->status[4];
  727. reg_write_range(priv, REG_CH_STAT_B(0), buf, 4);
  728. tda998x_audio_mute(priv, true);
  729. msleep(20);
  730. tda998x_audio_mute(priv, false);
  731. return tda998x_write_aif(priv, &params->cea);
  732. }
  733. static int tda998x_audio_hw_params(struct device *dev, void *data,
  734. struct hdmi_codec_daifmt *daifmt,
  735. struct hdmi_codec_params *params)
  736. {
  737. struct tda998x_priv *priv = dev_get_drvdata(dev);
  738. int i, ret;
  739. struct tda998x_audio_params audio = {
  740. .sample_width = params->sample_width,
  741. .sample_rate = params->sample_rate,
  742. .cea = params->cea,
  743. };
  744. memcpy(audio.status, params->iec.status,
  745. min(sizeof(audio.status), sizeof(params->iec.status)));
  746. switch (daifmt->fmt) {
  747. case HDMI_I2S:
  748. if (daifmt->bit_clk_inv || daifmt->frame_clk_inv ||
  749. daifmt->bit_clk_master || daifmt->frame_clk_master) {
  750. dev_err(dev, "%s: Bad flags %d %d %d %d\n", __func__,
  751. daifmt->bit_clk_inv, daifmt->frame_clk_inv,
  752. daifmt->bit_clk_master,
  753. daifmt->frame_clk_master);
  754. return -EINVAL;
  755. }
  756. for (i = 0; i < ARRAY_SIZE(priv->audio_port); i++)
  757. if (priv->audio_port[i].format == AFMT_I2S)
  758. audio.config = priv->audio_port[i].config;
  759. audio.format = AFMT_I2S;
  760. break;
  761. case HDMI_SPDIF:
  762. for (i = 0; i < ARRAY_SIZE(priv->audio_port); i++)
  763. if (priv->audio_port[i].format == AFMT_SPDIF)
  764. audio.config = priv->audio_port[i].config;
  765. audio.format = AFMT_SPDIF;
  766. break;
  767. default:
  768. dev_err(dev, "%s: Invalid format %d\n", __func__, daifmt->fmt);
  769. return -EINVAL;
  770. }
  771. if (audio.config == 0) {
  772. dev_err(dev, "%s: No audio configuration found\n", __func__);
  773. return -EINVAL;
  774. }
  775. mutex_lock(&priv->audio_mutex);
  776. if (priv->supports_infoframes && priv->sink_has_audio)
  777. ret = tda998x_configure_audio(priv, &audio);
  778. else
  779. ret = 0;
  780. if (ret == 0)
  781. priv->audio_params = audio;
  782. mutex_unlock(&priv->audio_mutex);
  783. return ret;
  784. }
  785. static void tda998x_audio_shutdown(struct device *dev, void *data)
  786. {
  787. struct tda998x_priv *priv = dev_get_drvdata(dev);
  788. mutex_lock(&priv->audio_mutex);
  789. reg_write(priv, REG_ENA_AP, 0);
  790. priv->audio_params.format = AFMT_UNUSED;
  791. mutex_unlock(&priv->audio_mutex);
  792. }
  793. int tda998x_audio_digital_mute(struct device *dev, void *data, bool enable)
  794. {
  795. struct tda998x_priv *priv = dev_get_drvdata(dev);
  796. mutex_lock(&priv->audio_mutex);
  797. tda998x_audio_mute(priv, enable);
  798. mutex_unlock(&priv->audio_mutex);
  799. return 0;
  800. }
  801. static int tda998x_audio_get_eld(struct device *dev, void *data,
  802. uint8_t *buf, size_t len)
  803. {
  804. struct tda998x_priv *priv = dev_get_drvdata(dev);
  805. mutex_lock(&priv->audio_mutex);
  806. memcpy(buf, priv->connector.eld,
  807. min(sizeof(priv->connector.eld), len));
  808. mutex_unlock(&priv->audio_mutex);
  809. return 0;
  810. }
  811. static const struct hdmi_codec_ops audio_codec_ops = {
  812. .hw_params = tda998x_audio_hw_params,
  813. .audio_shutdown = tda998x_audio_shutdown,
  814. .digital_mute = tda998x_audio_digital_mute,
  815. .get_eld = tda998x_audio_get_eld,
  816. };
  817. static int tda998x_audio_codec_init(struct tda998x_priv *priv,
  818. struct device *dev)
  819. {
  820. struct hdmi_codec_pdata codec_data = {
  821. .ops = &audio_codec_ops,
  822. .max_i2s_channels = 2,
  823. };
  824. int i;
  825. for (i = 0; i < ARRAY_SIZE(priv->audio_port); i++) {
  826. if (priv->audio_port[i].format == AFMT_I2S &&
  827. priv->audio_port[i].config != 0)
  828. codec_data.i2s = 1;
  829. if (priv->audio_port[i].format == AFMT_SPDIF &&
  830. priv->audio_port[i].config != 0)
  831. codec_data.spdif = 1;
  832. }
  833. priv->audio_pdev = platform_device_register_data(
  834. dev, HDMI_CODEC_DRV_NAME, PLATFORM_DEVID_AUTO,
  835. &codec_data, sizeof(codec_data));
  836. return PTR_ERR_OR_ZERO(priv->audio_pdev);
  837. }
  838. /* DRM connector functions */
  839. static int tda998x_connector_fill_modes(struct drm_connector *connector,
  840. uint32_t maxX, uint32_t maxY)
  841. {
  842. struct tda998x_priv *priv = conn_to_tda998x_priv(connector);
  843. int ret;
  844. mutex_lock(&priv->audio_mutex);
  845. ret = drm_helper_probe_single_connector_modes(connector, maxX, maxY);
  846. if (connector->edid_blob_ptr) {
  847. struct edid *edid = (void *)connector->edid_blob_ptr->data;
  848. priv->sink_has_audio = drm_detect_monitor_audio(edid);
  849. } else {
  850. priv->sink_has_audio = false;
  851. }
  852. mutex_unlock(&priv->audio_mutex);
  853. return ret;
  854. }
  855. static enum drm_connector_status
  856. tda998x_connector_detect(struct drm_connector *connector, bool force)
  857. {
  858. struct tda998x_priv *priv = conn_to_tda998x_priv(connector);
  859. u8 val = cec_read(priv, REG_CEC_RXSHPDLEV);
  860. return (val & CEC_RXSHPDLEV_HPD) ? connector_status_connected :
  861. connector_status_disconnected;
  862. }
  863. static void tda998x_connector_destroy(struct drm_connector *connector)
  864. {
  865. drm_connector_cleanup(connector);
  866. }
  867. static const struct drm_connector_funcs tda998x_connector_funcs = {
  868. .dpms = drm_helper_connector_dpms,
  869. .reset = drm_atomic_helper_connector_reset,
  870. .fill_modes = tda998x_connector_fill_modes,
  871. .detect = tda998x_connector_detect,
  872. .destroy = tda998x_connector_destroy,
  873. .atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
  874. .atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
  875. };
  876. static int read_edid_block(void *data, u8 *buf, unsigned int blk, size_t length)
  877. {
  878. struct tda998x_priv *priv = data;
  879. u8 offset, segptr;
  880. int ret, i;
  881. offset = (blk & 1) ? 128 : 0;
  882. segptr = blk / 2;
  883. reg_write(priv, REG_DDC_ADDR, 0xa0);
  884. reg_write(priv, REG_DDC_OFFS, offset);
  885. reg_write(priv, REG_DDC_SEGM_ADDR, 0x60);
  886. reg_write(priv, REG_DDC_SEGM, segptr);
  887. /* enable reading EDID: */
  888. priv->wq_edid_wait = 1;
  889. reg_write(priv, REG_EDID_CTRL, 0x1);
  890. /* flag must be cleared by sw: */
  891. reg_write(priv, REG_EDID_CTRL, 0x0);
  892. /* wait for block read to complete: */
  893. if (priv->hdmi->irq) {
  894. i = wait_event_timeout(priv->wq_edid,
  895. !priv->wq_edid_wait,
  896. msecs_to_jiffies(100));
  897. if (i < 0) {
  898. dev_err(&priv->hdmi->dev, "read edid wait err %d\n", i);
  899. return i;
  900. }
  901. } else {
  902. for (i = 100; i > 0; i--) {
  903. msleep(1);
  904. ret = reg_read(priv, REG_INT_FLAGS_2);
  905. if (ret < 0)
  906. return ret;
  907. if (ret & INT_FLAGS_2_EDID_BLK_RD)
  908. break;
  909. }
  910. }
  911. if (i == 0) {
  912. dev_err(&priv->hdmi->dev, "read edid timeout\n");
  913. return -ETIMEDOUT;
  914. }
  915. ret = reg_read_range(priv, REG_EDID_DATA_0, buf, length);
  916. if (ret != length) {
  917. dev_err(&priv->hdmi->dev, "failed to read edid block %d: %d\n",
  918. blk, ret);
  919. return ret;
  920. }
  921. return 0;
  922. }
  923. static int tda998x_connector_get_modes(struct drm_connector *connector)
  924. {
  925. struct tda998x_priv *priv = conn_to_tda998x_priv(connector);
  926. struct edid *edid;
  927. int n;
  928. /*
  929. * If we get killed while waiting for the HPD timeout, return
  930. * no modes found: we are not in a restartable path, so we
  931. * can't handle signals gracefully.
  932. */
  933. if (tda998x_edid_delay_wait(priv))
  934. return 0;
  935. if (priv->rev == TDA19988)
  936. reg_clear(priv, REG_TX4, TX4_PD_RAM);
  937. edid = drm_do_get_edid(connector, read_edid_block, priv);
  938. if (priv->rev == TDA19988)
  939. reg_set(priv, REG_TX4, TX4_PD_RAM);
  940. if (!edid) {
  941. dev_warn(&priv->hdmi->dev, "failed to read EDID\n");
  942. return 0;
  943. }
  944. drm_mode_connector_update_edid_property(connector, edid);
  945. n = drm_add_edid_modes(connector, edid);
  946. kfree(edid);
  947. return n;
  948. }
  949. static int tda998x_connector_mode_valid(struct drm_connector *connector,
  950. struct drm_display_mode *mode)
  951. {
  952. /* TDA19988 dotclock can go up to 165MHz */
  953. struct tda998x_priv *priv = conn_to_tda998x_priv(connector);
  954. if (mode->clock > ((priv->rev == TDA19988) ? 165000 : 150000))
  955. return MODE_CLOCK_HIGH;
  956. if (mode->htotal >= BIT(13))
  957. return MODE_BAD_HVALUE;
  958. if (mode->vtotal >= BIT(11))
  959. return MODE_BAD_VVALUE;
  960. return MODE_OK;
  961. }
  962. static struct drm_encoder *
  963. tda998x_connector_best_encoder(struct drm_connector *connector)
  964. {
  965. struct tda998x_priv *priv = conn_to_tda998x_priv(connector);
  966. return &priv->encoder;
  967. }
  968. static
  969. const struct drm_connector_helper_funcs tda998x_connector_helper_funcs = {
  970. .get_modes = tda998x_connector_get_modes,
  971. .mode_valid = tda998x_connector_mode_valid,
  972. .best_encoder = tda998x_connector_best_encoder,
  973. };
  974. static int tda998x_connector_init(struct tda998x_priv *priv,
  975. struct drm_device *drm)
  976. {
  977. struct drm_connector *connector = &priv->connector;
  978. int ret;
  979. connector->interlace_allowed = 1;
  980. if (priv->hdmi->irq)
  981. connector->polled = DRM_CONNECTOR_POLL_HPD;
  982. else
  983. connector->polled = DRM_CONNECTOR_POLL_CONNECT |
  984. DRM_CONNECTOR_POLL_DISCONNECT;
  985. drm_connector_helper_add(connector, &tda998x_connector_helper_funcs);
  986. ret = drm_connector_init(drm, connector, &tda998x_connector_funcs,
  987. DRM_MODE_CONNECTOR_HDMIA);
  988. if (ret)
  989. return ret;
  990. drm_mode_connector_attach_encoder(&priv->connector, &priv->encoder);
  991. return 0;
  992. }
  993. /* DRM encoder functions */
  994. static void tda998x_encoder_dpms(struct drm_encoder *encoder, int mode)
  995. {
  996. struct tda998x_priv *priv = enc_to_tda998x_priv(encoder);
  997. bool on;
  998. /* we only care about on or off: */
  999. on = mode == DRM_MODE_DPMS_ON;
  1000. if (on == priv->is_on)
  1001. return;
  1002. if (on) {
  1003. /* enable video ports, audio will be enabled later */
  1004. reg_write(priv, REG_ENA_VP_0, 0xff);
  1005. reg_write(priv, REG_ENA_VP_1, 0xff);
  1006. reg_write(priv, REG_ENA_VP_2, 0xff);
  1007. /* set muxing after enabling ports: */
  1008. reg_write(priv, REG_VIP_CNTRL_0, priv->vip_cntrl_0);
  1009. reg_write(priv, REG_VIP_CNTRL_1, priv->vip_cntrl_1);
  1010. reg_write(priv, REG_VIP_CNTRL_2, priv->vip_cntrl_2);
  1011. priv->is_on = true;
  1012. } else {
  1013. /* disable video ports */
  1014. reg_write(priv, REG_ENA_VP_0, 0x00);
  1015. reg_write(priv, REG_ENA_VP_1, 0x00);
  1016. reg_write(priv, REG_ENA_VP_2, 0x00);
  1017. priv->is_on = false;
  1018. }
  1019. }
  1020. static void
  1021. tda998x_encoder_mode_set(struct drm_encoder *encoder,
  1022. struct drm_display_mode *mode,
  1023. struct drm_display_mode *adjusted_mode)
  1024. {
  1025. struct tda998x_priv *priv = enc_to_tda998x_priv(encoder);
  1026. u16 ref_pix, ref_line, n_pix, n_line;
  1027. u16 hs_pix_s, hs_pix_e;
  1028. u16 vs1_pix_s, vs1_pix_e, vs1_line_s, vs1_line_e;
  1029. u16 vs2_pix_s, vs2_pix_e, vs2_line_s, vs2_line_e;
  1030. u16 vwin1_line_s, vwin1_line_e;
  1031. u16 vwin2_line_s, vwin2_line_e;
  1032. u16 de_pix_s, de_pix_e;
  1033. u8 reg, div, rep;
  1034. /*
  1035. * Internally TDA998x is using ITU-R BT.656 style sync but
  1036. * we get VESA style sync. TDA998x is using a reference pixel
  1037. * relative to ITU to sync to the input frame and for output
  1038. * sync generation. Currently, we are using reference detection
  1039. * from HS/VS, i.e. REFPIX/REFLINE denote frame start sync point
  1040. * which is position of rising VS with coincident rising HS.
  1041. *
  1042. * Now there is some issues to take care of:
  1043. * - HDMI data islands require sync-before-active
  1044. * - TDA998x register values must be > 0 to be enabled
  1045. * - REFLINE needs an additional offset of +1
  1046. * - REFPIX needs an addtional offset of +1 for UYUV and +3 for RGB
  1047. *
  1048. * So we add +1 to all horizontal and vertical register values,
  1049. * plus an additional +3 for REFPIX as we are using RGB input only.
  1050. */
  1051. n_pix = mode->htotal;
  1052. n_line = mode->vtotal;
  1053. hs_pix_e = mode->hsync_end - mode->hdisplay;
  1054. hs_pix_s = mode->hsync_start - mode->hdisplay;
  1055. de_pix_e = mode->htotal;
  1056. de_pix_s = mode->htotal - mode->hdisplay;
  1057. ref_pix = 3 + hs_pix_s;
  1058. /*
  1059. * Attached LCD controllers may generate broken sync. Allow
  1060. * those to adjust the position of the rising VS edge by adding
  1061. * HSKEW to ref_pix.
  1062. */
  1063. if (adjusted_mode->flags & DRM_MODE_FLAG_HSKEW)
  1064. ref_pix += adjusted_mode->hskew;
  1065. if ((mode->flags & DRM_MODE_FLAG_INTERLACE) == 0) {
  1066. ref_line = 1 + mode->vsync_start - mode->vdisplay;
  1067. vwin1_line_s = mode->vtotal - mode->vdisplay - 1;
  1068. vwin1_line_e = vwin1_line_s + mode->vdisplay;
  1069. vs1_pix_s = vs1_pix_e = hs_pix_s;
  1070. vs1_line_s = mode->vsync_start - mode->vdisplay;
  1071. vs1_line_e = vs1_line_s +
  1072. mode->vsync_end - mode->vsync_start;
  1073. vwin2_line_s = vwin2_line_e = 0;
  1074. vs2_pix_s = vs2_pix_e = 0;
  1075. vs2_line_s = vs2_line_e = 0;
  1076. } else {
  1077. ref_line = 1 + (mode->vsync_start - mode->vdisplay)/2;
  1078. vwin1_line_s = (mode->vtotal - mode->vdisplay)/2;
  1079. vwin1_line_e = vwin1_line_s + mode->vdisplay/2;
  1080. vs1_pix_s = vs1_pix_e = hs_pix_s;
  1081. vs1_line_s = (mode->vsync_start - mode->vdisplay)/2;
  1082. vs1_line_e = vs1_line_s +
  1083. (mode->vsync_end - mode->vsync_start)/2;
  1084. vwin2_line_s = vwin1_line_s + mode->vtotal/2;
  1085. vwin2_line_e = vwin2_line_s + mode->vdisplay/2;
  1086. vs2_pix_s = vs2_pix_e = hs_pix_s + mode->htotal/2;
  1087. vs2_line_s = vs1_line_s + mode->vtotal/2 ;
  1088. vs2_line_e = vs2_line_s +
  1089. (mode->vsync_end - mode->vsync_start)/2;
  1090. }
  1091. div = 148500 / mode->clock;
  1092. if (div != 0) {
  1093. div--;
  1094. if (div > 3)
  1095. div = 3;
  1096. }
  1097. mutex_lock(&priv->audio_mutex);
  1098. /* mute the audio FIFO: */
  1099. reg_set(priv, REG_AIP_CNTRL_0, AIP_CNTRL_0_RST_FIFO);
  1100. /* set HDMI HDCP mode off: */
  1101. reg_write(priv, REG_TBG_CNTRL_1, TBG_CNTRL_1_DWIN_DIS);
  1102. reg_clear(priv, REG_TX33, TX33_HDMI);
  1103. reg_write(priv, REG_ENC_CNTRL, ENC_CNTRL_CTL_CODE(0));
  1104. /* no pre-filter or interpolator: */
  1105. reg_write(priv, REG_HVF_CNTRL_0, HVF_CNTRL_0_PREFIL(0) |
  1106. HVF_CNTRL_0_INTPOL(0));
  1107. reg_set(priv, REG_FEAT_POWERDOWN, FEAT_POWERDOWN_PREFILT);
  1108. reg_write(priv, REG_VIP_CNTRL_5, VIP_CNTRL_5_SP_CNT(0));
  1109. reg_write(priv, REG_VIP_CNTRL_4, VIP_CNTRL_4_BLANKIT(0) |
  1110. VIP_CNTRL_4_BLC(0));
  1111. reg_clear(priv, REG_PLL_SERIAL_1, PLL_SERIAL_1_SRL_MAN_IZ);
  1112. reg_clear(priv, REG_PLL_SERIAL_3, PLL_SERIAL_3_SRL_CCIR |
  1113. PLL_SERIAL_3_SRL_DE);
  1114. reg_write(priv, REG_SERIALIZER, 0);
  1115. reg_write(priv, REG_HVF_CNTRL_1, HVF_CNTRL_1_VQR(0));
  1116. /* TODO enable pixel repeat for pixel rates less than 25Msamp/s */
  1117. rep = 0;
  1118. reg_write(priv, REG_RPT_CNTRL, 0);
  1119. reg_write(priv, REG_SEL_CLK, SEL_CLK_SEL_VRF_CLK(0) |
  1120. SEL_CLK_SEL_CLK1 | SEL_CLK_ENA_SC_CLK);
  1121. reg_write(priv, REG_PLL_SERIAL_2, PLL_SERIAL_2_SRL_NOSC(div) |
  1122. PLL_SERIAL_2_SRL_PR(rep));
  1123. /* set color matrix bypass flag: */
  1124. reg_write(priv, REG_MAT_CONTRL, MAT_CONTRL_MAT_BP |
  1125. MAT_CONTRL_MAT_SC(1));
  1126. reg_set(priv, REG_FEAT_POWERDOWN, FEAT_POWERDOWN_CSC);
  1127. /* set BIAS tmds value: */
  1128. reg_write(priv, REG_ANA_GENERAL, 0x09);
  1129. /*
  1130. * Sync on rising HSYNC/VSYNC
  1131. */
  1132. reg = VIP_CNTRL_3_SYNC_HS;
  1133. /*
  1134. * TDA19988 requires high-active sync at input stage,
  1135. * so invert low-active sync provided by master encoder here
  1136. */
  1137. if (mode->flags & DRM_MODE_FLAG_NHSYNC)
  1138. reg |= VIP_CNTRL_3_H_TGL;
  1139. if (mode->flags & DRM_MODE_FLAG_NVSYNC)
  1140. reg |= VIP_CNTRL_3_V_TGL;
  1141. reg_write(priv, REG_VIP_CNTRL_3, reg);
  1142. reg_write(priv, REG_VIDFORMAT, 0x00);
  1143. reg_write16(priv, REG_REFPIX_MSB, ref_pix);
  1144. reg_write16(priv, REG_REFLINE_MSB, ref_line);
  1145. reg_write16(priv, REG_NPIX_MSB, n_pix);
  1146. reg_write16(priv, REG_NLINE_MSB, n_line);
  1147. reg_write16(priv, REG_VS_LINE_STRT_1_MSB, vs1_line_s);
  1148. reg_write16(priv, REG_VS_PIX_STRT_1_MSB, vs1_pix_s);
  1149. reg_write16(priv, REG_VS_LINE_END_1_MSB, vs1_line_e);
  1150. reg_write16(priv, REG_VS_PIX_END_1_MSB, vs1_pix_e);
  1151. reg_write16(priv, REG_VS_LINE_STRT_2_MSB, vs2_line_s);
  1152. reg_write16(priv, REG_VS_PIX_STRT_2_MSB, vs2_pix_s);
  1153. reg_write16(priv, REG_VS_LINE_END_2_MSB, vs2_line_e);
  1154. reg_write16(priv, REG_VS_PIX_END_2_MSB, vs2_pix_e);
  1155. reg_write16(priv, REG_HS_PIX_START_MSB, hs_pix_s);
  1156. reg_write16(priv, REG_HS_PIX_STOP_MSB, hs_pix_e);
  1157. reg_write16(priv, REG_VWIN_START_1_MSB, vwin1_line_s);
  1158. reg_write16(priv, REG_VWIN_END_1_MSB, vwin1_line_e);
  1159. reg_write16(priv, REG_VWIN_START_2_MSB, vwin2_line_s);
  1160. reg_write16(priv, REG_VWIN_END_2_MSB, vwin2_line_e);
  1161. reg_write16(priv, REG_DE_START_MSB, de_pix_s);
  1162. reg_write16(priv, REG_DE_STOP_MSB, de_pix_e);
  1163. if (priv->rev == TDA19988) {
  1164. /* let incoming pixels fill the active space (if any) */
  1165. reg_write(priv, REG_ENABLE_SPACE, 0x00);
  1166. }
  1167. /*
  1168. * Always generate sync polarity relative to input sync and
  1169. * revert input stage toggled sync at output stage
  1170. */
  1171. reg = TBG_CNTRL_1_DWIN_DIS | TBG_CNTRL_1_TGL_EN;
  1172. if (mode->flags & DRM_MODE_FLAG_NHSYNC)
  1173. reg |= TBG_CNTRL_1_H_TGL;
  1174. if (mode->flags & DRM_MODE_FLAG_NVSYNC)
  1175. reg |= TBG_CNTRL_1_V_TGL;
  1176. reg_write(priv, REG_TBG_CNTRL_1, reg);
  1177. /* must be last register set: */
  1178. reg_write(priv, REG_TBG_CNTRL_0, 0);
  1179. priv->tmds_clock = adjusted_mode->clock;
  1180. /* CEA-861B section 6 says that:
  1181. * CEA version 1 (CEA-861) has no support for infoframes.
  1182. * CEA version 2 (CEA-861A) supports version 1 AVI infoframes,
  1183. * and optional basic audio.
  1184. * CEA version 3 (CEA-861B) supports version 1 and 2 AVI infoframes,
  1185. * and optional digital audio, with audio infoframes.
  1186. *
  1187. * Since we only support generation of version 2 AVI infoframes,
  1188. * ignore CEA version 2 and below (iow, behave as if we're a
  1189. * CEA-861 source.)
  1190. */
  1191. priv->supports_infoframes = priv->connector.display_info.cea_rev >= 3;
  1192. if (priv->supports_infoframes) {
  1193. /* We need to turn HDMI HDCP stuff on to get audio through */
  1194. reg &= ~TBG_CNTRL_1_DWIN_DIS;
  1195. reg_write(priv, REG_TBG_CNTRL_1, reg);
  1196. reg_write(priv, REG_ENC_CNTRL, ENC_CNTRL_CTL_CODE(1));
  1197. reg_set(priv, REG_TX33, TX33_HDMI);
  1198. tda998x_write_avi(priv, adjusted_mode);
  1199. if (priv->audio_params.format != AFMT_UNUSED &&
  1200. priv->sink_has_audio)
  1201. tda998x_configure_audio(priv, &priv->audio_params);
  1202. }
  1203. mutex_unlock(&priv->audio_mutex);
  1204. }
  1205. static void tda998x_destroy(struct tda998x_priv *priv)
  1206. {
  1207. /* disable all IRQs and free the IRQ handler */
  1208. cec_write(priv, REG_CEC_RXSHPDINTENA, 0);
  1209. reg_clear(priv, REG_INT_FLAGS_2, INT_FLAGS_2_EDID_BLK_RD);
  1210. if (priv->audio_pdev)
  1211. platform_device_unregister(priv->audio_pdev);
  1212. if (priv->hdmi->irq)
  1213. free_irq(priv->hdmi->irq, priv);
  1214. del_timer_sync(&priv->edid_delay_timer);
  1215. cancel_work_sync(&priv->detect_work);
  1216. i2c_unregister_device(priv->cec);
  1217. }
  1218. /* I2C driver functions */
  1219. static int tda998x_get_audio_ports(struct tda998x_priv *priv,
  1220. struct device_node *np)
  1221. {
  1222. const u32 *port_data;
  1223. u32 size;
  1224. int i;
  1225. port_data = of_get_property(np, "audio-ports", &size);
  1226. if (!port_data)
  1227. return 0;
  1228. size /= sizeof(u32);
  1229. if (size > 2 * ARRAY_SIZE(priv->audio_port) || size % 2 != 0) {
  1230. dev_err(&priv->hdmi->dev,
  1231. "Bad number of elements in audio-ports dt-property\n");
  1232. return -EINVAL;
  1233. }
  1234. size /= 2;
  1235. for (i = 0; i < size; i++) {
  1236. u8 afmt = be32_to_cpup(&port_data[2*i]);
  1237. u8 ena_ap = be32_to_cpup(&port_data[2*i+1]);
  1238. if (afmt != AFMT_SPDIF && afmt != AFMT_I2S) {
  1239. dev_err(&priv->hdmi->dev,
  1240. "Bad audio format %u\n", afmt);
  1241. return -EINVAL;
  1242. }
  1243. priv->audio_port[i].format = afmt;
  1244. priv->audio_port[i].config = ena_ap;
  1245. }
  1246. if (priv->audio_port[0].format == priv->audio_port[1].format) {
  1247. dev_err(&priv->hdmi->dev,
  1248. "There can only be on I2S port and one SPDIF port\n");
  1249. return -EINVAL;
  1250. }
  1251. return 0;
  1252. }
  1253. static int tda998x_create(struct i2c_client *client, struct tda998x_priv *priv)
  1254. {
  1255. struct device_node *np = client->dev.of_node;
  1256. u32 video;
  1257. int rev_lo, rev_hi, ret;
  1258. mutex_init(&priv->audio_mutex); /* Protect access from audio thread */
  1259. priv->vip_cntrl_0 = VIP_CNTRL_0_SWAP_A(2) | VIP_CNTRL_0_SWAP_B(3);
  1260. priv->vip_cntrl_1 = VIP_CNTRL_1_SWAP_C(0) | VIP_CNTRL_1_SWAP_D(1);
  1261. priv->vip_cntrl_2 = VIP_CNTRL_2_SWAP_E(4) | VIP_CNTRL_2_SWAP_F(5);
  1262. /* CEC I2C address bound to TDA998x I2C addr by configuration pins */
  1263. priv->cec_addr = 0x34 + (client->addr & 0x03);
  1264. priv->current_page = 0xff;
  1265. priv->hdmi = client;
  1266. priv->cec = i2c_new_dummy(client->adapter, priv->cec_addr);
  1267. if (!priv->cec)
  1268. return -ENODEV;
  1269. mutex_init(&priv->mutex); /* protect the page access */
  1270. init_waitqueue_head(&priv->edid_delay_waitq);
  1271. timer_setup(&priv->edid_delay_timer, tda998x_edid_delay_done, 0);
  1272. INIT_WORK(&priv->detect_work, tda998x_detect_work);
  1273. /* wake up the device: */
  1274. cec_write(priv, REG_CEC_ENAMODS,
  1275. CEC_ENAMODS_EN_RXSENS | CEC_ENAMODS_EN_HDMI);
  1276. tda998x_reset(priv);
  1277. /* read version: */
  1278. rev_lo = reg_read(priv, REG_VERSION_LSB);
  1279. rev_hi = reg_read(priv, REG_VERSION_MSB);
  1280. if (rev_lo < 0 || rev_hi < 0) {
  1281. ret = rev_lo < 0 ? rev_lo : rev_hi;
  1282. goto fail;
  1283. }
  1284. priv->rev = rev_lo | rev_hi << 8;
  1285. /* mask off feature bits: */
  1286. priv->rev &= ~0x30; /* not-hdcp and not-scalar bit */
  1287. switch (priv->rev) {
  1288. case TDA9989N2:
  1289. dev_info(&client->dev, "found TDA9989 n2");
  1290. break;
  1291. case TDA19989:
  1292. dev_info(&client->dev, "found TDA19989");
  1293. break;
  1294. case TDA19989N2:
  1295. dev_info(&client->dev, "found TDA19989 n2");
  1296. break;
  1297. case TDA19988:
  1298. dev_info(&client->dev, "found TDA19988");
  1299. break;
  1300. default:
  1301. dev_err(&client->dev, "found unsupported device: %04x\n",
  1302. priv->rev);
  1303. goto fail;
  1304. }
  1305. /* after reset, enable DDC: */
  1306. reg_write(priv, REG_DDC_DISABLE, 0x00);
  1307. /* set clock on DDC channel: */
  1308. reg_write(priv, REG_TX3, 39);
  1309. /* if necessary, disable multi-master: */
  1310. if (priv->rev == TDA19989)
  1311. reg_set(priv, REG_I2C_MASTER, I2C_MASTER_DIS_MM);
  1312. cec_write(priv, REG_CEC_FRO_IM_CLK_CTRL,
  1313. CEC_FRO_IM_CLK_CTRL_GHOST_DIS | CEC_FRO_IM_CLK_CTRL_IMCLK_SEL);
  1314. /* initialize the optional IRQ */
  1315. if (client->irq) {
  1316. unsigned long irq_flags;
  1317. /* init read EDID waitqueue and HDP work */
  1318. init_waitqueue_head(&priv->wq_edid);
  1319. /* clear pending interrupts */
  1320. reg_read(priv, REG_INT_FLAGS_0);
  1321. reg_read(priv, REG_INT_FLAGS_1);
  1322. reg_read(priv, REG_INT_FLAGS_2);
  1323. irq_flags =
  1324. irqd_get_trigger_type(irq_get_irq_data(client->irq));
  1325. irq_flags |= IRQF_SHARED | IRQF_ONESHOT;
  1326. ret = request_threaded_irq(client->irq, NULL,
  1327. tda998x_irq_thread, irq_flags,
  1328. "tda998x", priv);
  1329. if (ret) {
  1330. dev_err(&client->dev,
  1331. "failed to request IRQ#%u: %d\n",
  1332. client->irq, ret);
  1333. goto fail;
  1334. }
  1335. /* enable HPD irq */
  1336. cec_write(priv, REG_CEC_RXSHPDINTENA, CEC_RXSHPDLEV_HPD);
  1337. }
  1338. /* enable EDID read irq: */
  1339. reg_set(priv, REG_INT_FLAGS_2, INT_FLAGS_2_EDID_BLK_RD);
  1340. if (!np)
  1341. return 0; /* non-DT */
  1342. /* get the device tree parameters */
  1343. ret = of_property_read_u32(np, "video-ports", &video);
  1344. if (ret == 0) {
  1345. priv->vip_cntrl_0 = video >> 16;
  1346. priv->vip_cntrl_1 = video >> 8;
  1347. priv->vip_cntrl_2 = video;
  1348. }
  1349. ret = tda998x_get_audio_ports(priv, np);
  1350. if (ret)
  1351. goto fail;
  1352. if (priv->audio_port[0].format != AFMT_UNUSED)
  1353. tda998x_audio_codec_init(priv, &client->dev);
  1354. return 0;
  1355. fail:
  1356. /* if encoder_init fails, the encoder slave is never registered,
  1357. * so cleanup here:
  1358. */
  1359. if (priv->cec)
  1360. i2c_unregister_device(priv->cec);
  1361. return -ENXIO;
  1362. }
  1363. static void tda998x_encoder_prepare(struct drm_encoder *encoder)
  1364. {
  1365. tda998x_encoder_dpms(encoder, DRM_MODE_DPMS_OFF);
  1366. }
  1367. static void tda998x_encoder_commit(struct drm_encoder *encoder)
  1368. {
  1369. tda998x_encoder_dpms(encoder, DRM_MODE_DPMS_ON);
  1370. }
  1371. static const struct drm_encoder_helper_funcs tda998x_encoder_helper_funcs = {
  1372. .dpms = tda998x_encoder_dpms,
  1373. .prepare = tda998x_encoder_prepare,
  1374. .commit = tda998x_encoder_commit,
  1375. .mode_set = tda998x_encoder_mode_set,
  1376. };
  1377. static void tda998x_encoder_destroy(struct drm_encoder *encoder)
  1378. {
  1379. struct tda998x_priv *priv = enc_to_tda998x_priv(encoder);
  1380. tda998x_destroy(priv);
  1381. drm_encoder_cleanup(encoder);
  1382. }
  1383. static const struct drm_encoder_funcs tda998x_encoder_funcs = {
  1384. .destroy = tda998x_encoder_destroy,
  1385. };
  1386. static void tda998x_set_config(struct tda998x_priv *priv,
  1387. const struct tda998x_encoder_params *p)
  1388. {
  1389. priv->vip_cntrl_0 = VIP_CNTRL_0_SWAP_A(p->swap_a) |
  1390. (p->mirr_a ? VIP_CNTRL_0_MIRR_A : 0) |
  1391. VIP_CNTRL_0_SWAP_B(p->swap_b) |
  1392. (p->mirr_b ? VIP_CNTRL_0_MIRR_B : 0);
  1393. priv->vip_cntrl_1 = VIP_CNTRL_1_SWAP_C(p->swap_c) |
  1394. (p->mirr_c ? VIP_CNTRL_1_MIRR_C : 0) |
  1395. VIP_CNTRL_1_SWAP_D(p->swap_d) |
  1396. (p->mirr_d ? VIP_CNTRL_1_MIRR_D : 0);
  1397. priv->vip_cntrl_2 = VIP_CNTRL_2_SWAP_E(p->swap_e) |
  1398. (p->mirr_e ? VIP_CNTRL_2_MIRR_E : 0) |
  1399. VIP_CNTRL_2_SWAP_F(p->swap_f) |
  1400. (p->mirr_f ? VIP_CNTRL_2_MIRR_F : 0);
  1401. priv->audio_params = p->audio_params;
  1402. }
  1403. static int tda998x_bind(struct device *dev, struct device *master, void *data)
  1404. {
  1405. struct tda998x_encoder_params *params = dev->platform_data;
  1406. struct i2c_client *client = to_i2c_client(dev);
  1407. struct drm_device *drm = data;
  1408. struct tda998x_priv *priv;
  1409. u32 crtcs = 0;
  1410. int ret;
  1411. priv = devm_kzalloc(dev, sizeof(*priv), GFP_KERNEL);
  1412. if (!priv)
  1413. return -ENOMEM;
  1414. dev_set_drvdata(dev, priv);
  1415. if (dev->of_node)
  1416. crtcs = drm_of_find_possible_crtcs(drm, dev->of_node);
  1417. /* If no CRTCs were found, fall back to our old behaviour */
  1418. if (crtcs == 0) {
  1419. dev_warn(dev, "Falling back to first CRTC\n");
  1420. crtcs = 1 << 0;
  1421. }
  1422. priv->encoder.possible_crtcs = crtcs;
  1423. ret = tda998x_create(client, priv);
  1424. if (ret)
  1425. return ret;
  1426. if (!dev->of_node && params)
  1427. tda998x_set_config(priv, params);
  1428. drm_encoder_helper_add(&priv->encoder, &tda998x_encoder_helper_funcs);
  1429. ret = drm_encoder_init(drm, &priv->encoder, &tda998x_encoder_funcs,
  1430. DRM_MODE_ENCODER_TMDS, NULL);
  1431. if (ret)
  1432. goto err_encoder;
  1433. ret = tda998x_connector_init(priv, drm);
  1434. if (ret)
  1435. goto err_connector;
  1436. return 0;
  1437. err_connector:
  1438. drm_encoder_cleanup(&priv->encoder);
  1439. err_encoder:
  1440. tda998x_destroy(priv);
  1441. return ret;
  1442. }
  1443. static void tda998x_unbind(struct device *dev, struct device *master,
  1444. void *data)
  1445. {
  1446. struct tda998x_priv *priv = dev_get_drvdata(dev);
  1447. drm_connector_cleanup(&priv->connector);
  1448. drm_encoder_cleanup(&priv->encoder);
  1449. tda998x_destroy(priv);
  1450. }
  1451. static const struct component_ops tda998x_ops = {
  1452. .bind = tda998x_bind,
  1453. .unbind = tda998x_unbind,
  1454. };
  1455. static int
  1456. tda998x_probe(struct i2c_client *client, const struct i2c_device_id *id)
  1457. {
  1458. if (!i2c_check_functionality(client->adapter, I2C_FUNC_I2C)) {
  1459. dev_warn(&client->dev, "adapter does not support I2C\n");
  1460. return -EIO;
  1461. }
  1462. return component_add(&client->dev, &tda998x_ops);
  1463. }
  1464. static int tda998x_remove(struct i2c_client *client)
  1465. {
  1466. component_del(&client->dev, &tda998x_ops);
  1467. return 0;
  1468. }
  1469. #ifdef CONFIG_OF
  1470. static const struct of_device_id tda998x_dt_ids[] = {
  1471. { .compatible = "nxp,tda998x", },
  1472. { }
  1473. };
  1474. MODULE_DEVICE_TABLE(of, tda998x_dt_ids);
  1475. #endif
  1476. static const struct i2c_device_id tda998x_ids[] = {
  1477. { "tda998x", 0 },
  1478. { }
  1479. };
  1480. MODULE_DEVICE_TABLE(i2c, tda998x_ids);
  1481. static struct i2c_driver tda998x_driver = {
  1482. .probe = tda998x_probe,
  1483. .remove = tda998x_remove,
  1484. .driver = {
  1485. .name = "tda998x",
  1486. .of_match_table = of_match_ptr(tda998x_dt_ids),
  1487. },
  1488. .id_table = tda998x_ids,
  1489. };
  1490. module_i2c_driver(tda998x_driver);
  1491. MODULE_AUTHOR("Rob Clark <robdclark@gmail.com");
  1492. MODULE_DESCRIPTION("NXP Semiconductors TDA998X HDMI Encoder");
  1493. MODULE_LICENSE("GPL");