atmel_hlcdc_crtc.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501
  1. /*
  2. * Copyright (C) 2014 Traphandler
  3. * Copyright (C) 2014 Free Electrons
  4. *
  5. * Author: Jean-Jacques Hiblot <jjhiblot@traphandler.com>
  6. * Author: Boris BREZILLON <boris.brezillon@free-electrons.com>
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms of the GNU General Public License version 2 as published by
  10. * the Free Software Foundation.
  11. *
  12. * This program is distributed in the hope that it will be useful, but WITHOUT
  13. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  14. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  15. * more details.
  16. *
  17. * You should have received a copy of the GNU General Public License along with
  18. * this program. If not, see <http://www.gnu.org/licenses/>.
  19. */
  20. #include <linux/clk.h>
  21. #include <linux/pm.h>
  22. #include <linux/pm_runtime.h>
  23. #include <linux/pinctrl/consumer.h>
  24. #include <drm/drm_crtc.h>
  25. #include <drm/drm_crtc_helper.h>
  26. #include <drm/drmP.h>
  27. #include <video/videomode.h>
  28. #include "atmel_hlcdc_dc.h"
  29. /**
  30. * Atmel HLCDC CRTC state structure
  31. *
  32. * @base: base CRTC state
  33. * @output_mode: RGBXXX output mode
  34. */
  35. struct atmel_hlcdc_crtc_state {
  36. struct drm_crtc_state base;
  37. unsigned int output_mode;
  38. };
  39. static inline struct atmel_hlcdc_crtc_state *
  40. drm_crtc_state_to_atmel_hlcdc_crtc_state(struct drm_crtc_state *state)
  41. {
  42. return container_of(state, struct atmel_hlcdc_crtc_state, base);
  43. }
  44. /**
  45. * Atmel HLCDC CRTC structure
  46. *
  47. * @base: base DRM CRTC structure
  48. * @hlcdc: pointer to the atmel_hlcdc structure provided by the MFD device
  49. * @event: pointer to the current page flip event
  50. * @id: CRTC id (returned by drm_crtc_index)
  51. */
  52. struct atmel_hlcdc_crtc {
  53. struct drm_crtc base;
  54. struct atmel_hlcdc_dc *dc;
  55. struct drm_pending_vblank_event *event;
  56. int id;
  57. };
  58. static inline struct atmel_hlcdc_crtc *
  59. drm_crtc_to_atmel_hlcdc_crtc(struct drm_crtc *crtc)
  60. {
  61. return container_of(crtc, struct atmel_hlcdc_crtc, base);
  62. }
  63. static void atmel_hlcdc_crtc_mode_set_nofb(struct drm_crtc *c)
  64. {
  65. struct atmel_hlcdc_crtc *crtc = drm_crtc_to_atmel_hlcdc_crtc(c);
  66. struct regmap *regmap = crtc->dc->hlcdc->regmap;
  67. struct drm_display_mode *adj = &c->state->adjusted_mode;
  68. struct atmel_hlcdc_crtc_state *state;
  69. unsigned long mode_rate;
  70. struct videomode vm;
  71. unsigned long prate;
  72. unsigned int cfg;
  73. int div;
  74. vm.vfront_porch = adj->crtc_vsync_start - adj->crtc_vdisplay;
  75. vm.vback_porch = adj->crtc_vtotal - adj->crtc_vsync_end;
  76. vm.vsync_len = adj->crtc_vsync_end - adj->crtc_vsync_start;
  77. vm.hfront_porch = adj->crtc_hsync_start - adj->crtc_hdisplay;
  78. vm.hback_porch = adj->crtc_htotal - adj->crtc_hsync_end;
  79. vm.hsync_len = adj->crtc_hsync_end - adj->crtc_hsync_start;
  80. regmap_write(regmap, ATMEL_HLCDC_CFG(1),
  81. (vm.hsync_len - 1) | ((vm.vsync_len - 1) << 16));
  82. regmap_write(regmap, ATMEL_HLCDC_CFG(2),
  83. (vm.vfront_porch - 1) | (vm.vback_porch << 16));
  84. regmap_write(regmap, ATMEL_HLCDC_CFG(3),
  85. (vm.hfront_porch - 1) | ((vm.hback_porch - 1) << 16));
  86. regmap_write(regmap, ATMEL_HLCDC_CFG(4),
  87. (adj->crtc_hdisplay - 1) |
  88. ((adj->crtc_vdisplay - 1) << 16));
  89. cfg = 0;
  90. prate = clk_get_rate(crtc->dc->hlcdc->sys_clk);
  91. mode_rate = adj->crtc_clock * 1000;
  92. if ((prate / 2) < mode_rate) {
  93. prate *= 2;
  94. cfg |= ATMEL_HLCDC_CLKSEL;
  95. }
  96. div = DIV_ROUND_UP(prate, mode_rate);
  97. if (div < 2)
  98. div = 2;
  99. cfg |= ATMEL_HLCDC_CLKDIV(div);
  100. regmap_update_bits(regmap, ATMEL_HLCDC_CFG(0),
  101. ATMEL_HLCDC_CLKSEL | ATMEL_HLCDC_CLKDIV_MASK |
  102. ATMEL_HLCDC_CLKPOL, cfg);
  103. cfg = 0;
  104. if (adj->flags & DRM_MODE_FLAG_NVSYNC)
  105. cfg |= ATMEL_HLCDC_VSPOL;
  106. if (adj->flags & DRM_MODE_FLAG_NHSYNC)
  107. cfg |= ATMEL_HLCDC_HSPOL;
  108. state = drm_crtc_state_to_atmel_hlcdc_crtc_state(c->state);
  109. cfg |= state->output_mode << 8;
  110. regmap_update_bits(regmap, ATMEL_HLCDC_CFG(5),
  111. ATMEL_HLCDC_HSPOL | ATMEL_HLCDC_VSPOL |
  112. ATMEL_HLCDC_VSPDLYS | ATMEL_HLCDC_VSPDLYE |
  113. ATMEL_HLCDC_DISPPOL | ATMEL_HLCDC_DISPDLY |
  114. ATMEL_HLCDC_VSPSU | ATMEL_HLCDC_VSPHO |
  115. ATMEL_HLCDC_GUARDTIME_MASK | ATMEL_HLCDC_MODE_MASK,
  116. cfg);
  117. }
  118. static enum drm_mode_status
  119. atmel_hlcdc_crtc_mode_valid(struct drm_crtc *c,
  120. const struct drm_display_mode *mode)
  121. {
  122. struct atmel_hlcdc_crtc *crtc = drm_crtc_to_atmel_hlcdc_crtc(c);
  123. return atmel_hlcdc_dc_mode_valid(crtc->dc, mode);
  124. }
  125. static void atmel_hlcdc_crtc_atomic_disable(struct drm_crtc *c,
  126. struct drm_crtc_state *old_state)
  127. {
  128. struct drm_device *dev = c->dev;
  129. struct atmel_hlcdc_crtc *crtc = drm_crtc_to_atmel_hlcdc_crtc(c);
  130. struct regmap *regmap = crtc->dc->hlcdc->regmap;
  131. unsigned int status;
  132. drm_crtc_vblank_off(c);
  133. pm_runtime_get_sync(dev->dev);
  134. regmap_write(regmap, ATMEL_HLCDC_DIS, ATMEL_HLCDC_DISP);
  135. while (!regmap_read(regmap, ATMEL_HLCDC_SR, &status) &&
  136. (status & ATMEL_HLCDC_DISP))
  137. cpu_relax();
  138. regmap_write(regmap, ATMEL_HLCDC_DIS, ATMEL_HLCDC_SYNC);
  139. while (!regmap_read(regmap, ATMEL_HLCDC_SR, &status) &&
  140. (status & ATMEL_HLCDC_SYNC))
  141. cpu_relax();
  142. regmap_write(regmap, ATMEL_HLCDC_DIS, ATMEL_HLCDC_PIXEL_CLK);
  143. while (!regmap_read(regmap, ATMEL_HLCDC_SR, &status) &&
  144. (status & ATMEL_HLCDC_PIXEL_CLK))
  145. cpu_relax();
  146. clk_disable_unprepare(crtc->dc->hlcdc->sys_clk);
  147. pinctrl_pm_select_sleep_state(dev->dev);
  148. pm_runtime_allow(dev->dev);
  149. pm_runtime_put_sync(dev->dev);
  150. }
  151. static void atmel_hlcdc_crtc_atomic_enable(struct drm_crtc *c,
  152. struct drm_crtc_state *old_state)
  153. {
  154. struct drm_device *dev = c->dev;
  155. struct atmel_hlcdc_crtc *crtc = drm_crtc_to_atmel_hlcdc_crtc(c);
  156. struct regmap *regmap = crtc->dc->hlcdc->regmap;
  157. unsigned int status;
  158. pm_runtime_get_sync(dev->dev);
  159. pm_runtime_forbid(dev->dev);
  160. pinctrl_pm_select_default_state(dev->dev);
  161. clk_prepare_enable(crtc->dc->hlcdc->sys_clk);
  162. regmap_write(regmap, ATMEL_HLCDC_EN, ATMEL_HLCDC_PIXEL_CLK);
  163. while (!regmap_read(regmap, ATMEL_HLCDC_SR, &status) &&
  164. !(status & ATMEL_HLCDC_PIXEL_CLK))
  165. cpu_relax();
  166. regmap_write(regmap, ATMEL_HLCDC_EN, ATMEL_HLCDC_SYNC);
  167. while (!regmap_read(regmap, ATMEL_HLCDC_SR, &status) &&
  168. !(status & ATMEL_HLCDC_SYNC))
  169. cpu_relax();
  170. regmap_write(regmap, ATMEL_HLCDC_EN, ATMEL_HLCDC_DISP);
  171. while (!regmap_read(regmap, ATMEL_HLCDC_SR, &status) &&
  172. !(status & ATMEL_HLCDC_DISP))
  173. cpu_relax();
  174. pm_runtime_put_sync(dev->dev);
  175. drm_crtc_vblank_on(c);
  176. }
  177. #define ATMEL_HLCDC_RGB444_OUTPUT BIT(0)
  178. #define ATMEL_HLCDC_RGB565_OUTPUT BIT(1)
  179. #define ATMEL_HLCDC_RGB666_OUTPUT BIT(2)
  180. #define ATMEL_HLCDC_RGB888_OUTPUT BIT(3)
  181. #define ATMEL_HLCDC_OUTPUT_MODE_MASK GENMASK(3, 0)
  182. static int atmel_hlcdc_crtc_select_output_mode(struct drm_crtc_state *state)
  183. {
  184. unsigned int output_fmts = ATMEL_HLCDC_OUTPUT_MODE_MASK;
  185. struct atmel_hlcdc_crtc_state *hstate;
  186. struct drm_connector_state *cstate;
  187. struct drm_connector *connector;
  188. struct atmel_hlcdc_crtc *crtc;
  189. int i;
  190. crtc = drm_crtc_to_atmel_hlcdc_crtc(state->crtc);
  191. for_each_new_connector_in_state(state->state, connector, cstate, i) {
  192. struct drm_display_info *info = &connector->display_info;
  193. unsigned int supported_fmts = 0;
  194. int j;
  195. if (!cstate->crtc)
  196. continue;
  197. for (j = 0; j < info->num_bus_formats; j++) {
  198. switch (info->bus_formats[j]) {
  199. case MEDIA_BUS_FMT_RGB444_1X12:
  200. supported_fmts |= ATMEL_HLCDC_RGB444_OUTPUT;
  201. break;
  202. case MEDIA_BUS_FMT_RGB565_1X16:
  203. supported_fmts |= ATMEL_HLCDC_RGB565_OUTPUT;
  204. break;
  205. case MEDIA_BUS_FMT_RGB666_1X18:
  206. supported_fmts |= ATMEL_HLCDC_RGB666_OUTPUT;
  207. break;
  208. case MEDIA_BUS_FMT_RGB888_1X24:
  209. supported_fmts |= ATMEL_HLCDC_RGB888_OUTPUT;
  210. break;
  211. default:
  212. break;
  213. }
  214. }
  215. if (crtc->dc->desc->conflicting_output_formats)
  216. output_fmts &= supported_fmts;
  217. else
  218. output_fmts |= supported_fmts;
  219. }
  220. if (!output_fmts)
  221. return -EINVAL;
  222. hstate = drm_crtc_state_to_atmel_hlcdc_crtc_state(state);
  223. hstate->output_mode = fls(output_fmts) - 1;
  224. return 0;
  225. }
  226. static int atmel_hlcdc_crtc_atomic_check(struct drm_crtc *c,
  227. struct drm_crtc_state *s)
  228. {
  229. int ret;
  230. ret = atmel_hlcdc_crtc_select_output_mode(s);
  231. if (ret)
  232. return ret;
  233. ret = atmel_hlcdc_plane_prepare_disc_area(s);
  234. if (ret)
  235. return ret;
  236. return atmel_hlcdc_plane_prepare_ahb_routing(s);
  237. }
  238. static void atmel_hlcdc_crtc_atomic_begin(struct drm_crtc *c,
  239. struct drm_crtc_state *old_s)
  240. {
  241. struct atmel_hlcdc_crtc *crtc = drm_crtc_to_atmel_hlcdc_crtc(c);
  242. if (c->state->event) {
  243. c->state->event->pipe = drm_crtc_index(c);
  244. WARN_ON(drm_crtc_vblank_get(c) != 0);
  245. crtc->event = c->state->event;
  246. c->state->event = NULL;
  247. }
  248. }
  249. static void atmel_hlcdc_crtc_atomic_flush(struct drm_crtc *crtc,
  250. struct drm_crtc_state *old_s)
  251. {
  252. /* TODO: write common plane control register if available */
  253. }
  254. static const struct drm_crtc_helper_funcs lcdc_crtc_helper_funcs = {
  255. .mode_valid = atmel_hlcdc_crtc_mode_valid,
  256. .mode_set = drm_helper_crtc_mode_set,
  257. .mode_set_nofb = atmel_hlcdc_crtc_mode_set_nofb,
  258. .mode_set_base = drm_helper_crtc_mode_set_base,
  259. .atomic_check = atmel_hlcdc_crtc_atomic_check,
  260. .atomic_begin = atmel_hlcdc_crtc_atomic_begin,
  261. .atomic_flush = atmel_hlcdc_crtc_atomic_flush,
  262. .atomic_enable = atmel_hlcdc_crtc_atomic_enable,
  263. .atomic_disable = atmel_hlcdc_crtc_atomic_disable,
  264. };
  265. static void atmel_hlcdc_crtc_destroy(struct drm_crtc *c)
  266. {
  267. struct atmel_hlcdc_crtc *crtc = drm_crtc_to_atmel_hlcdc_crtc(c);
  268. drm_crtc_cleanup(c);
  269. kfree(crtc);
  270. }
  271. static void atmel_hlcdc_crtc_finish_page_flip(struct atmel_hlcdc_crtc *crtc)
  272. {
  273. struct drm_device *dev = crtc->base.dev;
  274. unsigned long flags;
  275. spin_lock_irqsave(&dev->event_lock, flags);
  276. if (crtc->event) {
  277. drm_crtc_send_vblank_event(&crtc->base, crtc->event);
  278. drm_crtc_vblank_put(&crtc->base);
  279. crtc->event = NULL;
  280. }
  281. spin_unlock_irqrestore(&dev->event_lock, flags);
  282. }
  283. void atmel_hlcdc_crtc_irq(struct drm_crtc *c)
  284. {
  285. drm_crtc_handle_vblank(c);
  286. atmel_hlcdc_crtc_finish_page_flip(drm_crtc_to_atmel_hlcdc_crtc(c));
  287. }
  288. static void atmel_hlcdc_crtc_reset(struct drm_crtc *crtc)
  289. {
  290. struct atmel_hlcdc_crtc_state *state;
  291. if (crtc->state) {
  292. __drm_atomic_helper_crtc_destroy_state(crtc->state);
  293. state = drm_crtc_state_to_atmel_hlcdc_crtc_state(crtc->state);
  294. kfree(state);
  295. crtc->state = NULL;
  296. }
  297. state = kzalloc(sizeof(*state), GFP_KERNEL);
  298. if (state) {
  299. crtc->state = &state->base;
  300. crtc->state->crtc = crtc;
  301. }
  302. }
  303. static struct drm_crtc_state *
  304. atmel_hlcdc_crtc_duplicate_state(struct drm_crtc *crtc)
  305. {
  306. struct atmel_hlcdc_crtc_state *state, *cur;
  307. if (WARN_ON(!crtc->state))
  308. return NULL;
  309. state = kmalloc(sizeof(*state), GFP_KERNEL);
  310. if (!state)
  311. return NULL;
  312. __drm_atomic_helper_crtc_duplicate_state(crtc, &state->base);
  313. cur = drm_crtc_state_to_atmel_hlcdc_crtc_state(crtc->state);
  314. state->output_mode = cur->output_mode;
  315. return &state->base;
  316. }
  317. static void atmel_hlcdc_crtc_destroy_state(struct drm_crtc *crtc,
  318. struct drm_crtc_state *s)
  319. {
  320. struct atmel_hlcdc_crtc_state *state;
  321. state = drm_crtc_state_to_atmel_hlcdc_crtc_state(s);
  322. __drm_atomic_helper_crtc_destroy_state(s);
  323. kfree(state);
  324. }
  325. static int atmel_hlcdc_crtc_enable_vblank(struct drm_crtc *c)
  326. {
  327. struct atmel_hlcdc_crtc *crtc = drm_crtc_to_atmel_hlcdc_crtc(c);
  328. struct regmap *regmap = crtc->dc->hlcdc->regmap;
  329. /* Enable SOF (Start Of Frame) interrupt for vblank counting */
  330. regmap_write(regmap, ATMEL_HLCDC_IER, ATMEL_HLCDC_SOF);
  331. return 0;
  332. }
  333. static void atmel_hlcdc_crtc_disable_vblank(struct drm_crtc *c)
  334. {
  335. struct atmel_hlcdc_crtc *crtc = drm_crtc_to_atmel_hlcdc_crtc(c);
  336. struct regmap *regmap = crtc->dc->hlcdc->regmap;
  337. regmap_write(regmap, ATMEL_HLCDC_IDR, ATMEL_HLCDC_SOF);
  338. }
  339. static const struct drm_crtc_funcs atmel_hlcdc_crtc_funcs = {
  340. .page_flip = drm_atomic_helper_page_flip,
  341. .set_config = drm_atomic_helper_set_config,
  342. .destroy = atmel_hlcdc_crtc_destroy,
  343. .reset = atmel_hlcdc_crtc_reset,
  344. .atomic_duplicate_state = atmel_hlcdc_crtc_duplicate_state,
  345. .atomic_destroy_state = atmel_hlcdc_crtc_destroy_state,
  346. .enable_vblank = atmel_hlcdc_crtc_enable_vblank,
  347. .disable_vblank = atmel_hlcdc_crtc_disable_vblank,
  348. .gamma_set = drm_atomic_helper_legacy_gamma_set,
  349. };
  350. int atmel_hlcdc_crtc_create(struct drm_device *dev)
  351. {
  352. struct atmel_hlcdc_plane *primary = NULL, *cursor = NULL;
  353. struct atmel_hlcdc_dc *dc = dev->dev_private;
  354. struct atmel_hlcdc_crtc *crtc;
  355. int ret;
  356. int i;
  357. crtc = kzalloc(sizeof(*crtc), GFP_KERNEL);
  358. if (!crtc)
  359. return -ENOMEM;
  360. crtc->dc = dc;
  361. for (i = 0; i < ATMEL_HLCDC_MAX_LAYERS; i++) {
  362. if (!dc->layers[i])
  363. continue;
  364. switch (dc->layers[i]->desc->type) {
  365. case ATMEL_HLCDC_BASE_LAYER:
  366. primary = atmel_hlcdc_layer_to_plane(dc->layers[i]);
  367. break;
  368. case ATMEL_HLCDC_CURSOR_LAYER:
  369. cursor = atmel_hlcdc_layer_to_plane(dc->layers[i]);
  370. break;
  371. default:
  372. break;
  373. }
  374. }
  375. ret = drm_crtc_init_with_planes(dev, &crtc->base, &primary->base,
  376. &cursor->base, &atmel_hlcdc_crtc_funcs,
  377. NULL);
  378. if (ret < 0)
  379. goto fail;
  380. crtc->id = drm_crtc_index(&crtc->base);
  381. for (i = 0; i < ATMEL_HLCDC_MAX_LAYERS; i++) {
  382. struct atmel_hlcdc_plane *overlay;
  383. if (dc->layers[i] &&
  384. dc->layers[i]->desc->type == ATMEL_HLCDC_OVERLAY_LAYER) {
  385. overlay = atmel_hlcdc_layer_to_plane(dc->layers[i]);
  386. overlay->base.possible_crtcs = 1 << crtc->id;
  387. }
  388. }
  389. drm_crtc_helper_add(&crtc->base, &lcdc_crtc_helper_funcs);
  390. drm_crtc_vblank_reset(&crtc->base);
  391. drm_mode_crtc_set_gamma_size(&crtc->base, ATMEL_HLCDC_CLUT_SIZE);
  392. drm_crtc_enable_color_mgmt(&crtc->base, 0, false,
  393. ATMEL_HLCDC_CLUT_SIZE);
  394. dc->crtc = &crtc->base;
  395. return 0;
  396. fail:
  397. atmel_hlcdc_crtc_destroy(&crtc->base);
  398. return ret;
  399. }