ast_drv.h 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409
  1. /*
  2. * Copyright 2012 Red Hat Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the
  6. * "Software"), to deal in the Software without restriction, including
  7. * without limitation the rights to use, copy, modify, merge, publish,
  8. * distribute, sub license, and/or sell copies of the Software, and to
  9. * permit persons to whom the Software is furnished to do so, subject to
  10. * the following conditions:
  11. *
  12. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  13. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  14. * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
  15. * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
  16. * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
  17. * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
  18. * USE OR OTHER DEALINGS IN THE SOFTWARE.
  19. *
  20. * The above copyright notice and this permission notice (including the
  21. * next paragraph) shall be included in all copies or substantial portions
  22. * of the Software.
  23. *
  24. */
  25. /*
  26. * Authors: Dave Airlie <airlied@redhat.com>
  27. */
  28. #ifndef __AST_DRV_H__
  29. #define __AST_DRV_H__
  30. #include <drm/drm_encoder.h>
  31. #include <drm/drm_fb_helper.h>
  32. #include <drm/ttm/ttm_bo_api.h>
  33. #include <drm/ttm/ttm_bo_driver.h>
  34. #include <drm/ttm/ttm_placement.h>
  35. #include <drm/ttm/ttm_memory.h>
  36. #include <drm/ttm/ttm_module.h>
  37. #include <drm/drm_gem.h>
  38. #include <linux/i2c.h>
  39. #include <linux/i2c-algo-bit.h>
  40. #define DRIVER_AUTHOR "Dave Airlie"
  41. #define DRIVER_NAME "ast"
  42. #define DRIVER_DESC "AST"
  43. #define DRIVER_DATE "20120228"
  44. #define DRIVER_MAJOR 0
  45. #define DRIVER_MINOR 1
  46. #define DRIVER_PATCHLEVEL 0
  47. #define PCI_CHIP_AST2000 0x2000
  48. #define PCI_CHIP_AST2100 0x2010
  49. #define PCI_CHIP_AST1180 0x1180
  50. enum ast_chip {
  51. AST2000,
  52. AST2100,
  53. AST1100,
  54. AST2200,
  55. AST2150,
  56. AST2300,
  57. AST2400,
  58. AST2500,
  59. AST1180,
  60. };
  61. enum ast_tx_chip {
  62. AST_TX_NONE,
  63. AST_TX_SIL164,
  64. AST_TX_ITE66121,
  65. AST_TX_DP501,
  66. };
  67. #define AST_DRAM_512Mx16 0
  68. #define AST_DRAM_1Gx16 1
  69. #define AST_DRAM_512Mx32 2
  70. #define AST_DRAM_1Gx32 3
  71. #define AST_DRAM_2Gx16 6
  72. #define AST_DRAM_4Gx16 7
  73. #define AST_DRAM_8Gx16 8
  74. struct ast_fbdev;
  75. struct ast_private {
  76. struct drm_device *dev;
  77. void __iomem *regs;
  78. void __iomem *ioregs;
  79. enum ast_chip chip;
  80. bool vga2_clone;
  81. uint32_t dram_bus_width;
  82. uint32_t dram_type;
  83. uint32_t mclk;
  84. uint32_t vram_size;
  85. struct ast_fbdev *fbdev;
  86. int fb_mtrr;
  87. struct {
  88. struct drm_global_reference mem_global_ref;
  89. struct ttm_bo_global_ref bo_global_ref;
  90. struct ttm_bo_device bdev;
  91. } ttm;
  92. struct drm_gem_object *cursor_cache;
  93. uint64_t cursor_cache_gpu_addr;
  94. /* Acces to this cache is protected by the crtc->mutex of the only crtc
  95. * we have. */
  96. struct ttm_bo_kmap_obj cache_kmap;
  97. int next_cursor;
  98. bool support_wide_screen;
  99. enum {
  100. ast_use_p2a,
  101. ast_use_dt,
  102. ast_use_defaults
  103. } config_mode;
  104. enum ast_tx_chip tx_chip_type;
  105. u8 dp501_maxclk;
  106. u8 *dp501_fw_addr;
  107. const struct firmware *dp501_fw; /* dp501 fw */
  108. };
  109. int ast_driver_load(struct drm_device *dev, unsigned long flags);
  110. void ast_driver_unload(struct drm_device *dev);
  111. struct ast_gem_object;
  112. #define AST_IO_AR_PORT_WRITE (0x40)
  113. #define AST_IO_MISC_PORT_WRITE (0x42)
  114. #define AST_IO_VGA_ENABLE_PORT (0x43)
  115. #define AST_IO_SEQ_PORT (0x44)
  116. #define AST_IO_DAC_INDEX_READ (0x47)
  117. #define AST_IO_DAC_INDEX_WRITE (0x48)
  118. #define AST_IO_DAC_DATA (0x49)
  119. #define AST_IO_GR_PORT (0x4E)
  120. #define AST_IO_CRTC_PORT (0x54)
  121. #define AST_IO_INPUT_STATUS1_READ (0x5A)
  122. #define AST_IO_MISC_PORT_READ (0x4C)
  123. #define AST_IO_MM_OFFSET (0x380)
  124. #define __ast_read(x) \
  125. static inline u##x ast_read##x(struct ast_private *ast, u32 reg) { \
  126. u##x val = 0;\
  127. val = ioread##x(ast->regs + reg); \
  128. return val;\
  129. }
  130. __ast_read(8);
  131. __ast_read(16);
  132. __ast_read(32)
  133. #define __ast_io_read(x) \
  134. static inline u##x ast_io_read##x(struct ast_private *ast, u32 reg) { \
  135. u##x val = 0;\
  136. val = ioread##x(ast->ioregs + reg); \
  137. return val;\
  138. }
  139. __ast_io_read(8);
  140. __ast_io_read(16);
  141. __ast_io_read(32);
  142. #define __ast_write(x) \
  143. static inline void ast_write##x(struct ast_private *ast, u32 reg, u##x val) {\
  144. iowrite##x(val, ast->regs + reg);\
  145. }
  146. __ast_write(8);
  147. __ast_write(16);
  148. __ast_write(32);
  149. #define __ast_io_write(x) \
  150. static inline void ast_io_write##x(struct ast_private *ast, u32 reg, u##x val) {\
  151. iowrite##x(val, ast->ioregs + reg);\
  152. }
  153. __ast_io_write(8);
  154. __ast_io_write(16);
  155. #undef __ast_io_write
  156. static inline void ast_set_index_reg(struct ast_private *ast,
  157. uint32_t base, uint8_t index,
  158. uint8_t val)
  159. {
  160. ast_io_write16(ast, base, ((u16)val << 8) | index);
  161. }
  162. void ast_set_index_reg_mask(struct ast_private *ast,
  163. uint32_t base, uint8_t index,
  164. uint8_t mask, uint8_t val);
  165. uint8_t ast_get_index_reg(struct ast_private *ast,
  166. uint32_t base, uint8_t index);
  167. uint8_t ast_get_index_reg_mask(struct ast_private *ast,
  168. uint32_t base, uint8_t index, uint8_t mask);
  169. static inline void ast_open_key(struct ast_private *ast)
  170. {
  171. ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0x80, 0xA8);
  172. }
  173. #define AST_VIDMEM_SIZE_8M 0x00800000
  174. #define AST_VIDMEM_SIZE_16M 0x01000000
  175. #define AST_VIDMEM_SIZE_32M 0x02000000
  176. #define AST_VIDMEM_SIZE_64M 0x04000000
  177. #define AST_VIDMEM_SIZE_128M 0x08000000
  178. #define AST_VIDMEM_DEFAULT_SIZE AST_VIDMEM_SIZE_8M
  179. #define AST_MAX_HWC_WIDTH 64
  180. #define AST_MAX_HWC_HEIGHT 64
  181. #define AST_HWC_SIZE (AST_MAX_HWC_WIDTH*AST_MAX_HWC_HEIGHT*2)
  182. #define AST_HWC_SIGNATURE_SIZE 32
  183. #define AST_DEFAULT_HWC_NUM 2
  184. /* define for signature structure */
  185. #define AST_HWC_SIGNATURE_CHECKSUM 0x00
  186. #define AST_HWC_SIGNATURE_SizeX 0x04
  187. #define AST_HWC_SIGNATURE_SizeY 0x08
  188. #define AST_HWC_SIGNATURE_X 0x0C
  189. #define AST_HWC_SIGNATURE_Y 0x10
  190. #define AST_HWC_SIGNATURE_HOTSPOTX 0x14
  191. #define AST_HWC_SIGNATURE_HOTSPOTY 0x18
  192. struct ast_i2c_chan {
  193. struct i2c_adapter adapter;
  194. struct drm_device *dev;
  195. struct i2c_algo_bit_data bit;
  196. };
  197. struct ast_connector {
  198. struct drm_connector base;
  199. struct ast_i2c_chan *i2c;
  200. };
  201. struct ast_crtc {
  202. struct drm_crtc base;
  203. struct drm_gem_object *cursor_bo;
  204. uint64_t cursor_addr;
  205. int cursor_width, cursor_height;
  206. u8 offset_x, offset_y;
  207. };
  208. struct ast_encoder {
  209. struct drm_encoder base;
  210. };
  211. struct ast_framebuffer {
  212. struct drm_framebuffer base;
  213. struct drm_gem_object *obj;
  214. };
  215. struct ast_fbdev {
  216. struct drm_fb_helper helper;
  217. struct ast_framebuffer afb;
  218. void *sysram;
  219. int size;
  220. struct ttm_bo_kmap_obj mapping;
  221. int x1, y1, x2, y2; /* dirty rect */
  222. spinlock_t dirty_lock;
  223. };
  224. #define to_ast_crtc(x) container_of(x, struct ast_crtc, base)
  225. #define to_ast_connector(x) container_of(x, struct ast_connector, base)
  226. #define to_ast_encoder(x) container_of(x, struct ast_encoder, base)
  227. #define to_ast_framebuffer(x) container_of(x, struct ast_framebuffer, base)
  228. struct ast_vbios_stdtable {
  229. u8 misc;
  230. u8 seq[4];
  231. u8 crtc[25];
  232. u8 ar[20];
  233. u8 gr[9];
  234. };
  235. struct ast_vbios_enhtable {
  236. u32 ht;
  237. u32 hde;
  238. u32 hfp;
  239. u32 hsync;
  240. u32 vt;
  241. u32 vde;
  242. u32 vfp;
  243. u32 vsync;
  244. u32 dclk_index;
  245. u32 flags;
  246. u32 refresh_rate;
  247. u32 refresh_rate_index;
  248. u32 mode_id;
  249. };
  250. struct ast_vbios_dclk_info {
  251. u8 param1;
  252. u8 param2;
  253. u8 param3;
  254. };
  255. struct ast_vbios_mode_info {
  256. const struct ast_vbios_stdtable *std_table;
  257. const struct ast_vbios_enhtable *enh_table;
  258. };
  259. extern int ast_mode_init(struct drm_device *dev);
  260. extern void ast_mode_fini(struct drm_device *dev);
  261. int ast_framebuffer_init(struct drm_device *dev,
  262. struct ast_framebuffer *ast_fb,
  263. const struct drm_mode_fb_cmd2 *mode_cmd,
  264. struct drm_gem_object *obj);
  265. int ast_fbdev_init(struct drm_device *dev);
  266. void ast_fbdev_fini(struct drm_device *dev);
  267. void ast_fbdev_set_suspend(struct drm_device *dev, int state);
  268. void ast_fbdev_set_base(struct ast_private *ast, unsigned long gpu_addr);
  269. struct ast_bo {
  270. struct ttm_buffer_object bo;
  271. struct ttm_placement placement;
  272. struct ttm_bo_kmap_obj kmap;
  273. struct drm_gem_object gem;
  274. struct ttm_place placements[3];
  275. int pin_count;
  276. };
  277. #define gem_to_ast_bo(gobj) container_of((gobj), struct ast_bo, gem)
  278. static inline struct ast_bo *
  279. ast_bo(struct ttm_buffer_object *bo)
  280. {
  281. return container_of(bo, struct ast_bo, bo);
  282. }
  283. #define to_ast_obj(x) container_of(x, struct ast_gem_object, base)
  284. #define AST_MM_ALIGN_SHIFT 4
  285. #define AST_MM_ALIGN_MASK ((1 << AST_MM_ALIGN_SHIFT) - 1)
  286. extern int ast_dumb_create(struct drm_file *file,
  287. struct drm_device *dev,
  288. struct drm_mode_create_dumb *args);
  289. extern void ast_gem_free_object(struct drm_gem_object *obj);
  290. extern int ast_dumb_mmap_offset(struct drm_file *file,
  291. struct drm_device *dev,
  292. uint32_t handle,
  293. uint64_t *offset);
  294. #define DRM_FILE_PAGE_OFFSET (0x100000000ULL >> PAGE_SHIFT)
  295. int ast_mm_init(struct ast_private *ast);
  296. void ast_mm_fini(struct ast_private *ast);
  297. int ast_bo_create(struct drm_device *dev, int size, int align,
  298. uint32_t flags, struct ast_bo **pastbo);
  299. int ast_gem_create(struct drm_device *dev,
  300. u32 size, bool iskernel,
  301. struct drm_gem_object **obj);
  302. int ast_bo_pin(struct ast_bo *bo, u32 pl_flag, u64 *gpu_addr);
  303. int ast_bo_unpin(struct ast_bo *bo);
  304. static inline int ast_bo_reserve(struct ast_bo *bo, bool no_wait)
  305. {
  306. int ret;
  307. ret = ttm_bo_reserve(&bo->bo, true, no_wait, NULL);
  308. if (ret) {
  309. if (ret != -ERESTARTSYS && ret != -EBUSY)
  310. DRM_ERROR("reserve failed %p\n", bo);
  311. return ret;
  312. }
  313. return 0;
  314. }
  315. static inline void ast_bo_unreserve(struct ast_bo *bo)
  316. {
  317. ttm_bo_unreserve(&bo->bo);
  318. }
  319. void ast_ttm_placement(struct ast_bo *bo, int domain);
  320. int ast_bo_push_sysram(struct ast_bo *bo);
  321. int ast_mmap(struct file *filp, struct vm_area_struct *vma);
  322. /* ast post */
  323. void ast_enable_vga(struct drm_device *dev);
  324. void ast_enable_mmio(struct drm_device *dev);
  325. bool ast_is_vga_enabled(struct drm_device *dev);
  326. void ast_post_gpu(struct drm_device *dev);
  327. u32 ast_mindwm(struct ast_private *ast, u32 r);
  328. void ast_moutdwm(struct ast_private *ast, u32 r, u32 v);
  329. /* ast dp501 */
  330. void ast_set_dp501_video_output(struct drm_device *dev, u8 mode);
  331. bool ast_backup_fw(struct drm_device *dev, u8 *addr, u32 size);
  332. bool ast_dp501_read_edid(struct drm_device *dev, u8 *ediddata);
  333. u8 ast_get_dp501_max_clk(struct drm_device *dev);
  334. void ast_init_3rdtx(struct drm_device *dev);
  335. void ast_release_firmware(struct drm_device *dev);
  336. #endif