soc15.c 27 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975
  1. /*
  2. * Copyright 2016 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <linux/firmware.h>
  24. #include <linux/slab.h>
  25. #include <linux/module.h>
  26. #include <drm/drmP.h>
  27. #include "amdgpu.h"
  28. #include "amdgpu_atombios.h"
  29. #include "amdgpu_ih.h"
  30. #include "amdgpu_uvd.h"
  31. #include "amdgpu_vce.h"
  32. #include "amdgpu_ucode.h"
  33. #include "amdgpu_psp.h"
  34. #include "atom.h"
  35. #include "amd_pcie.h"
  36. #include "soc15ip.h"
  37. #include "uvd/uvd_7_0_offset.h"
  38. #include "gc/gc_9_0_offset.h"
  39. #include "gc/gc_9_0_sh_mask.h"
  40. #include "sdma0/sdma0_4_0_offset.h"
  41. #include "sdma1/sdma1_4_0_offset.h"
  42. #include "hdp/hdp_4_0_offset.h"
  43. #include "hdp/hdp_4_0_sh_mask.h"
  44. #include "mp/mp_9_0_offset.h"
  45. #include "mp/mp_9_0_sh_mask.h"
  46. #include "smuio/smuio_9_0_offset.h"
  47. #include "smuio/smuio_9_0_sh_mask.h"
  48. #include "soc15.h"
  49. #include "soc15_common.h"
  50. #include "gfx_v9_0.h"
  51. #include "gmc_v9_0.h"
  52. #include "gfxhub_v1_0.h"
  53. #include "mmhub_v1_0.h"
  54. #include "vega10_ih.h"
  55. #include "sdma_v4_0.h"
  56. #include "uvd_v7_0.h"
  57. #include "vce_v4_0.h"
  58. #include "vcn_v1_0.h"
  59. #include "amdgpu_powerplay.h"
  60. #include "dce_virtual.h"
  61. #include "mxgpu_ai.h"
  62. #define mmFabricConfigAccessControl 0x0410
  63. #define mmFabricConfigAccessControl_BASE_IDX 0
  64. #define mmFabricConfigAccessControl_DEFAULT 0x00000000
  65. //FabricConfigAccessControl
  66. #define FabricConfigAccessControl__CfgRegInstAccEn__SHIFT 0x0
  67. #define FabricConfigAccessControl__CfgRegInstAccRegLock__SHIFT 0x1
  68. #define FabricConfigAccessControl__CfgRegInstID__SHIFT 0x10
  69. #define FabricConfigAccessControl__CfgRegInstAccEn_MASK 0x00000001L
  70. #define FabricConfigAccessControl__CfgRegInstAccRegLock_MASK 0x00000002L
  71. #define FabricConfigAccessControl__CfgRegInstID_MASK 0x00FF0000L
  72. #define mmDF_PIE_AON0_DfGlobalClkGater 0x00fc
  73. #define mmDF_PIE_AON0_DfGlobalClkGater_BASE_IDX 0
  74. //DF_PIE_AON0_DfGlobalClkGater
  75. #define DF_PIE_AON0_DfGlobalClkGater__MGCGMode__SHIFT 0x0
  76. #define DF_PIE_AON0_DfGlobalClkGater__MGCGMode_MASK 0x0000000FL
  77. enum {
  78. DF_MGCG_DISABLE = 0,
  79. DF_MGCG_ENABLE_00_CYCLE_DELAY =1,
  80. DF_MGCG_ENABLE_01_CYCLE_DELAY =2,
  81. DF_MGCG_ENABLE_15_CYCLE_DELAY =13,
  82. DF_MGCG_ENABLE_31_CYCLE_DELAY =14,
  83. DF_MGCG_ENABLE_63_CYCLE_DELAY =15
  84. };
  85. #define mmMP0_MISC_CGTT_CTRL0 0x01b9
  86. #define mmMP0_MISC_CGTT_CTRL0_BASE_IDX 0
  87. #define mmMP0_MISC_LIGHT_SLEEP_CTRL 0x01ba
  88. #define mmMP0_MISC_LIGHT_SLEEP_CTRL_BASE_IDX 0
  89. /*
  90. * Indirect registers accessor
  91. */
  92. static u32 soc15_pcie_rreg(struct amdgpu_device *adev, u32 reg)
  93. {
  94. unsigned long flags, address, data;
  95. u32 r;
  96. const struct nbio_pcie_index_data *nbio_pcie_id;
  97. if (adev->flags & AMD_IS_APU)
  98. nbio_pcie_id = &nbio_v7_0_pcie_index_data;
  99. else
  100. nbio_pcie_id = &nbio_v6_1_pcie_index_data;
  101. address = nbio_pcie_id->index_offset;
  102. data = nbio_pcie_id->data_offset;
  103. spin_lock_irqsave(&adev->pcie_idx_lock, flags);
  104. WREG32(address, reg);
  105. (void)RREG32(address);
  106. r = RREG32(data);
  107. spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);
  108. return r;
  109. }
  110. static void soc15_pcie_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
  111. {
  112. unsigned long flags, address, data;
  113. const struct nbio_pcie_index_data *nbio_pcie_id;
  114. if (adev->flags & AMD_IS_APU)
  115. nbio_pcie_id = &nbio_v7_0_pcie_index_data;
  116. else
  117. nbio_pcie_id = &nbio_v6_1_pcie_index_data;
  118. address = nbio_pcie_id->index_offset;
  119. data = nbio_pcie_id->data_offset;
  120. spin_lock_irqsave(&adev->pcie_idx_lock, flags);
  121. WREG32(address, reg);
  122. (void)RREG32(address);
  123. WREG32(data, v);
  124. (void)RREG32(data);
  125. spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);
  126. }
  127. static u32 soc15_uvd_ctx_rreg(struct amdgpu_device *adev, u32 reg)
  128. {
  129. unsigned long flags, address, data;
  130. u32 r;
  131. address = SOC15_REG_OFFSET(UVD, 0, mmUVD_CTX_INDEX);
  132. data = SOC15_REG_OFFSET(UVD, 0, mmUVD_CTX_DATA);
  133. spin_lock_irqsave(&adev->uvd_ctx_idx_lock, flags);
  134. WREG32(address, ((reg) & 0x1ff));
  135. r = RREG32(data);
  136. spin_unlock_irqrestore(&adev->uvd_ctx_idx_lock, flags);
  137. return r;
  138. }
  139. static void soc15_uvd_ctx_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
  140. {
  141. unsigned long flags, address, data;
  142. address = SOC15_REG_OFFSET(UVD, 0, mmUVD_CTX_INDEX);
  143. data = SOC15_REG_OFFSET(UVD, 0, mmUVD_CTX_DATA);
  144. spin_lock_irqsave(&adev->uvd_ctx_idx_lock, flags);
  145. WREG32(address, ((reg) & 0x1ff));
  146. WREG32(data, (v));
  147. spin_unlock_irqrestore(&adev->uvd_ctx_idx_lock, flags);
  148. }
  149. static u32 soc15_didt_rreg(struct amdgpu_device *adev, u32 reg)
  150. {
  151. unsigned long flags, address, data;
  152. u32 r;
  153. address = SOC15_REG_OFFSET(GC, 0, mmDIDT_IND_INDEX);
  154. data = SOC15_REG_OFFSET(GC, 0, mmDIDT_IND_DATA);
  155. spin_lock_irqsave(&adev->didt_idx_lock, flags);
  156. WREG32(address, (reg));
  157. r = RREG32(data);
  158. spin_unlock_irqrestore(&adev->didt_idx_lock, flags);
  159. return r;
  160. }
  161. static void soc15_didt_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
  162. {
  163. unsigned long flags, address, data;
  164. address = SOC15_REG_OFFSET(GC, 0, mmDIDT_IND_INDEX);
  165. data = SOC15_REG_OFFSET(GC, 0, mmDIDT_IND_DATA);
  166. spin_lock_irqsave(&adev->didt_idx_lock, flags);
  167. WREG32(address, (reg));
  168. WREG32(data, (v));
  169. spin_unlock_irqrestore(&adev->didt_idx_lock, flags);
  170. }
  171. static u32 soc15_gc_cac_rreg(struct amdgpu_device *adev, u32 reg)
  172. {
  173. unsigned long flags;
  174. u32 r;
  175. spin_lock_irqsave(&adev->gc_cac_idx_lock, flags);
  176. WREG32_SOC15(GC, 0, mmGC_CAC_IND_INDEX, (reg));
  177. r = RREG32_SOC15(GC, 0, mmGC_CAC_IND_DATA);
  178. spin_unlock_irqrestore(&adev->gc_cac_idx_lock, flags);
  179. return r;
  180. }
  181. static void soc15_gc_cac_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
  182. {
  183. unsigned long flags;
  184. spin_lock_irqsave(&adev->gc_cac_idx_lock, flags);
  185. WREG32_SOC15(GC, 0, mmGC_CAC_IND_INDEX, (reg));
  186. WREG32_SOC15(GC, 0, mmGC_CAC_IND_DATA, (v));
  187. spin_unlock_irqrestore(&adev->gc_cac_idx_lock, flags);
  188. }
  189. static u32 soc15_se_cac_rreg(struct amdgpu_device *adev, u32 reg)
  190. {
  191. unsigned long flags;
  192. u32 r;
  193. spin_lock_irqsave(&adev->se_cac_idx_lock, flags);
  194. WREG32_SOC15(GC, 0, mmSE_CAC_IND_INDEX, (reg));
  195. r = RREG32_SOC15(GC, 0, mmSE_CAC_IND_DATA);
  196. spin_unlock_irqrestore(&adev->se_cac_idx_lock, flags);
  197. return r;
  198. }
  199. static void soc15_se_cac_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
  200. {
  201. unsigned long flags;
  202. spin_lock_irqsave(&adev->se_cac_idx_lock, flags);
  203. WREG32_SOC15(GC, 0, mmSE_CAC_IND_INDEX, (reg));
  204. WREG32_SOC15(GC, 0, mmSE_CAC_IND_DATA, (v));
  205. spin_unlock_irqrestore(&adev->se_cac_idx_lock, flags);
  206. }
  207. static u32 soc15_get_config_memsize(struct amdgpu_device *adev)
  208. {
  209. if (adev->flags & AMD_IS_APU)
  210. return nbio_v7_0_get_memsize(adev);
  211. else
  212. return nbio_v6_1_get_memsize(adev);
  213. }
  214. static const u32 vega10_golden_init[] =
  215. {
  216. };
  217. static const u32 raven_golden_init[] =
  218. {
  219. };
  220. static void soc15_init_golden_registers(struct amdgpu_device *adev)
  221. {
  222. /* Some of the registers might be dependent on GRBM_GFX_INDEX */
  223. mutex_lock(&adev->grbm_idx_mutex);
  224. switch (adev->asic_type) {
  225. case CHIP_VEGA10:
  226. amdgpu_program_register_sequence(adev,
  227. vega10_golden_init,
  228. ARRAY_SIZE(vega10_golden_init));
  229. break;
  230. case CHIP_RAVEN:
  231. amdgpu_program_register_sequence(adev,
  232. raven_golden_init,
  233. ARRAY_SIZE(raven_golden_init));
  234. break;
  235. default:
  236. break;
  237. }
  238. mutex_unlock(&adev->grbm_idx_mutex);
  239. }
  240. static u32 soc15_get_xclk(struct amdgpu_device *adev)
  241. {
  242. return adev->clock.spll.reference_freq;
  243. }
  244. void soc15_grbm_select(struct amdgpu_device *adev,
  245. u32 me, u32 pipe, u32 queue, u32 vmid)
  246. {
  247. u32 grbm_gfx_cntl = 0;
  248. grbm_gfx_cntl = REG_SET_FIELD(grbm_gfx_cntl, GRBM_GFX_CNTL, PIPEID, pipe);
  249. grbm_gfx_cntl = REG_SET_FIELD(grbm_gfx_cntl, GRBM_GFX_CNTL, MEID, me);
  250. grbm_gfx_cntl = REG_SET_FIELD(grbm_gfx_cntl, GRBM_GFX_CNTL, VMID, vmid);
  251. grbm_gfx_cntl = REG_SET_FIELD(grbm_gfx_cntl, GRBM_GFX_CNTL, QUEUEID, queue);
  252. WREG32(SOC15_REG_OFFSET(GC, 0, mmGRBM_GFX_CNTL), grbm_gfx_cntl);
  253. }
  254. static void soc15_vga_set_state(struct amdgpu_device *adev, bool state)
  255. {
  256. /* todo */
  257. }
  258. static bool soc15_read_disabled_bios(struct amdgpu_device *adev)
  259. {
  260. /* todo */
  261. return false;
  262. }
  263. static bool soc15_read_bios_from_rom(struct amdgpu_device *adev,
  264. u8 *bios, u32 length_bytes)
  265. {
  266. u32 *dw_ptr;
  267. u32 i, length_dw;
  268. if (bios == NULL)
  269. return false;
  270. if (length_bytes == 0)
  271. return false;
  272. /* APU vbios image is part of sbios image */
  273. if (adev->flags & AMD_IS_APU)
  274. return false;
  275. dw_ptr = (u32 *)bios;
  276. length_dw = ALIGN(length_bytes, 4) / 4;
  277. /* set rom index to 0 */
  278. WREG32(SOC15_REG_OFFSET(SMUIO, 0, mmROM_INDEX), 0);
  279. /* read out the rom data */
  280. for (i = 0; i < length_dw; i++)
  281. dw_ptr[i] = RREG32(SOC15_REG_OFFSET(SMUIO, 0, mmROM_DATA));
  282. return true;
  283. }
  284. static struct amdgpu_allowed_register_entry soc15_allowed_read_registers[] = {
  285. { SOC15_REG_OFFSET(GC, 0, mmGRBM_STATUS)},
  286. { SOC15_REG_OFFSET(GC, 0, mmGRBM_STATUS2)},
  287. { SOC15_REG_OFFSET(GC, 0, mmGRBM_STATUS_SE0)},
  288. { SOC15_REG_OFFSET(GC, 0, mmGRBM_STATUS_SE1)},
  289. { SOC15_REG_OFFSET(GC, 0, mmGRBM_STATUS_SE2)},
  290. { SOC15_REG_OFFSET(GC, 0, mmGRBM_STATUS_SE3)},
  291. { SOC15_REG_OFFSET(SDMA0, 0, mmSDMA0_STATUS_REG)},
  292. { SOC15_REG_OFFSET(SDMA1, 0, mmSDMA1_STATUS_REG)},
  293. { SOC15_REG_OFFSET(GC, 0, mmCP_STAT)},
  294. { SOC15_REG_OFFSET(GC, 0, mmCP_STALLED_STAT1)},
  295. { SOC15_REG_OFFSET(GC, 0, mmCP_STALLED_STAT2)},
  296. { SOC15_REG_OFFSET(GC, 0, mmCP_STALLED_STAT3)},
  297. { SOC15_REG_OFFSET(GC, 0, mmCP_CPF_BUSY_STAT)},
  298. { SOC15_REG_OFFSET(GC, 0, mmCP_CPF_STALLED_STAT1)},
  299. { SOC15_REG_OFFSET(GC, 0, mmCP_CPF_STATUS)},
  300. { SOC15_REG_OFFSET(GC, 0, mmCP_CPC_STALLED_STAT1)},
  301. { SOC15_REG_OFFSET(GC, 0, mmCP_CPC_STATUS)},
  302. { SOC15_REG_OFFSET(GC, 0, mmGB_ADDR_CONFIG)},
  303. };
  304. static uint32_t soc15_read_indexed_register(struct amdgpu_device *adev, u32 se_num,
  305. u32 sh_num, u32 reg_offset)
  306. {
  307. uint32_t val;
  308. mutex_lock(&adev->grbm_idx_mutex);
  309. if (se_num != 0xffffffff || sh_num != 0xffffffff)
  310. amdgpu_gfx_select_se_sh(adev, se_num, sh_num, 0xffffffff);
  311. val = RREG32(reg_offset);
  312. if (se_num != 0xffffffff || sh_num != 0xffffffff)
  313. amdgpu_gfx_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  314. mutex_unlock(&adev->grbm_idx_mutex);
  315. return val;
  316. }
  317. static uint32_t soc15_get_register_value(struct amdgpu_device *adev,
  318. bool indexed, u32 se_num,
  319. u32 sh_num, u32 reg_offset)
  320. {
  321. if (indexed) {
  322. return soc15_read_indexed_register(adev, se_num, sh_num, reg_offset);
  323. } else {
  324. switch (reg_offset) {
  325. case SOC15_REG_OFFSET(GC, 0, mmGB_ADDR_CONFIG):
  326. return adev->gfx.config.gb_addr_config;
  327. default:
  328. return RREG32(reg_offset);
  329. }
  330. }
  331. }
  332. static int soc15_read_register(struct amdgpu_device *adev, u32 se_num,
  333. u32 sh_num, u32 reg_offset, u32 *value)
  334. {
  335. uint32_t i;
  336. *value = 0;
  337. for (i = 0; i < ARRAY_SIZE(soc15_allowed_read_registers); i++) {
  338. if (reg_offset != soc15_allowed_read_registers[i].reg_offset)
  339. continue;
  340. *value = soc15_get_register_value(adev,
  341. soc15_allowed_read_registers[i].grbm_indexed,
  342. se_num, sh_num, reg_offset);
  343. return 0;
  344. }
  345. return -EINVAL;
  346. }
  347. static int soc15_asic_reset(struct amdgpu_device *adev)
  348. {
  349. u32 i;
  350. amdgpu_atombios_scratch_regs_engine_hung(adev, true);
  351. dev_info(adev->dev, "GPU reset\n");
  352. /* disable BM */
  353. pci_clear_master(adev->pdev);
  354. pci_save_state(adev->pdev);
  355. for (i = 0; i < AMDGPU_MAX_IP_NUM; i++) {
  356. if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_PSP){
  357. adev->ip_blocks[i].version->funcs->soft_reset((void *)adev);
  358. break;
  359. }
  360. }
  361. pci_restore_state(adev->pdev);
  362. /* wait for asic to come out of reset */
  363. for (i = 0; i < adev->usec_timeout; i++) {
  364. u32 memsize = (adev->flags & AMD_IS_APU) ?
  365. nbio_v7_0_get_memsize(adev) :
  366. nbio_v6_1_get_memsize(adev);
  367. if (memsize != 0xffffffff)
  368. break;
  369. udelay(1);
  370. }
  371. amdgpu_atombios_scratch_regs_engine_hung(adev, false);
  372. return 0;
  373. }
  374. /*static int soc15_set_uvd_clock(struct amdgpu_device *adev, u32 clock,
  375. u32 cntl_reg, u32 status_reg)
  376. {
  377. return 0;
  378. }*/
  379. static int soc15_set_uvd_clocks(struct amdgpu_device *adev, u32 vclk, u32 dclk)
  380. {
  381. /*int r;
  382. r = soc15_set_uvd_clock(adev, vclk, ixCG_VCLK_CNTL, ixCG_VCLK_STATUS);
  383. if (r)
  384. return r;
  385. r = soc15_set_uvd_clock(adev, dclk, ixCG_DCLK_CNTL, ixCG_DCLK_STATUS);
  386. */
  387. return 0;
  388. }
  389. static int soc15_set_vce_clocks(struct amdgpu_device *adev, u32 evclk, u32 ecclk)
  390. {
  391. /* todo */
  392. return 0;
  393. }
  394. static void soc15_pcie_gen3_enable(struct amdgpu_device *adev)
  395. {
  396. if (pci_is_root_bus(adev->pdev->bus))
  397. return;
  398. if (amdgpu_pcie_gen2 == 0)
  399. return;
  400. if (adev->flags & AMD_IS_APU)
  401. return;
  402. if (!(adev->pm.pcie_gen_mask & (CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2 |
  403. CAIL_PCIE_LINK_SPEED_SUPPORT_GEN3)))
  404. return;
  405. /* todo */
  406. }
  407. static void soc15_program_aspm(struct amdgpu_device *adev)
  408. {
  409. if (amdgpu_aspm == 0)
  410. return;
  411. /* todo */
  412. }
  413. static void soc15_enable_doorbell_aperture(struct amdgpu_device *adev,
  414. bool enable)
  415. {
  416. if (adev->flags & AMD_IS_APU) {
  417. nbio_v7_0_enable_doorbell_aperture(adev, enable);
  418. } else {
  419. nbio_v6_1_enable_doorbell_aperture(adev, enable);
  420. nbio_v6_1_enable_doorbell_selfring_aperture(adev, enable);
  421. }
  422. }
  423. static const struct amdgpu_ip_block_version vega10_common_ip_block =
  424. {
  425. .type = AMD_IP_BLOCK_TYPE_COMMON,
  426. .major = 2,
  427. .minor = 0,
  428. .rev = 0,
  429. .funcs = &soc15_common_ip_funcs,
  430. };
  431. int soc15_set_ip_blocks(struct amdgpu_device *adev)
  432. {
  433. nbio_v6_1_detect_hw_virt(adev);
  434. if (amdgpu_sriov_vf(adev))
  435. adev->virt.ops = &xgpu_ai_virt_ops;
  436. switch (adev->asic_type) {
  437. case CHIP_VEGA10:
  438. amdgpu_ip_block_add(adev, &vega10_common_ip_block);
  439. amdgpu_ip_block_add(adev, &gmc_v9_0_ip_block);
  440. amdgpu_ip_block_add(adev, &vega10_ih_ip_block);
  441. if (amdgpu_fw_load_type == 2 || amdgpu_fw_load_type == -1)
  442. amdgpu_ip_block_add(adev, &psp_v3_1_ip_block);
  443. if (!amdgpu_sriov_vf(adev))
  444. amdgpu_ip_block_add(adev, &amdgpu_pp_ip_block);
  445. if (adev->enable_virtual_display || amdgpu_sriov_vf(adev))
  446. amdgpu_ip_block_add(adev, &dce_virtual_ip_block);
  447. #if defined(CONFIG_DRM_AMD_DC)
  448. else if (amdgpu_device_has_dc_support(adev))
  449. amdgpu_ip_block_add(adev, &dm_ip_block);
  450. #else
  451. # warning "Enable CONFIG_DRM_AMD_DC for display support on SOC15."
  452. #endif
  453. amdgpu_ip_block_add(adev, &gfx_v9_0_ip_block);
  454. amdgpu_ip_block_add(adev, &sdma_v4_0_ip_block);
  455. amdgpu_ip_block_add(adev, &uvd_v7_0_ip_block);
  456. amdgpu_ip_block_add(adev, &vce_v4_0_ip_block);
  457. break;
  458. case CHIP_RAVEN:
  459. amdgpu_ip_block_add(adev, &vega10_common_ip_block);
  460. amdgpu_ip_block_add(adev, &gmc_v9_0_ip_block);
  461. amdgpu_ip_block_add(adev, &vega10_ih_ip_block);
  462. amdgpu_ip_block_add(adev, &psp_v10_0_ip_block);
  463. amdgpu_ip_block_add(adev, &amdgpu_pp_ip_block);
  464. if (adev->enable_virtual_display || amdgpu_sriov_vf(adev))
  465. amdgpu_ip_block_add(adev, &dce_virtual_ip_block);
  466. #if defined(CONFIG_DRM_AMD_DC)
  467. else if (amdgpu_device_has_dc_support(adev))
  468. amdgpu_ip_block_add(adev, &dm_ip_block);
  469. #else
  470. # warning "Enable CONFIG_DRM_AMD_DC for display support on SOC15."
  471. #endif
  472. amdgpu_ip_block_add(adev, &gfx_v9_0_ip_block);
  473. amdgpu_ip_block_add(adev, &sdma_v4_0_ip_block);
  474. amdgpu_ip_block_add(adev, &vcn_v1_0_ip_block);
  475. break;
  476. default:
  477. return -EINVAL;
  478. }
  479. return 0;
  480. }
  481. static uint32_t soc15_get_rev_id(struct amdgpu_device *adev)
  482. {
  483. if (adev->flags & AMD_IS_APU)
  484. return nbio_v7_0_get_rev_id(adev);
  485. else
  486. return nbio_v6_1_get_rev_id(adev);
  487. }
  488. static const struct amdgpu_asic_funcs soc15_asic_funcs =
  489. {
  490. .read_disabled_bios = &soc15_read_disabled_bios,
  491. .read_bios_from_rom = &soc15_read_bios_from_rom,
  492. .read_register = &soc15_read_register,
  493. .reset = &soc15_asic_reset,
  494. .set_vga_state = &soc15_vga_set_state,
  495. .get_xclk = &soc15_get_xclk,
  496. .set_uvd_clocks = &soc15_set_uvd_clocks,
  497. .set_vce_clocks = &soc15_set_vce_clocks,
  498. .get_config_memsize = &soc15_get_config_memsize,
  499. };
  500. static int soc15_common_early_init(void *handle)
  501. {
  502. bool psp_enabled = false;
  503. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  504. adev->smc_rreg = NULL;
  505. adev->smc_wreg = NULL;
  506. adev->pcie_rreg = &soc15_pcie_rreg;
  507. adev->pcie_wreg = &soc15_pcie_wreg;
  508. adev->uvd_ctx_rreg = &soc15_uvd_ctx_rreg;
  509. adev->uvd_ctx_wreg = &soc15_uvd_ctx_wreg;
  510. adev->didt_rreg = &soc15_didt_rreg;
  511. adev->didt_wreg = &soc15_didt_wreg;
  512. adev->gc_cac_rreg = &soc15_gc_cac_rreg;
  513. adev->gc_cac_wreg = &soc15_gc_cac_wreg;
  514. adev->se_cac_rreg = &soc15_se_cac_rreg;
  515. adev->se_cac_wreg = &soc15_se_cac_wreg;
  516. adev->asic_funcs = &soc15_asic_funcs;
  517. if (amdgpu_get_ip_block(adev, AMD_IP_BLOCK_TYPE_PSP) &&
  518. (amdgpu_ip_block_mask & (1 << AMD_IP_BLOCK_TYPE_PSP)))
  519. psp_enabled = true;
  520. adev->rev_id = soc15_get_rev_id(adev);
  521. adev->external_rev_id = 0xFF;
  522. switch (adev->asic_type) {
  523. case CHIP_VEGA10:
  524. adev->cg_flags = AMD_CG_SUPPORT_GFX_MGCG |
  525. AMD_CG_SUPPORT_GFX_MGLS |
  526. AMD_CG_SUPPORT_GFX_RLC_LS |
  527. AMD_CG_SUPPORT_GFX_CP_LS |
  528. AMD_CG_SUPPORT_GFX_3D_CGCG |
  529. AMD_CG_SUPPORT_GFX_3D_CGLS |
  530. AMD_CG_SUPPORT_GFX_CGCG |
  531. AMD_CG_SUPPORT_GFX_CGLS |
  532. AMD_CG_SUPPORT_BIF_MGCG |
  533. AMD_CG_SUPPORT_BIF_LS |
  534. AMD_CG_SUPPORT_HDP_LS |
  535. AMD_CG_SUPPORT_DRM_MGCG |
  536. AMD_CG_SUPPORT_DRM_LS |
  537. AMD_CG_SUPPORT_ROM_MGCG |
  538. AMD_CG_SUPPORT_DF_MGCG |
  539. AMD_CG_SUPPORT_SDMA_MGCG |
  540. AMD_CG_SUPPORT_SDMA_LS |
  541. AMD_CG_SUPPORT_MC_MGCG |
  542. AMD_CG_SUPPORT_MC_LS;
  543. adev->pg_flags = 0;
  544. adev->external_rev_id = 0x1;
  545. break;
  546. case CHIP_RAVEN:
  547. adev->cg_flags = AMD_CG_SUPPORT_GFX_MGCG |
  548. AMD_CG_SUPPORT_GFX_MGLS |
  549. AMD_CG_SUPPORT_GFX_RLC_LS |
  550. AMD_CG_SUPPORT_GFX_CP_LS |
  551. AMD_CG_SUPPORT_GFX_3D_CGCG |
  552. AMD_CG_SUPPORT_GFX_3D_CGLS |
  553. AMD_CG_SUPPORT_GFX_CGCG |
  554. AMD_CG_SUPPORT_GFX_CGLS |
  555. AMD_CG_SUPPORT_BIF_MGCG |
  556. AMD_CG_SUPPORT_BIF_LS |
  557. AMD_CG_SUPPORT_HDP_MGCG |
  558. AMD_CG_SUPPORT_HDP_LS |
  559. AMD_CG_SUPPORT_DRM_MGCG |
  560. AMD_CG_SUPPORT_DRM_LS |
  561. AMD_CG_SUPPORT_ROM_MGCG |
  562. AMD_CG_SUPPORT_MC_MGCG |
  563. AMD_CG_SUPPORT_MC_LS |
  564. AMD_CG_SUPPORT_SDMA_MGCG |
  565. AMD_CG_SUPPORT_SDMA_LS;
  566. adev->pg_flags = AMD_PG_SUPPORT_SDMA |
  567. AMD_PG_SUPPORT_MMHUB;
  568. adev->external_rev_id = 0x1;
  569. break;
  570. default:
  571. /* FIXME: not supported yet */
  572. return -EINVAL;
  573. }
  574. if (amdgpu_sriov_vf(adev)) {
  575. amdgpu_virt_init_setting(adev);
  576. xgpu_ai_mailbox_set_irq_funcs(adev);
  577. }
  578. adev->firmware.load_type = amdgpu_ucode_get_load_type(adev, amdgpu_fw_load_type);
  579. amdgpu_get_pcie_info(adev);
  580. return 0;
  581. }
  582. static int soc15_common_late_init(void *handle)
  583. {
  584. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  585. if (amdgpu_sriov_vf(adev))
  586. xgpu_ai_mailbox_get_irq(adev);
  587. return 0;
  588. }
  589. static int soc15_common_sw_init(void *handle)
  590. {
  591. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  592. if (amdgpu_sriov_vf(adev))
  593. xgpu_ai_mailbox_add_irq_id(adev);
  594. return 0;
  595. }
  596. static int soc15_common_sw_fini(void *handle)
  597. {
  598. return 0;
  599. }
  600. static int soc15_common_hw_init(void *handle)
  601. {
  602. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  603. /* move the golden regs per IP block */
  604. soc15_init_golden_registers(adev);
  605. /* enable pcie gen2/3 link */
  606. soc15_pcie_gen3_enable(adev);
  607. /* enable aspm */
  608. soc15_program_aspm(adev);
  609. /* setup nbio registers */
  610. if (!(adev->flags & AMD_IS_APU))
  611. nbio_v6_1_init_registers(adev);
  612. /* enable the doorbell aperture */
  613. soc15_enable_doorbell_aperture(adev, true);
  614. return 0;
  615. }
  616. static int soc15_common_hw_fini(void *handle)
  617. {
  618. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  619. /* disable the doorbell aperture */
  620. soc15_enable_doorbell_aperture(adev, false);
  621. if (amdgpu_sriov_vf(adev))
  622. xgpu_ai_mailbox_put_irq(adev);
  623. return 0;
  624. }
  625. static int soc15_common_suspend(void *handle)
  626. {
  627. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  628. return soc15_common_hw_fini(adev);
  629. }
  630. static int soc15_common_resume(void *handle)
  631. {
  632. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  633. return soc15_common_hw_init(adev);
  634. }
  635. static bool soc15_common_is_idle(void *handle)
  636. {
  637. return true;
  638. }
  639. static int soc15_common_wait_for_idle(void *handle)
  640. {
  641. return 0;
  642. }
  643. static int soc15_common_soft_reset(void *handle)
  644. {
  645. return 0;
  646. }
  647. static void soc15_update_hdp_light_sleep(struct amdgpu_device *adev, bool enable)
  648. {
  649. uint32_t def, data;
  650. def = data = RREG32(SOC15_REG_OFFSET(HDP, 0, mmHDP_MEM_POWER_LS));
  651. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_HDP_LS))
  652. data |= HDP_MEM_POWER_LS__LS_ENABLE_MASK;
  653. else
  654. data &= ~HDP_MEM_POWER_LS__LS_ENABLE_MASK;
  655. if (def != data)
  656. WREG32(SOC15_REG_OFFSET(HDP, 0, mmHDP_MEM_POWER_LS), data);
  657. }
  658. static void soc15_update_drm_clock_gating(struct amdgpu_device *adev, bool enable)
  659. {
  660. uint32_t def, data;
  661. def = data = RREG32(SOC15_REG_OFFSET(MP0, 0, mmMP0_MISC_CGTT_CTRL0));
  662. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_DRM_MGCG))
  663. data &= ~(0x01000000 |
  664. 0x02000000 |
  665. 0x04000000 |
  666. 0x08000000 |
  667. 0x10000000 |
  668. 0x20000000 |
  669. 0x40000000 |
  670. 0x80000000);
  671. else
  672. data |= (0x01000000 |
  673. 0x02000000 |
  674. 0x04000000 |
  675. 0x08000000 |
  676. 0x10000000 |
  677. 0x20000000 |
  678. 0x40000000 |
  679. 0x80000000);
  680. if (def != data)
  681. WREG32(SOC15_REG_OFFSET(MP0, 0, mmMP0_MISC_CGTT_CTRL0), data);
  682. }
  683. static void soc15_update_drm_light_sleep(struct amdgpu_device *adev, bool enable)
  684. {
  685. uint32_t def, data;
  686. def = data = RREG32(SOC15_REG_OFFSET(MP0, 0, mmMP0_MISC_LIGHT_SLEEP_CTRL));
  687. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_DRM_LS))
  688. data |= 1;
  689. else
  690. data &= ~1;
  691. if (def != data)
  692. WREG32(SOC15_REG_OFFSET(MP0, 0, mmMP0_MISC_LIGHT_SLEEP_CTRL), data);
  693. }
  694. static void soc15_update_rom_medium_grain_clock_gating(struct amdgpu_device *adev,
  695. bool enable)
  696. {
  697. uint32_t def, data;
  698. def = data = RREG32(SOC15_REG_OFFSET(SMUIO, 0, mmCGTT_ROM_CLK_CTRL0));
  699. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_ROM_MGCG))
  700. data &= ~(CGTT_ROM_CLK_CTRL0__SOFT_OVERRIDE0_MASK |
  701. CGTT_ROM_CLK_CTRL0__SOFT_OVERRIDE1_MASK);
  702. else
  703. data |= CGTT_ROM_CLK_CTRL0__SOFT_OVERRIDE0_MASK |
  704. CGTT_ROM_CLK_CTRL0__SOFT_OVERRIDE1_MASK;
  705. if (def != data)
  706. WREG32(SOC15_REG_OFFSET(SMUIO, 0, mmCGTT_ROM_CLK_CTRL0), data);
  707. }
  708. static void soc15_update_df_medium_grain_clock_gating(struct amdgpu_device *adev,
  709. bool enable)
  710. {
  711. uint32_t data;
  712. /* Put DF on broadcast mode */
  713. data = RREG32(SOC15_REG_OFFSET(DF, 0, mmFabricConfigAccessControl));
  714. data &= ~FabricConfigAccessControl__CfgRegInstAccEn_MASK;
  715. WREG32(SOC15_REG_OFFSET(DF, 0, mmFabricConfigAccessControl), data);
  716. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_DF_MGCG)) {
  717. data = RREG32(SOC15_REG_OFFSET(DF, 0, mmDF_PIE_AON0_DfGlobalClkGater));
  718. data &= ~DF_PIE_AON0_DfGlobalClkGater__MGCGMode_MASK;
  719. data |= DF_MGCG_ENABLE_15_CYCLE_DELAY;
  720. WREG32(SOC15_REG_OFFSET(DF, 0, mmDF_PIE_AON0_DfGlobalClkGater), data);
  721. } else {
  722. data = RREG32(SOC15_REG_OFFSET(DF, 0, mmDF_PIE_AON0_DfGlobalClkGater));
  723. data &= ~DF_PIE_AON0_DfGlobalClkGater__MGCGMode_MASK;
  724. data |= DF_MGCG_DISABLE;
  725. WREG32(SOC15_REG_OFFSET(DF, 0, mmDF_PIE_AON0_DfGlobalClkGater), data);
  726. }
  727. WREG32(SOC15_REG_OFFSET(DF, 0, mmFabricConfigAccessControl),
  728. mmFabricConfigAccessControl_DEFAULT);
  729. }
  730. static int soc15_common_set_clockgating_state(void *handle,
  731. enum amd_clockgating_state state)
  732. {
  733. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  734. if (amdgpu_sriov_vf(adev))
  735. return 0;
  736. switch (adev->asic_type) {
  737. case CHIP_VEGA10:
  738. nbio_v6_1_update_medium_grain_clock_gating(adev,
  739. state == AMD_CG_STATE_GATE ? true : false);
  740. nbio_v6_1_update_medium_grain_light_sleep(adev,
  741. state == AMD_CG_STATE_GATE ? true : false);
  742. soc15_update_hdp_light_sleep(adev,
  743. state == AMD_CG_STATE_GATE ? true : false);
  744. soc15_update_drm_clock_gating(adev,
  745. state == AMD_CG_STATE_GATE ? true : false);
  746. soc15_update_drm_light_sleep(adev,
  747. state == AMD_CG_STATE_GATE ? true : false);
  748. soc15_update_rom_medium_grain_clock_gating(adev,
  749. state == AMD_CG_STATE_GATE ? true : false);
  750. soc15_update_df_medium_grain_clock_gating(adev,
  751. state == AMD_CG_STATE_GATE ? true : false);
  752. break;
  753. case CHIP_RAVEN:
  754. nbio_v7_0_update_medium_grain_clock_gating(adev,
  755. state == AMD_CG_STATE_GATE ? true : false);
  756. nbio_v6_1_update_medium_grain_light_sleep(adev,
  757. state == AMD_CG_STATE_GATE ? true : false);
  758. soc15_update_hdp_light_sleep(adev,
  759. state == AMD_CG_STATE_GATE ? true : false);
  760. soc15_update_drm_clock_gating(adev,
  761. state == AMD_CG_STATE_GATE ? true : false);
  762. soc15_update_drm_light_sleep(adev,
  763. state == AMD_CG_STATE_GATE ? true : false);
  764. soc15_update_rom_medium_grain_clock_gating(adev,
  765. state == AMD_CG_STATE_GATE ? true : false);
  766. break;
  767. default:
  768. break;
  769. }
  770. return 0;
  771. }
  772. static void soc15_common_get_clockgating_state(void *handle, u32 *flags)
  773. {
  774. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  775. int data;
  776. if (amdgpu_sriov_vf(adev))
  777. *flags = 0;
  778. nbio_v6_1_get_clockgating_state(adev, flags);
  779. /* AMD_CG_SUPPORT_HDP_LS */
  780. data = RREG32(SOC15_REG_OFFSET(HDP, 0, mmHDP_MEM_POWER_LS));
  781. if (data & HDP_MEM_POWER_LS__LS_ENABLE_MASK)
  782. *flags |= AMD_CG_SUPPORT_HDP_LS;
  783. /* AMD_CG_SUPPORT_DRM_MGCG */
  784. data = RREG32(SOC15_REG_OFFSET(MP0, 0, mmMP0_MISC_CGTT_CTRL0));
  785. if (!(data & 0x01000000))
  786. *flags |= AMD_CG_SUPPORT_DRM_MGCG;
  787. /* AMD_CG_SUPPORT_DRM_LS */
  788. data = RREG32(SOC15_REG_OFFSET(MP0, 0, mmMP0_MISC_LIGHT_SLEEP_CTRL));
  789. if (data & 0x1)
  790. *flags |= AMD_CG_SUPPORT_DRM_LS;
  791. /* AMD_CG_SUPPORT_ROM_MGCG */
  792. data = RREG32(SOC15_REG_OFFSET(SMUIO, 0, mmCGTT_ROM_CLK_CTRL0));
  793. if (!(data & CGTT_ROM_CLK_CTRL0__SOFT_OVERRIDE0_MASK))
  794. *flags |= AMD_CG_SUPPORT_ROM_MGCG;
  795. /* AMD_CG_SUPPORT_DF_MGCG */
  796. data = RREG32(SOC15_REG_OFFSET(DF, 0, mmDF_PIE_AON0_DfGlobalClkGater));
  797. if (data & DF_MGCG_ENABLE_15_CYCLE_DELAY)
  798. *flags |= AMD_CG_SUPPORT_DF_MGCG;
  799. }
  800. static int soc15_common_set_powergating_state(void *handle,
  801. enum amd_powergating_state state)
  802. {
  803. /* todo */
  804. return 0;
  805. }
  806. const struct amd_ip_funcs soc15_common_ip_funcs = {
  807. .name = "soc15_common",
  808. .early_init = soc15_common_early_init,
  809. .late_init = soc15_common_late_init,
  810. .sw_init = soc15_common_sw_init,
  811. .sw_fini = soc15_common_sw_fini,
  812. .hw_init = soc15_common_hw_init,
  813. .hw_fini = soc15_common_hw_fini,
  814. .suspend = soc15_common_suspend,
  815. .resume = soc15_common_resume,
  816. .is_idle = soc15_common_is_idle,
  817. .wait_for_idle = soc15_common_wait_for_idle,
  818. .soft_reset = soc15_common_soft_reset,
  819. .set_clockgating_state = soc15_common_set_clockgating_state,
  820. .set_powergating_state = soc15_common_set_powergating_state,
  821. .get_clockgating_state= soc15_common_get_clockgating_state,
  822. };