sdma_v2_4.c 38 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348
  1. /*
  2. * Copyright 2014 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Alex Deucher
  23. */
  24. #include <linux/firmware.h>
  25. #include <drm/drmP.h>
  26. #include "amdgpu.h"
  27. #include "amdgpu_ucode.h"
  28. #include "amdgpu_trace.h"
  29. #include "vi.h"
  30. #include "vid.h"
  31. #include "oss/oss_2_4_d.h"
  32. #include "oss/oss_2_4_sh_mask.h"
  33. #include "gmc/gmc_7_1_d.h"
  34. #include "gmc/gmc_7_1_sh_mask.h"
  35. #include "gca/gfx_8_0_d.h"
  36. #include "gca/gfx_8_0_enum.h"
  37. #include "gca/gfx_8_0_sh_mask.h"
  38. #include "bif/bif_5_0_d.h"
  39. #include "bif/bif_5_0_sh_mask.h"
  40. #include "iceland_sdma_pkt_open.h"
  41. static void sdma_v2_4_set_ring_funcs(struct amdgpu_device *adev);
  42. static void sdma_v2_4_set_buffer_funcs(struct amdgpu_device *adev);
  43. static void sdma_v2_4_set_vm_pte_funcs(struct amdgpu_device *adev);
  44. static void sdma_v2_4_set_irq_funcs(struct amdgpu_device *adev);
  45. MODULE_FIRMWARE("amdgpu/topaz_sdma.bin");
  46. MODULE_FIRMWARE("amdgpu/topaz_sdma1.bin");
  47. static const u32 sdma_offsets[SDMA_MAX_INSTANCE] =
  48. {
  49. SDMA0_REGISTER_OFFSET,
  50. SDMA1_REGISTER_OFFSET
  51. };
  52. static const u32 golden_settings_iceland_a11[] =
  53. {
  54. mmSDMA0_CHICKEN_BITS, 0xfc910007, 0x00810007,
  55. mmSDMA0_CLK_CTRL, 0xff000fff, 0x00000000,
  56. mmSDMA1_CHICKEN_BITS, 0xfc910007, 0x00810007,
  57. mmSDMA1_CLK_CTRL, 0xff000fff, 0x00000000,
  58. };
  59. static const u32 iceland_mgcg_cgcg_init[] =
  60. {
  61. mmSDMA0_CLK_CTRL, 0xff000ff0, 0x00000100,
  62. mmSDMA1_CLK_CTRL, 0xff000ff0, 0x00000100
  63. };
  64. /*
  65. * sDMA - System DMA
  66. * Starting with CIK, the GPU has new asynchronous
  67. * DMA engines. These engines are used for compute
  68. * and gfx. There are two DMA engines (SDMA0, SDMA1)
  69. * and each one supports 1 ring buffer used for gfx
  70. * and 2 queues used for compute.
  71. *
  72. * The programming model is very similar to the CP
  73. * (ring buffer, IBs, etc.), but sDMA has it's own
  74. * packet format that is different from the PM4 format
  75. * used by the CP. sDMA supports copying data, writing
  76. * embedded data, solid fills, and a number of other
  77. * things. It also has support for tiling/detiling of
  78. * buffers.
  79. */
  80. static void sdma_v2_4_init_golden_registers(struct amdgpu_device *adev)
  81. {
  82. switch (adev->asic_type) {
  83. case CHIP_TOPAZ:
  84. amdgpu_program_register_sequence(adev,
  85. iceland_mgcg_cgcg_init,
  86. ARRAY_SIZE(iceland_mgcg_cgcg_init));
  87. amdgpu_program_register_sequence(adev,
  88. golden_settings_iceland_a11,
  89. ARRAY_SIZE(golden_settings_iceland_a11));
  90. break;
  91. default:
  92. break;
  93. }
  94. }
  95. static void sdma_v2_4_free_microcode(struct amdgpu_device *adev)
  96. {
  97. int i;
  98. for (i = 0; i < adev->sdma.num_instances; i++) {
  99. release_firmware(adev->sdma.instance[i].fw);
  100. adev->sdma.instance[i].fw = NULL;
  101. }
  102. }
  103. /**
  104. * sdma_v2_4_init_microcode - load ucode images from disk
  105. *
  106. * @adev: amdgpu_device pointer
  107. *
  108. * Use the firmware interface to load the ucode images into
  109. * the driver (not loaded into hw).
  110. * Returns 0 on success, error on failure.
  111. */
  112. static int sdma_v2_4_init_microcode(struct amdgpu_device *adev)
  113. {
  114. const char *chip_name;
  115. char fw_name[30];
  116. int err = 0, i;
  117. struct amdgpu_firmware_info *info = NULL;
  118. const struct common_firmware_header *header = NULL;
  119. const struct sdma_firmware_header_v1_0 *hdr;
  120. DRM_DEBUG("\n");
  121. switch (adev->asic_type) {
  122. case CHIP_TOPAZ:
  123. chip_name = "topaz";
  124. break;
  125. default: BUG();
  126. }
  127. for (i = 0; i < adev->sdma.num_instances; i++) {
  128. if (i == 0)
  129. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_sdma.bin", chip_name);
  130. else
  131. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_sdma1.bin", chip_name);
  132. err = request_firmware(&adev->sdma.instance[i].fw, fw_name, adev->dev);
  133. if (err)
  134. goto out;
  135. err = amdgpu_ucode_validate(adev->sdma.instance[i].fw);
  136. if (err)
  137. goto out;
  138. hdr = (const struct sdma_firmware_header_v1_0 *)adev->sdma.instance[i].fw->data;
  139. adev->sdma.instance[i].fw_version = le32_to_cpu(hdr->header.ucode_version);
  140. adev->sdma.instance[i].feature_version = le32_to_cpu(hdr->ucode_feature_version);
  141. if (adev->sdma.instance[i].feature_version >= 20)
  142. adev->sdma.instance[i].burst_nop = true;
  143. if (adev->firmware.load_type == AMDGPU_FW_LOAD_SMU) {
  144. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_SDMA0 + i];
  145. info->ucode_id = AMDGPU_UCODE_ID_SDMA0 + i;
  146. info->fw = adev->sdma.instance[i].fw;
  147. header = (const struct common_firmware_header *)info->fw->data;
  148. adev->firmware.fw_size +=
  149. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  150. }
  151. }
  152. out:
  153. if (err) {
  154. pr_err("sdma_v2_4: Failed to load firmware \"%s\"\n", fw_name);
  155. for (i = 0; i < adev->sdma.num_instances; i++) {
  156. release_firmware(adev->sdma.instance[i].fw);
  157. adev->sdma.instance[i].fw = NULL;
  158. }
  159. }
  160. return err;
  161. }
  162. /**
  163. * sdma_v2_4_ring_get_rptr - get the current read pointer
  164. *
  165. * @ring: amdgpu ring pointer
  166. *
  167. * Get the current rptr from the hardware (VI+).
  168. */
  169. static uint64_t sdma_v2_4_ring_get_rptr(struct amdgpu_ring *ring)
  170. {
  171. /* XXX check if swapping is necessary on BE */
  172. return ring->adev->wb.wb[ring->rptr_offs] >> 2;
  173. }
  174. /**
  175. * sdma_v2_4_ring_get_wptr - get the current write pointer
  176. *
  177. * @ring: amdgpu ring pointer
  178. *
  179. * Get the current wptr from the hardware (VI+).
  180. */
  181. static uint64_t sdma_v2_4_ring_get_wptr(struct amdgpu_ring *ring)
  182. {
  183. struct amdgpu_device *adev = ring->adev;
  184. int me = (ring == &ring->adev->sdma.instance[0].ring) ? 0 : 1;
  185. u32 wptr = RREG32(mmSDMA0_GFX_RB_WPTR + sdma_offsets[me]) >> 2;
  186. return wptr;
  187. }
  188. /**
  189. * sdma_v2_4_ring_set_wptr - commit the write pointer
  190. *
  191. * @ring: amdgpu ring pointer
  192. *
  193. * Write the wptr back to the hardware (VI+).
  194. */
  195. static void sdma_v2_4_ring_set_wptr(struct amdgpu_ring *ring)
  196. {
  197. struct amdgpu_device *adev = ring->adev;
  198. int me = (ring == &ring->adev->sdma.instance[0].ring) ? 0 : 1;
  199. WREG32(mmSDMA0_GFX_RB_WPTR + sdma_offsets[me], lower_32_bits(ring->wptr) << 2);
  200. }
  201. static void sdma_v2_4_ring_insert_nop(struct amdgpu_ring *ring, uint32_t count)
  202. {
  203. struct amdgpu_sdma_instance *sdma = amdgpu_get_sdma_instance(ring);
  204. int i;
  205. for (i = 0; i < count; i++)
  206. if (sdma && sdma->burst_nop && (i == 0))
  207. amdgpu_ring_write(ring, ring->funcs->nop |
  208. SDMA_PKT_NOP_HEADER_COUNT(count - 1));
  209. else
  210. amdgpu_ring_write(ring, ring->funcs->nop);
  211. }
  212. /**
  213. * sdma_v2_4_ring_emit_ib - Schedule an IB on the DMA engine
  214. *
  215. * @ring: amdgpu ring pointer
  216. * @ib: IB object to schedule
  217. *
  218. * Schedule an IB in the DMA ring (VI).
  219. */
  220. static void sdma_v2_4_ring_emit_ib(struct amdgpu_ring *ring,
  221. struct amdgpu_ib *ib,
  222. unsigned vm_id, bool ctx_switch)
  223. {
  224. u32 vmid = vm_id & 0xf;
  225. /* IB packet must end on a 8 DW boundary */
  226. sdma_v2_4_ring_insert_nop(ring, (10 - (lower_32_bits(ring->wptr) & 7)) % 8);
  227. amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_INDIRECT) |
  228. SDMA_PKT_INDIRECT_HEADER_VMID(vmid));
  229. /* base must be 32 byte aligned */
  230. amdgpu_ring_write(ring, lower_32_bits(ib->gpu_addr) & 0xffffffe0);
  231. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr));
  232. amdgpu_ring_write(ring, ib->length_dw);
  233. amdgpu_ring_write(ring, 0);
  234. amdgpu_ring_write(ring, 0);
  235. }
  236. /**
  237. * sdma_v2_4_hdp_flush_ring_emit - emit an hdp flush on the DMA ring
  238. *
  239. * @ring: amdgpu ring pointer
  240. *
  241. * Emit an hdp flush packet on the requested DMA ring.
  242. */
  243. static void sdma_v2_4_ring_emit_hdp_flush(struct amdgpu_ring *ring)
  244. {
  245. u32 ref_and_mask = 0;
  246. if (ring == &ring->adev->sdma.instance[0].ring)
  247. ref_and_mask = REG_SET_FIELD(ref_and_mask, GPU_HDP_FLUSH_DONE, SDMA0, 1);
  248. else
  249. ref_and_mask = REG_SET_FIELD(ref_and_mask, GPU_HDP_FLUSH_DONE, SDMA1, 1);
  250. amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_POLL_REGMEM) |
  251. SDMA_PKT_POLL_REGMEM_HEADER_HDP_FLUSH(1) |
  252. SDMA_PKT_POLL_REGMEM_HEADER_FUNC(3)); /* == */
  253. amdgpu_ring_write(ring, mmGPU_HDP_FLUSH_DONE << 2);
  254. amdgpu_ring_write(ring, mmGPU_HDP_FLUSH_REQ << 2);
  255. amdgpu_ring_write(ring, ref_and_mask); /* reference */
  256. amdgpu_ring_write(ring, ref_and_mask); /* mask */
  257. amdgpu_ring_write(ring, SDMA_PKT_POLL_REGMEM_DW5_RETRY_COUNT(0xfff) |
  258. SDMA_PKT_POLL_REGMEM_DW5_INTERVAL(10)); /* retry count, poll interval */
  259. }
  260. static void sdma_v2_4_ring_emit_hdp_invalidate(struct amdgpu_ring *ring)
  261. {
  262. amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_SRBM_WRITE) |
  263. SDMA_PKT_SRBM_WRITE_HEADER_BYTE_EN(0xf));
  264. amdgpu_ring_write(ring, mmHDP_DEBUG0);
  265. amdgpu_ring_write(ring, 1);
  266. }
  267. /**
  268. * sdma_v2_4_ring_emit_fence - emit a fence on the DMA ring
  269. *
  270. * @ring: amdgpu ring pointer
  271. * @fence: amdgpu fence object
  272. *
  273. * Add a DMA fence packet to the ring to write
  274. * the fence seq number and DMA trap packet to generate
  275. * an interrupt if needed (VI).
  276. */
  277. static void sdma_v2_4_ring_emit_fence(struct amdgpu_ring *ring, u64 addr, u64 seq,
  278. unsigned flags)
  279. {
  280. bool write64bit = flags & AMDGPU_FENCE_FLAG_64BIT;
  281. /* write the fence */
  282. amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_FENCE));
  283. amdgpu_ring_write(ring, lower_32_bits(addr));
  284. amdgpu_ring_write(ring, upper_32_bits(addr));
  285. amdgpu_ring_write(ring, lower_32_bits(seq));
  286. /* optionally write high bits as well */
  287. if (write64bit) {
  288. addr += 4;
  289. amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_FENCE));
  290. amdgpu_ring_write(ring, lower_32_bits(addr));
  291. amdgpu_ring_write(ring, upper_32_bits(addr));
  292. amdgpu_ring_write(ring, upper_32_bits(seq));
  293. }
  294. /* generate an interrupt */
  295. amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_TRAP));
  296. amdgpu_ring_write(ring, SDMA_PKT_TRAP_INT_CONTEXT_INT_CONTEXT(0));
  297. }
  298. /**
  299. * sdma_v2_4_gfx_stop - stop the gfx async dma engines
  300. *
  301. * @adev: amdgpu_device pointer
  302. *
  303. * Stop the gfx async dma ring buffers (VI).
  304. */
  305. static void sdma_v2_4_gfx_stop(struct amdgpu_device *adev)
  306. {
  307. struct amdgpu_ring *sdma0 = &adev->sdma.instance[0].ring;
  308. struct amdgpu_ring *sdma1 = &adev->sdma.instance[1].ring;
  309. u32 rb_cntl, ib_cntl;
  310. int i;
  311. if ((adev->mman.buffer_funcs_ring == sdma0) ||
  312. (adev->mman.buffer_funcs_ring == sdma1))
  313. amdgpu_ttm_set_active_vram_size(adev, adev->mc.visible_vram_size);
  314. for (i = 0; i < adev->sdma.num_instances; i++) {
  315. rb_cntl = RREG32(mmSDMA0_GFX_RB_CNTL + sdma_offsets[i]);
  316. rb_cntl = REG_SET_FIELD(rb_cntl, SDMA0_GFX_RB_CNTL, RB_ENABLE, 0);
  317. WREG32(mmSDMA0_GFX_RB_CNTL + sdma_offsets[i], rb_cntl);
  318. ib_cntl = RREG32(mmSDMA0_GFX_IB_CNTL + sdma_offsets[i]);
  319. ib_cntl = REG_SET_FIELD(ib_cntl, SDMA0_GFX_IB_CNTL, IB_ENABLE, 0);
  320. WREG32(mmSDMA0_GFX_IB_CNTL + sdma_offsets[i], ib_cntl);
  321. }
  322. sdma0->ready = false;
  323. sdma1->ready = false;
  324. }
  325. /**
  326. * sdma_v2_4_rlc_stop - stop the compute async dma engines
  327. *
  328. * @adev: amdgpu_device pointer
  329. *
  330. * Stop the compute async dma queues (VI).
  331. */
  332. static void sdma_v2_4_rlc_stop(struct amdgpu_device *adev)
  333. {
  334. /* XXX todo */
  335. }
  336. /**
  337. * sdma_v2_4_enable - stop the async dma engines
  338. *
  339. * @adev: amdgpu_device pointer
  340. * @enable: enable/disable the DMA MEs.
  341. *
  342. * Halt or unhalt the async dma engines (VI).
  343. */
  344. static void sdma_v2_4_enable(struct amdgpu_device *adev, bool enable)
  345. {
  346. u32 f32_cntl;
  347. int i;
  348. if (!enable) {
  349. sdma_v2_4_gfx_stop(adev);
  350. sdma_v2_4_rlc_stop(adev);
  351. }
  352. for (i = 0; i < adev->sdma.num_instances; i++) {
  353. f32_cntl = RREG32(mmSDMA0_F32_CNTL + sdma_offsets[i]);
  354. if (enable)
  355. f32_cntl = REG_SET_FIELD(f32_cntl, SDMA0_F32_CNTL, HALT, 0);
  356. else
  357. f32_cntl = REG_SET_FIELD(f32_cntl, SDMA0_F32_CNTL, HALT, 1);
  358. WREG32(mmSDMA0_F32_CNTL + sdma_offsets[i], f32_cntl);
  359. }
  360. }
  361. /**
  362. * sdma_v2_4_gfx_resume - setup and start the async dma engines
  363. *
  364. * @adev: amdgpu_device pointer
  365. *
  366. * Set up the gfx DMA ring buffers and enable them (VI).
  367. * Returns 0 for success, error for failure.
  368. */
  369. static int sdma_v2_4_gfx_resume(struct amdgpu_device *adev)
  370. {
  371. struct amdgpu_ring *ring;
  372. u32 rb_cntl, ib_cntl;
  373. u32 rb_bufsz;
  374. u32 wb_offset;
  375. int i, j, r;
  376. for (i = 0; i < adev->sdma.num_instances; i++) {
  377. ring = &adev->sdma.instance[i].ring;
  378. wb_offset = (ring->rptr_offs * 4);
  379. mutex_lock(&adev->srbm_mutex);
  380. for (j = 0; j < 16; j++) {
  381. vi_srbm_select(adev, 0, 0, 0, j);
  382. /* SDMA GFX */
  383. WREG32(mmSDMA0_GFX_VIRTUAL_ADDR + sdma_offsets[i], 0);
  384. WREG32(mmSDMA0_GFX_APE1_CNTL + sdma_offsets[i], 0);
  385. }
  386. vi_srbm_select(adev, 0, 0, 0, 0);
  387. mutex_unlock(&adev->srbm_mutex);
  388. WREG32(mmSDMA0_TILING_CONFIG + sdma_offsets[i],
  389. adev->gfx.config.gb_addr_config & 0x70);
  390. WREG32(mmSDMA0_SEM_WAIT_FAIL_TIMER_CNTL + sdma_offsets[i], 0);
  391. /* Set ring buffer size in dwords */
  392. rb_bufsz = order_base_2(ring->ring_size / 4);
  393. rb_cntl = RREG32(mmSDMA0_GFX_RB_CNTL + sdma_offsets[i]);
  394. rb_cntl = REG_SET_FIELD(rb_cntl, SDMA0_GFX_RB_CNTL, RB_SIZE, rb_bufsz);
  395. #ifdef __BIG_ENDIAN
  396. rb_cntl = REG_SET_FIELD(rb_cntl, SDMA0_GFX_RB_CNTL, RB_SWAP_ENABLE, 1);
  397. rb_cntl = REG_SET_FIELD(rb_cntl, SDMA0_GFX_RB_CNTL,
  398. RPTR_WRITEBACK_SWAP_ENABLE, 1);
  399. #endif
  400. WREG32(mmSDMA0_GFX_RB_CNTL + sdma_offsets[i], rb_cntl);
  401. /* Initialize the ring buffer's read and write pointers */
  402. WREG32(mmSDMA0_GFX_RB_RPTR + sdma_offsets[i], 0);
  403. WREG32(mmSDMA0_GFX_RB_WPTR + sdma_offsets[i], 0);
  404. WREG32(mmSDMA0_GFX_IB_RPTR + sdma_offsets[i], 0);
  405. WREG32(mmSDMA0_GFX_IB_OFFSET + sdma_offsets[i], 0);
  406. /* set the wb address whether it's enabled or not */
  407. WREG32(mmSDMA0_GFX_RB_RPTR_ADDR_HI + sdma_offsets[i],
  408. upper_32_bits(adev->wb.gpu_addr + wb_offset) & 0xFFFFFFFF);
  409. WREG32(mmSDMA0_GFX_RB_RPTR_ADDR_LO + sdma_offsets[i],
  410. lower_32_bits(adev->wb.gpu_addr + wb_offset) & 0xFFFFFFFC);
  411. rb_cntl = REG_SET_FIELD(rb_cntl, SDMA0_GFX_RB_CNTL, RPTR_WRITEBACK_ENABLE, 1);
  412. WREG32(mmSDMA0_GFX_RB_BASE + sdma_offsets[i], ring->gpu_addr >> 8);
  413. WREG32(mmSDMA0_GFX_RB_BASE_HI + sdma_offsets[i], ring->gpu_addr >> 40);
  414. ring->wptr = 0;
  415. WREG32(mmSDMA0_GFX_RB_WPTR + sdma_offsets[i], lower_32_bits(ring->wptr) << 2);
  416. /* enable DMA RB */
  417. rb_cntl = REG_SET_FIELD(rb_cntl, SDMA0_GFX_RB_CNTL, RB_ENABLE, 1);
  418. WREG32(mmSDMA0_GFX_RB_CNTL + sdma_offsets[i], rb_cntl);
  419. ib_cntl = RREG32(mmSDMA0_GFX_IB_CNTL + sdma_offsets[i]);
  420. ib_cntl = REG_SET_FIELD(ib_cntl, SDMA0_GFX_IB_CNTL, IB_ENABLE, 1);
  421. #ifdef __BIG_ENDIAN
  422. ib_cntl = REG_SET_FIELD(ib_cntl, SDMA0_GFX_IB_CNTL, IB_SWAP_ENABLE, 1);
  423. #endif
  424. /* enable DMA IBs */
  425. WREG32(mmSDMA0_GFX_IB_CNTL + sdma_offsets[i], ib_cntl);
  426. ring->ready = true;
  427. }
  428. sdma_v2_4_enable(adev, true);
  429. for (i = 0; i < adev->sdma.num_instances; i++) {
  430. ring = &adev->sdma.instance[i].ring;
  431. r = amdgpu_ring_test_ring(ring);
  432. if (r) {
  433. ring->ready = false;
  434. return r;
  435. }
  436. if (adev->mman.buffer_funcs_ring == ring)
  437. amdgpu_ttm_set_active_vram_size(adev, adev->mc.real_vram_size);
  438. }
  439. return 0;
  440. }
  441. /**
  442. * sdma_v2_4_rlc_resume - setup and start the async dma engines
  443. *
  444. * @adev: amdgpu_device pointer
  445. *
  446. * Set up the compute DMA queues and enable them (VI).
  447. * Returns 0 for success, error for failure.
  448. */
  449. static int sdma_v2_4_rlc_resume(struct amdgpu_device *adev)
  450. {
  451. /* XXX todo */
  452. return 0;
  453. }
  454. /**
  455. * sdma_v2_4_load_microcode - load the sDMA ME ucode
  456. *
  457. * @adev: amdgpu_device pointer
  458. *
  459. * Loads the sDMA0/1 ucode.
  460. * Returns 0 for success, -EINVAL if the ucode is not available.
  461. */
  462. static int sdma_v2_4_load_microcode(struct amdgpu_device *adev)
  463. {
  464. const struct sdma_firmware_header_v1_0 *hdr;
  465. const __le32 *fw_data;
  466. u32 fw_size;
  467. int i, j;
  468. /* halt the MEs */
  469. sdma_v2_4_enable(adev, false);
  470. for (i = 0; i < adev->sdma.num_instances; i++) {
  471. if (!adev->sdma.instance[i].fw)
  472. return -EINVAL;
  473. hdr = (const struct sdma_firmware_header_v1_0 *)adev->sdma.instance[i].fw->data;
  474. amdgpu_ucode_print_sdma_hdr(&hdr->header);
  475. fw_size = le32_to_cpu(hdr->header.ucode_size_bytes) / 4;
  476. fw_data = (const __le32 *)
  477. (adev->sdma.instance[i].fw->data +
  478. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  479. WREG32(mmSDMA0_UCODE_ADDR + sdma_offsets[i], 0);
  480. for (j = 0; j < fw_size; j++)
  481. WREG32(mmSDMA0_UCODE_DATA + sdma_offsets[i], le32_to_cpup(fw_data++));
  482. WREG32(mmSDMA0_UCODE_ADDR + sdma_offsets[i], adev->sdma.instance[i].fw_version);
  483. }
  484. return 0;
  485. }
  486. /**
  487. * sdma_v2_4_start - setup and start the async dma engines
  488. *
  489. * @adev: amdgpu_device pointer
  490. *
  491. * Set up the DMA engines and enable them (VI).
  492. * Returns 0 for success, error for failure.
  493. */
  494. static int sdma_v2_4_start(struct amdgpu_device *adev)
  495. {
  496. int r;
  497. if (adev->firmware.load_type == AMDGPU_FW_LOAD_DIRECT) {
  498. r = sdma_v2_4_load_microcode(adev);
  499. if (r)
  500. return r;
  501. }
  502. /* halt the engine before programing */
  503. sdma_v2_4_enable(adev, false);
  504. /* start the gfx rings and rlc compute queues */
  505. r = sdma_v2_4_gfx_resume(adev);
  506. if (r)
  507. return r;
  508. r = sdma_v2_4_rlc_resume(adev);
  509. if (r)
  510. return r;
  511. return 0;
  512. }
  513. /**
  514. * sdma_v2_4_ring_test_ring - simple async dma engine test
  515. *
  516. * @ring: amdgpu_ring structure holding ring information
  517. *
  518. * Test the DMA engine by writing using it to write an
  519. * value to memory. (VI).
  520. * Returns 0 for success, error for failure.
  521. */
  522. static int sdma_v2_4_ring_test_ring(struct amdgpu_ring *ring)
  523. {
  524. struct amdgpu_device *adev = ring->adev;
  525. unsigned i;
  526. unsigned index;
  527. int r;
  528. u32 tmp;
  529. u64 gpu_addr;
  530. r = amdgpu_wb_get(adev, &index);
  531. if (r) {
  532. dev_err(adev->dev, "(%d) failed to allocate wb slot\n", r);
  533. return r;
  534. }
  535. gpu_addr = adev->wb.gpu_addr + (index * 4);
  536. tmp = 0xCAFEDEAD;
  537. adev->wb.wb[index] = cpu_to_le32(tmp);
  538. r = amdgpu_ring_alloc(ring, 5);
  539. if (r) {
  540. DRM_ERROR("amdgpu: dma failed to lock ring %d (%d).\n", ring->idx, r);
  541. amdgpu_wb_free(adev, index);
  542. return r;
  543. }
  544. amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_WRITE) |
  545. SDMA_PKT_HEADER_SUB_OP(SDMA_SUBOP_WRITE_LINEAR));
  546. amdgpu_ring_write(ring, lower_32_bits(gpu_addr));
  547. amdgpu_ring_write(ring, upper_32_bits(gpu_addr));
  548. amdgpu_ring_write(ring, SDMA_PKT_WRITE_UNTILED_DW_3_COUNT(1));
  549. amdgpu_ring_write(ring, 0xDEADBEEF);
  550. amdgpu_ring_commit(ring);
  551. for (i = 0; i < adev->usec_timeout; i++) {
  552. tmp = le32_to_cpu(adev->wb.wb[index]);
  553. if (tmp == 0xDEADBEEF)
  554. break;
  555. DRM_UDELAY(1);
  556. }
  557. if (i < adev->usec_timeout) {
  558. DRM_DEBUG("ring test on %d succeeded in %d usecs\n", ring->idx, i);
  559. } else {
  560. DRM_ERROR("amdgpu: ring %d test failed (0x%08X)\n",
  561. ring->idx, tmp);
  562. r = -EINVAL;
  563. }
  564. amdgpu_wb_free(adev, index);
  565. return r;
  566. }
  567. /**
  568. * sdma_v2_4_ring_test_ib - test an IB on the DMA engine
  569. *
  570. * @ring: amdgpu_ring structure holding ring information
  571. *
  572. * Test a simple IB in the DMA ring (VI).
  573. * Returns 0 on success, error on failure.
  574. */
  575. static int sdma_v2_4_ring_test_ib(struct amdgpu_ring *ring, long timeout)
  576. {
  577. struct amdgpu_device *adev = ring->adev;
  578. struct amdgpu_ib ib;
  579. struct dma_fence *f = NULL;
  580. unsigned index;
  581. u32 tmp = 0;
  582. u64 gpu_addr;
  583. long r;
  584. r = amdgpu_wb_get(adev, &index);
  585. if (r) {
  586. dev_err(adev->dev, "(%ld) failed to allocate wb slot\n", r);
  587. return r;
  588. }
  589. gpu_addr = adev->wb.gpu_addr + (index * 4);
  590. tmp = 0xCAFEDEAD;
  591. adev->wb.wb[index] = cpu_to_le32(tmp);
  592. memset(&ib, 0, sizeof(ib));
  593. r = amdgpu_ib_get(adev, NULL, 256, &ib);
  594. if (r) {
  595. DRM_ERROR("amdgpu: failed to get ib (%ld).\n", r);
  596. goto err0;
  597. }
  598. ib.ptr[0] = SDMA_PKT_HEADER_OP(SDMA_OP_WRITE) |
  599. SDMA_PKT_HEADER_SUB_OP(SDMA_SUBOP_WRITE_LINEAR);
  600. ib.ptr[1] = lower_32_bits(gpu_addr);
  601. ib.ptr[2] = upper_32_bits(gpu_addr);
  602. ib.ptr[3] = SDMA_PKT_WRITE_UNTILED_DW_3_COUNT(1);
  603. ib.ptr[4] = 0xDEADBEEF;
  604. ib.ptr[5] = SDMA_PKT_HEADER_OP(SDMA_OP_NOP);
  605. ib.ptr[6] = SDMA_PKT_HEADER_OP(SDMA_OP_NOP);
  606. ib.ptr[7] = SDMA_PKT_HEADER_OP(SDMA_OP_NOP);
  607. ib.length_dw = 8;
  608. r = amdgpu_ib_schedule(ring, 1, &ib, NULL, &f);
  609. if (r)
  610. goto err1;
  611. r = dma_fence_wait_timeout(f, false, timeout);
  612. if (r == 0) {
  613. DRM_ERROR("amdgpu: IB test timed out\n");
  614. r = -ETIMEDOUT;
  615. goto err1;
  616. } else if (r < 0) {
  617. DRM_ERROR("amdgpu: fence wait failed (%ld).\n", r);
  618. goto err1;
  619. }
  620. tmp = le32_to_cpu(adev->wb.wb[index]);
  621. if (tmp == 0xDEADBEEF) {
  622. DRM_DEBUG("ib test on ring %d succeeded\n", ring->idx);
  623. r = 0;
  624. } else {
  625. DRM_ERROR("amdgpu: ib test failed (0x%08X)\n", tmp);
  626. r = -EINVAL;
  627. }
  628. err1:
  629. amdgpu_ib_free(adev, &ib, NULL);
  630. dma_fence_put(f);
  631. err0:
  632. amdgpu_wb_free(adev, index);
  633. return r;
  634. }
  635. /**
  636. * sdma_v2_4_vm_copy_pte - update PTEs by copying them from the GART
  637. *
  638. * @ib: indirect buffer to fill with commands
  639. * @pe: addr of the page entry
  640. * @src: src addr to copy from
  641. * @count: number of page entries to update
  642. *
  643. * Update PTEs by copying them from the GART using sDMA (CIK).
  644. */
  645. static void sdma_v2_4_vm_copy_pte(struct amdgpu_ib *ib,
  646. uint64_t pe, uint64_t src,
  647. unsigned count)
  648. {
  649. unsigned bytes = count * 8;
  650. ib->ptr[ib->length_dw++] = SDMA_PKT_HEADER_OP(SDMA_OP_COPY) |
  651. SDMA_PKT_HEADER_SUB_OP(SDMA_SUBOP_COPY_LINEAR);
  652. ib->ptr[ib->length_dw++] = bytes;
  653. ib->ptr[ib->length_dw++] = 0; /* src/dst endian swap */
  654. ib->ptr[ib->length_dw++] = lower_32_bits(src);
  655. ib->ptr[ib->length_dw++] = upper_32_bits(src);
  656. ib->ptr[ib->length_dw++] = lower_32_bits(pe);
  657. ib->ptr[ib->length_dw++] = upper_32_bits(pe);
  658. }
  659. /**
  660. * sdma_v2_4_vm_write_pte - update PTEs by writing them manually
  661. *
  662. * @ib: indirect buffer to fill with commands
  663. * @pe: addr of the page entry
  664. * @value: dst addr to write into pe
  665. * @count: number of page entries to update
  666. * @incr: increase next addr by incr bytes
  667. *
  668. * Update PTEs by writing them manually using sDMA (CIK).
  669. */
  670. static void sdma_v2_4_vm_write_pte(struct amdgpu_ib *ib, uint64_t pe,
  671. uint64_t value, unsigned count,
  672. uint32_t incr)
  673. {
  674. unsigned ndw = count * 2;
  675. ib->ptr[ib->length_dw++] = SDMA_PKT_HEADER_OP(SDMA_OP_WRITE) |
  676. SDMA_PKT_HEADER_SUB_OP(SDMA_SUBOP_WRITE_LINEAR);
  677. ib->ptr[ib->length_dw++] = pe;
  678. ib->ptr[ib->length_dw++] = upper_32_bits(pe);
  679. ib->ptr[ib->length_dw++] = ndw;
  680. for (; ndw > 0; ndw -= 2) {
  681. ib->ptr[ib->length_dw++] = lower_32_bits(value);
  682. ib->ptr[ib->length_dw++] = upper_32_bits(value);
  683. value += incr;
  684. }
  685. }
  686. /**
  687. * sdma_v2_4_vm_set_pte_pde - update the page tables using sDMA
  688. *
  689. * @ib: indirect buffer to fill with commands
  690. * @pe: addr of the page entry
  691. * @addr: dst addr to write into pe
  692. * @count: number of page entries to update
  693. * @incr: increase next addr by incr bytes
  694. * @flags: access flags
  695. *
  696. * Update the page tables using sDMA (CIK).
  697. */
  698. static void sdma_v2_4_vm_set_pte_pde(struct amdgpu_ib *ib, uint64_t pe,
  699. uint64_t addr, unsigned count,
  700. uint32_t incr, uint64_t flags)
  701. {
  702. /* for physically contiguous pages (vram) */
  703. ib->ptr[ib->length_dw++] = SDMA_PKT_HEADER_OP(SDMA_OP_GEN_PTEPDE);
  704. ib->ptr[ib->length_dw++] = lower_32_bits(pe); /* dst addr */
  705. ib->ptr[ib->length_dw++] = upper_32_bits(pe);
  706. ib->ptr[ib->length_dw++] = lower_32_bits(flags); /* mask */
  707. ib->ptr[ib->length_dw++] = upper_32_bits(flags);
  708. ib->ptr[ib->length_dw++] = lower_32_bits(addr); /* value */
  709. ib->ptr[ib->length_dw++] = upper_32_bits(addr);
  710. ib->ptr[ib->length_dw++] = incr; /* increment size */
  711. ib->ptr[ib->length_dw++] = 0;
  712. ib->ptr[ib->length_dw++] = count; /* number of entries */
  713. }
  714. /**
  715. * sdma_v2_4_ring_pad_ib - pad the IB to the required number of dw
  716. *
  717. * @ib: indirect buffer to fill with padding
  718. *
  719. */
  720. static void sdma_v2_4_ring_pad_ib(struct amdgpu_ring *ring, struct amdgpu_ib *ib)
  721. {
  722. struct amdgpu_sdma_instance *sdma = amdgpu_get_sdma_instance(ring);
  723. u32 pad_count;
  724. int i;
  725. pad_count = (8 - (ib->length_dw & 0x7)) % 8;
  726. for (i = 0; i < pad_count; i++)
  727. if (sdma && sdma->burst_nop && (i == 0))
  728. ib->ptr[ib->length_dw++] =
  729. SDMA_PKT_HEADER_OP(SDMA_OP_NOP) |
  730. SDMA_PKT_NOP_HEADER_COUNT(pad_count - 1);
  731. else
  732. ib->ptr[ib->length_dw++] =
  733. SDMA_PKT_HEADER_OP(SDMA_OP_NOP);
  734. }
  735. /**
  736. * sdma_v2_4_ring_emit_pipeline_sync - sync the pipeline
  737. *
  738. * @ring: amdgpu_ring pointer
  739. *
  740. * Make sure all previous operations are completed (CIK).
  741. */
  742. static void sdma_v2_4_ring_emit_pipeline_sync(struct amdgpu_ring *ring)
  743. {
  744. uint32_t seq = ring->fence_drv.sync_seq;
  745. uint64_t addr = ring->fence_drv.gpu_addr;
  746. /* wait for idle */
  747. amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_POLL_REGMEM) |
  748. SDMA_PKT_POLL_REGMEM_HEADER_HDP_FLUSH(0) |
  749. SDMA_PKT_POLL_REGMEM_HEADER_FUNC(3) | /* equal */
  750. SDMA_PKT_POLL_REGMEM_HEADER_MEM_POLL(1));
  751. amdgpu_ring_write(ring, addr & 0xfffffffc);
  752. amdgpu_ring_write(ring, upper_32_bits(addr) & 0xffffffff);
  753. amdgpu_ring_write(ring, seq); /* reference */
  754. amdgpu_ring_write(ring, 0xfffffff); /* mask */
  755. amdgpu_ring_write(ring, SDMA_PKT_POLL_REGMEM_DW5_RETRY_COUNT(0xfff) |
  756. SDMA_PKT_POLL_REGMEM_DW5_INTERVAL(4)); /* retry count, poll interval */
  757. }
  758. /**
  759. * sdma_v2_4_ring_emit_vm_flush - cik vm flush using sDMA
  760. *
  761. * @ring: amdgpu_ring pointer
  762. * @vm: amdgpu_vm pointer
  763. *
  764. * Update the page table base and flush the VM TLB
  765. * using sDMA (VI).
  766. */
  767. static void sdma_v2_4_ring_emit_vm_flush(struct amdgpu_ring *ring,
  768. unsigned vm_id, uint64_t pd_addr)
  769. {
  770. amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_SRBM_WRITE) |
  771. SDMA_PKT_SRBM_WRITE_HEADER_BYTE_EN(0xf));
  772. if (vm_id < 8) {
  773. amdgpu_ring_write(ring, (mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR + vm_id));
  774. } else {
  775. amdgpu_ring_write(ring, (mmVM_CONTEXT8_PAGE_TABLE_BASE_ADDR + vm_id - 8));
  776. }
  777. amdgpu_ring_write(ring, pd_addr >> 12);
  778. /* flush TLB */
  779. amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_SRBM_WRITE) |
  780. SDMA_PKT_SRBM_WRITE_HEADER_BYTE_EN(0xf));
  781. amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST);
  782. amdgpu_ring_write(ring, 1 << vm_id);
  783. /* wait for flush */
  784. amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_POLL_REGMEM) |
  785. SDMA_PKT_POLL_REGMEM_HEADER_HDP_FLUSH(0) |
  786. SDMA_PKT_POLL_REGMEM_HEADER_FUNC(0)); /* always */
  787. amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST << 2);
  788. amdgpu_ring_write(ring, 0);
  789. amdgpu_ring_write(ring, 0); /* reference */
  790. amdgpu_ring_write(ring, 0); /* mask */
  791. amdgpu_ring_write(ring, SDMA_PKT_POLL_REGMEM_DW5_RETRY_COUNT(0xfff) |
  792. SDMA_PKT_POLL_REGMEM_DW5_INTERVAL(10)); /* retry count, poll interval */
  793. }
  794. static int sdma_v2_4_early_init(void *handle)
  795. {
  796. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  797. adev->sdma.num_instances = SDMA_MAX_INSTANCE;
  798. sdma_v2_4_set_ring_funcs(adev);
  799. sdma_v2_4_set_buffer_funcs(adev);
  800. sdma_v2_4_set_vm_pte_funcs(adev);
  801. sdma_v2_4_set_irq_funcs(adev);
  802. return 0;
  803. }
  804. static int sdma_v2_4_sw_init(void *handle)
  805. {
  806. struct amdgpu_ring *ring;
  807. int r, i;
  808. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  809. /* SDMA trap event */
  810. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_LEGACY, 224,
  811. &adev->sdma.trap_irq);
  812. if (r)
  813. return r;
  814. /* SDMA Privileged inst */
  815. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_LEGACY, 241,
  816. &adev->sdma.illegal_inst_irq);
  817. if (r)
  818. return r;
  819. /* SDMA Privileged inst */
  820. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_LEGACY, 247,
  821. &adev->sdma.illegal_inst_irq);
  822. if (r)
  823. return r;
  824. r = sdma_v2_4_init_microcode(adev);
  825. if (r) {
  826. DRM_ERROR("Failed to load sdma firmware!\n");
  827. return r;
  828. }
  829. for (i = 0; i < adev->sdma.num_instances; i++) {
  830. ring = &adev->sdma.instance[i].ring;
  831. ring->ring_obj = NULL;
  832. ring->use_doorbell = false;
  833. sprintf(ring->name, "sdma%d", i);
  834. r = amdgpu_ring_init(adev, ring, 1024,
  835. &adev->sdma.trap_irq,
  836. (i == 0) ?
  837. AMDGPU_SDMA_IRQ_TRAP0 :
  838. AMDGPU_SDMA_IRQ_TRAP1);
  839. if (r)
  840. return r;
  841. }
  842. return r;
  843. }
  844. static int sdma_v2_4_sw_fini(void *handle)
  845. {
  846. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  847. int i;
  848. for (i = 0; i < adev->sdma.num_instances; i++)
  849. amdgpu_ring_fini(&adev->sdma.instance[i].ring);
  850. sdma_v2_4_free_microcode(adev);
  851. return 0;
  852. }
  853. static int sdma_v2_4_hw_init(void *handle)
  854. {
  855. int r;
  856. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  857. sdma_v2_4_init_golden_registers(adev);
  858. r = sdma_v2_4_start(adev);
  859. if (r)
  860. return r;
  861. return r;
  862. }
  863. static int sdma_v2_4_hw_fini(void *handle)
  864. {
  865. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  866. sdma_v2_4_enable(adev, false);
  867. return 0;
  868. }
  869. static int sdma_v2_4_suspend(void *handle)
  870. {
  871. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  872. return sdma_v2_4_hw_fini(adev);
  873. }
  874. static int sdma_v2_4_resume(void *handle)
  875. {
  876. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  877. return sdma_v2_4_hw_init(adev);
  878. }
  879. static bool sdma_v2_4_is_idle(void *handle)
  880. {
  881. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  882. u32 tmp = RREG32(mmSRBM_STATUS2);
  883. if (tmp & (SRBM_STATUS2__SDMA_BUSY_MASK |
  884. SRBM_STATUS2__SDMA1_BUSY_MASK))
  885. return false;
  886. return true;
  887. }
  888. static int sdma_v2_4_wait_for_idle(void *handle)
  889. {
  890. unsigned i;
  891. u32 tmp;
  892. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  893. for (i = 0; i < adev->usec_timeout; i++) {
  894. tmp = RREG32(mmSRBM_STATUS2) & (SRBM_STATUS2__SDMA_BUSY_MASK |
  895. SRBM_STATUS2__SDMA1_BUSY_MASK);
  896. if (!tmp)
  897. return 0;
  898. udelay(1);
  899. }
  900. return -ETIMEDOUT;
  901. }
  902. static int sdma_v2_4_soft_reset(void *handle)
  903. {
  904. u32 srbm_soft_reset = 0;
  905. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  906. u32 tmp = RREG32(mmSRBM_STATUS2);
  907. if (tmp & SRBM_STATUS2__SDMA_BUSY_MASK) {
  908. /* sdma0 */
  909. tmp = RREG32(mmSDMA0_F32_CNTL + SDMA0_REGISTER_OFFSET);
  910. tmp = REG_SET_FIELD(tmp, SDMA0_F32_CNTL, HALT, 0);
  911. WREG32(mmSDMA0_F32_CNTL + SDMA0_REGISTER_OFFSET, tmp);
  912. srbm_soft_reset |= SRBM_SOFT_RESET__SOFT_RESET_SDMA_MASK;
  913. }
  914. if (tmp & SRBM_STATUS2__SDMA1_BUSY_MASK) {
  915. /* sdma1 */
  916. tmp = RREG32(mmSDMA0_F32_CNTL + SDMA1_REGISTER_OFFSET);
  917. tmp = REG_SET_FIELD(tmp, SDMA0_F32_CNTL, HALT, 0);
  918. WREG32(mmSDMA0_F32_CNTL + SDMA1_REGISTER_OFFSET, tmp);
  919. srbm_soft_reset |= SRBM_SOFT_RESET__SOFT_RESET_SDMA1_MASK;
  920. }
  921. if (srbm_soft_reset) {
  922. tmp = RREG32(mmSRBM_SOFT_RESET);
  923. tmp |= srbm_soft_reset;
  924. dev_info(adev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  925. WREG32(mmSRBM_SOFT_RESET, tmp);
  926. tmp = RREG32(mmSRBM_SOFT_RESET);
  927. udelay(50);
  928. tmp &= ~srbm_soft_reset;
  929. WREG32(mmSRBM_SOFT_RESET, tmp);
  930. tmp = RREG32(mmSRBM_SOFT_RESET);
  931. /* Wait a little for things to settle down */
  932. udelay(50);
  933. }
  934. return 0;
  935. }
  936. static int sdma_v2_4_set_trap_irq_state(struct amdgpu_device *adev,
  937. struct amdgpu_irq_src *src,
  938. unsigned type,
  939. enum amdgpu_interrupt_state state)
  940. {
  941. u32 sdma_cntl;
  942. switch (type) {
  943. case AMDGPU_SDMA_IRQ_TRAP0:
  944. switch (state) {
  945. case AMDGPU_IRQ_STATE_DISABLE:
  946. sdma_cntl = RREG32(mmSDMA0_CNTL + SDMA0_REGISTER_OFFSET);
  947. sdma_cntl = REG_SET_FIELD(sdma_cntl, SDMA0_CNTL, TRAP_ENABLE, 0);
  948. WREG32(mmSDMA0_CNTL + SDMA0_REGISTER_OFFSET, sdma_cntl);
  949. break;
  950. case AMDGPU_IRQ_STATE_ENABLE:
  951. sdma_cntl = RREG32(mmSDMA0_CNTL + SDMA0_REGISTER_OFFSET);
  952. sdma_cntl = REG_SET_FIELD(sdma_cntl, SDMA0_CNTL, TRAP_ENABLE, 1);
  953. WREG32(mmSDMA0_CNTL + SDMA0_REGISTER_OFFSET, sdma_cntl);
  954. break;
  955. default:
  956. break;
  957. }
  958. break;
  959. case AMDGPU_SDMA_IRQ_TRAP1:
  960. switch (state) {
  961. case AMDGPU_IRQ_STATE_DISABLE:
  962. sdma_cntl = RREG32(mmSDMA0_CNTL + SDMA1_REGISTER_OFFSET);
  963. sdma_cntl = REG_SET_FIELD(sdma_cntl, SDMA0_CNTL, TRAP_ENABLE, 0);
  964. WREG32(mmSDMA0_CNTL + SDMA1_REGISTER_OFFSET, sdma_cntl);
  965. break;
  966. case AMDGPU_IRQ_STATE_ENABLE:
  967. sdma_cntl = RREG32(mmSDMA0_CNTL + SDMA1_REGISTER_OFFSET);
  968. sdma_cntl = REG_SET_FIELD(sdma_cntl, SDMA0_CNTL, TRAP_ENABLE, 1);
  969. WREG32(mmSDMA0_CNTL + SDMA1_REGISTER_OFFSET, sdma_cntl);
  970. break;
  971. default:
  972. break;
  973. }
  974. break;
  975. default:
  976. break;
  977. }
  978. return 0;
  979. }
  980. static int sdma_v2_4_process_trap_irq(struct amdgpu_device *adev,
  981. struct amdgpu_irq_src *source,
  982. struct amdgpu_iv_entry *entry)
  983. {
  984. u8 instance_id, queue_id;
  985. instance_id = (entry->ring_id & 0x3) >> 0;
  986. queue_id = (entry->ring_id & 0xc) >> 2;
  987. DRM_DEBUG("IH: SDMA trap\n");
  988. switch (instance_id) {
  989. case 0:
  990. switch (queue_id) {
  991. case 0:
  992. amdgpu_fence_process(&adev->sdma.instance[0].ring);
  993. break;
  994. case 1:
  995. /* XXX compute */
  996. break;
  997. case 2:
  998. /* XXX compute */
  999. break;
  1000. }
  1001. break;
  1002. case 1:
  1003. switch (queue_id) {
  1004. case 0:
  1005. amdgpu_fence_process(&adev->sdma.instance[1].ring);
  1006. break;
  1007. case 1:
  1008. /* XXX compute */
  1009. break;
  1010. case 2:
  1011. /* XXX compute */
  1012. break;
  1013. }
  1014. break;
  1015. }
  1016. return 0;
  1017. }
  1018. static int sdma_v2_4_process_illegal_inst_irq(struct amdgpu_device *adev,
  1019. struct amdgpu_irq_src *source,
  1020. struct amdgpu_iv_entry *entry)
  1021. {
  1022. DRM_ERROR("Illegal instruction in SDMA command stream\n");
  1023. schedule_work(&adev->reset_work);
  1024. return 0;
  1025. }
  1026. static int sdma_v2_4_set_clockgating_state(void *handle,
  1027. enum amd_clockgating_state state)
  1028. {
  1029. /* XXX handled via the smc on VI */
  1030. return 0;
  1031. }
  1032. static int sdma_v2_4_set_powergating_state(void *handle,
  1033. enum amd_powergating_state state)
  1034. {
  1035. return 0;
  1036. }
  1037. static const struct amd_ip_funcs sdma_v2_4_ip_funcs = {
  1038. .name = "sdma_v2_4",
  1039. .early_init = sdma_v2_4_early_init,
  1040. .late_init = NULL,
  1041. .sw_init = sdma_v2_4_sw_init,
  1042. .sw_fini = sdma_v2_4_sw_fini,
  1043. .hw_init = sdma_v2_4_hw_init,
  1044. .hw_fini = sdma_v2_4_hw_fini,
  1045. .suspend = sdma_v2_4_suspend,
  1046. .resume = sdma_v2_4_resume,
  1047. .is_idle = sdma_v2_4_is_idle,
  1048. .wait_for_idle = sdma_v2_4_wait_for_idle,
  1049. .soft_reset = sdma_v2_4_soft_reset,
  1050. .set_clockgating_state = sdma_v2_4_set_clockgating_state,
  1051. .set_powergating_state = sdma_v2_4_set_powergating_state,
  1052. };
  1053. static const struct amdgpu_ring_funcs sdma_v2_4_ring_funcs = {
  1054. .type = AMDGPU_RING_TYPE_SDMA,
  1055. .align_mask = 0xf,
  1056. .nop = SDMA_PKT_NOP_HEADER_OP(SDMA_OP_NOP),
  1057. .support_64bit_ptrs = false,
  1058. .get_rptr = sdma_v2_4_ring_get_rptr,
  1059. .get_wptr = sdma_v2_4_ring_get_wptr,
  1060. .set_wptr = sdma_v2_4_ring_set_wptr,
  1061. .emit_frame_size =
  1062. 6 + /* sdma_v2_4_ring_emit_hdp_flush */
  1063. 3 + /* sdma_v2_4_ring_emit_hdp_invalidate */
  1064. 6 + /* sdma_v2_4_ring_emit_pipeline_sync */
  1065. 12 + /* sdma_v2_4_ring_emit_vm_flush */
  1066. 10 + 10 + 10, /* sdma_v2_4_ring_emit_fence x3 for user fence, vm fence */
  1067. .emit_ib_size = 7 + 6, /* sdma_v2_4_ring_emit_ib */
  1068. .emit_ib = sdma_v2_4_ring_emit_ib,
  1069. .emit_fence = sdma_v2_4_ring_emit_fence,
  1070. .emit_pipeline_sync = sdma_v2_4_ring_emit_pipeline_sync,
  1071. .emit_vm_flush = sdma_v2_4_ring_emit_vm_flush,
  1072. .emit_hdp_flush = sdma_v2_4_ring_emit_hdp_flush,
  1073. .emit_hdp_invalidate = sdma_v2_4_ring_emit_hdp_invalidate,
  1074. .test_ring = sdma_v2_4_ring_test_ring,
  1075. .test_ib = sdma_v2_4_ring_test_ib,
  1076. .insert_nop = sdma_v2_4_ring_insert_nop,
  1077. .pad_ib = sdma_v2_4_ring_pad_ib,
  1078. };
  1079. static void sdma_v2_4_set_ring_funcs(struct amdgpu_device *adev)
  1080. {
  1081. int i;
  1082. for (i = 0; i < adev->sdma.num_instances; i++)
  1083. adev->sdma.instance[i].ring.funcs = &sdma_v2_4_ring_funcs;
  1084. }
  1085. static const struct amdgpu_irq_src_funcs sdma_v2_4_trap_irq_funcs = {
  1086. .set = sdma_v2_4_set_trap_irq_state,
  1087. .process = sdma_v2_4_process_trap_irq,
  1088. };
  1089. static const struct amdgpu_irq_src_funcs sdma_v2_4_illegal_inst_irq_funcs = {
  1090. .process = sdma_v2_4_process_illegal_inst_irq,
  1091. };
  1092. static void sdma_v2_4_set_irq_funcs(struct amdgpu_device *adev)
  1093. {
  1094. adev->sdma.trap_irq.num_types = AMDGPU_SDMA_IRQ_LAST;
  1095. adev->sdma.trap_irq.funcs = &sdma_v2_4_trap_irq_funcs;
  1096. adev->sdma.illegal_inst_irq.funcs = &sdma_v2_4_illegal_inst_irq_funcs;
  1097. }
  1098. /**
  1099. * sdma_v2_4_emit_copy_buffer - copy buffer using the sDMA engine
  1100. *
  1101. * @ring: amdgpu_ring structure holding ring information
  1102. * @src_offset: src GPU address
  1103. * @dst_offset: dst GPU address
  1104. * @byte_count: number of bytes to xfer
  1105. *
  1106. * Copy GPU buffers using the DMA engine (VI).
  1107. * Used by the amdgpu ttm implementation to move pages if
  1108. * registered as the asic copy callback.
  1109. */
  1110. static void sdma_v2_4_emit_copy_buffer(struct amdgpu_ib *ib,
  1111. uint64_t src_offset,
  1112. uint64_t dst_offset,
  1113. uint32_t byte_count)
  1114. {
  1115. ib->ptr[ib->length_dw++] = SDMA_PKT_HEADER_OP(SDMA_OP_COPY) |
  1116. SDMA_PKT_HEADER_SUB_OP(SDMA_SUBOP_COPY_LINEAR);
  1117. ib->ptr[ib->length_dw++] = byte_count;
  1118. ib->ptr[ib->length_dw++] = 0; /* src/dst endian swap */
  1119. ib->ptr[ib->length_dw++] = lower_32_bits(src_offset);
  1120. ib->ptr[ib->length_dw++] = upper_32_bits(src_offset);
  1121. ib->ptr[ib->length_dw++] = lower_32_bits(dst_offset);
  1122. ib->ptr[ib->length_dw++] = upper_32_bits(dst_offset);
  1123. }
  1124. /**
  1125. * sdma_v2_4_emit_fill_buffer - fill buffer using the sDMA engine
  1126. *
  1127. * @ring: amdgpu_ring structure holding ring information
  1128. * @src_data: value to write to buffer
  1129. * @dst_offset: dst GPU address
  1130. * @byte_count: number of bytes to xfer
  1131. *
  1132. * Fill GPU buffers using the DMA engine (VI).
  1133. */
  1134. static void sdma_v2_4_emit_fill_buffer(struct amdgpu_ib *ib,
  1135. uint32_t src_data,
  1136. uint64_t dst_offset,
  1137. uint32_t byte_count)
  1138. {
  1139. ib->ptr[ib->length_dw++] = SDMA_PKT_HEADER_OP(SDMA_OP_CONST_FILL);
  1140. ib->ptr[ib->length_dw++] = lower_32_bits(dst_offset);
  1141. ib->ptr[ib->length_dw++] = upper_32_bits(dst_offset);
  1142. ib->ptr[ib->length_dw++] = src_data;
  1143. ib->ptr[ib->length_dw++] = byte_count;
  1144. }
  1145. static const struct amdgpu_buffer_funcs sdma_v2_4_buffer_funcs = {
  1146. .copy_max_bytes = 0x1fffff,
  1147. .copy_num_dw = 7,
  1148. .emit_copy_buffer = sdma_v2_4_emit_copy_buffer,
  1149. .fill_max_bytes = 0x1fffff,
  1150. .fill_num_dw = 7,
  1151. .emit_fill_buffer = sdma_v2_4_emit_fill_buffer,
  1152. };
  1153. static void sdma_v2_4_set_buffer_funcs(struct amdgpu_device *adev)
  1154. {
  1155. if (adev->mman.buffer_funcs == NULL) {
  1156. adev->mman.buffer_funcs = &sdma_v2_4_buffer_funcs;
  1157. adev->mman.buffer_funcs_ring = &adev->sdma.instance[0].ring;
  1158. }
  1159. }
  1160. static const struct amdgpu_vm_pte_funcs sdma_v2_4_vm_pte_funcs = {
  1161. .copy_pte_num_dw = 7,
  1162. .copy_pte = sdma_v2_4_vm_copy_pte,
  1163. .write_pte = sdma_v2_4_vm_write_pte,
  1164. .set_max_nums_pte_pde = 0x1fffff >> 3,
  1165. .set_pte_pde_num_dw = 10,
  1166. .set_pte_pde = sdma_v2_4_vm_set_pte_pde,
  1167. };
  1168. static void sdma_v2_4_set_vm_pte_funcs(struct amdgpu_device *adev)
  1169. {
  1170. unsigned i;
  1171. if (adev->vm_manager.vm_pte_funcs == NULL) {
  1172. adev->vm_manager.vm_pte_funcs = &sdma_v2_4_vm_pte_funcs;
  1173. for (i = 0; i < adev->sdma.num_instances; i++)
  1174. adev->vm_manager.vm_pte_rings[i] =
  1175. &adev->sdma.instance[i].ring;
  1176. adev->vm_manager.vm_pte_num_rings = adev->sdma.num_instances;
  1177. }
  1178. }
  1179. const struct amdgpu_ip_block_version sdma_v2_4_ip_block =
  1180. {
  1181. .type = AMD_IP_BLOCK_TYPE_SDMA,
  1182. .major = 2,
  1183. .minor = 4,
  1184. .rev = 0,
  1185. .funcs = &sdma_v2_4_ip_funcs,
  1186. };