psp_v10_0.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426
  1. /*
  2. * Copyright 2016 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Author: Huang Rui
  23. *
  24. */
  25. #include <linux/firmware.h>
  26. #include "amdgpu.h"
  27. #include "amdgpu_psp.h"
  28. #include "amdgpu_ucode.h"
  29. #include "soc15_common.h"
  30. #include "psp_v10_0.h"
  31. #include "soc15ip.h"
  32. #include "mp/mp_10_0_offset.h"
  33. #include "gc/gc_9_1_offset.h"
  34. #include "sdma0/sdma0_4_1_offset.h"
  35. MODULE_FIRMWARE("amdgpu/raven_asd.bin");
  36. static int
  37. psp_v10_0_get_fw_type(struct amdgpu_firmware_info *ucode, enum psp_gfx_fw_type *type)
  38. {
  39. switch(ucode->ucode_id) {
  40. case AMDGPU_UCODE_ID_SDMA0:
  41. *type = GFX_FW_TYPE_SDMA0;
  42. break;
  43. case AMDGPU_UCODE_ID_SDMA1:
  44. *type = GFX_FW_TYPE_SDMA1;
  45. break;
  46. case AMDGPU_UCODE_ID_CP_CE:
  47. *type = GFX_FW_TYPE_CP_CE;
  48. break;
  49. case AMDGPU_UCODE_ID_CP_PFP:
  50. *type = GFX_FW_TYPE_CP_PFP;
  51. break;
  52. case AMDGPU_UCODE_ID_CP_ME:
  53. *type = GFX_FW_TYPE_CP_ME;
  54. break;
  55. case AMDGPU_UCODE_ID_CP_MEC1:
  56. *type = GFX_FW_TYPE_CP_MEC;
  57. break;
  58. case AMDGPU_UCODE_ID_CP_MEC1_JT:
  59. *type = GFX_FW_TYPE_CP_MEC_ME1;
  60. break;
  61. case AMDGPU_UCODE_ID_CP_MEC2:
  62. *type = GFX_FW_TYPE_CP_MEC;
  63. break;
  64. case AMDGPU_UCODE_ID_CP_MEC2_JT:
  65. *type = GFX_FW_TYPE_CP_MEC_ME2;
  66. break;
  67. case AMDGPU_UCODE_ID_RLC_G:
  68. *type = GFX_FW_TYPE_RLC_G;
  69. break;
  70. case AMDGPU_UCODE_ID_SMC:
  71. *type = GFX_FW_TYPE_SMU;
  72. break;
  73. case AMDGPU_UCODE_ID_UVD:
  74. *type = GFX_FW_TYPE_UVD;
  75. break;
  76. case AMDGPU_UCODE_ID_VCE:
  77. *type = GFX_FW_TYPE_VCE;
  78. break;
  79. case AMDGPU_UCODE_ID_MAXIMUM:
  80. default:
  81. return -EINVAL;
  82. }
  83. return 0;
  84. }
  85. int psp_v10_0_init_microcode(struct psp_context *psp)
  86. {
  87. struct amdgpu_device *adev = psp->adev;
  88. const char *chip_name;
  89. char fw_name[30];
  90. int err = 0;
  91. const struct psp_firmware_header_v1_0 *hdr;
  92. DRM_DEBUG("\n");
  93. switch (adev->asic_type) {
  94. case CHIP_RAVEN:
  95. chip_name = "raven";
  96. break;
  97. default: BUG();
  98. }
  99. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_asd.bin", chip_name);
  100. err = request_firmware(&adev->psp.asd_fw, fw_name, adev->dev);
  101. if (err)
  102. goto out;
  103. err = amdgpu_ucode_validate(adev->psp.asd_fw);
  104. if (err)
  105. goto out;
  106. hdr = (const struct psp_firmware_header_v1_0 *)adev->psp.asd_fw->data;
  107. adev->psp.asd_fw_version = le32_to_cpu(hdr->header.ucode_version);
  108. adev->psp.asd_feature_version = le32_to_cpu(hdr->ucode_feature_version);
  109. adev->psp.asd_ucode_size = le32_to_cpu(hdr->header.ucode_size_bytes);
  110. adev->psp.asd_start_addr = (uint8_t *)hdr +
  111. le32_to_cpu(hdr->header.ucode_array_offset_bytes);
  112. return 0;
  113. out:
  114. if (err) {
  115. dev_err(adev->dev,
  116. "psp v10.0: Failed to load firmware \"%s\"\n",
  117. fw_name);
  118. release_firmware(adev->psp.asd_fw);
  119. adev->psp.asd_fw = NULL;
  120. }
  121. return err;
  122. }
  123. int psp_v10_0_prep_cmd_buf(struct amdgpu_firmware_info *ucode, struct psp_gfx_cmd_resp *cmd)
  124. {
  125. int ret;
  126. uint64_t fw_mem_mc_addr = ucode->mc_addr;
  127. memset(cmd, 0, sizeof(struct psp_gfx_cmd_resp));
  128. cmd->cmd_id = GFX_CMD_ID_LOAD_IP_FW;
  129. cmd->cmd.cmd_load_ip_fw.fw_phy_addr_lo = lower_32_bits(fw_mem_mc_addr);
  130. cmd->cmd.cmd_load_ip_fw.fw_phy_addr_hi = upper_32_bits(fw_mem_mc_addr);
  131. cmd->cmd.cmd_load_ip_fw.fw_size = ucode->ucode_size;
  132. ret = psp_v10_0_get_fw_type(ucode, &cmd->cmd.cmd_load_ip_fw.fw_type);
  133. if (ret)
  134. DRM_ERROR("Unknown firmware type\n");
  135. return ret;
  136. }
  137. int psp_v10_0_ring_init(struct psp_context *psp, enum psp_ring_type ring_type)
  138. {
  139. int ret = 0;
  140. struct psp_ring *ring;
  141. struct amdgpu_device *adev = psp->adev;
  142. ring = &psp->km_ring;
  143. ring->ring_type = ring_type;
  144. /* allocate 4k Page of Local Frame Buffer memory for ring */
  145. ring->ring_size = 0x1000;
  146. ret = amdgpu_bo_create_kernel(adev, ring->ring_size, PAGE_SIZE,
  147. AMDGPU_GEM_DOMAIN_VRAM,
  148. &adev->firmware.rbuf,
  149. &ring->ring_mem_mc_addr,
  150. (void **)&ring->ring_mem);
  151. if (ret) {
  152. ring->ring_size = 0;
  153. return ret;
  154. }
  155. return 0;
  156. }
  157. int psp_v10_0_ring_create(struct psp_context *psp, enum psp_ring_type ring_type)
  158. {
  159. int ret = 0;
  160. unsigned int psp_ring_reg = 0;
  161. struct psp_ring *ring = &psp->km_ring;
  162. struct amdgpu_device *adev = psp->adev;
  163. /* Write low address of the ring to C2PMSG_69 */
  164. psp_ring_reg = lower_32_bits(ring->ring_mem_mc_addr);
  165. WREG32_SOC15(MP0, 0, mmMP0_SMN_C2PMSG_69, psp_ring_reg);
  166. /* Write high address of the ring to C2PMSG_70 */
  167. psp_ring_reg = upper_32_bits(ring->ring_mem_mc_addr);
  168. WREG32_SOC15(MP0, 0, mmMP0_SMN_C2PMSG_70, psp_ring_reg);
  169. /* Write size of ring to C2PMSG_71 */
  170. psp_ring_reg = ring->ring_size;
  171. WREG32_SOC15(MP0, 0, mmMP0_SMN_C2PMSG_71, psp_ring_reg);
  172. /* Write the ring initialization command to C2PMSG_64 */
  173. psp_ring_reg = ring_type;
  174. psp_ring_reg = psp_ring_reg << 16;
  175. WREG32_SOC15(MP0, 0, mmMP0_SMN_C2PMSG_64, psp_ring_reg);
  176. /* There might be handshake issue with hardware which needs delay */
  177. mdelay(20);
  178. /* Wait for response flag (bit 31) in C2PMSG_64 */
  179. ret = psp_wait_for(psp, SOC15_REG_OFFSET(MP0, 0, mmMP0_SMN_C2PMSG_64),
  180. 0x80000000, 0x8000FFFF, false);
  181. return ret;
  182. }
  183. int psp_v10_0_ring_stop(struct psp_context *psp, enum psp_ring_type ring_type)
  184. {
  185. int ret = 0;
  186. struct psp_ring *ring;
  187. unsigned int psp_ring_reg = 0;
  188. struct amdgpu_device *adev = psp->adev;
  189. ring = &psp->km_ring;
  190. /* Write the ring destroy command to C2PMSG_64 */
  191. psp_ring_reg = 3 << 16;
  192. WREG32_SOC15(MP0, 0, mmMP0_SMN_C2PMSG_64, psp_ring_reg);
  193. /* There might be handshake issue with hardware which needs delay */
  194. mdelay(20);
  195. /* Wait for response flag (bit 31) in C2PMSG_64 */
  196. ret = psp_wait_for(psp, SOC15_REG_OFFSET(MP0, 0, mmMP0_SMN_C2PMSG_64),
  197. 0x80000000, 0x80000000, false);
  198. return ret;
  199. }
  200. int psp_v10_0_ring_destroy(struct psp_context *psp, enum psp_ring_type ring_type)
  201. {
  202. int ret = 0;
  203. struct psp_ring *ring = &psp->km_ring;
  204. struct amdgpu_device *adev = psp->adev;
  205. ret = psp_v10_0_ring_stop(psp, ring_type);
  206. if (ret)
  207. DRM_ERROR("Fail to stop psp ring\n");
  208. amdgpu_bo_free_kernel(&adev->firmware.rbuf,
  209. &ring->ring_mem_mc_addr,
  210. (void **)&ring->ring_mem);
  211. return ret;
  212. }
  213. int psp_v10_0_cmd_submit(struct psp_context *psp,
  214. struct amdgpu_firmware_info *ucode,
  215. uint64_t cmd_buf_mc_addr, uint64_t fence_mc_addr,
  216. int index)
  217. {
  218. unsigned int psp_write_ptr_reg = 0;
  219. struct psp_gfx_rb_frame * write_frame = psp->km_ring.ring_mem;
  220. struct psp_ring *ring = &psp->km_ring;
  221. struct psp_gfx_rb_frame *ring_buffer_start = ring->ring_mem;
  222. struct psp_gfx_rb_frame *ring_buffer_end = ring_buffer_start +
  223. ring->ring_size / sizeof(struct psp_gfx_rb_frame) - 1;
  224. struct amdgpu_device *adev = psp->adev;
  225. uint32_t ring_size_dw = ring->ring_size / 4;
  226. uint32_t rb_frame_size_dw = sizeof(struct psp_gfx_rb_frame) / 4;
  227. /* KM (GPCOM) prepare write pointer */
  228. psp_write_ptr_reg = RREG32_SOC15(MP0, 0, mmMP0_SMN_C2PMSG_67);
  229. /* Update KM RB frame pointer to new frame */
  230. if ((psp_write_ptr_reg % ring_size_dw) == 0)
  231. write_frame = ring_buffer_start;
  232. else
  233. write_frame = ring_buffer_start + (psp_write_ptr_reg / rb_frame_size_dw);
  234. /* Check invalid write_frame ptr address */
  235. if ((write_frame < ring_buffer_start) || (ring_buffer_end < write_frame)) {
  236. DRM_ERROR("ring_buffer_start = %p; ring_buffer_end = %p; write_frame = %p\n",
  237. ring_buffer_start, ring_buffer_end, write_frame);
  238. DRM_ERROR("write_frame is pointing to address out of bounds\n");
  239. return -EINVAL;
  240. }
  241. /* Initialize KM RB frame */
  242. memset(write_frame, 0, sizeof(struct psp_gfx_rb_frame));
  243. /* Update KM RB frame */
  244. write_frame->cmd_buf_addr_hi = upper_32_bits(cmd_buf_mc_addr);
  245. write_frame->cmd_buf_addr_lo = lower_32_bits(cmd_buf_mc_addr);
  246. write_frame->fence_addr_hi = upper_32_bits(fence_mc_addr);
  247. write_frame->fence_addr_lo = lower_32_bits(fence_mc_addr);
  248. write_frame->fence_value = index;
  249. /* Update the write Pointer in DWORDs */
  250. psp_write_ptr_reg = (psp_write_ptr_reg + rb_frame_size_dw) % ring_size_dw;
  251. WREG32_SOC15(MP0, 0, mmMP0_SMN_C2PMSG_67, psp_write_ptr_reg);
  252. return 0;
  253. }
  254. static int
  255. psp_v10_0_sram_map(unsigned int *sram_offset, unsigned int *sram_addr_reg_offset,
  256. unsigned int *sram_data_reg_offset,
  257. enum AMDGPU_UCODE_ID ucode_id)
  258. {
  259. int ret = 0;
  260. switch(ucode_id) {
  261. /* TODO: needs to confirm */
  262. #if 0
  263. case AMDGPU_UCODE_ID_SMC:
  264. *sram_offset = 0;
  265. *sram_addr_reg_offset = 0;
  266. *sram_data_reg_offset = 0;
  267. break;
  268. #endif
  269. case AMDGPU_UCODE_ID_CP_CE:
  270. *sram_offset = 0x0;
  271. *sram_addr_reg_offset = SOC15_REG_OFFSET(GC, 0, mmCP_CE_UCODE_ADDR);
  272. *sram_data_reg_offset = SOC15_REG_OFFSET(GC, 0, mmCP_CE_UCODE_DATA);
  273. break;
  274. case AMDGPU_UCODE_ID_CP_PFP:
  275. *sram_offset = 0x0;
  276. *sram_addr_reg_offset = SOC15_REG_OFFSET(GC, 0, mmCP_PFP_UCODE_ADDR);
  277. *sram_data_reg_offset = SOC15_REG_OFFSET(GC, 0, mmCP_PFP_UCODE_DATA);
  278. break;
  279. case AMDGPU_UCODE_ID_CP_ME:
  280. *sram_offset = 0x0;
  281. *sram_addr_reg_offset = SOC15_REG_OFFSET(GC, 0, mmCP_HYP_ME_UCODE_ADDR);
  282. *sram_data_reg_offset = SOC15_REG_OFFSET(GC, 0, mmCP_HYP_ME_UCODE_DATA);
  283. break;
  284. case AMDGPU_UCODE_ID_CP_MEC1:
  285. *sram_offset = 0x10000;
  286. *sram_addr_reg_offset = SOC15_REG_OFFSET(GC, 0, mmCP_MEC_ME1_UCODE_ADDR);
  287. *sram_data_reg_offset = SOC15_REG_OFFSET(GC, 0, mmCP_MEC_ME1_UCODE_DATA);
  288. break;
  289. case AMDGPU_UCODE_ID_CP_MEC2:
  290. *sram_offset = 0x10000;
  291. *sram_addr_reg_offset = SOC15_REG_OFFSET(GC, 0, mmCP_HYP_MEC2_UCODE_ADDR);
  292. *sram_data_reg_offset = SOC15_REG_OFFSET(GC, 0, mmCP_HYP_MEC2_UCODE_DATA);
  293. break;
  294. case AMDGPU_UCODE_ID_RLC_G:
  295. *sram_offset = 0x2000;
  296. *sram_addr_reg_offset = SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_UCODE_ADDR);
  297. *sram_data_reg_offset = SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_UCODE_DATA);
  298. break;
  299. case AMDGPU_UCODE_ID_SDMA0:
  300. *sram_offset = 0x0;
  301. *sram_addr_reg_offset = SOC15_REG_OFFSET(SDMA0, 0, mmSDMA0_UCODE_ADDR);
  302. *sram_data_reg_offset = SOC15_REG_OFFSET(SDMA0, 0, mmSDMA0_UCODE_DATA);
  303. break;
  304. /* TODO: needs to confirm */
  305. #if 0
  306. case AMDGPU_UCODE_ID_SDMA1:
  307. *sram_offset = ;
  308. *sram_addr_reg_offset = ;
  309. break;
  310. case AMDGPU_UCODE_ID_UVD:
  311. *sram_offset = ;
  312. *sram_addr_reg_offset = ;
  313. break;
  314. case AMDGPU_UCODE_ID_VCE:
  315. *sram_offset = ;
  316. *sram_addr_reg_offset = ;
  317. break;
  318. #endif
  319. case AMDGPU_UCODE_ID_MAXIMUM:
  320. default:
  321. ret = -EINVAL;
  322. break;
  323. }
  324. return ret;
  325. }
  326. bool psp_v10_0_compare_sram_data(struct psp_context *psp,
  327. struct amdgpu_firmware_info *ucode,
  328. enum AMDGPU_UCODE_ID ucode_type)
  329. {
  330. int err = 0;
  331. unsigned int fw_sram_reg_val = 0;
  332. unsigned int fw_sram_addr_reg_offset = 0;
  333. unsigned int fw_sram_data_reg_offset = 0;
  334. unsigned int ucode_size;
  335. uint32_t *ucode_mem = NULL;
  336. struct amdgpu_device *adev = psp->adev;
  337. err = psp_v10_0_sram_map(&fw_sram_reg_val, &fw_sram_addr_reg_offset,
  338. &fw_sram_data_reg_offset, ucode_type);
  339. if (err)
  340. return false;
  341. WREG32(fw_sram_addr_reg_offset, fw_sram_reg_val);
  342. ucode_size = ucode->ucode_size;
  343. ucode_mem = (uint32_t *)ucode->kaddr;
  344. while (!ucode_size) {
  345. fw_sram_reg_val = RREG32(fw_sram_data_reg_offset);
  346. if (*ucode_mem != fw_sram_reg_val)
  347. return false;
  348. ucode_mem++;
  349. /* 4 bytes */
  350. ucode_size -= 4;
  351. }
  352. return true;
  353. }
  354. int psp_v10_0_mode1_reset(struct psp_context *psp)
  355. {
  356. DRM_INFO("psp mode 1 reset not supported now! \n");
  357. return -EINVAL;
  358. }