mmhub_v1_0.c 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749
  1. /*
  2. * Copyright 2016 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include "amdgpu.h"
  24. #include "mmhub_v1_0.h"
  25. #include "soc15ip.h"
  26. #include "mmhub/mmhub_1_0_offset.h"
  27. #include "mmhub/mmhub_1_0_sh_mask.h"
  28. #include "mmhub/mmhub_1_0_default.h"
  29. #include "athub/athub_1_0_offset.h"
  30. #include "athub/athub_1_0_sh_mask.h"
  31. #include "vega10_enum.h"
  32. #include "soc15_common.h"
  33. #define mmDAGB0_CNTL_MISC2_RV 0x008f
  34. #define mmDAGB0_CNTL_MISC2_RV_BASE_IDX 0
  35. u64 mmhub_v1_0_get_fb_location(struct amdgpu_device *adev)
  36. {
  37. u64 base = RREG32_SOC15(MMHUB, 0, mmMC_VM_FB_LOCATION_BASE);
  38. base &= MC_VM_FB_LOCATION_BASE__FB_BASE_MASK;
  39. base <<= 24;
  40. return base;
  41. }
  42. static void mmhub_v1_0_init_gart_pt_regs(struct amdgpu_device *adev)
  43. {
  44. uint64_t value;
  45. BUG_ON(adev->gart.table_addr & (~0x0000FFFFFFFFF000ULL));
  46. value = adev->gart.table_addr - adev->mc.vram_start +
  47. adev->vm_manager.vram_base_offset;
  48. value &= 0x0000FFFFFFFFF000ULL;
  49. value |= 0x1; /* valid bit */
  50. WREG32_SOC15(MMHUB, 0, mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR_LO32,
  51. lower_32_bits(value));
  52. WREG32_SOC15(MMHUB, 0, mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR_HI32,
  53. upper_32_bits(value));
  54. }
  55. static void mmhub_v1_0_init_gart_aperture_regs(struct amdgpu_device *adev)
  56. {
  57. mmhub_v1_0_init_gart_pt_regs(adev);
  58. WREG32_SOC15(MMHUB, 0, mmVM_CONTEXT0_PAGE_TABLE_START_ADDR_LO32,
  59. (u32)(adev->mc.gart_start >> 12));
  60. WREG32_SOC15(MMHUB, 0, mmVM_CONTEXT0_PAGE_TABLE_START_ADDR_HI32,
  61. (u32)(adev->mc.gart_start >> 44));
  62. WREG32_SOC15(MMHUB, 0, mmVM_CONTEXT0_PAGE_TABLE_END_ADDR_LO32,
  63. (u32)(adev->mc.gart_end >> 12));
  64. WREG32_SOC15(MMHUB, 0, mmVM_CONTEXT0_PAGE_TABLE_END_ADDR_HI32,
  65. (u32)(adev->mc.gart_end >> 44));
  66. }
  67. static void mmhub_v1_0_init_system_aperture_regs(struct amdgpu_device *adev)
  68. {
  69. uint64_t value;
  70. uint32_t tmp;
  71. /* Disable AGP. */
  72. WREG32_SOC15(MMHUB, 0, mmMC_VM_AGP_BASE, 0);
  73. WREG32_SOC15(MMHUB, 0, mmMC_VM_AGP_TOP, 0);
  74. WREG32_SOC15(MMHUB, 0, mmMC_VM_AGP_BOT, 0x00FFFFFF);
  75. /* Program the system aperture low logical page number. */
  76. WREG32_SOC15(MMHUB, 0, mmMC_VM_SYSTEM_APERTURE_LOW_ADDR,
  77. adev->mc.vram_start >> 18);
  78. WREG32_SOC15(MMHUB, 0, mmMC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  79. adev->mc.vram_end >> 18);
  80. /* Set default page address. */
  81. value = adev->vram_scratch.gpu_addr - adev->mc.vram_start +
  82. adev->vm_manager.vram_base_offset;
  83. WREG32_SOC15(MMHUB, 0, mmMC_VM_SYSTEM_APERTURE_DEFAULT_ADDR_LSB,
  84. (u32)(value >> 12));
  85. WREG32_SOC15(MMHUB, 0, mmMC_VM_SYSTEM_APERTURE_DEFAULT_ADDR_MSB,
  86. (u32)(value >> 44));
  87. /* Program "protection fault". */
  88. WREG32_SOC15(MMHUB, 0, mmVM_L2_PROTECTION_FAULT_DEFAULT_ADDR_LO32,
  89. (u32)(adev->dummy_page.addr >> 12));
  90. WREG32_SOC15(MMHUB, 0, mmVM_L2_PROTECTION_FAULT_DEFAULT_ADDR_HI32,
  91. (u32)((u64)adev->dummy_page.addr >> 44));
  92. tmp = RREG32_SOC15(MMHUB, 0, mmVM_L2_PROTECTION_FAULT_CNTL2);
  93. tmp = REG_SET_FIELD(tmp, VM_L2_PROTECTION_FAULT_CNTL2,
  94. ACTIVE_PAGE_MIGRATION_PTE_READ_RETRY, 1);
  95. WREG32_SOC15(MMHUB, 0, mmVM_L2_PROTECTION_FAULT_CNTL2, tmp);
  96. }
  97. static void mmhub_v1_0_init_tlb_regs(struct amdgpu_device *adev)
  98. {
  99. uint32_t tmp;
  100. /* Setup TLB control */
  101. tmp = RREG32_SOC15(MMHUB, 0, mmMC_VM_MX_L1_TLB_CNTL);
  102. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, ENABLE_L1_TLB, 1);
  103. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, SYSTEM_ACCESS_MODE, 3);
  104. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL,
  105. ENABLE_ADVANCED_DRIVER_MODEL, 1);
  106. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL,
  107. SYSTEM_APERTURE_UNMAPPED_ACCESS, 0);
  108. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, ECO_BITS, 0);
  109. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL,
  110. MTYPE, MTYPE_UC);/* XXX for emulation. */
  111. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, ATC_EN, 1);
  112. WREG32_SOC15(MMHUB, 0, mmMC_VM_MX_L1_TLB_CNTL, tmp);
  113. }
  114. static void mmhub_v1_0_init_cache_regs(struct amdgpu_device *adev)
  115. {
  116. uint32_t tmp;
  117. /* Setup L2 cache */
  118. tmp = RREG32_SOC15(MMHUB, 0, mmVM_L2_CNTL);
  119. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, ENABLE_L2_CACHE, 1);
  120. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, ENABLE_L2_FRAGMENT_PROCESSING, 1);
  121. /* XXX for emulation, Refer to closed source code.*/
  122. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, L2_PDE0_CACHE_TAG_GENERATION_MODE,
  123. 0);
  124. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, PDE_FAULT_CLASSIFICATION, 1);
  125. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, CONTEXT1_IDENTITY_ACCESS_MODE, 1);
  126. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, IDENTITY_MODE_FRAGMENT_SIZE, 0);
  127. WREG32_SOC15(MMHUB, 0, mmVM_L2_CNTL, tmp);
  128. tmp = RREG32_SOC15(MMHUB, 0, mmVM_L2_CNTL2);
  129. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL2, INVALIDATE_ALL_L1_TLBS, 1);
  130. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL2, INVALIDATE_L2_CACHE, 1);
  131. WREG32_SOC15(MMHUB, 0, mmVM_L2_CNTL2, tmp);
  132. tmp = mmVM_L2_CNTL3_DEFAULT;
  133. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL3, BANK_SELECT, 9);
  134. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL3, L2_CACHE_BIGK_FRAGMENT_SIZE, 6);
  135. WREG32_SOC15(MMHUB, 0, mmVM_L2_CNTL3, tmp);
  136. tmp = mmVM_L2_CNTL4_DEFAULT;
  137. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL4, VMC_TAP_PDE_REQUEST_PHYSICAL, 0);
  138. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL4, VMC_TAP_PTE_REQUEST_PHYSICAL, 0);
  139. WREG32_SOC15(MMHUB, 0, mmVM_L2_CNTL4, tmp);
  140. }
  141. static void mmhub_v1_0_enable_system_domain(struct amdgpu_device *adev)
  142. {
  143. uint32_t tmp;
  144. tmp = RREG32_SOC15(MMHUB, 0, mmVM_CONTEXT0_CNTL);
  145. tmp = REG_SET_FIELD(tmp, VM_CONTEXT0_CNTL, ENABLE_CONTEXT, 1);
  146. tmp = REG_SET_FIELD(tmp, VM_CONTEXT0_CNTL, PAGE_TABLE_DEPTH, 0);
  147. WREG32_SOC15(MMHUB, 0, mmVM_CONTEXT0_CNTL, tmp);
  148. }
  149. static void mmhub_v1_0_disable_identity_aperture(struct amdgpu_device *adev)
  150. {
  151. WREG32_SOC15(MMHUB, 0, mmVM_L2_CONTEXT1_IDENTITY_APERTURE_LOW_ADDR_LO32,
  152. 0XFFFFFFFF);
  153. WREG32_SOC15(MMHUB, 0, mmVM_L2_CONTEXT1_IDENTITY_APERTURE_LOW_ADDR_HI32,
  154. 0x0000000F);
  155. WREG32_SOC15(MMHUB, 0,
  156. mmVM_L2_CONTEXT1_IDENTITY_APERTURE_HIGH_ADDR_LO32, 0);
  157. WREG32_SOC15(MMHUB, 0,
  158. mmVM_L2_CONTEXT1_IDENTITY_APERTURE_HIGH_ADDR_HI32, 0);
  159. WREG32_SOC15(MMHUB, 0, mmVM_L2_CONTEXT_IDENTITY_PHYSICAL_OFFSET_LO32,
  160. 0);
  161. WREG32_SOC15(MMHUB, 0, mmVM_L2_CONTEXT_IDENTITY_PHYSICAL_OFFSET_HI32,
  162. 0);
  163. }
  164. static void mmhub_v1_0_setup_vmid_config(struct amdgpu_device *adev)
  165. {
  166. int i;
  167. uint32_t tmp;
  168. for (i = 0; i <= 14; i++) {
  169. tmp = RREG32_SOC15_OFFSET(MMHUB, 0, mmVM_CONTEXT1_CNTL, i);
  170. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  171. ENABLE_CONTEXT, 1);
  172. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  173. PAGE_TABLE_DEPTH, adev->vm_manager.num_level);
  174. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  175. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
  176. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  177. DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
  178. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  179. PDE0_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
  180. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  181. VALID_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
  182. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  183. READ_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
  184. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  185. WRITE_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
  186. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  187. EXECUTE_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
  188. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  189. PAGE_TABLE_BLOCK_SIZE,
  190. adev->vm_manager.block_size - 9);
  191. /* Send no-retry XNACK on fault to suppress VM fault storm. */
  192. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  193. RETRY_PERMISSION_OR_INVALID_PAGE_FAULT, 0);
  194. WREG32_SOC15_OFFSET(MMHUB, 0, mmVM_CONTEXT1_CNTL, i, tmp);
  195. WREG32_SOC15_OFFSET(MMHUB, 0, mmVM_CONTEXT1_PAGE_TABLE_START_ADDR_LO32, i*2, 0);
  196. WREG32_SOC15_OFFSET(MMHUB, 0, mmVM_CONTEXT1_PAGE_TABLE_START_ADDR_HI32, i*2, 0);
  197. WREG32_SOC15_OFFSET(MMHUB, 0, mmVM_CONTEXT1_PAGE_TABLE_END_ADDR_LO32, i*2,
  198. lower_32_bits(adev->vm_manager.max_pfn - 1));
  199. WREG32_SOC15_OFFSET(MMHUB, 0, mmVM_CONTEXT1_PAGE_TABLE_END_ADDR_HI32, i*2,
  200. upper_32_bits(adev->vm_manager.max_pfn - 1));
  201. }
  202. }
  203. static void mmhub_v1_0_program_invalidation(struct amdgpu_device *adev)
  204. {
  205. unsigned i;
  206. for (i = 0; i < 18; ++i) {
  207. WREG32_SOC15_OFFSET(MMHUB, 0, mmVM_INVALIDATE_ENG0_ADDR_RANGE_LO32,
  208. 2 * i, 0xffffffff);
  209. WREG32_SOC15_OFFSET(MMHUB, 0, mmVM_INVALIDATE_ENG0_ADDR_RANGE_HI32,
  210. 2 * i, 0x1f);
  211. }
  212. }
  213. struct pctl_data {
  214. uint32_t index;
  215. uint32_t data;
  216. };
  217. static const struct pctl_data pctl0_data[] = {
  218. {0x0, 0x7a640},
  219. {0x9, 0x2a64a},
  220. {0xd, 0x2a680},
  221. {0x11, 0x6a684},
  222. {0x19, 0xea68e},
  223. {0x29, 0xa69e},
  224. {0x2b, 0x34a6c0},
  225. {0x61, 0x83a707},
  226. {0xe6, 0x8a7a4},
  227. {0xf0, 0x1a7b8},
  228. {0xf3, 0xfa7cc},
  229. {0x104, 0x17a7dd},
  230. {0x11d, 0xa7dc},
  231. {0x11f, 0x12a7f5},
  232. {0x133, 0xa808},
  233. {0x135, 0x12a810},
  234. {0x149, 0x7a82c}
  235. };
  236. #define PCTL0_DATA_LEN (ARRAY_SIZE(pctl0_data))
  237. #define PCTL0_RENG_EXEC_END_PTR 0x151
  238. #define PCTL0_STCTRL_REG_SAVE_RANGE0_BASE 0xa640
  239. #define PCTL0_STCTRL_REG_SAVE_RANGE0_LIMIT 0xa833
  240. static const struct pctl_data pctl1_data[] = {
  241. {0x0, 0x39a000},
  242. {0x3b, 0x44a040},
  243. {0x81, 0x2a08d},
  244. {0x85, 0x6ba094},
  245. {0xf2, 0x18a100},
  246. {0x10c, 0x4a132},
  247. {0x112, 0xca141},
  248. {0x120, 0x2fa158},
  249. {0x151, 0x17a1d0},
  250. {0x16a, 0x1a1e9},
  251. {0x16d, 0x13a1ec},
  252. {0x182, 0x7a201},
  253. {0x18b, 0x3a20a},
  254. {0x190, 0x7a580},
  255. {0x199, 0xa590},
  256. {0x19b, 0x4a594},
  257. {0x1a1, 0x1a59c},
  258. {0x1a4, 0x7a82c},
  259. {0x1ad, 0xfa7cc},
  260. {0x1be, 0x17a7dd},
  261. {0x1d7, 0x12a810},
  262. {0x1eb, 0x4000a7e1},
  263. {0x1ec, 0x5000a7f5},
  264. {0x1ed, 0x4000a7e2},
  265. {0x1ee, 0x5000a7dc},
  266. {0x1ef, 0x4000a7e3},
  267. {0x1f0, 0x5000a7f6},
  268. {0x1f1, 0x5000a7e4}
  269. };
  270. #define PCTL1_DATA_LEN (ARRAY_SIZE(pctl1_data))
  271. #define PCTL1_RENG_EXEC_END_PTR 0x1f1
  272. #define PCTL1_STCTRL_REG_SAVE_RANGE0_BASE 0xa000
  273. #define PCTL1_STCTRL_REG_SAVE_RANGE0_LIMIT 0xa20d
  274. #define PCTL1_STCTRL_REG_SAVE_RANGE1_BASE 0xa580
  275. #define PCTL1_STCTRL_REG_SAVE_RANGE1_LIMIT 0xa59d
  276. #define PCTL1_STCTRL_REG_SAVE_RANGE2_BASE 0xa82c
  277. #define PCTL1_STCTRL_REG_SAVE_RANGE2_LIMIT 0xa833
  278. static void mmhub_v1_0_power_gating_write_save_ranges(struct amdgpu_device *adev)
  279. {
  280. uint32_t tmp = 0;
  281. /* PCTL0_STCTRL_REGISTER_SAVE_RANGE0 */
  282. tmp = REG_SET_FIELD(tmp, PCTL0_STCTRL_REGISTER_SAVE_RANGE0,
  283. STCTRL_REGISTER_SAVE_BASE,
  284. PCTL0_STCTRL_REG_SAVE_RANGE0_BASE);
  285. tmp = REG_SET_FIELD(tmp, PCTL0_STCTRL_REGISTER_SAVE_RANGE0,
  286. STCTRL_REGISTER_SAVE_LIMIT,
  287. PCTL0_STCTRL_REG_SAVE_RANGE0_LIMIT);
  288. WREG32_SOC15(MMHUB, 0, mmPCTL0_STCTRL_REGISTER_SAVE_RANGE0, tmp);
  289. /* PCTL1_STCTRL_REGISTER_SAVE_RANGE0 */
  290. tmp = 0;
  291. tmp = REG_SET_FIELD(tmp, PCTL1_STCTRL_REGISTER_SAVE_RANGE0,
  292. STCTRL_REGISTER_SAVE_BASE,
  293. PCTL1_STCTRL_REG_SAVE_RANGE0_BASE);
  294. tmp = REG_SET_FIELD(tmp, PCTL1_STCTRL_REGISTER_SAVE_RANGE0,
  295. STCTRL_REGISTER_SAVE_LIMIT,
  296. PCTL1_STCTRL_REG_SAVE_RANGE0_LIMIT);
  297. WREG32_SOC15(MMHUB, 0, mmPCTL1_STCTRL_REGISTER_SAVE_RANGE0, tmp);
  298. /* PCTL1_STCTRL_REGISTER_SAVE_RANGE1 */
  299. tmp = 0;
  300. tmp = REG_SET_FIELD(tmp, PCTL1_STCTRL_REGISTER_SAVE_RANGE1,
  301. STCTRL_REGISTER_SAVE_BASE,
  302. PCTL1_STCTRL_REG_SAVE_RANGE1_BASE);
  303. tmp = REG_SET_FIELD(tmp, PCTL1_STCTRL_REGISTER_SAVE_RANGE1,
  304. STCTRL_REGISTER_SAVE_LIMIT,
  305. PCTL1_STCTRL_REG_SAVE_RANGE1_LIMIT);
  306. WREG32_SOC15(MMHUB, 0, mmPCTL1_STCTRL_REGISTER_SAVE_RANGE1, tmp);
  307. /* PCTL1_STCTRL_REGISTER_SAVE_RANGE2 */
  308. tmp = 0;
  309. tmp = REG_SET_FIELD(tmp, PCTL1_STCTRL_REGISTER_SAVE_RANGE2,
  310. STCTRL_REGISTER_SAVE_BASE,
  311. PCTL1_STCTRL_REG_SAVE_RANGE2_BASE);
  312. tmp = REG_SET_FIELD(tmp, PCTL1_STCTRL_REGISTER_SAVE_RANGE2,
  313. STCTRL_REGISTER_SAVE_LIMIT,
  314. PCTL1_STCTRL_REG_SAVE_RANGE2_LIMIT);
  315. WREG32_SOC15(MMHUB, 0, mmPCTL1_STCTRL_REGISTER_SAVE_RANGE2, tmp);
  316. }
  317. void mmhub_v1_0_initialize_power_gating(struct amdgpu_device *adev)
  318. {
  319. uint32_t pctl0_misc = 0;
  320. uint32_t pctl0_reng_execute = 0;
  321. uint32_t pctl1_misc = 0;
  322. uint32_t pctl1_reng_execute = 0;
  323. int i = 0;
  324. if (amdgpu_sriov_vf(adev))
  325. return;
  326. pctl0_misc = RREG32_SOC15(MMHUB, 0, mmPCTL0_MISC);
  327. pctl0_reng_execute = RREG32_SOC15(MMHUB, 0, mmPCTL0_RENG_EXECUTE);
  328. pctl1_misc = RREG32_SOC15(MMHUB, 0, mmPCTL1_MISC);
  329. pctl1_reng_execute = RREG32_SOC15(MMHUB, 0, mmPCTL1_RENG_EXECUTE);
  330. /* Light sleep must be disabled before writing to pctl0 registers */
  331. pctl0_misc &= ~PCTL0_MISC__RENG_MEM_LS_ENABLE_MASK;
  332. WREG32_SOC15(MMHUB, 0, mmPCTL0_MISC, pctl0_misc);
  333. /* Write data used to access ram of register engine */
  334. for (i = 0; i < PCTL0_DATA_LEN; i++) {
  335. WREG32_SOC15(MMHUB, 0, mmPCTL0_RENG_RAM_INDEX,
  336. pctl0_data[i].index);
  337. WREG32_SOC15(MMHUB, 0, mmPCTL0_RENG_RAM_DATA,
  338. pctl0_data[i].data);
  339. }
  340. /* Set the reng execute end ptr for pctl0 */
  341. pctl0_reng_execute = REG_SET_FIELD(pctl0_reng_execute,
  342. PCTL0_RENG_EXECUTE,
  343. RENG_EXECUTE_END_PTR,
  344. PCTL0_RENG_EXEC_END_PTR);
  345. WREG32_SOC15(MMHUB, 0, mmPCTL0_RENG_EXECUTE, pctl0_reng_execute);
  346. /* Light sleep must be disabled before writing to pctl1 registers */
  347. pctl1_misc &= ~PCTL1_MISC__RENG_MEM_LS_ENABLE_MASK;
  348. WREG32_SOC15(MMHUB, 0, mmPCTL1_MISC, pctl1_misc);
  349. /* Write data used to access ram of register engine */
  350. for (i = 0; i < PCTL1_DATA_LEN; i++) {
  351. WREG32_SOC15(MMHUB, 0, mmPCTL1_RENG_RAM_INDEX,
  352. pctl1_data[i].index);
  353. WREG32_SOC15(MMHUB, 0, mmPCTL1_RENG_RAM_DATA,
  354. pctl1_data[i].data);
  355. }
  356. /* Set the reng execute end ptr for pctl1 */
  357. pctl1_reng_execute = REG_SET_FIELD(pctl1_reng_execute,
  358. PCTL1_RENG_EXECUTE,
  359. RENG_EXECUTE_END_PTR,
  360. PCTL1_RENG_EXEC_END_PTR);
  361. WREG32_SOC15(MMHUB, 0, mmPCTL1_RENG_EXECUTE, pctl1_reng_execute);
  362. mmhub_v1_0_power_gating_write_save_ranges(adev);
  363. /* Re-enable light sleep */
  364. pctl0_misc |= PCTL0_MISC__RENG_MEM_LS_ENABLE_MASK;
  365. WREG32_SOC15(MMHUB, 0, mmPCTL0_MISC, pctl0_misc);
  366. pctl1_misc |= PCTL1_MISC__RENG_MEM_LS_ENABLE_MASK;
  367. WREG32_SOC15(MMHUB, 0, mmPCTL1_MISC, pctl1_misc);
  368. }
  369. void mmhub_v1_0_update_power_gating(struct amdgpu_device *adev,
  370. bool enable)
  371. {
  372. uint32_t pctl0_reng_execute = 0;
  373. uint32_t pctl1_reng_execute = 0;
  374. if (amdgpu_sriov_vf(adev))
  375. return;
  376. pctl0_reng_execute = RREG32_SOC15(MMHUB, 0, mmPCTL0_RENG_EXECUTE);
  377. pctl1_reng_execute = RREG32_SOC15(MMHUB, 0, mmPCTL1_RENG_EXECUTE);
  378. if (enable && adev->pg_flags & AMD_PG_SUPPORT_MMHUB) {
  379. pctl0_reng_execute = REG_SET_FIELD(pctl0_reng_execute,
  380. PCTL0_RENG_EXECUTE,
  381. RENG_EXECUTE_ON_PWR_UP, 1);
  382. pctl0_reng_execute = REG_SET_FIELD(pctl0_reng_execute,
  383. PCTL0_RENG_EXECUTE,
  384. RENG_EXECUTE_ON_REG_UPDATE, 1);
  385. WREG32_SOC15(MMHUB, 0, mmPCTL0_RENG_EXECUTE, pctl0_reng_execute);
  386. pctl1_reng_execute = REG_SET_FIELD(pctl1_reng_execute,
  387. PCTL1_RENG_EXECUTE,
  388. RENG_EXECUTE_ON_PWR_UP, 1);
  389. pctl1_reng_execute = REG_SET_FIELD(pctl1_reng_execute,
  390. PCTL1_RENG_EXECUTE,
  391. RENG_EXECUTE_ON_REG_UPDATE, 1);
  392. WREG32_SOC15(MMHUB, 0, mmPCTL1_RENG_EXECUTE, pctl1_reng_execute);
  393. } else {
  394. pctl0_reng_execute = REG_SET_FIELD(pctl0_reng_execute,
  395. PCTL0_RENG_EXECUTE,
  396. RENG_EXECUTE_ON_PWR_UP, 0);
  397. pctl0_reng_execute = REG_SET_FIELD(pctl0_reng_execute,
  398. PCTL0_RENG_EXECUTE,
  399. RENG_EXECUTE_ON_REG_UPDATE, 0);
  400. WREG32_SOC15(MMHUB, 0, mmPCTL0_RENG_EXECUTE, pctl0_reng_execute);
  401. pctl1_reng_execute = REG_SET_FIELD(pctl1_reng_execute,
  402. PCTL1_RENG_EXECUTE,
  403. RENG_EXECUTE_ON_PWR_UP, 0);
  404. pctl1_reng_execute = REG_SET_FIELD(pctl1_reng_execute,
  405. PCTL1_RENG_EXECUTE,
  406. RENG_EXECUTE_ON_REG_UPDATE, 0);
  407. WREG32_SOC15(MMHUB, 0, mmPCTL1_RENG_EXECUTE, pctl1_reng_execute);
  408. }
  409. }
  410. int mmhub_v1_0_gart_enable(struct amdgpu_device *adev)
  411. {
  412. if (amdgpu_sriov_vf(adev)) {
  413. /*
  414. * MC_VM_FB_LOCATION_BASE/TOP is NULL for VF, becuase they are
  415. * VF copy registers so vbios post doesn't program them, for
  416. * SRIOV driver need to program them
  417. */
  418. WREG32_SOC15(MMHUB, 0, mmMC_VM_FB_LOCATION_BASE,
  419. adev->mc.vram_start >> 24);
  420. WREG32_SOC15(MMHUB, 0, mmMC_VM_FB_LOCATION_TOP,
  421. adev->mc.vram_end >> 24);
  422. }
  423. /* GART Enable. */
  424. mmhub_v1_0_init_gart_aperture_regs(adev);
  425. mmhub_v1_0_init_system_aperture_regs(adev);
  426. mmhub_v1_0_init_tlb_regs(adev);
  427. mmhub_v1_0_init_cache_regs(adev);
  428. mmhub_v1_0_enable_system_domain(adev);
  429. mmhub_v1_0_disable_identity_aperture(adev);
  430. mmhub_v1_0_setup_vmid_config(adev);
  431. mmhub_v1_0_program_invalidation(adev);
  432. return 0;
  433. }
  434. void mmhub_v1_0_gart_disable(struct amdgpu_device *adev)
  435. {
  436. u32 tmp;
  437. u32 i;
  438. /* Disable all tables */
  439. for (i = 0; i < 16; i++)
  440. WREG32_SOC15_OFFSET(MMHUB, 0, mmVM_CONTEXT0_CNTL, i, 0);
  441. /* Setup TLB control */
  442. tmp = RREG32_SOC15(MMHUB, 0, mmMC_VM_MX_L1_TLB_CNTL);
  443. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, ENABLE_L1_TLB, 0);
  444. tmp = REG_SET_FIELD(tmp,
  445. MC_VM_MX_L1_TLB_CNTL,
  446. ENABLE_ADVANCED_DRIVER_MODEL,
  447. 0);
  448. WREG32_SOC15(MMHUB, 0, mmMC_VM_MX_L1_TLB_CNTL, tmp);
  449. /* Setup L2 cache */
  450. tmp = RREG32_SOC15(MMHUB, 0, mmVM_L2_CNTL);
  451. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, ENABLE_L2_CACHE, 0);
  452. WREG32_SOC15(MMHUB, 0, mmVM_L2_CNTL, tmp);
  453. WREG32_SOC15(MMHUB, 0, mmVM_L2_CNTL3, 0);
  454. }
  455. /**
  456. * mmhub_v1_0_set_fault_enable_default - update GART/VM fault handling
  457. *
  458. * @adev: amdgpu_device pointer
  459. * @value: true redirects VM faults to the default page
  460. */
  461. void mmhub_v1_0_set_fault_enable_default(struct amdgpu_device *adev, bool value)
  462. {
  463. u32 tmp;
  464. tmp = RREG32_SOC15(MMHUB, 0, mmVM_L2_PROTECTION_FAULT_CNTL);
  465. tmp = REG_SET_FIELD(tmp, VM_L2_PROTECTION_FAULT_CNTL,
  466. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  467. tmp = REG_SET_FIELD(tmp, VM_L2_PROTECTION_FAULT_CNTL,
  468. PDE0_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  469. tmp = REG_SET_FIELD(tmp, VM_L2_PROTECTION_FAULT_CNTL,
  470. PDE1_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  471. tmp = REG_SET_FIELD(tmp, VM_L2_PROTECTION_FAULT_CNTL,
  472. PDE2_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  473. tmp = REG_SET_FIELD(tmp,
  474. VM_L2_PROTECTION_FAULT_CNTL,
  475. TRANSLATE_FURTHER_PROTECTION_FAULT_ENABLE_DEFAULT,
  476. value);
  477. tmp = REG_SET_FIELD(tmp, VM_L2_PROTECTION_FAULT_CNTL,
  478. NACK_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  479. tmp = REG_SET_FIELD(tmp, VM_L2_PROTECTION_FAULT_CNTL,
  480. DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  481. tmp = REG_SET_FIELD(tmp, VM_L2_PROTECTION_FAULT_CNTL,
  482. VALID_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  483. tmp = REG_SET_FIELD(tmp, VM_L2_PROTECTION_FAULT_CNTL,
  484. READ_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  485. tmp = REG_SET_FIELD(tmp, VM_L2_PROTECTION_FAULT_CNTL,
  486. WRITE_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  487. tmp = REG_SET_FIELD(tmp, VM_L2_PROTECTION_FAULT_CNTL,
  488. EXECUTE_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  489. if (!value) {
  490. tmp = REG_SET_FIELD(tmp, VM_L2_PROTECTION_FAULT_CNTL,
  491. CRASH_ON_NO_RETRY_FAULT, 1);
  492. tmp = REG_SET_FIELD(tmp, VM_L2_PROTECTION_FAULT_CNTL,
  493. CRASH_ON_RETRY_FAULT, 1);
  494. }
  495. WREG32_SOC15(MMHUB, 0, mmVM_L2_PROTECTION_FAULT_CNTL, tmp);
  496. }
  497. void mmhub_v1_0_init(struct amdgpu_device *adev)
  498. {
  499. struct amdgpu_vmhub *hub = &adev->vmhub[AMDGPU_MMHUB];
  500. hub->ctx0_ptb_addr_lo32 =
  501. SOC15_REG_OFFSET(MMHUB, 0,
  502. mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR_LO32);
  503. hub->ctx0_ptb_addr_hi32 =
  504. SOC15_REG_OFFSET(MMHUB, 0,
  505. mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR_HI32);
  506. hub->vm_inv_eng0_req =
  507. SOC15_REG_OFFSET(MMHUB, 0, mmVM_INVALIDATE_ENG0_REQ);
  508. hub->vm_inv_eng0_ack =
  509. SOC15_REG_OFFSET(MMHUB, 0, mmVM_INVALIDATE_ENG0_ACK);
  510. hub->vm_context0_cntl =
  511. SOC15_REG_OFFSET(MMHUB, 0, mmVM_CONTEXT0_CNTL);
  512. hub->vm_l2_pro_fault_status =
  513. SOC15_REG_OFFSET(MMHUB, 0, mmVM_L2_PROTECTION_FAULT_STATUS);
  514. hub->vm_l2_pro_fault_cntl =
  515. SOC15_REG_OFFSET(MMHUB, 0, mmVM_L2_PROTECTION_FAULT_CNTL);
  516. }
  517. static void mmhub_v1_0_update_medium_grain_clock_gating(struct amdgpu_device *adev,
  518. bool enable)
  519. {
  520. uint32_t def, data, def1, data1, def2 = 0, data2 = 0;
  521. def = data = RREG32_SOC15(MMHUB, 0, mmATC_L2_MISC_CG);
  522. if (adev->asic_type != CHIP_RAVEN) {
  523. def1 = data1 = RREG32_SOC15(MMHUB, 0, mmDAGB0_CNTL_MISC2);
  524. def2 = data2 = RREG32_SOC15(MMHUB, 0, mmDAGB1_CNTL_MISC2);
  525. } else
  526. def1 = data1 = RREG32_SOC15(MMHUB, 0, mmDAGB0_CNTL_MISC2_RV);
  527. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_MC_MGCG)) {
  528. data |= ATC_L2_MISC_CG__ENABLE_MASK;
  529. data1 &= ~(DAGB0_CNTL_MISC2__DISABLE_WRREQ_CG_MASK |
  530. DAGB0_CNTL_MISC2__DISABLE_WRRET_CG_MASK |
  531. DAGB0_CNTL_MISC2__DISABLE_RDREQ_CG_MASK |
  532. DAGB0_CNTL_MISC2__DISABLE_RDRET_CG_MASK |
  533. DAGB0_CNTL_MISC2__DISABLE_TLBWR_CG_MASK |
  534. DAGB0_CNTL_MISC2__DISABLE_TLBRD_CG_MASK);
  535. if (adev->asic_type != CHIP_RAVEN)
  536. data2 &= ~(DAGB1_CNTL_MISC2__DISABLE_WRREQ_CG_MASK |
  537. DAGB1_CNTL_MISC2__DISABLE_WRRET_CG_MASK |
  538. DAGB1_CNTL_MISC2__DISABLE_RDREQ_CG_MASK |
  539. DAGB1_CNTL_MISC2__DISABLE_RDRET_CG_MASK |
  540. DAGB1_CNTL_MISC2__DISABLE_TLBWR_CG_MASK |
  541. DAGB1_CNTL_MISC2__DISABLE_TLBRD_CG_MASK);
  542. } else {
  543. data &= ~ATC_L2_MISC_CG__ENABLE_MASK;
  544. data1 |= (DAGB0_CNTL_MISC2__DISABLE_WRREQ_CG_MASK |
  545. DAGB0_CNTL_MISC2__DISABLE_WRRET_CG_MASK |
  546. DAGB0_CNTL_MISC2__DISABLE_RDREQ_CG_MASK |
  547. DAGB0_CNTL_MISC2__DISABLE_RDRET_CG_MASK |
  548. DAGB0_CNTL_MISC2__DISABLE_TLBWR_CG_MASK |
  549. DAGB0_CNTL_MISC2__DISABLE_TLBRD_CG_MASK);
  550. if (adev->asic_type != CHIP_RAVEN)
  551. data2 |= (DAGB1_CNTL_MISC2__DISABLE_WRREQ_CG_MASK |
  552. DAGB1_CNTL_MISC2__DISABLE_WRRET_CG_MASK |
  553. DAGB1_CNTL_MISC2__DISABLE_RDREQ_CG_MASK |
  554. DAGB1_CNTL_MISC2__DISABLE_RDRET_CG_MASK |
  555. DAGB1_CNTL_MISC2__DISABLE_TLBWR_CG_MASK |
  556. DAGB1_CNTL_MISC2__DISABLE_TLBRD_CG_MASK);
  557. }
  558. if (def != data)
  559. WREG32_SOC15(MMHUB, 0, mmATC_L2_MISC_CG, data);
  560. if (def1 != data1) {
  561. if (adev->asic_type != CHIP_RAVEN)
  562. WREG32_SOC15(MMHUB, 0, mmDAGB0_CNTL_MISC2, data1);
  563. else
  564. WREG32_SOC15(MMHUB, 0, mmDAGB0_CNTL_MISC2_RV, data1);
  565. }
  566. if (adev->asic_type != CHIP_RAVEN && def2 != data2)
  567. WREG32_SOC15(MMHUB, 0, mmDAGB1_CNTL_MISC2, data2);
  568. }
  569. static void athub_update_medium_grain_clock_gating(struct amdgpu_device *adev,
  570. bool enable)
  571. {
  572. uint32_t def, data;
  573. def = data = RREG32_SOC15(ATHUB, 0, mmATHUB_MISC_CNTL);
  574. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_MC_MGCG))
  575. data |= ATHUB_MISC_CNTL__CG_ENABLE_MASK;
  576. else
  577. data &= ~ATHUB_MISC_CNTL__CG_ENABLE_MASK;
  578. if (def != data)
  579. WREG32_SOC15(ATHUB, 0, mmATHUB_MISC_CNTL, data);
  580. }
  581. static void mmhub_v1_0_update_medium_grain_light_sleep(struct amdgpu_device *adev,
  582. bool enable)
  583. {
  584. uint32_t def, data;
  585. def = data = RREG32_SOC15(MMHUB, 0, mmATC_L2_MISC_CG);
  586. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_MC_LS))
  587. data |= ATC_L2_MISC_CG__MEM_LS_ENABLE_MASK;
  588. else
  589. data &= ~ATC_L2_MISC_CG__MEM_LS_ENABLE_MASK;
  590. if (def != data)
  591. WREG32_SOC15(MMHUB, 0, mmATC_L2_MISC_CG, data);
  592. }
  593. static void athub_update_medium_grain_light_sleep(struct amdgpu_device *adev,
  594. bool enable)
  595. {
  596. uint32_t def, data;
  597. def = data = RREG32_SOC15(ATHUB, 0, mmATHUB_MISC_CNTL);
  598. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_MC_LS) &&
  599. (adev->cg_flags & AMD_CG_SUPPORT_HDP_LS))
  600. data |= ATHUB_MISC_CNTL__CG_MEM_LS_ENABLE_MASK;
  601. else
  602. data &= ~ATHUB_MISC_CNTL__CG_MEM_LS_ENABLE_MASK;
  603. if(def != data)
  604. WREG32_SOC15(ATHUB, 0, mmATHUB_MISC_CNTL, data);
  605. }
  606. int mmhub_v1_0_set_clockgating(struct amdgpu_device *adev,
  607. enum amd_clockgating_state state)
  608. {
  609. if (amdgpu_sriov_vf(adev))
  610. return 0;
  611. switch (adev->asic_type) {
  612. case CHIP_VEGA10:
  613. case CHIP_RAVEN:
  614. mmhub_v1_0_update_medium_grain_clock_gating(adev,
  615. state == AMD_CG_STATE_GATE ? true : false);
  616. athub_update_medium_grain_clock_gating(adev,
  617. state == AMD_CG_STATE_GATE ? true : false);
  618. mmhub_v1_0_update_medium_grain_light_sleep(adev,
  619. state == AMD_CG_STATE_GATE ? true : false);
  620. athub_update_medium_grain_light_sleep(adev,
  621. state == AMD_CG_STATE_GATE ? true : false);
  622. break;
  623. default:
  624. break;
  625. }
  626. return 0;
  627. }
  628. void mmhub_v1_0_get_clockgating(struct amdgpu_device *adev, u32 *flags)
  629. {
  630. int data;
  631. if (amdgpu_sriov_vf(adev))
  632. *flags = 0;
  633. /* AMD_CG_SUPPORT_MC_MGCG */
  634. data = RREG32_SOC15(ATHUB, 0, mmATHUB_MISC_CNTL);
  635. if (data & ATHUB_MISC_CNTL__CG_ENABLE_MASK)
  636. *flags |= AMD_CG_SUPPORT_MC_MGCG;
  637. /* AMD_CG_SUPPORT_MC_LS */
  638. data = RREG32_SOC15(MMHUB, 0, mmATC_L2_MISC_CG);
  639. if (data & ATC_L2_MISC_CG__MEM_LS_ENABLE_MASK)
  640. *flags |= AMD_CG_SUPPORT_MC_LS;
  641. }