gmc_v8_0.c 47 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692
  1. /*
  2. * Copyright 2014 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <linux/firmware.h>
  24. #include <drm/drmP.h>
  25. #include "amdgpu.h"
  26. #include "gmc_v8_0.h"
  27. #include "amdgpu_ucode.h"
  28. #include "gmc/gmc_8_1_d.h"
  29. #include "gmc/gmc_8_1_sh_mask.h"
  30. #include "bif/bif_5_0_d.h"
  31. #include "bif/bif_5_0_sh_mask.h"
  32. #include "oss/oss_3_0_d.h"
  33. #include "oss/oss_3_0_sh_mask.h"
  34. #include "dce/dce_10_0_d.h"
  35. #include "dce/dce_10_0_sh_mask.h"
  36. #include "vid.h"
  37. #include "vi.h"
  38. #include "amdgpu_atombios.h"
  39. static void gmc_v8_0_set_gart_funcs(struct amdgpu_device *adev);
  40. static void gmc_v8_0_set_irq_funcs(struct amdgpu_device *adev);
  41. static int gmc_v8_0_wait_for_idle(void *handle);
  42. MODULE_FIRMWARE("amdgpu/tonga_mc.bin");
  43. MODULE_FIRMWARE("amdgpu/polaris11_mc.bin");
  44. MODULE_FIRMWARE("amdgpu/polaris10_mc.bin");
  45. MODULE_FIRMWARE("amdgpu/polaris12_mc.bin");
  46. static const u32 golden_settings_tonga_a11[] =
  47. {
  48. mmMC_ARB_WTM_GRPWT_RD, 0x00000003, 0x00000000,
  49. mmMC_HUB_RDREQ_DMIF_LIMIT, 0x0000007f, 0x00000028,
  50. mmMC_HUB_WDP_UMC, 0x00007fb6, 0x00000991,
  51. mmVM_PRT_APERTURE0_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  52. mmVM_PRT_APERTURE1_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  53. mmVM_PRT_APERTURE2_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  54. mmVM_PRT_APERTURE3_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  55. };
  56. static const u32 tonga_mgcg_cgcg_init[] =
  57. {
  58. mmMC_MEM_POWER_LS, 0xffffffff, 0x00000104
  59. };
  60. static const u32 golden_settings_fiji_a10[] =
  61. {
  62. mmVM_PRT_APERTURE0_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  63. mmVM_PRT_APERTURE1_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  64. mmVM_PRT_APERTURE2_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  65. mmVM_PRT_APERTURE3_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  66. };
  67. static const u32 fiji_mgcg_cgcg_init[] =
  68. {
  69. mmMC_MEM_POWER_LS, 0xffffffff, 0x00000104
  70. };
  71. static const u32 golden_settings_polaris11_a11[] =
  72. {
  73. mmVM_PRT_APERTURE0_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  74. mmVM_PRT_APERTURE1_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  75. mmVM_PRT_APERTURE2_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  76. mmVM_PRT_APERTURE3_LOW_ADDR, 0x0fffffff, 0x0fffffff
  77. };
  78. static const u32 golden_settings_polaris10_a11[] =
  79. {
  80. mmMC_ARB_WTM_GRPWT_RD, 0x00000003, 0x00000000,
  81. mmVM_PRT_APERTURE0_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  82. mmVM_PRT_APERTURE1_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  83. mmVM_PRT_APERTURE2_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  84. mmVM_PRT_APERTURE3_LOW_ADDR, 0x0fffffff, 0x0fffffff
  85. };
  86. static const u32 cz_mgcg_cgcg_init[] =
  87. {
  88. mmMC_MEM_POWER_LS, 0xffffffff, 0x00000104
  89. };
  90. static const u32 stoney_mgcg_cgcg_init[] =
  91. {
  92. mmATC_MISC_CG, 0xffffffff, 0x000c0200,
  93. mmMC_MEM_POWER_LS, 0xffffffff, 0x00000104
  94. };
  95. static const u32 golden_settings_stoney_common[] =
  96. {
  97. mmMC_HUB_RDREQ_UVD, MC_HUB_RDREQ_UVD__PRESCALE_MASK, 0x00000004,
  98. mmMC_RD_GRP_OTH, MC_RD_GRP_OTH__UVD_MASK, 0x00600000
  99. };
  100. static void gmc_v8_0_init_golden_registers(struct amdgpu_device *adev)
  101. {
  102. switch (adev->asic_type) {
  103. case CHIP_FIJI:
  104. amdgpu_program_register_sequence(adev,
  105. fiji_mgcg_cgcg_init,
  106. ARRAY_SIZE(fiji_mgcg_cgcg_init));
  107. amdgpu_program_register_sequence(adev,
  108. golden_settings_fiji_a10,
  109. ARRAY_SIZE(golden_settings_fiji_a10));
  110. break;
  111. case CHIP_TONGA:
  112. amdgpu_program_register_sequence(adev,
  113. tonga_mgcg_cgcg_init,
  114. ARRAY_SIZE(tonga_mgcg_cgcg_init));
  115. amdgpu_program_register_sequence(adev,
  116. golden_settings_tonga_a11,
  117. ARRAY_SIZE(golden_settings_tonga_a11));
  118. break;
  119. case CHIP_POLARIS11:
  120. case CHIP_POLARIS12:
  121. amdgpu_program_register_sequence(adev,
  122. golden_settings_polaris11_a11,
  123. ARRAY_SIZE(golden_settings_polaris11_a11));
  124. break;
  125. case CHIP_POLARIS10:
  126. amdgpu_program_register_sequence(adev,
  127. golden_settings_polaris10_a11,
  128. ARRAY_SIZE(golden_settings_polaris10_a11));
  129. break;
  130. case CHIP_CARRIZO:
  131. amdgpu_program_register_sequence(adev,
  132. cz_mgcg_cgcg_init,
  133. ARRAY_SIZE(cz_mgcg_cgcg_init));
  134. break;
  135. case CHIP_STONEY:
  136. amdgpu_program_register_sequence(adev,
  137. stoney_mgcg_cgcg_init,
  138. ARRAY_SIZE(stoney_mgcg_cgcg_init));
  139. amdgpu_program_register_sequence(adev,
  140. golden_settings_stoney_common,
  141. ARRAY_SIZE(golden_settings_stoney_common));
  142. break;
  143. default:
  144. break;
  145. }
  146. }
  147. static void gmc_v8_0_mc_stop(struct amdgpu_device *adev)
  148. {
  149. u32 blackout;
  150. gmc_v8_0_wait_for_idle(adev);
  151. blackout = RREG32(mmMC_SHARED_BLACKOUT_CNTL);
  152. if (REG_GET_FIELD(blackout, MC_SHARED_BLACKOUT_CNTL, BLACKOUT_MODE) != 1) {
  153. /* Block CPU access */
  154. WREG32(mmBIF_FB_EN, 0);
  155. /* blackout the MC */
  156. blackout = REG_SET_FIELD(blackout,
  157. MC_SHARED_BLACKOUT_CNTL, BLACKOUT_MODE, 1);
  158. WREG32(mmMC_SHARED_BLACKOUT_CNTL, blackout);
  159. }
  160. /* wait for the MC to settle */
  161. udelay(100);
  162. }
  163. static void gmc_v8_0_mc_resume(struct amdgpu_device *adev)
  164. {
  165. u32 tmp;
  166. /* unblackout the MC */
  167. tmp = RREG32(mmMC_SHARED_BLACKOUT_CNTL);
  168. tmp = REG_SET_FIELD(tmp, MC_SHARED_BLACKOUT_CNTL, BLACKOUT_MODE, 0);
  169. WREG32(mmMC_SHARED_BLACKOUT_CNTL, tmp);
  170. /* allow CPU access */
  171. tmp = REG_SET_FIELD(0, BIF_FB_EN, FB_READ_EN, 1);
  172. tmp = REG_SET_FIELD(tmp, BIF_FB_EN, FB_WRITE_EN, 1);
  173. WREG32(mmBIF_FB_EN, tmp);
  174. }
  175. /**
  176. * gmc_v8_0_init_microcode - load ucode images from disk
  177. *
  178. * @adev: amdgpu_device pointer
  179. *
  180. * Use the firmware interface to load the ucode images into
  181. * the driver (not loaded into hw).
  182. * Returns 0 on success, error on failure.
  183. */
  184. static int gmc_v8_0_init_microcode(struct amdgpu_device *adev)
  185. {
  186. const char *chip_name;
  187. char fw_name[30];
  188. int err;
  189. DRM_DEBUG("\n");
  190. switch (adev->asic_type) {
  191. case CHIP_TONGA:
  192. chip_name = "tonga";
  193. break;
  194. case CHIP_POLARIS11:
  195. chip_name = "polaris11";
  196. break;
  197. case CHIP_POLARIS10:
  198. chip_name = "polaris10";
  199. break;
  200. case CHIP_POLARIS12:
  201. chip_name = "polaris12";
  202. break;
  203. case CHIP_FIJI:
  204. case CHIP_CARRIZO:
  205. case CHIP_STONEY:
  206. return 0;
  207. default: BUG();
  208. }
  209. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mc.bin", chip_name);
  210. err = request_firmware(&adev->mc.fw, fw_name, adev->dev);
  211. if (err)
  212. goto out;
  213. err = amdgpu_ucode_validate(adev->mc.fw);
  214. out:
  215. if (err) {
  216. pr_err("mc: Failed to load firmware \"%s\"\n", fw_name);
  217. release_firmware(adev->mc.fw);
  218. adev->mc.fw = NULL;
  219. }
  220. return err;
  221. }
  222. /**
  223. * gmc_v8_0_tonga_mc_load_microcode - load tonga MC ucode into the hw
  224. *
  225. * @adev: amdgpu_device pointer
  226. *
  227. * Load the GDDR MC ucode into the hw (CIK).
  228. * Returns 0 on success, error on failure.
  229. */
  230. static int gmc_v8_0_tonga_mc_load_microcode(struct amdgpu_device *adev)
  231. {
  232. const struct mc_firmware_header_v1_0 *hdr;
  233. const __le32 *fw_data = NULL;
  234. const __le32 *io_mc_regs = NULL;
  235. u32 running;
  236. int i, ucode_size, regs_size;
  237. /* Skip MC ucode loading on SR-IOV capable boards.
  238. * vbios does this for us in asic_init in that case.
  239. * Skip MC ucode loading on VF, because hypervisor will do that
  240. * for this adaptor.
  241. */
  242. if (amdgpu_sriov_bios(adev))
  243. return 0;
  244. if (!adev->mc.fw)
  245. return -EINVAL;
  246. hdr = (const struct mc_firmware_header_v1_0 *)adev->mc.fw->data;
  247. amdgpu_ucode_print_mc_hdr(&hdr->header);
  248. adev->mc.fw_version = le32_to_cpu(hdr->header.ucode_version);
  249. regs_size = le32_to_cpu(hdr->io_debug_size_bytes) / (4 * 2);
  250. io_mc_regs = (const __le32 *)
  251. (adev->mc.fw->data + le32_to_cpu(hdr->io_debug_array_offset_bytes));
  252. ucode_size = le32_to_cpu(hdr->header.ucode_size_bytes) / 4;
  253. fw_data = (const __le32 *)
  254. (adev->mc.fw->data + le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  255. running = REG_GET_FIELD(RREG32(mmMC_SEQ_SUP_CNTL), MC_SEQ_SUP_CNTL, RUN);
  256. if (running == 0) {
  257. /* reset the engine and set to writable */
  258. WREG32(mmMC_SEQ_SUP_CNTL, 0x00000008);
  259. WREG32(mmMC_SEQ_SUP_CNTL, 0x00000010);
  260. /* load mc io regs */
  261. for (i = 0; i < regs_size; i++) {
  262. WREG32(mmMC_SEQ_IO_DEBUG_INDEX, le32_to_cpup(io_mc_regs++));
  263. WREG32(mmMC_SEQ_IO_DEBUG_DATA, le32_to_cpup(io_mc_regs++));
  264. }
  265. /* load the MC ucode */
  266. for (i = 0; i < ucode_size; i++)
  267. WREG32(mmMC_SEQ_SUP_PGM, le32_to_cpup(fw_data++));
  268. /* put the engine back into the active state */
  269. WREG32(mmMC_SEQ_SUP_CNTL, 0x00000008);
  270. WREG32(mmMC_SEQ_SUP_CNTL, 0x00000004);
  271. WREG32(mmMC_SEQ_SUP_CNTL, 0x00000001);
  272. /* wait for training to complete */
  273. for (i = 0; i < adev->usec_timeout; i++) {
  274. if (REG_GET_FIELD(RREG32(mmMC_SEQ_TRAIN_WAKEUP_CNTL),
  275. MC_SEQ_TRAIN_WAKEUP_CNTL, TRAIN_DONE_D0))
  276. break;
  277. udelay(1);
  278. }
  279. for (i = 0; i < adev->usec_timeout; i++) {
  280. if (REG_GET_FIELD(RREG32(mmMC_SEQ_TRAIN_WAKEUP_CNTL),
  281. MC_SEQ_TRAIN_WAKEUP_CNTL, TRAIN_DONE_D1))
  282. break;
  283. udelay(1);
  284. }
  285. }
  286. return 0;
  287. }
  288. static int gmc_v8_0_polaris_mc_load_microcode(struct amdgpu_device *adev)
  289. {
  290. const struct mc_firmware_header_v1_0 *hdr;
  291. const __le32 *fw_data = NULL;
  292. const __le32 *io_mc_regs = NULL;
  293. u32 data, vbios_version;
  294. int i, ucode_size, regs_size;
  295. /* Skip MC ucode loading on SR-IOV capable boards.
  296. * vbios does this for us in asic_init in that case.
  297. * Skip MC ucode loading on VF, because hypervisor will do that
  298. * for this adaptor.
  299. */
  300. if (amdgpu_sriov_bios(adev))
  301. return 0;
  302. WREG32(mmMC_SEQ_IO_DEBUG_INDEX, 0x9F);
  303. data = RREG32(mmMC_SEQ_IO_DEBUG_DATA);
  304. vbios_version = data & 0xf;
  305. if (vbios_version == 0)
  306. return 0;
  307. if (!adev->mc.fw)
  308. return -EINVAL;
  309. hdr = (const struct mc_firmware_header_v1_0 *)adev->mc.fw->data;
  310. amdgpu_ucode_print_mc_hdr(&hdr->header);
  311. adev->mc.fw_version = le32_to_cpu(hdr->header.ucode_version);
  312. regs_size = le32_to_cpu(hdr->io_debug_size_bytes) / (4 * 2);
  313. io_mc_regs = (const __le32 *)
  314. (adev->mc.fw->data + le32_to_cpu(hdr->io_debug_array_offset_bytes));
  315. ucode_size = le32_to_cpu(hdr->header.ucode_size_bytes) / 4;
  316. fw_data = (const __le32 *)
  317. (adev->mc.fw->data + le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  318. data = RREG32(mmMC_SEQ_MISC0);
  319. data &= ~(0x40);
  320. WREG32(mmMC_SEQ_MISC0, data);
  321. /* load mc io regs */
  322. for (i = 0; i < regs_size; i++) {
  323. WREG32(mmMC_SEQ_IO_DEBUG_INDEX, le32_to_cpup(io_mc_regs++));
  324. WREG32(mmMC_SEQ_IO_DEBUG_DATA, le32_to_cpup(io_mc_regs++));
  325. }
  326. WREG32(mmMC_SEQ_SUP_CNTL, 0x00000008);
  327. WREG32(mmMC_SEQ_SUP_CNTL, 0x00000010);
  328. /* load the MC ucode */
  329. for (i = 0; i < ucode_size; i++)
  330. WREG32(mmMC_SEQ_SUP_PGM, le32_to_cpup(fw_data++));
  331. /* put the engine back into the active state */
  332. WREG32(mmMC_SEQ_SUP_CNTL, 0x00000008);
  333. WREG32(mmMC_SEQ_SUP_CNTL, 0x00000004);
  334. WREG32(mmMC_SEQ_SUP_CNTL, 0x00000001);
  335. /* wait for training to complete */
  336. for (i = 0; i < adev->usec_timeout; i++) {
  337. data = RREG32(mmMC_SEQ_MISC0);
  338. if (data & 0x80)
  339. break;
  340. udelay(1);
  341. }
  342. return 0;
  343. }
  344. static void gmc_v8_0_vram_gtt_location(struct amdgpu_device *adev,
  345. struct amdgpu_mc *mc)
  346. {
  347. u64 base = 0;
  348. if (!amdgpu_sriov_vf(adev))
  349. base = RREG32(mmMC_VM_FB_LOCATION) & 0xFFFF;
  350. base <<= 24;
  351. amdgpu_vram_location(adev, &adev->mc, base);
  352. amdgpu_gart_location(adev, mc);
  353. }
  354. /**
  355. * gmc_v8_0_mc_program - program the GPU memory controller
  356. *
  357. * @adev: amdgpu_device pointer
  358. *
  359. * Set the location of vram, gart, and AGP in the GPU's
  360. * physical address space (CIK).
  361. */
  362. static void gmc_v8_0_mc_program(struct amdgpu_device *adev)
  363. {
  364. u32 tmp;
  365. int i, j;
  366. /* Initialize HDP */
  367. for (i = 0, j = 0; i < 32; i++, j += 0x6) {
  368. WREG32((0xb05 + j), 0x00000000);
  369. WREG32((0xb06 + j), 0x00000000);
  370. WREG32((0xb07 + j), 0x00000000);
  371. WREG32((0xb08 + j), 0x00000000);
  372. WREG32((0xb09 + j), 0x00000000);
  373. }
  374. WREG32(mmHDP_REG_COHERENCY_FLUSH_CNTL, 0);
  375. if (gmc_v8_0_wait_for_idle((void *)adev)) {
  376. dev_warn(adev->dev, "Wait for MC idle timedout !\n");
  377. }
  378. if (adev->mode_info.num_crtc) {
  379. /* Lockout access through VGA aperture*/
  380. tmp = RREG32(mmVGA_HDP_CONTROL);
  381. tmp = REG_SET_FIELD(tmp, VGA_HDP_CONTROL, VGA_MEMORY_DISABLE, 1);
  382. WREG32(mmVGA_HDP_CONTROL, tmp);
  383. /* disable VGA render */
  384. tmp = RREG32(mmVGA_RENDER_CONTROL);
  385. tmp = REG_SET_FIELD(tmp, VGA_RENDER_CONTROL, VGA_VSTATUS_CNTL, 0);
  386. WREG32(mmVGA_RENDER_CONTROL, tmp);
  387. }
  388. /* Update configuration */
  389. WREG32(mmMC_VM_SYSTEM_APERTURE_LOW_ADDR,
  390. adev->mc.vram_start >> 12);
  391. WREG32(mmMC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  392. adev->mc.vram_end >> 12);
  393. WREG32(mmMC_VM_SYSTEM_APERTURE_DEFAULT_ADDR,
  394. adev->vram_scratch.gpu_addr >> 12);
  395. if (amdgpu_sriov_vf(adev)) {
  396. tmp = ((adev->mc.vram_end >> 24) & 0xFFFF) << 16;
  397. tmp |= ((adev->mc.vram_start >> 24) & 0xFFFF);
  398. WREG32(mmMC_VM_FB_LOCATION, tmp);
  399. /* XXX double check these! */
  400. WREG32(mmHDP_NONSURFACE_BASE, (adev->mc.vram_start >> 8));
  401. WREG32(mmHDP_NONSURFACE_INFO, (2 << 7) | (1 << 30));
  402. WREG32(mmHDP_NONSURFACE_SIZE, 0x3FFFFFFF);
  403. }
  404. WREG32(mmMC_VM_AGP_BASE, 0);
  405. WREG32(mmMC_VM_AGP_TOP, 0x0FFFFFFF);
  406. WREG32(mmMC_VM_AGP_BOT, 0x0FFFFFFF);
  407. if (gmc_v8_0_wait_for_idle((void *)adev)) {
  408. dev_warn(adev->dev, "Wait for MC idle timedout !\n");
  409. }
  410. WREG32(mmBIF_FB_EN, BIF_FB_EN__FB_READ_EN_MASK | BIF_FB_EN__FB_WRITE_EN_MASK);
  411. tmp = RREG32(mmHDP_MISC_CNTL);
  412. tmp = REG_SET_FIELD(tmp, HDP_MISC_CNTL, FLUSH_INVALIDATE_CACHE, 0);
  413. WREG32(mmHDP_MISC_CNTL, tmp);
  414. tmp = RREG32(mmHDP_HOST_PATH_CNTL);
  415. WREG32(mmHDP_HOST_PATH_CNTL, tmp);
  416. }
  417. /**
  418. * gmc_v8_0_mc_init - initialize the memory controller driver params
  419. *
  420. * @adev: amdgpu_device pointer
  421. *
  422. * Look up the amount of vram, vram width, and decide how to place
  423. * vram and gart within the GPU's physical address space (CIK).
  424. * Returns 0 for success.
  425. */
  426. static int gmc_v8_0_mc_init(struct amdgpu_device *adev)
  427. {
  428. int r;
  429. adev->mc.vram_width = amdgpu_atombios_get_vram_width(adev);
  430. if (!adev->mc.vram_width) {
  431. u32 tmp;
  432. int chansize, numchan;
  433. /* Get VRAM informations */
  434. tmp = RREG32(mmMC_ARB_RAMCFG);
  435. if (REG_GET_FIELD(tmp, MC_ARB_RAMCFG, CHANSIZE)) {
  436. chansize = 64;
  437. } else {
  438. chansize = 32;
  439. }
  440. tmp = RREG32(mmMC_SHARED_CHMAP);
  441. switch (REG_GET_FIELD(tmp, MC_SHARED_CHMAP, NOOFCHAN)) {
  442. case 0:
  443. default:
  444. numchan = 1;
  445. break;
  446. case 1:
  447. numchan = 2;
  448. break;
  449. case 2:
  450. numchan = 4;
  451. break;
  452. case 3:
  453. numchan = 8;
  454. break;
  455. case 4:
  456. numchan = 3;
  457. break;
  458. case 5:
  459. numchan = 6;
  460. break;
  461. case 6:
  462. numchan = 10;
  463. break;
  464. case 7:
  465. numchan = 12;
  466. break;
  467. case 8:
  468. numchan = 16;
  469. break;
  470. }
  471. adev->mc.vram_width = numchan * chansize;
  472. }
  473. /* size in MB on si */
  474. adev->mc.mc_vram_size = RREG32(mmCONFIG_MEMSIZE) * 1024ULL * 1024ULL;
  475. adev->mc.real_vram_size = RREG32(mmCONFIG_MEMSIZE) * 1024ULL * 1024ULL;
  476. if (!(adev->flags & AMD_IS_APU)) {
  477. r = amdgpu_device_resize_fb_bar(adev);
  478. if (r)
  479. return r;
  480. }
  481. adev->mc.aper_base = pci_resource_start(adev->pdev, 0);
  482. adev->mc.aper_size = pci_resource_len(adev->pdev, 0);
  483. #ifdef CONFIG_X86_64
  484. if (adev->flags & AMD_IS_APU) {
  485. adev->mc.aper_base = ((u64)RREG32(mmMC_VM_FB_OFFSET)) << 22;
  486. adev->mc.aper_size = adev->mc.real_vram_size;
  487. }
  488. #endif
  489. /* In case the PCI BAR is larger than the actual amount of vram */
  490. adev->mc.visible_vram_size = adev->mc.aper_size;
  491. if (adev->mc.visible_vram_size > adev->mc.real_vram_size)
  492. adev->mc.visible_vram_size = adev->mc.real_vram_size;
  493. /* set the gart size */
  494. if (amdgpu_gart_size == -1) {
  495. switch (adev->asic_type) {
  496. case CHIP_POLARIS11: /* all engines support GPUVM */
  497. case CHIP_POLARIS10: /* all engines support GPUVM */
  498. case CHIP_POLARIS12: /* all engines support GPUVM */
  499. default:
  500. adev->mc.gart_size = 256ULL << 20;
  501. break;
  502. case CHIP_TONGA: /* UVD, VCE do not support GPUVM */
  503. case CHIP_FIJI: /* UVD, VCE do not support GPUVM */
  504. case CHIP_CARRIZO: /* UVD, VCE do not support GPUVM, DCE SG support */
  505. case CHIP_STONEY: /* UVD does not support GPUVM, DCE SG support */
  506. adev->mc.gart_size = 1024ULL << 20;
  507. break;
  508. }
  509. } else {
  510. adev->mc.gart_size = (u64)amdgpu_gart_size << 20;
  511. }
  512. gmc_v8_0_vram_gtt_location(adev, &adev->mc);
  513. return 0;
  514. }
  515. /*
  516. * GART
  517. * VMID 0 is the physical GPU addresses as used by the kernel.
  518. * VMIDs 1-15 are used for userspace clients and are handled
  519. * by the amdgpu vm/hsa code.
  520. */
  521. /**
  522. * gmc_v8_0_gart_flush_gpu_tlb - gart tlb flush callback
  523. *
  524. * @adev: amdgpu_device pointer
  525. * @vmid: vm instance to flush
  526. *
  527. * Flush the TLB for the requested page table (CIK).
  528. */
  529. static void gmc_v8_0_gart_flush_gpu_tlb(struct amdgpu_device *adev,
  530. uint32_t vmid)
  531. {
  532. /* flush hdp cache */
  533. WREG32(mmHDP_MEM_COHERENCY_FLUSH_CNTL, 0);
  534. /* bits 0-15 are the VM contexts0-15 */
  535. WREG32(mmVM_INVALIDATE_REQUEST, 1 << vmid);
  536. }
  537. /**
  538. * gmc_v8_0_gart_set_pte_pde - update the page tables using MMIO
  539. *
  540. * @adev: amdgpu_device pointer
  541. * @cpu_pt_addr: cpu address of the page table
  542. * @gpu_page_idx: entry in the page table to update
  543. * @addr: dst addr to write into pte/pde
  544. * @flags: access flags
  545. *
  546. * Update the page tables using the CPU.
  547. */
  548. static int gmc_v8_0_gart_set_pte_pde(struct amdgpu_device *adev,
  549. void *cpu_pt_addr,
  550. uint32_t gpu_page_idx,
  551. uint64_t addr,
  552. uint64_t flags)
  553. {
  554. void __iomem *ptr = (void *)cpu_pt_addr;
  555. uint64_t value;
  556. /*
  557. * PTE format on VI:
  558. * 63:40 reserved
  559. * 39:12 4k physical page base address
  560. * 11:7 fragment
  561. * 6 write
  562. * 5 read
  563. * 4 exe
  564. * 3 reserved
  565. * 2 snooped
  566. * 1 system
  567. * 0 valid
  568. *
  569. * PDE format on VI:
  570. * 63:59 block fragment size
  571. * 58:40 reserved
  572. * 39:1 physical base address of PTE
  573. * bits 5:1 must be 0.
  574. * 0 valid
  575. */
  576. value = addr & 0x000000FFFFFFF000ULL;
  577. value |= flags;
  578. writeq(value, ptr + (gpu_page_idx * 8));
  579. return 0;
  580. }
  581. static uint64_t gmc_v8_0_get_vm_pte_flags(struct amdgpu_device *adev,
  582. uint32_t flags)
  583. {
  584. uint64_t pte_flag = 0;
  585. if (flags & AMDGPU_VM_PAGE_EXECUTABLE)
  586. pte_flag |= AMDGPU_PTE_EXECUTABLE;
  587. if (flags & AMDGPU_VM_PAGE_READABLE)
  588. pte_flag |= AMDGPU_PTE_READABLE;
  589. if (flags & AMDGPU_VM_PAGE_WRITEABLE)
  590. pte_flag |= AMDGPU_PTE_WRITEABLE;
  591. if (flags & AMDGPU_VM_PAGE_PRT)
  592. pte_flag |= AMDGPU_PTE_PRT;
  593. return pte_flag;
  594. }
  595. static uint64_t gmc_v8_0_get_vm_pde(struct amdgpu_device *adev, uint64_t addr)
  596. {
  597. BUG_ON(addr & 0xFFFFFF0000000FFFULL);
  598. return addr;
  599. }
  600. /**
  601. * gmc_v8_0_set_fault_enable_default - update VM fault handling
  602. *
  603. * @adev: amdgpu_device pointer
  604. * @value: true redirects VM faults to the default page
  605. */
  606. static void gmc_v8_0_set_fault_enable_default(struct amdgpu_device *adev,
  607. bool value)
  608. {
  609. u32 tmp;
  610. tmp = RREG32(mmVM_CONTEXT1_CNTL);
  611. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  612. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  613. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  614. DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  615. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  616. PDE0_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  617. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  618. VALID_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  619. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  620. READ_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  621. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  622. WRITE_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  623. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  624. EXECUTE_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  625. WREG32(mmVM_CONTEXT1_CNTL, tmp);
  626. }
  627. /**
  628. * gmc_v8_0_set_prt - set PRT VM fault
  629. *
  630. * @adev: amdgpu_device pointer
  631. * @enable: enable/disable VM fault handling for PRT
  632. */
  633. static void gmc_v8_0_set_prt(struct amdgpu_device *adev, bool enable)
  634. {
  635. u32 tmp;
  636. if (enable && !adev->mc.prt_warning) {
  637. dev_warn(adev->dev, "Disabling VM faults because of PRT request!\n");
  638. adev->mc.prt_warning = true;
  639. }
  640. tmp = RREG32(mmVM_PRT_CNTL);
  641. tmp = REG_SET_FIELD(tmp, VM_PRT_CNTL,
  642. CB_DISABLE_READ_FAULT_ON_UNMAPPED_ACCESS, enable);
  643. tmp = REG_SET_FIELD(tmp, VM_PRT_CNTL,
  644. CB_DISABLE_WRITE_FAULT_ON_UNMAPPED_ACCESS, enable);
  645. tmp = REG_SET_FIELD(tmp, VM_PRT_CNTL,
  646. TC_DISABLE_READ_FAULT_ON_UNMAPPED_ACCESS, enable);
  647. tmp = REG_SET_FIELD(tmp, VM_PRT_CNTL,
  648. TC_DISABLE_WRITE_FAULT_ON_UNMAPPED_ACCESS, enable);
  649. tmp = REG_SET_FIELD(tmp, VM_PRT_CNTL,
  650. L2_CACHE_STORE_INVALID_ENTRIES, enable);
  651. tmp = REG_SET_FIELD(tmp, VM_PRT_CNTL,
  652. L1_TLB_STORE_INVALID_ENTRIES, enable);
  653. tmp = REG_SET_FIELD(tmp, VM_PRT_CNTL,
  654. MASK_PDE0_FAULT, enable);
  655. WREG32(mmVM_PRT_CNTL, tmp);
  656. if (enable) {
  657. uint32_t low = AMDGPU_VA_RESERVED_SIZE >> AMDGPU_GPU_PAGE_SHIFT;
  658. uint32_t high = adev->vm_manager.max_pfn;
  659. WREG32(mmVM_PRT_APERTURE0_LOW_ADDR, low);
  660. WREG32(mmVM_PRT_APERTURE1_LOW_ADDR, low);
  661. WREG32(mmVM_PRT_APERTURE2_LOW_ADDR, low);
  662. WREG32(mmVM_PRT_APERTURE3_LOW_ADDR, low);
  663. WREG32(mmVM_PRT_APERTURE0_HIGH_ADDR, high);
  664. WREG32(mmVM_PRT_APERTURE1_HIGH_ADDR, high);
  665. WREG32(mmVM_PRT_APERTURE2_HIGH_ADDR, high);
  666. WREG32(mmVM_PRT_APERTURE3_HIGH_ADDR, high);
  667. } else {
  668. WREG32(mmVM_PRT_APERTURE0_LOW_ADDR, 0xfffffff);
  669. WREG32(mmVM_PRT_APERTURE1_LOW_ADDR, 0xfffffff);
  670. WREG32(mmVM_PRT_APERTURE2_LOW_ADDR, 0xfffffff);
  671. WREG32(mmVM_PRT_APERTURE3_LOW_ADDR, 0xfffffff);
  672. WREG32(mmVM_PRT_APERTURE0_HIGH_ADDR, 0x0);
  673. WREG32(mmVM_PRT_APERTURE1_HIGH_ADDR, 0x0);
  674. WREG32(mmVM_PRT_APERTURE2_HIGH_ADDR, 0x0);
  675. WREG32(mmVM_PRT_APERTURE3_HIGH_ADDR, 0x0);
  676. }
  677. }
  678. /**
  679. * gmc_v8_0_gart_enable - gart enable
  680. *
  681. * @adev: amdgpu_device pointer
  682. *
  683. * This sets up the TLBs, programs the page tables for VMID0,
  684. * sets up the hw for VMIDs 1-15 which are allocated on
  685. * demand, and sets up the global locations for the LDS, GDS,
  686. * and GPUVM for FSA64 clients (CIK).
  687. * Returns 0 for success, errors for failure.
  688. */
  689. static int gmc_v8_0_gart_enable(struct amdgpu_device *adev)
  690. {
  691. int r, i;
  692. u32 tmp, field;
  693. if (adev->gart.robj == NULL) {
  694. dev_err(adev->dev, "No VRAM object for PCIE GART.\n");
  695. return -EINVAL;
  696. }
  697. r = amdgpu_gart_table_vram_pin(adev);
  698. if (r)
  699. return r;
  700. /* Setup TLB control */
  701. tmp = RREG32(mmMC_VM_MX_L1_TLB_CNTL);
  702. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, ENABLE_L1_TLB, 1);
  703. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, ENABLE_L1_FRAGMENT_PROCESSING, 1);
  704. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, SYSTEM_ACCESS_MODE, 3);
  705. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, ENABLE_ADVANCED_DRIVER_MODEL, 1);
  706. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, SYSTEM_APERTURE_UNMAPPED_ACCESS, 0);
  707. WREG32(mmMC_VM_MX_L1_TLB_CNTL, tmp);
  708. /* Setup L2 cache */
  709. tmp = RREG32(mmVM_L2_CNTL);
  710. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, ENABLE_L2_CACHE, 1);
  711. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, ENABLE_L2_FRAGMENT_PROCESSING, 1);
  712. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE, 1);
  713. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, ENABLE_L2_PDE0_CACHE_LRU_UPDATE_BY_WRITE, 1);
  714. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, EFFECTIVE_L2_QUEUE_SIZE, 7);
  715. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, CONTEXT1_IDENTITY_ACCESS_MODE, 1);
  716. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, ENABLE_DEFAULT_PAGE_OUT_TO_SYSTEM_MEMORY, 1);
  717. WREG32(mmVM_L2_CNTL, tmp);
  718. tmp = RREG32(mmVM_L2_CNTL2);
  719. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL2, INVALIDATE_ALL_L1_TLBS, 1);
  720. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL2, INVALIDATE_L2_CACHE, 1);
  721. WREG32(mmVM_L2_CNTL2, tmp);
  722. field = adev->vm_manager.fragment_size;
  723. tmp = RREG32(mmVM_L2_CNTL3);
  724. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL3, L2_CACHE_BIGK_ASSOCIATIVITY, 1);
  725. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL3, BANK_SELECT, field);
  726. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL3, L2_CACHE_BIGK_FRAGMENT_SIZE, field);
  727. WREG32(mmVM_L2_CNTL3, tmp);
  728. /* XXX: set to enable PTE/PDE in system memory */
  729. tmp = RREG32(mmVM_L2_CNTL4);
  730. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL4, VMC_TAP_CONTEXT0_PDE_REQUEST_PHYSICAL, 0);
  731. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL4, VMC_TAP_CONTEXT0_PDE_REQUEST_SHARED, 0);
  732. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL4, VMC_TAP_CONTEXT0_PDE_REQUEST_SNOOP, 0);
  733. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL4, VMC_TAP_CONTEXT0_PTE_REQUEST_PHYSICAL, 0);
  734. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL4, VMC_TAP_CONTEXT0_PTE_REQUEST_SHARED, 0);
  735. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL4, VMC_TAP_CONTEXT0_PTE_REQUEST_SNOOP, 0);
  736. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL4, VMC_TAP_CONTEXT1_PDE_REQUEST_PHYSICAL, 0);
  737. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL4, VMC_TAP_CONTEXT1_PDE_REQUEST_SHARED, 0);
  738. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL4, VMC_TAP_CONTEXT1_PDE_REQUEST_SNOOP, 0);
  739. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL4, VMC_TAP_CONTEXT1_PTE_REQUEST_PHYSICAL, 0);
  740. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL4, VMC_TAP_CONTEXT1_PTE_REQUEST_SHARED, 0);
  741. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL4, VMC_TAP_CONTEXT1_PTE_REQUEST_SNOOP, 0);
  742. WREG32(mmVM_L2_CNTL4, tmp);
  743. /* setup context0 */
  744. WREG32(mmVM_CONTEXT0_PAGE_TABLE_START_ADDR, adev->mc.gart_start >> 12);
  745. WREG32(mmVM_CONTEXT0_PAGE_TABLE_END_ADDR, adev->mc.gart_end >> 12);
  746. WREG32(mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR, adev->gart.table_addr >> 12);
  747. WREG32(mmVM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
  748. (u32)(adev->dummy_page.addr >> 12));
  749. WREG32(mmVM_CONTEXT0_CNTL2, 0);
  750. tmp = RREG32(mmVM_CONTEXT0_CNTL);
  751. tmp = REG_SET_FIELD(tmp, VM_CONTEXT0_CNTL, ENABLE_CONTEXT, 1);
  752. tmp = REG_SET_FIELD(tmp, VM_CONTEXT0_CNTL, PAGE_TABLE_DEPTH, 0);
  753. tmp = REG_SET_FIELD(tmp, VM_CONTEXT0_CNTL, RANGE_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
  754. WREG32(mmVM_CONTEXT0_CNTL, tmp);
  755. WREG32(mmVM_L2_CONTEXT1_IDENTITY_APERTURE_LOW_ADDR, 0);
  756. WREG32(mmVM_L2_CONTEXT1_IDENTITY_APERTURE_HIGH_ADDR, 0);
  757. WREG32(mmVM_L2_CONTEXT_IDENTITY_PHYSICAL_OFFSET, 0);
  758. /* empty context1-15 */
  759. /* FIXME start with 4G, once using 2 level pt switch to full
  760. * vm size space
  761. */
  762. /* set vm size, must be a multiple of 4 */
  763. WREG32(mmVM_CONTEXT1_PAGE_TABLE_START_ADDR, 0);
  764. WREG32(mmVM_CONTEXT1_PAGE_TABLE_END_ADDR, adev->vm_manager.max_pfn - 1);
  765. for (i = 1; i < 16; i++) {
  766. if (i < 8)
  767. WREG32(mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR + i,
  768. adev->gart.table_addr >> 12);
  769. else
  770. WREG32(mmVM_CONTEXT8_PAGE_TABLE_BASE_ADDR + i - 8,
  771. adev->gart.table_addr >> 12);
  772. }
  773. /* enable context1-15 */
  774. WREG32(mmVM_CONTEXT1_PROTECTION_FAULT_DEFAULT_ADDR,
  775. (u32)(adev->dummy_page.addr >> 12));
  776. WREG32(mmVM_CONTEXT1_CNTL2, 4);
  777. tmp = RREG32(mmVM_CONTEXT1_CNTL);
  778. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, ENABLE_CONTEXT, 1);
  779. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, PAGE_TABLE_DEPTH, 1);
  780. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, RANGE_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
  781. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
  782. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, PDE0_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
  783. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, VALID_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
  784. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, READ_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
  785. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, WRITE_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
  786. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, EXECUTE_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
  787. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, PAGE_TABLE_BLOCK_SIZE,
  788. adev->vm_manager.block_size - 9);
  789. WREG32(mmVM_CONTEXT1_CNTL, tmp);
  790. if (amdgpu_vm_fault_stop == AMDGPU_VM_FAULT_STOP_ALWAYS)
  791. gmc_v8_0_set_fault_enable_default(adev, false);
  792. else
  793. gmc_v8_0_set_fault_enable_default(adev, true);
  794. gmc_v8_0_gart_flush_gpu_tlb(adev, 0);
  795. DRM_INFO("PCIE GART of %uM enabled (table at 0x%016llX).\n",
  796. (unsigned)(adev->mc.gart_size >> 20),
  797. (unsigned long long)adev->gart.table_addr);
  798. adev->gart.ready = true;
  799. return 0;
  800. }
  801. static int gmc_v8_0_gart_init(struct amdgpu_device *adev)
  802. {
  803. int r;
  804. if (adev->gart.robj) {
  805. WARN(1, "R600 PCIE GART already initialized\n");
  806. return 0;
  807. }
  808. /* Initialize common gart structure */
  809. r = amdgpu_gart_init(adev);
  810. if (r)
  811. return r;
  812. adev->gart.table_size = adev->gart.num_gpu_pages * 8;
  813. adev->gart.gart_pte_flags = AMDGPU_PTE_EXECUTABLE;
  814. return amdgpu_gart_table_vram_alloc(adev);
  815. }
  816. /**
  817. * gmc_v8_0_gart_disable - gart disable
  818. *
  819. * @adev: amdgpu_device pointer
  820. *
  821. * This disables all VM page table (CIK).
  822. */
  823. static void gmc_v8_0_gart_disable(struct amdgpu_device *adev)
  824. {
  825. u32 tmp;
  826. /* Disable all tables */
  827. WREG32(mmVM_CONTEXT0_CNTL, 0);
  828. WREG32(mmVM_CONTEXT1_CNTL, 0);
  829. /* Setup TLB control */
  830. tmp = RREG32(mmMC_VM_MX_L1_TLB_CNTL);
  831. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, ENABLE_L1_TLB, 0);
  832. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, ENABLE_L1_FRAGMENT_PROCESSING, 0);
  833. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, ENABLE_ADVANCED_DRIVER_MODEL, 0);
  834. WREG32(mmMC_VM_MX_L1_TLB_CNTL, tmp);
  835. /* Setup L2 cache */
  836. tmp = RREG32(mmVM_L2_CNTL);
  837. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, ENABLE_L2_CACHE, 0);
  838. WREG32(mmVM_L2_CNTL, tmp);
  839. WREG32(mmVM_L2_CNTL2, 0);
  840. amdgpu_gart_table_vram_unpin(adev);
  841. }
  842. /**
  843. * gmc_v8_0_gart_fini - vm fini callback
  844. *
  845. * @adev: amdgpu_device pointer
  846. *
  847. * Tears down the driver GART/VM setup (CIK).
  848. */
  849. static void gmc_v8_0_gart_fini(struct amdgpu_device *adev)
  850. {
  851. amdgpu_gart_table_vram_free(adev);
  852. amdgpu_gart_fini(adev);
  853. }
  854. /**
  855. * gmc_v8_0_vm_decode_fault - print human readable fault info
  856. *
  857. * @adev: amdgpu_device pointer
  858. * @status: VM_CONTEXT1_PROTECTION_FAULT_STATUS register value
  859. * @addr: VM_CONTEXT1_PROTECTION_FAULT_ADDR register value
  860. *
  861. * Print human readable fault information (CIK).
  862. */
  863. static void gmc_v8_0_vm_decode_fault(struct amdgpu_device *adev,
  864. u32 status, u32 addr, u32 mc_client)
  865. {
  866. u32 mc_id;
  867. u32 vmid = REG_GET_FIELD(status, VM_CONTEXT1_PROTECTION_FAULT_STATUS, VMID);
  868. u32 protections = REG_GET_FIELD(status, VM_CONTEXT1_PROTECTION_FAULT_STATUS,
  869. PROTECTIONS);
  870. char block[5] = { mc_client >> 24, (mc_client >> 16) & 0xff,
  871. (mc_client >> 8) & 0xff, mc_client & 0xff, 0 };
  872. mc_id = REG_GET_FIELD(status, VM_CONTEXT1_PROTECTION_FAULT_STATUS,
  873. MEMORY_CLIENT_ID);
  874. dev_err(adev->dev, "VM fault (0x%02x, vmid %d) at page %u, %s from '%s' (0x%08x) (%d)\n",
  875. protections, vmid, addr,
  876. REG_GET_FIELD(status, VM_CONTEXT1_PROTECTION_FAULT_STATUS,
  877. MEMORY_CLIENT_RW) ?
  878. "write" : "read", block, mc_client, mc_id);
  879. }
  880. static int gmc_v8_0_convert_vram_type(int mc_seq_vram_type)
  881. {
  882. switch (mc_seq_vram_type) {
  883. case MC_SEQ_MISC0__MT__GDDR1:
  884. return AMDGPU_VRAM_TYPE_GDDR1;
  885. case MC_SEQ_MISC0__MT__DDR2:
  886. return AMDGPU_VRAM_TYPE_DDR2;
  887. case MC_SEQ_MISC0__MT__GDDR3:
  888. return AMDGPU_VRAM_TYPE_GDDR3;
  889. case MC_SEQ_MISC0__MT__GDDR4:
  890. return AMDGPU_VRAM_TYPE_GDDR4;
  891. case MC_SEQ_MISC0__MT__GDDR5:
  892. return AMDGPU_VRAM_TYPE_GDDR5;
  893. case MC_SEQ_MISC0__MT__HBM:
  894. return AMDGPU_VRAM_TYPE_HBM;
  895. case MC_SEQ_MISC0__MT__DDR3:
  896. return AMDGPU_VRAM_TYPE_DDR3;
  897. default:
  898. return AMDGPU_VRAM_TYPE_UNKNOWN;
  899. }
  900. }
  901. static int gmc_v8_0_early_init(void *handle)
  902. {
  903. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  904. gmc_v8_0_set_gart_funcs(adev);
  905. gmc_v8_0_set_irq_funcs(adev);
  906. adev->mc.shared_aperture_start = 0x2000000000000000ULL;
  907. adev->mc.shared_aperture_end =
  908. adev->mc.shared_aperture_start + (4ULL << 30) - 1;
  909. adev->mc.private_aperture_start =
  910. adev->mc.shared_aperture_end + 1;
  911. adev->mc.private_aperture_end =
  912. adev->mc.private_aperture_start + (4ULL << 30) - 1;
  913. return 0;
  914. }
  915. static int gmc_v8_0_late_init(void *handle)
  916. {
  917. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  918. if (amdgpu_vm_fault_stop != AMDGPU_VM_FAULT_STOP_ALWAYS)
  919. return amdgpu_irq_get(adev, &adev->mc.vm_fault, 0);
  920. else
  921. return 0;
  922. }
  923. #define mmMC_SEQ_MISC0_FIJI 0xA71
  924. static int gmc_v8_0_sw_init(void *handle)
  925. {
  926. int r;
  927. int dma_bits;
  928. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  929. if (adev->flags & AMD_IS_APU) {
  930. adev->mc.vram_type = AMDGPU_VRAM_TYPE_UNKNOWN;
  931. } else {
  932. u32 tmp;
  933. if (adev->asic_type == CHIP_FIJI)
  934. tmp = RREG32(mmMC_SEQ_MISC0_FIJI);
  935. else
  936. tmp = RREG32(mmMC_SEQ_MISC0);
  937. tmp &= MC_SEQ_MISC0__MT__MASK;
  938. adev->mc.vram_type = gmc_v8_0_convert_vram_type(tmp);
  939. }
  940. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_LEGACY, 146, &adev->mc.vm_fault);
  941. if (r)
  942. return r;
  943. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_LEGACY, 147, &adev->mc.vm_fault);
  944. if (r)
  945. return r;
  946. /* Adjust VM size here.
  947. * Currently set to 4GB ((1 << 20) 4k pages).
  948. * Max GPUVM size for cayman and SI is 40 bits.
  949. */
  950. amdgpu_vm_adjust_size(adev, 64, 9, 1, 40);
  951. /* Set the internal MC address mask
  952. * This is the max address of the GPU's
  953. * internal address space.
  954. */
  955. adev->mc.mc_mask = 0xffffffffffULL; /* 40 bit MC */
  956. adev->mc.stolen_size = 256 * 1024;
  957. /* set DMA mask + need_dma32 flags.
  958. * PCIE - can handle 40-bits.
  959. * IGP - can handle 40-bits
  960. * PCI - dma32 for legacy pci gart, 40 bits on newer asics
  961. */
  962. adev->need_dma32 = false;
  963. dma_bits = adev->need_dma32 ? 32 : 40;
  964. r = pci_set_dma_mask(adev->pdev, DMA_BIT_MASK(dma_bits));
  965. if (r) {
  966. adev->need_dma32 = true;
  967. dma_bits = 32;
  968. pr_warn("amdgpu: No suitable DMA available\n");
  969. }
  970. r = pci_set_consistent_dma_mask(adev->pdev, DMA_BIT_MASK(dma_bits));
  971. if (r) {
  972. pci_set_consistent_dma_mask(adev->pdev, DMA_BIT_MASK(32));
  973. pr_warn("amdgpu: No coherent DMA available\n");
  974. }
  975. r = gmc_v8_0_init_microcode(adev);
  976. if (r) {
  977. DRM_ERROR("Failed to load mc firmware!\n");
  978. return r;
  979. }
  980. r = gmc_v8_0_mc_init(adev);
  981. if (r)
  982. return r;
  983. /* Memory manager */
  984. r = amdgpu_bo_init(adev);
  985. if (r)
  986. return r;
  987. r = gmc_v8_0_gart_init(adev);
  988. if (r)
  989. return r;
  990. /*
  991. * number of VMs
  992. * VMID 0 is reserved for System
  993. * amdgpu graphics/compute will use VMIDs 1-7
  994. * amdkfd will use VMIDs 8-15
  995. */
  996. adev->vm_manager.id_mgr[0].num_ids = AMDGPU_NUM_OF_VMIDS;
  997. amdgpu_vm_manager_init(adev);
  998. /* base offset of vram pages */
  999. if (adev->flags & AMD_IS_APU) {
  1000. u64 tmp = RREG32(mmMC_VM_FB_OFFSET);
  1001. tmp <<= 22;
  1002. adev->vm_manager.vram_base_offset = tmp;
  1003. } else {
  1004. adev->vm_manager.vram_base_offset = 0;
  1005. }
  1006. return 0;
  1007. }
  1008. static int gmc_v8_0_sw_fini(void *handle)
  1009. {
  1010. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1011. amdgpu_gem_force_release(adev);
  1012. amdgpu_vm_manager_fini(adev);
  1013. gmc_v8_0_gart_fini(adev);
  1014. amdgpu_bo_fini(adev);
  1015. release_firmware(adev->mc.fw);
  1016. adev->mc.fw = NULL;
  1017. return 0;
  1018. }
  1019. static int gmc_v8_0_hw_init(void *handle)
  1020. {
  1021. int r;
  1022. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1023. gmc_v8_0_init_golden_registers(adev);
  1024. gmc_v8_0_mc_program(adev);
  1025. if (adev->asic_type == CHIP_TONGA) {
  1026. r = gmc_v8_0_tonga_mc_load_microcode(adev);
  1027. if (r) {
  1028. DRM_ERROR("Failed to load MC firmware!\n");
  1029. return r;
  1030. }
  1031. } else if (adev->asic_type == CHIP_POLARIS11 ||
  1032. adev->asic_type == CHIP_POLARIS10 ||
  1033. adev->asic_type == CHIP_POLARIS12) {
  1034. r = gmc_v8_0_polaris_mc_load_microcode(adev);
  1035. if (r) {
  1036. DRM_ERROR("Failed to load MC firmware!\n");
  1037. return r;
  1038. }
  1039. }
  1040. r = gmc_v8_0_gart_enable(adev);
  1041. if (r)
  1042. return r;
  1043. return r;
  1044. }
  1045. static int gmc_v8_0_hw_fini(void *handle)
  1046. {
  1047. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1048. amdgpu_irq_put(adev, &adev->mc.vm_fault, 0);
  1049. gmc_v8_0_gart_disable(adev);
  1050. return 0;
  1051. }
  1052. static int gmc_v8_0_suspend(void *handle)
  1053. {
  1054. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1055. gmc_v8_0_hw_fini(adev);
  1056. return 0;
  1057. }
  1058. static int gmc_v8_0_resume(void *handle)
  1059. {
  1060. int r;
  1061. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1062. r = gmc_v8_0_hw_init(adev);
  1063. if (r)
  1064. return r;
  1065. amdgpu_vm_reset_all_ids(adev);
  1066. return 0;
  1067. }
  1068. static bool gmc_v8_0_is_idle(void *handle)
  1069. {
  1070. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1071. u32 tmp = RREG32(mmSRBM_STATUS);
  1072. if (tmp & (SRBM_STATUS__MCB_BUSY_MASK | SRBM_STATUS__MCB_NON_DISPLAY_BUSY_MASK |
  1073. SRBM_STATUS__MCC_BUSY_MASK | SRBM_STATUS__MCD_BUSY_MASK | SRBM_STATUS__VMC_BUSY_MASK))
  1074. return false;
  1075. return true;
  1076. }
  1077. static int gmc_v8_0_wait_for_idle(void *handle)
  1078. {
  1079. unsigned i;
  1080. u32 tmp;
  1081. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1082. for (i = 0; i < adev->usec_timeout; i++) {
  1083. /* read MC_STATUS */
  1084. tmp = RREG32(mmSRBM_STATUS) & (SRBM_STATUS__MCB_BUSY_MASK |
  1085. SRBM_STATUS__MCB_NON_DISPLAY_BUSY_MASK |
  1086. SRBM_STATUS__MCC_BUSY_MASK |
  1087. SRBM_STATUS__MCD_BUSY_MASK |
  1088. SRBM_STATUS__VMC_BUSY_MASK |
  1089. SRBM_STATUS__VMC1_BUSY_MASK);
  1090. if (!tmp)
  1091. return 0;
  1092. udelay(1);
  1093. }
  1094. return -ETIMEDOUT;
  1095. }
  1096. static bool gmc_v8_0_check_soft_reset(void *handle)
  1097. {
  1098. u32 srbm_soft_reset = 0;
  1099. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1100. u32 tmp = RREG32(mmSRBM_STATUS);
  1101. if (tmp & SRBM_STATUS__VMC_BUSY_MASK)
  1102. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset,
  1103. SRBM_SOFT_RESET, SOFT_RESET_VMC, 1);
  1104. if (tmp & (SRBM_STATUS__MCB_BUSY_MASK | SRBM_STATUS__MCB_NON_DISPLAY_BUSY_MASK |
  1105. SRBM_STATUS__MCC_BUSY_MASK | SRBM_STATUS__MCD_BUSY_MASK)) {
  1106. if (!(adev->flags & AMD_IS_APU))
  1107. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset,
  1108. SRBM_SOFT_RESET, SOFT_RESET_MC, 1);
  1109. }
  1110. if (srbm_soft_reset) {
  1111. adev->mc.srbm_soft_reset = srbm_soft_reset;
  1112. return true;
  1113. } else {
  1114. adev->mc.srbm_soft_reset = 0;
  1115. return false;
  1116. }
  1117. }
  1118. static int gmc_v8_0_pre_soft_reset(void *handle)
  1119. {
  1120. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1121. if (!adev->mc.srbm_soft_reset)
  1122. return 0;
  1123. gmc_v8_0_mc_stop(adev);
  1124. if (gmc_v8_0_wait_for_idle(adev)) {
  1125. dev_warn(adev->dev, "Wait for GMC idle timed out !\n");
  1126. }
  1127. return 0;
  1128. }
  1129. static int gmc_v8_0_soft_reset(void *handle)
  1130. {
  1131. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1132. u32 srbm_soft_reset;
  1133. if (!adev->mc.srbm_soft_reset)
  1134. return 0;
  1135. srbm_soft_reset = adev->mc.srbm_soft_reset;
  1136. if (srbm_soft_reset) {
  1137. u32 tmp;
  1138. tmp = RREG32(mmSRBM_SOFT_RESET);
  1139. tmp |= srbm_soft_reset;
  1140. dev_info(adev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  1141. WREG32(mmSRBM_SOFT_RESET, tmp);
  1142. tmp = RREG32(mmSRBM_SOFT_RESET);
  1143. udelay(50);
  1144. tmp &= ~srbm_soft_reset;
  1145. WREG32(mmSRBM_SOFT_RESET, tmp);
  1146. tmp = RREG32(mmSRBM_SOFT_RESET);
  1147. /* Wait a little for things to settle down */
  1148. udelay(50);
  1149. }
  1150. return 0;
  1151. }
  1152. static int gmc_v8_0_post_soft_reset(void *handle)
  1153. {
  1154. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1155. if (!adev->mc.srbm_soft_reset)
  1156. return 0;
  1157. gmc_v8_0_mc_resume(adev);
  1158. return 0;
  1159. }
  1160. static int gmc_v8_0_vm_fault_interrupt_state(struct amdgpu_device *adev,
  1161. struct amdgpu_irq_src *src,
  1162. unsigned type,
  1163. enum amdgpu_interrupt_state state)
  1164. {
  1165. u32 tmp;
  1166. u32 bits = (VM_CONTEXT1_CNTL__RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  1167. VM_CONTEXT1_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  1168. VM_CONTEXT1_CNTL__PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  1169. VM_CONTEXT1_CNTL__VALID_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  1170. VM_CONTEXT1_CNTL__READ_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  1171. VM_CONTEXT1_CNTL__WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  1172. VM_CONTEXT1_CNTL__EXECUTE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK);
  1173. switch (state) {
  1174. case AMDGPU_IRQ_STATE_DISABLE:
  1175. /* system context */
  1176. tmp = RREG32(mmVM_CONTEXT0_CNTL);
  1177. tmp &= ~bits;
  1178. WREG32(mmVM_CONTEXT0_CNTL, tmp);
  1179. /* VMs */
  1180. tmp = RREG32(mmVM_CONTEXT1_CNTL);
  1181. tmp &= ~bits;
  1182. WREG32(mmVM_CONTEXT1_CNTL, tmp);
  1183. break;
  1184. case AMDGPU_IRQ_STATE_ENABLE:
  1185. /* system context */
  1186. tmp = RREG32(mmVM_CONTEXT0_CNTL);
  1187. tmp |= bits;
  1188. WREG32(mmVM_CONTEXT0_CNTL, tmp);
  1189. /* VMs */
  1190. tmp = RREG32(mmVM_CONTEXT1_CNTL);
  1191. tmp |= bits;
  1192. WREG32(mmVM_CONTEXT1_CNTL, tmp);
  1193. break;
  1194. default:
  1195. break;
  1196. }
  1197. return 0;
  1198. }
  1199. static int gmc_v8_0_process_interrupt(struct amdgpu_device *adev,
  1200. struct amdgpu_irq_src *source,
  1201. struct amdgpu_iv_entry *entry)
  1202. {
  1203. u32 addr, status, mc_client;
  1204. if (amdgpu_sriov_vf(adev)) {
  1205. dev_err(adev->dev, "GPU fault detected: %d 0x%08x\n",
  1206. entry->src_id, entry->src_data[0]);
  1207. dev_err(adev->dev, " Can't decode VM fault info here on SRIOV VF\n");
  1208. return 0;
  1209. }
  1210. addr = RREG32(mmVM_CONTEXT1_PROTECTION_FAULT_ADDR);
  1211. status = RREG32(mmVM_CONTEXT1_PROTECTION_FAULT_STATUS);
  1212. mc_client = RREG32(mmVM_CONTEXT1_PROTECTION_FAULT_MCCLIENT);
  1213. /* reset addr and status */
  1214. WREG32_P(mmVM_CONTEXT1_CNTL2, 1, ~1);
  1215. if (!addr && !status)
  1216. return 0;
  1217. if (amdgpu_vm_fault_stop == AMDGPU_VM_FAULT_STOP_FIRST)
  1218. gmc_v8_0_set_fault_enable_default(adev, false);
  1219. if (printk_ratelimit()) {
  1220. dev_err(adev->dev, "GPU fault detected: %d 0x%08x\n",
  1221. entry->src_id, entry->src_data[0]);
  1222. dev_err(adev->dev, " VM_CONTEXT1_PROTECTION_FAULT_ADDR 0x%08X\n",
  1223. addr);
  1224. dev_err(adev->dev, " VM_CONTEXT1_PROTECTION_FAULT_STATUS 0x%08X\n",
  1225. status);
  1226. gmc_v8_0_vm_decode_fault(adev, status, addr, mc_client);
  1227. }
  1228. return 0;
  1229. }
  1230. static void fiji_update_mc_medium_grain_clock_gating(struct amdgpu_device *adev,
  1231. bool enable)
  1232. {
  1233. uint32_t data;
  1234. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_MC_MGCG)) {
  1235. data = RREG32(mmMC_HUB_MISC_HUB_CG);
  1236. data |= MC_HUB_MISC_HUB_CG__ENABLE_MASK;
  1237. WREG32(mmMC_HUB_MISC_HUB_CG, data);
  1238. data = RREG32(mmMC_HUB_MISC_SIP_CG);
  1239. data |= MC_HUB_MISC_SIP_CG__ENABLE_MASK;
  1240. WREG32(mmMC_HUB_MISC_SIP_CG, data);
  1241. data = RREG32(mmMC_HUB_MISC_VM_CG);
  1242. data |= MC_HUB_MISC_VM_CG__ENABLE_MASK;
  1243. WREG32(mmMC_HUB_MISC_VM_CG, data);
  1244. data = RREG32(mmMC_XPB_CLK_GAT);
  1245. data |= MC_XPB_CLK_GAT__ENABLE_MASK;
  1246. WREG32(mmMC_XPB_CLK_GAT, data);
  1247. data = RREG32(mmATC_MISC_CG);
  1248. data |= ATC_MISC_CG__ENABLE_MASK;
  1249. WREG32(mmATC_MISC_CG, data);
  1250. data = RREG32(mmMC_CITF_MISC_WR_CG);
  1251. data |= MC_CITF_MISC_WR_CG__ENABLE_MASK;
  1252. WREG32(mmMC_CITF_MISC_WR_CG, data);
  1253. data = RREG32(mmMC_CITF_MISC_RD_CG);
  1254. data |= MC_CITF_MISC_RD_CG__ENABLE_MASK;
  1255. WREG32(mmMC_CITF_MISC_RD_CG, data);
  1256. data = RREG32(mmMC_CITF_MISC_VM_CG);
  1257. data |= MC_CITF_MISC_VM_CG__ENABLE_MASK;
  1258. WREG32(mmMC_CITF_MISC_VM_CG, data);
  1259. data = RREG32(mmVM_L2_CG);
  1260. data |= VM_L2_CG__ENABLE_MASK;
  1261. WREG32(mmVM_L2_CG, data);
  1262. } else {
  1263. data = RREG32(mmMC_HUB_MISC_HUB_CG);
  1264. data &= ~MC_HUB_MISC_HUB_CG__ENABLE_MASK;
  1265. WREG32(mmMC_HUB_MISC_HUB_CG, data);
  1266. data = RREG32(mmMC_HUB_MISC_SIP_CG);
  1267. data &= ~MC_HUB_MISC_SIP_CG__ENABLE_MASK;
  1268. WREG32(mmMC_HUB_MISC_SIP_CG, data);
  1269. data = RREG32(mmMC_HUB_MISC_VM_CG);
  1270. data &= ~MC_HUB_MISC_VM_CG__ENABLE_MASK;
  1271. WREG32(mmMC_HUB_MISC_VM_CG, data);
  1272. data = RREG32(mmMC_XPB_CLK_GAT);
  1273. data &= ~MC_XPB_CLK_GAT__ENABLE_MASK;
  1274. WREG32(mmMC_XPB_CLK_GAT, data);
  1275. data = RREG32(mmATC_MISC_CG);
  1276. data &= ~ATC_MISC_CG__ENABLE_MASK;
  1277. WREG32(mmATC_MISC_CG, data);
  1278. data = RREG32(mmMC_CITF_MISC_WR_CG);
  1279. data &= ~MC_CITF_MISC_WR_CG__ENABLE_MASK;
  1280. WREG32(mmMC_CITF_MISC_WR_CG, data);
  1281. data = RREG32(mmMC_CITF_MISC_RD_CG);
  1282. data &= ~MC_CITF_MISC_RD_CG__ENABLE_MASK;
  1283. WREG32(mmMC_CITF_MISC_RD_CG, data);
  1284. data = RREG32(mmMC_CITF_MISC_VM_CG);
  1285. data &= ~MC_CITF_MISC_VM_CG__ENABLE_MASK;
  1286. WREG32(mmMC_CITF_MISC_VM_CG, data);
  1287. data = RREG32(mmVM_L2_CG);
  1288. data &= ~VM_L2_CG__ENABLE_MASK;
  1289. WREG32(mmVM_L2_CG, data);
  1290. }
  1291. }
  1292. static void fiji_update_mc_light_sleep(struct amdgpu_device *adev,
  1293. bool enable)
  1294. {
  1295. uint32_t data;
  1296. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_MC_LS)) {
  1297. data = RREG32(mmMC_HUB_MISC_HUB_CG);
  1298. data |= MC_HUB_MISC_HUB_CG__MEM_LS_ENABLE_MASK;
  1299. WREG32(mmMC_HUB_MISC_HUB_CG, data);
  1300. data = RREG32(mmMC_HUB_MISC_SIP_CG);
  1301. data |= MC_HUB_MISC_SIP_CG__MEM_LS_ENABLE_MASK;
  1302. WREG32(mmMC_HUB_MISC_SIP_CG, data);
  1303. data = RREG32(mmMC_HUB_MISC_VM_CG);
  1304. data |= MC_HUB_MISC_VM_CG__MEM_LS_ENABLE_MASK;
  1305. WREG32(mmMC_HUB_MISC_VM_CG, data);
  1306. data = RREG32(mmMC_XPB_CLK_GAT);
  1307. data |= MC_XPB_CLK_GAT__MEM_LS_ENABLE_MASK;
  1308. WREG32(mmMC_XPB_CLK_GAT, data);
  1309. data = RREG32(mmATC_MISC_CG);
  1310. data |= ATC_MISC_CG__MEM_LS_ENABLE_MASK;
  1311. WREG32(mmATC_MISC_CG, data);
  1312. data = RREG32(mmMC_CITF_MISC_WR_CG);
  1313. data |= MC_CITF_MISC_WR_CG__MEM_LS_ENABLE_MASK;
  1314. WREG32(mmMC_CITF_MISC_WR_CG, data);
  1315. data = RREG32(mmMC_CITF_MISC_RD_CG);
  1316. data |= MC_CITF_MISC_RD_CG__MEM_LS_ENABLE_MASK;
  1317. WREG32(mmMC_CITF_MISC_RD_CG, data);
  1318. data = RREG32(mmMC_CITF_MISC_VM_CG);
  1319. data |= MC_CITF_MISC_VM_CG__MEM_LS_ENABLE_MASK;
  1320. WREG32(mmMC_CITF_MISC_VM_CG, data);
  1321. data = RREG32(mmVM_L2_CG);
  1322. data |= VM_L2_CG__MEM_LS_ENABLE_MASK;
  1323. WREG32(mmVM_L2_CG, data);
  1324. } else {
  1325. data = RREG32(mmMC_HUB_MISC_HUB_CG);
  1326. data &= ~MC_HUB_MISC_HUB_CG__MEM_LS_ENABLE_MASK;
  1327. WREG32(mmMC_HUB_MISC_HUB_CG, data);
  1328. data = RREG32(mmMC_HUB_MISC_SIP_CG);
  1329. data &= ~MC_HUB_MISC_SIP_CG__MEM_LS_ENABLE_MASK;
  1330. WREG32(mmMC_HUB_MISC_SIP_CG, data);
  1331. data = RREG32(mmMC_HUB_MISC_VM_CG);
  1332. data &= ~MC_HUB_MISC_VM_CG__MEM_LS_ENABLE_MASK;
  1333. WREG32(mmMC_HUB_MISC_VM_CG, data);
  1334. data = RREG32(mmMC_XPB_CLK_GAT);
  1335. data &= ~MC_XPB_CLK_GAT__MEM_LS_ENABLE_MASK;
  1336. WREG32(mmMC_XPB_CLK_GAT, data);
  1337. data = RREG32(mmATC_MISC_CG);
  1338. data &= ~ATC_MISC_CG__MEM_LS_ENABLE_MASK;
  1339. WREG32(mmATC_MISC_CG, data);
  1340. data = RREG32(mmMC_CITF_MISC_WR_CG);
  1341. data &= ~MC_CITF_MISC_WR_CG__MEM_LS_ENABLE_MASK;
  1342. WREG32(mmMC_CITF_MISC_WR_CG, data);
  1343. data = RREG32(mmMC_CITF_MISC_RD_CG);
  1344. data &= ~MC_CITF_MISC_RD_CG__MEM_LS_ENABLE_MASK;
  1345. WREG32(mmMC_CITF_MISC_RD_CG, data);
  1346. data = RREG32(mmMC_CITF_MISC_VM_CG);
  1347. data &= ~MC_CITF_MISC_VM_CG__MEM_LS_ENABLE_MASK;
  1348. WREG32(mmMC_CITF_MISC_VM_CG, data);
  1349. data = RREG32(mmVM_L2_CG);
  1350. data &= ~VM_L2_CG__MEM_LS_ENABLE_MASK;
  1351. WREG32(mmVM_L2_CG, data);
  1352. }
  1353. }
  1354. static int gmc_v8_0_set_clockgating_state(void *handle,
  1355. enum amd_clockgating_state state)
  1356. {
  1357. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1358. if (amdgpu_sriov_vf(adev))
  1359. return 0;
  1360. switch (adev->asic_type) {
  1361. case CHIP_FIJI:
  1362. fiji_update_mc_medium_grain_clock_gating(adev,
  1363. state == AMD_CG_STATE_GATE);
  1364. fiji_update_mc_light_sleep(adev,
  1365. state == AMD_CG_STATE_GATE);
  1366. break;
  1367. default:
  1368. break;
  1369. }
  1370. return 0;
  1371. }
  1372. static int gmc_v8_0_set_powergating_state(void *handle,
  1373. enum amd_powergating_state state)
  1374. {
  1375. return 0;
  1376. }
  1377. static void gmc_v8_0_get_clockgating_state(void *handle, u32 *flags)
  1378. {
  1379. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1380. int data;
  1381. if (amdgpu_sriov_vf(adev))
  1382. *flags = 0;
  1383. /* AMD_CG_SUPPORT_MC_MGCG */
  1384. data = RREG32(mmMC_HUB_MISC_HUB_CG);
  1385. if (data & MC_HUB_MISC_HUB_CG__ENABLE_MASK)
  1386. *flags |= AMD_CG_SUPPORT_MC_MGCG;
  1387. /* AMD_CG_SUPPORT_MC_LS */
  1388. if (data & MC_HUB_MISC_HUB_CG__MEM_LS_ENABLE_MASK)
  1389. *flags |= AMD_CG_SUPPORT_MC_LS;
  1390. }
  1391. static const struct amd_ip_funcs gmc_v8_0_ip_funcs = {
  1392. .name = "gmc_v8_0",
  1393. .early_init = gmc_v8_0_early_init,
  1394. .late_init = gmc_v8_0_late_init,
  1395. .sw_init = gmc_v8_0_sw_init,
  1396. .sw_fini = gmc_v8_0_sw_fini,
  1397. .hw_init = gmc_v8_0_hw_init,
  1398. .hw_fini = gmc_v8_0_hw_fini,
  1399. .suspend = gmc_v8_0_suspend,
  1400. .resume = gmc_v8_0_resume,
  1401. .is_idle = gmc_v8_0_is_idle,
  1402. .wait_for_idle = gmc_v8_0_wait_for_idle,
  1403. .check_soft_reset = gmc_v8_0_check_soft_reset,
  1404. .pre_soft_reset = gmc_v8_0_pre_soft_reset,
  1405. .soft_reset = gmc_v8_0_soft_reset,
  1406. .post_soft_reset = gmc_v8_0_post_soft_reset,
  1407. .set_clockgating_state = gmc_v8_0_set_clockgating_state,
  1408. .set_powergating_state = gmc_v8_0_set_powergating_state,
  1409. .get_clockgating_state = gmc_v8_0_get_clockgating_state,
  1410. };
  1411. static const struct amdgpu_gart_funcs gmc_v8_0_gart_funcs = {
  1412. .flush_gpu_tlb = gmc_v8_0_gart_flush_gpu_tlb,
  1413. .set_pte_pde = gmc_v8_0_gart_set_pte_pde,
  1414. .set_prt = gmc_v8_0_set_prt,
  1415. .get_vm_pte_flags = gmc_v8_0_get_vm_pte_flags,
  1416. .get_vm_pde = gmc_v8_0_get_vm_pde
  1417. };
  1418. static const struct amdgpu_irq_src_funcs gmc_v8_0_irq_funcs = {
  1419. .set = gmc_v8_0_vm_fault_interrupt_state,
  1420. .process = gmc_v8_0_process_interrupt,
  1421. };
  1422. static void gmc_v8_0_set_gart_funcs(struct amdgpu_device *adev)
  1423. {
  1424. if (adev->gart.gart_funcs == NULL)
  1425. adev->gart.gart_funcs = &gmc_v8_0_gart_funcs;
  1426. }
  1427. static void gmc_v8_0_set_irq_funcs(struct amdgpu_device *adev)
  1428. {
  1429. adev->mc.vm_fault.num_types = 1;
  1430. adev->mc.vm_fault.funcs = &gmc_v8_0_irq_funcs;
  1431. }
  1432. const struct amdgpu_ip_block_version gmc_v8_0_ip_block =
  1433. {
  1434. .type = AMD_IP_BLOCK_TYPE_GMC,
  1435. .major = 8,
  1436. .minor = 0,
  1437. .rev = 0,
  1438. .funcs = &gmc_v8_0_ip_funcs,
  1439. };
  1440. const struct amdgpu_ip_block_version gmc_v8_1_ip_block =
  1441. {
  1442. .type = AMD_IP_BLOCK_TYPE_GMC,
  1443. .major = 8,
  1444. .minor = 1,
  1445. .rev = 0,
  1446. .funcs = &gmc_v8_0_ip_funcs,
  1447. };
  1448. const struct amdgpu_ip_block_version gmc_v8_5_ip_block =
  1449. {
  1450. .type = AMD_IP_BLOCK_TYPE_GMC,
  1451. .major = 8,
  1452. .minor = 5,
  1453. .rev = 0,
  1454. .funcs = &gmc_v8_0_ip_funcs,
  1455. };