qspinlock_paravirt.h 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546
  1. #ifndef _GEN_PV_LOCK_SLOWPATH
  2. #error "do not include this file"
  3. #endif
  4. #include <linux/hash.h>
  5. #include <linux/bootmem.h>
  6. #include <linux/debug_locks.h>
  7. /*
  8. * Implement paravirt qspinlocks; the general idea is to halt the vcpus instead
  9. * of spinning them.
  10. *
  11. * This relies on the architecture to provide two paravirt hypercalls:
  12. *
  13. * pv_wait(u8 *ptr, u8 val) -- suspends the vcpu if *ptr == val
  14. * pv_kick(cpu) -- wakes a suspended vcpu
  15. *
  16. * Using these we implement __pv_queued_spin_lock_slowpath() and
  17. * __pv_queued_spin_unlock() to replace native_queued_spin_lock_slowpath() and
  18. * native_queued_spin_unlock().
  19. */
  20. #define _Q_SLOW_VAL (3U << _Q_LOCKED_OFFSET)
  21. /*
  22. * Queue Node Adaptive Spinning
  23. *
  24. * A queue node vCPU will stop spinning if the vCPU in the previous node is
  25. * not running. The one lock stealing attempt allowed at slowpath entry
  26. * mitigates the slight slowdown for non-overcommitted guest with this
  27. * aggressive wait-early mechanism.
  28. *
  29. * The status of the previous node will be checked at fixed interval
  30. * controlled by PV_PREV_CHECK_MASK. This is to ensure that we won't
  31. * pound on the cacheline of the previous node too heavily.
  32. */
  33. #define PV_PREV_CHECK_MASK 0xff
  34. /*
  35. * Queue node uses: vcpu_running & vcpu_halted.
  36. * Queue head uses: vcpu_running & vcpu_hashed.
  37. */
  38. enum vcpu_state {
  39. vcpu_running = 0,
  40. vcpu_halted, /* Used only in pv_wait_node */
  41. vcpu_hashed, /* = pv_hash'ed + vcpu_halted */
  42. };
  43. struct pv_node {
  44. struct mcs_spinlock mcs;
  45. struct mcs_spinlock __res[3];
  46. int cpu;
  47. u8 state;
  48. };
  49. /*
  50. * By replacing the regular queued_spin_trylock() with the function below,
  51. * it will be called once when a lock waiter enter the PV slowpath before
  52. * being queued. By allowing one lock stealing attempt here when the pending
  53. * bit is off, it helps to reduce the performance impact of lock waiter
  54. * preemption without the drawback of lock starvation.
  55. */
  56. #define queued_spin_trylock(l) pv_queued_spin_steal_lock(l)
  57. static inline bool pv_queued_spin_steal_lock(struct qspinlock *lock)
  58. {
  59. struct __qspinlock *l = (void *)lock;
  60. return !(atomic_read(&lock->val) & _Q_LOCKED_PENDING_MASK) &&
  61. (cmpxchg(&l->locked, 0, _Q_LOCKED_VAL) == 0);
  62. }
  63. /*
  64. * The pending bit is used by the queue head vCPU to indicate that it
  65. * is actively spinning on the lock and no lock stealing is allowed.
  66. */
  67. #if _Q_PENDING_BITS == 8
  68. static __always_inline void set_pending(struct qspinlock *lock)
  69. {
  70. struct __qspinlock *l = (void *)lock;
  71. WRITE_ONCE(l->pending, 1);
  72. }
  73. static __always_inline void clear_pending(struct qspinlock *lock)
  74. {
  75. struct __qspinlock *l = (void *)lock;
  76. WRITE_ONCE(l->pending, 0);
  77. }
  78. /*
  79. * The pending bit check in pv_queued_spin_steal_lock() isn't a memory
  80. * barrier. Therefore, an atomic cmpxchg() is used to acquire the lock
  81. * just to be sure that it will get it.
  82. */
  83. static __always_inline int trylock_clear_pending(struct qspinlock *lock)
  84. {
  85. struct __qspinlock *l = (void *)lock;
  86. return !READ_ONCE(l->locked) &&
  87. (cmpxchg(&l->locked_pending, _Q_PENDING_VAL, _Q_LOCKED_VAL)
  88. == _Q_PENDING_VAL);
  89. }
  90. #else /* _Q_PENDING_BITS == 8 */
  91. static __always_inline void set_pending(struct qspinlock *lock)
  92. {
  93. atomic_set_mask(_Q_PENDING_VAL, &lock->val);
  94. }
  95. static __always_inline void clear_pending(struct qspinlock *lock)
  96. {
  97. atomic_clear_mask(_Q_PENDING_VAL, &lock->val);
  98. }
  99. static __always_inline int trylock_clear_pending(struct qspinlock *lock)
  100. {
  101. int val = atomic_read(&lock->val);
  102. for (;;) {
  103. int old, new;
  104. if (val & _Q_LOCKED_MASK)
  105. break;
  106. /*
  107. * Try to clear pending bit & set locked bit
  108. */
  109. old = val;
  110. new = (val & ~_Q_PENDING_MASK) | _Q_LOCKED_VAL;
  111. val = atomic_cmpxchg(&lock->val, old, new);
  112. if (val == old)
  113. return 1;
  114. }
  115. return 0;
  116. }
  117. #endif /* _Q_PENDING_BITS == 8 */
  118. /*
  119. * Include queued spinlock statistics code
  120. */
  121. #include "qspinlock_stat.h"
  122. /*
  123. * Lock and MCS node addresses hash table for fast lookup
  124. *
  125. * Hashing is done on a per-cacheline basis to minimize the need to access
  126. * more than one cacheline.
  127. *
  128. * Dynamically allocate a hash table big enough to hold at least 4X the
  129. * number of possible cpus in the system. Allocation is done on page
  130. * granularity. So the minimum number of hash buckets should be at least
  131. * 256 (64-bit) or 512 (32-bit) to fully utilize a 4k page.
  132. *
  133. * Since we should not be holding locks from NMI context (very rare indeed) the
  134. * max load factor is 0.75, which is around the point where open addressing
  135. * breaks down.
  136. *
  137. */
  138. struct pv_hash_entry {
  139. struct qspinlock *lock;
  140. struct pv_node *node;
  141. };
  142. #define PV_HE_PER_LINE (SMP_CACHE_BYTES / sizeof(struct pv_hash_entry))
  143. #define PV_HE_MIN (PAGE_SIZE / sizeof(struct pv_hash_entry))
  144. static struct pv_hash_entry *pv_lock_hash;
  145. static unsigned int pv_lock_hash_bits __read_mostly;
  146. /*
  147. * Allocate memory for the PV qspinlock hash buckets
  148. *
  149. * This function should be called from the paravirt spinlock initialization
  150. * routine.
  151. */
  152. void __init __pv_init_lock_hash(void)
  153. {
  154. int pv_hash_size = ALIGN(4 * num_possible_cpus(), PV_HE_PER_LINE);
  155. if (pv_hash_size < PV_HE_MIN)
  156. pv_hash_size = PV_HE_MIN;
  157. /*
  158. * Allocate space from bootmem which should be page-size aligned
  159. * and hence cacheline aligned.
  160. */
  161. pv_lock_hash = alloc_large_system_hash("PV qspinlock",
  162. sizeof(struct pv_hash_entry),
  163. pv_hash_size, 0, HASH_EARLY,
  164. &pv_lock_hash_bits, NULL,
  165. pv_hash_size, pv_hash_size);
  166. }
  167. #define for_each_hash_entry(he, offset, hash) \
  168. for (hash &= ~(PV_HE_PER_LINE - 1), he = &pv_lock_hash[hash], offset = 0; \
  169. offset < (1 << pv_lock_hash_bits); \
  170. offset++, he = &pv_lock_hash[(hash + offset) & ((1 << pv_lock_hash_bits) - 1)])
  171. static struct qspinlock **pv_hash(struct qspinlock *lock, struct pv_node *node)
  172. {
  173. unsigned long offset, hash = hash_ptr(lock, pv_lock_hash_bits);
  174. struct pv_hash_entry *he;
  175. int hopcnt = 0;
  176. for_each_hash_entry(he, offset, hash) {
  177. hopcnt++;
  178. if (!cmpxchg(&he->lock, NULL, lock)) {
  179. WRITE_ONCE(he->node, node);
  180. qstat_hop(hopcnt);
  181. return &he->lock;
  182. }
  183. }
  184. /*
  185. * Hard assume there is a free entry for us.
  186. *
  187. * This is guaranteed by ensuring every blocked lock only ever consumes
  188. * a single entry, and since we only have 4 nesting levels per CPU
  189. * and allocated 4*nr_possible_cpus(), this must be so.
  190. *
  191. * The single entry is guaranteed by having the lock owner unhash
  192. * before it releases.
  193. */
  194. BUG();
  195. }
  196. static struct pv_node *pv_unhash(struct qspinlock *lock)
  197. {
  198. unsigned long offset, hash = hash_ptr(lock, pv_lock_hash_bits);
  199. struct pv_hash_entry *he;
  200. struct pv_node *node;
  201. for_each_hash_entry(he, offset, hash) {
  202. if (READ_ONCE(he->lock) == lock) {
  203. node = READ_ONCE(he->node);
  204. WRITE_ONCE(he->lock, NULL);
  205. return node;
  206. }
  207. }
  208. /*
  209. * Hard assume we'll find an entry.
  210. *
  211. * This guarantees a limited lookup time and is itself guaranteed by
  212. * having the lock owner do the unhash -- IFF the unlock sees the
  213. * SLOW flag, there MUST be a hash entry.
  214. */
  215. BUG();
  216. }
  217. /*
  218. * Return true if when it is time to check the previous node which is not
  219. * in a running state.
  220. */
  221. static inline bool
  222. pv_wait_early(struct pv_node *prev, int loop)
  223. {
  224. if ((loop & PV_PREV_CHECK_MASK) != 0)
  225. return false;
  226. return READ_ONCE(prev->state) != vcpu_running;
  227. }
  228. /*
  229. * Initialize the PV part of the mcs_spinlock node.
  230. */
  231. static void pv_init_node(struct mcs_spinlock *node)
  232. {
  233. struct pv_node *pn = (struct pv_node *)node;
  234. BUILD_BUG_ON(sizeof(struct pv_node) > 5*sizeof(struct mcs_spinlock));
  235. pn->cpu = smp_processor_id();
  236. pn->state = vcpu_running;
  237. }
  238. /*
  239. * Wait for node->locked to become true, halt the vcpu after a short spin.
  240. * pv_kick_node() is used to set _Q_SLOW_VAL and fill in hash table on its
  241. * behalf.
  242. */
  243. static void pv_wait_node(struct mcs_spinlock *node, struct mcs_spinlock *prev)
  244. {
  245. struct pv_node *pn = (struct pv_node *)node;
  246. struct pv_node *pp = (struct pv_node *)prev;
  247. int waitcnt = 0;
  248. int loop;
  249. bool wait_early;
  250. /* waitcnt processing will be compiled out if !QUEUED_LOCK_STAT */
  251. for (;; waitcnt++) {
  252. for (wait_early = false, loop = SPIN_THRESHOLD; loop; loop--) {
  253. if (READ_ONCE(node->locked))
  254. return;
  255. if (pv_wait_early(pp, loop)) {
  256. wait_early = true;
  257. break;
  258. }
  259. cpu_relax();
  260. }
  261. /*
  262. * Order pn->state vs pn->locked thusly:
  263. *
  264. * [S] pn->state = vcpu_halted [S] next->locked = 1
  265. * MB MB
  266. * [L] pn->locked [RmW] pn->state = vcpu_hashed
  267. *
  268. * Matches the cmpxchg() from pv_kick_node().
  269. */
  270. smp_store_mb(pn->state, vcpu_halted);
  271. if (!READ_ONCE(node->locked)) {
  272. qstat_inc(qstat_pv_wait_node, true);
  273. qstat_inc(qstat_pv_wait_again, waitcnt);
  274. qstat_inc(qstat_pv_wait_early, wait_early);
  275. pv_wait(&pn->state, vcpu_halted);
  276. }
  277. /*
  278. * If pv_kick_node() changed us to vcpu_hashed, retain that
  279. * value so that pv_wait_head_or_lock() knows to not also try
  280. * to hash this lock.
  281. */
  282. cmpxchg(&pn->state, vcpu_halted, vcpu_running);
  283. /*
  284. * If the locked flag is still not set after wakeup, it is a
  285. * spurious wakeup and the vCPU should wait again. However,
  286. * there is a pretty high overhead for CPU halting and kicking.
  287. * So it is better to spin for a while in the hope that the
  288. * MCS lock will be released soon.
  289. */
  290. qstat_inc(qstat_pv_spurious_wakeup, !READ_ONCE(node->locked));
  291. }
  292. /*
  293. * By now our node->locked should be 1 and our caller will not actually
  294. * spin-wait for it. We do however rely on our caller to do a
  295. * load-acquire for us.
  296. */
  297. }
  298. /*
  299. * Called after setting next->locked = 1 when we're the lock owner.
  300. *
  301. * Instead of waking the waiters stuck in pv_wait_node() advance their state
  302. * such that they're waiting in pv_wait_head_or_lock(), this avoids a
  303. * wake/sleep cycle.
  304. */
  305. static void pv_kick_node(struct qspinlock *lock, struct mcs_spinlock *node)
  306. {
  307. struct pv_node *pn = (struct pv_node *)node;
  308. struct __qspinlock *l = (void *)lock;
  309. /*
  310. * If the vCPU is indeed halted, advance its state to match that of
  311. * pv_wait_node(). If OTOH this fails, the vCPU was running and will
  312. * observe its next->locked value and advance itself.
  313. *
  314. * Matches with smp_store_mb() and cmpxchg() in pv_wait_node()
  315. */
  316. if (cmpxchg(&pn->state, vcpu_halted, vcpu_hashed) != vcpu_halted)
  317. return;
  318. /*
  319. * Put the lock into the hash table and set the _Q_SLOW_VAL.
  320. *
  321. * As this is the same vCPU that will check the _Q_SLOW_VAL value and
  322. * the hash table later on at unlock time, no atomic instruction is
  323. * needed.
  324. */
  325. WRITE_ONCE(l->locked, _Q_SLOW_VAL);
  326. (void)pv_hash(lock, pn);
  327. }
  328. /*
  329. * Wait for l->locked to become clear and acquire the lock;
  330. * halt the vcpu after a short spin.
  331. * __pv_queued_spin_unlock() will wake us.
  332. *
  333. * The current value of the lock will be returned for additional processing.
  334. */
  335. static u32
  336. pv_wait_head_or_lock(struct qspinlock *lock, struct mcs_spinlock *node)
  337. {
  338. struct pv_node *pn = (struct pv_node *)node;
  339. struct __qspinlock *l = (void *)lock;
  340. struct qspinlock **lp = NULL;
  341. int waitcnt = 0;
  342. int loop;
  343. /*
  344. * If pv_kick_node() already advanced our state, we don't need to
  345. * insert ourselves into the hash table anymore.
  346. */
  347. if (READ_ONCE(pn->state) == vcpu_hashed)
  348. lp = (struct qspinlock **)1;
  349. for (;; waitcnt++) {
  350. /*
  351. * Set correct vCPU state to be used by queue node wait-early
  352. * mechanism.
  353. */
  354. WRITE_ONCE(pn->state, vcpu_running);
  355. /*
  356. * Set the pending bit in the active lock spinning loop to
  357. * disable lock stealing before attempting to acquire the lock.
  358. */
  359. set_pending(lock);
  360. for (loop = SPIN_THRESHOLD; loop; loop--) {
  361. if (trylock_clear_pending(lock))
  362. goto gotlock;
  363. cpu_relax();
  364. }
  365. clear_pending(lock);
  366. if (!lp) { /* ONCE */
  367. lp = pv_hash(lock, pn);
  368. /*
  369. * We must hash before setting _Q_SLOW_VAL, such that
  370. * when we observe _Q_SLOW_VAL in __pv_queued_spin_unlock()
  371. * we'll be sure to be able to observe our hash entry.
  372. *
  373. * [S] <hash> [Rmw] l->locked == _Q_SLOW_VAL
  374. * MB RMB
  375. * [RmW] l->locked = _Q_SLOW_VAL [L] <unhash>
  376. *
  377. * Matches the smp_rmb() in __pv_queued_spin_unlock().
  378. */
  379. if (xchg(&l->locked, _Q_SLOW_VAL) == 0) {
  380. /*
  381. * The lock was free and now we own the lock.
  382. * Change the lock value back to _Q_LOCKED_VAL
  383. * and unhash the table.
  384. */
  385. WRITE_ONCE(l->locked, _Q_LOCKED_VAL);
  386. WRITE_ONCE(*lp, NULL);
  387. goto gotlock;
  388. }
  389. }
  390. WRITE_ONCE(pn->state, vcpu_halted);
  391. qstat_inc(qstat_pv_wait_head, true);
  392. qstat_inc(qstat_pv_wait_again, waitcnt);
  393. pv_wait(&l->locked, _Q_SLOW_VAL);
  394. /*
  395. * The unlocker should have freed the lock before kicking the
  396. * CPU. So if the lock is still not free, it is a spurious
  397. * wakeup or another vCPU has stolen the lock. The current
  398. * vCPU should spin again.
  399. */
  400. qstat_inc(qstat_pv_spurious_wakeup, READ_ONCE(l->locked));
  401. }
  402. /*
  403. * The cmpxchg() or xchg() call before coming here provides the
  404. * acquire semantics for locking. The dummy ORing of _Q_LOCKED_VAL
  405. * here is to indicate to the compiler that the value will always
  406. * be nozero to enable better code optimization.
  407. */
  408. gotlock:
  409. return (u32)(atomic_read(&lock->val) | _Q_LOCKED_VAL);
  410. }
  411. /*
  412. * PV versions of the unlock fastpath and slowpath functions to be used
  413. * instead of queued_spin_unlock().
  414. */
  415. __visible void
  416. __pv_queued_spin_unlock_slowpath(struct qspinlock *lock, u8 locked)
  417. {
  418. struct __qspinlock *l = (void *)lock;
  419. struct pv_node *node;
  420. if (unlikely(locked != _Q_SLOW_VAL)) {
  421. WARN(!debug_locks_silent,
  422. "pvqspinlock: lock 0x%lx has corrupted value 0x%x!\n",
  423. (unsigned long)lock, atomic_read(&lock->val));
  424. return;
  425. }
  426. /*
  427. * A failed cmpxchg doesn't provide any memory-ordering guarantees,
  428. * so we need a barrier to order the read of the node data in
  429. * pv_unhash *after* we've read the lock being _Q_SLOW_VAL.
  430. *
  431. * Matches the cmpxchg() in pv_wait_head_or_lock() setting _Q_SLOW_VAL.
  432. */
  433. smp_rmb();
  434. /*
  435. * Since the above failed to release, this must be the SLOW path.
  436. * Therefore start by looking up the blocked node and unhashing it.
  437. */
  438. node = pv_unhash(lock);
  439. /*
  440. * Now that we have a reference to the (likely) blocked pv_node,
  441. * release the lock.
  442. */
  443. smp_store_release(&l->locked, 0);
  444. /*
  445. * At this point the memory pointed at by lock can be freed/reused,
  446. * however we can still use the pv_node to kick the CPU.
  447. * The other vCPU may not really be halted, but kicking an active
  448. * vCPU is harmless other than the additional latency in completing
  449. * the unlock.
  450. */
  451. qstat_inc(qstat_pv_kick_unlock, true);
  452. pv_kick(node->cpu);
  453. }
  454. /*
  455. * Include the architecture specific callee-save thunk of the
  456. * __pv_queued_spin_unlock(). This thunk is put together with
  457. * __pv_queued_spin_unlock() to make the callee-save thunk and the real unlock
  458. * function close to each other sharing consecutive instruction cachelines.
  459. * Alternatively, architecture specific version of __pv_queued_spin_unlock()
  460. * can be defined.
  461. */
  462. #include <asm/qspinlock_paravirt.h>
  463. #ifndef __pv_queued_spin_unlock
  464. __visible void __pv_queued_spin_unlock(struct qspinlock *lock)
  465. {
  466. struct __qspinlock *l = (void *)lock;
  467. u8 locked;
  468. /*
  469. * We must not unlock if SLOW, because in that case we must first
  470. * unhash. Otherwise it would be possible to have multiple @lock
  471. * entries, which would be BAD.
  472. */
  473. locked = cmpxchg(&l->locked, _Q_LOCKED_VAL, 0);
  474. if (likely(locked == _Q_LOCKED_VAL))
  475. return;
  476. __pv_queued_spin_unlock_slowpath(lock, locked);
  477. }
  478. #endif /* __pv_queued_spin_unlock */