amdgpu_ttm.c 49 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960
  1. /*
  2. * Copyright 2009 Jerome Glisse.
  3. * All Rights Reserved.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the
  7. * "Software"), to deal in the Software without restriction, including
  8. * without limitation the rights to use, copy, modify, merge, publish,
  9. * distribute, sub license, and/or sell copies of the Software, and to
  10. * permit persons to whom the Software is furnished to do so, subject to
  11. * the following conditions:
  12. *
  13. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  14. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  15. * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
  16. * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
  17. * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
  18. * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
  19. * USE OR OTHER DEALINGS IN THE SOFTWARE.
  20. *
  21. * The above copyright notice and this permission notice (including the
  22. * next paragraph) shall be included in all copies or substantial portions
  23. * of the Software.
  24. *
  25. */
  26. /*
  27. * Authors:
  28. * Jerome Glisse <glisse@freedesktop.org>
  29. * Thomas Hellstrom <thomas-at-tungstengraphics-dot-com>
  30. * Dave Airlie
  31. */
  32. #include <drm/ttm/ttm_bo_api.h>
  33. #include <drm/ttm/ttm_bo_driver.h>
  34. #include <drm/ttm/ttm_placement.h>
  35. #include <drm/ttm/ttm_module.h>
  36. #include <drm/ttm/ttm_page_alloc.h>
  37. #include <drm/drmP.h>
  38. #include <drm/amdgpu_drm.h>
  39. #include <linux/seq_file.h>
  40. #include <linux/slab.h>
  41. #include <linux/swiotlb.h>
  42. #include <linux/swap.h>
  43. #include <linux/pagemap.h>
  44. #include <linux/debugfs.h>
  45. #include <linux/iommu.h>
  46. #include "amdgpu.h"
  47. #include "amdgpu_object.h"
  48. #include "amdgpu_trace.h"
  49. #include "bif/bif_4_1_d.h"
  50. #define DRM_FILE_PAGE_OFFSET (0x100000000ULL >> PAGE_SHIFT)
  51. static int amdgpu_map_buffer(struct ttm_buffer_object *bo,
  52. struct ttm_mem_reg *mem, unsigned num_pages,
  53. uint64_t offset, unsigned window,
  54. struct amdgpu_ring *ring,
  55. uint64_t *addr);
  56. static int amdgpu_ttm_debugfs_init(struct amdgpu_device *adev);
  57. static void amdgpu_ttm_debugfs_fini(struct amdgpu_device *adev);
  58. /*
  59. * Global memory.
  60. */
  61. static int amdgpu_ttm_mem_global_init(struct drm_global_reference *ref)
  62. {
  63. return ttm_mem_global_init(ref->object);
  64. }
  65. static void amdgpu_ttm_mem_global_release(struct drm_global_reference *ref)
  66. {
  67. ttm_mem_global_release(ref->object);
  68. }
  69. static int amdgpu_ttm_global_init(struct amdgpu_device *adev)
  70. {
  71. struct drm_global_reference *global_ref;
  72. struct amdgpu_ring *ring;
  73. struct amd_sched_rq *rq;
  74. int r;
  75. adev->mman.mem_global_referenced = false;
  76. global_ref = &adev->mman.mem_global_ref;
  77. global_ref->global_type = DRM_GLOBAL_TTM_MEM;
  78. global_ref->size = sizeof(struct ttm_mem_global);
  79. global_ref->init = &amdgpu_ttm_mem_global_init;
  80. global_ref->release = &amdgpu_ttm_mem_global_release;
  81. r = drm_global_item_ref(global_ref);
  82. if (r) {
  83. DRM_ERROR("Failed setting up TTM memory accounting "
  84. "subsystem.\n");
  85. goto error_mem;
  86. }
  87. adev->mman.bo_global_ref.mem_glob =
  88. adev->mman.mem_global_ref.object;
  89. global_ref = &adev->mman.bo_global_ref.ref;
  90. global_ref->global_type = DRM_GLOBAL_TTM_BO;
  91. global_ref->size = sizeof(struct ttm_bo_global);
  92. global_ref->init = &ttm_bo_global_init;
  93. global_ref->release = &ttm_bo_global_release;
  94. r = drm_global_item_ref(global_ref);
  95. if (r) {
  96. DRM_ERROR("Failed setting up TTM BO subsystem.\n");
  97. goto error_bo;
  98. }
  99. mutex_init(&adev->mman.gtt_window_lock);
  100. ring = adev->mman.buffer_funcs_ring;
  101. rq = &ring->sched.sched_rq[AMD_SCHED_PRIORITY_KERNEL];
  102. r = amd_sched_entity_init(&ring->sched, &adev->mman.entity,
  103. rq, amdgpu_sched_jobs);
  104. if (r) {
  105. DRM_ERROR("Failed setting up TTM BO move run queue.\n");
  106. goto error_entity;
  107. }
  108. adev->mman.mem_global_referenced = true;
  109. return 0;
  110. error_entity:
  111. drm_global_item_unref(&adev->mman.bo_global_ref.ref);
  112. error_bo:
  113. drm_global_item_unref(&adev->mman.mem_global_ref);
  114. error_mem:
  115. return r;
  116. }
  117. static void amdgpu_ttm_global_fini(struct amdgpu_device *adev)
  118. {
  119. if (adev->mman.mem_global_referenced) {
  120. amd_sched_entity_fini(adev->mman.entity.sched,
  121. &adev->mman.entity);
  122. mutex_destroy(&adev->mman.gtt_window_lock);
  123. drm_global_item_unref(&adev->mman.bo_global_ref.ref);
  124. drm_global_item_unref(&adev->mman.mem_global_ref);
  125. adev->mman.mem_global_referenced = false;
  126. }
  127. }
  128. static int amdgpu_invalidate_caches(struct ttm_bo_device *bdev, uint32_t flags)
  129. {
  130. return 0;
  131. }
  132. static int amdgpu_init_mem_type(struct ttm_bo_device *bdev, uint32_t type,
  133. struct ttm_mem_type_manager *man)
  134. {
  135. struct amdgpu_device *adev;
  136. adev = amdgpu_ttm_adev(bdev);
  137. switch (type) {
  138. case TTM_PL_SYSTEM:
  139. /* System memory */
  140. man->flags = TTM_MEMTYPE_FLAG_MAPPABLE;
  141. man->available_caching = TTM_PL_MASK_CACHING;
  142. man->default_caching = TTM_PL_FLAG_CACHED;
  143. break;
  144. case TTM_PL_TT:
  145. man->func = &amdgpu_gtt_mgr_func;
  146. man->gpu_offset = adev->mc.gart_start;
  147. man->available_caching = TTM_PL_MASK_CACHING;
  148. man->default_caching = TTM_PL_FLAG_CACHED;
  149. man->flags = TTM_MEMTYPE_FLAG_MAPPABLE | TTM_MEMTYPE_FLAG_CMA;
  150. break;
  151. case TTM_PL_VRAM:
  152. /* "On-card" video ram */
  153. man->func = &amdgpu_vram_mgr_func;
  154. man->gpu_offset = adev->mc.vram_start;
  155. man->flags = TTM_MEMTYPE_FLAG_FIXED |
  156. TTM_MEMTYPE_FLAG_MAPPABLE;
  157. man->available_caching = TTM_PL_FLAG_UNCACHED | TTM_PL_FLAG_WC;
  158. man->default_caching = TTM_PL_FLAG_WC;
  159. break;
  160. case AMDGPU_PL_GDS:
  161. case AMDGPU_PL_GWS:
  162. case AMDGPU_PL_OA:
  163. /* On-chip GDS memory*/
  164. man->func = &ttm_bo_manager_func;
  165. man->gpu_offset = 0;
  166. man->flags = TTM_MEMTYPE_FLAG_FIXED | TTM_MEMTYPE_FLAG_CMA;
  167. man->available_caching = TTM_PL_FLAG_UNCACHED;
  168. man->default_caching = TTM_PL_FLAG_UNCACHED;
  169. break;
  170. default:
  171. DRM_ERROR("Unsupported memory type %u\n", (unsigned)type);
  172. return -EINVAL;
  173. }
  174. return 0;
  175. }
  176. static void amdgpu_evict_flags(struct ttm_buffer_object *bo,
  177. struct ttm_placement *placement)
  178. {
  179. struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev);
  180. struct amdgpu_bo *abo;
  181. static const struct ttm_place placements = {
  182. .fpfn = 0,
  183. .lpfn = 0,
  184. .flags = TTM_PL_MASK_CACHING | TTM_PL_FLAG_SYSTEM
  185. };
  186. if (!amdgpu_ttm_bo_is_amdgpu_bo(bo)) {
  187. placement->placement = &placements;
  188. placement->busy_placement = &placements;
  189. placement->num_placement = 1;
  190. placement->num_busy_placement = 1;
  191. return;
  192. }
  193. abo = ttm_to_amdgpu_bo(bo);
  194. switch (bo->mem.mem_type) {
  195. case TTM_PL_VRAM:
  196. if (adev->mman.buffer_funcs &&
  197. adev->mman.buffer_funcs_ring &&
  198. adev->mman.buffer_funcs_ring->ready == false) {
  199. amdgpu_ttm_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_CPU);
  200. } else if (adev->mc.visible_vram_size < adev->mc.real_vram_size &&
  201. !(abo->flags & AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED)) {
  202. unsigned fpfn = adev->mc.visible_vram_size >> PAGE_SHIFT;
  203. struct drm_mm_node *node = bo->mem.mm_node;
  204. unsigned long pages_left;
  205. for (pages_left = bo->mem.num_pages;
  206. pages_left;
  207. pages_left -= node->size, node++) {
  208. if (node->start < fpfn)
  209. break;
  210. }
  211. if (!pages_left)
  212. goto gtt;
  213. /* Try evicting to the CPU inaccessible part of VRAM
  214. * first, but only set GTT as busy placement, so this
  215. * BO will be evicted to GTT rather than causing other
  216. * BOs to be evicted from VRAM
  217. */
  218. amdgpu_ttm_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_VRAM |
  219. AMDGPU_GEM_DOMAIN_GTT);
  220. abo->placements[0].fpfn = fpfn;
  221. abo->placements[0].lpfn = 0;
  222. abo->placement.busy_placement = &abo->placements[1];
  223. abo->placement.num_busy_placement = 1;
  224. } else {
  225. gtt:
  226. amdgpu_ttm_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_GTT);
  227. }
  228. break;
  229. case TTM_PL_TT:
  230. default:
  231. amdgpu_ttm_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_CPU);
  232. }
  233. *placement = abo->placement;
  234. }
  235. static int amdgpu_verify_access(struct ttm_buffer_object *bo, struct file *filp)
  236. {
  237. struct amdgpu_bo *abo = ttm_to_amdgpu_bo(bo);
  238. if (amdgpu_ttm_tt_get_usermm(bo->ttm))
  239. return -EPERM;
  240. return drm_vma_node_verify_access(&abo->gem_base.vma_node,
  241. filp->private_data);
  242. }
  243. static void amdgpu_move_null(struct ttm_buffer_object *bo,
  244. struct ttm_mem_reg *new_mem)
  245. {
  246. struct ttm_mem_reg *old_mem = &bo->mem;
  247. BUG_ON(old_mem->mm_node != NULL);
  248. *old_mem = *new_mem;
  249. new_mem->mm_node = NULL;
  250. }
  251. static uint64_t amdgpu_mm_node_addr(struct ttm_buffer_object *bo,
  252. struct drm_mm_node *mm_node,
  253. struct ttm_mem_reg *mem)
  254. {
  255. uint64_t addr = 0;
  256. if (mem->mem_type != TTM_PL_TT ||
  257. amdgpu_gtt_mgr_is_allocated(mem)) {
  258. addr = mm_node->start << PAGE_SHIFT;
  259. addr += bo->bdev->man[mem->mem_type].gpu_offset;
  260. }
  261. return addr;
  262. }
  263. /**
  264. * amdgpu_find_mm_node - Helper function finds the drm_mm_node
  265. * corresponding to @offset. It also modifies the offset to be
  266. * within the drm_mm_node returned
  267. */
  268. static struct drm_mm_node *amdgpu_find_mm_node(struct ttm_mem_reg *mem,
  269. unsigned long *offset)
  270. {
  271. struct drm_mm_node *mm_node = mem->mm_node;
  272. while (*offset >= (mm_node->size << PAGE_SHIFT)) {
  273. *offset -= (mm_node->size << PAGE_SHIFT);
  274. ++mm_node;
  275. }
  276. return mm_node;
  277. }
  278. /**
  279. * amdgpu_copy_ttm_mem_to_mem - Helper function for copy
  280. *
  281. * The function copies @size bytes from {src->mem + src->offset} to
  282. * {dst->mem + dst->offset}. src->bo and dst->bo could be same BO for a
  283. * move and different for a BO to BO copy.
  284. *
  285. * @f: Returns the last fence if multiple jobs are submitted.
  286. */
  287. int amdgpu_ttm_copy_mem_to_mem(struct amdgpu_device *adev,
  288. struct amdgpu_copy_mem *src,
  289. struct amdgpu_copy_mem *dst,
  290. uint64_t size,
  291. struct reservation_object *resv,
  292. struct dma_fence **f)
  293. {
  294. struct amdgpu_ring *ring = adev->mman.buffer_funcs_ring;
  295. struct drm_mm_node *src_mm, *dst_mm;
  296. uint64_t src_node_start, dst_node_start, src_node_size,
  297. dst_node_size, src_page_offset, dst_page_offset;
  298. struct dma_fence *fence = NULL;
  299. int r = 0;
  300. const uint64_t GTT_MAX_BYTES = (AMDGPU_GTT_MAX_TRANSFER_SIZE *
  301. AMDGPU_GPU_PAGE_SIZE);
  302. if (!ring->ready) {
  303. DRM_ERROR("Trying to move memory with ring turned off.\n");
  304. return -EINVAL;
  305. }
  306. src_mm = amdgpu_find_mm_node(src->mem, &src->offset);
  307. src_node_start = amdgpu_mm_node_addr(src->bo, src_mm, src->mem) +
  308. src->offset;
  309. src_node_size = (src_mm->size << PAGE_SHIFT) - src->offset;
  310. src_page_offset = src_node_start & (PAGE_SIZE - 1);
  311. dst_mm = amdgpu_find_mm_node(dst->mem, &dst->offset);
  312. dst_node_start = amdgpu_mm_node_addr(dst->bo, dst_mm, dst->mem) +
  313. dst->offset;
  314. dst_node_size = (dst_mm->size << PAGE_SHIFT) - dst->offset;
  315. dst_page_offset = dst_node_start & (PAGE_SIZE - 1);
  316. mutex_lock(&adev->mman.gtt_window_lock);
  317. while (size) {
  318. unsigned long cur_size;
  319. uint64_t from = src_node_start, to = dst_node_start;
  320. struct dma_fence *next;
  321. /* Copy size cannot exceed GTT_MAX_BYTES. So if src or dst
  322. * begins at an offset, then adjust the size accordingly
  323. */
  324. cur_size = min3(min(src_node_size, dst_node_size), size,
  325. GTT_MAX_BYTES);
  326. if (cur_size + src_page_offset > GTT_MAX_BYTES ||
  327. cur_size + dst_page_offset > GTT_MAX_BYTES)
  328. cur_size -= max(src_page_offset, dst_page_offset);
  329. /* Map only what needs to be accessed. Map src to window 0 and
  330. * dst to window 1
  331. */
  332. if (src->mem->mem_type == TTM_PL_TT &&
  333. !amdgpu_gtt_mgr_is_allocated(src->mem)) {
  334. r = amdgpu_map_buffer(src->bo, src->mem,
  335. PFN_UP(cur_size + src_page_offset),
  336. src_node_start, 0, ring,
  337. &from);
  338. if (r)
  339. goto error;
  340. /* Adjust the offset because amdgpu_map_buffer returns
  341. * start of mapped page
  342. */
  343. from += src_page_offset;
  344. }
  345. if (dst->mem->mem_type == TTM_PL_TT &&
  346. !amdgpu_gtt_mgr_is_allocated(dst->mem)) {
  347. r = amdgpu_map_buffer(dst->bo, dst->mem,
  348. PFN_UP(cur_size + dst_page_offset),
  349. dst_node_start, 1, ring,
  350. &to);
  351. if (r)
  352. goto error;
  353. to += dst_page_offset;
  354. }
  355. r = amdgpu_copy_buffer(ring, from, to, cur_size,
  356. resv, &next, false, true);
  357. if (r)
  358. goto error;
  359. dma_fence_put(fence);
  360. fence = next;
  361. size -= cur_size;
  362. if (!size)
  363. break;
  364. src_node_size -= cur_size;
  365. if (!src_node_size) {
  366. src_node_start = amdgpu_mm_node_addr(src->bo, ++src_mm,
  367. src->mem);
  368. src_node_size = (src_mm->size << PAGE_SHIFT);
  369. } else {
  370. src_node_start += cur_size;
  371. src_page_offset = src_node_start & (PAGE_SIZE - 1);
  372. }
  373. dst_node_size -= cur_size;
  374. if (!dst_node_size) {
  375. dst_node_start = amdgpu_mm_node_addr(dst->bo, ++dst_mm,
  376. dst->mem);
  377. dst_node_size = (dst_mm->size << PAGE_SHIFT);
  378. } else {
  379. dst_node_start += cur_size;
  380. dst_page_offset = dst_node_start & (PAGE_SIZE - 1);
  381. }
  382. }
  383. error:
  384. mutex_unlock(&adev->mman.gtt_window_lock);
  385. if (f)
  386. *f = dma_fence_get(fence);
  387. dma_fence_put(fence);
  388. return r;
  389. }
  390. static int amdgpu_move_blit(struct ttm_buffer_object *bo,
  391. bool evict, bool no_wait_gpu,
  392. struct ttm_mem_reg *new_mem,
  393. struct ttm_mem_reg *old_mem)
  394. {
  395. struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev);
  396. struct amdgpu_copy_mem src, dst;
  397. struct dma_fence *fence = NULL;
  398. int r;
  399. src.bo = bo;
  400. dst.bo = bo;
  401. src.mem = old_mem;
  402. dst.mem = new_mem;
  403. src.offset = 0;
  404. dst.offset = 0;
  405. r = amdgpu_ttm_copy_mem_to_mem(adev, &src, &dst,
  406. new_mem->num_pages << PAGE_SHIFT,
  407. bo->resv, &fence);
  408. if (r)
  409. goto error;
  410. r = ttm_bo_pipeline_move(bo, fence, evict, new_mem);
  411. dma_fence_put(fence);
  412. return r;
  413. error:
  414. if (fence)
  415. dma_fence_wait(fence, false);
  416. dma_fence_put(fence);
  417. return r;
  418. }
  419. static int amdgpu_move_vram_ram(struct ttm_buffer_object *bo,
  420. bool evict, bool interruptible,
  421. bool no_wait_gpu,
  422. struct ttm_mem_reg *new_mem)
  423. {
  424. struct amdgpu_device *adev;
  425. struct ttm_mem_reg *old_mem = &bo->mem;
  426. struct ttm_mem_reg tmp_mem;
  427. struct ttm_place placements;
  428. struct ttm_placement placement;
  429. int r;
  430. adev = amdgpu_ttm_adev(bo->bdev);
  431. tmp_mem = *new_mem;
  432. tmp_mem.mm_node = NULL;
  433. placement.num_placement = 1;
  434. placement.placement = &placements;
  435. placement.num_busy_placement = 1;
  436. placement.busy_placement = &placements;
  437. placements.fpfn = 0;
  438. placements.lpfn = 0;
  439. placements.flags = TTM_PL_MASK_CACHING | TTM_PL_FLAG_TT;
  440. r = ttm_bo_mem_space(bo, &placement, &tmp_mem,
  441. interruptible, no_wait_gpu);
  442. if (unlikely(r)) {
  443. return r;
  444. }
  445. r = ttm_tt_set_placement_caching(bo->ttm, tmp_mem.placement);
  446. if (unlikely(r)) {
  447. goto out_cleanup;
  448. }
  449. r = ttm_tt_bind(bo->ttm, &tmp_mem);
  450. if (unlikely(r)) {
  451. goto out_cleanup;
  452. }
  453. r = amdgpu_move_blit(bo, true, no_wait_gpu, &tmp_mem, old_mem);
  454. if (unlikely(r)) {
  455. goto out_cleanup;
  456. }
  457. r = ttm_bo_move_ttm(bo, interruptible, no_wait_gpu, new_mem);
  458. out_cleanup:
  459. ttm_bo_mem_put(bo, &tmp_mem);
  460. return r;
  461. }
  462. static int amdgpu_move_ram_vram(struct ttm_buffer_object *bo,
  463. bool evict, bool interruptible,
  464. bool no_wait_gpu,
  465. struct ttm_mem_reg *new_mem)
  466. {
  467. struct amdgpu_device *adev;
  468. struct ttm_mem_reg *old_mem = &bo->mem;
  469. struct ttm_mem_reg tmp_mem;
  470. struct ttm_placement placement;
  471. struct ttm_place placements;
  472. int r;
  473. adev = amdgpu_ttm_adev(bo->bdev);
  474. tmp_mem = *new_mem;
  475. tmp_mem.mm_node = NULL;
  476. placement.num_placement = 1;
  477. placement.placement = &placements;
  478. placement.num_busy_placement = 1;
  479. placement.busy_placement = &placements;
  480. placements.fpfn = 0;
  481. placements.lpfn = 0;
  482. placements.flags = TTM_PL_MASK_CACHING | TTM_PL_FLAG_TT;
  483. r = ttm_bo_mem_space(bo, &placement, &tmp_mem,
  484. interruptible, no_wait_gpu);
  485. if (unlikely(r)) {
  486. return r;
  487. }
  488. r = ttm_bo_move_ttm(bo, interruptible, no_wait_gpu, &tmp_mem);
  489. if (unlikely(r)) {
  490. goto out_cleanup;
  491. }
  492. r = amdgpu_move_blit(bo, true, no_wait_gpu, new_mem, old_mem);
  493. if (unlikely(r)) {
  494. goto out_cleanup;
  495. }
  496. out_cleanup:
  497. ttm_bo_mem_put(bo, &tmp_mem);
  498. return r;
  499. }
  500. static int amdgpu_bo_move(struct ttm_buffer_object *bo,
  501. bool evict, bool interruptible,
  502. bool no_wait_gpu,
  503. struct ttm_mem_reg *new_mem)
  504. {
  505. struct amdgpu_device *adev;
  506. struct amdgpu_bo *abo;
  507. struct ttm_mem_reg *old_mem = &bo->mem;
  508. int r;
  509. /* Can't move a pinned BO */
  510. abo = ttm_to_amdgpu_bo(bo);
  511. if (WARN_ON_ONCE(abo->pin_count > 0))
  512. return -EINVAL;
  513. adev = amdgpu_ttm_adev(bo->bdev);
  514. if (old_mem->mem_type == TTM_PL_SYSTEM && bo->ttm == NULL) {
  515. amdgpu_move_null(bo, new_mem);
  516. return 0;
  517. }
  518. if ((old_mem->mem_type == TTM_PL_TT &&
  519. new_mem->mem_type == TTM_PL_SYSTEM) ||
  520. (old_mem->mem_type == TTM_PL_SYSTEM &&
  521. new_mem->mem_type == TTM_PL_TT)) {
  522. /* bind is enough */
  523. amdgpu_move_null(bo, new_mem);
  524. return 0;
  525. }
  526. if (adev->mman.buffer_funcs == NULL ||
  527. adev->mman.buffer_funcs_ring == NULL ||
  528. !adev->mman.buffer_funcs_ring->ready) {
  529. /* use memcpy */
  530. goto memcpy;
  531. }
  532. if (old_mem->mem_type == TTM_PL_VRAM &&
  533. new_mem->mem_type == TTM_PL_SYSTEM) {
  534. r = amdgpu_move_vram_ram(bo, evict, interruptible,
  535. no_wait_gpu, new_mem);
  536. } else if (old_mem->mem_type == TTM_PL_SYSTEM &&
  537. new_mem->mem_type == TTM_PL_VRAM) {
  538. r = amdgpu_move_ram_vram(bo, evict, interruptible,
  539. no_wait_gpu, new_mem);
  540. } else {
  541. r = amdgpu_move_blit(bo, evict, no_wait_gpu, new_mem, old_mem);
  542. }
  543. if (r) {
  544. memcpy:
  545. r = ttm_bo_move_memcpy(bo, interruptible, no_wait_gpu, new_mem);
  546. if (r) {
  547. return r;
  548. }
  549. }
  550. if (bo->type == ttm_bo_type_device &&
  551. new_mem->mem_type == TTM_PL_VRAM &&
  552. old_mem->mem_type != TTM_PL_VRAM) {
  553. /* amdgpu_bo_fault_reserve_notify will re-set this if the CPU
  554. * accesses the BO after it's moved.
  555. */
  556. abo->flags &= ~AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED;
  557. }
  558. /* update statistics */
  559. atomic64_add((u64)bo->num_pages << PAGE_SHIFT, &adev->num_bytes_moved);
  560. return 0;
  561. }
  562. static int amdgpu_ttm_io_mem_reserve(struct ttm_bo_device *bdev, struct ttm_mem_reg *mem)
  563. {
  564. struct ttm_mem_type_manager *man = &bdev->man[mem->mem_type];
  565. struct amdgpu_device *adev = amdgpu_ttm_adev(bdev);
  566. mem->bus.addr = NULL;
  567. mem->bus.offset = 0;
  568. mem->bus.size = mem->num_pages << PAGE_SHIFT;
  569. mem->bus.base = 0;
  570. mem->bus.is_iomem = false;
  571. if (!(man->flags & TTM_MEMTYPE_FLAG_MAPPABLE))
  572. return -EINVAL;
  573. switch (mem->mem_type) {
  574. case TTM_PL_SYSTEM:
  575. /* system memory */
  576. return 0;
  577. case TTM_PL_TT:
  578. break;
  579. case TTM_PL_VRAM:
  580. mem->bus.offset = mem->start << PAGE_SHIFT;
  581. /* check if it's visible */
  582. if ((mem->bus.offset + mem->bus.size) > adev->mc.visible_vram_size)
  583. return -EINVAL;
  584. mem->bus.base = adev->mc.aper_base;
  585. mem->bus.is_iomem = true;
  586. break;
  587. default:
  588. return -EINVAL;
  589. }
  590. return 0;
  591. }
  592. static void amdgpu_ttm_io_mem_free(struct ttm_bo_device *bdev, struct ttm_mem_reg *mem)
  593. {
  594. }
  595. static unsigned long amdgpu_ttm_io_mem_pfn(struct ttm_buffer_object *bo,
  596. unsigned long page_offset)
  597. {
  598. struct drm_mm_node *mm;
  599. unsigned long offset = (page_offset << PAGE_SHIFT);
  600. mm = amdgpu_find_mm_node(&bo->mem, &offset);
  601. return (bo->mem.bus.base >> PAGE_SHIFT) + mm->start +
  602. (offset >> PAGE_SHIFT);
  603. }
  604. /*
  605. * TTM backend functions.
  606. */
  607. struct amdgpu_ttm_gup_task_list {
  608. struct list_head list;
  609. struct task_struct *task;
  610. };
  611. struct amdgpu_ttm_tt {
  612. struct ttm_dma_tt ttm;
  613. struct amdgpu_device *adev;
  614. u64 offset;
  615. uint64_t userptr;
  616. struct mm_struct *usermm;
  617. uint32_t userflags;
  618. spinlock_t guptasklock;
  619. struct list_head guptasks;
  620. atomic_t mmu_invalidations;
  621. uint32_t last_set_pages;
  622. struct list_head list;
  623. };
  624. int amdgpu_ttm_tt_get_user_pages(struct ttm_tt *ttm, struct page **pages)
  625. {
  626. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  627. unsigned int flags = 0;
  628. unsigned pinned = 0;
  629. int r;
  630. if (!(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY))
  631. flags |= FOLL_WRITE;
  632. down_read(&current->mm->mmap_sem);
  633. if (gtt->userflags & AMDGPU_GEM_USERPTR_ANONONLY) {
  634. /* check that we only use anonymous memory
  635. to prevent problems with writeback */
  636. unsigned long end = gtt->userptr + ttm->num_pages * PAGE_SIZE;
  637. struct vm_area_struct *vma;
  638. vma = find_vma(gtt->usermm, gtt->userptr);
  639. if (!vma || vma->vm_file || vma->vm_end < end) {
  640. up_read(&current->mm->mmap_sem);
  641. return -EPERM;
  642. }
  643. }
  644. do {
  645. unsigned num_pages = ttm->num_pages - pinned;
  646. uint64_t userptr = gtt->userptr + pinned * PAGE_SIZE;
  647. struct page **p = pages + pinned;
  648. struct amdgpu_ttm_gup_task_list guptask;
  649. guptask.task = current;
  650. spin_lock(&gtt->guptasklock);
  651. list_add(&guptask.list, &gtt->guptasks);
  652. spin_unlock(&gtt->guptasklock);
  653. r = get_user_pages(userptr, num_pages, flags, p, NULL);
  654. spin_lock(&gtt->guptasklock);
  655. list_del(&guptask.list);
  656. spin_unlock(&gtt->guptasklock);
  657. if (r < 0)
  658. goto release_pages;
  659. pinned += r;
  660. } while (pinned < ttm->num_pages);
  661. up_read(&current->mm->mmap_sem);
  662. return 0;
  663. release_pages:
  664. release_pages(pages, pinned, 0);
  665. up_read(&current->mm->mmap_sem);
  666. return r;
  667. }
  668. void amdgpu_ttm_tt_set_user_pages(struct ttm_tt *ttm, struct page **pages)
  669. {
  670. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  671. unsigned i;
  672. gtt->last_set_pages = atomic_read(&gtt->mmu_invalidations);
  673. for (i = 0; i < ttm->num_pages; ++i) {
  674. if (ttm->pages[i])
  675. put_page(ttm->pages[i]);
  676. ttm->pages[i] = pages ? pages[i] : NULL;
  677. }
  678. }
  679. void amdgpu_ttm_tt_mark_user_pages(struct ttm_tt *ttm)
  680. {
  681. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  682. unsigned i;
  683. for (i = 0; i < ttm->num_pages; ++i) {
  684. struct page *page = ttm->pages[i];
  685. if (!page)
  686. continue;
  687. if (!(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY))
  688. set_page_dirty(page);
  689. mark_page_accessed(page);
  690. }
  691. }
  692. /* prepare the sg table with the user pages */
  693. static int amdgpu_ttm_tt_pin_userptr(struct ttm_tt *ttm)
  694. {
  695. struct amdgpu_device *adev = amdgpu_ttm_adev(ttm->bdev);
  696. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  697. unsigned nents;
  698. int r;
  699. int write = !(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY);
  700. enum dma_data_direction direction = write ?
  701. DMA_BIDIRECTIONAL : DMA_TO_DEVICE;
  702. r = sg_alloc_table_from_pages(ttm->sg, ttm->pages, ttm->num_pages, 0,
  703. ttm->num_pages << PAGE_SHIFT,
  704. GFP_KERNEL);
  705. if (r)
  706. goto release_sg;
  707. r = -ENOMEM;
  708. nents = dma_map_sg(adev->dev, ttm->sg->sgl, ttm->sg->nents, direction);
  709. if (nents != ttm->sg->nents)
  710. goto release_sg;
  711. drm_prime_sg_to_page_addr_arrays(ttm->sg, ttm->pages,
  712. gtt->ttm.dma_address, ttm->num_pages);
  713. return 0;
  714. release_sg:
  715. kfree(ttm->sg);
  716. return r;
  717. }
  718. static void amdgpu_ttm_tt_unpin_userptr(struct ttm_tt *ttm)
  719. {
  720. struct amdgpu_device *adev = amdgpu_ttm_adev(ttm->bdev);
  721. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  722. int write = !(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY);
  723. enum dma_data_direction direction = write ?
  724. DMA_BIDIRECTIONAL : DMA_TO_DEVICE;
  725. /* double check that we don't free the table twice */
  726. if (!ttm->sg->sgl)
  727. return;
  728. /* free the sg table and pages again */
  729. dma_unmap_sg(adev->dev, ttm->sg->sgl, ttm->sg->nents, direction);
  730. amdgpu_ttm_tt_mark_user_pages(ttm);
  731. sg_free_table(ttm->sg);
  732. }
  733. static int amdgpu_ttm_backend_bind(struct ttm_tt *ttm,
  734. struct ttm_mem_reg *bo_mem)
  735. {
  736. struct amdgpu_ttm_tt *gtt = (void*)ttm;
  737. uint64_t flags;
  738. int r = 0;
  739. if (gtt->userptr) {
  740. r = amdgpu_ttm_tt_pin_userptr(ttm);
  741. if (r) {
  742. DRM_ERROR("failed to pin userptr\n");
  743. return r;
  744. }
  745. }
  746. if (!ttm->num_pages) {
  747. WARN(1, "nothing to bind %lu pages for mreg %p back %p!\n",
  748. ttm->num_pages, bo_mem, ttm);
  749. }
  750. if (bo_mem->mem_type == AMDGPU_PL_GDS ||
  751. bo_mem->mem_type == AMDGPU_PL_GWS ||
  752. bo_mem->mem_type == AMDGPU_PL_OA)
  753. return -EINVAL;
  754. if (!amdgpu_gtt_mgr_is_allocated(bo_mem))
  755. return 0;
  756. spin_lock(&gtt->adev->gtt_list_lock);
  757. flags = amdgpu_ttm_tt_pte_flags(gtt->adev, ttm, bo_mem);
  758. gtt->offset = (u64)bo_mem->start << PAGE_SHIFT;
  759. r = amdgpu_gart_bind(gtt->adev, gtt->offset, ttm->num_pages,
  760. ttm->pages, gtt->ttm.dma_address, flags);
  761. if (r) {
  762. DRM_ERROR("failed to bind %lu pages at 0x%08llX\n",
  763. ttm->num_pages, gtt->offset);
  764. goto error_gart_bind;
  765. }
  766. list_add_tail(&gtt->list, &gtt->adev->gtt_list);
  767. error_gart_bind:
  768. spin_unlock(&gtt->adev->gtt_list_lock);
  769. return r;
  770. }
  771. bool amdgpu_ttm_is_bound(struct ttm_tt *ttm)
  772. {
  773. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  774. return gtt && !list_empty(&gtt->list);
  775. }
  776. int amdgpu_ttm_bind(struct ttm_buffer_object *bo, struct ttm_mem_reg *bo_mem)
  777. {
  778. struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev);
  779. struct ttm_tt *ttm = bo->ttm;
  780. struct ttm_mem_reg tmp;
  781. struct ttm_placement placement;
  782. struct ttm_place placements;
  783. int r;
  784. if (!ttm || amdgpu_ttm_is_bound(ttm))
  785. return 0;
  786. tmp = bo->mem;
  787. tmp.mm_node = NULL;
  788. placement.num_placement = 1;
  789. placement.placement = &placements;
  790. placement.num_busy_placement = 1;
  791. placement.busy_placement = &placements;
  792. placements.fpfn = 0;
  793. placements.lpfn = adev->mc.gart_size >> PAGE_SHIFT;
  794. placements.flags = (bo->mem.placement & ~TTM_PL_MASK_MEM) |
  795. TTM_PL_FLAG_TT;
  796. r = ttm_bo_mem_space(bo, &placement, &tmp, true, false);
  797. if (unlikely(r))
  798. return r;
  799. r = ttm_bo_move_ttm(bo, true, false, &tmp);
  800. if (unlikely(r))
  801. ttm_bo_mem_put(bo, &tmp);
  802. else
  803. bo->offset = (bo->mem.start << PAGE_SHIFT) +
  804. bo->bdev->man[bo->mem.mem_type].gpu_offset;
  805. return r;
  806. }
  807. int amdgpu_ttm_recover_gart(struct amdgpu_device *adev)
  808. {
  809. struct amdgpu_ttm_tt *gtt, *tmp;
  810. struct ttm_mem_reg bo_mem;
  811. uint64_t flags;
  812. int r;
  813. bo_mem.mem_type = TTM_PL_TT;
  814. spin_lock(&adev->gtt_list_lock);
  815. list_for_each_entry_safe(gtt, tmp, &adev->gtt_list, list) {
  816. flags = amdgpu_ttm_tt_pte_flags(gtt->adev, &gtt->ttm.ttm, &bo_mem);
  817. r = amdgpu_gart_bind(adev, gtt->offset, gtt->ttm.ttm.num_pages,
  818. gtt->ttm.ttm.pages, gtt->ttm.dma_address,
  819. flags);
  820. if (r) {
  821. spin_unlock(&adev->gtt_list_lock);
  822. DRM_ERROR("failed to bind %lu pages at 0x%08llX\n",
  823. gtt->ttm.ttm.num_pages, gtt->offset);
  824. return r;
  825. }
  826. }
  827. spin_unlock(&adev->gtt_list_lock);
  828. return 0;
  829. }
  830. static int amdgpu_ttm_backend_unbind(struct ttm_tt *ttm)
  831. {
  832. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  833. int r;
  834. if (gtt->userptr)
  835. amdgpu_ttm_tt_unpin_userptr(ttm);
  836. if (!amdgpu_ttm_is_bound(ttm))
  837. return 0;
  838. /* unbind shouldn't be done for GDS/GWS/OA in ttm_bo_clean_mm */
  839. spin_lock(&gtt->adev->gtt_list_lock);
  840. r = amdgpu_gart_unbind(gtt->adev, gtt->offset, ttm->num_pages);
  841. if (r) {
  842. DRM_ERROR("failed to unbind %lu pages at 0x%08llX\n",
  843. gtt->ttm.ttm.num_pages, gtt->offset);
  844. goto error_unbind;
  845. }
  846. list_del_init(&gtt->list);
  847. error_unbind:
  848. spin_unlock(&gtt->adev->gtt_list_lock);
  849. return r;
  850. }
  851. static void amdgpu_ttm_backend_destroy(struct ttm_tt *ttm)
  852. {
  853. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  854. ttm_dma_tt_fini(&gtt->ttm);
  855. kfree(gtt);
  856. }
  857. static struct ttm_backend_func amdgpu_backend_func = {
  858. .bind = &amdgpu_ttm_backend_bind,
  859. .unbind = &amdgpu_ttm_backend_unbind,
  860. .destroy = &amdgpu_ttm_backend_destroy,
  861. };
  862. static struct ttm_tt *amdgpu_ttm_tt_create(struct ttm_bo_device *bdev,
  863. unsigned long size, uint32_t page_flags,
  864. struct page *dummy_read_page)
  865. {
  866. struct amdgpu_device *adev;
  867. struct amdgpu_ttm_tt *gtt;
  868. adev = amdgpu_ttm_adev(bdev);
  869. gtt = kzalloc(sizeof(struct amdgpu_ttm_tt), GFP_KERNEL);
  870. if (gtt == NULL) {
  871. return NULL;
  872. }
  873. gtt->ttm.ttm.func = &amdgpu_backend_func;
  874. gtt->adev = adev;
  875. if (ttm_dma_tt_init(&gtt->ttm, bdev, size, page_flags, dummy_read_page)) {
  876. kfree(gtt);
  877. return NULL;
  878. }
  879. INIT_LIST_HEAD(&gtt->list);
  880. return &gtt->ttm.ttm;
  881. }
  882. static int amdgpu_ttm_tt_populate(struct ttm_tt *ttm)
  883. {
  884. struct amdgpu_device *adev = amdgpu_ttm_adev(ttm->bdev);
  885. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  886. bool slave = !!(ttm->page_flags & TTM_PAGE_FLAG_SG);
  887. if (ttm->state != tt_unpopulated)
  888. return 0;
  889. if (gtt && gtt->userptr) {
  890. ttm->sg = kzalloc(sizeof(struct sg_table), GFP_KERNEL);
  891. if (!ttm->sg)
  892. return -ENOMEM;
  893. ttm->page_flags |= TTM_PAGE_FLAG_SG;
  894. ttm->state = tt_unbound;
  895. return 0;
  896. }
  897. if (slave && ttm->sg) {
  898. drm_prime_sg_to_page_addr_arrays(ttm->sg, ttm->pages,
  899. gtt->ttm.dma_address, ttm->num_pages);
  900. ttm->state = tt_unbound;
  901. return 0;
  902. }
  903. #ifdef CONFIG_SWIOTLB
  904. if (swiotlb_nr_tbl()) {
  905. return ttm_dma_populate(&gtt->ttm, adev->dev);
  906. }
  907. #endif
  908. return ttm_populate_and_map_pages(adev->dev, &gtt->ttm);
  909. }
  910. static void amdgpu_ttm_tt_unpopulate(struct ttm_tt *ttm)
  911. {
  912. struct amdgpu_device *adev;
  913. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  914. bool slave = !!(ttm->page_flags & TTM_PAGE_FLAG_SG);
  915. if (gtt && gtt->userptr) {
  916. amdgpu_ttm_tt_set_user_pages(ttm, NULL);
  917. kfree(ttm->sg);
  918. ttm->page_flags &= ~TTM_PAGE_FLAG_SG;
  919. return;
  920. }
  921. if (slave)
  922. return;
  923. adev = amdgpu_ttm_adev(ttm->bdev);
  924. #ifdef CONFIG_SWIOTLB
  925. if (swiotlb_nr_tbl()) {
  926. ttm_dma_unpopulate(&gtt->ttm, adev->dev);
  927. return;
  928. }
  929. #endif
  930. ttm_unmap_and_unpopulate_pages(adev->dev, &gtt->ttm);
  931. }
  932. int amdgpu_ttm_tt_set_userptr(struct ttm_tt *ttm, uint64_t addr,
  933. uint32_t flags)
  934. {
  935. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  936. if (gtt == NULL)
  937. return -EINVAL;
  938. gtt->userptr = addr;
  939. gtt->usermm = current->mm;
  940. gtt->userflags = flags;
  941. spin_lock_init(&gtt->guptasklock);
  942. INIT_LIST_HEAD(&gtt->guptasks);
  943. atomic_set(&gtt->mmu_invalidations, 0);
  944. gtt->last_set_pages = 0;
  945. return 0;
  946. }
  947. struct mm_struct *amdgpu_ttm_tt_get_usermm(struct ttm_tt *ttm)
  948. {
  949. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  950. if (gtt == NULL)
  951. return NULL;
  952. return gtt->usermm;
  953. }
  954. bool amdgpu_ttm_tt_affect_userptr(struct ttm_tt *ttm, unsigned long start,
  955. unsigned long end)
  956. {
  957. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  958. struct amdgpu_ttm_gup_task_list *entry;
  959. unsigned long size;
  960. if (gtt == NULL || !gtt->userptr)
  961. return false;
  962. size = (unsigned long)gtt->ttm.ttm.num_pages * PAGE_SIZE;
  963. if (gtt->userptr > end || gtt->userptr + size <= start)
  964. return false;
  965. spin_lock(&gtt->guptasklock);
  966. list_for_each_entry(entry, &gtt->guptasks, list) {
  967. if (entry->task == current) {
  968. spin_unlock(&gtt->guptasklock);
  969. return false;
  970. }
  971. }
  972. spin_unlock(&gtt->guptasklock);
  973. atomic_inc(&gtt->mmu_invalidations);
  974. return true;
  975. }
  976. bool amdgpu_ttm_tt_userptr_invalidated(struct ttm_tt *ttm,
  977. int *last_invalidated)
  978. {
  979. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  980. int prev_invalidated = *last_invalidated;
  981. *last_invalidated = atomic_read(&gtt->mmu_invalidations);
  982. return prev_invalidated != *last_invalidated;
  983. }
  984. bool amdgpu_ttm_tt_userptr_needs_pages(struct ttm_tt *ttm)
  985. {
  986. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  987. if (gtt == NULL || !gtt->userptr)
  988. return false;
  989. return atomic_read(&gtt->mmu_invalidations) != gtt->last_set_pages;
  990. }
  991. bool amdgpu_ttm_tt_is_readonly(struct ttm_tt *ttm)
  992. {
  993. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  994. if (gtt == NULL)
  995. return false;
  996. return !!(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY);
  997. }
  998. uint64_t amdgpu_ttm_tt_pte_flags(struct amdgpu_device *adev, struct ttm_tt *ttm,
  999. struct ttm_mem_reg *mem)
  1000. {
  1001. uint64_t flags = 0;
  1002. if (mem && mem->mem_type != TTM_PL_SYSTEM)
  1003. flags |= AMDGPU_PTE_VALID;
  1004. if (mem && mem->mem_type == TTM_PL_TT) {
  1005. flags |= AMDGPU_PTE_SYSTEM;
  1006. if (ttm->caching_state == tt_cached)
  1007. flags |= AMDGPU_PTE_SNOOPED;
  1008. }
  1009. flags |= adev->gart.gart_pte_flags;
  1010. flags |= AMDGPU_PTE_READABLE;
  1011. if (!amdgpu_ttm_tt_is_readonly(ttm))
  1012. flags |= AMDGPU_PTE_WRITEABLE;
  1013. return flags;
  1014. }
  1015. static bool amdgpu_ttm_bo_eviction_valuable(struct ttm_buffer_object *bo,
  1016. const struct ttm_place *place)
  1017. {
  1018. unsigned long num_pages = bo->mem.num_pages;
  1019. struct drm_mm_node *node = bo->mem.mm_node;
  1020. switch (bo->mem.mem_type) {
  1021. case TTM_PL_TT:
  1022. return true;
  1023. case TTM_PL_VRAM:
  1024. /* Check each drm MM node individually */
  1025. while (num_pages) {
  1026. if (place->fpfn < (node->start + node->size) &&
  1027. !(place->lpfn && place->lpfn <= node->start))
  1028. return true;
  1029. num_pages -= node->size;
  1030. ++node;
  1031. }
  1032. return false;
  1033. default:
  1034. break;
  1035. }
  1036. return ttm_bo_eviction_valuable(bo, place);
  1037. }
  1038. static int amdgpu_ttm_access_memory(struct ttm_buffer_object *bo,
  1039. unsigned long offset,
  1040. void *buf, int len, int write)
  1041. {
  1042. struct amdgpu_bo *abo = ttm_to_amdgpu_bo(bo);
  1043. struct amdgpu_device *adev = amdgpu_ttm_adev(abo->tbo.bdev);
  1044. struct drm_mm_node *nodes;
  1045. uint32_t value = 0;
  1046. int ret = 0;
  1047. uint64_t pos;
  1048. unsigned long flags;
  1049. if (bo->mem.mem_type != TTM_PL_VRAM)
  1050. return -EIO;
  1051. nodes = amdgpu_find_mm_node(&abo->tbo.mem, &offset);
  1052. pos = (nodes->start << PAGE_SHIFT) + offset;
  1053. while (len && pos < adev->mc.mc_vram_size) {
  1054. uint64_t aligned_pos = pos & ~(uint64_t)3;
  1055. uint32_t bytes = 4 - (pos & 3);
  1056. uint32_t shift = (pos & 3) * 8;
  1057. uint32_t mask = 0xffffffff << shift;
  1058. if (len < bytes) {
  1059. mask &= 0xffffffff >> (bytes - len) * 8;
  1060. bytes = len;
  1061. }
  1062. spin_lock_irqsave(&adev->mmio_idx_lock, flags);
  1063. WREG32_NO_KIQ(mmMM_INDEX, ((uint32_t)aligned_pos) | 0x80000000);
  1064. WREG32_NO_KIQ(mmMM_INDEX_HI, aligned_pos >> 31);
  1065. if (!write || mask != 0xffffffff)
  1066. value = RREG32_NO_KIQ(mmMM_DATA);
  1067. if (write) {
  1068. value &= ~mask;
  1069. value |= (*(uint32_t *)buf << shift) & mask;
  1070. WREG32_NO_KIQ(mmMM_DATA, value);
  1071. }
  1072. spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
  1073. if (!write) {
  1074. value = (value & mask) >> shift;
  1075. memcpy(buf, &value, bytes);
  1076. }
  1077. ret += bytes;
  1078. buf = (uint8_t *)buf + bytes;
  1079. pos += bytes;
  1080. len -= bytes;
  1081. if (pos >= (nodes->start + nodes->size) << PAGE_SHIFT) {
  1082. ++nodes;
  1083. pos = (nodes->start << PAGE_SHIFT);
  1084. }
  1085. }
  1086. return ret;
  1087. }
  1088. static struct ttm_bo_driver amdgpu_bo_driver = {
  1089. .ttm_tt_create = &amdgpu_ttm_tt_create,
  1090. .ttm_tt_populate = &amdgpu_ttm_tt_populate,
  1091. .ttm_tt_unpopulate = &amdgpu_ttm_tt_unpopulate,
  1092. .invalidate_caches = &amdgpu_invalidate_caches,
  1093. .init_mem_type = &amdgpu_init_mem_type,
  1094. .eviction_valuable = amdgpu_ttm_bo_eviction_valuable,
  1095. .evict_flags = &amdgpu_evict_flags,
  1096. .move = &amdgpu_bo_move,
  1097. .verify_access = &amdgpu_verify_access,
  1098. .move_notify = &amdgpu_bo_move_notify,
  1099. .fault_reserve_notify = &amdgpu_bo_fault_reserve_notify,
  1100. .io_mem_reserve = &amdgpu_ttm_io_mem_reserve,
  1101. .io_mem_free = &amdgpu_ttm_io_mem_free,
  1102. .io_mem_pfn = amdgpu_ttm_io_mem_pfn,
  1103. .access_memory = &amdgpu_ttm_access_memory
  1104. };
  1105. int amdgpu_ttm_init(struct amdgpu_device *adev)
  1106. {
  1107. uint64_t gtt_size;
  1108. int r;
  1109. u64 vis_vram_limit;
  1110. r = amdgpu_ttm_global_init(adev);
  1111. if (r) {
  1112. return r;
  1113. }
  1114. /* No others user of address space so set it to 0 */
  1115. r = ttm_bo_device_init(&adev->mman.bdev,
  1116. adev->mman.bo_global_ref.ref.object,
  1117. &amdgpu_bo_driver,
  1118. adev->ddev->anon_inode->i_mapping,
  1119. DRM_FILE_PAGE_OFFSET,
  1120. adev->need_dma32);
  1121. if (r) {
  1122. DRM_ERROR("failed initializing buffer object driver(%d).\n", r);
  1123. return r;
  1124. }
  1125. adev->mman.initialized = true;
  1126. r = ttm_bo_init_mm(&adev->mman.bdev, TTM_PL_VRAM,
  1127. adev->mc.real_vram_size >> PAGE_SHIFT);
  1128. if (r) {
  1129. DRM_ERROR("Failed initializing VRAM heap.\n");
  1130. return r;
  1131. }
  1132. /* Reduce size of CPU-visible VRAM if requested */
  1133. vis_vram_limit = (u64)amdgpu_vis_vram_limit * 1024 * 1024;
  1134. if (amdgpu_vis_vram_limit > 0 &&
  1135. vis_vram_limit <= adev->mc.visible_vram_size)
  1136. adev->mc.visible_vram_size = vis_vram_limit;
  1137. /* Change the size here instead of the init above so only lpfn is affected */
  1138. amdgpu_ttm_set_active_vram_size(adev, adev->mc.visible_vram_size);
  1139. /*
  1140. *The reserved vram for firmware must be pinned to the specified
  1141. *place on the VRAM, so reserve it early.
  1142. */
  1143. r = amdgpu_fw_reserve_vram_init(adev);
  1144. if (r) {
  1145. return r;
  1146. }
  1147. r = amdgpu_bo_create_kernel(adev, adev->mc.stolen_size, PAGE_SIZE,
  1148. AMDGPU_GEM_DOMAIN_VRAM,
  1149. &adev->stolen_vga_memory,
  1150. NULL, NULL);
  1151. if (r)
  1152. return r;
  1153. DRM_INFO("amdgpu: %uM of VRAM memory ready\n",
  1154. (unsigned) (adev->mc.real_vram_size / (1024 * 1024)));
  1155. if (amdgpu_gtt_size == -1)
  1156. gtt_size = max((AMDGPU_DEFAULT_GTT_SIZE_MB << 20),
  1157. adev->mc.mc_vram_size);
  1158. else
  1159. gtt_size = (uint64_t)amdgpu_gtt_size << 20;
  1160. r = ttm_bo_init_mm(&adev->mman.bdev, TTM_PL_TT, gtt_size >> PAGE_SHIFT);
  1161. if (r) {
  1162. DRM_ERROR("Failed initializing GTT heap.\n");
  1163. return r;
  1164. }
  1165. DRM_INFO("amdgpu: %uM of GTT memory ready.\n",
  1166. (unsigned)(gtt_size / (1024 * 1024)));
  1167. adev->gds.mem.total_size = adev->gds.mem.total_size << AMDGPU_GDS_SHIFT;
  1168. adev->gds.mem.gfx_partition_size = adev->gds.mem.gfx_partition_size << AMDGPU_GDS_SHIFT;
  1169. adev->gds.mem.cs_partition_size = adev->gds.mem.cs_partition_size << AMDGPU_GDS_SHIFT;
  1170. adev->gds.gws.total_size = adev->gds.gws.total_size << AMDGPU_GWS_SHIFT;
  1171. adev->gds.gws.gfx_partition_size = adev->gds.gws.gfx_partition_size << AMDGPU_GWS_SHIFT;
  1172. adev->gds.gws.cs_partition_size = adev->gds.gws.cs_partition_size << AMDGPU_GWS_SHIFT;
  1173. adev->gds.oa.total_size = adev->gds.oa.total_size << AMDGPU_OA_SHIFT;
  1174. adev->gds.oa.gfx_partition_size = adev->gds.oa.gfx_partition_size << AMDGPU_OA_SHIFT;
  1175. adev->gds.oa.cs_partition_size = adev->gds.oa.cs_partition_size << AMDGPU_OA_SHIFT;
  1176. /* GDS Memory */
  1177. if (adev->gds.mem.total_size) {
  1178. r = ttm_bo_init_mm(&adev->mman.bdev, AMDGPU_PL_GDS,
  1179. adev->gds.mem.total_size >> PAGE_SHIFT);
  1180. if (r) {
  1181. DRM_ERROR("Failed initializing GDS heap.\n");
  1182. return r;
  1183. }
  1184. }
  1185. /* GWS */
  1186. if (adev->gds.gws.total_size) {
  1187. r = ttm_bo_init_mm(&adev->mman.bdev, AMDGPU_PL_GWS,
  1188. adev->gds.gws.total_size >> PAGE_SHIFT);
  1189. if (r) {
  1190. DRM_ERROR("Failed initializing gws heap.\n");
  1191. return r;
  1192. }
  1193. }
  1194. /* OA */
  1195. if (adev->gds.oa.total_size) {
  1196. r = ttm_bo_init_mm(&adev->mman.bdev, AMDGPU_PL_OA,
  1197. adev->gds.oa.total_size >> PAGE_SHIFT);
  1198. if (r) {
  1199. DRM_ERROR("Failed initializing oa heap.\n");
  1200. return r;
  1201. }
  1202. }
  1203. r = amdgpu_ttm_debugfs_init(adev);
  1204. if (r) {
  1205. DRM_ERROR("Failed to init debugfs\n");
  1206. return r;
  1207. }
  1208. return 0;
  1209. }
  1210. void amdgpu_ttm_fini(struct amdgpu_device *adev)
  1211. {
  1212. int r;
  1213. if (!adev->mman.initialized)
  1214. return;
  1215. amdgpu_ttm_debugfs_fini(adev);
  1216. if (adev->stolen_vga_memory) {
  1217. r = amdgpu_bo_reserve(adev->stolen_vga_memory, true);
  1218. if (r == 0) {
  1219. amdgpu_bo_unpin(adev->stolen_vga_memory);
  1220. amdgpu_bo_unreserve(adev->stolen_vga_memory);
  1221. }
  1222. amdgpu_bo_unref(&adev->stolen_vga_memory);
  1223. }
  1224. ttm_bo_clean_mm(&adev->mman.bdev, TTM_PL_VRAM);
  1225. ttm_bo_clean_mm(&adev->mman.bdev, TTM_PL_TT);
  1226. if (adev->gds.mem.total_size)
  1227. ttm_bo_clean_mm(&adev->mman.bdev, AMDGPU_PL_GDS);
  1228. if (adev->gds.gws.total_size)
  1229. ttm_bo_clean_mm(&adev->mman.bdev, AMDGPU_PL_GWS);
  1230. if (adev->gds.oa.total_size)
  1231. ttm_bo_clean_mm(&adev->mman.bdev, AMDGPU_PL_OA);
  1232. ttm_bo_device_release(&adev->mman.bdev);
  1233. amdgpu_gart_fini(adev);
  1234. amdgpu_ttm_global_fini(adev);
  1235. adev->mman.initialized = false;
  1236. DRM_INFO("amdgpu: ttm finalized\n");
  1237. }
  1238. /* this should only be called at bootup or when userspace
  1239. * isn't running */
  1240. void amdgpu_ttm_set_active_vram_size(struct amdgpu_device *adev, u64 size)
  1241. {
  1242. struct ttm_mem_type_manager *man;
  1243. if (!adev->mman.initialized)
  1244. return;
  1245. man = &adev->mman.bdev.man[TTM_PL_VRAM];
  1246. /* this just adjusts TTM size idea, which sets lpfn to the correct value */
  1247. man->size = size >> PAGE_SHIFT;
  1248. }
  1249. int amdgpu_mmap(struct file *filp, struct vm_area_struct *vma)
  1250. {
  1251. struct drm_file *file_priv;
  1252. struct amdgpu_device *adev;
  1253. if (unlikely(vma->vm_pgoff < DRM_FILE_PAGE_OFFSET))
  1254. return -EINVAL;
  1255. file_priv = filp->private_data;
  1256. adev = file_priv->minor->dev->dev_private;
  1257. if (adev == NULL)
  1258. return -EINVAL;
  1259. return ttm_bo_mmap(filp, vma, &adev->mman.bdev);
  1260. }
  1261. static int amdgpu_map_buffer(struct ttm_buffer_object *bo,
  1262. struct ttm_mem_reg *mem, unsigned num_pages,
  1263. uint64_t offset, unsigned window,
  1264. struct amdgpu_ring *ring,
  1265. uint64_t *addr)
  1266. {
  1267. struct amdgpu_ttm_tt *gtt = (void *)bo->ttm;
  1268. struct amdgpu_device *adev = ring->adev;
  1269. struct ttm_tt *ttm = bo->ttm;
  1270. struct amdgpu_job *job;
  1271. unsigned num_dw, num_bytes;
  1272. dma_addr_t *dma_address;
  1273. struct dma_fence *fence;
  1274. uint64_t src_addr, dst_addr;
  1275. uint64_t flags;
  1276. int r;
  1277. BUG_ON(adev->mman.buffer_funcs->copy_max_bytes <
  1278. AMDGPU_GTT_MAX_TRANSFER_SIZE * 8);
  1279. *addr = adev->mc.gart_start;
  1280. *addr += (u64)window * AMDGPU_GTT_MAX_TRANSFER_SIZE *
  1281. AMDGPU_GPU_PAGE_SIZE;
  1282. num_dw = adev->mman.buffer_funcs->copy_num_dw;
  1283. while (num_dw & 0x7)
  1284. num_dw++;
  1285. num_bytes = num_pages * 8;
  1286. r = amdgpu_job_alloc_with_ib(adev, num_dw * 4 + num_bytes, &job);
  1287. if (r)
  1288. return r;
  1289. src_addr = num_dw * 4;
  1290. src_addr += job->ibs[0].gpu_addr;
  1291. dst_addr = adev->gart.table_addr;
  1292. dst_addr += window * AMDGPU_GTT_MAX_TRANSFER_SIZE * 8;
  1293. amdgpu_emit_copy_buffer(adev, &job->ibs[0], src_addr,
  1294. dst_addr, num_bytes);
  1295. amdgpu_ring_pad_ib(ring, &job->ibs[0]);
  1296. WARN_ON(job->ibs[0].length_dw > num_dw);
  1297. dma_address = &gtt->ttm.dma_address[offset >> PAGE_SHIFT];
  1298. flags = amdgpu_ttm_tt_pte_flags(adev, ttm, mem);
  1299. r = amdgpu_gart_map(adev, 0, num_pages, dma_address, flags,
  1300. &job->ibs[0].ptr[num_dw]);
  1301. if (r)
  1302. goto error_free;
  1303. r = amdgpu_job_submit(job, ring, &adev->mman.entity,
  1304. AMDGPU_FENCE_OWNER_UNDEFINED, &fence);
  1305. if (r)
  1306. goto error_free;
  1307. dma_fence_put(fence);
  1308. return r;
  1309. error_free:
  1310. amdgpu_job_free(job);
  1311. return r;
  1312. }
  1313. int amdgpu_copy_buffer(struct amdgpu_ring *ring, uint64_t src_offset,
  1314. uint64_t dst_offset, uint32_t byte_count,
  1315. struct reservation_object *resv,
  1316. struct dma_fence **fence, bool direct_submit,
  1317. bool vm_needs_flush)
  1318. {
  1319. struct amdgpu_device *adev = ring->adev;
  1320. struct amdgpu_job *job;
  1321. uint32_t max_bytes;
  1322. unsigned num_loops, num_dw;
  1323. unsigned i;
  1324. int r;
  1325. max_bytes = adev->mman.buffer_funcs->copy_max_bytes;
  1326. num_loops = DIV_ROUND_UP(byte_count, max_bytes);
  1327. num_dw = num_loops * adev->mman.buffer_funcs->copy_num_dw;
  1328. /* for IB padding */
  1329. while (num_dw & 0x7)
  1330. num_dw++;
  1331. r = amdgpu_job_alloc_with_ib(adev, num_dw * 4, &job);
  1332. if (r)
  1333. return r;
  1334. job->vm_needs_flush = vm_needs_flush;
  1335. if (resv) {
  1336. r = amdgpu_sync_resv(adev, &job->sync, resv,
  1337. AMDGPU_FENCE_OWNER_UNDEFINED,
  1338. false);
  1339. if (r) {
  1340. DRM_ERROR("sync failed (%d).\n", r);
  1341. goto error_free;
  1342. }
  1343. }
  1344. for (i = 0; i < num_loops; i++) {
  1345. uint32_t cur_size_in_bytes = min(byte_count, max_bytes);
  1346. amdgpu_emit_copy_buffer(adev, &job->ibs[0], src_offset,
  1347. dst_offset, cur_size_in_bytes);
  1348. src_offset += cur_size_in_bytes;
  1349. dst_offset += cur_size_in_bytes;
  1350. byte_count -= cur_size_in_bytes;
  1351. }
  1352. amdgpu_ring_pad_ib(ring, &job->ibs[0]);
  1353. WARN_ON(job->ibs[0].length_dw > num_dw);
  1354. if (direct_submit) {
  1355. r = amdgpu_ib_schedule(ring, job->num_ibs, job->ibs,
  1356. NULL, fence);
  1357. job->fence = dma_fence_get(*fence);
  1358. if (r)
  1359. DRM_ERROR("Error scheduling IBs (%d)\n", r);
  1360. amdgpu_job_free(job);
  1361. } else {
  1362. r = amdgpu_job_submit(job, ring, &adev->mman.entity,
  1363. AMDGPU_FENCE_OWNER_UNDEFINED, fence);
  1364. if (r)
  1365. goto error_free;
  1366. }
  1367. return r;
  1368. error_free:
  1369. amdgpu_job_free(job);
  1370. return r;
  1371. }
  1372. int amdgpu_fill_buffer(struct amdgpu_bo *bo,
  1373. uint64_t src_data,
  1374. struct reservation_object *resv,
  1375. struct dma_fence **fence)
  1376. {
  1377. struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
  1378. uint32_t max_bytes = 8 *
  1379. adev->vm_manager.vm_pte_funcs->set_max_nums_pte_pde;
  1380. struct amdgpu_ring *ring = adev->mman.buffer_funcs_ring;
  1381. struct drm_mm_node *mm_node;
  1382. unsigned long num_pages;
  1383. unsigned int num_loops, num_dw;
  1384. struct amdgpu_job *job;
  1385. int r;
  1386. if (!ring->ready) {
  1387. DRM_ERROR("Trying to clear memory with ring turned off.\n");
  1388. return -EINVAL;
  1389. }
  1390. if (bo->tbo.mem.mem_type == TTM_PL_TT) {
  1391. r = amdgpu_ttm_bind(&bo->tbo, &bo->tbo.mem);
  1392. if (r)
  1393. return r;
  1394. }
  1395. num_pages = bo->tbo.num_pages;
  1396. mm_node = bo->tbo.mem.mm_node;
  1397. num_loops = 0;
  1398. while (num_pages) {
  1399. uint32_t byte_count = mm_node->size << PAGE_SHIFT;
  1400. num_loops += DIV_ROUND_UP(byte_count, max_bytes);
  1401. num_pages -= mm_node->size;
  1402. ++mm_node;
  1403. }
  1404. /* num of dwords for each SDMA_OP_PTEPDE cmd */
  1405. num_dw = num_loops * adev->vm_manager.vm_pte_funcs->set_pte_pde_num_dw;
  1406. /* for IB padding */
  1407. num_dw += 64;
  1408. r = amdgpu_job_alloc_with_ib(adev, num_dw * 4, &job);
  1409. if (r)
  1410. return r;
  1411. if (resv) {
  1412. r = amdgpu_sync_resv(adev, &job->sync, resv,
  1413. AMDGPU_FENCE_OWNER_UNDEFINED, false);
  1414. if (r) {
  1415. DRM_ERROR("sync failed (%d).\n", r);
  1416. goto error_free;
  1417. }
  1418. }
  1419. num_pages = bo->tbo.num_pages;
  1420. mm_node = bo->tbo.mem.mm_node;
  1421. while (num_pages) {
  1422. uint32_t byte_count = mm_node->size << PAGE_SHIFT;
  1423. uint64_t dst_addr;
  1424. WARN_ONCE(byte_count & 0x7, "size should be a multiple of 8");
  1425. dst_addr = amdgpu_mm_node_addr(&bo->tbo, mm_node, &bo->tbo.mem);
  1426. while (byte_count) {
  1427. uint32_t cur_size_in_bytes = min(byte_count, max_bytes);
  1428. amdgpu_vm_set_pte_pde(adev, &job->ibs[0],
  1429. dst_addr, 0,
  1430. cur_size_in_bytes >> 3, 0,
  1431. src_data);
  1432. dst_addr += cur_size_in_bytes;
  1433. byte_count -= cur_size_in_bytes;
  1434. }
  1435. num_pages -= mm_node->size;
  1436. ++mm_node;
  1437. }
  1438. amdgpu_ring_pad_ib(ring, &job->ibs[0]);
  1439. WARN_ON(job->ibs[0].length_dw > num_dw);
  1440. r = amdgpu_job_submit(job, ring, &adev->mman.entity,
  1441. AMDGPU_FENCE_OWNER_UNDEFINED, fence);
  1442. if (r)
  1443. goto error_free;
  1444. return 0;
  1445. error_free:
  1446. amdgpu_job_free(job);
  1447. return r;
  1448. }
  1449. #if defined(CONFIG_DEBUG_FS)
  1450. static int amdgpu_mm_dump_table(struct seq_file *m, void *data)
  1451. {
  1452. struct drm_info_node *node = (struct drm_info_node *)m->private;
  1453. unsigned ttm_pl = *(int *)node->info_ent->data;
  1454. struct drm_device *dev = node->minor->dev;
  1455. struct amdgpu_device *adev = dev->dev_private;
  1456. struct ttm_mem_type_manager *man = &adev->mman.bdev.man[ttm_pl];
  1457. struct drm_printer p = drm_seq_file_printer(m);
  1458. man->func->debug(man, &p);
  1459. return 0;
  1460. }
  1461. static int ttm_pl_vram = TTM_PL_VRAM;
  1462. static int ttm_pl_tt = TTM_PL_TT;
  1463. static const struct drm_info_list amdgpu_ttm_debugfs_list[] = {
  1464. {"amdgpu_vram_mm", amdgpu_mm_dump_table, 0, &ttm_pl_vram},
  1465. {"amdgpu_gtt_mm", amdgpu_mm_dump_table, 0, &ttm_pl_tt},
  1466. {"ttm_page_pool", ttm_page_alloc_debugfs, 0, NULL},
  1467. #ifdef CONFIG_SWIOTLB
  1468. {"ttm_dma_page_pool", ttm_dma_page_alloc_debugfs, 0, NULL}
  1469. #endif
  1470. };
  1471. static ssize_t amdgpu_ttm_vram_read(struct file *f, char __user *buf,
  1472. size_t size, loff_t *pos)
  1473. {
  1474. struct amdgpu_device *adev = file_inode(f)->i_private;
  1475. ssize_t result = 0;
  1476. int r;
  1477. if (size & 0x3 || *pos & 0x3)
  1478. return -EINVAL;
  1479. if (*pos >= adev->mc.mc_vram_size)
  1480. return -ENXIO;
  1481. while (size) {
  1482. unsigned long flags;
  1483. uint32_t value;
  1484. if (*pos >= adev->mc.mc_vram_size)
  1485. return result;
  1486. spin_lock_irqsave(&adev->mmio_idx_lock, flags);
  1487. WREG32_NO_KIQ(mmMM_INDEX, ((uint32_t)*pos) | 0x80000000);
  1488. WREG32_NO_KIQ(mmMM_INDEX_HI, *pos >> 31);
  1489. value = RREG32_NO_KIQ(mmMM_DATA);
  1490. spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
  1491. r = put_user(value, (uint32_t *)buf);
  1492. if (r)
  1493. return r;
  1494. result += 4;
  1495. buf += 4;
  1496. *pos += 4;
  1497. size -= 4;
  1498. }
  1499. return result;
  1500. }
  1501. static ssize_t amdgpu_ttm_vram_write(struct file *f, const char __user *buf,
  1502. size_t size, loff_t *pos)
  1503. {
  1504. struct amdgpu_device *adev = file_inode(f)->i_private;
  1505. ssize_t result = 0;
  1506. int r;
  1507. if (size & 0x3 || *pos & 0x3)
  1508. return -EINVAL;
  1509. if (*pos >= adev->mc.mc_vram_size)
  1510. return -ENXIO;
  1511. while (size) {
  1512. unsigned long flags;
  1513. uint32_t value;
  1514. if (*pos >= adev->mc.mc_vram_size)
  1515. return result;
  1516. r = get_user(value, (uint32_t *)buf);
  1517. if (r)
  1518. return r;
  1519. spin_lock_irqsave(&adev->mmio_idx_lock, flags);
  1520. WREG32_NO_KIQ(mmMM_INDEX, ((uint32_t)*pos) | 0x80000000);
  1521. WREG32_NO_KIQ(mmMM_INDEX_HI, *pos >> 31);
  1522. WREG32_NO_KIQ(mmMM_DATA, value);
  1523. spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
  1524. result += 4;
  1525. buf += 4;
  1526. *pos += 4;
  1527. size -= 4;
  1528. }
  1529. return result;
  1530. }
  1531. static const struct file_operations amdgpu_ttm_vram_fops = {
  1532. .owner = THIS_MODULE,
  1533. .read = amdgpu_ttm_vram_read,
  1534. .write = amdgpu_ttm_vram_write,
  1535. .llseek = default_llseek,
  1536. };
  1537. #ifdef CONFIG_DRM_AMDGPU_GART_DEBUGFS
  1538. static ssize_t amdgpu_ttm_gtt_read(struct file *f, char __user *buf,
  1539. size_t size, loff_t *pos)
  1540. {
  1541. struct amdgpu_device *adev = file_inode(f)->i_private;
  1542. ssize_t result = 0;
  1543. int r;
  1544. while (size) {
  1545. loff_t p = *pos / PAGE_SIZE;
  1546. unsigned off = *pos & ~PAGE_MASK;
  1547. size_t cur_size = min_t(size_t, size, PAGE_SIZE - off);
  1548. struct page *page;
  1549. void *ptr;
  1550. if (p >= adev->gart.num_cpu_pages)
  1551. return result;
  1552. page = adev->gart.pages[p];
  1553. if (page) {
  1554. ptr = kmap(page);
  1555. ptr += off;
  1556. r = copy_to_user(buf, ptr, cur_size);
  1557. kunmap(adev->gart.pages[p]);
  1558. } else
  1559. r = clear_user(buf, cur_size);
  1560. if (r)
  1561. return -EFAULT;
  1562. result += cur_size;
  1563. buf += cur_size;
  1564. *pos += cur_size;
  1565. size -= cur_size;
  1566. }
  1567. return result;
  1568. }
  1569. static const struct file_operations amdgpu_ttm_gtt_fops = {
  1570. .owner = THIS_MODULE,
  1571. .read = amdgpu_ttm_gtt_read,
  1572. .llseek = default_llseek
  1573. };
  1574. #endif
  1575. static ssize_t amdgpu_iova_to_phys_read(struct file *f, char __user *buf,
  1576. size_t size, loff_t *pos)
  1577. {
  1578. struct amdgpu_device *adev = file_inode(f)->i_private;
  1579. int r;
  1580. uint64_t phys;
  1581. struct iommu_domain *dom;
  1582. // always return 8 bytes
  1583. if (size != 8)
  1584. return -EINVAL;
  1585. // only accept page addresses
  1586. if (*pos & 0xFFF)
  1587. return -EINVAL;
  1588. dom = iommu_get_domain_for_dev(adev->dev);
  1589. if (dom)
  1590. phys = iommu_iova_to_phys(dom, *pos);
  1591. else
  1592. phys = *pos;
  1593. r = copy_to_user(buf, &phys, 8);
  1594. if (r)
  1595. return -EFAULT;
  1596. return 8;
  1597. }
  1598. static const struct file_operations amdgpu_ttm_iova_fops = {
  1599. .owner = THIS_MODULE,
  1600. .read = amdgpu_iova_to_phys_read,
  1601. .llseek = default_llseek
  1602. };
  1603. static const struct {
  1604. char *name;
  1605. const struct file_operations *fops;
  1606. int domain;
  1607. } ttm_debugfs_entries[] = {
  1608. { "amdgpu_vram", &amdgpu_ttm_vram_fops, TTM_PL_VRAM },
  1609. #ifdef CONFIG_DRM_AMDGPU_GART_DEBUGFS
  1610. { "amdgpu_gtt", &amdgpu_ttm_gtt_fops, TTM_PL_TT },
  1611. #endif
  1612. { "amdgpu_iova", &amdgpu_ttm_iova_fops, TTM_PL_SYSTEM },
  1613. };
  1614. #endif
  1615. static int amdgpu_ttm_debugfs_init(struct amdgpu_device *adev)
  1616. {
  1617. #if defined(CONFIG_DEBUG_FS)
  1618. unsigned count;
  1619. struct drm_minor *minor = adev->ddev->primary;
  1620. struct dentry *ent, *root = minor->debugfs_root;
  1621. for (count = 0; count < ARRAY_SIZE(ttm_debugfs_entries); count++) {
  1622. ent = debugfs_create_file(
  1623. ttm_debugfs_entries[count].name,
  1624. S_IFREG | S_IRUGO, root,
  1625. adev,
  1626. ttm_debugfs_entries[count].fops);
  1627. if (IS_ERR(ent))
  1628. return PTR_ERR(ent);
  1629. if (ttm_debugfs_entries[count].domain == TTM_PL_VRAM)
  1630. i_size_write(ent->d_inode, adev->mc.mc_vram_size);
  1631. else if (ttm_debugfs_entries[count].domain == TTM_PL_TT)
  1632. i_size_write(ent->d_inode, adev->mc.gart_size);
  1633. adev->mman.debugfs_entries[count] = ent;
  1634. }
  1635. count = ARRAY_SIZE(amdgpu_ttm_debugfs_list);
  1636. #ifdef CONFIG_SWIOTLB
  1637. if (!swiotlb_nr_tbl())
  1638. --count;
  1639. #endif
  1640. return amdgpu_debugfs_add_files(adev, amdgpu_ttm_debugfs_list, count);
  1641. #else
  1642. return 0;
  1643. #endif
  1644. }
  1645. static void amdgpu_ttm_debugfs_fini(struct amdgpu_device *adev)
  1646. {
  1647. #if defined(CONFIG_DEBUG_FS)
  1648. unsigned i;
  1649. for (i = 0; i < ARRAY_SIZE(ttm_debugfs_entries); i++)
  1650. debugfs_remove(adev->mman.debugfs_entries[i]);
  1651. #endif
  1652. }