amdgpu_object.c 25 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051
  1. /*
  2. * Copyright 2009 Jerome Glisse.
  3. * All Rights Reserved.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the
  7. * "Software"), to deal in the Software without restriction, including
  8. * without limitation the rights to use, copy, modify, merge, publish,
  9. * distribute, sub license, and/or sell copies of the Software, and to
  10. * permit persons to whom the Software is furnished to do so, subject to
  11. * the following conditions:
  12. *
  13. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  14. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  15. * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
  16. * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
  17. * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
  18. * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
  19. * USE OR OTHER DEALINGS IN THE SOFTWARE.
  20. *
  21. * The above copyright notice and this permission notice (including the
  22. * next paragraph) shall be included in all copies or substantial portions
  23. * of the Software.
  24. *
  25. */
  26. /*
  27. * Authors:
  28. * Jerome Glisse <glisse@freedesktop.org>
  29. * Thomas Hellstrom <thomas-at-tungstengraphics-dot-com>
  30. * Dave Airlie
  31. */
  32. #include <linux/list.h>
  33. #include <linux/slab.h>
  34. #include <drm/drmP.h>
  35. #include <drm/amdgpu_drm.h>
  36. #include <drm/drm_cache.h>
  37. #include "amdgpu.h"
  38. #include "amdgpu_trace.h"
  39. #include "amdgpu_amdkfd.h"
  40. static bool amdgpu_need_backup(struct amdgpu_device *adev)
  41. {
  42. if (adev->flags & AMD_IS_APU)
  43. return false;
  44. if (amdgpu_gpu_recovery == 0 ||
  45. (amdgpu_gpu_recovery == -1 && !amdgpu_sriov_vf(adev)))
  46. return false;
  47. return true;
  48. }
  49. static void amdgpu_ttm_bo_destroy(struct ttm_buffer_object *tbo)
  50. {
  51. struct amdgpu_device *adev = amdgpu_ttm_adev(tbo->bdev);
  52. struct amdgpu_bo *bo = ttm_to_amdgpu_bo(tbo);
  53. if (bo->kfd_bo)
  54. amdgpu_amdkfd_unreserve_system_memory_limit(bo);
  55. amdgpu_bo_kunmap(bo);
  56. if (bo->gem_base.import_attach)
  57. drm_prime_gem_destroy(&bo->gem_base, bo->tbo.sg);
  58. drm_gem_object_release(&bo->gem_base);
  59. amdgpu_bo_unref(&bo->parent);
  60. if (!list_empty(&bo->shadow_list)) {
  61. mutex_lock(&adev->shadow_list_lock);
  62. list_del_init(&bo->shadow_list);
  63. mutex_unlock(&adev->shadow_list_lock);
  64. }
  65. kfree(bo->metadata);
  66. kfree(bo);
  67. }
  68. bool amdgpu_ttm_bo_is_amdgpu_bo(struct ttm_buffer_object *bo)
  69. {
  70. if (bo->destroy == &amdgpu_ttm_bo_destroy)
  71. return true;
  72. return false;
  73. }
  74. void amdgpu_ttm_placement_from_domain(struct amdgpu_bo *abo, u32 domain)
  75. {
  76. struct amdgpu_device *adev = amdgpu_ttm_adev(abo->tbo.bdev);
  77. struct ttm_placement *placement = &abo->placement;
  78. struct ttm_place *places = abo->placements;
  79. u64 flags = abo->flags;
  80. u32 c = 0;
  81. if (domain & AMDGPU_GEM_DOMAIN_VRAM) {
  82. unsigned visible_pfn = adev->gmc.visible_vram_size >> PAGE_SHIFT;
  83. places[c].fpfn = 0;
  84. places[c].lpfn = 0;
  85. places[c].flags = TTM_PL_FLAG_WC | TTM_PL_FLAG_UNCACHED |
  86. TTM_PL_FLAG_VRAM;
  87. if (flags & AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED)
  88. places[c].lpfn = visible_pfn;
  89. else
  90. places[c].flags |= TTM_PL_FLAG_TOPDOWN;
  91. if (flags & AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS)
  92. places[c].flags |= TTM_PL_FLAG_CONTIGUOUS;
  93. c++;
  94. }
  95. if (domain & AMDGPU_GEM_DOMAIN_GTT) {
  96. places[c].fpfn = 0;
  97. if (flags & AMDGPU_GEM_CREATE_SHADOW)
  98. places[c].lpfn = adev->gmc.gart_size >> PAGE_SHIFT;
  99. else
  100. places[c].lpfn = 0;
  101. places[c].flags = TTM_PL_FLAG_TT;
  102. if (flags & AMDGPU_GEM_CREATE_CPU_GTT_USWC)
  103. places[c].flags |= TTM_PL_FLAG_WC |
  104. TTM_PL_FLAG_UNCACHED;
  105. else
  106. places[c].flags |= TTM_PL_FLAG_CACHED;
  107. c++;
  108. }
  109. if (domain & AMDGPU_GEM_DOMAIN_CPU) {
  110. places[c].fpfn = 0;
  111. places[c].lpfn = 0;
  112. places[c].flags = TTM_PL_FLAG_SYSTEM;
  113. if (flags & AMDGPU_GEM_CREATE_CPU_GTT_USWC)
  114. places[c].flags |= TTM_PL_FLAG_WC |
  115. TTM_PL_FLAG_UNCACHED;
  116. else
  117. places[c].flags |= TTM_PL_FLAG_CACHED;
  118. c++;
  119. }
  120. if (domain & AMDGPU_GEM_DOMAIN_GDS) {
  121. places[c].fpfn = 0;
  122. places[c].lpfn = 0;
  123. places[c].flags = TTM_PL_FLAG_UNCACHED | AMDGPU_PL_FLAG_GDS;
  124. c++;
  125. }
  126. if (domain & AMDGPU_GEM_DOMAIN_GWS) {
  127. places[c].fpfn = 0;
  128. places[c].lpfn = 0;
  129. places[c].flags = TTM_PL_FLAG_UNCACHED | AMDGPU_PL_FLAG_GWS;
  130. c++;
  131. }
  132. if (domain & AMDGPU_GEM_DOMAIN_OA) {
  133. places[c].fpfn = 0;
  134. places[c].lpfn = 0;
  135. places[c].flags = TTM_PL_FLAG_UNCACHED | AMDGPU_PL_FLAG_OA;
  136. c++;
  137. }
  138. if (!c) {
  139. places[c].fpfn = 0;
  140. places[c].lpfn = 0;
  141. places[c].flags = TTM_PL_MASK_CACHING | TTM_PL_FLAG_SYSTEM;
  142. c++;
  143. }
  144. placement->num_placement = c;
  145. placement->placement = places;
  146. placement->num_busy_placement = c;
  147. placement->busy_placement = places;
  148. }
  149. /**
  150. * amdgpu_bo_create_reserved - create reserved BO for kernel use
  151. *
  152. * @adev: amdgpu device object
  153. * @size: size for the new BO
  154. * @align: alignment for the new BO
  155. * @domain: where to place it
  156. * @bo_ptr: used to initialize BOs in structures
  157. * @gpu_addr: GPU addr of the pinned BO
  158. * @cpu_addr: optional CPU address mapping
  159. *
  160. * Allocates and pins a BO for kernel internal use, and returns it still
  161. * reserved.
  162. *
  163. * Note: For bo_ptr new BO is only created if bo_ptr points to NULL.
  164. *
  165. * Returns 0 on success, negative error code otherwise.
  166. */
  167. int amdgpu_bo_create_reserved(struct amdgpu_device *adev,
  168. unsigned long size, int align,
  169. u32 domain, struct amdgpu_bo **bo_ptr,
  170. u64 *gpu_addr, void **cpu_addr)
  171. {
  172. bool free = false;
  173. int r;
  174. if (!*bo_ptr) {
  175. r = amdgpu_bo_create(adev, size, align, domain,
  176. AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED |
  177. AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS,
  178. ttm_bo_type_kernel, NULL, bo_ptr);
  179. if (r) {
  180. dev_err(adev->dev, "(%d) failed to allocate kernel bo\n",
  181. r);
  182. return r;
  183. }
  184. free = true;
  185. }
  186. r = amdgpu_bo_reserve(*bo_ptr, false);
  187. if (r) {
  188. dev_err(adev->dev, "(%d) failed to reserve kernel bo\n", r);
  189. goto error_free;
  190. }
  191. r = amdgpu_bo_pin(*bo_ptr, domain, gpu_addr);
  192. if (r) {
  193. dev_err(adev->dev, "(%d) kernel bo pin failed\n", r);
  194. goto error_unreserve;
  195. }
  196. if (cpu_addr) {
  197. r = amdgpu_bo_kmap(*bo_ptr, cpu_addr);
  198. if (r) {
  199. dev_err(adev->dev, "(%d) kernel bo map failed\n", r);
  200. goto error_unreserve;
  201. }
  202. }
  203. return 0;
  204. error_unreserve:
  205. amdgpu_bo_unreserve(*bo_ptr);
  206. error_free:
  207. if (free)
  208. amdgpu_bo_unref(bo_ptr);
  209. return r;
  210. }
  211. /**
  212. * amdgpu_bo_create_kernel - create BO for kernel use
  213. *
  214. * @adev: amdgpu device object
  215. * @size: size for the new BO
  216. * @align: alignment for the new BO
  217. * @domain: where to place it
  218. * @bo_ptr: used to initialize BOs in structures
  219. * @gpu_addr: GPU addr of the pinned BO
  220. * @cpu_addr: optional CPU address mapping
  221. *
  222. * Allocates and pins a BO for kernel internal use.
  223. *
  224. * Note: For bo_ptr new BO is only created if bo_ptr points to NULL.
  225. *
  226. * Returns 0 on success, negative error code otherwise.
  227. */
  228. int amdgpu_bo_create_kernel(struct amdgpu_device *adev,
  229. unsigned long size, int align,
  230. u32 domain, struct amdgpu_bo **bo_ptr,
  231. u64 *gpu_addr, void **cpu_addr)
  232. {
  233. int r;
  234. r = amdgpu_bo_create_reserved(adev, size, align, domain, bo_ptr,
  235. gpu_addr, cpu_addr);
  236. if (r)
  237. return r;
  238. amdgpu_bo_unreserve(*bo_ptr);
  239. return 0;
  240. }
  241. /**
  242. * amdgpu_bo_free_kernel - free BO for kernel use
  243. *
  244. * @bo: amdgpu BO to free
  245. *
  246. * unmaps and unpin a BO for kernel internal use.
  247. */
  248. void amdgpu_bo_free_kernel(struct amdgpu_bo **bo, u64 *gpu_addr,
  249. void **cpu_addr)
  250. {
  251. if (*bo == NULL)
  252. return;
  253. if (likely(amdgpu_bo_reserve(*bo, true) == 0)) {
  254. if (cpu_addr)
  255. amdgpu_bo_kunmap(*bo);
  256. amdgpu_bo_unpin(*bo);
  257. amdgpu_bo_unreserve(*bo);
  258. }
  259. amdgpu_bo_unref(bo);
  260. if (gpu_addr)
  261. *gpu_addr = 0;
  262. if (cpu_addr)
  263. *cpu_addr = NULL;
  264. }
  265. /* Validate bo size is bit bigger then the request domain */
  266. static bool amdgpu_bo_validate_size(struct amdgpu_device *adev,
  267. unsigned long size, u32 domain)
  268. {
  269. struct ttm_mem_type_manager *man = NULL;
  270. /*
  271. * If GTT is part of requested domains the check must succeed to
  272. * allow fall back to GTT
  273. */
  274. if (domain & AMDGPU_GEM_DOMAIN_GTT) {
  275. man = &adev->mman.bdev.man[TTM_PL_TT];
  276. if (size < (man->size << PAGE_SHIFT))
  277. return true;
  278. else
  279. goto fail;
  280. }
  281. if (domain & AMDGPU_GEM_DOMAIN_VRAM) {
  282. man = &adev->mman.bdev.man[TTM_PL_VRAM];
  283. if (size < (man->size << PAGE_SHIFT))
  284. return true;
  285. else
  286. goto fail;
  287. }
  288. /* TODO add more domains checks, such as AMDGPU_GEM_DOMAIN_CPU */
  289. return true;
  290. fail:
  291. DRM_DEBUG("BO size %lu > total memory in domain: %llu\n", size,
  292. man->size << PAGE_SHIFT);
  293. return false;
  294. }
  295. static int amdgpu_bo_do_create(struct amdgpu_device *adev, unsigned long size,
  296. int byte_align, u32 domain,
  297. u64 flags, enum ttm_bo_type type,
  298. struct reservation_object *resv,
  299. struct amdgpu_bo **bo_ptr)
  300. {
  301. struct ttm_operation_ctx ctx = {
  302. .interruptible = (type != ttm_bo_type_kernel),
  303. .no_wait_gpu = false,
  304. .resv = resv,
  305. .flags = TTM_OPT_FLAG_ALLOW_RES_EVICT
  306. };
  307. struct amdgpu_bo *bo;
  308. unsigned long page_align;
  309. size_t acc_size;
  310. int r;
  311. page_align = roundup(byte_align, PAGE_SIZE) >> PAGE_SHIFT;
  312. size = ALIGN(size, PAGE_SIZE);
  313. if (!amdgpu_bo_validate_size(adev, size, domain))
  314. return -ENOMEM;
  315. *bo_ptr = NULL;
  316. acc_size = ttm_bo_dma_acc_size(&adev->mman.bdev, size,
  317. sizeof(struct amdgpu_bo));
  318. bo = kzalloc(sizeof(struct amdgpu_bo), GFP_KERNEL);
  319. if (bo == NULL)
  320. return -ENOMEM;
  321. drm_gem_private_object_init(adev->ddev, &bo->gem_base, size);
  322. INIT_LIST_HEAD(&bo->shadow_list);
  323. INIT_LIST_HEAD(&bo->va);
  324. bo->preferred_domains = domain & (AMDGPU_GEM_DOMAIN_VRAM |
  325. AMDGPU_GEM_DOMAIN_GTT |
  326. AMDGPU_GEM_DOMAIN_CPU |
  327. AMDGPU_GEM_DOMAIN_GDS |
  328. AMDGPU_GEM_DOMAIN_GWS |
  329. AMDGPU_GEM_DOMAIN_OA);
  330. bo->allowed_domains = bo->preferred_domains;
  331. if (type != ttm_bo_type_kernel &&
  332. bo->allowed_domains == AMDGPU_GEM_DOMAIN_VRAM)
  333. bo->allowed_domains |= AMDGPU_GEM_DOMAIN_GTT;
  334. bo->flags = flags;
  335. #ifdef CONFIG_X86_32
  336. /* XXX: Write-combined CPU mappings of GTT seem broken on 32-bit
  337. * See https://bugs.freedesktop.org/show_bug.cgi?id=84627
  338. */
  339. bo->flags &= ~AMDGPU_GEM_CREATE_CPU_GTT_USWC;
  340. #elif defined(CONFIG_X86) && !defined(CONFIG_X86_PAT)
  341. /* Don't try to enable write-combining when it can't work, or things
  342. * may be slow
  343. * See https://bugs.freedesktop.org/show_bug.cgi?id=88758
  344. */
  345. #ifndef CONFIG_COMPILE_TEST
  346. #warning Please enable CONFIG_MTRR and CONFIG_X86_PAT for better performance \
  347. thanks to write-combining
  348. #endif
  349. if (bo->flags & AMDGPU_GEM_CREATE_CPU_GTT_USWC)
  350. DRM_INFO_ONCE("Please enable CONFIG_MTRR and CONFIG_X86_PAT for "
  351. "better performance thanks to write-combining\n");
  352. bo->flags &= ~AMDGPU_GEM_CREATE_CPU_GTT_USWC;
  353. #else
  354. /* For architectures that don't support WC memory,
  355. * mask out the WC flag from the BO
  356. */
  357. if (!drm_arch_can_wc_memory())
  358. bo->flags &= ~AMDGPU_GEM_CREATE_CPU_GTT_USWC;
  359. #endif
  360. bo->tbo.bdev = &adev->mman.bdev;
  361. amdgpu_ttm_placement_from_domain(bo, domain);
  362. r = ttm_bo_init_reserved(&adev->mman.bdev, &bo->tbo, size, type,
  363. &bo->placement, page_align, &ctx, acc_size,
  364. NULL, resv, &amdgpu_ttm_bo_destroy);
  365. if (unlikely(r != 0))
  366. return r;
  367. if (adev->gmc.visible_vram_size < adev->gmc.real_vram_size &&
  368. bo->tbo.mem.mem_type == TTM_PL_VRAM &&
  369. bo->tbo.mem.start < adev->gmc.visible_vram_size >> PAGE_SHIFT)
  370. amdgpu_cs_report_moved_bytes(adev, ctx.bytes_moved,
  371. ctx.bytes_moved);
  372. else
  373. amdgpu_cs_report_moved_bytes(adev, ctx.bytes_moved, 0);
  374. if (type == ttm_bo_type_kernel)
  375. bo->tbo.priority = 1;
  376. if (flags & AMDGPU_GEM_CREATE_VRAM_CLEARED &&
  377. bo->tbo.mem.placement & TTM_PL_FLAG_VRAM) {
  378. struct dma_fence *fence;
  379. r = amdgpu_fill_buffer(bo, 0, bo->tbo.resv, &fence);
  380. if (unlikely(r))
  381. goto fail_unreserve;
  382. amdgpu_bo_fence(bo, fence, false);
  383. dma_fence_put(bo->tbo.moving);
  384. bo->tbo.moving = dma_fence_get(fence);
  385. dma_fence_put(fence);
  386. }
  387. if (!resv)
  388. amdgpu_bo_unreserve(bo);
  389. *bo_ptr = bo;
  390. trace_amdgpu_bo_create(bo);
  391. /* Treat CPU_ACCESS_REQUIRED only as a hint if given by UMD */
  392. if (type == ttm_bo_type_device)
  393. bo->flags &= ~AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED;
  394. return 0;
  395. fail_unreserve:
  396. if (!resv)
  397. ww_mutex_unlock(&bo->tbo.resv->lock);
  398. amdgpu_bo_unref(&bo);
  399. return r;
  400. }
  401. static int amdgpu_bo_create_shadow(struct amdgpu_device *adev,
  402. unsigned long size, int byte_align,
  403. struct amdgpu_bo *bo)
  404. {
  405. int r;
  406. if (bo->shadow)
  407. return 0;
  408. r = amdgpu_bo_do_create(adev, size, byte_align, AMDGPU_GEM_DOMAIN_GTT,
  409. AMDGPU_GEM_CREATE_CPU_GTT_USWC |
  410. AMDGPU_GEM_CREATE_SHADOW,
  411. ttm_bo_type_kernel,
  412. bo->tbo.resv, &bo->shadow);
  413. if (!r) {
  414. bo->shadow->parent = amdgpu_bo_ref(bo);
  415. mutex_lock(&adev->shadow_list_lock);
  416. list_add_tail(&bo->shadow_list, &adev->shadow_list);
  417. mutex_unlock(&adev->shadow_list_lock);
  418. }
  419. return r;
  420. }
  421. int amdgpu_bo_create(struct amdgpu_device *adev, unsigned long size,
  422. int byte_align, u32 domain,
  423. u64 flags, enum ttm_bo_type type,
  424. struct reservation_object *resv,
  425. struct amdgpu_bo **bo_ptr)
  426. {
  427. uint64_t parent_flags = flags & ~AMDGPU_GEM_CREATE_SHADOW;
  428. int r;
  429. r = amdgpu_bo_do_create(adev, size, byte_align, domain,
  430. parent_flags, type, resv, bo_ptr);
  431. if (r)
  432. return r;
  433. if ((flags & AMDGPU_GEM_CREATE_SHADOW) && amdgpu_need_backup(adev)) {
  434. if (!resv)
  435. WARN_ON(reservation_object_lock((*bo_ptr)->tbo.resv,
  436. NULL));
  437. r = amdgpu_bo_create_shadow(adev, size, byte_align, (*bo_ptr));
  438. if (!resv)
  439. reservation_object_unlock((*bo_ptr)->tbo.resv);
  440. if (r)
  441. amdgpu_bo_unref(bo_ptr);
  442. }
  443. return r;
  444. }
  445. int amdgpu_bo_backup_to_shadow(struct amdgpu_device *adev,
  446. struct amdgpu_ring *ring,
  447. struct amdgpu_bo *bo,
  448. struct reservation_object *resv,
  449. struct dma_fence **fence,
  450. bool direct)
  451. {
  452. struct amdgpu_bo *shadow = bo->shadow;
  453. uint64_t bo_addr, shadow_addr;
  454. int r;
  455. if (!shadow)
  456. return -EINVAL;
  457. bo_addr = amdgpu_bo_gpu_offset(bo);
  458. shadow_addr = amdgpu_bo_gpu_offset(bo->shadow);
  459. r = reservation_object_reserve_shared(bo->tbo.resv);
  460. if (r)
  461. goto err;
  462. r = amdgpu_copy_buffer(ring, bo_addr, shadow_addr,
  463. amdgpu_bo_size(bo), resv, fence,
  464. direct, false);
  465. if (!r)
  466. amdgpu_bo_fence(bo, *fence, true);
  467. err:
  468. return r;
  469. }
  470. int amdgpu_bo_validate(struct amdgpu_bo *bo)
  471. {
  472. struct ttm_operation_ctx ctx = { false, false };
  473. uint32_t domain;
  474. int r;
  475. if (bo->pin_count)
  476. return 0;
  477. domain = bo->preferred_domains;
  478. retry:
  479. amdgpu_ttm_placement_from_domain(bo, domain);
  480. r = ttm_bo_validate(&bo->tbo, &bo->placement, &ctx);
  481. if (unlikely(r == -ENOMEM) && domain != bo->allowed_domains) {
  482. domain = bo->allowed_domains;
  483. goto retry;
  484. }
  485. return r;
  486. }
  487. int amdgpu_bo_restore_from_shadow(struct amdgpu_device *adev,
  488. struct amdgpu_ring *ring,
  489. struct amdgpu_bo *bo,
  490. struct reservation_object *resv,
  491. struct dma_fence **fence,
  492. bool direct)
  493. {
  494. struct amdgpu_bo *shadow = bo->shadow;
  495. uint64_t bo_addr, shadow_addr;
  496. int r;
  497. if (!shadow)
  498. return -EINVAL;
  499. bo_addr = amdgpu_bo_gpu_offset(bo);
  500. shadow_addr = amdgpu_bo_gpu_offset(bo->shadow);
  501. r = reservation_object_reserve_shared(bo->tbo.resv);
  502. if (r)
  503. goto err;
  504. r = amdgpu_copy_buffer(ring, shadow_addr, bo_addr,
  505. amdgpu_bo_size(bo), resv, fence,
  506. direct, false);
  507. if (!r)
  508. amdgpu_bo_fence(bo, *fence, true);
  509. err:
  510. return r;
  511. }
  512. int amdgpu_bo_kmap(struct amdgpu_bo *bo, void **ptr)
  513. {
  514. void *kptr;
  515. long r;
  516. if (bo->flags & AMDGPU_GEM_CREATE_NO_CPU_ACCESS)
  517. return -EPERM;
  518. kptr = amdgpu_bo_kptr(bo);
  519. if (kptr) {
  520. if (ptr)
  521. *ptr = kptr;
  522. return 0;
  523. }
  524. r = reservation_object_wait_timeout_rcu(bo->tbo.resv, false, false,
  525. MAX_SCHEDULE_TIMEOUT);
  526. if (r < 0)
  527. return r;
  528. r = ttm_bo_kmap(&bo->tbo, 0, bo->tbo.num_pages, &bo->kmap);
  529. if (r)
  530. return r;
  531. if (ptr)
  532. *ptr = amdgpu_bo_kptr(bo);
  533. return 0;
  534. }
  535. void *amdgpu_bo_kptr(struct amdgpu_bo *bo)
  536. {
  537. bool is_iomem;
  538. return ttm_kmap_obj_virtual(&bo->kmap, &is_iomem);
  539. }
  540. void amdgpu_bo_kunmap(struct amdgpu_bo *bo)
  541. {
  542. if (bo->kmap.bo)
  543. ttm_bo_kunmap(&bo->kmap);
  544. }
  545. struct amdgpu_bo *amdgpu_bo_ref(struct amdgpu_bo *bo)
  546. {
  547. if (bo == NULL)
  548. return NULL;
  549. ttm_bo_reference(&bo->tbo);
  550. return bo;
  551. }
  552. void amdgpu_bo_unref(struct amdgpu_bo **bo)
  553. {
  554. struct ttm_buffer_object *tbo;
  555. if ((*bo) == NULL)
  556. return;
  557. tbo = &((*bo)->tbo);
  558. ttm_bo_unref(&tbo);
  559. if (tbo == NULL)
  560. *bo = NULL;
  561. }
  562. int amdgpu_bo_pin_restricted(struct amdgpu_bo *bo, u32 domain,
  563. u64 min_offset, u64 max_offset,
  564. u64 *gpu_addr)
  565. {
  566. struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
  567. struct ttm_operation_ctx ctx = { false, false };
  568. int r, i;
  569. if (amdgpu_ttm_tt_get_usermm(bo->tbo.ttm))
  570. return -EPERM;
  571. if (WARN_ON_ONCE(min_offset > max_offset))
  572. return -EINVAL;
  573. /* A shared bo cannot be migrated to VRAM */
  574. if (bo->prime_shared_count && (domain == AMDGPU_GEM_DOMAIN_VRAM))
  575. return -EINVAL;
  576. if (bo->pin_count) {
  577. uint32_t mem_type = bo->tbo.mem.mem_type;
  578. if (!(domain & amdgpu_mem_type_to_domain(mem_type)))
  579. return -EINVAL;
  580. bo->pin_count++;
  581. if (gpu_addr)
  582. *gpu_addr = amdgpu_bo_gpu_offset(bo);
  583. if (max_offset != 0) {
  584. u64 domain_start = bo->tbo.bdev->man[mem_type].gpu_offset;
  585. WARN_ON_ONCE(max_offset <
  586. (amdgpu_bo_gpu_offset(bo) - domain_start));
  587. }
  588. return 0;
  589. }
  590. bo->flags |= AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS;
  591. /* force to pin into visible video ram */
  592. if (!(bo->flags & AMDGPU_GEM_CREATE_NO_CPU_ACCESS))
  593. bo->flags |= AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED;
  594. amdgpu_ttm_placement_from_domain(bo, domain);
  595. for (i = 0; i < bo->placement.num_placement; i++) {
  596. unsigned fpfn, lpfn;
  597. fpfn = min_offset >> PAGE_SHIFT;
  598. lpfn = max_offset >> PAGE_SHIFT;
  599. if (fpfn > bo->placements[i].fpfn)
  600. bo->placements[i].fpfn = fpfn;
  601. if (!bo->placements[i].lpfn ||
  602. (lpfn && lpfn < bo->placements[i].lpfn))
  603. bo->placements[i].lpfn = lpfn;
  604. bo->placements[i].flags |= TTM_PL_FLAG_NO_EVICT;
  605. }
  606. r = ttm_bo_validate(&bo->tbo, &bo->placement, &ctx);
  607. if (unlikely(r)) {
  608. dev_err(adev->dev, "%p pin failed\n", bo);
  609. goto error;
  610. }
  611. r = amdgpu_ttm_alloc_gart(&bo->tbo);
  612. if (unlikely(r)) {
  613. dev_err(adev->dev, "%p bind failed\n", bo);
  614. goto error;
  615. }
  616. bo->pin_count = 1;
  617. if (gpu_addr != NULL)
  618. *gpu_addr = amdgpu_bo_gpu_offset(bo);
  619. domain = amdgpu_mem_type_to_domain(bo->tbo.mem.mem_type);
  620. if (domain == AMDGPU_GEM_DOMAIN_VRAM) {
  621. adev->vram_pin_size += amdgpu_bo_size(bo);
  622. if (bo->flags & AMDGPU_GEM_CREATE_NO_CPU_ACCESS)
  623. adev->invisible_pin_size += amdgpu_bo_size(bo);
  624. } else if (domain == AMDGPU_GEM_DOMAIN_GTT) {
  625. adev->gart_pin_size += amdgpu_bo_size(bo);
  626. }
  627. error:
  628. return r;
  629. }
  630. int amdgpu_bo_pin(struct amdgpu_bo *bo, u32 domain, u64 *gpu_addr)
  631. {
  632. return amdgpu_bo_pin_restricted(bo, domain, 0, 0, gpu_addr);
  633. }
  634. int amdgpu_bo_unpin(struct amdgpu_bo *bo)
  635. {
  636. struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
  637. struct ttm_operation_ctx ctx = { false, false };
  638. int r, i;
  639. if (!bo->pin_count) {
  640. dev_warn(adev->dev, "%p unpin not necessary\n", bo);
  641. return 0;
  642. }
  643. bo->pin_count--;
  644. if (bo->pin_count)
  645. return 0;
  646. for (i = 0; i < bo->placement.num_placement; i++) {
  647. bo->placements[i].lpfn = 0;
  648. bo->placements[i].flags &= ~TTM_PL_FLAG_NO_EVICT;
  649. }
  650. r = ttm_bo_validate(&bo->tbo, &bo->placement, &ctx);
  651. if (unlikely(r)) {
  652. dev_err(adev->dev, "%p validate failed for unpin\n", bo);
  653. goto error;
  654. }
  655. if (bo->tbo.mem.mem_type == TTM_PL_VRAM) {
  656. adev->vram_pin_size -= amdgpu_bo_size(bo);
  657. if (bo->flags & AMDGPU_GEM_CREATE_NO_CPU_ACCESS)
  658. adev->invisible_pin_size -= amdgpu_bo_size(bo);
  659. } else if (bo->tbo.mem.mem_type == TTM_PL_TT) {
  660. adev->gart_pin_size -= amdgpu_bo_size(bo);
  661. }
  662. error:
  663. return r;
  664. }
  665. int amdgpu_bo_evict_vram(struct amdgpu_device *adev)
  666. {
  667. /* late 2.6.33 fix IGP hibernate - we need pm ops to do this correct */
  668. if (0 && (adev->flags & AMD_IS_APU)) {
  669. /* Useless to evict on IGP chips */
  670. return 0;
  671. }
  672. return ttm_bo_evict_mm(&adev->mman.bdev, TTM_PL_VRAM);
  673. }
  674. static const char *amdgpu_vram_names[] = {
  675. "UNKNOWN",
  676. "GDDR1",
  677. "DDR2",
  678. "GDDR3",
  679. "GDDR4",
  680. "GDDR5",
  681. "HBM",
  682. "DDR3",
  683. "DDR4",
  684. };
  685. int amdgpu_bo_init(struct amdgpu_device *adev)
  686. {
  687. /* reserve PAT memory space to WC for VRAM */
  688. arch_io_reserve_memtype_wc(adev->gmc.aper_base,
  689. adev->gmc.aper_size);
  690. /* Add an MTRR for the VRAM */
  691. adev->gmc.vram_mtrr = arch_phys_wc_add(adev->gmc.aper_base,
  692. adev->gmc.aper_size);
  693. DRM_INFO("Detected VRAM RAM=%lluM, BAR=%lluM\n",
  694. adev->gmc.mc_vram_size >> 20,
  695. (unsigned long long)adev->gmc.aper_size >> 20);
  696. DRM_INFO("RAM width %dbits %s\n",
  697. adev->gmc.vram_width, amdgpu_vram_names[adev->gmc.vram_type]);
  698. return amdgpu_ttm_init(adev);
  699. }
  700. int amdgpu_bo_late_init(struct amdgpu_device *adev)
  701. {
  702. amdgpu_ttm_late_init(adev);
  703. return 0;
  704. }
  705. void amdgpu_bo_fini(struct amdgpu_device *adev)
  706. {
  707. amdgpu_ttm_fini(adev);
  708. arch_phys_wc_del(adev->gmc.vram_mtrr);
  709. arch_io_free_memtype_wc(adev->gmc.aper_base, adev->gmc.aper_size);
  710. }
  711. int amdgpu_bo_fbdev_mmap(struct amdgpu_bo *bo,
  712. struct vm_area_struct *vma)
  713. {
  714. return ttm_fbdev_mmap(vma, &bo->tbo);
  715. }
  716. int amdgpu_bo_set_tiling_flags(struct amdgpu_bo *bo, u64 tiling_flags)
  717. {
  718. struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
  719. if (adev->family <= AMDGPU_FAMILY_CZ &&
  720. AMDGPU_TILING_GET(tiling_flags, TILE_SPLIT) > 6)
  721. return -EINVAL;
  722. bo->tiling_flags = tiling_flags;
  723. return 0;
  724. }
  725. void amdgpu_bo_get_tiling_flags(struct amdgpu_bo *bo, u64 *tiling_flags)
  726. {
  727. lockdep_assert_held(&bo->tbo.resv->lock.base);
  728. if (tiling_flags)
  729. *tiling_flags = bo->tiling_flags;
  730. }
  731. int amdgpu_bo_set_metadata (struct amdgpu_bo *bo, void *metadata,
  732. uint32_t metadata_size, uint64_t flags)
  733. {
  734. void *buffer;
  735. if (!metadata_size) {
  736. if (bo->metadata_size) {
  737. kfree(bo->metadata);
  738. bo->metadata = NULL;
  739. bo->metadata_size = 0;
  740. }
  741. return 0;
  742. }
  743. if (metadata == NULL)
  744. return -EINVAL;
  745. buffer = kmemdup(metadata, metadata_size, GFP_KERNEL);
  746. if (buffer == NULL)
  747. return -ENOMEM;
  748. kfree(bo->metadata);
  749. bo->metadata_flags = flags;
  750. bo->metadata = buffer;
  751. bo->metadata_size = metadata_size;
  752. return 0;
  753. }
  754. int amdgpu_bo_get_metadata(struct amdgpu_bo *bo, void *buffer,
  755. size_t buffer_size, uint32_t *metadata_size,
  756. uint64_t *flags)
  757. {
  758. if (!buffer && !metadata_size)
  759. return -EINVAL;
  760. if (buffer) {
  761. if (buffer_size < bo->metadata_size)
  762. return -EINVAL;
  763. if (bo->metadata_size)
  764. memcpy(buffer, bo->metadata, bo->metadata_size);
  765. }
  766. if (metadata_size)
  767. *metadata_size = bo->metadata_size;
  768. if (flags)
  769. *flags = bo->metadata_flags;
  770. return 0;
  771. }
  772. void amdgpu_bo_move_notify(struct ttm_buffer_object *bo,
  773. bool evict,
  774. struct ttm_mem_reg *new_mem)
  775. {
  776. struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev);
  777. struct amdgpu_bo *abo;
  778. struct ttm_mem_reg *old_mem = &bo->mem;
  779. if (!amdgpu_ttm_bo_is_amdgpu_bo(bo))
  780. return;
  781. abo = ttm_to_amdgpu_bo(bo);
  782. amdgpu_vm_bo_invalidate(adev, abo, evict);
  783. amdgpu_bo_kunmap(abo);
  784. /* remember the eviction */
  785. if (evict)
  786. atomic64_inc(&adev->num_evictions);
  787. /* update statistics */
  788. if (!new_mem)
  789. return;
  790. /* move_notify is called before move happens */
  791. trace_amdgpu_ttm_bo_move(abo, new_mem->mem_type, old_mem->mem_type);
  792. }
  793. int amdgpu_bo_fault_reserve_notify(struct ttm_buffer_object *bo)
  794. {
  795. struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev);
  796. struct ttm_operation_ctx ctx = { false, false };
  797. struct amdgpu_bo *abo;
  798. unsigned long offset, size;
  799. int r;
  800. if (!amdgpu_ttm_bo_is_amdgpu_bo(bo))
  801. return 0;
  802. abo = ttm_to_amdgpu_bo(bo);
  803. /* Remember that this BO was accessed by the CPU */
  804. abo->flags |= AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED;
  805. if (bo->mem.mem_type != TTM_PL_VRAM)
  806. return 0;
  807. size = bo->mem.num_pages << PAGE_SHIFT;
  808. offset = bo->mem.start << PAGE_SHIFT;
  809. if ((offset + size) <= adev->gmc.visible_vram_size)
  810. return 0;
  811. /* Can't move a pinned BO to visible VRAM */
  812. if (abo->pin_count > 0)
  813. return -EINVAL;
  814. /* hurrah the memory is not visible ! */
  815. atomic64_inc(&adev->num_vram_cpu_page_faults);
  816. amdgpu_ttm_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_VRAM |
  817. AMDGPU_GEM_DOMAIN_GTT);
  818. /* Avoid costly evictions; only set GTT as a busy placement */
  819. abo->placement.num_busy_placement = 1;
  820. abo->placement.busy_placement = &abo->placements[1];
  821. r = ttm_bo_validate(bo, &abo->placement, &ctx);
  822. if (unlikely(r != 0))
  823. return r;
  824. offset = bo->mem.start << PAGE_SHIFT;
  825. /* this should never happen */
  826. if (bo->mem.mem_type == TTM_PL_VRAM &&
  827. (offset + size) > adev->gmc.visible_vram_size)
  828. return -EINVAL;
  829. return 0;
  830. }
  831. /**
  832. * amdgpu_bo_fence - add fence to buffer object
  833. *
  834. * @bo: buffer object in question
  835. * @fence: fence to add
  836. * @shared: true if fence should be added shared
  837. *
  838. */
  839. void amdgpu_bo_fence(struct amdgpu_bo *bo, struct dma_fence *fence,
  840. bool shared)
  841. {
  842. struct reservation_object *resv = bo->tbo.resv;
  843. if (shared)
  844. reservation_object_add_shared_fence(resv, fence);
  845. else
  846. reservation_object_add_excl_fence(resv, fence);
  847. }
  848. /**
  849. * amdgpu_bo_gpu_offset - return GPU offset of bo
  850. * @bo: amdgpu object for which we query the offset
  851. *
  852. * Returns current GPU offset of the object.
  853. *
  854. * Note: object should either be pinned or reserved when calling this
  855. * function, it might be useful to add check for this for debugging.
  856. */
  857. u64 amdgpu_bo_gpu_offset(struct amdgpu_bo *bo)
  858. {
  859. WARN_ON_ONCE(bo->tbo.mem.mem_type == TTM_PL_SYSTEM);
  860. WARN_ON_ONCE(bo->tbo.mem.mem_type == TTM_PL_TT &&
  861. !amdgpu_gtt_mgr_has_gart_addr(&bo->tbo.mem));
  862. WARN_ON_ONCE(!ww_mutex_is_locked(&bo->tbo.resv->lock) &&
  863. !bo->pin_count);
  864. WARN_ON_ONCE(bo->tbo.mem.start == AMDGPU_BO_INVALID_OFFSET);
  865. WARN_ON_ONCE(bo->tbo.mem.mem_type == TTM_PL_VRAM &&
  866. !(bo->flags & AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS));
  867. return bo->tbo.offset;
  868. }