params.c 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819
  1. // SPDX-License-Identifier: (GPL-2.0+ OR BSD-3-Clause)
  2. /*
  3. * Copyright (C) 2004-2016 Synopsys, Inc.
  4. *
  5. * Redistribution and use in source and binary forms, with or without
  6. * modification, are permitted provided that the following conditions
  7. * are met:
  8. * 1. Redistributions of source code must retain the above copyright
  9. * notice, this list of conditions, and the following disclaimer,
  10. * without modification.
  11. * 2. Redistributions in binary form must reproduce the above copyright
  12. * notice, this list of conditions and the following disclaimer in the
  13. * documentation and/or other materials provided with the distribution.
  14. * 3. The names of the above-listed copyright holders may not be used
  15. * to endorse or promote products derived from this software without
  16. * specific prior written permission.
  17. *
  18. * ALTERNATIVELY, this software may be distributed under the terms of the
  19. * GNU General Public License ("GPL") as published by the Free Software
  20. * Foundation; either version 2 of the License, or (at your option) any
  21. * later version.
  22. *
  23. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS
  24. * IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO,
  25. * THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
  26. * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR
  27. * CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL,
  28. * EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO,
  29. * PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR
  30. * PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF
  31. * LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING
  32. * NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS
  33. * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  34. */
  35. #include <linux/kernel.h>
  36. #include <linux/module.h>
  37. #include <linux/of_device.h>
  38. #include "core.h"
  39. static void dwc2_set_bcm_params(struct dwc2_hsotg *hsotg)
  40. {
  41. struct dwc2_core_params *p = &hsotg->params;
  42. p->host_rx_fifo_size = 774;
  43. p->max_transfer_size = 65535;
  44. p->max_packet_count = 511;
  45. p->ahbcfg = 0x10;
  46. p->uframe_sched = false;
  47. }
  48. static void dwc2_set_his_params(struct dwc2_hsotg *hsotg)
  49. {
  50. struct dwc2_core_params *p = &hsotg->params;
  51. p->otg_cap = DWC2_CAP_PARAM_NO_HNP_SRP_CAPABLE;
  52. p->speed = DWC2_SPEED_PARAM_HIGH;
  53. p->host_rx_fifo_size = 512;
  54. p->host_nperio_tx_fifo_size = 512;
  55. p->host_perio_tx_fifo_size = 512;
  56. p->max_transfer_size = 65535;
  57. p->max_packet_count = 511;
  58. p->host_channels = 16;
  59. p->phy_type = DWC2_PHY_TYPE_PARAM_UTMI;
  60. p->phy_utmi_width = 8;
  61. p->i2c_enable = false;
  62. p->reload_ctl = false;
  63. p->ahbcfg = GAHBCFG_HBSTLEN_INCR16 <<
  64. GAHBCFG_HBSTLEN_SHIFT;
  65. p->uframe_sched = false;
  66. p->change_speed_quirk = true;
  67. p->power_down = false;
  68. }
  69. static void dwc2_set_rk_params(struct dwc2_hsotg *hsotg)
  70. {
  71. struct dwc2_core_params *p = &hsotg->params;
  72. p->otg_cap = DWC2_CAP_PARAM_NO_HNP_SRP_CAPABLE;
  73. p->host_rx_fifo_size = 525;
  74. p->host_nperio_tx_fifo_size = 128;
  75. p->host_perio_tx_fifo_size = 256;
  76. p->ahbcfg = GAHBCFG_HBSTLEN_INCR16 <<
  77. GAHBCFG_HBSTLEN_SHIFT;
  78. }
  79. static void dwc2_set_ltq_params(struct dwc2_hsotg *hsotg)
  80. {
  81. struct dwc2_core_params *p = &hsotg->params;
  82. p->otg_cap = 2;
  83. p->host_rx_fifo_size = 288;
  84. p->host_nperio_tx_fifo_size = 128;
  85. p->host_perio_tx_fifo_size = 96;
  86. p->max_transfer_size = 65535;
  87. p->max_packet_count = 511;
  88. p->ahbcfg = GAHBCFG_HBSTLEN_INCR16 <<
  89. GAHBCFG_HBSTLEN_SHIFT;
  90. }
  91. static void dwc2_set_amlogic_params(struct dwc2_hsotg *hsotg)
  92. {
  93. struct dwc2_core_params *p = &hsotg->params;
  94. p->otg_cap = DWC2_CAP_PARAM_NO_HNP_SRP_CAPABLE;
  95. p->speed = DWC2_SPEED_PARAM_HIGH;
  96. p->host_rx_fifo_size = 512;
  97. p->host_nperio_tx_fifo_size = 500;
  98. p->host_perio_tx_fifo_size = 500;
  99. p->host_channels = 16;
  100. p->phy_type = DWC2_PHY_TYPE_PARAM_UTMI;
  101. p->ahbcfg = GAHBCFG_HBSTLEN_INCR8 <<
  102. GAHBCFG_HBSTLEN_SHIFT;
  103. p->uframe_sched = false;
  104. }
  105. static void dwc2_set_amcc_params(struct dwc2_hsotg *hsotg)
  106. {
  107. struct dwc2_core_params *p = &hsotg->params;
  108. p->ahbcfg = GAHBCFG_HBSTLEN_INCR16 << GAHBCFG_HBSTLEN_SHIFT;
  109. }
  110. static void dwc2_set_stm32f4x9_fsotg_params(struct dwc2_hsotg *hsotg)
  111. {
  112. struct dwc2_core_params *p = &hsotg->params;
  113. p->otg_cap = DWC2_CAP_PARAM_NO_HNP_SRP_CAPABLE;
  114. p->speed = DWC2_SPEED_PARAM_FULL;
  115. p->host_rx_fifo_size = 128;
  116. p->host_nperio_tx_fifo_size = 96;
  117. p->host_perio_tx_fifo_size = 96;
  118. p->max_packet_count = 256;
  119. p->phy_type = DWC2_PHY_TYPE_PARAM_FS;
  120. p->i2c_enable = false;
  121. p->uframe_sched = false;
  122. p->activate_stm_fs_transceiver = true;
  123. }
  124. static void dwc2_set_stm32f7_hsotg_params(struct dwc2_hsotg *hsotg)
  125. {
  126. struct dwc2_core_params *p = &hsotg->params;
  127. p->host_rx_fifo_size = 622;
  128. p->host_nperio_tx_fifo_size = 128;
  129. p->host_perio_tx_fifo_size = 256;
  130. }
  131. const struct of_device_id dwc2_of_match_table[] = {
  132. { .compatible = "brcm,bcm2835-usb", .data = dwc2_set_bcm_params },
  133. { .compatible = "hisilicon,hi6220-usb", .data = dwc2_set_his_params },
  134. { .compatible = "rockchip,rk3066-usb", .data = dwc2_set_rk_params },
  135. { .compatible = "lantiq,arx100-usb", .data = dwc2_set_ltq_params },
  136. { .compatible = "lantiq,xrx200-usb", .data = dwc2_set_ltq_params },
  137. { .compatible = "snps,dwc2" },
  138. { .compatible = "samsung,s3c6400-hsotg" },
  139. { .compatible = "amlogic,meson8-usb",
  140. .data = dwc2_set_amlogic_params },
  141. { .compatible = "amlogic,meson8b-usb",
  142. .data = dwc2_set_amlogic_params },
  143. { .compatible = "amlogic,meson-gxbb-usb",
  144. .data = dwc2_set_amlogic_params },
  145. { .compatible = "amcc,dwc-otg", .data = dwc2_set_amcc_params },
  146. { .compatible = "st,stm32f4x9-fsotg",
  147. .data = dwc2_set_stm32f4x9_fsotg_params },
  148. { .compatible = "st,stm32f4x9-hsotg" },
  149. { .compatible = "st,stm32f7-hsotg",
  150. .data = dwc2_set_stm32f7_hsotg_params },
  151. {},
  152. };
  153. MODULE_DEVICE_TABLE(of, dwc2_of_match_table);
  154. static void dwc2_set_param_otg_cap(struct dwc2_hsotg *hsotg)
  155. {
  156. u8 val;
  157. switch (hsotg->hw_params.op_mode) {
  158. case GHWCFG2_OP_MODE_HNP_SRP_CAPABLE:
  159. val = DWC2_CAP_PARAM_HNP_SRP_CAPABLE;
  160. break;
  161. case GHWCFG2_OP_MODE_SRP_ONLY_CAPABLE:
  162. case GHWCFG2_OP_MODE_SRP_CAPABLE_DEVICE:
  163. case GHWCFG2_OP_MODE_SRP_CAPABLE_HOST:
  164. val = DWC2_CAP_PARAM_SRP_ONLY_CAPABLE;
  165. break;
  166. default:
  167. val = DWC2_CAP_PARAM_NO_HNP_SRP_CAPABLE;
  168. break;
  169. }
  170. hsotg->params.otg_cap = val;
  171. }
  172. static void dwc2_set_param_phy_type(struct dwc2_hsotg *hsotg)
  173. {
  174. int val;
  175. u32 hs_phy_type = hsotg->hw_params.hs_phy_type;
  176. val = DWC2_PHY_TYPE_PARAM_FS;
  177. if (hs_phy_type != GHWCFG2_HS_PHY_TYPE_NOT_SUPPORTED) {
  178. if (hs_phy_type == GHWCFG2_HS_PHY_TYPE_UTMI ||
  179. hs_phy_type == GHWCFG2_HS_PHY_TYPE_UTMI_ULPI)
  180. val = DWC2_PHY_TYPE_PARAM_UTMI;
  181. else
  182. val = DWC2_PHY_TYPE_PARAM_ULPI;
  183. }
  184. if (dwc2_is_fs_iot(hsotg))
  185. hsotg->params.phy_type = DWC2_PHY_TYPE_PARAM_FS;
  186. hsotg->params.phy_type = val;
  187. }
  188. static void dwc2_set_param_speed(struct dwc2_hsotg *hsotg)
  189. {
  190. int val;
  191. val = hsotg->params.phy_type == DWC2_PHY_TYPE_PARAM_FS ?
  192. DWC2_SPEED_PARAM_FULL : DWC2_SPEED_PARAM_HIGH;
  193. if (dwc2_is_fs_iot(hsotg))
  194. val = DWC2_SPEED_PARAM_FULL;
  195. if (dwc2_is_hs_iot(hsotg))
  196. val = DWC2_SPEED_PARAM_HIGH;
  197. hsotg->params.speed = val;
  198. }
  199. static void dwc2_set_param_phy_utmi_width(struct dwc2_hsotg *hsotg)
  200. {
  201. int val;
  202. val = (hsotg->hw_params.utmi_phy_data_width ==
  203. GHWCFG4_UTMI_PHY_DATA_WIDTH_8) ? 8 : 16;
  204. hsotg->params.phy_utmi_width = val;
  205. }
  206. static void dwc2_set_param_tx_fifo_sizes(struct dwc2_hsotg *hsotg)
  207. {
  208. struct dwc2_core_params *p = &hsotg->params;
  209. int depth_average;
  210. int fifo_count;
  211. int i;
  212. fifo_count = dwc2_hsotg_tx_fifo_count(hsotg);
  213. memset(p->g_tx_fifo_size, 0, sizeof(p->g_tx_fifo_size));
  214. depth_average = dwc2_hsotg_tx_fifo_average_depth(hsotg);
  215. for (i = 1; i <= fifo_count; i++)
  216. p->g_tx_fifo_size[i] = depth_average;
  217. }
  218. static void dwc2_set_param_power_down(struct dwc2_hsotg *hsotg)
  219. {
  220. int val;
  221. if (hsotg->hw_params.hibernation)
  222. val = 2;
  223. else if (hsotg->hw_params.power_optimized)
  224. val = 1;
  225. else
  226. val = 0;
  227. hsotg->params.power_down = val;
  228. }
  229. /**
  230. * dwc2_set_default_params() - Set all core parameters to their
  231. * auto-detected default values.
  232. *
  233. * @hsotg: Programming view of the DWC_otg controller
  234. *
  235. */
  236. static void dwc2_set_default_params(struct dwc2_hsotg *hsotg)
  237. {
  238. struct dwc2_hw_params *hw = &hsotg->hw_params;
  239. struct dwc2_core_params *p = &hsotg->params;
  240. bool dma_capable = !(hw->arch == GHWCFG2_SLAVE_ONLY_ARCH);
  241. dwc2_set_param_otg_cap(hsotg);
  242. dwc2_set_param_phy_type(hsotg);
  243. dwc2_set_param_speed(hsotg);
  244. dwc2_set_param_phy_utmi_width(hsotg);
  245. dwc2_set_param_power_down(hsotg);
  246. p->phy_ulpi_ddr = false;
  247. p->phy_ulpi_ext_vbus = false;
  248. p->enable_dynamic_fifo = hw->enable_dynamic_fifo;
  249. p->en_multiple_tx_fifo = hw->en_multiple_tx_fifo;
  250. p->i2c_enable = hw->i2c_enable;
  251. p->acg_enable = hw->acg_enable;
  252. p->ulpi_fs_ls = false;
  253. p->ts_dline = false;
  254. p->reload_ctl = (hw->snpsid >= DWC2_CORE_REV_2_92a);
  255. p->uframe_sched = true;
  256. p->external_id_pin_ctl = false;
  257. p->lpm = true;
  258. p->lpm_clock_gating = true;
  259. p->besl = true;
  260. p->hird_threshold_en = true;
  261. p->hird_threshold = 4;
  262. p->ipg_isoc_en = false;
  263. p->max_packet_count = hw->max_packet_count;
  264. p->max_transfer_size = hw->max_transfer_size;
  265. p->ahbcfg = GAHBCFG_HBSTLEN_INCR << GAHBCFG_HBSTLEN_SHIFT;
  266. if ((hsotg->dr_mode == USB_DR_MODE_HOST) ||
  267. (hsotg->dr_mode == USB_DR_MODE_OTG)) {
  268. p->host_dma = dma_capable;
  269. p->dma_desc_enable = false;
  270. p->dma_desc_fs_enable = false;
  271. p->host_support_fs_ls_low_power = false;
  272. p->host_ls_low_power_phy_clk = false;
  273. p->host_channels = hw->host_channels;
  274. p->host_rx_fifo_size = hw->rx_fifo_size;
  275. p->host_nperio_tx_fifo_size = hw->host_nperio_tx_fifo_size;
  276. p->host_perio_tx_fifo_size = hw->host_perio_tx_fifo_size;
  277. }
  278. if ((hsotg->dr_mode == USB_DR_MODE_PERIPHERAL) ||
  279. (hsotg->dr_mode == USB_DR_MODE_OTG)) {
  280. p->g_dma = dma_capable;
  281. p->g_dma_desc = hw->dma_desc_enable;
  282. /*
  283. * The values for g_rx_fifo_size (2048) and
  284. * g_np_tx_fifo_size (1024) come from the legacy s3c
  285. * gadget driver. These defaults have been hard-coded
  286. * for some time so many platforms depend on these
  287. * values. Leave them as defaults for now and only
  288. * auto-detect if the hardware does not support the
  289. * default.
  290. */
  291. p->g_rx_fifo_size = 2048;
  292. p->g_np_tx_fifo_size = 1024;
  293. dwc2_set_param_tx_fifo_sizes(hsotg);
  294. }
  295. }
  296. /**
  297. * dwc2_get_device_properties() - Read in device properties.
  298. *
  299. * @hsotg: Programming view of the DWC_otg controller
  300. *
  301. * Read in the device properties and adjust core parameters if needed.
  302. */
  303. static void dwc2_get_device_properties(struct dwc2_hsotg *hsotg)
  304. {
  305. struct dwc2_core_params *p = &hsotg->params;
  306. int num;
  307. if ((hsotg->dr_mode == USB_DR_MODE_PERIPHERAL) ||
  308. (hsotg->dr_mode == USB_DR_MODE_OTG)) {
  309. device_property_read_u32(hsotg->dev, "g-rx-fifo-size",
  310. &p->g_rx_fifo_size);
  311. device_property_read_u32(hsotg->dev, "g-np-tx-fifo-size",
  312. &p->g_np_tx_fifo_size);
  313. num = device_property_read_u32_array(hsotg->dev,
  314. "g-tx-fifo-size",
  315. NULL, 0);
  316. if (num > 0) {
  317. num = min(num, 15);
  318. memset(p->g_tx_fifo_size, 0,
  319. sizeof(p->g_tx_fifo_size));
  320. device_property_read_u32_array(hsotg->dev,
  321. "g-tx-fifo-size",
  322. &p->g_tx_fifo_size[1],
  323. num);
  324. }
  325. }
  326. if (of_find_property(hsotg->dev->of_node, "disable-over-current", NULL))
  327. p->oc_disable = true;
  328. }
  329. static void dwc2_check_param_otg_cap(struct dwc2_hsotg *hsotg)
  330. {
  331. int valid = 1;
  332. switch (hsotg->params.otg_cap) {
  333. case DWC2_CAP_PARAM_HNP_SRP_CAPABLE:
  334. if (hsotg->hw_params.op_mode != GHWCFG2_OP_MODE_HNP_SRP_CAPABLE)
  335. valid = 0;
  336. break;
  337. case DWC2_CAP_PARAM_SRP_ONLY_CAPABLE:
  338. switch (hsotg->hw_params.op_mode) {
  339. case GHWCFG2_OP_MODE_HNP_SRP_CAPABLE:
  340. case GHWCFG2_OP_MODE_SRP_ONLY_CAPABLE:
  341. case GHWCFG2_OP_MODE_SRP_CAPABLE_DEVICE:
  342. case GHWCFG2_OP_MODE_SRP_CAPABLE_HOST:
  343. break;
  344. default:
  345. valid = 0;
  346. break;
  347. }
  348. break;
  349. case DWC2_CAP_PARAM_NO_HNP_SRP_CAPABLE:
  350. /* always valid */
  351. break;
  352. default:
  353. valid = 0;
  354. break;
  355. }
  356. if (!valid)
  357. dwc2_set_param_otg_cap(hsotg);
  358. }
  359. static void dwc2_check_param_phy_type(struct dwc2_hsotg *hsotg)
  360. {
  361. int valid = 0;
  362. u32 hs_phy_type;
  363. u32 fs_phy_type;
  364. hs_phy_type = hsotg->hw_params.hs_phy_type;
  365. fs_phy_type = hsotg->hw_params.fs_phy_type;
  366. switch (hsotg->params.phy_type) {
  367. case DWC2_PHY_TYPE_PARAM_FS:
  368. if (fs_phy_type == GHWCFG2_FS_PHY_TYPE_DEDICATED)
  369. valid = 1;
  370. break;
  371. case DWC2_PHY_TYPE_PARAM_UTMI:
  372. if ((hs_phy_type == GHWCFG2_HS_PHY_TYPE_UTMI) ||
  373. (hs_phy_type == GHWCFG2_HS_PHY_TYPE_UTMI_ULPI))
  374. valid = 1;
  375. break;
  376. case DWC2_PHY_TYPE_PARAM_ULPI:
  377. if ((hs_phy_type == GHWCFG2_HS_PHY_TYPE_UTMI) ||
  378. (hs_phy_type == GHWCFG2_HS_PHY_TYPE_UTMI_ULPI))
  379. valid = 1;
  380. break;
  381. default:
  382. break;
  383. }
  384. if (!valid)
  385. dwc2_set_param_phy_type(hsotg);
  386. }
  387. static void dwc2_check_param_speed(struct dwc2_hsotg *hsotg)
  388. {
  389. int valid = 1;
  390. int phy_type = hsotg->params.phy_type;
  391. int speed = hsotg->params.speed;
  392. switch (speed) {
  393. case DWC2_SPEED_PARAM_HIGH:
  394. if ((hsotg->params.speed == DWC2_SPEED_PARAM_HIGH) &&
  395. (phy_type == DWC2_PHY_TYPE_PARAM_FS))
  396. valid = 0;
  397. break;
  398. case DWC2_SPEED_PARAM_FULL:
  399. case DWC2_SPEED_PARAM_LOW:
  400. break;
  401. default:
  402. valid = 0;
  403. break;
  404. }
  405. if (!valid)
  406. dwc2_set_param_speed(hsotg);
  407. }
  408. static void dwc2_check_param_phy_utmi_width(struct dwc2_hsotg *hsotg)
  409. {
  410. int valid = 0;
  411. int param = hsotg->params.phy_utmi_width;
  412. int width = hsotg->hw_params.utmi_phy_data_width;
  413. switch (width) {
  414. case GHWCFG4_UTMI_PHY_DATA_WIDTH_8:
  415. valid = (param == 8);
  416. break;
  417. case GHWCFG4_UTMI_PHY_DATA_WIDTH_16:
  418. valid = (param == 16);
  419. break;
  420. case GHWCFG4_UTMI_PHY_DATA_WIDTH_8_OR_16:
  421. valid = (param == 8 || param == 16);
  422. break;
  423. }
  424. if (!valid)
  425. dwc2_set_param_phy_utmi_width(hsotg);
  426. }
  427. static void dwc2_check_param_power_down(struct dwc2_hsotg *hsotg)
  428. {
  429. int param = hsotg->params.power_down;
  430. switch (param) {
  431. case DWC2_POWER_DOWN_PARAM_NONE:
  432. break;
  433. case DWC2_POWER_DOWN_PARAM_PARTIAL:
  434. if (hsotg->hw_params.power_optimized)
  435. break;
  436. dev_dbg(hsotg->dev,
  437. "Partial power down isn't supported by HW\n");
  438. param = DWC2_POWER_DOWN_PARAM_NONE;
  439. break;
  440. case DWC2_POWER_DOWN_PARAM_HIBERNATION:
  441. if (hsotg->hw_params.hibernation)
  442. break;
  443. dev_dbg(hsotg->dev,
  444. "Hibernation isn't supported by HW\n");
  445. param = DWC2_POWER_DOWN_PARAM_NONE;
  446. break;
  447. default:
  448. dev_err(hsotg->dev,
  449. "%s: Invalid parameter power_down=%d\n",
  450. __func__, param);
  451. param = DWC2_POWER_DOWN_PARAM_NONE;
  452. break;
  453. }
  454. hsotg->params.power_down = param;
  455. }
  456. static void dwc2_check_param_tx_fifo_sizes(struct dwc2_hsotg *hsotg)
  457. {
  458. int fifo_count;
  459. int fifo;
  460. int min;
  461. u32 total = 0;
  462. u32 dptxfszn;
  463. fifo_count = dwc2_hsotg_tx_fifo_count(hsotg);
  464. min = hsotg->hw_params.en_multiple_tx_fifo ? 16 : 4;
  465. for (fifo = 1; fifo <= fifo_count; fifo++)
  466. total += hsotg->params.g_tx_fifo_size[fifo];
  467. if (total > dwc2_hsotg_tx_fifo_total_depth(hsotg) || !total) {
  468. dev_warn(hsotg->dev, "%s: Invalid parameter g-tx-fifo-size, setting to default average\n",
  469. __func__);
  470. dwc2_set_param_tx_fifo_sizes(hsotg);
  471. }
  472. for (fifo = 1; fifo <= fifo_count; fifo++) {
  473. dptxfszn = hsotg->hw_params.g_tx_fifo_size[fifo];
  474. if (hsotg->params.g_tx_fifo_size[fifo] < min ||
  475. hsotg->params.g_tx_fifo_size[fifo] > dptxfszn) {
  476. dev_warn(hsotg->dev, "%s: Invalid parameter g_tx_fifo_size[%d]=%d\n",
  477. __func__, fifo,
  478. hsotg->params.g_tx_fifo_size[fifo]);
  479. hsotg->params.g_tx_fifo_size[fifo] = dptxfszn;
  480. }
  481. }
  482. }
  483. #define CHECK_RANGE(_param, _min, _max, _def) do { \
  484. if ((int)(hsotg->params._param) < (_min) || \
  485. (hsotg->params._param) > (_max)) { \
  486. dev_warn(hsotg->dev, "%s: Invalid parameter %s=%d\n", \
  487. __func__, #_param, hsotg->params._param); \
  488. hsotg->params._param = (_def); \
  489. } \
  490. } while (0)
  491. #define CHECK_BOOL(_param, _check) do { \
  492. if (hsotg->params._param && !(_check)) { \
  493. dev_warn(hsotg->dev, "%s: Invalid parameter %s=%d\n", \
  494. __func__, #_param, hsotg->params._param); \
  495. hsotg->params._param = false; \
  496. } \
  497. } while (0)
  498. static void dwc2_check_params(struct dwc2_hsotg *hsotg)
  499. {
  500. struct dwc2_hw_params *hw = &hsotg->hw_params;
  501. struct dwc2_core_params *p = &hsotg->params;
  502. bool dma_capable = !(hw->arch == GHWCFG2_SLAVE_ONLY_ARCH);
  503. dwc2_check_param_otg_cap(hsotg);
  504. dwc2_check_param_phy_type(hsotg);
  505. dwc2_check_param_speed(hsotg);
  506. dwc2_check_param_phy_utmi_width(hsotg);
  507. dwc2_check_param_power_down(hsotg);
  508. CHECK_BOOL(enable_dynamic_fifo, hw->enable_dynamic_fifo);
  509. CHECK_BOOL(en_multiple_tx_fifo, hw->en_multiple_tx_fifo);
  510. CHECK_BOOL(i2c_enable, hw->i2c_enable);
  511. CHECK_BOOL(ipg_isoc_en, hw->ipg_isoc_en);
  512. CHECK_BOOL(acg_enable, hw->acg_enable);
  513. CHECK_BOOL(reload_ctl, (hsotg->hw_params.snpsid > DWC2_CORE_REV_2_92a));
  514. CHECK_BOOL(lpm, (hsotg->hw_params.snpsid >= DWC2_CORE_REV_2_80a));
  515. CHECK_BOOL(lpm, hw->lpm_mode);
  516. CHECK_BOOL(lpm_clock_gating, hsotg->params.lpm);
  517. CHECK_BOOL(besl, hsotg->params.lpm);
  518. CHECK_BOOL(besl, (hsotg->hw_params.snpsid >= DWC2_CORE_REV_3_00a));
  519. CHECK_BOOL(hird_threshold_en, hsotg->params.lpm);
  520. CHECK_RANGE(hird_threshold, 0, hsotg->params.besl ? 12 : 7, 0);
  521. CHECK_RANGE(max_packet_count,
  522. 15, hw->max_packet_count,
  523. hw->max_packet_count);
  524. CHECK_RANGE(max_transfer_size,
  525. 2047, hw->max_transfer_size,
  526. hw->max_transfer_size);
  527. if ((hsotg->dr_mode == USB_DR_MODE_HOST) ||
  528. (hsotg->dr_mode == USB_DR_MODE_OTG)) {
  529. CHECK_BOOL(host_dma, dma_capable);
  530. CHECK_BOOL(dma_desc_enable, p->host_dma);
  531. CHECK_BOOL(dma_desc_fs_enable, p->dma_desc_enable);
  532. CHECK_BOOL(host_ls_low_power_phy_clk,
  533. p->phy_type == DWC2_PHY_TYPE_PARAM_FS);
  534. CHECK_RANGE(host_channels,
  535. 1, hw->host_channels,
  536. hw->host_channels);
  537. CHECK_RANGE(host_rx_fifo_size,
  538. 16, hw->rx_fifo_size,
  539. hw->rx_fifo_size);
  540. CHECK_RANGE(host_nperio_tx_fifo_size,
  541. 16, hw->host_nperio_tx_fifo_size,
  542. hw->host_nperio_tx_fifo_size);
  543. CHECK_RANGE(host_perio_tx_fifo_size,
  544. 16, hw->host_perio_tx_fifo_size,
  545. hw->host_perio_tx_fifo_size);
  546. }
  547. if ((hsotg->dr_mode == USB_DR_MODE_PERIPHERAL) ||
  548. (hsotg->dr_mode == USB_DR_MODE_OTG)) {
  549. CHECK_BOOL(g_dma, dma_capable);
  550. CHECK_BOOL(g_dma_desc, (p->g_dma && hw->dma_desc_enable));
  551. CHECK_RANGE(g_rx_fifo_size,
  552. 16, hw->rx_fifo_size,
  553. hw->rx_fifo_size);
  554. CHECK_RANGE(g_np_tx_fifo_size,
  555. 16, hw->dev_nperio_tx_fifo_size,
  556. hw->dev_nperio_tx_fifo_size);
  557. dwc2_check_param_tx_fifo_sizes(hsotg);
  558. }
  559. }
  560. /*
  561. * Gets host hardware parameters. Forces host mode if not currently in
  562. * host mode. Should be called immediately after a core soft reset in
  563. * order to get the reset values.
  564. */
  565. static void dwc2_get_host_hwparams(struct dwc2_hsotg *hsotg)
  566. {
  567. struct dwc2_hw_params *hw = &hsotg->hw_params;
  568. u32 gnptxfsiz;
  569. u32 hptxfsiz;
  570. if (hsotg->dr_mode == USB_DR_MODE_PERIPHERAL)
  571. return;
  572. dwc2_force_mode(hsotg, true);
  573. gnptxfsiz = dwc2_readl(hsotg->regs + GNPTXFSIZ);
  574. hptxfsiz = dwc2_readl(hsotg->regs + HPTXFSIZ);
  575. hw->host_nperio_tx_fifo_size = (gnptxfsiz & FIFOSIZE_DEPTH_MASK) >>
  576. FIFOSIZE_DEPTH_SHIFT;
  577. hw->host_perio_tx_fifo_size = (hptxfsiz & FIFOSIZE_DEPTH_MASK) >>
  578. FIFOSIZE_DEPTH_SHIFT;
  579. }
  580. /*
  581. * Gets device hardware parameters. Forces device mode if not
  582. * currently in device mode. Should be called immediately after a core
  583. * soft reset in order to get the reset values.
  584. */
  585. static void dwc2_get_dev_hwparams(struct dwc2_hsotg *hsotg)
  586. {
  587. struct dwc2_hw_params *hw = &hsotg->hw_params;
  588. u32 gnptxfsiz;
  589. int fifo, fifo_count;
  590. if (hsotg->dr_mode == USB_DR_MODE_HOST)
  591. return;
  592. dwc2_force_mode(hsotg, false);
  593. gnptxfsiz = dwc2_readl(hsotg->regs + GNPTXFSIZ);
  594. fifo_count = dwc2_hsotg_tx_fifo_count(hsotg);
  595. for (fifo = 1; fifo <= fifo_count; fifo++) {
  596. hw->g_tx_fifo_size[fifo] =
  597. (dwc2_readl(hsotg->regs + DPTXFSIZN(fifo)) &
  598. FIFOSIZE_DEPTH_MASK) >> FIFOSIZE_DEPTH_SHIFT;
  599. }
  600. hw->dev_nperio_tx_fifo_size = (gnptxfsiz & FIFOSIZE_DEPTH_MASK) >>
  601. FIFOSIZE_DEPTH_SHIFT;
  602. }
  603. /**
  604. * During device initialization, read various hardware configuration
  605. * registers and interpret the contents.
  606. *
  607. * @hsotg: Programming view of the DWC_otg controller
  608. *
  609. */
  610. int dwc2_get_hwparams(struct dwc2_hsotg *hsotg)
  611. {
  612. struct dwc2_hw_params *hw = &hsotg->hw_params;
  613. unsigned int width;
  614. u32 hwcfg1, hwcfg2, hwcfg3, hwcfg4;
  615. u32 grxfsiz;
  616. /*
  617. * Attempt to ensure this device is really a DWC_otg Controller.
  618. * Read and verify the GSNPSID register contents. The value should be
  619. * 0x45f4xxxx, 0x5531xxxx or 0x5532xxxx
  620. */
  621. hw->snpsid = dwc2_readl(hsotg->regs + GSNPSID);
  622. if ((hw->snpsid & GSNPSID_ID_MASK) != DWC2_OTG_ID &&
  623. (hw->snpsid & GSNPSID_ID_MASK) != DWC2_FS_IOT_ID &&
  624. (hw->snpsid & GSNPSID_ID_MASK) != DWC2_HS_IOT_ID) {
  625. dev_err(hsotg->dev, "Bad value for GSNPSID: 0x%08x\n",
  626. hw->snpsid);
  627. return -ENODEV;
  628. }
  629. dev_dbg(hsotg->dev, "Core Release: %1x.%1x%1x%1x (snpsid=%x)\n",
  630. hw->snpsid >> 12 & 0xf, hw->snpsid >> 8 & 0xf,
  631. hw->snpsid >> 4 & 0xf, hw->snpsid & 0xf, hw->snpsid);
  632. hwcfg1 = dwc2_readl(hsotg->regs + GHWCFG1);
  633. hwcfg2 = dwc2_readl(hsotg->regs + GHWCFG2);
  634. hwcfg3 = dwc2_readl(hsotg->regs + GHWCFG3);
  635. hwcfg4 = dwc2_readl(hsotg->regs + GHWCFG4);
  636. grxfsiz = dwc2_readl(hsotg->regs + GRXFSIZ);
  637. /* hwcfg1 */
  638. hw->dev_ep_dirs = hwcfg1;
  639. /* hwcfg2 */
  640. hw->op_mode = (hwcfg2 & GHWCFG2_OP_MODE_MASK) >>
  641. GHWCFG2_OP_MODE_SHIFT;
  642. hw->arch = (hwcfg2 & GHWCFG2_ARCHITECTURE_MASK) >>
  643. GHWCFG2_ARCHITECTURE_SHIFT;
  644. hw->enable_dynamic_fifo = !!(hwcfg2 & GHWCFG2_DYNAMIC_FIFO);
  645. hw->host_channels = 1 + ((hwcfg2 & GHWCFG2_NUM_HOST_CHAN_MASK) >>
  646. GHWCFG2_NUM_HOST_CHAN_SHIFT);
  647. hw->hs_phy_type = (hwcfg2 & GHWCFG2_HS_PHY_TYPE_MASK) >>
  648. GHWCFG2_HS_PHY_TYPE_SHIFT;
  649. hw->fs_phy_type = (hwcfg2 & GHWCFG2_FS_PHY_TYPE_MASK) >>
  650. GHWCFG2_FS_PHY_TYPE_SHIFT;
  651. hw->num_dev_ep = (hwcfg2 & GHWCFG2_NUM_DEV_EP_MASK) >>
  652. GHWCFG2_NUM_DEV_EP_SHIFT;
  653. hw->nperio_tx_q_depth =
  654. (hwcfg2 & GHWCFG2_NONPERIO_TX_Q_DEPTH_MASK) >>
  655. GHWCFG2_NONPERIO_TX_Q_DEPTH_SHIFT << 1;
  656. hw->host_perio_tx_q_depth =
  657. (hwcfg2 & GHWCFG2_HOST_PERIO_TX_Q_DEPTH_MASK) >>
  658. GHWCFG2_HOST_PERIO_TX_Q_DEPTH_SHIFT << 1;
  659. hw->dev_token_q_depth =
  660. (hwcfg2 & GHWCFG2_DEV_TOKEN_Q_DEPTH_MASK) >>
  661. GHWCFG2_DEV_TOKEN_Q_DEPTH_SHIFT;
  662. /* hwcfg3 */
  663. width = (hwcfg3 & GHWCFG3_XFER_SIZE_CNTR_WIDTH_MASK) >>
  664. GHWCFG3_XFER_SIZE_CNTR_WIDTH_SHIFT;
  665. hw->max_transfer_size = (1 << (width + 11)) - 1;
  666. width = (hwcfg3 & GHWCFG3_PACKET_SIZE_CNTR_WIDTH_MASK) >>
  667. GHWCFG3_PACKET_SIZE_CNTR_WIDTH_SHIFT;
  668. hw->max_packet_count = (1 << (width + 4)) - 1;
  669. hw->i2c_enable = !!(hwcfg3 & GHWCFG3_I2C);
  670. hw->total_fifo_size = (hwcfg3 & GHWCFG3_DFIFO_DEPTH_MASK) >>
  671. GHWCFG3_DFIFO_DEPTH_SHIFT;
  672. hw->lpm_mode = !!(hwcfg3 & GHWCFG3_OTG_LPM_EN);
  673. /* hwcfg4 */
  674. hw->en_multiple_tx_fifo = !!(hwcfg4 & GHWCFG4_DED_FIFO_EN);
  675. hw->num_dev_perio_in_ep = (hwcfg4 & GHWCFG4_NUM_DEV_PERIO_IN_EP_MASK) >>
  676. GHWCFG4_NUM_DEV_PERIO_IN_EP_SHIFT;
  677. hw->num_dev_in_eps = (hwcfg4 & GHWCFG4_NUM_IN_EPS_MASK) >>
  678. GHWCFG4_NUM_IN_EPS_SHIFT;
  679. hw->dma_desc_enable = !!(hwcfg4 & GHWCFG4_DESC_DMA);
  680. hw->power_optimized = !!(hwcfg4 & GHWCFG4_POWER_OPTIMIZ);
  681. hw->hibernation = !!(hwcfg4 & GHWCFG4_HIBER);
  682. hw->utmi_phy_data_width = (hwcfg4 & GHWCFG4_UTMI_PHY_DATA_WIDTH_MASK) >>
  683. GHWCFG4_UTMI_PHY_DATA_WIDTH_SHIFT;
  684. hw->acg_enable = !!(hwcfg4 & GHWCFG4_ACG_SUPPORTED);
  685. hw->ipg_isoc_en = !!(hwcfg4 & GHWCFG4_IPG_ISOC_SUPPORTED);
  686. /* fifo sizes */
  687. hw->rx_fifo_size = (grxfsiz & GRXFSIZ_DEPTH_MASK) >>
  688. GRXFSIZ_DEPTH_SHIFT;
  689. /*
  690. * Host specific hardware parameters. Reading these parameters
  691. * requires the controller to be in host mode. The mode will
  692. * be forced, if necessary, to read these values.
  693. */
  694. dwc2_get_host_hwparams(hsotg);
  695. dwc2_get_dev_hwparams(hsotg);
  696. return 0;
  697. }
  698. int dwc2_init_params(struct dwc2_hsotg *hsotg)
  699. {
  700. const struct of_device_id *match;
  701. void (*set_params)(void *data);
  702. dwc2_set_default_params(hsotg);
  703. dwc2_get_device_properties(hsotg);
  704. match = of_match_device(dwc2_of_match_table, hsotg->dev);
  705. if (match && match->data) {
  706. set_params = match->data;
  707. set_params(hsotg);
  708. }
  709. dwc2_check_params(hsotg);
  710. return 0;
  711. }