gfx_v9_0.c 136 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392
  1. /*
  2. * Copyright 2016 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <linux/firmware.h>
  24. #include <drm/drmP.h>
  25. #include "amdgpu.h"
  26. #include "amdgpu_gfx.h"
  27. #include "soc15.h"
  28. #include "soc15d.h"
  29. #include "vega10/soc15ip.h"
  30. #include "vega10/GC/gc_9_0_offset.h"
  31. #include "vega10/GC/gc_9_0_sh_mask.h"
  32. #include "vega10/vega10_enum.h"
  33. #include "vega10/HDP/hdp_4_0_offset.h"
  34. #include "soc15_common.h"
  35. #include "clearstate_gfx9.h"
  36. #include "v9_structs.h"
  37. #define GFX9_NUM_GFX_RINGS 1
  38. #define GFX9_MEC_HPD_SIZE 2048
  39. #define RLCG_UCODE_LOADING_START_ADDRESS 0x00002000L
  40. #define RLC_SAVE_RESTORE_ADDR_STARTING_OFFSET 0x00000000L
  41. #define GFX9_RLC_FORMAT_DIRECT_REG_LIST_LENGTH 34
  42. #define mmPWR_MISC_CNTL_STATUS 0x0183
  43. #define mmPWR_MISC_CNTL_STATUS_BASE_IDX 0
  44. #define PWR_MISC_CNTL_STATUS__PWR_GFX_RLC_CGPG_EN__SHIFT 0x0
  45. #define PWR_MISC_CNTL_STATUS__PWR_GFXOFF_STATUS__SHIFT 0x1
  46. #define PWR_MISC_CNTL_STATUS__PWR_GFX_RLC_CGPG_EN_MASK 0x00000001L
  47. #define PWR_MISC_CNTL_STATUS__PWR_GFXOFF_STATUS_MASK 0x00000006L
  48. MODULE_FIRMWARE("amdgpu/vega10_ce.bin");
  49. MODULE_FIRMWARE("amdgpu/vega10_pfp.bin");
  50. MODULE_FIRMWARE("amdgpu/vega10_me.bin");
  51. MODULE_FIRMWARE("amdgpu/vega10_mec.bin");
  52. MODULE_FIRMWARE("amdgpu/vega10_mec2.bin");
  53. MODULE_FIRMWARE("amdgpu/vega10_rlc.bin");
  54. MODULE_FIRMWARE("amdgpu/raven_ce.bin");
  55. MODULE_FIRMWARE("amdgpu/raven_pfp.bin");
  56. MODULE_FIRMWARE("amdgpu/raven_me.bin");
  57. MODULE_FIRMWARE("amdgpu/raven_mec.bin");
  58. MODULE_FIRMWARE("amdgpu/raven_mec2.bin");
  59. MODULE_FIRMWARE("amdgpu/raven_rlc.bin");
  60. static const struct amdgpu_gds_reg_offset amdgpu_gds_reg_offset[] =
  61. {
  62. {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID0_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID0_SIZE),
  63. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID0), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID0)},
  64. {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID1_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID1_SIZE),
  65. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID1), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID1)},
  66. {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID2_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID2_SIZE),
  67. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID2), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID2)},
  68. {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID3_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID3_SIZE),
  69. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID3), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID3)},
  70. {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID4_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID4_SIZE),
  71. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID4), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID4)},
  72. {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID5_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID5_SIZE),
  73. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID5), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID5)},
  74. {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID6_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID6_SIZE),
  75. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID6), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID6)},
  76. {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID7_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID7_SIZE),
  77. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID7), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID7)},
  78. {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID8_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID8_SIZE),
  79. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID8), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID8)},
  80. {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID9_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID9_SIZE),
  81. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID9), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID9)},
  82. {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID10_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID10_SIZE),
  83. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID10), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID10)},
  84. {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID11_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID11_SIZE),
  85. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID11), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID11)},
  86. {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID12_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID12_SIZE),
  87. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID12), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID12)},
  88. {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID13_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID13_SIZE),
  89. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID13), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID13)},
  90. {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID14_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID14_SIZE),
  91. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID14), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID14)},
  92. {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID15_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID15_SIZE),
  93. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID15), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID15)}
  94. };
  95. static const u32 golden_settings_gc_9_0[] =
  96. {
  97. SOC15_REG_OFFSET(GC, 0, mmCPC_UTCL1_CNTL), 0x08000000, 0x08000080,
  98. SOC15_REG_OFFSET(GC, 0, mmCPF_UTCL1_CNTL), 0x08000000, 0x08000080,
  99. SOC15_REG_OFFSET(GC, 0, mmCPG_UTCL1_CNTL), 0x08000000, 0x08000080,
  100. SOC15_REG_OFFSET(GC, 0, mmDB_DEBUG2), 0xf00fffff, 0x00000420,
  101. SOC15_REG_OFFSET(GC, 0, mmGB_GPU_ID), 0x0000000f, 0x00000000,
  102. SOC15_REG_OFFSET(GC, 0, mmIA_UTCL1_CNTL), 0x08000000, 0x08000080,
  103. SOC15_REG_OFFSET(GC, 0, mmPA_SC_BINNER_EVENT_CNTL_3), 0x00000003, 0x82400024,
  104. SOC15_REG_OFFSET(GC, 0, mmPA_SC_ENHANCE), 0x3fffffff, 0x00000001,
  105. SOC15_REG_OFFSET(GC, 0, mmPA_SC_LINE_STIPPLE_STATE), 0x0000ff0f, 0x00000000,
  106. SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_UTCL1_CNTL_0), 0x08000000, 0x08000080,
  107. SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_UTCL1_CNTL_1), 0x08000000, 0x08000080,
  108. SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_UTCL1_CNTL_2), 0x08000000, 0x08000080,
  109. SOC15_REG_OFFSET(GC, 0, mmRLC_PREWALKER_UTCL1_CNTL), 0x08000000, 0x08000080,
  110. SOC15_REG_OFFSET(GC, 0, mmRLC_SPM_UTCL1_CNTL), 0x08000000, 0x08000080,
  111. SOC15_REG_OFFSET(GC, 0, mmSH_MEM_CONFIG), 0x00001000, 0x00001000,
  112. SOC15_REG_OFFSET(GC, 0, mmSPI_CONFIG_CNTL_1), 0x0000000f, 0x01000107,
  113. SOC15_REG_OFFSET(GC, 0, mmSQC_CONFIG), 0x03000000, 0x020a2000,
  114. SOC15_REG_OFFSET(GC, 0, mmTA_CNTL_AUX), 0xfffffeef, 0x010b0000,
  115. SOC15_REG_OFFSET(GC, 0, mmTCP_CHAN_STEER_HI), 0xffffffff, 0x4a2c0e68,
  116. SOC15_REG_OFFSET(GC, 0, mmTCP_CHAN_STEER_LO), 0xffffffff, 0xb5d3f197,
  117. SOC15_REG_OFFSET(GC, 0, mmVGT_CACHE_INVALIDATION), 0x3fff3af3, 0x19200000,
  118. SOC15_REG_OFFSET(GC, 0, mmVGT_GS_MAX_WAVE_ID), 0x00000fff, 0x000003ff,
  119. SOC15_REG_OFFSET(GC, 0, mmWD_UTCL1_CNTL), 0x08000000, 0x08000080
  120. };
  121. static const u32 golden_settings_gc_9_0_vg10[] =
  122. {
  123. SOC15_REG_OFFSET(GC, 0, mmCB_HW_CONTROL), 0x0000f000, 0x00012107,
  124. SOC15_REG_OFFSET(GC, 0, mmCB_HW_CONTROL_3), 0x30000000, 0x10000000,
  125. SOC15_REG_OFFSET(GC, 0, mmGB_ADDR_CONFIG), 0xffff77ff, 0x2a114042,
  126. SOC15_REG_OFFSET(GC, 0, mmGB_ADDR_CONFIG_READ), 0xffff77ff, 0x2a114042,
  127. SOC15_REG_OFFSET(GC, 0, mmPA_SC_ENHANCE_1), 0x00008000, 0x00048000,
  128. SOC15_REG_OFFSET(GC, 0, mmRMI_UTCL1_CNTL2), 0x00030000, 0x00020000,
  129. SOC15_REG_OFFSET(GC, 0, mmTD_CNTL), 0x00001800, 0x00000800
  130. };
  131. static const u32 golden_settings_gc_9_1[] =
  132. {
  133. SOC15_REG_OFFSET(GC, 0, mmCB_HW_CONTROL), 0xfffdf3cf, 0x00014104,
  134. SOC15_REG_OFFSET(GC, 0, mmCPC_UTCL1_CNTL), 0x08000000, 0x08000080,
  135. SOC15_REG_OFFSET(GC, 0, mmCPF_UTCL1_CNTL), 0x08000000, 0x08000080,
  136. SOC15_REG_OFFSET(GC, 0, mmCPG_UTCL1_CNTL), 0x08000000, 0x08000080,
  137. SOC15_REG_OFFSET(GC, 0, mmDB_DEBUG2), 0xf00fffff, 0x00000420,
  138. SOC15_REG_OFFSET(GC, 0, mmGB_GPU_ID), 0x0000000f, 0x00000000,
  139. SOC15_REG_OFFSET(GC, 0, mmIA_UTCL1_CNTL), 0x08000000, 0x08000080,
  140. SOC15_REG_OFFSET(GC, 0, mmPA_SC_BINNER_EVENT_CNTL_3), 0x00000003, 0x82400024,
  141. SOC15_REG_OFFSET(GC, 0, mmPA_SC_ENHANCE), 0x3fffffff, 0x00000001,
  142. SOC15_REG_OFFSET(GC, 0, mmPA_SC_LINE_STIPPLE_STATE), 0x0000ff0f, 0x00000000,
  143. SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_UTCL1_CNTL_0), 0x08000000, 0x08000080,
  144. SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_UTCL1_CNTL_1), 0x08000000, 0x08000080,
  145. SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_UTCL1_CNTL_2), 0x08000000, 0x08000080,
  146. SOC15_REG_OFFSET(GC, 0, mmRLC_PREWALKER_UTCL1_CNTL), 0x08000000, 0x08000080,
  147. SOC15_REG_OFFSET(GC, 0, mmRLC_SPM_UTCL1_CNTL), 0x08000000, 0x08000080,
  148. SOC15_REG_OFFSET(GC, 0, mmTA_CNTL_AUX), 0xfffffeef, 0x010b0000,
  149. SOC15_REG_OFFSET(GC, 0, mmTCP_CHAN_STEER_HI), 0xffffffff, 0x00000000,
  150. SOC15_REG_OFFSET(GC, 0, mmTCP_CHAN_STEER_LO), 0xffffffff, 0x00003120,
  151. SOC15_REG_OFFSET(GC, 0, mmVGT_CACHE_INVALIDATION), 0x3fff3af3, 0x19200000,
  152. SOC15_REG_OFFSET(GC, 0, mmVGT_GS_MAX_WAVE_ID), 0x00000fff, 0x000000ff,
  153. SOC15_REG_OFFSET(GC, 0, mmWD_UTCL1_CNTL), 0x08000000, 0x08000080
  154. };
  155. static const u32 golden_settings_gc_9_1_rv1[] =
  156. {
  157. SOC15_REG_OFFSET(GC, 0, mmCB_HW_CONTROL_3), 0x30000000, 0x10000000,
  158. SOC15_REG_OFFSET(GC, 0, mmGB_ADDR_CONFIG), 0xffff77ff, 0x24000042,
  159. SOC15_REG_OFFSET(GC, 0, mmGB_ADDR_CONFIG_READ), 0xffff77ff, 0x24000042,
  160. SOC15_REG_OFFSET(GC, 0, mmPA_SC_ENHANCE_1), 0xffffffff, 0x04048000,
  161. SOC15_REG_OFFSET(GC, 0, mmPA_SC_MODE_CNTL_1), 0x06000000, 0x06000000,
  162. SOC15_REG_OFFSET(GC, 0, mmRMI_UTCL1_CNTL2), 0x00030000, 0x00020000,
  163. SOC15_REG_OFFSET(GC, 0, mmTD_CNTL), 0x01bd9f33, 0x00000800
  164. };
  165. #define VEGA10_GB_ADDR_CONFIG_GOLDEN 0x2a114042
  166. #define RAVEN_GB_ADDR_CONFIG_GOLDEN 0x24000042
  167. static void gfx_v9_0_set_ring_funcs(struct amdgpu_device *adev);
  168. static void gfx_v9_0_set_irq_funcs(struct amdgpu_device *adev);
  169. static void gfx_v9_0_set_gds_init(struct amdgpu_device *adev);
  170. static void gfx_v9_0_set_rlc_funcs(struct amdgpu_device *adev);
  171. static int gfx_v9_0_get_cu_info(struct amdgpu_device *adev,
  172. struct amdgpu_cu_info *cu_info);
  173. static uint64_t gfx_v9_0_get_gpu_clock_counter(struct amdgpu_device *adev);
  174. static void gfx_v9_0_select_se_sh(struct amdgpu_device *adev, u32 se_num, u32 sh_num, u32 instance);
  175. static void gfx_v9_0_ring_emit_de_meta(struct amdgpu_ring *ring);
  176. static void gfx_v9_0_init_golden_registers(struct amdgpu_device *adev)
  177. {
  178. switch (adev->asic_type) {
  179. case CHIP_VEGA10:
  180. amdgpu_program_register_sequence(adev,
  181. golden_settings_gc_9_0,
  182. (const u32)ARRAY_SIZE(golden_settings_gc_9_0));
  183. amdgpu_program_register_sequence(adev,
  184. golden_settings_gc_9_0_vg10,
  185. (const u32)ARRAY_SIZE(golden_settings_gc_9_0_vg10));
  186. break;
  187. case CHIP_RAVEN:
  188. amdgpu_program_register_sequence(adev,
  189. golden_settings_gc_9_1,
  190. (const u32)ARRAY_SIZE(golden_settings_gc_9_1));
  191. amdgpu_program_register_sequence(adev,
  192. golden_settings_gc_9_1_rv1,
  193. (const u32)ARRAY_SIZE(golden_settings_gc_9_1_rv1));
  194. break;
  195. default:
  196. break;
  197. }
  198. }
  199. static void gfx_v9_0_scratch_init(struct amdgpu_device *adev)
  200. {
  201. adev->gfx.scratch.num_reg = 8;
  202. adev->gfx.scratch.reg_base = SOC15_REG_OFFSET(GC, 0, mmSCRATCH_REG0);
  203. adev->gfx.scratch.free_mask = (1u << adev->gfx.scratch.num_reg) - 1;
  204. }
  205. static void gfx_v9_0_write_data_to_reg(struct amdgpu_ring *ring, int eng_sel,
  206. bool wc, uint32_t reg, uint32_t val)
  207. {
  208. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  209. amdgpu_ring_write(ring, WRITE_DATA_ENGINE_SEL(eng_sel) |
  210. WRITE_DATA_DST_SEL(0) |
  211. (wc ? WR_CONFIRM : 0));
  212. amdgpu_ring_write(ring, reg);
  213. amdgpu_ring_write(ring, 0);
  214. amdgpu_ring_write(ring, val);
  215. }
  216. static void gfx_v9_0_wait_reg_mem(struct amdgpu_ring *ring, int eng_sel,
  217. int mem_space, int opt, uint32_t addr0,
  218. uint32_t addr1, uint32_t ref, uint32_t mask,
  219. uint32_t inv)
  220. {
  221. amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  222. amdgpu_ring_write(ring,
  223. /* memory (1) or register (0) */
  224. (WAIT_REG_MEM_MEM_SPACE(mem_space) |
  225. WAIT_REG_MEM_OPERATION(opt) | /* wait */
  226. WAIT_REG_MEM_FUNCTION(3) | /* equal */
  227. WAIT_REG_MEM_ENGINE(eng_sel)));
  228. if (mem_space)
  229. BUG_ON(addr0 & 0x3); /* Dword align */
  230. amdgpu_ring_write(ring, addr0);
  231. amdgpu_ring_write(ring, addr1);
  232. amdgpu_ring_write(ring, ref);
  233. amdgpu_ring_write(ring, mask);
  234. amdgpu_ring_write(ring, inv); /* poll interval */
  235. }
  236. static int gfx_v9_0_ring_test_ring(struct amdgpu_ring *ring)
  237. {
  238. struct amdgpu_device *adev = ring->adev;
  239. uint32_t scratch;
  240. uint32_t tmp = 0;
  241. unsigned i;
  242. int r;
  243. r = amdgpu_gfx_scratch_get(adev, &scratch);
  244. if (r) {
  245. DRM_ERROR("amdgpu: cp failed to get scratch reg (%d).\n", r);
  246. return r;
  247. }
  248. WREG32(scratch, 0xCAFEDEAD);
  249. r = amdgpu_ring_alloc(ring, 3);
  250. if (r) {
  251. DRM_ERROR("amdgpu: cp failed to lock ring %d (%d).\n",
  252. ring->idx, r);
  253. amdgpu_gfx_scratch_free(adev, scratch);
  254. return r;
  255. }
  256. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_UCONFIG_REG, 1));
  257. amdgpu_ring_write(ring, (scratch - PACKET3_SET_UCONFIG_REG_START));
  258. amdgpu_ring_write(ring, 0xDEADBEEF);
  259. amdgpu_ring_commit(ring);
  260. for (i = 0; i < adev->usec_timeout; i++) {
  261. tmp = RREG32(scratch);
  262. if (tmp == 0xDEADBEEF)
  263. break;
  264. DRM_UDELAY(1);
  265. }
  266. if (i < adev->usec_timeout) {
  267. DRM_INFO("ring test on %d succeeded in %d usecs\n",
  268. ring->idx, i);
  269. } else {
  270. DRM_ERROR("amdgpu: ring %d test failed (scratch(0x%04X)=0x%08X)\n",
  271. ring->idx, scratch, tmp);
  272. r = -EINVAL;
  273. }
  274. amdgpu_gfx_scratch_free(adev, scratch);
  275. return r;
  276. }
  277. static int gfx_v9_0_ring_test_ib(struct amdgpu_ring *ring, long timeout)
  278. {
  279. struct amdgpu_device *adev = ring->adev;
  280. struct amdgpu_ib ib;
  281. struct dma_fence *f = NULL;
  282. uint32_t scratch;
  283. uint32_t tmp = 0;
  284. long r;
  285. r = amdgpu_gfx_scratch_get(adev, &scratch);
  286. if (r) {
  287. DRM_ERROR("amdgpu: failed to get scratch reg (%ld).\n", r);
  288. return r;
  289. }
  290. WREG32(scratch, 0xCAFEDEAD);
  291. memset(&ib, 0, sizeof(ib));
  292. r = amdgpu_ib_get(adev, NULL, 256, &ib);
  293. if (r) {
  294. DRM_ERROR("amdgpu: failed to get ib (%ld).\n", r);
  295. goto err1;
  296. }
  297. ib.ptr[0] = PACKET3(PACKET3_SET_UCONFIG_REG, 1);
  298. ib.ptr[1] = ((scratch - PACKET3_SET_UCONFIG_REG_START));
  299. ib.ptr[2] = 0xDEADBEEF;
  300. ib.length_dw = 3;
  301. r = amdgpu_ib_schedule(ring, 1, &ib, NULL, &f);
  302. if (r)
  303. goto err2;
  304. r = dma_fence_wait_timeout(f, false, timeout);
  305. if (r == 0) {
  306. DRM_ERROR("amdgpu: IB test timed out.\n");
  307. r = -ETIMEDOUT;
  308. goto err2;
  309. } else if (r < 0) {
  310. DRM_ERROR("amdgpu: fence wait failed (%ld).\n", r);
  311. goto err2;
  312. }
  313. tmp = RREG32(scratch);
  314. if (tmp == 0xDEADBEEF) {
  315. DRM_INFO("ib test on ring %d succeeded\n", ring->idx);
  316. r = 0;
  317. } else {
  318. DRM_ERROR("amdgpu: ib test failed (scratch(0x%04X)=0x%08X)\n",
  319. scratch, tmp);
  320. r = -EINVAL;
  321. }
  322. err2:
  323. amdgpu_ib_free(adev, &ib, NULL);
  324. dma_fence_put(f);
  325. err1:
  326. amdgpu_gfx_scratch_free(adev, scratch);
  327. return r;
  328. }
  329. static int gfx_v9_0_init_microcode(struct amdgpu_device *adev)
  330. {
  331. const char *chip_name;
  332. char fw_name[30];
  333. int err;
  334. struct amdgpu_firmware_info *info = NULL;
  335. const struct common_firmware_header *header = NULL;
  336. const struct gfx_firmware_header_v1_0 *cp_hdr;
  337. const struct rlc_firmware_header_v2_0 *rlc_hdr;
  338. unsigned int *tmp = NULL;
  339. unsigned int i = 0;
  340. DRM_DEBUG("\n");
  341. switch (adev->asic_type) {
  342. case CHIP_VEGA10:
  343. chip_name = "vega10";
  344. break;
  345. case CHIP_RAVEN:
  346. chip_name = "raven";
  347. break;
  348. default:
  349. BUG();
  350. }
  351. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_pfp.bin", chip_name);
  352. err = request_firmware(&adev->gfx.pfp_fw, fw_name, adev->dev);
  353. if (err)
  354. goto out;
  355. err = amdgpu_ucode_validate(adev->gfx.pfp_fw);
  356. if (err)
  357. goto out;
  358. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.pfp_fw->data;
  359. adev->gfx.pfp_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  360. adev->gfx.pfp_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  361. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_me.bin", chip_name);
  362. err = request_firmware(&adev->gfx.me_fw, fw_name, adev->dev);
  363. if (err)
  364. goto out;
  365. err = amdgpu_ucode_validate(adev->gfx.me_fw);
  366. if (err)
  367. goto out;
  368. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.me_fw->data;
  369. adev->gfx.me_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  370. adev->gfx.me_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  371. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_ce.bin", chip_name);
  372. err = request_firmware(&adev->gfx.ce_fw, fw_name, adev->dev);
  373. if (err)
  374. goto out;
  375. err = amdgpu_ucode_validate(adev->gfx.ce_fw);
  376. if (err)
  377. goto out;
  378. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.ce_fw->data;
  379. adev->gfx.ce_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  380. adev->gfx.ce_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  381. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_rlc.bin", chip_name);
  382. err = request_firmware(&adev->gfx.rlc_fw, fw_name, adev->dev);
  383. if (err)
  384. goto out;
  385. err = amdgpu_ucode_validate(adev->gfx.rlc_fw);
  386. rlc_hdr = (const struct rlc_firmware_header_v2_0 *)adev->gfx.rlc_fw->data;
  387. adev->gfx.rlc_fw_version = le32_to_cpu(rlc_hdr->header.ucode_version);
  388. adev->gfx.rlc_feature_version = le32_to_cpu(rlc_hdr->ucode_feature_version);
  389. adev->gfx.rlc.save_and_restore_offset =
  390. le32_to_cpu(rlc_hdr->save_and_restore_offset);
  391. adev->gfx.rlc.clear_state_descriptor_offset =
  392. le32_to_cpu(rlc_hdr->clear_state_descriptor_offset);
  393. adev->gfx.rlc.avail_scratch_ram_locations =
  394. le32_to_cpu(rlc_hdr->avail_scratch_ram_locations);
  395. adev->gfx.rlc.reg_restore_list_size =
  396. le32_to_cpu(rlc_hdr->reg_restore_list_size);
  397. adev->gfx.rlc.reg_list_format_start =
  398. le32_to_cpu(rlc_hdr->reg_list_format_start);
  399. adev->gfx.rlc.reg_list_format_separate_start =
  400. le32_to_cpu(rlc_hdr->reg_list_format_separate_start);
  401. adev->gfx.rlc.starting_offsets_start =
  402. le32_to_cpu(rlc_hdr->starting_offsets_start);
  403. adev->gfx.rlc.reg_list_format_size_bytes =
  404. le32_to_cpu(rlc_hdr->reg_list_format_size_bytes);
  405. adev->gfx.rlc.reg_list_size_bytes =
  406. le32_to_cpu(rlc_hdr->reg_list_size_bytes);
  407. adev->gfx.rlc.register_list_format =
  408. kmalloc(adev->gfx.rlc.reg_list_format_size_bytes +
  409. adev->gfx.rlc.reg_list_size_bytes, GFP_KERNEL);
  410. if (!adev->gfx.rlc.register_list_format) {
  411. err = -ENOMEM;
  412. goto out;
  413. }
  414. tmp = (unsigned int *)((uintptr_t)rlc_hdr +
  415. le32_to_cpu(rlc_hdr->reg_list_format_array_offset_bytes));
  416. for (i = 0 ; i < (rlc_hdr->reg_list_format_size_bytes >> 2); i++)
  417. adev->gfx.rlc.register_list_format[i] = le32_to_cpu(tmp[i]);
  418. adev->gfx.rlc.register_restore = adev->gfx.rlc.register_list_format + i;
  419. tmp = (unsigned int *)((uintptr_t)rlc_hdr +
  420. le32_to_cpu(rlc_hdr->reg_list_array_offset_bytes));
  421. for (i = 0 ; i < (rlc_hdr->reg_list_size_bytes >> 2); i++)
  422. adev->gfx.rlc.register_restore[i] = le32_to_cpu(tmp[i]);
  423. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mec.bin", chip_name);
  424. err = request_firmware(&adev->gfx.mec_fw, fw_name, adev->dev);
  425. if (err)
  426. goto out;
  427. err = amdgpu_ucode_validate(adev->gfx.mec_fw);
  428. if (err)
  429. goto out;
  430. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  431. adev->gfx.mec_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  432. adev->gfx.mec_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  433. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mec2.bin", chip_name);
  434. err = request_firmware(&adev->gfx.mec2_fw, fw_name, adev->dev);
  435. if (!err) {
  436. err = amdgpu_ucode_validate(adev->gfx.mec2_fw);
  437. if (err)
  438. goto out;
  439. cp_hdr = (const struct gfx_firmware_header_v1_0 *)
  440. adev->gfx.mec2_fw->data;
  441. adev->gfx.mec2_fw_version =
  442. le32_to_cpu(cp_hdr->header.ucode_version);
  443. adev->gfx.mec2_feature_version =
  444. le32_to_cpu(cp_hdr->ucode_feature_version);
  445. } else {
  446. err = 0;
  447. adev->gfx.mec2_fw = NULL;
  448. }
  449. if (adev->firmware.load_type == AMDGPU_FW_LOAD_PSP) {
  450. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_PFP];
  451. info->ucode_id = AMDGPU_UCODE_ID_CP_PFP;
  452. info->fw = adev->gfx.pfp_fw;
  453. header = (const struct common_firmware_header *)info->fw->data;
  454. adev->firmware.fw_size +=
  455. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  456. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_ME];
  457. info->ucode_id = AMDGPU_UCODE_ID_CP_ME;
  458. info->fw = adev->gfx.me_fw;
  459. header = (const struct common_firmware_header *)info->fw->data;
  460. adev->firmware.fw_size +=
  461. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  462. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_CE];
  463. info->ucode_id = AMDGPU_UCODE_ID_CP_CE;
  464. info->fw = adev->gfx.ce_fw;
  465. header = (const struct common_firmware_header *)info->fw->data;
  466. adev->firmware.fw_size +=
  467. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  468. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_RLC_G];
  469. info->ucode_id = AMDGPU_UCODE_ID_RLC_G;
  470. info->fw = adev->gfx.rlc_fw;
  471. header = (const struct common_firmware_header *)info->fw->data;
  472. adev->firmware.fw_size +=
  473. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  474. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_MEC1];
  475. info->ucode_id = AMDGPU_UCODE_ID_CP_MEC1;
  476. info->fw = adev->gfx.mec_fw;
  477. header = (const struct common_firmware_header *)info->fw->data;
  478. cp_hdr = (const struct gfx_firmware_header_v1_0 *)info->fw->data;
  479. adev->firmware.fw_size +=
  480. ALIGN(le32_to_cpu(header->ucode_size_bytes) - le32_to_cpu(cp_hdr->jt_size) * 4, PAGE_SIZE);
  481. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_MEC1_JT];
  482. info->ucode_id = AMDGPU_UCODE_ID_CP_MEC1_JT;
  483. info->fw = adev->gfx.mec_fw;
  484. adev->firmware.fw_size +=
  485. ALIGN(le32_to_cpu(cp_hdr->jt_size) * 4, PAGE_SIZE);
  486. if (adev->gfx.mec2_fw) {
  487. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_MEC2];
  488. info->ucode_id = AMDGPU_UCODE_ID_CP_MEC2;
  489. info->fw = adev->gfx.mec2_fw;
  490. header = (const struct common_firmware_header *)info->fw->data;
  491. cp_hdr = (const struct gfx_firmware_header_v1_0 *)info->fw->data;
  492. adev->firmware.fw_size +=
  493. ALIGN(le32_to_cpu(header->ucode_size_bytes) - le32_to_cpu(cp_hdr->jt_size) * 4, PAGE_SIZE);
  494. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_MEC2_JT];
  495. info->ucode_id = AMDGPU_UCODE_ID_CP_MEC2_JT;
  496. info->fw = adev->gfx.mec2_fw;
  497. adev->firmware.fw_size +=
  498. ALIGN(le32_to_cpu(cp_hdr->jt_size) * 4, PAGE_SIZE);
  499. }
  500. }
  501. out:
  502. if (err) {
  503. dev_err(adev->dev,
  504. "gfx9: Failed to load firmware \"%s\"\n",
  505. fw_name);
  506. release_firmware(adev->gfx.pfp_fw);
  507. adev->gfx.pfp_fw = NULL;
  508. release_firmware(adev->gfx.me_fw);
  509. adev->gfx.me_fw = NULL;
  510. release_firmware(adev->gfx.ce_fw);
  511. adev->gfx.ce_fw = NULL;
  512. release_firmware(adev->gfx.rlc_fw);
  513. adev->gfx.rlc_fw = NULL;
  514. release_firmware(adev->gfx.mec_fw);
  515. adev->gfx.mec_fw = NULL;
  516. release_firmware(adev->gfx.mec2_fw);
  517. adev->gfx.mec2_fw = NULL;
  518. }
  519. return err;
  520. }
  521. static u32 gfx_v9_0_get_csb_size(struct amdgpu_device *adev)
  522. {
  523. u32 count = 0;
  524. const struct cs_section_def *sect = NULL;
  525. const struct cs_extent_def *ext = NULL;
  526. /* begin clear state */
  527. count += 2;
  528. /* context control state */
  529. count += 3;
  530. for (sect = gfx9_cs_data; sect->section != NULL; ++sect) {
  531. for (ext = sect->section; ext->extent != NULL; ++ext) {
  532. if (sect->id == SECT_CONTEXT)
  533. count += 2 + ext->reg_count;
  534. else
  535. return 0;
  536. }
  537. }
  538. /* end clear state */
  539. count += 2;
  540. /* clear state */
  541. count += 2;
  542. return count;
  543. }
  544. static void gfx_v9_0_get_csb_buffer(struct amdgpu_device *adev,
  545. volatile u32 *buffer)
  546. {
  547. u32 count = 0, i;
  548. const struct cs_section_def *sect = NULL;
  549. const struct cs_extent_def *ext = NULL;
  550. if (adev->gfx.rlc.cs_data == NULL)
  551. return;
  552. if (buffer == NULL)
  553. return;
  554. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  555. buffer[count++] = cpu_to_le32(PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  556. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  557. buffer[count++] = cpu_to_le32(0x80000000);
  558. buffer[count++] = cpu_to_le32(0x80000000);
  559. for (sect = adev->gfx.rlc.cs_data; sect->section != NULL; ++sect) {
  560. for (ext = sect->section; ext->extent != NULL; ++ext) {
  561. if (sect->id == SECT_CONTEXT) {
  562. buffer[count++] =
  563. cpu_to_le32(PACKET3(PACKET3_SET_CONTEXT_REG, ext->reg_count));
  564. buffer[count++] = cpu_to_le32(ext->reg_index -
  565. PACKET3_SET_CONTEXT_REG_START);
  566. for (i = 0; i < ext->reg_count; i++)
  567. buffer[count++] = cpu_to_le32(ext->extent[i]);
  568. } else {
  569. return;
  570. }
  571. }
  572. }
  573. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  574. buffer[count++] = cpu_to_le32(PACKET3_PREAMBLE_END_CLEAR_STATE);
  575. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_CLEAR_STATE, 0));
  576. buffer[count++] = cpu_to_le32(0);
  577. }
  578. static void gfx_v9_0_init_lbpw(struct amdgpu_device *adev)
  579. {
  580. uint32_t data;
  581. /* set mmRLC_LB_THR_CONFIG_1/2/3/4 */
  582. WREG32_SOC15(GC, 0, mmRLC_LB_THR_CONFIG_1, 0x0000007F);
  583. WREG32_SOC15(GC, 0, mmRLC_LB_THR_CONFIG_2, 0x0333A5A7);
  584. WREG32_SOC15(GC, 0, mmRLC_LB_THR_CONFIG_3, 0x00000077);
  585. WREG32_SOC15(GC, 0, mmRLC_LB_THR_CONFIG_4, (0x30 | 0x40 << 8 | 0x02FA << 16));
  586. /* set mmRLC_LB_CNTR_INIT = 0x0000_0000 */
  587. WREG32_SOC15(GC, 0, mmRLC_LB_CNTR_INIT, 0x00000000);
  588. /* set mmRLC_LB_CNTR_MAX = 0x0000_0500 */
  589. WREG32_SOC15(GC, 0, mmRLC_LB_CNTR_MAX, 0x00000500);
  590. mutex_lock(&adev->grbm_idx_mutex);
  591. /* set mmRLC_LB_INIT_CU_MASK thru broadcast mode to enable all SE/SH*/
  592. gfx_v9_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  593. WREG32_SOC15(GC, 0, mmRLC_LB_INIT_CU_MASK, 0xffffffff);
  594. /* set mmRLC_LB_PARAMS = 0x003F_1006 */
  595. data = REG_SET_FIELD(0, RLC_LB_PARAMS, FIFO_SAMPLES, 0x0003);
  596. data |= REG_SET_FIELD(data, RLC_LB_PARAMS, PG_IDLE_SAMPLES, 0x0010);
  597. data |= REG_SET_FIELD(data, RLC_LB_PARAMS, PG_IDLE_SAMPLE_INTERVAL, 0x033F);
  598. WREG32_SOC15(GC, 0, mmRLC_LB_PARAMS, data);
  599. /* set mmRLC_GPM_GENERAL_7[31-16] = 0x00C0 */
  600. data = RREG32_SOC15(GC, 0, mmRLC_GPM_GENERAL_7);
  601. data &= 0x0000FFFF;
  602. data |= 0x00C00000;
  603. WREG32_SOC15(GC, 0, mmRLC_GPM_GENERAL_7, data);
  604. /* set RLC_LB_ALWAYS_ACTIVE_CU_MASK = 0xFFF */
  605. WREG32_SOC15(GC, 0, mmRLC_LB_ALWAYS_ACTIVE_CU_MASK, 0xFFF);
  606. /* set RLC_LB_CNTL = 0x8000_0095, 31 bit is reserved,
  607. * but used for RLC_LB_CNTL configuration */
  608. data = RLC_LB_CNTL__LB_CNT_SPIM_ACTIVE_MASK;
  609. data |= REG_SET_FIELD(data, RLC_LB_CNTL, CU_MASK_USED_OFF_HYST, 0x09);
  610. data |= REG_SET_FIELD(data, RLC_LB_CNTL, RESERVED, 0x80000);
  611. WREG32_SOC15(GC, 0, mmRLC_LB_CNTL, data);
  612. mutex_unlock(&adev->grbm_idx_mutex);
  613. }
  614. static void gfx_v9_0_enable_lbpw(struct amdgpu_device *adev, bool enable)
  615. {
  616. WREG32_FIELD15(GC, 0, RLC_LB_CNTL, LOAD_BALANCE_ENABLE, enable ? 1 : 0);
  617. }
  618. static void rv_init_cp_jump_table(struct amdgpu_device *adev)
  619. {
  620. const __le32 *fw_data;
  621. volatile u32 *dst_ptr;
  622. int me, i, max_me = 5;
  623. u32 bo_offset = 0;
  624. u32 table_offset, table_size;
  625. /* write the cp table buffer */
  626. dst_ptr = adev->gfx.rlc.cp_table_ptr;
  627. for (me = 0; me < max_me; me++) {
  628. if (me == 0) {
  629. const struct gfx_firmware_header_v1_0 *hdr =
  630. (const struct gfx_firmware_header_v1_0 *)adev->gfx.ce_fw->data;
  631. fw_data = (const __le32 *)
  632. (adev->gfx.ce_fw->data +
  633. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  634. table_offset = le32_to_cpu(hdr->jt_offset);
  635. table_size = le32_to_cpu(hdr->jt_size);
  636. } else if (me == 1) {
  637. const struct gfx_firmware_header_v1_0 *hdr =
  638. (const struct gfx_firmware_header_v1_0 *)adev->gfx.pfp_fw->data;
  639. fw_data = (const __le32 *)
  640. (adev->gfx.pfp_fw->data +
  641. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  642. table_offset = le32_to_cpu(hdr->jt_offset);
  643. table_size = le32_to_cpu(hdr->jt_size);
  644. } else if (me == 2) {
  645. const struct gfx_firmware_header_v1_0 *hdr =
  646. (const struct gfx_firmware_header_v1_0 *)adev->gfx.me_fw->data;
  647. fw_data = (const __le32 *)
  648. (adev->gfx.me_fw->data +
  649. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  650. table_offset = le32_to_cpu(hdr->jt_offset);
  651. table_size = le32_to_cpu(hdr->jt_size);
  652. } else if (me == 3) {
  653. const struct gfx_firmware_header_v1_0 *hdr =
  654. (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  655. fw_data = (const __le32 *)
  656. (adev->gfx.mec_fw->data +
  657. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  658. table_offset = le32_to_cpu(hdr->jt_offset);
  659. table_size = le32_to_cpu(hdr->jt_size);
  660. } else if (me == 4) {
  661. const struct gfx_firmware_header_v1_0 *hdr =
  662. (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec2_fw->data;
  663. fw_data = (const __le32 *)
  664. (adev->gfx.mec2_fw->data +
  665. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  666. table_offset = le32_to_cpu(hdr->jt_offset);
  667. table_size = le32_to_cpu(hdr->jt_size);
  668. }
  669. for (i = 0; i < table_size; i ++) {
  670. dst_ptr[bo_offset + i] =
  671. cpu_to_le32(le32_to_cpu(fw_data[table_offset + i]));
  672. }
  673. bo_offset += table_size;
  674. }
  675. }
  676. static void gfx_v9_0_rlc_fini(struct amdgpu_device *adev)
  677. {
  678. /* clear state block */
  679. amdgpu_bo_free_kernel(&adev->gfx.rlc.clear_state_obj,
  680. &adev->gfx.rlc.clear_state_gpu_addr,
  681. (void **)&adev->gfx.rlc.cs_ptr);
  682. /* jump table block */
  683. amdgpu_bo_free_kernel(&adev->gfx.rlc.cp_table_obj,
  684. &adev->gfx.rlc.cp_table_gpu_addr,
  685. (void **)&adev->gfx.rlc.cp_table_ptr);
  686. }
  687. static int gfx_v9_0_rlc_init(struct amdgpu_device *adev)
  688. {
  689. volatile u32 *dst_ptr;
  690. u32 dws;
  691. const struct cs_section_def *cs_data;
  692. int r;
  693. adev->gfx.rlc.cs_data = gfx9_cs_data;
  694. cs_data = adev->gfx.rlc.cs_data;
  695. if (cs_data) {
  696. /* clear state block */
  697. adev->gfx.rlc.clear_state_size = dws = gfx_v9_0_get_csb_size(adev);
  698. r = amdgpu_bo_create_reserved(adev, dws * 4, PAGE_SIZE,
  699. AMDGPU_GEM_DOMAIN_VRAM,
  700. &adev->gfx.rlc.clear_state_obj,
  701. &adev->gfx.rlc.clear_state_gpu_addr,
  702. (void **)&adev->gfx.rlc.cs_ptr);
  703. if (r) {
  704. dev_err(adev->dev, "(%d) failed to create rlc csb bo\n",
  705. r);
  706. gfx_v9_0_rlc_fini(adev);
  707. return r;
  708. }
  709. /* set up the cs buffer */
  710. dst_ptr = adev->gfx.rlc.cs_ptr;
  711. gfx_v9_0_get_csb_buffer(adev, dst_ptr);
  712. amdgpu_bo_kunmap(adev->gfx.rlc.clear_state_obj);
  713. amdgpu_bo_unreserve(adev->gfx.rlc.clear_state_obj);
  714. }
  715. if (adev->asic_type == CHIP_RAVEN) {
  716. /* TODO: double check the cp_table_size for RV */
  717. adev->gfx.rlc.cp_table_size = ALIGN(96 * 5 * 4, 2048) + (64 * 1024); /* JT + GDS */
  718. r = amdgpu_bo_create_reserved(adev, adev->gfx.rlc.cp_table_size,
  719. PAGE_SIZE, AMDGPU_GEM_DOMAIN_VRAM,
  720. &adev->gfx.rlc.cp_table_obj,
  721. &adev->gfx.rlc.cp_table_gpu_addr,
  722. (void **)&adev->gfx.rlc.cp_table_ptr);
  723. if (r) {
  724. dev_err(adev->dev,
  725. "(%d) failed to create cp table bo\n", r);
  726. gfx_v9_0_rlc_fini(adev);
  727. return r;
  728. }
  729. rv_init_cp_jump_table(adev);
  730. amdgpu_bo_kunmap(adev->gfx.rlc.cp_table_obj);
  731. amdgpu_bo_unreserve(adev->gfx.rlc.cp_table_obj);
  732. gfx_v9_0_init_lbpw(adev);
  733. }
  734. return 0;
  735. }
  736. static void gfx_v9_0_mec_fini(struct amdgpu_device *adev)
  737. {
  738. amdgpu_bo_free_kernel(&adev->gfx.mec.hpd_eop_obj, NULL, NULL);
  739. amdgpu_bo_free_kernel(&adev->gfx.mec.mec_fw_obj, NULL, NULL);
  740. }
  741. static int gfx_v9_0_mec_init(struct amdgpu_device *adev)
  742. {
  743. int r;
  744. u32 *hpd;
  745. const __le32 *fw_data;
  746. unsigned fw_size;
  747. u32 *fw;
  748. size_t mec_hpd_size;
  749. const struct gfx_firmware_header_v1_0 *mec_hdr;
  750. bitmap_zero(adev->gfx.mec.queue_bitmap, AMDGPU_MAX_COMPUTE_QUEUES);
  751. /* take ownership of the relevant compute queues */
  752. amdgpu_gfx_compute_queue_acquire(adev);
  753. mec_hpd_size = adev->gfx.num_compute_rings * GFX9_MEC_HPD_SIZE;
  754. r = amdgpu_bo_create_reserved(adev, mec_hpd_size, PAGE_SIZE,
  755. AMDGPU_GEM_DOMAIN_GTT,
  756. &adev->gfx.mec.hpd_eop_obj,
  757. &adev->gfx.mec.hpd_eop_gpu_addr,
  758. (void **)&hpd);
  759. if (r) {
  760. dev_warn(adev->dev, "(%d) create HDP EOP bo failed\n", r);
  761. gfx_v9_0_mec_fini(adev);
  762. return r;
  763. }
  764. memset(hpd, 0, adev->gfx.mec.hpd_eop_obj->tbo.mem.size);
  765. amdgpu_bo_kunmap(adev->gfx.mec.hpd_eop_obj);
  766. amdgpu_bo_unreserve(adev->gfx.mec.hpd_eop_obj);
  767. mec_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  768. fw_data = (const __le32 *)
  769. (adev->gfx.mec_fw->data +
  770. le32_to_cpu(mec_hdr->header.ucode_array_offset_bytes));
  771. fw_size = le32_to_cpu(mec_hdr->header.ucode_size_bytes) / 4;
  772. r = amdgpu_bo_create_reserved(adev, mec_hdr->header.ucode_size_bytes,
  773. PAGE_SIZE, AMDGPU_GEM_DOMAIN_GTT,
  774. &adev->gfx.mec.mec_fw_obj,
  775. &adev->gfx.mec.mec_fw_gpu_addr,
  776. (void **)&fw);
  777. if (r) {
  778. dev_warn(adev->dev, "(%d) create mec firmware bo failed\n", r);
  779. gfx_v9_0_mec_fini(adev);
  780. return r;
  781. }
  782. memcpy(fw, fw_data, fw_size);
  783. amdgpu_bo_kunmap(adev->gfx.mec.mec_fw_obj);
  784. amdgpu_bo_unreserve(adev->gfx.mec.mec_fw_obj);
  785. return 0;
  786. }
  787. static uint32_t wave_read_ind(struct amdgpu_device *adev, uint32_t simd, uint32_t wave, uint32_t address)
  788. {
  789. WREG32_SOC15(GC, 0, mmSQ_IND_INDEX,
  790. (wave << SQ_IND_INDEX__WAVE_ID__SHIFT) |
  791. (simd << SQ_IND_INDEX__SIMD_ID__SHIFT) |
  792. (address << SQ_IND_INDEX__INDEX__SHIFT) |
  793. (SQ_IND_INDEX__FORCE_READ_MASK));
  794. return RREG32_SOC15(GC, 0, mmSQ_IND_DATA);
  795. }
  796. static void wave_read_regs(struct amdgpu_device *adev, uint32_t simd,
  797. uint32_t wave, uint32_t thread,
  798. uint32_t regno, uint32_t num, uint32_t *out)
  799. {
  800. WREG32_SOC15(GC, 0, mmSQ_IND_INDEX,
  801. (wave << SQ_IND_INDEX__WAVE_ID__SHIFT) |
  802. (simd << SQ_IND_INDEX__SIMD_ID__SHIFT) |
  803. (regno << SQ_IND_INDEX__INDEX__SHIFT) |
  804. (thread << SQ_IND_INDEX__THREAD_ID__SHIFT) |
  805. (SQ_IND_INDEX__FORCE_READ_MASK) |
  806. (SQ_IND_INDEX__AUTO_INCR_MASK));
  807. while (num--)
  808. *(out++) = RREG32_SOC15(GC, 0, mmSQ_IND_DATA);
  809. }
  810. static void gfx_v9_0_read_wave_data(struct amdgpu_device *adev, uint32_t simd, uint32_t wave, uint32_t *dst, int *no_fields)
  811. {
  812. /* type 1 wave data */
  813. dst[(*no_fields)++] = 1;
  814. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_STATUS);
  815. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_PC_LO);
  816. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_PC_HI);
  817. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_EXEC_LO);
  818. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_EXEC_HI);
  819. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_HW_ID);
  820. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_INST_DW0);
  821. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_INST_DW1);
  822. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_GPR_ALLOC);
  823. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_LDS_ALLOC);
  824. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TRAPSTS);
  825. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_IB_STS);
  826. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_IB_DBG0);
  827. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_M0);
  828. }
  829. static void gfx_v9_0_read_wave_sgprs(struct amdgpu_device *adev, uint32_t simd,
  830. uint32_t wave, uint32_t start,
  831. uint32_t size, uint32_t *dst)
  832. {
  833. wave_read_regs(
  834. adev, simd, wave, 0,
  835. start + SQIND_WAVE_SGPRS_OFFSET, size, dst);
  836. }
  837. static const struct amdgpu_gfx_funcs gfx_v9_0_gfx_funcs = {
  838. .get_gpu_clock_counter = &gfx_v9_0_get_gpu_clock_counter,
  839. .select_se_sh = &gfx_v9_0_select_se_sh,
  840. .read_wave_data = &gfx_v9_0_read_wave_data,
  841. .read_wave_sgprs = &gfx_v9_0_read_wave_sgprs,
  842. };
  843. static void gfx_v9_0_gpu_early_init(struct amdgpu_device *adev)
  844. {
  845. u32 gb_addr_config;
  846. adev->gfx.funcs = &gfx_v9_0_gfx_funcs;
  847. switch (adev->asic_type) {
  848. case CHIP_VEGA10:
  849. adev->gfx.config.max_hw_contexts = 8;
  850. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  851. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  852. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  853. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x4C0;
  854. gb_addr_config = VEGA10_GB_ADDR_CONFIG_GOLDEN;
  855. break;
  856. case CHIP_RAVEN:
  857. adev->gfx.config.max_hw_contexts = 8;
  858. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  859. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  860. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  861. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x4C0;
  862. gb_addr_config = RAVEN_GB_ADDR_CONFIG_GOLDEN;
  863. break;
  864. default:
  865. BUG();
  866. break;
  867. }
  868. adev->gfx.config.gb_addr_config = gb_addr_config;
  869. adev->gfx.config.gb_addr_config_fields.num_pipes = 1 <<
  870. REG_GET_FIELD(
  871. adev->gfx.config.gb_addr_config,
  872. GB_ADDR_CONFIG,
  873. NUM_PIPES);
  874. adev->gfx.config.max_tile_pipes =
  875. adev->gfx.config.gb_addr_config_fields.num_pipes;
  876. adev->gfx.config.gb_addr_config_fields.num_banks = 1 <<
  877. REG_GET_FIELD(
  878. adev->gfx.config.gb_addr_config,
  879. GB_ADDR_CONFIG,
  880. NUM_BANKS);
  881. adev->gfx.config.gb_addr_config_fields.max_compress_frags = 1 <<
  882. REG_GET_FIELD(
  883. adev->gfx.config.gb_addr_config,
  884. GB_ADDR_CONFIG,
  885. MAX_COMPRESSED_FRAGS);
  886. adev->gfx.config.gb_addr_config_fields.num_rb_per_se = 1 <<
  887. REG_GET_FIELD(
  888. adev->gfx.config.gb_addr_config,
  889. GB_ADDR_CONFIG,
  890. NUM_RB_PER_SE);
  891. adev->gfx.config.gb_addr_config_fields.num_se = 1 <<
  892. REG_GET_FIELD(
  893. adev->gfx.config.gb_addr_config,
  894. GB_ADDR_CONFIG,
  895. NUM_SHADER_ENGINES);
  896. adev->gfx.config.gb_addr_config_fields.pipe_interleave_size = 1 << (8 +
  897. REG_GET_FIELD(
  898. adev->gfx.config.gb_addr_config,
  899. GB_ADDR_CONFIG,
  900. PIPE_INTERLEAVE_SIZE));
  901. }
  902. static int gfx_v9_0_ngg_create_buf(struct amdgpu_device *adev,
  903. struct amdgpu_ngg_buf *ngg_buf,
  904. int size_se,
  905. int default_size_se)
  906. {
  907. int r;
  908. if (size_se < 0) {
  909. dev_err(adev->dev, "Buffer size is invalid: %d\n", size_se);
  910. return -EINVAL;
  911. }
  912. size_se = size_se ? size_se : default_size_se;
  913. ngg_buf->size = size_se * adev->gfx.config.max_shader_engines;
  914. r = amdgpu_bo_create_kernel(adev, ngg_buf->size,
  915. PAGE_SIZE, AMDGPU_GEM_DOMAIN_VRAM,
  916. &ngg_buf->bo,
  917. &ngg_buf->gpu_addr,
  918. NULL);
  919. if (r) {
  920. dev_err(adev->dev, "(%d) failed to create NGG buffer\n", r);
  921. return r;
  922. }
  923. ngg_buf->bo_size = amdgpu_bo_size(ngg_buf->bo);
  924. return r;
  925. }
  926. static int gfx_v9_0_ngg_fini(struct amdgpu_device *adev)
  927. {
  928. int i;
  929. for (i = 0; i < NGG_BUF_MAX; i++)
  930. amdgpu_bo_free_kernel(&adev->gfx.ngg.buf[i].bo,
  931. &adev->gfx.ngg.buf[i].gpu_addr,
  932. NULL);
  933. memset(&adev->gfx.ngg.buf[0], 0,
  934. sizeof(struct amdgpu_ngg_buf) * NGG_BUF_MAX);
  935. adev->gfx.ngg.init = false;
  936. return 0;
  937. }
  938. static int gfx_v9_0_ngg_init(struct amdgpu_device *adev)
  939. {
  940. int r;
  941. if (!amdgpu_ngg || adev->gfx.ngg.init == true)
  942. return 0;
  943. /* GDS reserve memory: 64 bytes alignment */
  944. adev->gfx.ngg.gds_reserve_size = ALIGN(5 * 4, 0x40);
  945. adev->gds.mem.total_size -= adev->gfx.ngg.gds_reserve_size;
  946. adev->gds.mem.gfx_partition_size -= adev->gfx.ngg.gds_reserve_size;
  947. adev->gfx.ngg.gds_reserve_addr = amdgpu_gds_reg_offset[0].mem_base;
  948. adev->gfx.ngg.gds_reserve_addr += adev->gds.mem.gfx_partition_size;
  949. /* Primitive Buffer */
  950. r = gfx_v9_0_ngg_create_buf(adev, &adev->gfx.ngg.buf[NGG_PRIM],
  951. amdgpu_prim_buf_per_se,
  952. 64 * 1024);
  953. if (r) {
  954. dev_err(adev->dev, "Failed to create Primitive Buffer\n");
  955. goto err;
  956. }
  957. /* Position Buffer */
  958. r = gfx_v9_0_ngg_create_buf(adev, &adev->gfx.ngg.buf[NGG_POS],
  959. amdgpu_pos_buf_per_se,
  960. 256 * 1024);
  961. if (r) {
  962. dev_err(adev->dev, "Failed to create Position Buffer\n");
  963. goto err;
  964. }
  965. /* Control Sideband */
  966. r = gfx_v9_0_ngg_create_buf(adev, &adev->gfx.ngg.buf[NGG_CNTL],
  967. amdgpu_cntl_sb_buf_per_se,
  968. 256);
  969. if (r) {
  970. dev_err(adev->dev, "Failed to create Control Sideband Buffer\n");
  971. goto err;
  972. }
  973. /* Parameter Cache, not created by default */
  974. if (amdgpu_param_buf_per_se <= 0)
  975. goto out;
  976. r = gfx_v9_0_ngg_create_buf(adev, &adev->gfx.ngg.buf[NGG_PARAM],
  977. amdgpu_param_buf_per_se,
  978. 512 * 1024);
  979. if (r) {
  980. dev_err(adev->dev, "Failed to create Parameter Cache\n");
  981. goto err;
  982. }
  983. out:
  984. adev->gfx.ngg.init = true;
  985. return 0;
  986. err:
  987. gfx_v9_0_ngg_fini(adev);
  988. return r;
  989. }
  990. static int gfx_v9_0_ngg_en(struct amdgpu_device *adev)
  991. {
  992. struct amdgpu_ring *ring = &adev->gfx.gfx_ring[0];
  993. int r;
  994. u32 data;
  995. u32 size;
  996. u32 base;
  997. if (!amdgpu_ngg)
  998. return 0;
  999. /* Program buffer size */
  1000. data = 0;
  1001. size = adev->gfx.ngg.buf[NGG_PRIM].size / 256;
  1002. data = REG_SET_FIELD(data, WD_BUF_RESOURCE_1, INDEX_BUF_SIZE, size);
  1003. size = adev->gfx.ngg.buf[NGG_POS].size / 256;
  1004. data = REG_SET_FIELD(data, WD_BUF_RESOURCE_1, POS_BUF_SIZE, size);
  1005. WREG32_SOC15(GC, 0, mmWD_BUF_RESOURCE_1, data);
  1006. data = 0;
  1007. size = adev->gfx.ngg.buf[NGG_CNTL].size / 256;
  1008. data = REG_SET_FIELD(data, WD_BUF_RESOURCE_2, CNTL_SB_BUF_SIZE, size);
  1009. size = adev->gfx.ngg.buf[NGG_PARAM].size / 1024;
  1010. data = REG_SET_FIELD(data, WD_BUF_RESOURCE_2, PARAM_BUF_SIZE, size);
  1011. WREG32_SOC15(GC, 0, mmWD_BUF_RESOURCE_2, data);
  1012. /* Program buffer base address */
  1013. base = lower_32_bits(adev->gfx.ngg.buf[NGG_PRIM].gpu_addr);
  1014. data = REG_SET_FIELD(0, WD_INDEX_BUF_BASE, BASE, base);
  1015. WREG32_SOC15(GC, 0, mmWD_INDEX_BUF_BASE, data);
  1016. base = upper_32_bits(adev->gfx.ngg.buf[NGG_PRIM].gpu_addr);
  1017. data = REG_SET_FIELD(0, WD_INDEX_BUF_BASE_HI, BASE_HI, base);
  1018. WREG32_SOC15(GC, 0, mmWD_INDEX_BUF_BASE_HI, data);
  1019. base = lower_32_bits(adev->gfx.ngg.buf[NGG_POS].gpu_addr);
  1020. data = REG_SET_FIELD(0, WD_POS_BUF_BASE, BASE, base);
  1021. WREG32_SOC15(GC, 0, mmWD_POS_BUF_BASE, data);
  1022. base = upper_32_bits(adev->gfx.ngg.buf[NGG_POS].gpu_addr);
  1023. data = REG_SET_FIELD(0, WD_POS_BUF_BASE_HI, BASE_HI, base);
  1024. WREG32_SOC15(GC, 0, mmWD_POS_BUF_BASE_HI, data);
  1025. base = lower_32_bits(adev->gfx.ngg.buf[NGG_CNTL].gpu_addr);
  1026. data = REG_SET_FIELD(0, WD_CNTL_SB_BUF_BASE, BASE, base);
  1027. WREG32_SOC15(GC, 0, mmWD_CNTL_SB_BUF_BASE, data);
  1028. base = upper_32_bits(adev->gfx.ngg.buf[NGG_CNTL].gpu_addr);
  1029. data = REG_SET_FIELD(0, WD_CNTL_SB_BUF_BASE_HI, BASE_HI, base);
  1030. WREG32_SOC15(GC, 0, mmWD_CNTL_SB_BUF_BASE_HI, data);
  1031. /* Clear GDS reserved memory */
  1032. r = amdgpu_ring_alloc(ring, 17);
  1033. if (r) {
  1034. DRM_ERROR("amdgpu: NGG failed to lock ring %d (%d).\n",
  1035. ring->idx, r);
  1036. return r;
  1037. }
  1038. gfx_v9_0_write_data_to_reg(ring, 0, false,
  1039. amdgpu_gds_reg_offset[0].mem_size,
  1040. (adev->gds.mem.total_size +
  1041. adev->gfx.ngg.gds_reserve_size) >>
  1042. AMDGPU_GDS_SHIFT);
  1043. amdgpu_ring_write(ring, PACKET3(PACKET3_DMA_DATA, 5));
  1044. amdgpu_ring_write(ring, (PACKET3_DMA_DATA_CP_SYNC |
  1045. PACKET3_DMA_DATA_SRC_SEL(2)));
  1046. amdgpu_ring_write(ring, 0);
  1047. amdgpu_ring_write(ring, 0);
  1048. amdgpu_ring_write(ring, adev->gfx.ngg.gds_reserve_addr);
  1049. amdgpu_ring_write(ring, 0);
  1050. amdgpu_ring_write(ring, adev->gfx.ngg.gds_reserve_size);
  1051. gfx_v9_0_write_data_to_reg(ring, 0, false,
  1052. amdgpu_gds_reg_offset[0].mem_size, 0);
  1053. amdgpu_ring_commit(ring);
  1054. return 0;
  1055. }
  1056. static int gfx_v9_0_compute_ring_init(struct amdgpu_device *adev, int ring_id,
  1057. int mec, int pipe, int queue)
  1058. {
  1059. int r;
  1060. unsigned irq_type;
  1061. struct amdgpu_ring *ring = &adev->gfx.compute_ring[ring_id];
  1062. ring = &adev->gfx.compute_ring[ring_id];
  1063. /* mec0 is me1 */
  1064. ring->me = mec + 1;
  1065. ring->pipe = pipe;
  1066. ring->queue = queue;
  1067. ring->ring_obj = NULL;
  1068. ring->use_doorbell = true;
  1069. ring->doorbell_index = (AMDGPU_DOORBELL_MEC_RING0 + ring_id) << 1;
  1070. ring->eop_gpu_addr = adev->gfx.mec.hpd_eop_gpu_addr
  1071. + (ring_id * GFX9_MEC_HPD_SIZE);
  1072. sprintf(ring->name, "comp_%d.%d.%d", ring->me, ring->pipe, ring->queue);
  1073. irq_type = AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP
  1074. + ((ring->me - 1) * adev->gfx.mec.num_pipe_per_mec)
  1075. + ring->pipe;
  1076. /* type-2 packets are deprecated on MEC, use type-3 instead */
  1077. r = amdgpu_ring_init(adev, ring, 1024,
  1078. &adev->gfx.eop_irq, irq_type);
  1079. if (r)
  1080. return r;
  1081. return 0;
  1082. }
  1083. static int gfx_v9_0_sw_init(void *handle)
  1084. {
  1085. int i, j, k, r, ring_id;
  1086. struct amdgpu_ring *ring;
  1087. struct amdgpu_kiq *kiq;
  1088. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1089. switch (adev->asic_type) {
  1090. case CHIP_VEGA10:
  1091. case CHIP_RAVEN:
  1092. adev->gfx.mec.num_mec = 2;
  1093. break;
  1094. default:
  1095. adev->gfx.mec.num_mec = 1;
  1096. break;
  1097. }
  1098. adev->gfx.mec.num_pipe_per_mec = 4;
  1099. adev->gfx.mec.num_queue_per_pipe = 8;
  1100. /* KIQ event */
  1101. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_GRBM_CP, 178, &adev->gfx.kiq.irq);
  1102. if (r)
  1103. return r;
  1104. /* EOP Event */
  1105. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_GRBM_CP, 181, &adev->gfx.eop_irq);
  1106. if (r)
  1107. return r;
  1108. /* Privileged reg */
  1109. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_GRBM_CP, 184,
  1110. &adev->gfx.priv_reg_irq);
  1111. if (r)
  1112. return r;
  1113. /* Privileged inst */
  1114. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_GRBM_CP, 185,
  1115. &adev->gfx.priv_inst_irq);
  1116. if (r)
  1117. return r;
  1118. adev->gfx.gfx_current_status = AMDGPU_GFX_NORMAL_MODE;
  1119. gfx_v9_0_scratch_init(adev);
  1120. r = gfx_v9_0_init_microcode(adev);
  1121. if (r) {
  1122. DRM_ERROR("Failed to load gfx firmware!\n");
  1123. return r;
  1124. }
  1125. r = gfx_v9_0_rlc_init(adev);
  1126. if (r) {
  1127. DRM_ERROR("Failed to init rlc BOs!\n");
  1128. return r;
  1129. }
  1130. r = gfx_v9_0_mec_init(adev);
  1131. if (r) {
  1132. DRM_ERROR("Failed to init MEC BOs!\n");
  1133. return r;
  1134. }
  1135. /* set up the gfx ring */
  1136. for (i = 0; i < adev->gfx.num_gfx_rings; i++) {
  1137. ring = &adev->gfx.gfx_ring[i];
  1138. ring->ring_obj = NULL;
  1139. sprintf(ring->name, "gfx");
  1140. ring->use_doorbell = true;
  1141. ring->doorbell_index = AMDGPU_DOORBELL64_GFX_RING0 << 1;
  1142. r = amdgpu_ring_init(adev, ring, 1024,
  1143. &adev->gfx.eop_irq, AMDGPU_CP_IRQ_GFX_EOP);
  1144. if (r)
  1145. return r;
  1146. }
  1147. /* set up the compute queues - allocate horizontally across pipes */
  1148. ring_id = 0;
  1149. for (i = 0; i < adev->gfx.mec.num_mec; ++i) {
  1150. for (j = 0; j < adev->gfx.mec.num_queue_per_pipe; j++) {
  1151. for (k = 0; k < adev->gfx.mec.num_pipe_per_mec; k++) {
  1152. if (!amdgpu_gfx_is_mec_queue_enabled(adev, i, k, j))
  1153. continue;
  1154. r = gfx_v9_0_compute_ring_init(adev,
  1155. ring_id,
  1156. i, k, j);
  1157. if (r)
  1158. return r;
  1159. ring_id++;
  1160. }
  1161. }
  1162. }
  1163. r = amdgpu_gfx_kiq_init(adev, GFX9_MEC_HPD_SIZE);
  1164. if (r) {
  1165. DRM_ERROR("Failed to init KIQ BOs!\n");
  1166. return r;
  1167. }
  1168. kiq = &adev->gfx.kiq;
  1169. r = amdgpu_gfx_kiq_init_ring(adev, &kiq->ring, &kiq->irq);
  1170. if (r)
  1171. return r;
  1172. /* create MQD for all compute queues as wel as KIQ for SRIOV case */
  1173. r = amdgpu_gfx_compute_mqd_sw_init(adev, sizeof(struct v9_mqd));
  1174. if (r)
  1175. return r;
  1176. /* reserve GDS, GWS and OA resource for gfx */
  1177. r = amdgpu_bo_create_kernel(adev, adev->gds.mem.gfx_partition_size,
  1178. PAGE_SIZE, AMDGPU_GEM_DOMAIN_GDS,
  1179. &adev->gds.gds_gfx_bo, NULL, NULL);
  1180. if (r)
  1181. return r;
  1182. r = amdgpu_bo_create_kernel(adev, adev->gds.gws.gfx_partition_size,
  1183. PAGE_SIZE, AMDGPU_GEM_DOMAIN_GWS,
  1184. &adev->gds.gws_gfx_bo, NULL, NULL);
  1185. if (r)
  1186. return r;
  1187. r = amdgpu_bo_create_kernel(adev, adev->gds.oa.gfx_partition_size,
  1188. PAGE_SIZE, AMDGPU_GEM_DOMAIN_OA,
  1189. &adev->gds.oa_gfx_bo, NULL, NULL);
  1190. if (r)
  1191. return r;
  1192. adev->gfx.ce_ram_size = 0x8000;
  1193. gfx_v9_0_gpu_early_init(adev);
  1194. r = gfx_v9_0_ngg_init(adev);
  1195. if (r)
  1196. return r;
  1197. return 0;
  1198. }
  1199. static int gfx_v9_0_sw_fini(void *handle)
  1200. {
  1201. int i;
  1202. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1203. amdgpu_bo_free_kernel(&adev->gds.oa_gfx_bo, NULL, NULL);
  1204. amdgpu_bo_free_kernel(&adev->gds.gws_gfx_bo, NULL, NULL);
  1205. amdgpu_bo_free_kernel(&adev->gds.gds_gfx_bo, NULL, NULL);
  1206. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  1207. amdgpu_ring_fini(&adev->gfx.gfx_ring[i]);
  1208. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  1209. amdgpu_ring_fini(&adev->gfx.compute_ring[i]);
  1210. amdgpu_gfx_compute_mqd_sw_fini(adev);
  1211. amdgpu_gfx_kiq_free_ring(&adev->gfx.kiq.ring, &adev->gfx.kiq.irq);
  1212. amdgpu_gfx_kiq_fini(adev);
  1213. gfx_v9_0_mec_fini(adev);
  1214. gfx_v9_0_ngg_fini(adev);
  1215. return 0;
  1216. }
  1217. static void gfx_v9_0_tiling_mode_table_init(struct amdgpu_device *adev)
  1218. {
  1219. /* TODO */
  1220. }
  1221. static void gfx_v9_0_select_se_sh(struct amdgpu_device *adev, u32 se_num, u32 sh_num, u32 instance)
  1222. {
  1223. u32 data;
  1224. if (instance == 0xffffffff)
  1225. data = REG_SET_FIELD(0, GRBM_GFX_INDEX, INSTANCE_BROADCAST_WRITES, 1);
  1226. else
  1227. data = REG_SET_FIELD(0, GRBM_GFX_INDEX, INSTANCE_INDEX, instance);
  1228. if (se_num == 0xffffffff)
  1229. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_BROADCAST_WRITES, 1);
  1230. else
  1231. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_INDEX, se_num);
  1232. if (sh_num == 0xffffffff)
  1233. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_BROADCAST_WRITES, 1);
  1234. else
  1235. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_INDEX, sh_num);
  1236. WREG32_SOC15(GC, 0, mmGRBM_GFX_INDEX, data);
  1237. }
  1238. static u32 gfx_v9_0_get_rb_active_bitmap(struct amdgpu_device *adev)
  1239. {
  1240. u32 data, mask;
  1241. data = RREG32_SOC15(GC, 0, mmCC_RB_BACKEND_DISABLE);
  1242. data |= RREG32_SOC15(GC, 0, mmGC_USER_RB_BACKEND_DISABLE);
  1243. data &= CC_RB_BACKEND_DISABLE__BACKEND_DISABLE_MASK;
  1244. data >>= GC_USER_RB_BACKEND_DISABLE__BACKEND_DISABLE__SHIFT;
  1245. mask = amdgpu_gfx_create_bitmask(adev->gfx.config.max_backends_per_se /
  1246. adev->gfx.config.max_sh_per_se);
  1247. return (~data) & mask;
  1248. }
  1249. static void gfx_v9_0_setup_rb(struct amdgpu_device *adev)
  1250. {
  1251. int i, j;
  1252. u32 data;
  1253. u32 active_rbs = 0;
  1254. u32 rb_bitmap_width_per_sh = adev->gfx.config.max_backends_per_se /
  1255. adev->gfx.config.max_sh_per_se;
  1256. mutex_lock(&adev->grbm_idx_mutex);
  1257. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  1258. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  1259. gfx_v9_0_select_se_sh(adev, i, j, 0xffffffff);
  1260. data = gfx_v9_0_get_rb_active_bitmap(adev);
  1261. active_rbs |= data << ((i * adev->gfx.config.max_sh_per_se + j) *
  1262. rb_bitmap_width_per_sh);
  1263. }
  1264. }
  1265. gfx_v9_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  1266. mutex_unlock(&adev->grbm_idx_mutex);
  1267. adev->gfx.config.backend_enable_mask = active_rbs;
  1268. adev->gfx.config.num_rbs = hweight32(active_rbs);
  1269. }
  1270. #define DEFAULT_SH_MEM_BASES (0x6000)
  1271. #define FIRST_COMPUTE_VMID (8)
  1272. #define LAST_COMPUTE_VMID (16)
  1273. static void gfx_v9_0_init_compute_vmid(struct amdgpu_device *adev)
  1274. {
  1275. int i;
  1276. uint32_t sh_mem_config;
  1277. uint32_t sh_mem_bases;
  1278. /*
  1279. * Configure apertures:
  1280. * LDS: 0x60000000'00000000 - 0x60000001'00000000 (4GB)
  1281. * Scratch: 0x60000001'00000000 - 0x60000002'00000000 (4GB)
  1282. * GPUVM: 0x60010000'00000000 - 0x60020000'00000000 (1TB)
  1283. */
  1284. sh_mem_bases = DEFAULT_SH_MEM_BASES | (DEFAULT_SH_MEM_BASES << 16);
  1285. sh_mem_config = SH_MEM_ADDRESS_MODE_64 |
  1286. SH_MEM_ALIGNMENT_MODE_UNALIGNED <<
  1287. SH_MEM_CONFIG__ALIGNMENT_MODE__SHIFT;
  1288. mutex_lock(&adev->srbm_mutex);
  1289. for (i = FIRST_COMPUTE_VMID; i < LAST_COMPUTE_VMID; i++) {
  1290. soc15_grbm_select(adev, 0, 0, 0, i);
  1291. /* CP and shaders */
  1292. WREG32_SOC15(GC, 0, mmSH_MEM_CONFIG, sh_mem_config);
  1293. WREG32_SOC15(GC, 0, mmSH_MEM_BASES, sh_mem_bases);
  1294. }
  1295. soc15_grbm_select(adev, 0, 0, 0, 0);
  1296. mutex_unlock(&adev->srbm_mutex);
  1297. }
  1298. static void gfx_v9_0_gpu_init(struct amdgpu_device *adev)
  1299. {
  1300. u32 tmp;
  1301. int i;
  1302. WREG32_FIELD15(GC, 0, GRBM_CNTL, READ_TIMEOUT, 0xff);
  1303. gfx_v9_0_tiling_mode_table_init(adev);
  1304. gfx_v9_0_setup_rb(adev);
  1305. gfx_v9_0_get_cu_info(adev, &adev->gfx.cu_info);
  1306. /* XXX SH_MEM regs */
  1307. /* where to put LDS, scratch, GPUVM in FSA64 space */
  1308. mutex_lock(&adev->srbm_mutex);
  1309. for (i = 0; i < 16; i++) {
  1310. soc15_grbm_select(adev, 0, 0, 0, i);
  1311. /* CP and shaders */
  1312. tmp = 0;
  1313. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, ALIGNMENT_MODE,
  1314. SH_MEM_ALIGNMENT_MODE_UNALIGNED);
  1315. WREG32_SOC15(GC, 0, mmSH_MEM_CONFIG, tmp);
  1316. WREG32_SOC15(GC, 0, mmSH_MEM_BASES, 0);
  1317. }
  1318. soc15_grbm_select(adev, 0, 0, 0, 0);
  1319. mutex_unlock(&adev->srbm_mutex);
  1320. gfx_v9_0_init_compute_vmid(adev);
  1321. mutex_lock(&adev->grbm_idx_mutex);
  1322. /*
  1323. * making sure that the following register writes will be broadcasted
  1324. * to all the shaders
  1325. */
  1326. gfx_v9_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  1327. WREG32_SOC15(GC, 0, mmPA_SC_FIFO_SIZE,
  1328. (adev->gfx.config.sc_prim_fifo_size_frontend <<
  1329. PA_SC_FIFO_SIZE__SC_FRONTEND_PRIM_FIFO_SIZE__SHIFT) |
  1330. (adev->gfx.config.sc_prim_fifo_size_backend <<
  1331. PA_SC_FIFO_SIZE__SC_BACKEND_PRIM_FIFO_SIZE__SHIFT) |
  1332. (adev->gfx.config.sc_hiz_tile_fifo_size <<
  1333. PA_SC_FIFO_SIZE__SC_HIZ_TILE_FIFO_SIZE__SHIFT) |
  1334. (adev->gfx.config.sc_earlyz_tile_fifo_size <<
  1335. PA_SC_FIFO_SIZE__SC_EARLYZ_TILE_FIFO_SIZE__SHIFT));
  1336. mutex_unlock(&adev->grbm_idx_mutex);
  1337. }
  1338. static void gfx_v9_0_wait_for_rlc_serdes(struct amdgpu_device *adev)
  1339. {
  1340. u32 i, j, k;
  1341. u32 mask;
  1342. mutex_lock(&adev->grbm_idx_mutex);
  1343. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  1344. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  1345. gfx_v9_0_select_se_sh(adev, i, j, 0xffffffff);
  1346. for (k = 0; k < adev->usec_timeout; k++) {
  1347. if (RREG32_SOC15(GC, 0, mmRLC_SERDES_CU_MASTER_BUSY) == 0)
  1348. break;
  1349. udelay(1);
  1350. }
  1351. }
  1352. }
  1353. gfx_v9_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  1354. mutex_unlock(&adev->grbm_idx_mutex);
  1355. mask = RLC_SERDES_NONCU_MASTER_BUSY__SE_MASTER_BUSY_MASK |
  1356. RLC_SERDES_NONCU_MASTER_BUSY__GC_MASTER_BUSY_MASK |
  1357. RLC_SERDES_NONCU_MASTER_BUSY__TC0_MASTER_BUSY_MASK |
  1358. RLC_SERDES_NONCU_MASTER_BUSY__TC1_MASTER_BUSY_MASK;
  1359. for (k = 0; k < adev->usec_timeout; k++) {
  1360. if ((RREG32_SOC15(GC, 0, mmRLC_SERDES_NONCU_MASTER_BUSY) & mask) == 0)
  1361. break;
  1362. udelay(1);
  1363. }
  1364. }
  1365. static void gfx_v9_0_enable_gui_idle_interrupt(struct amdgpu_device *adev,
  1366. bool enable)
  1367. {
  1368. u32 tmp = RREG32_SOC15(GC, 0, mmCP_INT_CNTL_RING0);
  1369. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CNTX_BUSY_INT_ENABLE, enable ? 1 : 0);
  1370. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CNTX_EMPTY_INT_ENABLE, enable ? 1 : 0);
  1371. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CMP_BUSY_INT_ENABLE, enable ? 1 : 0);
  1372. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, GFX_IDLE_INT_ENABLE, enable ? 1 : 0);
  1373. WREG32_SOC15(GC, 0, mmCP_INT_CNTL_RING0, tmp);
  1374. }
  1375. static void gfx_v9_0_init_csb(struct amdgpu_device *adev)
  1376. {
  1377. /* csib */
  1378. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_CSIB_ADDR_HI),
  1379. adev->gfx.rlc.clear_state_gpu_addr >> 32);
  1380. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_CSIB_ADDR_LO),
  1381. adev->gfx.rlc.clear_state_gpu_addr & 0xfffffffc);
  1382. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_CSIB_LENGTH),
  1383. adev->gfx.rlc.clear_state_size);
  1384. }
  1385. static void gfx_v9_0_parse_ind_reg_list(int *register_list_format,
  1386. int indirect_offset,
  1387. int list_size,
  1388. int *unique_indirect_regs,
  1389. int *unique_indirect_reg_count,
  1390. int max_indirect_reg_count,
  1391. int *indirect_start_offsets,
  1392. int *indirect_start_offsets_count,
  1393. int max_indirect_start_offsets_count)
  1394. {
  1395. int idx;
  1396. bool new_entry = true;
  1397. for (; indirect_offset < list_size; indirect_offset++) {
  1398. if (new_entry) {
  1399. new_entry = false;
  1400. indirect_start_offsets[*indirect_start_offsets_count] = indirect_offset;
  1401. *indirect_start_offsets_count = *indirect_start_offsets_count + 1;
  1402. BUG_ON(*indirect_start_offsets_count >= max_indirect_start_offsets_count);
  1403. }
  1404. if (register_list_format[indirect_offset] == 0xFFFFFFFF) {
  1405. new_entry = true;
  1406. continue;
  1407. }
  1408. indirect_offset += 2;
  1409. /* look for the matching indice */
  1410. for (idx = 0; idx < *unique_indirect_reg_count; idx++) {
  1411. if (unique_indirect_regs[idx] ==
  1412. register_list_format[indirect_offset])
  1413. break;
  1414. }
  1415. if (idx >= *unique_indirect_reg_count) {
  1416. unique_indirect_regs[*unique_indirect_reg_count] =
  1417. register_list_format[indirect_offset];
  1418. idx = *unique_indirect_reg_count;
  1419. *unique_indirect_reg_count = *unique_indirect_reg_count + 1;
  1420. BUG_ON(*unique_indirect_reg_count >= max_indirect_reg_count);
  1421. }
  1422. register_list_format[indirect_offset] = idx;
  1423. }
  1424. }
  1425. static int gfx_v9_0_init_rlc_save_restore_list(struct amdgpu_device *adev)
  1426. {
  1427. int unique_indirect_regs[] = {0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0};
  1428. int unique_indirect_reg_count = 0;
  1429. int indirect_start_offsets[] = {0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0};
  1430. int indirect_start_offsets_count = 0;
  1431. int list_size = 0;
  1432. int i = 0;
  1433. u32 tmp = 0;
  1434. u32 *register_list_format =
  1435. kmalloc(adev->gfx.rlc.reg_list_format_size_bytes, GFP_KERNEL);
  1436. if (!register_list_format)
  1437. return -ENOMEM;
  1438. memcpy(register_list_format, adev->gfx.rlc.register_list_format,
  1439. adev->gfx.rlc.reg_list_format_size_bytes);
  1440. /* setup unique_indirect_regs array and indirect_start_offsets array */
  1441. gfx_v9_0_parse_ind_reg_list(register_list_format,
  1442. GFX9_RLC_FORMAT_DIRECT_REG_LIST_LENGTH,
  1443. adev->gfx.rlc.reg_list_format_size_bytes >> 2,
  1444. unique_indirect_regs,
  1445. &unique_indirect_reg_count,
  1446. sizeof(unique_indirect_regs)/sizeof(int),
  1447. indirect_start_offsets,
  1448. &indirect_start_offsets_count,
  1449. sizeof(indirect_start_offsets)/sizeof(int));
  1450. /* enable auto inc in case it is disabled */
  1451. tmp = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_SRM_CNTL));
  1452. tmp |= RLC_SRM_CNTL__AUTO_INCR_ADDR_MASK;
  1453. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_SRM_CNTL), tmp);
  1454. /* write register_restore table to offset 0x0 using RLC_SRM_ARAM_ADDR/DATA */
  1455. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_SRM_ARAM_ADDR),
  1456. RLC_SAVE_RESTORE_ADDR_STARTING_OFFSET);
  1457. for (i = 0; i < adev->gfx.rlc.reg_list_size_bytes >> 2; i++)
  1458. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_SRM_ARAM_DATA),
  1459. adev->gfx.rlc.register_restore[i]);
  1460. /* load direct register */
  1461. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_SRM_ARAM_ADDR), 0);
  1462. for (i = 0; i < adev->gfx.rlc.reg_list_size_bytes >> 2; i++)
  1463. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_SRM_ARAM_DATA),
  1464. adev->gfx.rlc.register_restore[i]);
  1465. /* load indirect register */
  1466. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_SCRATCH_ADDR),
  1467. adev->gfx.rlc.reg_list_format_start);
  1468. for (i = 0; i < adev->gfx.rlc.reg_list_format_size_bytes >> 2; i++)
  1469. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_SCRATCH_DATA),
  1470. register_list_format[i]);
  1471. /* set save/restore list size */
  1472. list_size = adev->gfx.rlc.reg_list_size_bytes >> 2;
  1473. list_size = list_size >> 1;
  1474. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_SCRATCH_ADDR),
  1475. adev->gfx.rlc.reg_restore_list_size);
  1476. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_SCRATCH_DATA), list_size);
  1477. /* write the starting offsets to RLC scratch ram */
  1478. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_SCRATCH_ADDR),
  1479. adev->gfx.rlc.starting_offsets_start);
  1480. for (i = 0; i < sizeof(indirect_start_offsets)/sizeof(int); i++)
  1481. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_SCRATCH_DATA),
  1482. indirect_start_offsets[i]);
  1483. /* load unique indirect regs*/
  1484. for (i = 0; i < sizeof(unique_indirect_regs)/sizeof(int); i++) {
  1485. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_SRM_INDEX_CNTL_ADDR_0) + i,
  1486. unique_indirect_regs[i] & 0x3FFFF);
  1487. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_SRM_INDEX_CNTL_DATA_0) + i,
  1488. unique_indirect_regs[i] >> 20);
  1489. }
  1490. kfree(register_list_format);
  1491. return 0;
  1492. }
  1493. static void gfx_v9_0_enable_save_restore_machine(struct amdgpu_device *adev)
  1494. {
  1495. u32 tmp = 0;
  1496. tmp = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_SRM_CNTL));
  1497. tmp |= RLC_SRM_CNTL__SRM_ENABLE_MASK;
  1498. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_SRM_CNTL), tmp);
  1499. }
  1500. static void pwr_10_0_gfxip_control_over_cgpg(struct amdgpu_device *adev,
  1501. bool enable)
  1502. {
  1503. uint32_t data = 0;
  1504. uint32_t default_data = 0;
  1505. default_data = data = RREG32(SOC15_REG_OFFSET(PWR, 0, mmPWR_MISC_CNTL_STATUS));
  1506. if (enable == true) {
  1507. /* enable GFXIP control over CGPG */
  1508. data |= PWR_MISC_CNTL_STATUS__PWR_GFX_RLC_CGPG_EN_MASK;
  1509. if(default_data != data)
  1510. WREG32(SOC15_REG_OFFSET(PWR, 0, mmPWR_MISC_CNTL_STATUS), data);
  1511. /* update status */
  1512. data &= ~PWR_MISC_CNTL_STATUS__PWR_GFXOFF_STATUS_MASK;
  1513. data |= (2 << PWR_MISC_CNTL_STATUS__PWR_GFXOFF_STATUS__SHIFT);
  1514. if(default_data != data)
  1515. WREG32(SOC15_REG_OFFSET(PWR, 0, mmPWR_MISC_CNTL_STATUS), data);
  1516. } else {
  1517. /* restore GFXIP control over GCPG */
  1518. data &= ~PWR_MISC_CNTL_STATUS__PWR_GFX_RLC_CGPG_EN_MASK;
  1519. if(default_data != data)
  1520. WREG32(SOC15_REG_OFFSET(PWR, 0, mmPWR_MISC_CNTL_STATUS), data);
  1521. }
  1522. }
  1523. static void gfx_v9_0_init_gfx_power_gating(struct amdgpu_device *adev)
  1524. {
  1525. uint32_t data = 0;
  1526. if (adev->pg_flags & (AMD_PG_SUPPORT_GFX_PG |
  1527. AMD_PG_SUPPORT_GFX_SMG |
  1528. AMD_PG_SUPPORT_GFX_DMG)) {
  1529. /* init IDLE_POLL_COUNT = 60 */
  1530. data = RREG32(SOC15_REG_OFFSET(GC, 0, mmCP_RB_WPTR_POLL_CNTL));
  1531. data &= ~CP_RB_WPTR_POLL_CNTL__IDLE_POLL_COUNT_MASK;
  1532. data |= (0x60 << CP_RB_WPTR_POLL_CNTL__IDLE_POLL_COUNT__SHIFT);
  1533. WREG32(SOC15_REG_OFFSET(GC, 0, mmCP_RB_WPTR_POLL_CNTL), data);
  1534. /* init RLC PG Delay */
  1535. data = 0;
  1536. data |= (0x10 << RLC_PG_DELAY__POWER_UP_DELAY__SHIFT);
  1537. data |= (0x10 << RLC_PG_DELAY__POWER_DOWN_DELAY__SHIFT);
  1538. data |= (0x10 << RLC_PG_DELAY__CMD_PROPAGATE_DELAY__SHIFT);
  1539. data |= (0x40 << RLC_PG_DELAY__MEM_SLEEP_DELAY__SHIFT);
  1540. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_DELAY), data);
  1541. data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_DELAY_2));
  1542. data &= ~RLC_PG_DELAY_2__SERDES_CMD_DELAY_MASK;
  1543. data |= (0x4 << RLC_PG_DELAY_2__SERDES_CMD_DELAY__SHIFT);
  1544. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_DELAY_2), data);
  1545. data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_DELAY_3));
  1546. data &= ~RLC_PG_DELAY_3__CGCG_ACTIVE_BEFORE_CGPG_MASK;
  1547. data |= (0xff << RLC_PG_DELAY_3__CGCG_ACTIVE_BEFORE_CGPG__SHIFT);
  1548. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_DELAY_3), data);
  1549. data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_AUTO_PG_CTRL));
  1550. data &= ~RLC_AUTO_PG_CTRL__GRBM_REG_SAVE_GFX_IDLE_THRESHOLD_MASK;
  1551. /* program GRBM_REG_SAVE_GFX_IDLE_THRESHOLD to 0x55f0 */
  1552. data |= (0x55f0 << RLC_AUTO_PG_CTRL__GRBM_REG_SAVE_GFX_IDLE_THRESHOLD__SHIFT);
  1553. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_AUTO_PG_CTRL), data);
  1554. pwr_10_0_gfxip_control_over_cgpg(adev, true);
  1555. }
  1556. }
  1557. static void gfx_v9_0_enable_sck_slow_down_on_power_up(struct amdgpu_device *adev,
  1558. bool enable)
  1559. {
  1560. uint32_t data = 0;
  1561. uint32_t default_data = 0;
  1562. default_data = data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL));
  1563. if (enable == true) {
  1564. data |= RLC_PG_CNTL__SMU_CLK_SLOWDOWN_ON_PU_ENABLE_MASK;
  1565. if (default_data != data)
  1566. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL), data);
  1567. } else {
  1568. data &= ~RLC_PG_CNTL__SMU_CLK_SLOWDOWN_ON_PU_ENABLE_MASK;
  1569. if(default_data != data)
  1570. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL), data);
  1571. }
  1572. }
  1573. static void gfx_v9_0_enable_sck_slow_down_on_power_down(struct amdgpu_device *adev,
  1574. bool enable)
  1575. {
  1576. uint32_t data = 0;
  1577. uint32_t default_data = 0;
  1578. default_data = data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL));
  1579. if (enable == true) {
  1580. data |= RLC_PG_CNTL__SMU_CLK_SLOWDOWN_ON_PD_ENABLE_MASK;
  1581. if(default_data != data)
  1582. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL), data);
  1583. } else {
  1584. data &= ~RLC_PG_CNTL__SMU_CLK_SLOWDOWN_ON_PD_ENABLE_MASK;
  1585. if(default_data != data)
  1586. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL), data);
  1587. }
  1588. }
  1589. static void gfx_v9_0_enable_cp_power_gating(struct amdgpu_device *adev,
  1590. bool enable)
  1591. {
  1592. uint32_t data = 0;
  1593. uint32_t default_data = 0;
  1594. default_data = data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL));
  1595. if (enable == true) {
  1596. data &= ~RLC_PG_CNTL__CP_PG_DISABLE_MASK;
  1597. if(default_data != data)
  1598. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL), data);
  1599. } else {
  1600. data |= RLC_PG_CNTL__CP_PG_DISABLE_MASK;
  1601. if(default_data != data)
  1602. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL), data);
  1603. }
  1604. }
  1605. static void gfx_v9_0_enable_gfx_cg_power_gating(struct amdgpu_device *adev,
  1606. bool enable)
  1607. {
  1608. uint32_t data, default_data;
  1609. default_data = data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL));
  1610. if (enable == true)
  1611. data |= RLC_PG_CNTL__GFX_POWER_GATING_ENABLE_MASK;
  1612. else
  1613. data &= ~RLC_PG_CNTL__GFX_POWER_GATING_ENABLE_MASK;
  1614. if(default_data != data)
  1615. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL), data);
  1616. }
  1617. static void gfx_v9_0_enable_gfx_pipeline_powergating(struct amdgpu_device *adev,
  1618. bool enable)
  1619. {
  1620. uint32_t data, default_data;
  1621. default_data = data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL));
  1622. if (enable == true)
  1623. data |= RLC_PG_CNTL__GFX_PIPELINE_PG_ENABLE_MASK;
  1624. else
  1625. data &= ~RLC_PG_CNTL__GFX_PIPELINE_PG_ENABLE_MASK;
  1626. if(default_data != data)
  1627. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL), data);
  1628. if (!enable)
  1629. /* read any GFX register to wake up GFX */
  1630. data = RREG32(SOC15_REG_OFFSET(GC, 0, mmDB_RENDER_CONTROL));
  1631. }
  1632. static void gfx_v9_0_enable_gfx_static_mg_power_gating(struct amdgpu_device *adev,
  1633. bool enable)
  1634. {
  1635. uint32_t data, default_data;
  1636. default_data = data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL));
  1637. if (enable == true)
  1638. data |= RLC_PG_CNTL__STATIC_PER_CU_PG_ENABLE_MASK;
  1639. else
  1640. data &= ~RLC_PG_CNTL__STATIC_PER_CU_PG_ENABLE_MASK;
  1641. if(default_data != data)
  1642. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL), data);
  1643. }
  1644. static void gfx_v9_0_enable_gfx_dynamic_mg_power_gating(struct amdgpu_device *adev,
  1645. bool enable)
  1646. {
  1647. uint32_t data, default_data;
  1648. default_data = data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL));
  1649. if (enable == true)
  1650. data |= RLC_PG_CNTL__DYN_PER_CU_PG_ENABLE_MASK;
  1651. else
  1652. data &= ~RLC_PG_CNTL__DYN_PER_CU_PG_ENABLE_MASK;
  1653. if(default_data != data)
  1654. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL), data);
  1655. }
  1656. static void gfx_v9_0_init_pg(struct amdgpu_device *adev)
  1657. {
  1658. if (adev->pg_flags & (AMD_PG_SUPPORT_GFX_PG |
  1659. AMD_PG_SUPPORT_GFX_SMG |
  1660. AMD_PG_SUPPORT_GFX_DMG |
  1661. AMD_PG_SUPPORT_CP |
  1662. AMD_PG_SUPPORT_GDS |
  1663. AMD_PG_SUPPORT_RLC_SMU_HS)) {
  1664. gfx_v9_0_init_csb(adev);
  1665. gfx_v9_0_init_rlc_save_restore_list(adev);
  1666. gfx_v9_0_enable_save_restore_machine(adev);
  1667. if (adev->asic_type == CHIP_RAVEN) {
  1668. WREG32(mmRLC_JUMP_TABLE_RESTORE,
  1669. adev->gfx.rlc.cp_table_gpu_addr >> 8);
  1670. gfx_v9_0_init_gfx_power_gating(adev);
  1671. if (adev->pg_flags & AMD_PG_SUPPORT_RLC_SMU_HS) {
  1672. gfx_v9_0_enable_sck_slow_down_on_power_up(adev, true);
  1673. gfx_v9_0_enable_sck_slow_down_on_power_down(adev, true);
  1674. } else {
  1675. gfx_v9_0_enable_sck_slow_down_on_power_up(adev, false);
  1676. gfx_v9_0_enable_sck_slow_down_on_power_down(adev, false);
  1677. }
  1678. if (adev->pg_flags & AMD_PG_SUPPORT_CP)
  1679. gfx_v9_0_enable_cp_power_gating(adev, true);
  1680. else
  1681. gfx_v9_0_enable_cp_power_gating(adev, false);
  1682. }
  1683. }
  1684. }
  1685. void gfx_v9_0_rlc_stop(struct amdgpu_device *adev)
  1686. {
  1687. u32 tmp = RREG32_SOC15(GC, 0, mmRLC_CNTL);
  1688. tmp = REG_SET_FIELD(tmp, RLC_CNTL, RLC_ENABLE_F32, 0);
  1689. WREG32_SOC15(GC, 0, mmRLC_CNTL, tmp);
  1690. gfx_v9_0_enable_gui_idle_interrupt(adev, false);
  1691. gfx_v9_0_wait_for_rlc_serdes(adev);
  1692. }
  1693. static void gfx_v9_0_rlc_reset(struct amdgpu_device *adev)
  1694. {
  1695. WREG32_FIELD15(GC, 0, GRBM_SOFT_RESET, SOFT_RESET_RLC, 1);
  1696. udelay(50);
  1697. WREG32_FIELD15(GC, 0, GRBM_SOFT_RESET, SOFT_RESET_RLC, 0);
  1698. udelay(50);
  1699. }
  1700. static void gfx_v9_0_rlc_start(struct amdgpu_device *adev)
  1701. {
  1702. #ifdef AMDGPU_RLC_DEBUG_RETRY
  1703. u32 rlc_ucode_ver;
  1704. #endif
  1705. WREG32_FIELD15(GC, 0, RLC_CNTL, RLC_ENABLE_F32, 1);
  1706. /* carrizo do enable cp interrupt after cp inited */
  1707. if (!(adev->flags & AMD_IS_APU))
  1708. gfx_v9_0_enable_gui_idle_interrupt(adev, true);
  1709. udelay(50);
  1710. #ifdef AMDGPU_RLC_DEBUG_RETRY
  1711. /* RLC_GPM_GENERAL_6 : RLC Ucode version */
  1712. rlc_ucode_ver = RREG32_SOC15(GC, 0, mmRLC_GPM_GENERAL_6);
  1713. if(rlc_ucode_ver == 0x108) {
  1714. DRM_INFO("Using rlc debug ucode. mmRLC_GPM_GENERAL_6 ==0x08%x / fw_ver == %i \n",
  1715. rlc_ucode_ver, adev->gfx.rlc_fw_version);
  1716. /* RLC_GPM_TIMER_INT_3 : Timer interval in RefCLK cycles,
  1717. * default is 0x9C4 to create a 100us interval */
  1718. WREG32_SOC15(GC, 0, mmRLC_GPM_TIMER_INT_3, 0x9C4);
  1719. /* RLC_GPM_GENERAL_12 : Minimum gap between wptr and rptr
  1720. * to disable the page fault retry interrupts, default is
  1721. * 0x100 (256) */
  1722. WREG32_SOC15(GC, 0, mmRLC_GPM_GENERAL_12, 0x100);
  1723. }
  1724. #endif
  1725. }
  1726. static int gfx_v9_0_rlc_load_microcode(struct amdgpu_device *adev)
  1727. {
  1728. const struct rlc_firmware_header_v2_0 *hdr;
  1729. const __le32 *fw_data;
  1730. unsigned i, fw_size;
  1731. if (!adev->gfx.rlc_fw)
  1732. return -EINVAL;
  1733. hdr = (const struct rlc_firmware_header_v2_0 *)adev->gfx.rlc_fw->data;
  1734. amdgpu_ucode_print_rlc_hdr(&hdr->header);
  1735. fw_data = (const __le32 *)(adev->gfx.rlc_fw->data +
  1736. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  1737. fw_size = le32_to_cpu(hdr->header.ucode_size_bytes) / 4;
  1738. WREG32_SOC15(GC, 0, mmRLC_GPM_UCODE_ADDR,
  1739. RLCG_UCODE_LOADING_START_ADDRESS);
  1740. for (i = 0; i < fw_size; i++)
  1741. WREG32_SOC15(GC, 0, mmRLC_GPM_UCODE_DATA, le32_to_cpup(fw_data++));
  1742. WREG32_SOC15(GC, 0, mmRLC_GPM_UCODE_ADDR, adev->gfx.rlc_fw_version);
  1743. return 0;
  1744. }
  1745. static int gfx_v9_0_rlc_resume(struct amdgpu_device *adev)
  1746. {
  1747. int r;
  1748. if (amdgpu_sriov_vf(adev))
  1749. return 0;
  1750. gfx_v9_0_rlc_stop(adev);
  1751. /* disable CG */
  1752. WREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL, 0);
  1753. /* disable PG */
  1754. WREG32_SOC15(GC, 0, mmRLC_PG_CNTL, 0);
  1755. gfx_v9_0_rlc_reset(adev);
  1756. gfx_v9_0_init_pg(adev);
  1757. if (adev->firmware.load_type != AMDGPU_FW_LOAD_PSP) {
  1758. /* legacy rlc firmware loading */
  1759. r = gfx_v9_0_rlc_load_microcode(adev);
  1760. if (r)
  1761. return r;
  1762. }
  1763. if (adev->asic_type == CHIP_RAVEN) {
  1764. if (amdgpu_lbpw != 0)
  1765. gfx_v9_0_enable_lbpw(adev, true);
  1766. else
  1767. gfx_v9_0_enable_lbpw(adev, false);
  1768. }
  1769. gfx_v9_0_rlc_start(adev);
  1770. return 0;
  1771. }
  1772. static void gfx_v9_0_cp_gfx_enable(struct amdgpu_device *adev, bool enable)
  1773. {
  1774. int i;
  1775. u32 tmp = RREG32_SOC15(GC, 0, mmCP_ME_CNTL);
  1776. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, ME_HALT, enable ? 0 : 1);
  1777. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, PFP_HALT, enable ? 0 : 1);
  1778. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, CE_HALT, enable ? 0 : 1);
  1779. if (!enable) {
  1780. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  1781. adev->gfx.gfx_ring[i].ready = false;
  1782. }
  1783. WREG32_SOC15(GC, 0, mmCP_ME_CNTL, tmp);
  1784. udelay(50);
  1785. }
  1786. static int gfx_v9_0_cp_gfx_load_microcode(struct amdgpu_device *adev)
  1787. {
  1788. const struct gfx_firmware_header_v1_0 *pfp_hdr;
  1789. const struct gfx_firmware_header_v1_0 *ce_hdr;
  1790. const struct gfx_firmware_header_v1_0 *me_hdr;
  1791. const __le32 *fw_data;
  1792. unsigned i, fw_size;
  1793. if (!adev->gfx.me_fw || !adev->gfx.pfp_fw || !adev->gfx.ce_fw)
  1794. return -EINVAL;
  1795. pfp_hdr = (const struct gfx_firmware_header_v1_0 *)
  1796. adev->gfx.pfp_fw->data;
  1797. ce_hdr = (const struct gfx_firmware_header_v1_0 *)
  1798. adev->gfx.ce_fw->data;
  1799. me_hdr = (const struct gfx_firmware_header_v1_0 *)
  1800. adev->gfx.me_fw->data;
  1801. amdgpu_ucode_print_gfx_hdr(&pfp_hdr->header);
  1802. amdgpu_ucode_print_gfx_hdr(&ce_hdr->header);
  1803. amdgpu_ucode_print_gfx_hdr(&me_hdr->header);
  1804. gfx_v9_0_cp_gfx_enable(adev, false);
  1805. /* PFP */
  1806. fw_data = (const __le32 *)
  1807. (adev->gfx.pfp_fw->data +
  1808. le32_to_cpu(pfp_hdr->header.ucode_array_offset_bytes));
  1809. fw_size = le32_to_cpu(pfp_hdr->header.ucode_size_bytes) / 4;
  1810. WREG32_SOC15(GC, 0, mmCP_PFP_UCODE_ADDR, 0);
  1811. for (i = 0; i < fw_size; i++)
  1812. WREG32_SOC15(GC, 0, mmCP_PFP_UCODE_DATA, le32_to_cpup(fw_data++));
  1813. WREG32_SOC15(GC, 0, mmCP_PFP_UCODE_ADDR, adev->gfx.pfp_fw_version);
  1814. /* CE */
  1815. fw_data = (const __le32 *)
  1816. (adev->gfx.ce_fw->data +
  1817. le32_to_cpu(ce_hdr->header.ucode_array_offset_bytes));
  1818. fw_size = le32_to_cpu(ce_hdr->header.ucode_size_bytes) / 4;
  1819. WREG32_SOC15(GC, 0, mmCP_CE_UCODE_ADDR, 0);
  1820. for (i = 0; i < fw_size; i++)
  1821. WREG32_SOC15(GC, 0, mmCP_CE_UCODE_DATA, le32_to_cpup(fw_data++));
  1822. WREG32_SOC15(GC, 0, mmCP_CE_UCODE_ADDR, adev->gfx.ce_fw_version);
  1823. /* ME */
  1824. fw_data = (const __le32 *)
  1825. (adev->gfx.me_fw->data +
  1826. le32_to_cpu(me_hdr->header.ucode_array_offset_bytes));
  1827. fw_size = le32_to_cpu(me_hdr->header.ucode_size_bytes) / 4;
  1828. WREG32_SOC15(GC, 0, mmCP_ME_RAM_WADDR, 0);
  1829. for (i = 0; i < fw_size; i++)
  1830. WREG32_SOC15(GC, 0, mmCP_ME_RAM_DATA, le32_to_cpup(fw_data++));
  1831. WREG32_SOC15(GC, 0, mmCP_ME_RAM_WADDR, adev->gfx.me_fw_version);
  1832. return 0;
  1833. }
  1834. static int gfx_v9_0_cp_gfx_start(struct amdgpu_device *adev)
  1835. {
  1836. struct amdgpu_ring *ring = &adev->gfx.gfx_ring[0];
  1837. const struct cs_section_def *sect = NULL;
  1838. const struct cs_extent_def *ext = NULL;
  1839. int r, i;
  1840. /* init the CP */
  1841. WREG32_SOC15(GC, 0, mmCP_MAX_CONTEXT, adev->gfx.config.max_hw_contexts - 1);
  1842. WREG32_SOC15(GC, 0, mmCP_DEVICE_ID, 1);
  1843. gfx_v9_0_cp_gfx_enable(adev, true);
  1844. r = amdgpu_ring_alloc(ring, gfx_v9_0_get_csb_size(adev) + 4);
  1845. if (r) {
  1846. DRM_ERROR("amdgpu: cp failed to lock ring (%d).\n", r);
  1847. return r;
  1848. }
  1849. amdgpu_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1850. amdgpu_ring_write(ring, PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  1851. amdgpu_ring_write(ring, PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  1852. amdgpu_ring_write(ring, 0x80000000);
  1853. amdgpu_ring_write(ring, 0x80000000);
  1854. for (sect = gfx9_cs_data; sect->section != NULL; ++sect) {
  1855. for (ext = sect->section; ext->extent != NULL; ++ext) {
  1856. if (sect->id == SECT_CONTEXT) {
  1857. amdgpu_ring_write(ring,
  1858. PACKET3(PACKET3_SET_CONTEXT_REG,
  1859. ext->reg_count));
  1860. amdgpu_ring_write(ring,
  1861. ext->reg_index - PACKET3_SET_CONTEXT_REG_START);
  1862. for (i = 0; i < ext->reg_count; i++)
  1863. amdgpu_ring_write(ring, ext->extent[i]);
  1864. }
  1865. }
  1866. }
  1867. amdgpu_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1868. amdgpu_ring_write(ring, PACKET3_PREAMBLE_END_CLEAR_STATE);
  1869. amdgpu_ring_write(ring, PACKET3(PACKET3_CLEAR_STATE, 0));
  1870. amdgpu_ring_write(ring, 0);
  1871. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_BASE, 2));
  1872. amdgpu_ring_write(ring, PACKET3_BASE_INDEX(CE_PARTITION_BASE));
  1873. amdgpu_ring_write(ring, 0x8000);
  1874. amdgpu_ring_write(ring, 0x8000);
  1875. amdgpu_ring_commit(ring);
  1876. return 0;
  1877. }
  1878. static int gfx_v9_0_cp_gfx_resume(struct amdgpu_device *adev)
  1879. {
  1880. struct amdgpu_ring *ring;
  1881. u32 tmp;
  1882. u32 rb_bufsz;
  1883. u64 rb_addr, rptr_addr, wptr_gpu_addr;
  1884. /* Set the write pointer delay */
  1885. WREG32_SOC15(GC, 0, mmCP_RB_WPTR_DELAY, 0);
  1886. /* set the RB to use vmid 0 */
  1887. WREG32_SOC15(GC, 0, mmCP_RB_VMID, 0);
  1888. /* Set ring buffer size */
  1889. ring = &adev->gfx.gfx_ring[0];
  1890. rb_bufsz = order_base_2(ring->ring_size / 8);
  1891. tmp = REG_SET_FIELD(0, CP_RB0_CNTL, RB_BUFSZ, rb_bufsz);
  1892. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, RB_BLKSZ, rb_bufsz - 2);
  1893. #ifdef __BIG_ENDIAN
  1894. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, BUF_SWAP, 1);
  1895. #endif
  1896. WREG32_SOC15(GC, 0, mmCP_RB0_CNTL, tmp);
  1897. /* Initialize the ring buffer's write pointers */
  1898. ring->wptr = 0;
  1899. WREG32_SOC15(GC, 0, mmCP_RB0_WPTR, lower_32_bits(ring->wptr));
  1900. WREG32_SOC15(GC, 0, mmCP_RB0_WPTR_HI, upper_32_bits(ring->wptr));
  1901. /* set the wb address wether it's enabled or not */
  1902. rptr_addr = adev->wb.gpu_addr + (ring->rptr_offs * 4);
  1903. WREG32_SOC15(GC, 0, mmCP_RB0_RPTR_ADDR, lower_32_bits(rptr_addr));
  1904. WREG32_SOC15(GC, 0, mmCP_RB0_RPTR_ADDR_HI, upper_32_bits(rptr_addr) & CP_RB_RPTR_ADDR_HI__RB_RPTR_ADDR_HI_MASK);
  1905. wptr_gpu_addr = adev->wb.gpu_addr + (ring->wptr_offs * 4);
  1906. WREG32_SOC15(GC, 0, mmCP_RB_WPTR_POLL_ADDR_LO, lower_32_bits(wptr_gpu_addr));
  1907. WREG32_SOC15(GC, 0, mmCP_RB_WPTR_POLL_ADDR_HI, upper_32_bits(wptr_gpu_addr));
  1908. mdelay(1);
  1909. WREG32_SOC15(GC, 0, mmCP_RB0_CNTL, tmp);
  1910. rb_addr = ring->gpu_addr >> 8;
  1911. WREG32_SOC15(GC, 0, mmCP_RB0_BASE, rb_addr);
  1912. WREG32_SOC15(GC, 0, mmCP_RB0_BASE_HI, upper_32_bits(rb_addr));
  1913. tmp = RREG32_SOC15(GC, 0, mmCP_RB_DOORBELL_CONTROL);
  1914. if (ring->use_doorbell) {
  1915. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  1916. DOORBELL_OFFSET, ring->doorbell_index);
  1917. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  1918. DOORBELL_EN, 1);
  1919. } else {
  1920. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL, DOORBELL_EN, 0);
  1921. }
  1922. WREG32_SOC15(GC, 0, mmCP_RB_DOORBELL_CONTROL, tmp);
  1923. tmp = REG_SET_FIELD(0, CP_RB_DOORBELL_RANGE_LOWER,
  1924. DOORBELL_RANGE_LOWER, ring->doorbell_index);
  1925. WREG32_SOC15(GC, 0, mmCP_RB_DOORBELL_RANGE_LOWER, tmp);
  1926. WREG32_SOC15(GC, 0, mmCP_RB_DOORBELL_RANGE_UPPER,
  1927. CP_RB_DOORBELL_RANGE_UPPER__DOORBELL_RANGE_UPPER_MASK);
  1928. /* start the ring */
  1929. gfx_v9_0_cp_gfx_start(adev);
  1930. ring->ready = true;
  1931. return 0;
  1932. }
  1933. static void gfx_v9_0_cp_compute_enable(struct amdgpu_device *adev, bool enable)
  1934. {
  1935. int i;
  1936. if (enable) {
  1937. WREG32_SOC15(GC, 0, mmCP_MEC_CNTL, 0);
  1938. } else {
  1939. WREG32_SOC15(GC, 0, mmCP_MEC_CNTL,
  1940. (CP_MEC_CNTL__MEC_ME1_HALT_MASK | CP_MEC_CNTL__MEC_ME2_HALT_MASK));
  1941. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  1942. adev->gfx.compute_ring[i].ready = false;
  1943. adev->gfx.kiq.ring.ready = false;
  1944. }
  1945. udelay(50);
  1946. }
  1947. static int gfx_v9_0_cp_compute_load_microcode(struct amdgpu_device *adev)
  1948. {
  1949. const struct gfx_firmware_header_v1_0 *mec_hdr;
  1950. const __le32 *fw_data;
  1951. unsigned i;
  1952. u32 tmp;
  1953. if (!adev->gfx.mec_fw)
  1954. return -EINVAL;
  1955. gfx_v9_0_cp_compute_enable(adev, false);
  1956. mec_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  1957. amdgpu_ucode_print_gfx_hdr(&mec_hdr->header);
  1958. fw_data = (const __le32 *)
  1959. (adev->gfx.mec_fw->data +
  1960. le32_to_cpu(mec_hdr->header.ucode_array_offset_bytes));
  1961. tmp = 0;
  1962. tmp = REG_SET_FIELD(tmp, CP_CPC_IC_BASE_CNTL, VMID, 0);
  1963. tmp = REG_SET_FIELD(tmp, CP_CPC_IC_BASE_CNTL, CACHE_POLICY, 0);
  1964. WREG32_SOC15(GC, 0, mmCP_CPC_IC_BASE_CNTL, tmp);
  1965. WREG32_SOC15(GC, 0, mmCP_CPC_IC_BASE_LO,
  1966. adev->gfx.mec.mec_fw_gpu_addr & 0xFFFFF000);
  1967. WREG32_SOC15(GC, 0, mmCP_CPC_IC_BASE_HI,
  1968. upper_32_bits(adev->gfx.mec.mec_fw_gpu_addr));
  1969. /* MEC1 */
  1970. WREG32_SOC15(GC, 0, mmCP_MEC_ME1_UCODE_ADDR,
  1971. mec_hdr->jt_offset);
  1972. for (i = 0; i < mec_hdr->jt_size; i++)
  1973. WREG32_SOC15(GC, 0, mmCP_MEC_ME1_UCODE_DATA,
  1974. le32_to_cpup(fw_data + mec_hdr->jt_offset + i));
  1975. WREG32_SOC15(GC, 0, mmCP_MEC_ME1_UCODE_ADDR,
  1976. adev->gfx.mec_fw_version);
  1977. /* Todo : Loading MEC2 firmware is only necessary if MEC2 should run different microcode than MEC1. */
  1978. return 0;
  1979. }
  1980. /* KIQ functions */
  1981. static void gfx_v9_0_kiq_setting(struct amdgpu_ring *ring)
  1982. {
  1983. uint32_t tmp;
  1984. struct amdgpu_device *adev = ring->adev;
  1985. /* tell RLC which is KIQ queue */
  1986. tmp = RREG32_SOC15(GC, 0, mmRLC_CP_SCHEDULERS);
  1987. tmp &= 0xffffff00;
  1988. tmp |= (ring->me << 5) | (ring->pipe << 3) | (ring->queue);
  1989. WREG32_SOC15(GC, 0, mmRLC_CP_SCHEDULERS, tmp);
  1990. tmp |= 0x80;
  1991. WREG32_SOC15(GC, 0, mmRLC_CP_SCHEDULERS, tmp);
  1992. }
  1993. static int gfx_v9_0_kiq_kcq_enable(struct amdgpu_device *adev)
  1994. {
  1995. struct amdgpu_ring *kiq_ring = &adev->gfx.kiq.ring;
  1996. uint32_t scratch, tmp = 0;
  1997. uint64_t queue_mask = 0;
  1998. int r, i;
  1999. for (i = 0; i < AMDGPU_MAX_COMPUTE_QUEUES; ++i) {
  2000. if (!test_bit(i, adev->gfx.mec.queue_bitmap))
  2001. continue;
  2002. /* This situation may be hit in the future if a new HW
  2003. * generation exposes more than 64 queues. If so, the
  2004. * definition of queue_mask needs updating */
  2005. if (WARN_ON(i >= (sizeof(queue_mask)*8))) {
  2006. DRM_ERROR("Invalid KCQ enabled: %d\n", i);
  2007. break;
  2008. }
  2009. queue_mask |= (1ull << i);
  2010. }
  2011. r = amdgpu_gfx_scratch_get(adev, &scratch);
  2012. if (r) {
  2013. DRM_ERROR("Failed to get scratch reg (%d).\n", r);
  2014. return r;
  2015. }
  2016. WREG32(scratch, 0xCAFEDEAD);
  2017. r = amdgpu_ring_alloc(kiq_ring, (7 * adev->gfx.num_compute_rings) + 11);
  2018. if (r) {
  2019. DRM_ERROR("Failed to lock KIQ (%d).\n", r);
  2020. amdgpu_gfx_scratch_free(adev, scratch);
  2021. return r;
  2022. }
  2023. /* set resources */
  2024. amdgpu_ring_write(kiq_ring, PACKET3(PACKET3_SET_RESOURCES, 6));
  2025. amdgpu_ring_write(kiq_ring, PACKET3_SET_RESOURCES_VMID_MASK(0) |
  2026. PACKET3_SET_RESOURCES_QUEUE_TYPE(0)); /* vmid_mask:0 queue_type:0 (KIQ) */
  2027. amdgpu_ring_write(kiq_ring, lower_32_bits(queue_mask)); /* queue mask lo */
  2028. amdgpu_ring_write(kiq_ring, upper_32_bits(queue_mask)); /* queue mask hi */
  2029. amdgpu_ring_write(kiq_ring, 0); /* gws mask lo */
  2030. amdgpu_ring_write(kiq_ring, 0); /* gws mask hi */
  2031. amdgpu_ring_write(kiq_ring, 0); /* oac mask */
  2032. amdgpu_ring_write(kiq_ring, 0); /* gds heap base:0, gds heap size:0 */
  2033. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  2034. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  2035. uint64_t mqd_addr = amdgpu_bo_gpu_offset(ring->mqd_obj);
  2036. uint64_t wptr_addr = adev->wb.gpu_addr + (ring->wptr_offs * 4);
  2037. amdgpu_ring_write(kiq_ring, PACKET3(PACKET3_MAP_QUEUES, 5));
  2038. /* Q_sel:0, vmid:0, vidmem: 1, engine:0, num_Q:1*/
  2039. amdgpu_ring_write(kiq_ring, /* Q_sel: 0, vmid: 0, engine: 0, num_Q: 1 */
  2040. PACKET3_MAP_QUEUES_QUEUE_SEL(0) | /* Queue_Sel */
  2041. PACKET3_MAP_QUEUES_VMID(0) | /* VMID */
  2042. PACKET3_MAP_QUEUES_QUEUE(ring->queue) |
  2043. PACKET3_MAP_QUEUES_PIPE(ring->pipe) |
  2044. PACKET3_MAP_QUEUES_ME((ring->me == 1 ? 0 : 1)) |
  2045. PACKET3_MAP_QUEUES_QUEUE_TYPE(0) | /*queue_type: normal compute queue */
  2046. PACKET3_MAP_QUEUES_ALLOC_FORMAT(1) | /* alloc format: all_on_one_pipe */
  2047. PACKET3_MAP_QUEUES_ENGINE_SEL(0) | /* engine_sel: compute */
  2048. PACKET3_MAP_QUEUES_NUM_QUEUES(1)); /* num_queues: must be 1 */
  2049. amdgpu_ring_write(kiq_ring, PACKET3_MAP_QUEUES_DOORBELL_OFFSET(ring->doorbell_index));
  2050. amdgpu_ring_write(kiq_ring, lower_32_bits(mqd_addr));
  2051. amdgpu_ring_write(kiq_ring, upper_32_bits(mqd_addr));
  2052. amdgpu_ring_write(kiq_ring, lower_32_bits(wptr_addr));
  2053. amdgpu_ring_write(kiq_ring, upper_32_bits(wptr_addr));
  2054. }
  2055. /* write to scratch for completion */
  2056. amdgpu_ring_write(kiq_ring, PACKET3(PACKET3_SET_UCONFIG_REG, 1));
  2057. amdgpu_ring_write(kiq_ring, (scratch - PACKET3_SET_UCONFIG_REG_START));
  2058. amdgpu_ring_write(kiq_ring, 0xDEADBEEF);
  2059. amdgpu_ring_commit(kiq_ring);
  2060. for (i = 0; i < adev->usec_timeout; i++) {
  2061. tmp = RREG32(scratch);
  2062. if (tmp == 0xDEADBEEF)
  2063. break;
  2064. DRM_UDELAY(1);
  2065. }
  2066. if (i >= adev->usec_timeout) {
  2067. DRM_ERROR("KCQ enable failed (scratch(0x%04X)=0x%08X)\n",
  2068. scratch, tmp);
  2069. r = -EINVAL;
  2070. }
  2071. amdgpu_gfx_scratch_free(adev, scratch);
  2072. return r;
  2073. }
  2074. static int gfx_v9_0_mqd_init(struct amdgpu_ring *ring)
  2075. {
  2076. struct amdgpu_device *adev = ring->adev;
  2077. struct v9_mqd *mqd = ring->mqd_ptr;
  2078. uint64_t hqd_gpu_addr, wb_gpu_addr, eop_base_addr;
  2079. uint32_t tmp;
  2080. mqd->header = 0xC0310800;
  2081. mqd->compute_pipelinestat_enable = 0x00000001;
  2082. mqd->compute_static_thread_mgmt_se0 = 0xffffffff;
  2083. mqd->compute_static_thread_mgmt_se1 = 0xffffffff;
  2084. mqd->compute_static_thread_mgmt_se2 = 0xffffffff;
  2085. mqd->compute_static_thread_mgmt_se3 = 0xffffffff;
  2086. mqd->compute_misc_reserved = 0x00000003;
  2087. eop_base_addr = ring->eop_gpu_addr >> 8;
  2088. mqd->cp_hqd_eop_base_addr_lo = eop_base_addr;
  2089. mqd->cp_hqd_eop_base_addr_hi = upper_32_bits(eop_base_addr);
  2090. /* set the EOP size, register value is 2^(EOP_SIZE+1) dwords */
  2091. tmp = RREG32_SOC15(GC, 0, mmCP_HQD_EOP_CONTROL);
  2092. tmp = REG_SET_FIELD(tmp, CP_HQD_EOP_CONTROL, EOP_SIZE,
  2093. (order_base_2(GFX9_MEC_HPD_SIZE / 4) - 1));
  2094. mqd->cp_hqd_eop_control = tmp;
  2095. /* enable doorbell? */
  2096. tmp = RREG32_SOC15(GC, 0, mmCP_HQD_PQ_DOORBELL_CONTROL);
  2097. if (ring->use_doorbell) {
  2098. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  2099. DOORBELL_OFFSET, ring->doorbell_index);
  2100. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  2101. DOORBELL_EN, 1);
  2102. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  2103. DOORBELL_SOURCE, 0);
  2104. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  2105. DOORBELL_HIT, 0);
  2106. }
  2107. else
  2108. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  2109. DOORBELL_EN, 0);
  2110. mqd->cp_hqd_pq_doorbell_control = tmp;
  2111. /* disable the queue if it's active */
  2112. ring->wptr = 0;
  2113. mqd->cp_hqd_dequeue_request = 0;
  2114. mqd->cp_hqd_pq_rptr = 0;
  2115. mqd->cp_hqd_pq_wptr_lo = 0;
  2116. mqd->cp_hqd_pq_wptr_hi = 0;
  2117. /* set the pointer to the MQD */
  2118. mqd->cp_mqd_base_addr_lo = ring->mqd_gpu_addr & 0xfffffffc;
  2119. mqd->cp_mqd_base_addr_hi = upper_32_bits(ring->mqd_gpu_addr);
  2120. /* set MQD vmid to 0 */
  2121. tmp = RREG32_SOC15(GC, 0, mmCP_MQD_CONTROL);
  2122. tmp = REG_SET_FIELD(tmp, CP_MQD_CONTROL, VMID, 0);
  2123. mqd->cp_mqd_control = tmp;
  2124. /* set the pointer to the HQD, this is similar CP_RB0_BASE/_HI */
  2125. hqd_gpu_addr = ring->gpu_addr >> 8;
  2126. mqd->cp_hqd_pq_base_lo = hqd_gpu_addr;
  2127. mqd->cp_hqd_pq_base_hi = upper_32_bits(hqd_gpu_addr);
  2128. /* set up the HQD, this is similar to CP_RB0_CNTL */
  2129. tmp = RREG32_SOC15(GC, 0, mmCP_HQD_PQ_CONTROL);
  2130. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, QUEUE_SIZE,
  2131. (order_base_2(ring->ring_size / 4) - 1));
  2132. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, RPTR_BLOCK_SIZE,
  2133. ((order_base_2(AMDGPU_GPU_PAGE_SIZE / 4) - 1) << 8));
  2134. #ifdef __BIG_ENDIAN
  2135. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, ENDIAN_SWAP, 1);
  2136. #endif
  2137. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, UNORD_DISPATCH, 0);
  2138. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, ROQ_PQ_IB_FLIP, 0);
  2139. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, PRIV_STATE, 1);
  2140. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, KMD_QUEUE, 1);
  2141. mqd->cp_hqd_pq_control = tmp;
  2142. /* set the wb address whether it's enabled or not */
  2143. wb_gpu_addr = adev->wb.gpu_addr + (ring->rptr_offs * 4);
  2144. mqd->cp_hqd_pq_rptr_report_addr_lo = wb_gpu_addr & 0xfffffffc;
  2145. mqd->cp_hqd_pq_rptr_report_addr_hi =
  2146. upper_32_bits(wb_gpu_addr) & 0xffff;
  2147. /* only used if CP_PQ_WPTR_POLL_CNTL.CP_PQ_WPTR_POLL_CNTL__EN_MASK=1 */
  2148. wb_gpu_addr = adev->wb.gpu_addr + (ring->wptr_offs * 4);
  2149. mqd->cp_hqd_pq_wptr_poll_addr_lo = wb_gpu_addr & 0xfffffffc;
  2150. mqd->cp_hqd_pq_wptr_poll_addr_hi = upper_32_bits(wb_gpu_addr) & 0xffff;
  2151. tmp = 0;
  2152. /* enable the doorbell if requested */
  2153. if (ring->use_doorbell) {
  2154. tmp = RREG32_SOC15(GC, 0, mmCP_HQD_PQ_DOORBELL_CONTROL);
  2155. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  2156. DOORBELL_OFFSET, ring->doorbell_index);
  2157. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  2158. DOORBELL_EN, 1);
  2159. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  2160. DOORBELL_SOURCE, 0);
  2161. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  2162. DOORBELL_HIT, 0);
  2163. }
  2164. mqd->cp_hqd_pq_doorbell_control = tmp;
  2165. /* reset read and write pointers, similar to CP_RB0_WPTR/_RPTR */
  2166. ring->wptr = 0;
  2167. mqd->cp_hqd_pq_rptr = RREG32_SOC15(GC, 0, mmCP_HQD_PQ_RPTR);
  2168. /* set the vmid for the queue */
  2169. mqd->cp_hqd_vmid = 0;
  2170. tmp = RREG32_SOC15(GC, 0, mmCP_HQD_PERSISTENT_STATE);
  2171. tmp = REG_SET_FIELD(tmp, CP_HQD_PERSISTENT_STATE, PRELOAD_SIZE, 0x53);
  2172. mqd->cp_hqd_persistent_state = tmp;
  2173. /* set MIN_IB_AVAIL_SIZE */
  2174. tmp = RREG32_SOC15(GC, 0, mmCP_HQD_IB_CONTROL);
  2175. tmp = REG_SET_FIELD(tmp, CP_HQD_IB_CONTROL, MIN_IB_AVAIL_SIZE, 3);
  2176. mqd->cp_hqd_ib_control = tmp;
  2177. /* activate the queue */
  2178. mqd->cp_hqd_active = 1;
  2179. return 0;
  2180. }
  2181. static int gfx_v9_0_kiq_init_register(struct amdgpu_ring *ring)
  2182. {
  2183. struct amdgpu_device *adev = ring->adev;
  2184. struct v9_mqd *mqd = ring->mqd_ptr;
  2185. int j;
  2186. /* disable wptr polling */
  2187. WREG32_FIELD15(GC, 0, CP_PQ_WPTR_POLL_CNTL, EN, 0);
  2188. WREG32_SOC15(GC, 0, mmCP_HQD_EOP_BASE_ADDR,
  2189. mqd->cp_hqd_eop_base_addr_lo);
  2190. WREG32_SOC15(GC, 0, mmCP_HQD_EOP_BASE_ADDR_HI,
  2191. mqd->cp_hqd_eop_base_addr_hi);
  2192. /* set the EOP size, register value is 2^(EOP_SIZE+1) dwords */
  2193. WREG32_SOC15(GC, 0, mmCP_HQD_EOP_CONTROL,
  2194. mqd->cp_hqd_eop_control);
  2195. /* enable doorbell? */
  2196. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_DOORBELL_CONTROL,
  2197. mqd->cp_hqd_pq_doorbell_control);
  2198. /* disable the queue if it's active */
  2199. if (RREG32_SOC15(GC, 0, mmCP_HQD_ACTIVE) & 1) {
  2200. WREG32_SOC15(GC, 0, mmCP_HQD_DEQUEUE_REQUEST, 1);
  2201. for (j = 0; j < adev->usec_timeout; j++) {
  2202. if (!(RREG32_SOC15(GC, 0, mmCP_HQD_ACTIVE) & 1))
  2203. break;
  2204. udelay(1);
  2205. }
  2206. WREG32_SOC15(GC, 0, mmCP_HQD_DEQUEUE_REQUEST,
  2207. mqd->cp_hqd_dequeue_request);
  2208. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_RPTR,
  2209. mqd->cp_hqd_pq_rptr);
  2210. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_WPTR_LO,
  2211. mqd->cp_hqd_pq_wptr_lo);
  2212. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_WPTR_HI,
  2213. mqd->cp_hqd_pq_wptr_hi);
  2214. }
  2215. /* set the pointer to the MQD */
  2216. WREG32_SOC15(GC, 0, mmCP_MQD_BASE_ADDR,
  2217. mqd->cp_mqd_base_addr_lo);
  2218. WREG32_SOC15(GC, 0, mmCP_MQD_BASE_ADDR_HI,
  2219. mqd->cp_mqd_base_addr_hi);
  2220. /* set MQD vmid to 0 */
  2221. WREG32_SOC15(GC, 0, mmCP_MQD_CONTROL,
  2222. mqd->cp_mqd_control);
  2223. /* set the pointer to the HQD, this is similar CP_RB0_BASE/_HI */
  2224. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_BASE,
  2225. mqd->cp_hqd_pq_base_lo);
  2226. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_BASE_HI,
  2227. mqd->cp_hqd_pq_base_hi);
  2228. /* set up the HQD, this is similar to CP_RB0_CNTL */
  2229. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_CONTROL,
  2230. mqd->cp_hqd_pq_control);
  2231. /* set the wb address whether it's enabled or not */
  2232. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_RPTR_REPORT_ADDR,
  2233. mqd->cp_hqd_pq_rptr_report_addr_lo);
  2234. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_RPTR_REPORT_ADDR_HI,
  2235. mqd->cp_hqd_pq_rptr_report_addr_hi);
  2236. /* only used if CP_PQ_WPTR_POLL_CNTL.CP_PQ_WPTR_POLL_CNTL__EN_MASK=1 */
  2237. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_WPTR_POLL_ADDR,
  2238. mqd->cp_hqd_pq_wptr_poll_addr_lo);
  2239. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_WPTR_POLL_ADDR_HI,
  2240. mqd->cp_hqd_pq_wptr_poll_addr_hi);
  2241. /* enable the doorbell if requested */
  2242. if (ring->use_doorbell) {
  2243. WREG32_SOC15(GC, 0, mmCP_MEC_DOORBELL_RANGE_LOWER,
  2244. (AMDGPU_DOORBELL64_KIQ *2) << 2);
  2245. WREG32_SOC15(GC, 0, mmCP_MEC_DOORBELL_RANGE_UPPER,
  2246. (AMDGPU_DOORBELL64_USERQUEUE_END * 2) << 2);
  2247. }
  2248. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_DOORBELL_CONTROL,
  2249. mqd->cp_hqd_pq_doorbell_control);
  2250. /* reset read and write pointers, similar to CP_RB0_WPTR/_RPTR */
  2251. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_WPTR_LO,
  2252. mqd->cp_hqd_pq_wptr_lo);
  2253. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_WPTR_HI,
  2254. mqd->cp_hqd_pq_wptr_hi);
  2255. /* set the vmid for the queue */
  2256. WREG32_SOC15(GC, 0, mmCP_HQD_VMID, mqd->cp_hqd_vmid);
  2257. WREG32_SOC15(GC, 0, mmCP_HQD_PERSISTENT_STATE,
  2258. mqd->cp_hqd_persistent_state);
  2259. /* activate the queue */
  2260. WREG32_SOC15(GC, 0, mmCP_HQD_ACTIVE,
  2261. mqd->cp_hqd_active);
  2262. if (ring->use_doorbell)
  2263. WREG32_FIELD15(GC, 0, CP_PQ_STATUS, DOORBELL_ENABLE, 1);
  2264. return 0;
  2265. }
  2266. static int gfx_v9_0_kiq_init_queue(struct amdgpu_ring *ring)
  2267. {
  2268. struct amdgpu_device *adev = ring->adev;
  2269. struct v9_mqd *mqd = ring->mqd_ptr;
  2270. int mqd_idx = AMDGPU_MAX_COMPUTE_RINGS;
  2271. gfx_v9_0_kiq_setting(ring);
  2272. if (adev->gfx.in_reset) { /* for GPU_RESET case */
  2273. /* reset MQD to a clean status */
  2274. if (adev->gfx.mec.mqd_backup[mqd_idx])
  2275. memcpy(mqd, adev->gfx.mec.mqd_backup[mqd_idx], sizeof(*mqd));
  2276. /* reset ring buffer */
  2277. ring->wptr = 0;
  2278. amdgpu_ring_clear_ring(ring);
  2279. mutex_lock(&adev->srbm_mutex);
  2280. soc15_grbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
  2281. gfx_v9_0_kiq_init_register(ring);
  2282. soc15_grbm_select(adev, 0, 0, 0, 0);
  2283. mutex_unlock(&adev->srbm_mutex);
  2284. } else {
  2285. memset((void *)mqd, 0, sizeof(*mqd));
  2286. mutex_lock(&adev->srbm_mutex);
  2287. soc15_grbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
  2288. gfx_v9_0_mqd_init(ring);
  2289. gfx_v9_0_kiq_init_register(ring);
  2290. soc15_grbm_select(adev, 0, 0, 0, 0);
  2291. mutex_unlock(&adev->srbm_mutex);
  2292. if (adev->gfx.mec.mqd_backup[mqd_idx])
  2293. memcpy(adev->gfx.mec.mqd_backup[mqd_idx], mqd, sizeof(*mqd));
  2294. }
  2295. return 0;
  2296. }
  2297. static int gfx_v9_0_kcq_init_queue(struct amdgpu_ring *ring)
  2298. {
  2299. struct amdgpu_device *adev = ring->adev;
  2300. struct v9_mqd *mqd = ring->mqd_ptr;
  2301. int mqd_idx = ring - &adev->gfx.compute_ring[0];
  2302. if (!adev->gfx.in_reset && !adev->gfx.in_suspend) {
  2303. memset((void *)mqd, 0, sizeof(*mqd));
  2304. mutex_lock(&adev->srbm_mutex);
  2305. soc15_grbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
  2306. gfx_v9_0_mqd_init(ring);
  2307. soc15_grbm_select(adev, 0, 0, 0, 0);
  2308. mutex_unlock(&adev->srbm_mutex);
  2309. if (adev->gfx.mec.mqd_backup[mqd_idx])
  2310. memcpy(adev->gfx.mec.mqd_backup[mqd_idx], mqd, sizeof(*mqd));
  2311. } else if (adev->gfx.in_reset) { /* for GPU_RESET case */
  2312. /* reset MQD to a clean status */
  2313. if (adev->gfx.mec.mqd_backup[mqd_idx])
  2314. memcpy(mqd, adev->gfx.mec.mqd_backup[mqd_idx], sizeof(*mqd));
  2315. /* reset ring buffer */
  2316. ring->wptr = 0;
  2317. amdgpu_ring_clear_ring(ring);
  2318. } else {
  2319. amdgpu_ring_clear_ring(ring);
  2320. }
  2321. return 0;
  2322. }
  2323. static int gfx_v9_0_kiq_resume(struct amdgpu_device *adev)
  2324. {
  2325. struct amdgpu_ring *ring = NULL;
  2326. int r = 0, i;
  2327. gfx_v9_0_cp_compute_enable(adev, true);
  2328. ring = &adev->gfx.kiq.ring;
  2329. r = amdgpu_bo_reserve(ring->mqd_obj, false);
  2330. if (unlikely(r != 0))
  2331. goto done;
  2332. r = amdgpu_bo_kmap(ring->mqd_obj, (void **)&ring->mqd_ptr);
  2333. if (!r) {
  2334. r = gfx_v9_0_kiq_init_queue(ring);
  2335. amdgpu_bo_kunmap(ring->mqd_obj);
  2336. ring->mqd_ptr = NULL;
  2337. }
  2338. amdgpu_bo_unreserve(ring->mqd_obj);
  2339. if (r)
  2340. goto done;
  2341. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  2342. ring = &adev->gfx.compute_ring[i];
  2343. r = amdgpu_bo_reserve(ring->mqd_obj, false);
  2344. if (unlikely(r != 0))
  2345. goto done;
  2346. r = amdgpu_bo_kmap(ring->mqd_obj, (void **)&ring->mqd_ptr);
  2347. if (!r) {
  2348. r = gfx_v9_0_kcq_init_queue(ring);
  2349. amdgpu_bo_kunmap(ring->mqd_obj);
  2350. ring->mqd_ptr = NULL;
  2351. }
  2352. amdgpu_bo_unreserve(ring->mqd_obj);
  2353. if (r)
  2354. goto done;
  2355. }
  2356. r = gfx_v9_0_kiq_kcq_enable(adev);
  2357. done:
  2358. return r;
  2359. }
  2360. static int gfx_v9_0_cp_resume(struct amdgpu_device *adev)
  2361. {
  2362. int r, i;
  2363. struct amdgpu_ring *ring;
  2364. if (!(adev->flags & AMD_IS_APU))
  2365. gfx_v9_0_enable_gui_idle_interrupt(adev, false);
  2366. if (adev->firmware.load_type != AMDGPU_FW_LOAD_PSP) {
  2367. /* legacy firmware loading */
  2368. r = gfx_v9_0_cp_gfx_load_microcode(adev);
  2369. if (r)
  2370. return r;
  2371. r = gfx_v9_0_cp_compute_load_microcode(adev);
  2372. if (r)
  2373. return r;
  2374. }
  2375. r = gfx_v9_0_cp_gfx_resume(adev);
  2376. if (r)
  2377. return r;
  2378. r = gfx_v9_0_kiq_resume(adev);
  2379. if (r)
  2380. return r;
  2381. ring = &adev->gfx.gfx_ring[0];
  2382. r = amdgpu_ring_test_ring(ring);
  2383. if (r) {
  2384. ring->ready = false;
  2385. return r;
  2386. }
  2387. ring = &adev->gfx.kiq.ring;
  2388. ring->ready = true;
  2389. r = amdgpu_ring_test_ring(ring);
  2390. if (r)
  2391. ring->ready = false;
  2392. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  2393. ring = &adev->gfx.compute_ring[i];
  2394. ring->ready = true;
  2395. r = amdgpu_ring_test_ring(ring);
  2396. if (r)
  2397. ring->ready = false;
  2398. }
  2399. gfx_v9_0_enable_gui_idle_interrupt(adev, true);
  2400. return 0;
  2401. }
  2402. static void gfx_v9_0_cp_enable(struct amdgpu_device *adev, bool enable)
  2403. {
  2404. gfx_v9_0_cp_gfx_enable(adev, enable);
  2405. gfx_v9_0_cp_compute_enable(adev, enable);
  2406. }
  2407. static int gfx_v9_0_hw_init(void *handle)
  2408. {
  2409. int r;
  2410. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2411. gfx_v9_0_init_golden_registers(adev);
  2412. gfx_v9_0_gpu_init(adev);
  2413. r = gfx_v9_0_rlc_resume(adev);
  2414. if (r)
  2415. return r;
  2416. r = gfx_v9_0_cp_resume(adev);
  2417. if (r)
  2418. return r;
  2419. r = gfx_v9_0_ngg_en(adev);
  2420. if (r)
  2421. return r;
  2422. return r;
  2423. }
  2424. static int gfx_v9_0_hw_fini(void *handle)
  2425. {
  2426. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2427. amdgpu_irq_put(adev, &adev->gfx.priv_reg_irq, 0);
  2428. amdgpu_irq_put(adev, &adev->gfx.priv_inst_irq, 0);
  2429. if (amdgpu_sriov_vf(adev)) {
  2430. pr_debug("For SRIOV client, shouldn't do anything.\n");
  2431. return 0;
  2432. }
  2433. gfx_v9_0_cp_enable(adev, false);
  2434. gfx_v9_0_rlc_stop(adev);
  2435. return 0;
  2436. }
  2437. static int gfx_v9_0_suspend(void *handle)
  2438. {
  2439. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2440. adev->gfx.in_suspend = true;
  2441. return gfx_v9_0_hw_fini(adev);
  2442. }
  2443. static int gfx_v9_0_resume(void *handle)
  2444. {
  2445. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2446. int r;
  2447. r = gfx_v9_0_hw_init(adev);
  2448. adev->gfx.in_suspend = false;
  2449. return r;
  2450. }
  2451. static bool gfx_v9_0_is_idle(void *handle)
  2452. {
  2453. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2454. if (REG_GET_FIELD(RREG32_SOC15(GC, 0, mmGRBM_STATUS),
  2455. GRBM_STATUS, GUI_ACTIVE))
  2456. return false;
  2457. else
  2458. return true;
  2459. }
  2460. static int gfx_v9_0_wait_for_idle(void *handle)
  2461. {
  2462. unsigned i;
  2463. u32 tmp;
  2464. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2465. for (i = 0; i < adev->usec_timeout; i++) {
  2466. /* read MC_STATUS */
  2467. tmp = RREG32_SOC15(GC, 0, mmGRBM_STATUS) &
  2468. GRBM_STATUS__GUI_ACTIVE_MASK;
  2469. if (!REG_GET_FIELD(tmp, GRBM_STATUS, GUI_ACTIVE))
  2470. return 0;
  2471. udelay(1);
  2472. }
  2473. return -ETIMEDOUT;
  2474. }
  2475. static int gfx_v9_0_soft_reset(void *handle)
  2476. {
  2477. u32 grbm_soft_reset = 0;
  2478. u32 tmp;
  2479. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2480. /* GRBM_STATUS */
  2481. tmp = RREG32_SOC15(GC, 0, mmGRBM_STATUS);
  2482. if (tmp & (GRBM_STATUS__PA_BUSY_MASK | GRBM_STATUS__SC_BUSY_MASK |
  2483. GRBM_STATUS__BCI_BUSY_MASK | GRBM_STATUS__SX_BUSY_MASK |
  2484. GRBM_STATUS__TA_BUSY_MASK | GRBM_STATUS__VGT_BUSY_MASK |
  2485. GRBM_STATUS__DB_BUSY_MASK | GRBM_STATUS__CB_BUSY_MASK |
  2486. GRBM_STATUS__GDS_BUSY_MASK | GRBM_STATUS__SPI_BUSY_MASK |
  2487. GRBM_STATUS__IA_BUSY_MASK | GRBM_STATUS__IA_BUSY_NO_DMA_MASK)) {
  2488. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  2489. GRBM_SOFT_RESET, SOFT_RESET_CP, 1);
  2490. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  2491. GRBM_SOFT_RESET, SOFT_RESET_GFX, 1);
  2492. }
  2493. if (tmp & (GRBM_STATUS__CP_BUSY_MASK | GRBM_STATUS__CP_COHERENCY_BUSY_MASK)) {
  2494. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  2495. GRBM_SOFT_RESET, SOFT_RESET_CP, 1);
  2496. }
  2497. /* GRBM_STATUS2 */
  2498. tmp = RREG32_SOC15(GC, 0, mmGRBM_STATUS2);
  2499. if (REG_GET_FIELD(tmp, GRBM_STATUS2, RLC_BUSY))
  2500. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  2501. GRBM_SOFT_RESET, SOFT_RESET_RLC, 1);
  2502. if (grbm_soft_reset) {
  2503. /* stop the rlc */
  2504. gfx_v9_0_rlc_stop(adev);
  2505. /* Disable GFX parsing/prefetching */
  2506. gfx_v9_0_cp_gfx_enable(adev, false);
  2507. /* Disable MEC parsing/prefetching */
  2508. gfx_v9_0_cp_compute_enable(adev, false);
  2509. if (grbm_soft_reset) {
  2510. tmp = RREG32_SOC15(GC, 0, mmGRBM_SOFT_RESET);
  2511. tmp |= grbm_soft_reset;
  2512. dev_info(adev->dev, "GRBM_SOFT_RESET=0x%08X\n", tmp);
  2513. WREG32_SOC15(GC, 0, mmGRBM_SOFT_RESET, tmp);
  2514. tmp = RREG32_SOC15(GC, 0, mmGRBM_SOFT_RESET);
  2515. udelay(50);
  2516. tmp &= ~grbm_soft_reset;
  2517. WREG32_SOC15(GC, 0, mmGRBM_SOFT_RESET, tmp);
  2518. tmp = RREG32_SOC15(GC, 0, mmGRBM_SOFT_RESET);
  2519. }
  2520. /* Wait a little for things to settle down */
  2521. udelay(50);
  2522. }
  2523. return 0;
  2524. }
  2525. static uint64_t gfx_v9_0_get_gpu_clock_counter(struct amdgpu_device *adev)
  2526. {
  2527. uint64_t clock;
  2528. mutex_lock(&adev->gfx.gpu_clock_mutex);
  2529. WREG32_SOC15(GC, 0, mmRLC_CAPTURE_GPU_CLOCK_COUNT, 1);
  2530. clock = (uint64_t)RREG32_SOC15(GC, 0, mmRLC_GPU_CLOCK_COUNT_LSB) |
  2531. ((uint64_t)RREG32_SOC15(GC, 0, mmRLC_GPU_CLOCK_COUNT_MSB) << 32ULL);
  2532. mutex_unlock(&adev->gfx.gpu_clock_mutex);
  2533. return clock;
  2534. }
  2535. static void gfx_v9_0_ring_emit_gds_switch(struct amdgpu_ring *ring,
  2536. uint32_t vmid,
  2537. uint32_t gds_base, uint32_t gds_size,
  2538. uint32_t gws_base, uint32_t gws_size,
  2539. uint32_t oa_base, uint32_t oa_size)
  2540. {
  2541. gds_base = gds_base >> AMDGPU_GDS_SHIFT;
  2542. gds_size = gds_size >> AMDGPU_GDS_SHIFT;
  2543. gws_base = gws_base >> AMDGPU_GWS_SHIFT;
  2544. gws_size = gws_size >> AMDGPU_GWS_SHIFT;
  2545. oa_base = oa_base >> AMDGPU_OA_SHIFT;
  2546. oa_size = oa_size >> AMDGPU_OA_SHIFT;
  2547. /* GDS Base */
  2548. gfx_v9_0_write_data_to_reg(ring, 0, false,
  2549. amdgpu_gds_reg_offset[vmid].mem_base,
  2550. gds_base);
  2551. /* GDS Size */
  2552. gfx_v9_0_write_data_to_reg(ring, 0, false,
  2553. amdgpu_gds_reg_offset[vmid].mem_size,
  2554. gds_size);
  2555. /* GWS */
  2556. gfx_v9_0_write_data_to_reg(ring, 0, false,
  2557. amdgpu_gds_reg_offset[vmid].gws,
  2558. gws_size << GDS_GWS_VMID0__SIZE__SHIFT | gws_base);
  2559. /* OA */
  2560. gfx_v9_0_write_data_to_reg(ring, 0, false,
  2561. amdgpu_gds_reg_offset[vmid].oa,
  2562. (1 << (oa_size + oa_base)) - (1 << oa_base));
  2563. }
  2564. static int gfx_v9_0_early_init(void *handle)
  2565. {
  2566. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2567. adev->gfx.num_gfx_rings = GFX9_NUM_GFX_RINGS;
  2568. adev->gfx.num_compute_rings = AMDGPU_MAX_COMPUTE_RINGS;
  2569. gfx_v9_0_set_ring_funcs(adev);
  2570. gfx_v9_0_set_irq_funcs(adev);
  2571. gfx_v9_0_set_gds_init(adev);
  2572. gfx_v9_0_set_rlc_funcs(adev);
  2573. return 0;
  2574. }
  2575. static int gfx_v9_0_late_init(void *handle)
  2576. {
  2577. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2578. int r;
  2579. r = amdgpu_irq_get(adev, &adev->gfx.priv_reg_irq, 0);
  2580. if (r)
  2581. return r;
  2582. r = amdgpu_irq_get(adev, &adev->gfx.priv_inst_irq, 0);
  2583. if (r)
  2584. return r;
  2585. return 0;
  2586. }
  2587. static void gfx_v9_0_enter_rlc_safe_mode(struct amdgpu_device *adev)
  2588. {
  2589. uint32_t rlc_setting, data;
  2590. unsigned i;
  2591. if (adev->gfx.rlc.in_safe_mode)
  2592. return;
  2593. /* if RLC is not enabled, do nothing */
  2594. rlc_setting = RREG32_SOC15(GC, 0, mmRLC_CNTL);
  2595. if (!(rlc_setting & RLC_CNTL__RLC_ENABLE_F32_MASK))
  2596. return;
  2597. if (adev->cg_flags &
  2598. (AMD_CG_SUPPORT_GFX_CGCG | AMD_CG_SUPPORT_GFX_MGCG |
  2599. AMD_CG_SUPPORT_GFX_3D_CGCG)) {
  2600. data = RLC_SAFE_MODE__CMD_MASK;
  2601. data |= (1 << RLC_SAFE_MODE__MESSAGE__SHIFT);
  2602. WREG32_SOC15(GC, 0, mmRLC_SAFE_MODE, data);
  2603. /* wait for RLC_SAFE_MODE */
  2604. for (i = 0; i < adev->usec_timeout; i++) {
  2605. if (!REG_GET_FIELD(SOC15_REG_OFFSET(GC, 0, mmRLC_SAFE_MODE), RLC_SAFE_MODE, CMD))
  2606. break;
  2607. udelay(1);
  2608. }
  2609. adev->gfx.rlc.in_safe_mode = true;
  2610. }
  2611. }
  2612. static void gfx_v9_0_exit_rlc_safe_mode(struct amdgpu_device *adev)
  2613. {
  2614. uint32_t rlc_setting, data;
  2615. if (!adev->gfx.rlc.in_safe_mode)
  2616. return;
  2617. /* if RLC is not enabled, do nothing */
  2618. rlc_setting = RREG32_SOC15(GC, 0, mmRLC_CNTL);
  2619. if (!(rlc_setting & RLC_CNTL__RLC_ENABLE_F32_MASK))
  2620. return;
  2621. if (adev->cg_flags &
  2622. (AMD_CG_SUPPORT_GFX_CGCG | AMD_CG_SUPPORT_GFX_MGCG)) {
  2623. /*
  2624. * Try to exit safe mode only if it is already in safe
  2625. * mode.
  2626. */
  2627. data = RLC_SAFE_MODE__CMD_MASK;
  2628. WREG32_SOC15(GC, 0, mmRLC_SAFE_MODE, data);
  2629. adev->gfx.rlc.in_safe_mode = false;
  2630. }
  2631. }
  2632. static void gfx_v9_0_update_gfx_cg_power_gating(struct amdgpu_device *adev,
  2633. bool enable)
  2634. {
  2635. /* TODO: double check if we need to perform under safe mdoe */
  2636. /* gfx_v9_0_enter_rlc_safe_mode(adev); */
  2637. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_PG) && enable) {
  2638. gfx_v9_0_enable_gfx_cg_power_gating(adev, true);
  2639. if (adev->pg_flags & AMD_PG_SUPPORT_GFX_PIPELINE)
  2640. gfx_v9_0_enable_gfx_pipeline_powergating(adev, true);
  2641. } else {
  2642. gfx_v9_0_enable_gfx_cg_power_gating(adev, false);
  2643. gfx_v9_0_enable_gfx_pipeline_powergating(adev, false);
  2644. }
  2645. /* gfx_v9_0_exit_rlc_safe_mode(adev); */
  2646. }
  2647. static void gfx_v9_0_update_gfx_mg_power_gating(struct amdgpu_device *adev,
  2648. bool enable)
  2649. {
  2650. /* TODO: double check if we need to perform under safe mode */
  2651. /* gfx_v9_0_enter_rlc_safe_mode(adev); */
  2652. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_SMG) && enable)
  2653. gfx_v9_0_enable_gfx_static_mg_power_gating(adev, true);
  2654. else
  2655. gfx_v9_0_enable_gfx_static_mg_power_gating(adev, false);
  2656. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_DMG) && enable)
  2657. gfx_v9_0_enable_gfx_dynamic_mg_power_gating(adev, true);
  2658. else
  2659. gfx_v9_0_enable_gfx_dynamic_mg_power_gating(adev, false);
  2660. /* gfx_v9_0_exit_rlc_safe_mode(adev); */
  2661. }
  2662. static void gfx_v9_0_update_medium_grain_clock_gating(struct amdgpu_device *adev,
  2663. bool enable)
  2664. {
  2665. uint32_t data, def;
  2666. /* It is disabled by HW by default */
  2667. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGCG)) {
  2668. /* 1 - RLC_CGTT_MGCG_OVERRIDE */
  2669. def = data = RREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE);
  2670. data &= ~(RLC_CGTT_MGCG_OVERRIDE__CPF_CGTT_SCLK_OVERRIDE_MASK |
  2671. RLC_CGTT_MGCG_OVERRIDE__GRBM_CGTT_SCLK_OVERRIDE_MASK |
  2672. RLC_CGTT_MGCG_OVERRIDE__GFXIP_MGCG_OVERRIDE_MASK |
  2673. RLC_CGTT_MGCG_OVERRIDE__GFXIP_MGLS_OVERRIDE_MASK);
  2674. /* only for Vega10 & Raven1 */
  2675. data |= RLC_CGTT_MGCG_OVERRIDE__RLC_CGTT_SCLK_OVERRIDE_MASK;
  2676. if (def != data)
  2677. WREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE, data);
  2678. /* MGLS is a global flag to control all MGLS in GFX */
  2679. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGLS) {
  2680. /* 2 - RLC memory Light sleep */
  2681. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_RLC_LS) {
  2682. def = data = RREG32_SOC15(GC, 0, mmRLC_MEM_SLP_CNTL);
  2683. data |= RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK;
  2684. if (def != data)
  2685. WREG32_SOC15(GC, 0, mmRLC_MEM_SLP_CNTL, data);
  2686. }
  2687. /* 3 - CP memory Light sleep */
  2688. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CP_LS) {
  2689. def = data = RREG32_SOC15(GC, 0, mmCP_MEM_SLP_CNTL);
  2690. data |= CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK;
  2691. if (def != data)
  2692. WREG32_SOC15(GC, 0, mmCP_MEM_SLP_CNTL, data);
  2693. }
  2694. }
  2695. } else {
  2696. /* 1 - MGCG_OVERRIDE */
  2697. def = data = RREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE);
  2698. data |= (RLC_CGTT_MGCG_OVERRIDE__CPF_CGTT_SCLK_OVERRIDE_MASK |
  2699. RLC_CGTT_MGCG_OVERRIDE__RLC_CGTT_SCLK_OVERRIDE_MASK |
  2700. RLC_CGTT_MGCG_OVERRIDE__GRBM_CGTT_SCLK_OVERRIDE_MASK |
  2701. RLC_CGTT_MGCG_OVERRIDE__GFXIP_MGCG_OVERRIDE_MASK |
  2702. RLC_CGTT_MGCG_OVERRIDE__GFXIP_MGLS_OVERRIDE_MASK);
  2703. if (def != data)
  2704. WREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE, data);
  2705. /* 2 - disable MGLS in RLC */
  2706. data = RREG32_SOC15(GC, 0, mmRLC_MEM_SLP_CNTL);
  2707. if (data & RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK) {
  2708. data &= ~RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK;
  2709. WREG32_SOC15(GC, 0, mmRLC_MEM_SLP_CNTL, data);
  2710. }
  2711. /* 3 - disable MGLS in CP */
  2712. data = RREG32_SOC15(GC, 0, mmCP_MEM_SLP_CNTL);
  2713. if (data & CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK) {
  2714. data &= ~CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK;
  2715. WREG32_SOC15(GC, 0, mmCP_MEM_SLP_CNTL, data);
  2716. }
  2717. }
  2718. }
  2719. static void gfx_v9_0_update_3d_clock_gating(struct amdgpu_device *adev,
  2720. bool enable)
  2721. {
  2722. uint32_t data, def;
  2723. adev->gfx.rlc.funcs->enter_safe_mode(adev);
  2724. /* Enable 3D CGCG/CGLS */
  2725. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_GFX_3D_CGCG)) {
  2726. /* write cmd to clear cgcg/cgls ov */
  2727. def = data = RREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE);
  2728. /* unset CGCG override */
  2729. data &= ~RLC_CGTT_MGCG_OVERRIDE__GFXIP_GFX3D_CG_OVERRIDE_MASK;
  2730. /* update CGCG and CGLS override bits */
  2731. if (def != data)
  2732. WREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE, data);
  2733. /* enable 3Dcgcg FSM(0x0020003f) */
  2734. def = RREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL_3D);
  2735. data = (0x2000 << RLC_CGCG_CGLS_CTRL_3D__CGCG_GFX_IDLE_THRESHOLD__SHIFT) |
  2736. RLC_CGCG_CGLS_CTRL_3D__CGCG_EN_MASK;
  2737. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_3D_CGLS)
  2738. data |= (0x000F << RLC_CGCG_CGLS_CTRL_3D__CGLS_REP_COMPANSAT_DELAY__SHIFT) |
  2739. RLC_CGCG_CGLS_CTRL_3D__CGLS_EN_MASK;
  2740. if (def != data)
  2741. WREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL_3D, data);
  2742. /* set IDLE_POLL_COUNT(0x00900100) */
  2743. def = RREG32_SOC15(GC, 0, mmCP_RB_WPTR_POLL_CNTL);
  2744. data = (0x0100 << CP_RB_WPTR_POLL_CNTL__POLL_FREQUENCY__SHIFT) |
  2745. (0x0090 << CP_RB_WPTR_POLL_CNTL__IDLE_POLL_COUNT__SHIFT);
  2746. if (def != data)
  2747. WREG32_SOC15(GC, 0, mmCP_RB_WPTR_POLL_CNTL, data);
  2748. } else {
  2749. /* Disable CGCG/CGLS */
  2750. def = data = RREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL_3D);
  2751. /* disable cgcg, cgls should be disabled */
  2752. data &= ~(RLC_CGCG_CGLS_CTRL_3D__CGCG_EN_MASK |
  2753. RLC_CGCG_CGLS_CTRL_3D__CGLS_EN_MASK);
  2754. /* disable cgcg and cgls in FSM */
  2755. if (def != data)
  2756. WREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL_3D, data);
  2757. }
  2758. adev->gfx.rlc.funcs->exit_safe_mode(adev);
  2759. }
  2760. static void gfx_v9_0_update_coarse_grain_clock_gating(struct amdgpu_device *adev,
  2761. bool enable)
  2762. {
  2763. uint32_t def, data;
  2764. adev->gfx.rlc.funcs->enter_safe_mode(adev);
  2765. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGCG)) {
  2766. def = data = RREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE);
  2767. /* unset CGCG override */
  2768. data &= ~RLC_CGTT_MGCG_OVERRIDE__GFXIP_CGCG_OVERRIDE_MASK;
  2769. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGLS)
  2770. data &= ~RLC_CGTT_MGCG_OVERRIDE__GFXIP_CGLS_OVERRIDE_MASK;
  2771. else
  2772. data |= RLC_CGTT_MGCG_OVERRIDE__GFXIP_CGLS_OVERRIDE_MASK;
  2773. /* update CGCG and CGLS override bits */
  2774. if (def != data)
  2775. WREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE, data);
  2776. /* enable cgcg FSM(0x0020003F) */
  2777. def = RREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL);
  2778. data = (0x2000 << RLC_CGCG_CGLS_CTRL__CGCG_GFX_IDLE_THRESHOLD__SHIFT) |
  2779. RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK;
  2780. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGLS)
  2781. data |= (0x000F << RLC_CGCG_CGLS_CTRL__CGLS_REP_COMPANSAT_DELAY__SHIFT) |
  2782. RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK;
  2783. if (def != data)
  2784. WREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL, data);
  2785. /* set IDLE_POLL_COUNT(0x00900100) */
  2786. def = RREG32_SOC15(GC, 0, mmCP_RB_WPTR_POLL_CNTL);
  2787. data = (0x0100 << CP_RB_WPTR_POLL_CNTL__POLL_FREQUENCY__SHIFT) |
  2788. (0x0090 << CP_RB_WPTR_POLL_CNTL__IDLE_POLL_COUNT__SHIFT);
  2789. if (def != data)
  2790. WREG32_SOC15(GC, 0, mmCP_RB_WPTR_POLL_CNTL, data);
  2791. } else {
  2792. def = data = RREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL);
  2793. /* reset CGCG/CGLS bits */
  2794. data &= ~(RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK | RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK);
  2795. /* disable cgcg and cgls in FSM */
  2796. if (def != data)
  2797. WREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL, data);
  2798. }
  2799. adev->gfx.rlc.funcs->exit_safe_mode(adev);
  2800. }
  2801. static int gfx_v9_0_update_gfx_clock_gating(struct amdgpu_device *adev,
  2802. bool enable)
  2803. {
  2804. if (enable) {
  2805. /* CGCG/CGLS should be enabled after MGCG/MGLS
  2806. * === MGCG + MGLS ===
  2807. */
  2808. gfx_v9_0_update_medium_grain_clock_gating(adev, enable);
  2809. /* === CGCG /CGLS for GFX 3D Only === */
  2810. gfx_v9_0_update_3d_clock_gating(adev, enable);
  2811. /* === CGCG + CGLS === */
  2812. gfx_v9_0_update_coarse_grain_clock_gating(adev, enable);
  2813. } else {
  2814. /* CGCG/CGLS should be disabled before MGCG/MGLS
  2815. * === CGCG + CGLS ===
  2816. */
  2817. gfx_v9_0_update_coarse_grain_clock_gating(adev, enable);
  2818. /* === CGCG /CGLS for GFX 3D Only === */
  2819. gfx_v9_0_update_3d_clock_gating(adev, enable);
  2820. /* === MGCG + MGLS === */
  2821. gfx_v9_0_update_medium_grain_clock_gating(adev, enable);
  2822. }
  2823. return 0;
  2824. }
  2825. static const struct amdgpu_rlc_funcs gfx_v9_0_rlc_funcs = {
  2826. .enter_safe_mode = gfx_v9_0_enter_rlc_safe_mode,
  2827. .exit_safe_mode = gfx_v9_0_exit_rlc_safe_mode
  2828. };
  2829. static int gfx_v9_0_set_powergating_state(void *handle,
  2830. enum amd_powergating_state state)
  2831. {
  2832. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2833. bool enable = (state == AMD_PG_STATE_GATE) ? true : false;
  2834. switch (adev->asic_type) {
  2835. case CHIP_RAVEN:
  2836. if (adev->pg_flags & AMD_PG_SUPPORT_RLC_SMU_HS) {
  2837. gfx_v9_0_enable_sck_slow_down_on_power_up(adev, true);
  2838. gfx_v9_0_enable_sck_slow_down_on_power_down(adev, true);
  2839. } else {
  2840. gfx_v9_0_enable_sck_slow_down_on_power_up(adev, false);
  2841. gfx_v9_0_enable_sck_slow_down_on_power_down(adev, false);
  2842. }
  2843. if (adev->pg_flags & AMD_PG_SUPPORT_CP)
  2844. gfx_v9_0_enable_cp_power_gating(adev, true);
  2845. else
  2846. gfx_v9_0_enable_cp_power_gating(adev, false);
  2847. /* update gfx cgpg state */
  2848. gfx_v9_0_update_gfx_cg_power_gating(adev, enable);
  2849. /* update mgcg state */
  2850. gfx_v9_0_update_gfx_mg_power_gating(adev, enable);
  2851. break;
  2852. default:
  2853. break;
  2854. }
  2855. return 0;
  2856. }
  2857. static int gfx_v9_0_set_clockgating_state(void *handle,
  2858. enum amd_clockgating_state state)
  2859. {
  2860. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2861. if (amdgpu_sriov_vf(adev))
  2862. return 0;
  2863. switch (adev->asic_type) {
  2864. case CHIP_VEGA10:
  2865. case CHIP_RAVEN:
  2866. gfx_v9_0_update_gfx_clock_gating(adev,
  2867. state == AMD_CG_STATE_GATE ? true : false);
  2868. break;
  2869. default:
  2870. break;
  2871. }
  2872. return 0;
  2873. }
  2874. static void gfx_v9_0_get_clockgating_state(void *handle, u32 *flags)
  2875. {
  2876. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2877. int data;
  2878. if (amdgpu_sriov_vf(adev))
  2879. *flags = 0;
  2880. /* AMD_CG_SUPPORT_GFX_MGCG */
  2881. data = RREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE);
  2882. if (!(data & RLC_CGTT_MGCG_OVERRIDE__GFXIP_MGCG_OVERRIDE_MASK))
  2883. *flags |= AMD_CG_SUPPORT_GFX_MGCG;
  2884. /* AMD_CG_SUPPORT_GFX_CGCG */
  2885. data = RREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL);
  2886. if (data & RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK)
  2887. *flags |= AMD_CG_SUPPORT_GFX_CGCG;
  2888. /* AMD_CG_SUPPORT_GFX_CGLS */
  2889. if (data & RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK)
  2890. *flags |= AMD_CG_SUPPORT_GFX_CGLS;
  2891. /* AMD_CG_SUPPORT_GFX_RLC_LS */
  2892. data = RREG32_SOC15(GC, 0, mmRLC_MEM_SLP_CNTL);
  2893. if (data & RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK)
  2894. *flags |= AMD_CG_SUPPORT_GFX_RLC_LS | AMD_CG_SUPPORT_GFX_MGLS;
  2895. /* AMD_CG_SUPPORT_GFX_CP_LS */
  2896. data = RREG32_SOC15(GC, 0, mmCP_MEM_SLP_CNTL);
  2897. if (data & CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK)
  2898. *flags |= AMD_CG_SUPPORT_GFX_CP_LS | AMD_CG_SUPPORT_GFX_MGLS;
  2899. /* AMD_CG_SUPPORT_GFX_3D_CGCG */
  2900. data = RREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL_3D);
  2901. if (data & RLC_CGCG_CGLS_CTRL_3D__CGCG_EN_MASK)
  2902. *flags |= AMD_CG_SUPPORT_GFX_3D_CGCG;
  2903. /* AMD_CG_SUPPORT_GFX_3D_CGLS */
  2904. if (data & RLC_CGCG_CGLS_CTRL_3D__CGLS_EN_MASK)
  2905. *flags |= AMD_CG_SUPPORT_GFX_3D_CGLS;
  2906. }
  2907. static u64 gfx_v9_0_ring_get_rptr_gfx(struct amdgpu_ring *ring)
  2908. {
  2909. return ring->adev->wb.wb[ring->rptr_offs]; /* gfx9 is 32bit rptr*/
  2910. }
  2911. static u64 gfx_v9_0_ring_get_wptr_gfx(struct amdgpu_ring *ring)
  2912. {
  2913. struct amdgpu_device *adev = ring->adev;
  2914. u64 wptr;
  2915. /* XXX check if swapping is necessary on BE */
  2916. if (ring->use_doorbell) {
  2917. wptr = atomic64_read((atomic64_t *)&adev->wb.wb[ring->wptr_offs]);
  2918. } else {
  2919. wptr = RREG32_SOC15(GC, 0, mmCP_RB0_WPTR);
  2920. wptr += (u64)RREG32_SOC15(GC, 0, mmCP_RB0_WPTR_HI) << 32;
  2921. }
  2922. return wptr;
  2923. }
  2924. static void gfx_v9_0_ring_set_wptr_gfx(struct amdgpu_ring *ring)
  2925. {
  2926. struct amdgpu_device *adev = ring->adev;
  2927. if (ring->use_doorbell) {
  2928. /* XXX check if swapping is necessary on BE */
  2929. atomic64_set((atomic64_t*)&adev->wb.wb[ring->wptr_offs], ring->wptr);
  2930. WDOORBELL64(ring->doorbell_index, ring->wptr);
  2931. } else {
  2932. WREG32_SOC15(GC, 0, mmCP_RB0_WPTR, lower_32_bits(ring->wptr));
  2933. WREG32_SOC15(GC, 0, mmCP_RB0_WPTR_HI, upper_32_bits(ring->wptr));
  2934. }
  2935. }
  2936. static void gfx_v9_0_ring_emit_hdp_flush(struct amdgpu_ring *ring)
  2937. {
  2938. u32 ref_and_mask, reg_mem_engine;
  2939. struct nbio_hdp_flush_reg *nbio_hf_reg;
  2940. if (ring->adev->asic_type == CHIP_VEGA10)
  2941. nbio_hf_reg = &nbio_v6_1_hdp_flush_reg;
  2942. if (ring->funcs->type == AMDGPU_RING_TYPE_COMPUTE) {
  2943. switch (ring->me) {
  2944. case 1:
  2945. ref_and_mask = nbio_hf_reg->ref_and_mask_cp2 << ring->pipe;
  2946. break;
  2947. case 2:
  2948. ref_and_mask = nbio_hf_reg->ref_and_mask_cp6 << ring->pipe;
  2949. break;
  2950. default:
  2951. return;
  2952. }
  2953. reg_mem_engine = 0;
  2954. } else {
  2955. ref_and_mask = nbio_hf_reg->ref_and_mask_cp0;
  2956. reg_mem_engine = 1; /* pfp */
  2957. }
  2958. gfx_v9_0_wait_reg_mem(ring, reg_mem_engine, 0, 1,
  2959. nbio_hf_reg->hdp_flush_req_offset,
  2960. nbio_hf_reg->hdp_flush_done_offset,
  2961. ref_and_mask, ref_and_mask, 0x20);
  2962. }
  2963. static void gfx_v9_0_ring_emit_hdp_invalidate(struct amdgpu_ring *ring)
  2964. {
  2965. gfx_v9_0_write_data_to_reg(ring, 0, true,
  2966. SOC15_REG_OFFSET(HDP, 0, mmHDP_DEBUG0), 1);
  2967. }
  2968. static void gfx_v9_0_ring_emit_ib_gfx(struct amdgpu_ring *ring,
  2969. struct amdgpu_ib *ib,
  2970. unsigned vm_id, bool ctx_switch)
  2971. {
  2972. u32 header, control = 0;
  2973. if (ib->flags & AMDGPU_IB_FLAG_CE)
  2974. header = PACKET3(PACKET3_INDIRECT_BUFFER_CONST, 2);
  2975. else
  2976. header = PACKET3(PACKET3_INDIRECT_BUFFER, 2);
  2977. control |= ib->length_dw | (vm_id << 24);
  2978. if (amdgpu_sriov_vf(ring->adev) && (ib->flags & AMDGPU_IB_FLAG_PREEMPT)) {
  2979. control |= INDIRECT_BUFFER_PRE_ENB(1);
  2980. if (!(ib->flags & AMDGPU_IB_FLAG_CE))
  2981. gfx_v9_0_ring_emit_de_meta(ring);
  2982. }
  2983. amdgpu_ring_write(ring, header);
  2984. BUG_ON(ib->gpu_addr & 0x3); /* Dword align */
  2985. amdgpu_ring_write(ring,
  2986. #ifdef __BIG_ENDIAN
  2987. (2 << 0) |
  2988. #endif
  2989. lower_32_bits(ib->gpu_addr));
  2990. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr));
  2991. amdgpu_ring_write(ring, control);
  2992. }
  2993. static void gfx_v9_0_ring_emit_ib_compute(struct amdgpu_ring *ring,
  2994. struct amdgpu_ib *ib,
  2995. unsigned vm_id, bool ctx_switch)
  2996. {
  2997. u32 control = INDIRECT_BUFFER_VALID | ib->length_dw | (vm_id << 24);
  2998. amdgpu_ring_write(ring, PACKET3(PACKET3_INDIRECT_BUFFER, 2));
  2999. BUG_ON(ib->gpu_addr & 0x3); /* Dword align */
  3000. amdgpu_ring_write(ring,
  3001. #ifdef __BIG_ENDIAN
  3002. (2 << 0) |
  3003. #endif
  3004. lower_32_bits(ib->gpu_addr));
  3005. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr));
  3006. amdgpu_ring_write(ring, control);
  3007. }
  3008. static void gfx_v9_0_ring_emit_fence(struct amdgpu_ring *ring, u64 addr,
  3009. u64 seq, unsigned flags)
  3010. {
  3011. bool write64bit = flags & AMDGPU_FENCE_FLAG_64BIT;
  3012. bool int_sel = flags & AMDGPU_FENCE_FLAG_INT;
  3013. /* RELEASE_MEM - flush caches, send int */
  3014. amdgpu_ring_write(ring, PACKET3(PACKET3_RELEASE_MEM, 6));
  3015. amdgpu_ring_write(ring, (EOP_TCL1_ACTION_EN |
  3016. EOP_TC_ACTION_EN |
  3017. EOP_TC_WB_ACTION_EN |
  3018. EOP_TC_MD_ACTION_EN |
  3019. EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) |
  3020. EVENT_INDEX(5)));
  3021. amdgpu_ring_write(ring, DATA_SEL(write64bit ? 2 : 1) | INT_SEL(int_sel ? 2 : 0));
  3022. /*
  3023. * the address should be Qword aligned if 64bit write, Dword
  3024. * aligned if only send 32bit data low (discard data high)
  3025. */
  3026. if (write64bit)
  3027. BUG_ON(addr & 0x7);
  3028. else
  3029. BUG_ON(addr & 0x3);
  3030. amdgpu_ring_write(ring, lower_32_bits(addr));
  3031. amdgpu_ring_write(ring, upper_32_bits(addr));
  3032. amdgpu_ring_write(ring, lower_32_bits(seq));
  3033. amdgpu_ring_write(ring, upper_32_bits(seq));
  3034. amdgpu_ring_write(ring, 0);
  3035. }
  3036. static void gfx_v9_0_ring_emit_pipeline_sync(struct amdgpu_ring *ring)
  3037. {
  3038. int usepfp = (ring->funcs->type == AMDGPU_RING_TYPE_GFX);
  3039. uint32_t seq = ring->fence_drv.sync_seq;
  3040. uint64_t addr = ring->fence_drv.gpu_addr;
  3041. gfx_v9_0_wait_reg_mem(ring, usepfp, 1, 0,
  3042. lower_32_bits(addr), upper_32_bits(addr),
  3043. seq, 0xffffffff, 4);
  3044. }
  3045. static void gfx_v9_0_ring_emit_vm_flush(struct amdgpu_ring *ring,
  3046. unsigned vm_id, uint64_t pd_addr)
  3047. {
  3048. struct amdgpu_vmhub *hub = &ring->adev->vmhub[ring->funcs->vmhub];
  3049. int usepfp = (ring->funcs->type == AMDGPU_RING_TYPE_GFX);
  3050. uint32_t req = ring->adev->gart.gart_funcs->get_invalidate_req(vm_id);
  3051. unsigned eng = ring->vm_inv_eng;
  3052. pd_addr = amdgpu_gart_get_vm_pde(ring->adev, pd_addr);
  3053. pd_addr |= AMDGPU_PTE_VALID;
  3054. gfx_v9_0_write_data_to_reg(ring, usepfp, true,
  3055. hub->ctx0_ptb_addr_lo32 + (2 * vm_id),
  3056. lower_32_bits(pd_addr));
  3057. gfx_v9_0_write_data_to_reg(ring, usepfp, true,
  3058. hub->ctx0_ptb_addr_hi32 + (2 * vm_id),
  3059. upper_32_bits(pd_addr));
  3060. gfx_v9_0_write_data_to_reg(ring, usepfp, true,
  3061. hub->vm_inv_eng0_req + eng, req);
  3062. /* wait for the invalidate to complete */
  3063. gfx_v9_0_wait_reg_mem(ring, 0, 0, 0, hub->vm_inv_eng0_ack +
  3064. eng, 0, 1 << vm_id, 1 << vm_id, 0x20);
  3065. /* compute doesn't have PFP */
  3066. if (usepfp) {
  3067. /* sync PFP to ME, otherwise we might get invalid PFP reads */
  3068. amdgpu_ring_write(ring, PACKET3(PACKET3_PFP_SYNC_ME, 0));
  3069. amdgpu_ring_write(ring, 0x0);
  3070. }
  3071. }
  3072. static u64 gfx_v9_0_ring_get_rptr_compute(struct amdgpu_ring *ring)
  3073. {
  3074. return ring->adev->wb.wb[ring->rptr_offs]; /* gfx9 hardware is 32bit rptr */
  3075. }
  3076. static u64 gfx_v9_0_ring_get_wptr_compute(struct amdgpu_ring *ring)
  3077. {
  3078. u64 wptr;
  3079. /* XXX check if swapping is necessary on BE */
  3080. if (ring->use_doorbell)
  3081. wptr = atomic64_read((atomic64_t *)&ring->adev->wb.wb[ring->wptr_offs]);
  3082. else
  3083. BUG();
  3084. return wptr;
  3085. }
  3086. static void gfx_v9_0_ring_set_wptr_compute(struct amdgpu_ring *ring)
  3087. {
  3088. struct amdgpu_device *adev = ring->adev;
  3089. /* XXX check if swapping is necessary on BE */
  3090. if (ring->use_doorbell) {
  3091. atomic64_set((atomic64_t*)&adev->wb.wb[ring->wptr_offs], ring->wptr);
  3092. WDOORBELL64(ring->doorbell_index, ring->wptr);
  3093. } else{
  3094. BUG(); /* only DOORBELL method supported on gfx9 now */
  3095. }
  3096. }
  3097. static void gfx_v9_0_ring_emit_fence_kiq(struct amdgpu_ring *ring, u64 addr,
  3098. u64 seq, unsigned int flags)
  3099. {
  3100. /* we only allocate 32bit for each seq wb address */
  3101. BUG_ON(flags & AMDGPU_FENCE_FLAG_64BIT);
  3102. /* write fence seq to the "addr" */
  3103. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3104. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  3105. WRITE_DATA_DST_SEL(5) | WR_CONFIRM));
  3106. amdgpu_ring_write(ring, lower_32_bits(addr));
  3107. amdgpu_ring_write(ring, upper_32_bits(addr));
  3108. amdgpu_ring_write(ring, lower_32_bits(seq));
  3109. if (flags & AMDGPU_FENCE_FLAG_INT) {
  3110. /* set register to trigger INT */
  3111. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3112. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  3113. WRITE_DATA_DST_SEL(0) | WR_CONFIRM));
  3114. amdgpu_ring_write(ring, SOC15_REG_OFFSET(GC, 0, mmCPC_INT_STATUS));
  3115. amdgpu_ring_write(ring, 0);
  3116. amdgpu_ring_write(ring, 0x20000000); /* src_id is 178 */
  3117. }
  3118. }
  3119. static void gfx_v9_ring_emit_sb(struct amdgpu_ring *ring)
  3120. {
  3121. amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  3122. amdgpu_ring_write(ring, 0);
  3123. }
  3124. static void gfx_v9_0_ring_emit_ce_meta(struct amdgpu_ring *ring)
  3125. {
  3126. static struct v9_ce_ib_state ce_payload = {0};
  3127. uint64_t csa_addr;
  3128. int cnt;
  3129. cnt = (sizeof(ce_payload) >> 2) + 4 - 2;
  3130. csa_addr = AMDGPU_VA_RESERVED_SIZE - 2 * 4096;
  3131. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, cnt));
  3132. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(2) |
  3133. WRITE_DATA_DST_SEL(8) |
  3134. WR_CONFIRM) |
  3135. WRITE_DATA_CACHE_POLICY(0));
  3136. amdgpu_ring_write(ring, lower_32_bits(csa_addr + offsetof(struct v9_gfx_meta_data, ce_payload)));
  3137. amdgpu_ring_write(ring, upper_32_bits(csa_addr + offsetof(struct v9_gfx_meta_data, ce_payload)));
  3138. amdgpu_ring_write_multiple(ring, (void *)&ce_payload, sizeof(ce_payload) >> 2);
  3139. }
  3140. static void gfx_v9_0_ring_emit_de_meta(struct amdgpu_ring *ring)
  3141. {
  3142. static struct v9_de_ib_state de_payload = {0};
  3143. uint64_t csa_addr, gds_addr;
  3144. int cnt;
  3145. csa_addr = AMDGPU_VA_RESERVED_SIZE - 2 * 4096;
  3146. gds_addr = csa_addr + 4096;
  3147. de_payload.gds_backup_addrlo = lower_32_bits(gds_addr);
  3148. de_payload.gds_backup_addrhi = upper_32_bits(gds_addr);
  3149. cnt = (sizeof(de_payload) >> 2) + 4 - 2;
  3150. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, cnt));
  3151. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(1) |
  3152. WRITE_DATA_DST_SEL(8) |
  3153. WR_CONFIRM) |
  3154. WRITE_DATA_CACHE_POLICY(0));
  3155. amdgpu_ring_write(ring, lower_32_bits(csa_addr + offsetof(struct v9_gfx_meta_data, de_payload)));
  3156. amdgpu_ring_write(ring, upper_32_bits(csa_addr + offsetof(struct v9_gfx_meta_data, de_payload)));
  3157. amdgpu_ring_write_multiple(ring, (void *)&de_payload, sizeof(de_payload) >> 2);
  3158. }
  3159. static void gfx_v9_ring_emit_cntxcntl(struct amdgpu_ring *ring, uint32_t flags)
  3160. {
  3161. uint32_t dw2 = 0;
  3162. if (amdgpu_sriov_vf(ring->adev))
  3163. gfx_v9_0_ring_emit_ce_meta(ring);
  3164. dw2 |= 0x80000000; /* set load_enable otherwise this package is just NOPs */
  3165. if (flags & AMDGPU_HAVE_CTX_SWITCH) {
  3166. /* set load_global_config & load_global_uconfig */
  3167. dw2 |= 0x8001;
  3168. /* set load_cs_sh_regs */
  3169. dw2 |= 0x01000000;
  3170. /* set load_per_context_state & load_gfx_sh_regs for GFX */
  3171. dw2 |= 0x10002;
  3172. /* set load_ce_ram if preamble presented */
  3173. if (AMDGPU_PREAMBLE_IB_PRESENT & flags)
  3174. dw2 |= 0x10000000;
  3175. } else {
  3176. /* still load_ce_ram if this is the first time preamble presented
  3177. * although there is no context switch happens.
  3178. */
  3179. if (AMDGPU_PREAMBLE_IB_PRESENT_FIRST & flags)
  3180. dw2 |= 0x10000000;
  3181. }
  3182. amdgpu_ring_write(ring, PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  3183. amdgpu_ring_write(ring, dw2);
  3184. amdgpu_ring_write(ring, 0);
  3185. }
  3186. static unsigned gfx_v9_0_ring_emit_init_cond_exec(struct amdgpu_ring *ring)
  3187. {
  3188. unsigned ret;
  3189. amdgpu_ring_write(ring, PACKET3(PACKET3_COND_EXEC, 3));
  3190. amdgpu_ring_write(ring, lower_32_bits(ring->cond_exe_gpu_addr));
  3191. amdgpu_ring_write(ring, upper_32_bits(ring->cond_exe_gpu_addr));
  3192. amdgpu_ring_write(ring, 0); /* discard following DWs if *cond_exec_gpu_addr==0 */
  3193. ret = ring->wptr & ring->buf_mask;
  3194. amdgpu_ring_write(ring, 0x55aa55aa); /* patch dummy value later */
  3195. return ret;
  3196. }
  3197. static void gfx_v9_0_ring_emit_patch_cond_exec(struct amdgpu_ring *ring, unsigned offset)
  3198. {
  3199. unsigned cur;
  3200. BUG_ON(offset > ring->buf_mask);
  3201. BUG_ON(ring->ring[offset] != 0x55aa55aa);
  3202. cur = (ring->wptr & ring->buf_mask) - 1;
  3203. if (likely(cur > offset))
  3204. ring->ring[offset] = cur - offset;
  3205. else
  3206. ring->ring[offset] = (ring->ring_size>>2) - offset + cur;
  3207. }
  3208. static void gfx_v9_0_ring_emit_tmz(struct amdgpu_ring *ring, bool start)
  3209. {
  3210. amdgpu_ring_write(ring, PACKET3(PACKET3_FRAME_CONTROL, 0));
  3211. amdgpu_ring_write(ring, FRAME_CMD(start ? 0 : 1)); /* frame_end */
  3212. }
  3213. static void gfx_v9_0_ring_emit_rreg(struct amdgpu_ring *ring, uint32_t reg)
  3214. {
  3215. struct amdgpu_device *adev = ring->adev;
  3216. amdgpu_ring_write(ring, PACKET3(PACKET3_COPY_DATA, 4));
  3217. amdgpu_ring_write(ring, 0 | /* src: register*/
  3218. (5 << 8) | /* dst: memory */
  3219. (1 << 20)); /* write confirm */
  3220. amdgpu_ring_write(ring, reg);
  3221. amdgpu_ring_write(ring, 0);
  3222. amdgpu_ring_write(ring, lower_32_bits(adev->wb.gpu_addr +
  3223. adev->virt.reg_val_offs * 4));
  3224. amdgpu_ring_write(ring, upper_32_bits(adev->wb.gpu_addr +
  3225. adev->virt.reg_val_offs * 4));
  3226. }
  3227. static void gfx_v9_0_ring_emit_wreg(struct amdgpu_ring *ring, uint32_t reg,
  3228. uint32_t val)
  3229. {
  3230. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3231. amdgpu_ring_write(ring, (1 << 16)); /* no inc addr */
  3232. amdgpu_ring_write(ring, reg);
  3233. amdgpu_ring_write(ring, 0);
  3234. amdgpu_ring_write(ring, val);
  3235. }
  3236. static void gfx_v9_0_set_gfx_eop_interrupt_state(struct amdgpu_device *adev,
  3237. enum amdgpu_interrupt_state state)
  3238. {
  3239. switch (state) {
  3240. case AMDGPU_IRQ_STATE_DISABLE:
  3241. case AMDGPU_IRQ_STATE_ENABLE:
  3242. WREG32_FIELD15(GC, 0, CP_INT_CNTL_RING0,
  3243. TIME_STAMP_INT_ENABLE,
  3244. state == AMDGPU_IRQ_STATE_ENABLE ? 1 : 0);
  3245. break;
  3246. default:
  3247. break;
  3248. }
  3249. }
  3250. static void gfx_v9_0_set_compute_eop_interrupt_state(struct amdgpu_device *adev,
  3251. int me, int pipe,
  3252. enum amdgpu_interrupt_state state)
  3253. {
  3254. u32 mec_int_cntl, mec_int_cntl_reg;
  3255. /*
  3256. * amdgpu controls only the first MEC. That's why this function only
  3257. * handles the setting of interrupts for this specific MEC. All other
  3258. * pipes' interrupts are set by amdkfd.
  3259. */
  3260. if (me == 1) {
  3261. switch (pipe) {
  3262. case 0:
  3263. mec_int_cntl_reg = SOC15_REG_OFFSET(GC, 0, mmCP_ME1_PIPE0_INT_CNTL);
  3264. break;
  3265. case 1:
  3266. mec_int_cntl_reg = SOC15_REG_OFFSET(GC, 0, mmCP_ME1_PIPE1_INT_CNTL);
  3267. break;
  3268. case 2:
  3269. mec_int_cntl_reg = SOC15_REG_OFFSET(GC, 0, mmCP_ME1_PIPE2_INT_CNTL);
  3270. break;
  3271. case 3:
  3272. mec_int_cntl_reg = SOC15_REG_OFFSET(GC, 0, mmCP_ME1_PIPE3_INT_CNTL);
  3273. break;
  3274. default:
  3275. DRM_DEBUG("invalid pipe %d\n", pipe);
  3276. return;
  3277. }
  3278. } else {
  3279. DRM_DEBUG("invalid me %d\n", me);
  3280. return;
  3281. }
  3282. switch (state) {
  3283. case AMDGPU_IRQ_STATE_DISABLE:
  3284. mec_int_cntl = RREG32(mec_int_cntl_reg);
  3285. mec_int_cntl = REG_SET_FIELD(mec_int_cntl, CP_ME1_PIPE0_INT_CNTL,
  3286. TIME_STAMP_INT_ENABLE, 0);
  3287. WREG32(mec_int_cntl_reg, mec_int_cntl);
  3288. break;
  3289. case AMDGPU_IRQ_STATE_ENABLE:
  3290. mec_int_cntl = RREG32(mec_int_cntl_reg);
  3291. mec_int_cntl = REG_SET_FIELD(mec_int_cntl, CP_ME1_PIPE0_INT_CNTL,
  3292. TIME_STAMP_INT_ENABLE, 1);
  3293. WREG32(mec_int_cntl_reg, mec_int_cntl);
  3294. break;
  3295. default:
  3296. break;
  3297. }
  3298. }
  3299. static int gfx_v9_0_set_priv_reg_fault_state(struct amdgpu_device *adev,
  3300. struct amdgpu_irq_src *source,
  3301. unsigned type,
  3302. enum amdgpu_interrupt_state state)
  3303. {
  3304. switch (state) {
  3305. case AMDGPU_IRQ_STATE_DISABLE:
  3306. case AMDGPU_IRQ_STATE_ENABLE:
  3307. WREG32_FIELD15(GC, 0, CP_INT_CNTL_RING0,
  3308. PRIV_REG_INT_ENABLE,
  3309. state == AMDGPU_IRQ_STATE_ENABLE ? 1 : 0);
  3310. break;
  3311. default:
  3312. break;
  3313. }
  3314. return 0;
  3315. }
  3316. static int gfx_v9_0_set_priv_inst_fault_state(struct amdgpu_device *adev,
  3317. struct amdgpu_irq_src *source,
  3318. unsigned type,
  3319. enum amdgpu_interrupt_state state)
  3320. {
  3321. switch (state) {
  3322. case AMDGPU_IRQ_STATE_DISABLE:
  3323. case AMDGPU_IRQ_STATE_ENABLE:
  3324. WREG32_FIELD15(GC, 0, CP_INT_CNTL_RING0,
  3325. PRIV_INSTR_INT_ENABLE,
  3326. state == AMDGPU_IRQ_STATE_ENABLE ? 1 : 0);
  3327. default:
  3328. break;
  3329. }
  3330. return 0;
  3331. }
  3332. static int gfx_v9_0_set_eop_interrupt_state(struct amdgpu_device *adev,
  3333. struct amdgpu_irq_src *src,
  3334. unsigned type,
  3335. enum amdgpu_interrupt_state state)
  3336. {
  3337. switch (type) {
  3338. case AMDGPU_CP_IRQ_GFX_EOP:
  3339. gfx_v9_0_set_gfx_eop_interrupt_state(adev, state);
  3340. break;
  3341. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP:
  3342. gfx_v9_0_set_compute_eop_interrupt_state(adev, 1, 0, state);
  3343. break;
  3344. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE1_EOP:
  3345. gfx_v9_0_set_compute_eop_interrupt_state(adev, 1, 1, state);
  3346. break;
  3347. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE2_EOP:
  3348. gfx_v9_0_set_compute_eop_interrupt_state(adev, 1, 2, state);
  3349. break;
  3350. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE3_EOP:
  3351. gfx_v9_0_set_compute_eop_interrupt_state(adev, 1, 3, state);
  3352. break;
  3353. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE0_EOP:
  3354. gfx_v9_0_set_compute_eop_interrupt_state(adev, 2, 0, state);
  3355. break;
  3356. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE1_EOP:
  3357. gfx_v9_0_set_compute_eop_interrupt_state(adev, 2, 1, state);
  3358. break;
  3359. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE2_EOP:
  3360. gfx_v9_0_set_compute_eop_interrupt_state(adev, 2, 2, state);
  3361. break;
  3362. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE3_EOP:
  3363. gfx_v9_0_set_compute_eop_interrupt_state(adev, 2, 3, state);
  3364. break;
  3365. default:
  3366. break;
  3367. }
  3368. return 0;
  3369. }
  3370. static int gfx_v9_0_eop_irq(struct amdgpu_device *adev,
  3371. struct amdgpu_irq_src *source,
  3372. struct amdgpu_iv_entry *entry)
  3373. {
  3374. int i;
  3375. u8 me_id, pipe_id, queue_id;
  3376. struct amdgpu_ring *ring;
  3377. DRM_DEBUG("IH: CP EOP\n");
  3378. me_id = (entry->ring_id & 0x0c) >> 2;
  3379. pipe_id = (entry->ring_id & 0x03) >> 0;
  3380. queue_id = (entry->ring_id & 0x70) >> 4;
  3381. switch (me_id) {
  3382. case 0:
  3383. amdgpu_fence_process(&adev->gfx.gfx_ring[0]);
  3384. break;
  3385. case 1:
  3386. case 2:
  3387. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  3388. ring = &adev->gfx.compute_ring[i];
  3389. /* Per-queue interrupt is supported for MEC starting from VI.
  3390. * The interrupt can only be enabled/disabled per pipe instead of per queue.
  3391. */
  3392. if ((ring->me == me_id) && (ring->pipe == pipe_id) && (ring->queue == queue_id))
  3393. amdgpu_fence_process(ring);
  3394. }
  3395. break;
  3396. }
  3397. return 0;
  3398. }
  3399. static int gfx_v9_0_priv_reg_irq(struct amdgpu_device *adev,
  3400. struct amdgpu_irq_src *source,
  3401. struct amdgpu_iv_entry *entry)
  3402. {
  3403. DRM_ERROR("Illegal register access in command stream\n");
  3404. schedule_work(&adev->reset_work);
  3405. return 0;
  3406. }
  3407. static int gfx_v9_0_priv_inst_irq(struct amdgpu_device *adev,
  3408. struct amdgpu_irq_src *source,
  3409. struct amdgpu_iv_entry *entry)
  3410. {
  3411. DRM_ERROR("Illegal instruction in command stream\n");
  3412. schedule_work(&adev->reset_work);
  3413. return 0;
  3414. }
  3415. static int gfx_v9_0_kiq_set_interrupt_state(struct amdgpu_device *adev,
  3416. struct amdgpu_irq_src *src,
  3417. unsigned int type,
  3418. enum amdgpu_interrupt_state state)
  3419. {
  3420. uint32_t tmp, target;
  3421. struct amdgpu_ring *ring = &(adev->gfx.kiq.ring);
  3422. if (ring->me == 1)
  3423. target = SOC15_REG_OFFSET(GC, 0, mmCP_ME1_PIPE0_INT_CNTL);
  3424. else
  3425. target = SOC15_REG_OFFSET(GC, 0, mmCP_ME2_PIPE0_INT_CNTL);
  3426. target += ring->pipe;
  3427. switch (type) {
  3428. case AMDGPU_CP_KIQ_IRQ_DRIVER0:
  3429. if (state == AMDGPU_IRQ_STATE_DISABLE) {
  3430. tmp = RREG32_SOC15(GC, 0, mmCPC_INT_CNTL);
  3431. tmp = REG_SET_FIELD(tmp, CPC_INT_CNTL,
  3432. GENERIC2_INT_ENABLE, 0);
  3433. WREG32_SOC15(GC, 0, mmCPC_INT_CNTL, tmp);
  3434. tmp = RREG32(target);
  3435. tmp = REG_SET_FIELD(tmp, CP_ME2_PIPE0_INT_CNTL,
  3436. GENERIC2_INT_ENABLE, 0);
  3437. WREG32(target, tmp);
  3438. } else {
  3439. tmp = RREG32_SOC15(GC, 0, mmCPC_INT_CNTL);
  3440. tmp = REG_SET_FIELD(tmp, CPC_INT_CNTL,
  3441. GENERIC2_INT_ENABLE, 1);
  3442. WREG32_SOC15(GC, 0, mmCPC_INT_CNTL, tmp);
  3443. tmp = RREG32(target);
  3444. tmp = REG_SET_FIELD(tmp, CP_ME2_PIPE0_INT_CNTL,
  3445. GENERIC2_INT_ENABLE, 1);
  3446. WREG32(target, tmp);
  3447. }
  3448. break;
  3449. default:
  3450. BUG(); /* kiq only support GENERIC2_INT now */
  3451. break;
  3452. }
  3453. return 0;
  3454. }
  3455. static int gfx_v9_0_kiq_irq(struct amdgpu_device *adev,
  3456. struct amdgpu_irq_src *source,
  3457. struct amdgpu_iv_entry *entry)
  3458. {
  3459. u8 me_id, pipe_id, queue_id;
  3460. struct amdgpu_ring *ring = &(adev->gfx.kiq.ring);
  3461. me_id = (entry->ring_id & 0x0c) >> 2;
  3462. pipe_id = (entry->ring_id & 0x03) >> 0;
  3463. queue_id = (entry->ring_id & 0x70) >> 4;
  3464. DRM_DEBUG("IH: CPC GENERIC2_INT, me:%d, pipe:%d, queue:%d\n",
  3465. me_id, pipe_id, queue_id);
  3466. amdgpu_fence_process(ring);
  3467. return 0;
  3468. }
  3469. const struct amd_ip_funcs gfx_v9_0_ip_funcs = {
  3470. .name = "gfx_v9_0",
  3471. .early_init = gfx_v9_0_early_init,
  3472. .late_init = gfx_v9_0_late_init,
  3473. .sw_init = gfx_v9_0_sw_init,
  3474. .sw_fini = gfx_v9_0_sw_fini,
  3475. .hw_init = gfx_v9_0_hw_init,
  3476. .hw_fini = gfx_v9_0_hw_fini,
  3477. .suspend = gfx_v9_0_suspend,
  3478. .resume = gfx_v9_0_resume,
  3479. .is_idle = gfx_v9_0_is_idle,
  3480. .wait_for_idle = gfx_v9_0_wait_for_idle,
  3481. .soft_reset = gfx_v9_0_soft_reset,
  3482. .set_clockgating_state = gfx_v9_0_set_clockgating_state,
  3483. .set_powergating_state = gfx_v9_0_set_powergating_state,
  3484. .get_clockgating_state = gfx_v9_0_get_clockgating_state,
  3485. };
  3486. static const struct amdgpu_ring_funcs gfx_v9_0_ring_funcs_gfx = {
  3487. .type = AMDGPU_RING_TYPE_GFX,
  3488. .align_mask = 0xff,
  3489. .nop = PACKET3(PACKET3_NOP, 0x3FFF),
  3490. .support_64bit_ptrs = true,
  3491. .vmhub = AMDGPU_GFXHUB,
  3492. .get_rptr = gfx_v9_0_ring_get_rptr_gfx,
  3493. .get_wptr = gfx_v9_0_ring_get_wptr_gfx,
  3494. .set_wptr = gfx_v9_0_ring_set_wptr_gfx,
  3495. .emit_frame_size = /* totally 242 maximum if 16 IBs */
  3496. 5 + /* COND_EXEC */
  3497. 7 + /* PIPELINE_SYNC */
  3498. 24 + /* VM_FLUSH */
  3499. 8 + /* FENCE for VM_FLUSH */
  3500. 20 + /* GDS switch */
  3501. 4 + /* double SWITCH_BUFFER,
  3502. the first COND_EXEC jump to the place just
  3503. prior to this double SWITCH_BUFFER */
  3504. 5 + /* COND_EXEC */
  3505. 7 + /* HDP_flush */
  3506. 4 + /* VGT_flush */
  3507. 14 + /* CE_META */
  3508. 31 + /* DE_META */
  3509. 3 + /* CNTX_CTRL */
  3510. 5 + /* HDP_INVL */
  3511. 8 + 8 + /* FENCE x2 */
  3512. 2, /* SWITCH_BUFFER */
  3513. .emit_ib_size = 4, /* gfx_v9_0_ring_emit_ib_gfx */
  3514. .emit_ib = gfx_v9_0_ring_emit_ib_gfx,
  3515. .emit_fence = gfx_v9_0_ring_emit_fence,
  3516. .emit_pipeline_sync = gfx_v9_0_ring_emit_pipeline_sync,
  3517. .emit_vm_flush = gfx_v9_0_ring_emit_vm_flush,
  3518. .emit_gds_switch = gfx_v9_0_ring_emit_gds_switch,
  3519. .emit_hdp_flush = gfx_v9_0_ring_emit_hdp_flush,
  3520. .emit_hdp_invalidate = gfx_v9_0_ring_emit_hdp_invalidate,
  3521. .test_ring = gfx_v9_0_ring_test_ring,
  3522. .test_ib = gfx_v9_0_ring_test_ib,
  3523. .insert_nop = amdgpu_ring_insert_nop,
  3524. .pad_ib = amdgpu_ring_generic_pad_ib,
  3525. .emit_switch_buffer = gfx_v9_ring_emit_sb,
  3526. .emit_cntxcntl = gfx_v9_ring_emit_cntxcntl,
  3527. .init_cond_exec = gfx_v9_0_ring_emit_init_cond_exec,
  3528. .patch_cond_exec = gfx_v9_0_ring_emit_patch_cond_exec,
  3529. .emit_tmz = gfx_v9_0_ring_emit_tmz,
  3530. };
  3531. static const struct amdgpu_ring_funcs gfx_v9_0_ring_funcs_compute = {
  3532. .type = AMDGPU_RING_TYPE_COMPUTE,
  3533. .align_mask = 0xff,
  3534. .nop = PACKET3(PACKET3_NOP, 0x3FFF),
  3535. .support_64bit_ptrs = true,
  3536. .vmhub = AMDGPU_GFXHUB,
  3537. .get_rptr = gfx_v9_0_ring_get_rptr_compute,
  3538. .get_wptr = gfx_v9_0_ring_get_wptr_compute,
  3539. .set_wptr = gfx_v9_0_ring_set_wptr_compute,
  3540. .emit_frame_size =
  3541. 20 + /* gfx_v9_0_ring_emit_gds_switch */
  3542. 7 + /* gfx_v9_0_ring_emit_hdp_flush */
  3543. 5 + /* gfx_v9_0_ring_emit_hdp_invalidate */
  3544. 7 + /* gfx_v9_0_ring_emit_pipeline_sync */
  3545. 24 + /* gfx_v9_0_ring_emit_vm_flush */
  3546. 8 + 8 + 8, /* gfx_v9_0_ring_emit_fence x3 for user fence, vm fence */
  3547. .emit_ib_size = 4, /* gfx_v9_0_ring_emit_ib_compute */
  3548. .emit_ib = gfx_v9_0_ring_emit_ib_compute,
  3549. .emit_fence = gfx_v9_0_ring_emit_fence,
  3550. .emit_pipeline_sync = gfx_v9_0_ring_emit_pipeline_sync,
  3551. .emit_vm_flush = gfx_v9_0_ring_emit_vm_flush,
  3552. .emit_gds_switch = gfx_v9_0_ring_emit_gds_switch,
  3553. .emit_hdp_flush = gfx_v9_0_ring_emit_hdp_flush,
  3554. .emit_hdp_invalidate = gfx_v9_0_ring_emit_hdp_invalidate,
  3555. .test_ring = gfx_v9_0_ring_test_ring,
  3556. .test_ib = gfx_v9_0_ring_test_ib,
  3557. .insert_nop = amdgpu_ring_insert_nop,
  3558. .pad_ib = amdgpu_ring_generic_pad_ib,
  3559. };
  3560. static const struct amdgpu_ring_funcs gfx_v9_0_ring_funcs_kiq = {
  3561. .type = AMDGPU_RING_TYPE_KIQ,
  3562. .align_mask = 0xff,
  3563. .nop = PACKET3(PACKET3_NOP, 0x3FFF),
  3564. .support_64bit_ptrs = true,
  3565. .vmhub = AMDGPU_GFXHUB,
  3566. .get_rptr = gfx_v9_0_ring_get_rptr_compute,
  3567. .get_wptr = gfx_v9_0_ring_get_wptr_compute,
  3568. .set_wptr = gfx_v9_0_ring_set_wptr_compute,
  3569. .emit_frame_size =
  3570. 20 + /* gfx_v9_0_ring_emit_gds_switch */
  3571. 7 + /* gfx_v9_0_ring_emit_hdp_flush */
  3572. 5 + /* gfx_v9_0_ring_emit_hdp_invalidate */
  3573. 7 + /* gfx_v9_0_ring_emit_pipeline_sync */
  3574. 24 + /* gfx_v9_0_ring_emit_vm_flush */
  3575. 8 + 8 + 8, /* gfx_v9_0_ring_emit_fence_kiq x3 for user fence, vm fence */
  3576. .emit_ib_size = 4, /* gfx_v9_0_ring_emit_ib_compute */
  3577. .emit_ib = gfx_v9_0_ring_emit_ib_compute,
  3578. .emit_fence = gfx_v9_0_ring_emit_fence_kiq,
  3579. .test_ring = gfx_v9_0_ring_test_ring,
  3580. .test_ib = gfx_v9_0_ring_test_ib,
  3581. .insert_nop = amdgpu_ring_insert_nop,
  3582. .pad_ib = amdgpu_ring_generic_pad_ib,
  3583. .emit_rreg = gfx_v9_0_ring_emit_rreg,
  3584. .emit_wreg = gfx_v9_0_ring_emit_wreg,
  3585. };
  3586. static void gfx_v9_0_set_ring_funcs(struct amdgpu_device *adev)
  3587. {
  3588. int i;
  3589. adev->gfx.kiq.ring.funcs = &gfx_v9_0_ring_funcs_kiq;
  3590. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  3591. adev->gfx.gfx_ring[i].funcs = &gfx_v9_0_ring_funcs_gfx;
  3592. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  3593. adev->gfx.compute_ring[i].funcs = &gfx_v9_0_ring_funcs_compute;
  3594. }
  3595. static const struct amdgpu_irq_src_funcs gfx_v9_0_kiq_irq_funcs = {
  3596. .set = gfx_v9_0_kiq_set_interrupt_state,
  3597. .process = gfx_v9_0_kiq_irq,
  3598. };
  3599. static const struct amdgpu_irq_src_funcs gfx_v9_0_eop_irq_funcs = {
  3600. .set = gfx_v9_0_set_eop_interrupt_state,
  3601. .process = gfx_v9_0_eop_irq,
  3602. };
  3603. static const struct amdgpu_irq_src_funcs gfx_v9_0_priv_reg_irq_funcs = {
  3604. .set = gfx_v9_0_set_priv_reg_fault_state,
  3605. .process = gfx_v9_0_priv_reg_irq,
  3606. };
  3607. static const struct amdgpu_irq_src_funcs gfx_v9_0_priv_inst_irq_funcs = {
  3608. .set = gfx_v9_0_set_priv_inst_fault_state,
  3609. .process = gfx_v9_0_priv_inst_irq,
  3610. };
  3611. static void gfx_v9_0_set_irq_funcs(struct amdgpu_device *adev)
  3612. {
  3613. adev->gfx.eop_irq.num_types = AMDGPU_CP_IRQ_LAST;
  3614. adev->gfx.eop_irq.funcs = &gfx_v9_0_eop_irq_funcs;
  3615. adev->gfx.priv_reg_irq.num_types = 1;
  3616. adev->gfx.priv_reg_irq.funcs = &gfx_v9_0_priv_reg_irq_funcs;
  3617. adev->gfx.priv_inst_irq.num_types = 1;
  3618. adev->gfx.priv_inst_irq.funcs = &gfx_v9_0_priv_inst_irq_funcs;
  3619. adev->gfx.kiq.irq.num_types = AMDGPU_CP_KIQ_IRQ_LAST;
  3620. adev->gfx.kiq.irq.funcs = &gfx_v9_0_kiq_irq_funcs;
  3621. }
  3622. static void gfx_v9_0_set_rlc_funcs(struct amdgpu_device *adev)
  3623. {
  3624. switch (adev->asic_type) {
  3625. case CHIP_VEGA10:
  3626. case CHIP_RAVEN:
  3627. adev->gfx.rlc.funcs = &gfx_v9_0_rlc_funcs;
  3628. break;
  3629. default:
  3630. break;
  3631. }
  3632. }
  3633. static void gfx_v9_0_set_gds_init(struct amdgpu_device *adev)
  3634. {
  3635. /* init asci gds info */
  3636. adev->gds.mem.total_size = RREG32_SOC15(GC, 0, mmGDS_VMID0_SIZE);
  3637. adev->gds.gws.total_size = 64;
  3638. adev->gds.oa.total_size = 16;
  3639. if (adev->gds.mem.total_size == 64 * 1024) {
  3640. adev->gds.mem.gfx_partition_size = 4096;
  3641. adev->gds.mem.cs_partition_size = 4096;
  3642. adev->gds.gws.gfx_partition_size = 4;
  3643. adev->gds.gws.cs_partition_size = 4;
  3644. adev->gds.oa.gfx_partition_size = 4;
  3645. adev->gds.oa.cs_partition_size = 1;
  3646. } else {
  3647. adev->gds.mem.gfx_partition_size = 1024;
  3648. adev->gds.mem.cs_partition_size = 1024;
  3649. adev->gds.gws.gfx_partition_size = 16;
  3650. adev->gds.gws.cs_partition_size = 16;
  3651. adev->gds.oa.gfx_partition_size = 4;
  3652. adev->gds.oa.cs_partition_size = 4;
  3653. }
  3654. }
  3655. static void gfx_v9_0_set_user_cu_inactive_bitmap(struct amdgpu_device *adev,
  3656. u32 bitmap)
  3657. {
  3658. u32 data;
  3659. if (!bitmap)
  3660. return;
  3661. data = bitmap << GC_USER_SHADER_ARRAY_CONFIG__INACTIVE_CUS__SHIFT;
  3662. data &= GC_USER_SHADER_ARRAY_CONFIG__INACTIVE_CUS_MASK;
  3663. WREG32_SOC15(GC, 0, mmGC_USER_SHADER_ARRAY_CONFIG, data);
  3664. }
  3665. static u32 gfx_v9_0_get_cu_active_bitmap(struct amdgpu_device *adev)
  3666. {
  3667. u32 data, mask;
  3668. data = RREG32_SOC15(GC, 0, mmCC_GC_SHADER_ARRAY_CONFIG);
  3669. data |= RREG32_SOC15(GC, 0, mmGC_USER_SHADER_ARRAY_CONFIG);
  3670. data &= CC_GC_SHADER_ARRAY_CONFIG__INACTIVE_CUS_MASK;
  3671. data >>= CC_GC_SHADER_ARRAY_CONFIG__INACTIVE_CUS__SHIFT;
  3672. mask = amdgpu_gfx_create_bitmask(adev->gfx.config.max_cu_per_sh);
  3673. return (~data) & mask;
  3674. }
  3675. static int gfx_v9_0_get_cu_info(struct amdgpu_device *adev,
  3676. struct amdgpu_cu_info *cu_info)
  3677. {
  3678. int i, j, k, counter, active_cu_number = 0;
  3679. u32 mask, bitmap, ao_bitmap, ao_cu_mask = 0;
  3680. unsigned disable_masks[4 * 2];
  3681. if (!adev || !cu_info)
  3682. return -EINVAL;
  3683. amdgpu_gfx_parse_disable_cu(disable_masks, 4, 2);
  3684. mutex_lock(&adev->grbm_idx_mutex);
  3685. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  3686. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  3687. mask = 1;
  3688. ao_bitmap = 0;
  3689. counter = 0;
  3690. gfx_v9_0_select_se_sh(adev, i, j, 0xffffffff);
  3691. if (i < 4 && j < 2)
  3692. gfx_v9_0_set_user_cu_inactive_bitmap(
  3693. adev, disable_masks[i * 2 + j]);
  3694. bitmap = gfx_v9_0_get_cu_active_bitmap(adev);
  3695. cu_info->bitmap[i][j] = bitmap;
  3696. for (k = 0; k < adev->gfx.config.max_cu_per_sh; k ++) {
  3697. if (bitmap & mask) {
  3698. if (counter < adev->gfx.config.max_cu_per_sh)
  3699. ao_bitmap |= mask;
  3700. counter ++;
  3701. }
  3702. mask <<= 1;
  3703. }
  3704. active_cu_number += counter;
  3705. if (i < 2 && j < 2)
  3706. ao_cu_mask |= (ao_bitmap << (i * 16 + j * 8));
  3707. cu_info->ao_cu_bitmap[i][j] = ao_bitmap;
  3708. }
  3709. }
  3710. gfx_v9_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  3711. mutex_unlock(&adev->grbm_idx_mutex);
  3712. cu_info->number = active_cu_number;
  3713. cu_info->ao_cu_mask = ao_cu_mask;
  3714. return 0;
  3715. }
  3716. const struct amdgpu_ip_block_version gfx_v9_0_ip_block =
  3717. {
  3718. .type = AMD_IP_BLOCK_TYPE_GFX,
  3719. .major = 9,
  3720. .minor = 0,
  3721. .rev = 0,
  3722. .funcs = &gfx_v9_0_ip_funcs,
  3723. };