gfx_v8_0.c 235 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662566356645665566656675668566956705671567256735674567556765677567856795680568156825683568456855686568756885689569056915692569356945695569656975698569957005701570257035704570557065707570857095710571157125713571457155716571757185719572057215722572357245725572657275728572957305731573257335734573557365737573857395740574157425743574457455746574757485749575057515752575357545755575657575758575957605761576257635764576557665767576857695770577157725773577457755776577757785779578057815782578357845785578657875788578957905791579257935794579557965797579857995800580158025803580458055806580758085809581058115812581358145815581658175818581958205821582258235824582558265827582858295830583158325833583458355836583758385839584058415842584358445845584658475848584958505851585258535854585558565857585858595860586158625863586458655866586758685869587058715872587358745875587658775878587958805881588258835884588558865887588858895890589158925893589458955896589758985899590059015902590359045905590659075908590959105911591259135914591559165917591859195920592159225923592459255926592759285929593059315932593359345935593659375938593959405941594259435944594559465947594859495950595159525953595459555956595759585959596059615962596359645965596659675968596959705971597259735974597559765977597859795980598159825983598459855986598759885989599059915992599359945995599659975998599960006001600260036004600560066007600860096010601160126013601460156016601760186019602060216022602360246025602660276028602960306031603260336034603560366037603860396040604160426043604460456046604760486049605060516052605360546055605660576058605960606061606260636064606560666067606860696070607160726073607460756076607760786079608060816082608360846085608660876088608960906091609260936094609560966097609860996100610161026103610461056106610761086109611061116112611361146115611661176118611961206121612261236124612561266127612861296130613161326133613461356136613761386139614061416142614361446145614661476148614961506151615261536154615561566157615861596160616161626163616461656166616761686169617061716172617361746175617661776178617961806181618261836184618561866187618861896190619161926193619461956196619761986199620062016202620362046205620662076208620962106211621262136214621562166217621862196220622162226223622462256226622762286229623062316232623362346235623662376238623962406241624262436244624562466247624862496250625162526253625462556256625762586259626062616262626362646265626662676268626962706271627262736274627562766277627862796280628162826283628462856286628762886289629062916292629362946295629662976298629963006301630263036304630563066307630863096310631163126313631463156316631763186319632063216322632363246325632663276328632963306331633263336334633563366337633863396340634163426343634463456346634763486349635063516352635363546355635663576358635963606361636263636364636563666367636863696370637163726373637463756376637763786379638063816382638363846385638663876388638963906391639263936394639563966397639863996400640164026403640464056406640764086409641064116412641364146415641664176418641964206421642264236424642564266427642864296430643164326433643464356436643764386439644064416442644364446445644664476448644964506451645264536454645564566457645864596460646164626463646464656466646764686469647064716472647364746475647664776478647964806481648264836484648564866487648864896490649164926493649464956496649764986499650065016502650365046505650665076508650965106511651265136514651565166517651865196520652165226523652465256526652765286529653065316532653365346535653665376538653965406541654265436544654565466547654865496550655165526553655465556556655765586559656065616562656365646565656665676568656965706571657265736574657565766577657865796580658165826583658465856586658765886589659065916592659365946595659665976598659966006601660266036604660566066607660866096610661166126613661466156616661766186619662066216622662366246625662666276628662966306631663266336634663566366637663866396640664166426643664466456646664766486649665066516652665366546655665666576658665966606661666266636664666566666667666866696670667166726673667466756676667766786679668066816682668366846685668666876688668966906691669266936694669566966697669866996700670167026703670467056706670767086709671067116712671367146715671667176718671967206721672267236724672567266727672867296730673167326733673467356736673767386739674067416742674367446745674667476748674967506751675267536754675567566757675867596760676167626763676467656766676767686769677067716772677367746775677667776778677967806781678267836784678567866787678867896790679167926793679467956796679767986799680068016802680368046805680668076808680968106811681268136814681568166817681868196820682168226823682468256826682768286829683068316832683368346835683668376838683968406841684268436844684568466847684868496850685168526853685468556856685768586859686068616862686368646865686668676868686968706871687268736874687568766877687868796880688168826883688468856886688768886889689068916892689368946895689668976898689969006901690269036904690569066907690869096910691169126913691469156916691769186919692069216922692369246925692669276928692969306931693269336934693569366937693869396940694169426943694469456946694769486949695069516952695369546955695669576958695969606961696269636964696569666967696869696970697169726973697469756976697769786979698069816982698369846985698669876988698969906991699269936994699569966997699869997000700170027003700470057006700770087009701070117012701370147015701670177018
  1. /*
  2. * Copyright 2014 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <linux/firmware.h>
  24. #include <drm/drmP.h>
  25. #include "amdgpu.h"
  26. #include "amdgpu_gfx.h"
  27. #include "vi.h"
  28. #include "vi_structs.h"
  29. #include "vid.h"
  30. #include "amdgpu_ucode.h"
  31. #include "amdgpu_atombios.h"
  32. #include "atombios_i2c.h"
  33. #include "clearstate_vi.h"
  34. #include "gmc/gmc_8_2_d.h"
  35. #include "gmc/gmc_8_2_sh_mask.h"
  36. #include "oss/oss_3_0_d.h"
  37. #include "oss/oss_3_0_sh_mask.h"
  38. #include "bif/bif_5_0_d.h"
  39. #include "bif/bif_5_0_sh_mask.h"
  40. #include "gca/gfx_8_0_d.h"
  41. #include "gca/gfx_8_0_enum.h"
  42. #include "gca/gfx_8_0_sh_mask.h"
  43. #include "gca/gfx_8_0_enum.h"
  44. #include "dce/dce_10_0_d.h"
  45. #include "dce/dce_10_0_sh_mask.h"
  46. #include "smu/smu_7_1_3_d.h"
  47. #define GFX8_NUM_GFX_RINGS 1
  48. #define GFX8_MEC_HPD_SIZE 2048
  49. #define TOPAZ_GB_ADDR_CONFIG_GOLDEN 0x22010001
  50. #define CARRIZO_GB_ADDR_CONFIG_GOLDEN 0x22010001
  51. #define POLARIS11_GB_ADDR_CONFIG_GOLDEN 0x22011002
  52. #define TONGA_GB_ADDR_CONFIG_GOLDEN 0x22011003
  53. #define ARRAY_MODE(x) ((x) << GB_TILE_MODE0__ARRAY_MODE__SHIFT)
  54. #define PIPE_CONFIG(x) ((x) << GB_TILE_MODE0__PIPE_CONFIG__SHIFT)
  55. #define TILE_SPLIT(x) ((x) << GB_TILE_MODE0__TILE_SPLIT__SHIFT)
  56. #define MICRO_TILE_MODE_NEW(x) ((x) << GB_TILE_MODE0__MICRO_TILE_MODE_NEW__SHIFT)
  57. #define SAMPLE_SPLIT(x) ((x) << GB_TILE_MODE0__SAMPLE_SPLIT__SHIFT)
  58. #define BANK_WIDTH(x) ((x) << GB_MACROTILE_MODE0__BANK_WIDTH__SHIFT)
  59. #define BANK_HEIGHT(x) ((x) << GB_MACROTILE_MODE0__BANK_HEIGHT__SHIFT)
  60. #define MACRO_TILE_ASPECT(x) ((x) << GB_MACROTILE_MODE0__MACRO_TILE_ASPECT__SHIFT)
  61. #define NUM_BANKS(x) ((x) << GB_MACROTILE_MODE0__NUM_BANKS__SHIFT)
  62. #define RLC_CGTT_MGCG_OVERRIDE__CPF_MASK 0x00000001L
  63. #define RLC_CGTT_MGCG_OVERRIDE__RLC_MASK 0x00000002L
  64. #define RLC_CGTT_MGCG_OVERRIDE__MGCG_MASK 0x00000004L
  65. #define RLC_CGTT_MGCG_OVERRIDE__CGCG_MASK 0x00000008L
  66. #define RLC_CGTT_MGCG_OVERRIDE__CGLS_MASK 0x00000010L
  67. #define RLC_CGTT_MGCG_OVERRIDE__GRBM_MASK 0x00000020L
  68. /* BPM SERDES CMD */
  69. #define SET_BPM_SERDES_CMD 1
  70. #define CLE_BPM_SERDES_CMD 0
  71. /* BPM Register Address*/
  72. enum {
  73. BPM_REG_CGLS_EN = 0, /* Enable/Disable CGLS */
  74. BPM_REG_CGLS_ON, /* ON/OFF CGLS: shall be controlled by RLC FW */
  75. BPM_REG_CGCG_OVERRIDE, /* Set/Clear CGCG Override */
  76. BPM_REG_MGCG_OVERRIDE, /* Set/Clear MGCG Override */
  77. BPM_REG_FGCG_OVERRIDE, /* Set/Clear FGCG Override */
  78. BPM_REG_FGCG_MAX
  79. };
  80. #define RLC_FormatDirectRegListLength 14
  81. MODULE_FIRMWARE("amdgpu/carrizo_ce.bin");
  82. MODULE_FIRMWARE("amdgpu/carrizo_pfp.bin");
  83. MODULE_FIRMWARE("amdgpu/carrizo_me.bin");
  84. MODULE_FIRMWARE("amdgpu/carrizo_mec.bin");
  85. MODULE_FIRMWARE("amdgpu/carrizo_mec2.bin");
  86. MODULE_FIRMWARE("amdgpu/carrizo_rlc.bin");
  87. MODULE_FIRMWARE("amdgpu/stoney_ce.bin");
  88. MODULE_FIRMWARE("amdgpu/stoney_pfp.bin");
  89. MODULE_FIRMWARE("amdgpu/stoney_me.bin");
  90. MODULE_FIRMWARE("amdgpu/stoney_mec.bin");
  91. MODULE_FIRMWARE("amdgpu/stoney_rlc.bin");
  92. MODULE_FIRMWARE("amdgpu/tonga_ce.bin");
  93. MODULE_FIRMWARE("amdgpu/tonga_pfp.bin");
  94. MODULE_FIRMWARE("amdgpu/tonga_me.bin");
  95. MODULE_FIRMWARE("amdgpu/tonga_mec.bin");
  96. MODULE_FIRMWARE("amdgpu/tonga_mec2.bin");
  97. MODULE_FIRMWARE("amdgpu/tonga_rlc.bin");
  98. MODULE_FIRMWARE("amdgpu/topaz_ce.bin");
  99. MODULE_FIRMWARE("amdgpu/topaz_pfp.bin");
  100. MODULE_FIRMWARE("amdgpu/topaz_me.bin");
  101. MODULE_FIRMWARE("amdgpu/topaz_mec.bin");
  102. MODULE_FIRMWARE("amdgpu/topaz_rlc.bin");
  103. MODULE_FIRMWARE("amdgpu/fiji_ce.bin");
  104. MODULE_FIRMWARE("amdgpu/fiji_pfp.bin");
  105. MODULE_FIRMWARE("amdgpu/fiji_me.bin");
  106. MODULE_FIRMWARE("amdgpu/fiji_mec.bin");
  107. MODULE_FIRMWARE("amdgpu/fiji_mec2.bin");
  108. MODULE_FIRMWARE("amdgpu/fiji_rlc.bin");
  109. MODULE_FIRMWARE("amdgpu/polaris11_ce.bin");
  110. MODULE_FIRMWARE("amdgpu/polaris11_pfp.bin");
  111. MODULE_FIRMWARE("amdgpu/polaris11_me.bin");
  112. MODULE_FIRMWARE("amdgpu/polaris11_mec.bin");
  113. MODULE_FIRMWARE("amdgpu/polaris11_mec2.bin");
  114. MODULE_FIRMWARE("amdgpu/polaris11_rlc.bin");
  115. MODULE_FIRMWARE("amdgpu/polaris10_ce.bin");
  116. MODULE_FIRMWARE("amdgpu/polaris10_pfp.bin");
  117. MODULE_FIRMWARE("amdgpu/polaris10_me.bin");
  118. MODULE_FIRMWARE("amdgpu/polaris10_mec.bin");
  119. MODULE_FIRMWARE("amdgpu/polaris10_mec2.bin");
  120. MODULE_FIRMWARE("amdgpu/polaris10_rlc.bin");
  121. MODULE_FIRMWARE("amdgpu/polaris12_ce.bin");
  122. MODULE_FIRMWARE("amdgpu/polaris12_pfp.bin");
  123. MODULE_FIRMWARE("amdgpu/polaris12_me.bin");
  124. MODULE_FIRMWARE("amdgpu/polaris12_mec.bin");
  125. MODULE_FIRMWARE("amdgpu/polaris12_mec2.bin");
  126. MODULE_FIRMWARE("amdgpu/polaris12_rlc.bin");
  127. static const struct amdgpu_gds_reg_offset amdgpu_gds_reg_offset[] =
  128. {
  129. {mmGDS_VMID0_BASE, mmGDS_VMID0_SIZE, mmGDS_GWS_VMID0, mmGDS_OA_VMID0},
  130. {mmGDS_VMID1_BASE, mmGDS_VMID1_SIZE, mmGDS_GWS_VMID1, mmGDS_OA_VMID1},
  131. {mmGDS_VMID2_BASE, mmGDS_VMID2_SIZE, mmGDS_GWS_VMID2, mmGDS_OA_VMID2},
  132. {mmGDS_VMID3_BASE, mmGDS_VMID3_SIZE, mmGDS_GWS_VMID3, mmGDS_OA_VMID3},
  133. {mmGDS_VMID4_BASE, mmGDS_VMID4_SIZE, mmGDS_GWS_VMID4, mmGDS_OA_VMID4},
  134. {mmGDS_VMID5_BASE, mmGDS_VMID5_SIZE, mmGDS_GWS_VMID5, mmGDS_OA_VMID5},
  135. {mmGDS_VMID6_BASE, mmGDS_VMID6_SIZE, mmGDS_GWS_VMID6, mmGDS_OA_VMID6},
  136. {mmGDS_VMID7_BASE, mmGDS_VMID7_SIZE, mmGDS_GWS_VMID7, mmGDS_OA_VMID7},
  137. {mmGDS_VMID8_BASE, mmGDS_VMID8_SIZE, mmGDS_GWS_VMID8, mmGDS_OA_VMID8},
  138. {mmGDS_VMID9_BASE, mmGDS_VMID9_SIZE, mmGDS_GWS_VMID9, mmGDS_OA_VMID9},
  139. {mmGDS_VMID10_BASE, mmGDS_VMID10_SIZE, mmGDS_GWS_VMID10, mmGDS_OA_VMID10},
  140. {mmGDS_VMID11_BASE, mmGDS_VMID11_SIZE, mmGDS_GWS_VMID11, mmGDS_OA_VMID11},
  141. {mmGDS_VMID12_BASE, mmGDS_VMID12_SIZE, mmGDS_GWS_VMID12, mmGDS_OA_VMID12},
  142. {mmGDS_VMID13_BASE, mmGDS_VMID13_SIZE, mmGDS_GWS_VMID13, mmGDS_OA_VMID13},
  143. {mmGDS_VMID14_BASE, mmGDS_VMID14_SIZE, mmGDS_GWS_VMID14, mmGDS_OA_VMID14},
  144. {mmGDS_VMID15_BASE, mmGDS_VMID15_SIZE, mmGDS_GWS_VMID15, mmGDS_OA_VMID15}
  145. };
  146. static const u32 golden_settings_tonga_a11[] =
  147. {
  148. mmCB_HW_CONTROL, 0xfffdf3cf, 0x00007208,
  149. mmCB_HW_CONTROL_3, 0x00000040, 0x00000040,
  150. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  151. mmGB_GPU_ID, 0x0000000f, 0x00000000,
  152. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  153. mmPA_SC_FIFO_DEPTH_CNTL, 0x000003ff, 0x000000fc,
  154. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  155. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0000003c,
  156. mmSQ_RANDOM_WAVE_PRI, 0x001fffff, 0x000006fd,
  157. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  158. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  159. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  160. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000002fb,
  161. mmTCP_CHAN_STEER_HI, 0xffffffff, 0x0000543b,
  162. mmTCP_CHAN_STEER_LO, 0xffffffff, 0xa9210876,
  163. mmVGT_RESET_DEBUG, 0x00000004, 0x00000004,
  164. };
  165. static const u32 tonga_golden_common_all[] =
  166. {
  167. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  168. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x16000012,
  169. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x0000002A,
  170. mmGB_ADDR_CONFIG, 0xffffffff, 0x22011003,
  171. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  172. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  173. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00FF7FBF,
  174. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00FF7FAF
  175. };
  176. static const u32 tonga_mgcg_cgcg_init[] =
  177. {
  178. mmRLC_CGTT_MGCG_OVERRIDE, 0xffffffff, 0xffffffff,
  179. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  180. mmCB_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  181. mmCGTT_BCI_CLK_CTRL, 0xffffffff, 0x00000100,
  182. mmCGTT_CP_CLK_CTRL, 0xffffffff, 0x00000100,
  183. mmCGTT_CPC_CLK_CTRL, 0xffffffff, 0x00000100,
  184. mmCGTT_CPF_CLK_CTRL, 0xffffffff, 0x40000100,
  185. mmCGTT_GDS_CLK_CTRL, 0xffffffff, 0x00000100,
  186. mmCGTT_IA_CLK_CTRL, 0xffffffff, 0x06000100,
  187. mmCGTT_PA_CLK_CTRL, 0xffffffff, 0x00000100,
  188. mmCGTT_WD_CLK_CTRL, 0xffffffff, 0x06000100,
  189. mmCGTT_PC_CLK_CTRL, 0xffffffff, 0x00000100,
  190. mmCGTT_RLC_CLK_CTRL, 0xffffffff, 0x00000100,
  191. mmCGTT_SC_CLK_CTRL, 0xffffffff, 0x00000100,
  192. mmCGTT_SPI_CLK_CTRL, 0xffffffff, 0x00000100,
  193. mmCGTT_SQ_CLK_CTRL, 0xffffffff, 0x00000100,
  194. mmCGTT_SQG_CLK_CTRL, 0xffffffff, 0x00000100,
  195. mmCGTT_SX_CLK_CTRL0, 0xffffffff, 0x00000100,
  196. mmCGTT_SX_CLK_CTRL1, 0xffffffff, 0x00000100,
  197. mmCGTT_SX_CLK_CTRL2, 0xffffffff, 0x00000100,
  198. mmCGTT_SX_CLK_CTRL3, 0xffffffff, 0x00000100,
  199. mmCGTT_SX_CLK_CTRL4, 0xffffffff, 0x00000100,
  200. mmCGTT_TCI_CLK_CTRL, 0xffffffff, 0x00000100,
  201. mmCGTT_TCP_CLK_CTRL, 0xffffffff, 0x00000100,
  202. mmCGTT_VGT_CLK_CTRL, 0xffffffff, 0x06000100,
  203. mmDB_CGTT_CLK_CTRL_0, 0xffffffff, 0x00000100,
  204. mmTA_CGTT_CTRL, 0xffffffff, 0x00000100,
  205. mmTCA_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  206. mmTCC_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  207. mmTD_CGTT_CTRL, 0xffffffff, 0x00000100,
  208. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  209. mmCGTS_CU0_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  210. mmCGTS_CU0_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  211. mmCGTS_CU0_TA_SQC_CTRL_REG, 0xffffffff, 0x00040007,
  212. mmCGTS_CU0_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  213. mmCGTS_CU0_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  214. mmCGTS_CU1_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  215. mmCGTS_CU1_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  216. mmCGTS_CU1_TA_CTRL_REG, 0xffffffff, 0x00040007,
  217. mmCGTS_CU1_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  218. mmCGTS_CU1_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  219. mmCGTS_CU2_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  220. mmCGTS_CU2_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  221. mmCGTS_CU2_TA_CTRL_REG, 0xffffffff, 0x00040007,
  222. mmCGTS_CU2_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  223. mmCGTS_CU2_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  224. mmCGTS_CU3_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  225. mmCGTS_CU3_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  226. mmCGTS_CU3_TA_CTRL_REG, 0xffffffff, 0x00040007,
  227. mmCGTS_CU3_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  228. mmCGTS_CU3_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  229. mmCGTS_CU4_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  230. mmCGTS_CU4_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  231. mmCGTS_CU4_TA_SQC_CTRL_REG, 0xffffffff, 0x00040007,
  232. mmCGTS_CU4_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  233. mmCGTS_CU4_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  234. mmCGTS_CU5_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  235. mmCGTS_CU5_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  236. mmCGTS_CU5_TA_CTRL_REG, 0xffffffff, 0x00040007,
  237. mmCGTS_CU5_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  238. mmCGTS_CU5_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  239. mmCGTS_CU6_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  240. mmCGTS_CU6_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  241. mmCGTS_CU6_TA_CTRL_REG, 0xffffffff, 0x00040007,
  242. mmCGTS_CU6_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  243. mmCGTS_CU6_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  244. mmCGTS_CU7_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  245. mmCGTS_CU7_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  246. mmCGTS_CU7_TA_CTRL_REG, 0xffffffff, 0x00040007,
  247. mmCGTS_CU7_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  248. mmCGTS_CU7_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  249. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96e00200,
  250. mmCP_RB_WPTR_POLL_CNTL, 0xffffffff, 0x00900100,
  251. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003c,
  252. mmCP_MEM_SLP_CNTL, 0x00000001, 0x00000001,
  253. };
  254. static const u32 golden_settings_polaris11_a11[] =
  255. {
  256. mmCB_HW_CONTROL, 0x0000f3cf, 0x00007208,
  257. mmCB_HW_CONTROL_2, 0x0f000000, 0x0f000000,
  258. mmCB_HW_CONTROL_3, 0x000001ff, 0x00000040,
  259. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  260. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  261. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  262. mmPA_SC_RASTER_CONFIG, 0x3f3fffff, 0x16000012,
  263. mmPA_SC_RASTER_CONFIG_1, 0x0000003f, 0x00000000,
  264. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0001003c,
  265. mmRLC_CGCG_CGLS_CTRL_3D, 0xffffffff, 0x0001003c,
  266. mmSQ_CONFIG, 0x07f80000, 0x01180000,
  267. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  268. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  269. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000000f3,
  270. mmTCP_CHAN_STEER_HI, 0xffffffff, 0x00000000,
  271. mmTCP_CHAN_STEER_LO, 0xffffffff, 0x00003210,
  272. mmVGT_RESET_DEBUG, 0x00000004, 0x00000004,
  273. };
  274. static const u32 polaris11_golden_common_all[] =
  275. {
  276. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  277. mmGB_ADDR_CONFIG, 0xffffffff, 0x22011002,
  278. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  279. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  280. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00FF7FBF,
  281. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00FF7FAF,
  282. };
  283. static const u32 golden_settings_polaris10_a11[] =
  284. {
  285. mmATC_MISC_CG, 0x000c0fc0, 0x000c0200,
  286. mmCB_HW_CONTROL, 0x0001f3cf, 0x00007208,
  287. mmCB_HW_CONTROL_2, 0x0f000000, 0x0f000000,
  288. mmCB_HW_CONTROL_3, 0x000001ff, 0x00000040,
  289. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  290. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  291. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  292. mmPA_SC_RASTER_CONFIG, 0x3f3fffff, 0x16000012,
  293. mmPA_SC_RASTER_CONFIG_1, 0x0000003f, 0x0000002a,
  294. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0001003c,
  295. mmRLC_CGCG_CGLS_CTRL_3D, 0xffffffff, 0x0001003c,
  296. mmSQ_CONFIG, 0x07f80000, 0x07180000,
  297. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  298. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  299. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000000f7,
  300. mmTCP_CHAN_STEER_HI, 0xffffffff, 0x00000000,
  301. mmVGT_RESET_DEBUG, 0x00000004, 0x00000004,
  302. };
  303. static const u32 polaris10_golden_common_all[] =
  304. {
  305. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  306. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x16000012,
  307. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x0000002A,
  308. mmGB_ADDR_CONFIG, 0xffffffff, 0x22011003,
  309. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  310. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  311. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00FF7FBF,
  312. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00FF7FAF,
  313. };
  314. static const u32 fiji_golden_common_all[] =
  315. {
  316. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  317. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x3a00161a,
  318. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x0000002e,
  319. mmGB_ADDR_CONFIG, 0xffffffff, 0x22011003,
  320. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  321. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  322. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00FF7FBF,
  323. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00FF7FAF,
  324. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  325. mmSPI_CONFIG_CNTL_1, 0x0000000f, 0x00000009,
  326. };
  327. static const u32 golden_settings_fiji_a10[] =
  328. {
  329. mmCB_HW_CONTROL_3, 0x000001ff, 0x00000040,
  330. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  331. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  332. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  333. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0001003c,
  334. mmSQ_RANDOM_WAVE_PRI, 0x001fffff, 0x000006fd,
  335. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  336. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  337. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  338. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000000ff,
  339. mmVGT_RESET_DEBUG, 0x00000004, 0x00000004,
  340. };
  341. static const u32 fiji_mgcg_cgcg_init[] =
  342. {
  343. mmRLC_CGTT_MGCG_OVERRIDE, 0xffffffff, 0xffffffff,
  344. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  345. mmCB_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  346. mmCGTT_BCI_CLK_CTRL, 0xffffffff, 0x00000100,
  347. mmCGTT_CP_CLK_CTRL, 0xffffffff, 0x00000100,
  348. mmCGTT_CPC_CLK_CTRL, 0xffffffff, 0x00000100,
  349. mmCGTT_CPF_CLK_CTRL, 0xffffffff, 0x40000100,
  350. mmCGTT_GDS_CLK_CTRL, 0xffffffff, 0x00000100,
  351. mmCGTT_IA_CLK_CTRL, 0xffffffff, 0x06000100,
  352. mmCGTT_PA_CLK_CTRL, 0xffffffff, 0x00000100,
  353. mmCGTT_WD_CLK_CTRL, 0xffffffff, 0x06000100,
  354. mmCGTT_PC_CLK_CTRL, 0xffffffff, 0x00000100,
  355. mmCGTT_RLC_CLK_CTRL, 0xffffffff, 0x00000100,
  356. mmCGTT_SC_CLK_CTRL, 0xffffffff, 0x00000100,
  357. mmCGTT_SPI_CLK_CTRL, 0xffffffff, 0x00000100,
  358. mmCGTT_SQ_CLK_CTRL, 0xffffffff, 0x00000100,
  359. mmCGTT_SQG_CLK_CTRL, 0xffffffff, 0x00000100,
  360. mmCGTT_SX_CLK_CTRL0, 0xffffffff, 0x00000100,
  361. mmCGTT_SX_CLK_CTRL1, 0xffffffff, 0x00000100,
  362. mmCGTT_SX_CLK_CTRL2, 0xffffffff, 0x00000100,
  363. mmCGTT_SX_CLK_CTRL3, 0xffffffff, 0x00000100,
  364. mmCGTT_SX_CLK_CTRL4, 0xffffffff, 0x00000100,
  365. mmCGTT_TCI_CLK_CTRL, 0xffffffff, 0x00000100,
  366. mmCGTT_TCP_CLK_CTRL, 0xffffffff, 0x00000100,
  367. mmCGTT_VGT_CLK_CTRL, 0xffffffff, 0x06000100,
  368. mmDB_CGTT_CLK_CTRL_0, 0xffffffff, 0x00000100,
  369. mmTA_CGTT_CTRL, 0xffffffff, 0x00000100,
  370. mmTCA_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  371. mmTCC_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  372. mmTD_CGTT_CTRL, 0xffffffff, 0x00000100,
  373. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  374. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96e00200,
  375. mmCP_RB_WPTR_POLL_CNTL, 0xffffffff, 0x00900100,
  376. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003c,
  377. mmCP_MEM_SLP_CNTL, 0x00000001, 0x00000001,
  378. };
  379. static const u32 golden_settings_iceland_a11[] =
  380. {
  381. mmCB_HW_CONTROL_3, 0x00000040, 0x00000040,
  382. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  383. mmDB_DEBUG3, 0xc0000000, 0xc0000000,
  384. mmGB_GPU_ID, 0x0000000f, 0x00000000,
  385. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  386. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  387. mmPA_SC_RASTER_CONFIG, 0x3f3fffff, 0x00000002,
  388. mmPA_SC_RASTER_CONFIG_1, 0x0000003f, 0x00000000,
  389. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0000003c,
  390. mmSQ_RANDOM_WAVE_PRI, 0x001fffff, 0x000006fd,
  391. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  392. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  393. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  394. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000000f1,
  395. mmTCP_CHAN_STEER_HI, 0xffffffff, 0x00000000,
  396. mmTCP_CHAN_STEER_LO, 0xffffffff, 0x00000010,
  397. };
  398. static const u32 iceland_golden_common_all[] =
  399. {
  400. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  401. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x00000002,
  402. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x00000000,
  403. mmGB_ADDR_CONFIG, 0xffffffff, 0x22010001,
  404. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  405. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  406. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00FF7FBF,
  407. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00FF7FAF
  408. };
  409. static const u32 iceland_mgcg_cgcg_init[] =
  410. {
  411. mmRLC_CGTT_MGCG_OVERRIDE, 0xffffffff, 0xffffffff,
  412. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  413. mmCB_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  414. mmCGTT_BCI_CLK_CTRL, 0xffffffff, 0x00000100,
  415. mmCGTT_CP_CLK_CTRL, 0xffffffff, 0xc0000100,
  416. mmCGTT_CPC_CLK_CTRL, 0xffffffff, 0xc0000100,
  417. mmCGTT_CPF_CLK_CTRL, 0xffffffff, 0xc0000100,
  418. mmCGTT_GDS_CLK_CTRL, 0xffffffff, 0x00000100,
  419. mmCGTT_IA_CLK_CTRL, 0xffffffff, 0x06000100,
  420. mmCGTT_PA_CLK_CTRL, 0xffffffff, 0x00000100,
  421. mmCGTT_WD_CLK_CTRL, 0xffffffff, 0x06000100,
  422. mmCGTT_PC_CLK_CTRL, 0xffffffff, 0x00000100,
  423. mmCGTT_RLC_CLK_CTRL, 0xffffffff, 0x00000100,
  424. mmCGTT_SC_CLK_CTRL, 0xffffffff, 0x00000100,
  425. mmCGTT_SPI_CLK_CTRL, 0xffffffff, 0x00000100,
  426. mmCGTT_SQ_CLK_CTRL, 0xffffffff, 0x00000100,
  427. mmCGTT_SQG_CLK_CTRL, 0xffffffff, 0x00000100,
  428. mmCGTT_SX_CLK_CTRL0, 0xffffffff, 0x00000100,
  429. mmCGTT_SX_CLK_CTRL1, 0xffffffff, 0x00000100,
  430. mmCGTT_SX_CLK_CTRL2, 0xffffffff, 0x00000100,
  431. mmCGTT_SX_CLK_CTRL3, 0xffffffff, 0x00000100,
  432. mmCGTT_SX_CLK_CTRL4, 0xffffffff, 0x00000100,
  433. mmCGTT_TCI_CLK_CTRL, 0xffffffff, 0xff000100,
  434. mmCGTT_TCP_CLK_CTRL, 0xffffffff, 0x00000100,
  435. mmCGTT_VGT_CLK_CTRL, 0xffffffff, 0x06000100,
  436. mmDB_CGTT_CLK_CTRL_0, 0xffffffff, 0x00000100,
  437. mmTA_CGTT_CTRL, 0xffffffff, 0x00000100,
  438. mmTCA_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  439. mmTCC_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  440. mmTD_CGTT_CTRL, 0xffffffff, 0x00000100,
  441. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  442. mmCGTS_CU0_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  443. mmCGTS_CU0_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  444. mmCGTS_CU0_TA_SQC_CTRL_REG, 0xffffffff, 0x0f840f87,
  445. mmCGTS_CU0_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  446. mmCGTS_CU0_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  447. mmCGTS_CU1_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  448. mmCGTS_CU1_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  449. mmCGTS_CU1_TA_CTRL_REG, 0xffffffff, 0x00040007,
  450. mmCGTS_CU1_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  451. mmCGTS_CU1_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  452. mmCGTS_CU2_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  453. mmCGTS_CU2_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  454. mmCGTS_CU2_TA_CTRL_REG, 0xffffffff, 0x00040007,
  455. mmCGTS_CU2_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  456. mmCGTS_CU2_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  457. mmCGTS_CU3_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  458. mmCGTS_CU3_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  459. mmCGTS_CU3_TA_CTRL_REG, 0xffffffff, 0x00040007,
  460. mmCGTS_CU3_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  461. mmCGTS_CU3_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  462. mmCGTS_CU4_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  463. mmCGTS_CU4_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  464. mmCGTS_CU4_TA_SQC_CTRL_REG, 0xffffffff, 0x0f840f87,
  465. mmCGTS_CU4_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  466. mmCGTS_CU4_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  467. mmCGTS_CU5_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  468. mmCGTS_CU5_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  469. mmCGTS_CU5_TA_CTRL_REG, 0xffffffff, 0x00040007,
  470. mmCGTS_CU5_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  471. mmCGTS_CU5_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  472. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96e00200,
  473. mmCP_RB_WPTR_POLL_CNTL, 0xffffffff, 0x00900100,
  474. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003c,
  475. };
  476. static const u32 cz_golden_settings_a11[] =
  477. {
  478. mmCB_HW_CONTROL_3, 0x00000040, 0x00000040,
  479. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  480. mmGB_GPU_ID, 0x0000000f, 0x00000000,
  481. mmPA_SC_ENHANCE, 0xffffffff, 0x00000001,
  482. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  483. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0000003c,
  484. mmSQ_RANDOM_WAVE_PRI, 0x001fffff, 0x000006fd,
  485. mmTA_CNTL_AUX, 0x000f000f, 0x00010000,
  486. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  487. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  488. mmTCP_ADDR_CONFIG, 0x0000000f, 0x000000f3,
  489. mmTCP_CHAN_STEER_LO, 0xffffffff, 0x00001302
  490. };
  491. static const u32 cz_golden_common_all[] =
  492. {
  493. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  494. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x00000002,
  495. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x00000000,
  496. mmGB_ADDR_CONFIG, 0xffffffff, 0x22010001,
  497. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  498. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  499. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00FF7FBF,
  500. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00FF7FAF
  501. };
  502. static const u32 cz_mgcg_cgcg_init[] =
  503. {
  504. mmRLC_CGTT_MGCG_OVERRIDE, 0xffffffff, 0xffffffff,
  505. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  506. mmCB_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  507. mmCGTT_BCI_CLK_CTRL, 0xffffffff, 0x00000100,
  508. mmCGTT_CP_CLK_CTRL, 0xffffffff, 0x00000100,
  509. mmCGTT_CPC_CLK_CTRL, 0xffffffff, 0x00000100,
  510. mmCGTT_CPF_CLK_CTRL, 0xffffffff, 0x00000100,
  511. mmCGTT_GDS_CLK_CTRL, 0xffffffff, 0x00000100,
  512. mmCGTT_IA_CLK_CTRL, 0xffffffff, 0x06000100,
  513. mmCGTT_PA_CLK_CTRL, 0xffffffff, 0x00000100,
  514. mmCGTT_WD_CLK_CTRL, 0xffffffff, 0x06000100,
  515. mmCGTT_PC_CLK_CTRL, 0xffffffff, 0x00000100,
  516. mmCGTT_RLC_CLK_CTRL, 0xffffffff, 0x00000100,
  517. mmCGTT_SC_CLK_CTRL, 0xffffffff, 0x00000100,
  518. mmCGTT_SPI_CLK_CTRL, 0xffffffff, 0x00000100,
  519. mmCGTT_SQ_CLK_CTRL, 0xffffffff, 0x00000100,
  520. mmCGTT_SQG_CLK_CTRL, 0xffffffff, 0x00000100,
  521. mmCGTT_SX_CLK_CTRL0, 0xffffffff, 0x00000100,
  522. mmCGTT_SX_CLK_CTRL1, 0xffffffff, 0x00000100,
  523. mmCGTT_SX_CLK_CTRL2, 0xffffffff, 0x00000100,
  524. mmCGTT_SX_CLK_CTRL3, 0xffffffff, 0x00000100,
  525. mmCGTT_SX_CLK_CTRL4, 0xffffffff, 0x00000100,
  526. mmCGTT_TCI_CLK_CTRL, 0xffffffff, 0x00000100,
  527. mmCGTT_TCP_CLK_CTRL, 0xffffffff, 0x00000100,
  528. mmCGTT_VGT_CLK_CTRL, 0xffffffff, 0x06000100,
  529. mmDB_CGTT_CLK_CTRL_0, 0xffffffff, 0x00000100,
  530. mmTA_CGTT_CTRL, 0xffffffff, 0x00000100,
  531. mmTCA_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  532. mmTCC_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  533. mmTD_CGTT_CTRL, 0xffffffff, 0x00000100,
  534. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  535. mmCGTS_CU0_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  536. mmCGTS_CU0_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  537. mmCGTS_CU0_TA_SQC_CTRL_REG, 0xffffffff, 0x00040007,
  538. mmCGTS_CU0_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  539. mmCGTS_CU0_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  540. mmCGTS_CU1_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  541. mmCGTS_CU1_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  542. mmCGTS_CU1_TA_CTRL_REG, 0xffffffff, 0x00040007,
  543. mmCGTS_CU1_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  544. mmCGTS_CU1_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  545. mmCGTS_CU2_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  546. mmCGTS_CU2_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  547. mmCGTS_CU2_TA_CTRL_REG, 0xffffffff, 0x00040007,
  548. mmCGTS_CU2_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  549. mmCGTS_CU2_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  550. mmCGTS_CU3_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  551. mmCGTS_CU3_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  552. mmCGTS_CU3_TA_CTRL_REG, 0xffffffff, 0x00040007,
  553. mmCGTS_CU3_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  554. mmCGTS_CU3_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  555. mmCGTS_CU4_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  556. mmCGTS_CU4_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  557. mmCGTS_CU4_TA_SQC_CTRL_REG, 0xffffffff, 0x00040007,
  558. mmCGTS_CU4_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  559. mmCGTS_CU4_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  560. mmCGTS_CU5_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  561. mmCGTS_CU5_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  562. mmCGTS_CU5_TA_CTRL_REG, 0xffffffff, 0x00040007,
  563. mmCGTS_CU5_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  564. mmCGTS_CU5_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  565. mmCGTS_CU6_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  566. mmCGTS_CU6_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  567. mmCGTS_CU6_TA_CTRL_REG, 0xffffffff, 0x00040007,
  568. mmCGTS_CU6_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  569. mmCGTS_CU6_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  570. mmCGTS_CU7_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  571. mmCGTS_CU7_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  572. mmCGTS_CU7_TA_CTRL_REG, 0xffffffff, 0x00040007,
  573. mmCGTS_CU7_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  574. mmCGTS_CU7_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  575. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96e00200,
  576. mmCP_RB_WPTR_POLL_CNTL, 0xffffffff, 0x00900100,
  577. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003f,
  578. mmCP_MEM_SLP_CNTL, 0x00000001, 0x00000001,
  579. };
  580. static const u32 stoney_golden_settings_a11[] =
  581. {
  582. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  583. mmGB_GPU_ID, 0x0000000f, 0x00000000,
  584. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  585. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  586. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0001003c,
  587. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  588. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  589. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  590. mmTCP_ADDR_CONFIG, 0x0000000f, 0x000000f1,
  591. mmTCP_CHAN_STEER_LO, 0xffffffff, 0x10101010,
  592. };
  593. static const u32 stoney_golden_common_all[] =
  594. {
  595. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  596. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x00000000,
  597. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x00000000,
  598. mmGB_ADDR_CONFIG, 0xffffffff, 0x12010001,
  599. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  600. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  601. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00FF7FBF,
  602. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00FF7FAF,
  603. };
  604. static const u32 stoney_mgcg_cgcg_init[] =
  605. {
  606. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  607. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003f,
  608. mmCP_MEM_SLP_CNTL, 0xffffffff, 0x00020201,
  609. mmRLC_MEM_SLP_CNTL, 0xffffffff, 0x00020201,
  610. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96940200,
  611. };
  612. static void gfx_v8_0_set_ring_funcs(struct amdgpu_device *adev);
  613. static void gfx_v8_0_set_irq_funcs(struct amdgpu_device *adev);
  614. static void gfx_v8_0_set_gds_init(struct amdgpu_device *adev);
  615. static void gfx_v8_0_set_rlc_funcs(struct amdgpu_device *adev);
  616. static u32 gfx_v8_0_get_csb_size(struct amdgpu_device *adev);
  617. static void gfx_v8_0_get_cu_info(struct amdgpu_device *adev);
  618. static void gfx_v8_0_ring_emit_ce_meta(struct amdgpu_ring *ring);
  619. static void gfx_v8_0_ring_emit_de_meta(struct amdgpu_ring *ring);
  620. static void gfx_v8_0_init_golden_registers(struct amdgpu_device *adev)
  621. {
  622. switch (adev->asic_type) {
  623. case CHIP_TOPAZ:
  624. amdgpu_program_register_sequence(adev,
  625. iceland_mgcg_cgcg_init,
  626. (const u32)ARRAY_SIZE(iceland_mgcg_cgcg_init));
  627. amdgpu_program_register_sequence(adev,
  628. golden_settings_iceland_a11,
  629. (const u32)ARRAY_SIZE(golden_settings_iceland_a11));
  630. amdgpu_program_register_sequence(adev,
  631. iceland_golden_common_all,
  632. (const u32)ARRAY_SIZE(iceland_golden_common_all));
  633. break;
  634. case CHIP_FIJI:
  635. amdgpu_program_register_sequence(adev,
  636. fiji_mgcg_cgcg_init,
  637. (const u32)ARRAY_SIZE(fiji_mgcg_cgcg_init));
  638. amdgpu_program_register_sequence(adev,
  639. golden_settings_fiji_a10,
  640. (const u32)ARRAY_SIZE(golden_settings_fiji_a10));
  641. amdgpu_program_register_sequence(adev,
  642. fiji_golden_common_all,
  643. (const u32)ARRAY_SIZE(fiji_golden_common_all));
  644. break;
  645. case CHIP_TONGA:
  646. amdgpu_program_register_sequence(adev,
  647. tonga_mgcg_cgcg_init,
  648. (const u32)ARRAY_SIZE(tonga_mgcg_cgcg_init));
  649. amdgpu_program_register_sequence(adev,
  650. golden_settings_tonga_a11,
  651. (const u32)ARRAY_SIZE(golden_settings_tonga_a11));
  652. amdgpu_program_register_sequence(adev,
  653. tonga_golden_common_all,
  654. (const u32)ARRAY_SIZE(tonga_golden_common_all));
  655. break;
  656. case CHIP_POLARIS11:
  657. case CHIP_POLARIS12:
  658. amdgpu_program_register_sequence(adev,
  659. golden_settings_polaris11_a11,
  660. (const u32)ARRAY_SIZE(golden_settings_polaris11_a11));
  661. amdgpu_program_register_sequence(adev,
  662. polaris11_golden_common_all,
  663. (const u32)ARRAY_SIZE(polaris11_golden_common_all));
  664. break;
  665. case CHIP_POLARIS10:
  666. amdgpu_program_register_sequence(adev,
  667. golden_settings_polaris10_a11,
  668. (const u32)ARRAY_SIZE(golden_settings_polaris10_a11));
  669. amdgpu_program_register_sequence(adev,
  670. polaris10_golden_common_all,
  671. (const u32)ARRAY_SIZE(polaris10_golden_common_all));
  672. WREG32_SMC(ixCG_ACLK_CNTL, 0x0000001C);
  673. if (adev->pdev->revision == 0xc7 &&
  674. ((adev->pdev->subsystem_device == 0xb37 && adev->pdev->subsystem_vendor == 0x1002) ||
  675. (adev->pdev->subsystem_device == 0x4a8 && adev->pdev->subsystem_vendor == 0x1043) ||
  676. (adev->pdev->subsystem_device == 0x9480 && adev->pdev->subsystem_vendor == 0x1682))) {
  677. amdgpu_atombios_i2c_channel_trans(adev, 0x10, 0x96, 0x1E, 0xDD);
  678. amdgpu_atombios_i2c_channel_trans(adev, 0x10, 0x96, 0x1F, 0xD0);
  679. }
  680. break;
  681. case CHIP_CARRIZO:
  682. amdgpu_program_register_sequence(adev,
  683. cz_mgcg_cgcg_init,
  684. (const u32)ARRAY_SIZE(cz_mgcg_cgcg_init));
  685. amdgpu_program_register_sequence(adev,
  686. cz_golden_settings_a11,
  687. (const u32)ARRAY_SIZE(cz_golden_settings_a11));
  688. amdgpu_program_register_sequence(adev,
  689. cz_golden_common_all,
  690. (const u32)ARRAY_SIZE(cz_golden_common_all));
  691. break;
  692. case CHIP_STONEY:
  693. amdgpu_program_register_sequence(adev,
  694. stoney_mgcg_cgcg_init,
  695. (const u32)ARRAY_SIZE(stoney_mgcg_cgcg_init));
  696. amdgpu_program_register_sequence(adev,
  697. stoney_golden_settings_a11,
  698. (const u32)ARRAY_SIZE(stoney_golden_settings_a11));
  699. amdgpu_program_register_sequence(adev,
  700. stoney_golden_common_all,
  701. (const u32)ARRAY_SIZE(stoney_golden_common_all));
  702. break;
  703. default:
  704. break;
  705. }
  706. }
  707. static void gfx_v8_0_scratch_init(struct amdgpu_device *adev)
  708. {
  709. adev->gfx.scratch.num_reg = 8;
  710. adev->gfx.scratch.reg_base = mmSCRATCH_REG0;
  711. adev->gfx.scratch.free_mask = (1u << adev->gfx.scratch.num_reg) - 1;
  712. }
  713. static int gfx_v8_0_ring_test_ring(struct amdgpu_ring *ring)
  714. {
  715. struct amdgpu_device *adev = ring->adev;
  716. uint32_t scratch;
  717. uint32_t tmp = 0;
  718. unsigned i;
  719. int r;
  720. r = amdgpu_gfx_scratch_get(adev, &scratch);
  721. if (r) {
  722. DRM_ERROR("amdgpu: cp failed to get scratch reg (%d).\n", r);
  723. return r;
  724. }
  725. WREG32(scratch, 0xCAFEDEAD);
  726. r = amdgpu_ring_alloc(ring, 3);
  727. if (r) {
  728. DRM_ERROR("amdgpu: cp failed to lock ring %d (%d).\n",
  729. ring->idx, r);
  730. amdgpu_gfx_scratch_free(adev, scratch);
  731. return r;
  732. }
  733. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_UCONFIG_REG, 1));
  734. amdgpu_ring_write(ring, (scratch - PACKET3_SET_UCONFIG_REG_START));
  735. amdgpu_ring_write(ring, 0xDEADBEEF);
  736. amdgpu_ring_commit(ring);
  737. for (i = 0; i < adev->usec_timeout; i++) {
  738. tmp = RREG32(scratch);
  739. if (tmp == 0xDEADBEEF)
  740. break;
  741. DRM_UDELAY(1);
  742. }
  743. if (i < adev->usec_timeout) {
  744. DRM_INFO("ring test on %d succeeded in %d usecs\n",
  745. ring->idx, i);
  746. } else {
  747. DRM_ERROR("amdgpu: ring %d test failed (scratch(0x%04X)=0x%08X)\n",
  748. ring->idx, scratch, tmp);
  749. r = -EINVAL;
  750. }
  751. amdgpu_gfx_scratch_free(adev, scratch);
  752. return r;
  753. }
  754. static int gfx_v8_0_ring_test_ib(struct amdgpu_ring *ring, long timeout)
  755. {
  756. struct amdgpu_device *adev = ring->adev;
  757. struct amdgpu_ib ib;
  758. struct dma_fence *f = NULL;
  759. uint32_t scratch;
  760. uint32_t tmp = 0;
  761. long r;
  762. r = amdgpu_gfx_scratch_get(adev, &scratch);
  763. if (r) {
  764. DRM_ERROR("amdgpu: failed to get scratch reg (%ld).\n", r);
  765. return r;
  766. }
  767. WREG32(scratch, 0xCAFEDEAD);
  768. memset(&ib, 0, sizeof(ib));
  769. r = amdgpu_ib_get(adev, NULL, 256, &ib);
  770. if (r) {
  771. DRM_ERROR("amdgpu: failed to get ib (%ld).\n", r);
  772. goto err1;
  773. }
  774. ib.ptr[0] = PACKET3(PACKET3_SET_UCONFIG_REG, 1);
  775. ib.ptr[1] = ((scratch - PACKET3_SET_UCONFIG_REG_START));
  776. ib.ptr[2] = 0xDEADBEEF;
  777. ib.length_dw = 3;
  778. r = amdgpu_ib_schedule(ring, 1, &ib, NULL, &f);
  779. if (r)
  780. goto err2;
  781. r = dma_fence_wait_timeout(f, false, timeout);
  782. if (r == 0) {
  783. DRM_ERROR("amdgpu: IB test timed out.\n");
  784. r = -ETIMEDOUT;
  785. goto err2;
  786. } else if (r < 0) {
  787. DRM_ERROR("amdgpu: fence wait failed (%ld).\n", r);
  788. goto err2;
  789. }
  790. tmp = RREG32(scratch);
  791. if (tmp == 0xDEADBEEF) {
  792. DRM_INFO("ib test on ring %d succeeded\n", ring->idx);
  793. r = 0;
  794. } else {
  795. DRM_ERROR("amdgpu: ib test failed (scratch(0x%04X)=0x%08X)\n",
  796. scratch, tmp);
  797. r = -EINVAL;
  798. }
  799. err2:
  800. amdgpu_ib_free(adev, &ib, NULL);
  801. dma_fence_put(f);
  802. err1:
  803. amdgpu_gfx_scratch_free(adev, scratch);
  804. return r;
  805. }
  806. static void gfx_v8_0_free_microcode(struct amdgpu_device *adev)
  807. {
  808. release_firmware(adev->gfx.pfp_fw);
  809. adev->gfx.pfp_fw = NULL;
  810. release_firmware(adev->gfx.me_fw);
  811. adev->gfx.me_fw = NULL;
  812. release_firmware(adev->gfx.ce_fw);
  813. adev->gfx.ce_fw = NULL;
  814. release_firmware(adev->gfx.rlc_fw);
  815. adev->gfx.rlc_fw = NULL;
  816. release_firmware(adev->gfx.mec_fw);
  817. adev->gfx.mec_fw = NULL;
  818. if ((adev->asic_type != CHIP_STONEY) &&
  819. (adev->asic_type != CHIP_TOPAZ))
  820. release_firmware(adev->gfx.mec2_fw);
  821. adev->gfx.mec2_fw = NULL;
  822. kfree(adev->gfx.rlc.register_list_format);
  823. }
  824. static int gfx_v8_0_init_microcode(struct amdgpu_device *adev)
  825. {
  826. const char *chip_name;
  827. char fw_name[30];
  828. int err;
  829. struct amdgpu_firmware_info *info = NULL;
  830. const struct common_firmware_header *header = NULL;
  831. const struct gfx_firmware_header_v1_0 *cp_hdr;
  832. const struct rlc_firmware_header_v2_0 *rlc_hdr;
  833. unsigned int *tmp = NULL, i;
  834. DRM_DEBUG("\n");
  835. switch (adev->asic_type) {
  836. case CHIP_TOPAZ:
  837. chip_name = "topaz";
  838. break;
  839. case CHIP_TONGA:
  840. chip_name = "tonga";
  841. break;
  842. case CHIP_CARRIZO:
  843. chip_name = "carrizo";
  844. break;
  845. case CHIP_FIJI:
  846. chip_name = "fiji";
  847. break;
  848. case CHIP_POLARIS11:
  849. chip_name = "polaris11";
  850. break;
  851. case CHIP_POLARIS10:
  852. chip_name = "polaris10";
  853. break;
  854. case CHIP_POLARIS12:
  855. chip_name = "polaris12";
  856. break;
  857. case CHIP_STONEY:
  858. chip_name = "stoney";
  859. break;
  860. default:
  861. BUG();
  862. }
  863. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_pfp.bin", chip_name);
  864. err = request_firmware(&adev->gfx.pfp_fw, fw_name, adev->dev);
  865. if (err)
  866. goto out;
  867. err = amdgpu_ucode_validate(adev->gfx.pfp_fw);
  868. if (err)
  869. goto out;
  870. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.pfp_fw->data;
  871. adev->gfx.pfp_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  872. adev->gfx.pfp_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  873. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_me.bin", chip_name);
  874. err = request_firmware(&adev->gfx.me_fw, fw_name, adev->dev);
  875. if (err)
  876. goto out;
  877. err = amdgpu_ucode_validate(adev->gfx.me_fw);
  878. if (err)
  879. goto out;
  880. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.me_fw->data;
  881. adev->gfx.me_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  882. adev->gfx.me_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  883. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_ce.bin", chip_name);
  884. err = request_firmware(&adev->gfx.ce_fw, fw_name, adev->dev);
  885. if (err)
  886. goto out;
  887. err = amdgpu_ucode_validate(adev->gfx.ce_fw);
  888. if (err)
  889. goto out;
  890. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.ce_fw->data;
  891. adev->gfx.ce_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  892. adev->gfx.ce_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  893. /*
  894. * Support for MCBP/Virtualization in combination with chained IBs is
  895. * formal released on feature version #46
  896. */
  897. if (adev->gfx.ce_feature_version >= 46 &&
  898. adev->gfx.pfp_feature_version >= 46) {
  899. adev->virt.chained_ib_support = true;
  900. DRM_INFO("Chained IB support enabled!\n");
  901. } else
  902. adev->virt.chained_ib_support = false;
  903. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_rlc.bin", chip_name);
  904. err = request_firmware(&adev->gfx.rlc_fw, fw_name, adev->dev);
  905. if (err)
  906. goto out;
  907. err = amdgpu_ucode_validate(adev->gfx.rlc_fw);
  908. rlc_hdr = (const struct rlc_firmware_header_v2_0 *)adev->gfx.rlc_fw->data;
  909. adev->gfx.rlc_fw_version = le32_to_cpu(rlc_hdr->header.ucode_version);
  910. adev->gfx.rlc_feature_version = le32_to_cpu(rlc_hdr->ucode_feature_version);
  911. adev->gfx.rlc.save_and_restore_offset =
  912. le32_to_cpu(rlc_hdr->save_and_restore_offset);
  913. adev->gfx.rlc.clear_state_descriptor_offset =
  914. le32_to_cpu(rlc_hdr->clear_state_descriptor_offset);
  915. adev->gfx.rlc.avail_scratch_ram_locations =
  916. le32_to_cpu(rlc_hdr->avail_scratch_ram_locations);
  917. adev->gfx.rlc.reg_restore_list_size =
  918. le32_to_cpu(rlc_hdr->reg_restore_list_size);
  919. adev->gfx.rlc.reg_list_format_start =
  920. le32_to_cpu(rlc_hdr->reg_list_format_start);
  921. adev->gfx.rlc.reg_list_format_separate_start =
  922. le32_to_cpu(rlc_hdr->reg_list_format_separate_start);
  923. adev->gfx.rlc.starting_offsets_start =
  924. le32_to_cpu(rlc_hdr->starting_offsets_start);
  925. adev->gfx.rlc.reg_list_format_size_bytes =
  926. le32_to_cpu(rlc_hdr->reg_list_format_size_bytes);
  927. adev->gfx.rlc.reg_list_size_bytes =
  928. le32_to_cpu(rlc_hdr->reg_list_size_bytes);
  929. adev->gfx.rlc.register_list_format =
  930. kmalloc(adev->gfx.rlc.reg_list_format_size_bytes +
  931. adev->gfx.rlc.reg_list_size_bytes, GFP_KERNEL);
  932. if (!adev->gfx.rlc.register_list_format) {
  933. err = -ENOMEM;
  934. goto out;
  935. }
  936. tmp = (unsigned int *)((uintptr_t)rlc_hdr +
  937. le32_to_cpu(rlc_hdr->reg_list_format_array_offset_bytes));
  938. for (i = 0 ; i < (rlc_hdr->reg_list_format_size_bytes >> 2); i++)
  939. adev->gfx.rlc.register_list_format[i] = le32_to_cpu(tmp[i]);
  940. adev->gfx.rlc.register_restore = adev->gfx.rlc.register_list_format + i;
  941. tmp = (unsigned int *)((uintptr_t)rlc_hdr +
  942. le32_to_cpu(rlc_hdr->reg_list_array_offset_bytes));
  943. for (i = 0 ; i < (rlc_hdr->reg_list_size_bytes >> 2); i++)
  944. adev->gfx.rlc.register_restore[i] = le32_to_cpu(tmp[i]);
  945. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mec.bin", chip_name);
  946. err = request_firmware(&adev->gfx.mec_fw, fw_name, adev->dev);
  947. if (err)
  948. goto out;
  949. err = amdgpu_ucode_validate(adev->gfx.mec_fw);
  950. if (err)
  951. goto out;
  952. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  953. adev->gfx.mec_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  954. adev->gfx.mec_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  955. if ((adev->asic_type != CHIP_STONEY) &&
  956. (adev->asic_type != CHIP_TOPAZ)) {
  957. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mec2.bin", chip_name);
  958. err = request_firmware(&adev->gfx.mec2_fw, fw_name, adev->dev);
  959. if (!err) {
  960. err = amdgpu_ucode_validate(adev->gfx.mec2_fw);
  961. if (err)
  962. goto out;
  963. cp_hdr = (const struct gfx_firmware_header_v1_0 *)
  964. adev->gfx.mec2_fw->data;
  965. adev->gfx.mec2_fw_version =
  966. le32_to_cpu(cp_hdr->header.ucode_version);
  967. adev->gfx.mec2_feature_version =
  968. le32_to_cpu(cp_hdr->ucode_feature_version);
  969. } else {
  970. err = 0;
  971. adev->gfx.mec2_fw = NULL;
  972. }
  973. }
  974. if (adev->firmware.load_type == AMDGPU_FW_LOAD_SMU) {
  975. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_PFP];
  976. info->ucode_id = AMDGPU_UCODE_ID_CP_PFP;
  977. info->fw = adev->gfx.pfp_fw;
  978. header = (const struct common_firmware_header *)info->fw->data;
  979. adev->firmware.fw_size +=
  980. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  981. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_ME];
  982. info->ucode_id = AMDGPU_UCODE_ID_CP_ME;
  983. info->fw = adev->gfx.me_fw;
  984. header = (const struct common_firmware_header *)info->fw->data;
  985. adev->firmware.fw_size +=
  986. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  987. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_CE];
  988. info->ucode_id = AMDGPU_UCODE_ID_CP_CE;
  989. info->fw = adev->gfx.ce_fw;
  990. header = (const struct common_firmware_header *)info->fw->data;
  991. adev->firmware.fw_size +=
  992. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  993. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_RLC_G];
  994. info->ucode_id = AMDGPU_UCODE_ID_RLC_G;
  995. info->fw = adev->gfx.rlc_fw;
  996. header = (const struct common_firmware_header *)info->fw->data;
  997. adev->firmware.fw_size +=
  998. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  999. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_MEC1];
  1000. info->ucode_id = AMDGPU_UCODE_ID_CP_MEC1;
  1001. info->fw = adev->gfx.mec_fw;
  1002. header = (const struct common_firmware_header *)info->fw->data;
  1003. adev->firmware.fw_size +=
  1004. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  1005. /* we need account JT in */
  1006. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  1007. adev->firmware.fw_size +=
  1008. ALIGN(le32_to_cpu(cp_hdr->jt_size) << 2, PAGE_SIZE);
  1009. if (amdgpu_sriov_vf(adev)) {
  1010. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_STORAGE];
  1011. info->ucode_id = AMDGPU_UCODE_ID_STORAGE;
  1012. info->fw = adev->gfx.mec_fw;
  1013. adev->firmware.fw_size +=
  1014. ALIGN(le32_to_cpu(64 * PAGE_SIZE), PAGE_SIZE);
  1015. }
  1016. if (adev->gfx.mec2_fw) {
  1017. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_MEC2];
  1018. info->ucode_id = AMDGPU_UCODE_ID_CP_MEC2;
  1019. info->fw = adev->gfx.mec2_fw;
  1020. header = (const struct common_firmware_header *)info->fw->data;
  1021. adev->firmware.fw_size +=
  1022. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  1023. }
  1024. }
  1025. out:
  1026. if (err) {
  1027. dev_err(adev->dev,
  1028. "gfx8: Failed to load firmware \"%s\"\n",
  1029. fw_name);
  1030. release_firmware(adev->gfx.pfp_fw);
  1031. adev->gfx.pfp_fw = NULL;
  1032. release_firmware(adev->gfx.me_fw);
  1033. adev->gfx.me_fw = NULL;
  1034. release_firmware(adev->gfx.ce_fw);
  1035. adev->gfx.ce_fw = NULL;
  1036. release_firmware(adev->gfx.rlc_fw);
  1037. adev->gfx.rlc_fw = NULL;
  1038. release_firmware(adev->gfx.mec_fw);
  1039. adev->gfx.mec_fw = NULL;
  1040. release_firmware(adev->gfx.mec2_fw);
  1041. adev->gfx.mec2_fw = NULL;
  1042. }
  1043. return err;
  1044. }
  1045. static void gfx_v8_0_get_csb_buffer(struct amdgpu_device *adev,
  1046. volatile u32 *buffer)
  1047. {
  1048. u32 count = 0, i;
  1049. const struct cs_section_def *sect = NULL;
  1050. const struct cs_extent_def *ext = NULL;
  1051. if (adev->gfx.rlc.cs_data == NULL)
  1052. return;
  1053. if (buffer == NULL)
  1054. return;
  1055. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1056. buffer[count++] = cpu_to_le32(PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  1057. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  1058. buffer[count++] = cpu_to_le32(0x80000000);
  1059. buffer[count++] = cpu_to_le32(0x80000000);
  1060. for (sect = adev->gfx.rlc.cs_data; sect->section != NULL; ++sect) {
  1061. for (ext = sect->section; ext->extent != NULL; ++ext) {
  1062. if (sect->id == SECT_CONTEXT) {
  1063. buffer[count++] =
  1064. cpu_to_le32(PACKET3(PACKET3_SET_CONTEXT_REG, ext->reg_count));
  1065. buffer[count++] = cpu_to_le32(ext->reg_index -
  1066. PACKET3_SET_CONTEXT_REG_START);
  1067. for (i = 0; i < ext->reg_count; i++)
  1068. buffer[count++] = cpu_to_le32(ext->extent[i]);
  1069. } else {
  1070. return;
  1071. }
  1072. }
  1073. }
  1074. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_SET_CONTEXT_REG, 2));
  1075. buffer[count++] = cpu_to_le32(mmPA_SC_RASTER_CONFIG -
  1076. PACKET3_SET_CONTEXT_REG_START);
  1077. buffer[count++] = cpu_to_le32(adev->gfx.config.rb_config[0][0].raster_config);
  1078. buffer[count++] = cpu_to_le32(adev->gfx.config.rb_config[0][0].raster_config_1);
  1079. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1080. buffer[count++] = cpu_to_le32(PACKET3_PREAMBLE_END_CLEAR_STATE);
  1081. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_CLEAR_STATE, 0));
  1082. buffer[count++] = cpu_to_le32(0);
  1083. }
  1084. static void cz_init_cp_jump_table(struct amdgpu_device *adev)
  1085. {
  1086. const __le32 *fw_data;
  1087. volatile u32 *dst_ptr;
  1088. int me, i, max_me = 4;
  1089. u32 bo_offset = 0;
  1090. u32 table_offset, table_size;
  1091. if (adev->asic_type == CHIP_CARRIZO)
  1092. max_me = 5;
  1093. /* write the cp table buffer */
  1094. dst_ptr = adev->gfx.rlc.cp_table_ptr;
  1095. for (me = 0; me < max_me; me++) {
  1096. if (me == 0) {
  1097. const struct gfx_firmware_header_v1_0 *hdr =
  1098. (const struct gfx_firmware_header_v1_0 *)adev->gfx.ce_fw->data;
  1099. fw_data = (const __le32 *)
  1100. (adev->gfx.ce_fw->data +
  1101. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  1102. table_offset = le32_to_cpu(hdr->jt_offset);
  1103. table_size = le32_to_cpu(hdr->jt_size);
  1104. } else if (me == 1) {
  1105. const struct gfx_firmware_header_v1_0 *hdr =
  1106. (const struct gfx_firmware_header_v1_0 *)adev->gfx.pfp_fw->data;
  1107. fw_data = (const __le32 *)
  1108. (adev->gfx.pfp_fw->data +
  1109. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  1110. table_offset = le32_to_cpu(hdr->jt_offset);
  1111. table_size = le32_to_cpu(hdr->jt_size);
  1112. } else if (me == 2) {
  1113. const struct gfx_firmware_header_v1_0 *hdr =
  1114. (const struct gfx_firmware_header_v1_0 *)adev->gfx.me_fw->data;
  1115. fw_data = (const __le32 *)
  1116. (adev->gfx.me_fw->data +
  1117. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  1118. table_offset = le32_to_cpu(hdr->jt_offset);
  1119. table_size = le32_to_cpu(hdr->jt_size);
  1120. } else if (me == 3) {
  1121. const struct gfx_firmware_header_v1_0 *hdr =
  1122. (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  1123. fw_data = (const __le32 *)
  1124. (adev->gfx.mec_fw->data +
  1125. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  1126. table_offset = le32_to_cpu(hdr->jt_offset);
  1127. table_size = le32_to_cpu(hdr->jt_size);
  1128. } else if (me == 4) {
  1129. const struct gfx_firmware_header_v1_0 *hdr =
  1130. (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec2_fw->data;
  1131. fw_data = (const __le32 *)
  1132. (adev->gfx.mec2_fw->data +
  1133. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  1134. table_offset = le32_to_cpu(hdr->jt_offset);
  1135. table_size = le32_to_cpu(hdr->jt_size);
  1136. }
  1137. for (i = 0; i < table_size; i ++) {
  1138. dst_ptr[bo_offset + i] =
  1139. cpu_to_le32(le32_to_cpu(fw_data[table_offset + i]));
  1140. }
  1141. bo_offset += table_size;
  1142. }
  1143. }
  1144. static void gfx_v8_0_rlc_fini(struct amdgpu_device *adev)
  1145. {
  1146. amdgpu_bo_free_kernel(&adev->gfx.rlc.clear_state_obj, NULL, NULL);
  1147. amdgpu_bo_free_kernel(&adev->gfx.rlc.cp_table_obj, NULL, NULL);
  1148. }
  1149. static int gfx_v8_0_rlc_init(struct amdgpu_device *adev)
  1150. {
  1151. volatile u32 *dst_ptr;
  1152. u32 dws;
  1153. const struct cs_section_def *cs_data;
  1154. int r;
  1155. adev->gfx.rlc.cs_data = vi_cs_data;
  1156. cs_data = adev->gfx.rlc.cs_data;
  1157. if (cs_data) {
  1158. /* clear state block */
  1159. adev->gfx.rlc.clear_state_size = dws = gfx_v8_0_get_csb_size(adev);
  1160. r = amdgpu_bo_create_reserved(adev, dws * 4, PAGE_SIZE,
  1161. AMDGPU_GEM_DOMAIN_VRAM,
  1162. &adev->gfx.rlc.clear_state_obj,
  1163. &adev->gfx.rlc.clear_state_gpu_addr,
  1164. (void **)&adev->gfx.rlc.cs_ptr);
  1165. if (r) {
  1166. dev_warn(adev->dev, "(%d) create RLC c bo failed\n", r);
  1167. gfx_v8_0_rlc_fini(adev);
  1168. return r;
  1169. }
  1170. /* set up the cs buffer */
  1171. dst_ptr = adev->gfx.rlc.cs_ptr;
  1172. gfx_v8_0_get_csb_buffer(adev, dst_ptr);
  1173. amdgpu_bo_kunmap(adev->gfx.rlc.clear_state_obj);
  1174. amdgpu_bo_unreserve(adev->gfx.rlc.clear_state_obj);
  1175. }
  1176. if ((adev->asic_type == CHIP_CARRIZO) ||
  1177. (adev->asic_type == CHIP_STONEY)) {
  1178. adev->gfx.rlc.cp_table_size = ALIGN(96 * 5 * 4, 2048) + (64 * 1024); /* JT + GDS */
  1179. r = amdgpu_bo_create_reserved(adev, adev->gfx.rlc.cp_table_size,
  1180. PAGE_SIZE, AMDGPU_GEM_DOMAIN_VRAM,
  1181. &adev->gfx.rlc.cp_table_obj,
  1182. &adev->gfx.rlc.cp_table_gpu_addr,
  1183. (void **)&adev->gfx.rlc.cp_table_ptr);
  1184. if (r) {
  1185. dev_warn(adev->dev, "(%d) create RLC cp table bo failed\n", r);
  1186. return r;
  1187. }
  1188. cz_init_cp_jump_table(adev);
  1189. amdgpu_bo_kunmap(adev->gfx.rlc.cp_table_obj);
  1190. amdgpu_bo_unreserve(adev->gfx.rlc.cp_table_obj);
  1191. }
  1192. return 0;
  1193. }
  1194. static void gfx_v8_0_mec_fini(struct amdgpu_device *adev)
  1195. {
  1196. amdgpu_bo_free_kernel(&adev->gfx.mec.hpd_eop_obj, NULL, NULL);
  1197. }
  1198. static int gfx_v8_0_mec_init(struct amdgpu_device *adev)
  1199. {
  1200. int r;
  1201. u32 *hpd;
  1202. size_t mec_hpd_size;
  1203. bitmap_zero(adev->gfx.mec.queue_bitmap, AMDGPU_MAX_COMPUTE_QUEUES);
  1204. /* take ownership of the relevant compute queues */
  1205. amdgpu_gfx_compute_queue_acquire(adev);
  1206. mec_hpd_size = adev->gfx.num_compute_rings * GFX8_MEC_HPD_SIZE;
  1207. r = amdgpu_bo_create_reserved(adev, mec_hpd_size, PAGE_SIZE,
  1208. AMDGPU_GEM_DOMAIN_GTT,
  1209. &adev->gfx.mec.hpd_eop_obj,
  1210. &adev->gfx.mec.hpd_eop_gpu_addr,
  1211. (void **)&hpd);
  1212. if (r) {
  1213. dev_warn(adev->dev, "(%d) create HDP EOP bo failed\n", r);
  1214. return r;
  1215. }
  1216. memset(hpd, 0, mec_hpd_size);
  1217. amdgpu_bo_kunmap(adev->gfx.mec.hpd_eop_obj);
  1218. amdgpu_bo_unreserve(adev->gfx.mec.hpd_eop_obj);
  1219. return 0;
  1220. }
  1221. static const u32 vgpr_init_compute_shader[] =
  1222. {
  1223. 0x7e000209, 0x7e020208,
  1224. 0x7e040207, 0x7e060206,
  1225. 0x7e080205, 0x7e0a0204,
  1226. 0x7e0c0203, 0x7e0e0202,
  1227. 0x7e100201, 0x7e120200,
  1228. 0x7e140209, 0x7e160208,
  1229. 0x7e180207, 0x7e1a0206,
  1230. 0x7e1c0205, 0x7e1e0204,
  1231. 0x7e200203, 0x7e220202,
  1232. 0x7e240201, 0x7e260200,
  1233. 0x7e280209, 0x7e2a0208,
  1234. 0x7e2c0207, 0x7e2e0206,
  1235. 0x7e300205, 0x7e320204,
  1236. 0x7e340203, 0x7e360202,
  1237. 0x7e380201, 0x7e3a0200,
  1238. 0x7e3c0209, 0x7e3e0208,
  1239. 0x7e400207, 0x7e420206,
  1240. 0x7e440205, 0x7e460204,
  1241. 0x7e480203, 0x7e4a0202,
  1242. 0x7e4c0201, 0x7e4e0200,
  1243. 0x7e500209, 0x7e520208,
  1244. 0x7e540207, 0x7e560206,
  1245. 0x7e580205, 0x7e5a0204,
  1246. 0x7e5c0203, 0x7e5e0202,
  1247. 0x7e600201, 0x7e620200,
  1248. 0x7e640209, 0x7e660208,
  1249. 0x7e680207, 0x7e6a0206,
  1250. 0x7e6c0205, 0x7e6e0204,
  1251. 0x7e700203, 0x7e720202,
  1252. 0x7e740201, 0x7e760200,
  1253. 0x7e780209, 0x7e7a0208,
  1254. 0x7e7c0207, 0x7e7e0206,
  1255. 0xbf8a0000, 0xbf810000,
  1256. };
  1257. static const u32 sgpr_init_compute_shader[] =
  1258. {
  1259. 0xbe8a0100, 0xbe8c0102,
  1260. 0xbe8e0104, 0xbe900106,
  1261. 0xbe920108, 0xbe940100,
  1262. 0xbe960102, 0xbe980104,
  1263. 0xbe9a0106, 0xbe9c0108,
  1264. 0xbe9e0100, 0xbea00102,
  1265. 0xbea20104, 0xbea40106,
  1266. 0xbea60108, 0xbea80100,
  1267. 0xbeaa0102, 0xbeac0104,
  1268. 0xbeae0106, 0xbeb00108,
  1269. 0xbeb20100, 0xbeb40102,
  1270. 0xbeb60104, 0xbeb80106,
  1271. 0xbeba0108, 0xbebc0100,
  1272. 0xbebe0102, 0xbec00104,
  1273. 0xbec20106, 0xbec40108,
  1274. 0xbec60100, 0xbec80102,
  1275. 0xbee60004, 0xbee70005,
  1276. 0xbeea0006, 0xbeeb0007,
  1277. 0xbee80008, 0xbee90009,
  1278. 0xbefc0000, 0xbf8a0000,
  1279. 0xbf810000, 0x00000000,
  1280. };
  1281. static const u32 vgpr_init_regs[] =
  1282. {
  1283. mmCOMPUTE_STATIC_THREAD_MGMT_SE0, 0xffffffff,
  1284. mmCOMPUTE_RESOURCE_LIMITS, 0,
  1285. mmCOMPUTE_NUM_THREAD_X, 256*4,
  1286. mmCOMPUTE_NUM_THREAD_Y, 1,
  1287. mmCOMPUTE_NUM_THREAD_Z, 1,
  1288. mmCOMPUTE_PGM_RSRC2, 20,
  1289. mmCOMPUTE_USER_DATA_0, 0xedcedc00,
  1290. mmCOMPUTE_USER_DATA_1, 0xedcedc01,
  1291. mmCOMPUTE_USER_DATA_2, 0xedcedc02,
  1292. mmCOMPUTE_USER_DATA_3, 0xedcedc03,
  1293. mmCOMPUTE_USER_DATA_4, 0xedcedc04,
  1294. mmCOMPUTE_USER_DATA_5, 0xedcedc05,
  1295. mmCOMPUTE_USER_DATA_6, 0xedcedc06,
  1296. mmCOMPUTE_USER_DATA_7, 0xedcedc07,
  1297. mmCOMPUTE_USER_DATA_8, 0xedcedc08,
  1298. mmCOMPUTE_USER_DATA_9, 0xedcedc09,
  1299. };
  1300. static const u32 sgpr1_init_regs[] =
  1301. {
  1302. mmCOMPUTE_STATIC_THREAD_MGMT_SE0, 0x0f,
  1303. mmCOMPUTE_RESOURCE_LIMITS, 0x1000000,
  1304. mmCOMPUTE_NUM_THREAD_X, 256*5,
  1305. mmCOMPUTE_NUM_THREAD_Y, 1,
  1306. mmCOMPUTE_NUM_THREAD_Z, 1,
  1307. mmCOMPUTE_PGM_RSRC2, 20,
  1308. mmCOMPUTE_USER_DATA_0, 0xedcedc00,
  1309. mmCOMPUTE_USER_DATA_1, 0xedcedc01,
  1310. mmCOMPUTE_USER_DATA_2, 0xedcedc02,
  1311. mmCOMPUTE_USER_DATA_3, 0xedcedc03,
  1312. mmCOMPUTE_USER_DATA_4, 0xedcedc04,
  1313. mmCOMPUTE_USER_DATA_5, 0xedcedc05,
  1314. mmCOMPUTE_USER_DATA_6, 0xedcedc06,
  1315. mmCOMPUTE_USER_DATA_7, 0xedcedc07,
  1316. mmCOMPUTE_USER_DATA_8, 0xedcedc08,
  1317. mmCOMPUTE_USER_DATA_9, 0xedcedc09,
  1318. };
  1319. static const u32 sgpr2_init_regs[] =
  1320. {
  1321. mmCOMPUTE_STATIC_THREAD_MGMT_SE0, 0xf0,
  1322. mmCOMPUTE_RESOURCE_LIMITS, 0x1000000,
  1323. mmCOMPUTE_NUM_THREAD_X, 256*5,
  1324. mmCOMPUTE_NUM_THREAD_Y, 1,
  1325. mmCOMPUTE_NUM_THREAD_Z, 1,
  1326. mmCOMPUTE_PGM_RSRC2, 20,
  1327. mmCOMPUTE_USER_DATA_0, 0xedcedc00,
  1328. mmCOMPUTE_USER_DATA_1, 0xedcedc01,
  1329. mmCOMPUTE_USER_DATA_2, 0xedcedc02,
  1330. mmCOMPUTE_USER_DATA_3, 0xedcedc03,
  1331. mmCOMPUTE_USER_DATA_4, 0xedcedc04,
  1332. mmCOMPUTE_USER_DATA_5, 0xedcedc05,
  1333. mmCOMPUTE_USER_DATA_6, 0xedcedc06,
  1334. mmCOMPUTE_USER_DATA_7, 0xedcedc07,
  1335. mmCOMPUTE_USER_DATA_8, 0xedcedc08,
  1336. mmCOMPUTE_USER_DATA_9, 0xedcedc09,
  1337. };
  1338. static const u32 sec_ded_counter_registers[] =
  1339. {
  1340. mmCPC_EDC_ATC_CNT,
  1341. mmCPC_EDC_SCRATCH_CNT,
  1342. mmCPC_EDC_UCODE_CNT,
  1343. mmCPF_EDC_ATC_CNT,
  1344. mmCPF_EDC_ROQ_CNT,
  1345. mmCPF_EDC_TAG_CNT,
  1346. mmCPG_EDC_ATC_CNT,
  1347. mmCPG_EDC_DMA_CNT,
  1348. mmCPG_EDC_TAG_CNT,
  1349. mmDC_EDC_CSINVOC_CNT,
  1350. mmDC_EDC_RESTORE_CNT,
  1351. mmDC_EDC_STATE_CNT,
  1352. mmGDS_EDC_CNT,
  1353. mmGDS_EDC_GRBM_CNT,
  1354. mmGDS_EDC_OA_DED,
  1355. mmSPI_EDC_CNT,
  1356. mmSQC_ATC_EDC_GATCL1_CNT,
  1357. mmSQC_EDC_CNT,
  1358. mmSQ_EDC_DED_CNT,
  1359. mmSQ_EDC_INFO,
  1360. mmSQ_EDC_SEC_CNT,
  1361. mmTCC_EDC_CNT,
  1362. mmTCP_ATC_EDC_GATCL1_CNT,
  1363. mmTCP_EDC_CNT,
  1364. mmTD_EDC_CNT
  1365. };
  1366. static int gfx_v8_0_do_edc_gpr_workarounds(struct amdgpu_device *adev)
  1367. {
  1368. struct amdgpu_ring *ring = &adev->gfx.compute_ring[0];
  1369. struct amdgpu_ib ib;
  1370. struct dma_fence *f = NULL;
  1371. int r, i;
  1372. u32 tmp;
  1373. unsigned total_size, vgpr_offset, sgpr_offset;
  1374. u64 gpu_addr;
  1375. /* only supported on CZ */
  1376. if (adev->asic_type != CHIP_CARRIZO)
  1377. return 0;
  1378. /* bail if the compute ring is not ready */
  1379. if (!ring->ready)
  1380. return 0;
  1381. tmp = RREG32(mmGB_EDC_MODE);
  1382. WREG32(mmGB_EDC_MODE, 0);
  1383. total_size =
  1384. (((ARRAY_SIZE(vgpr_init_regs) / 2) * 3) + 4 + 5 + 2) * 4;
  1385. total_size +=
  1386. (((ARRAY_SIZE(sgpr1_init_regs) / 2) * 3) + 4 + 5 + 2) * 4;
  1387. total_size +=
  1388. (((ARRAY_SIZE(sgpr2_init_regs) / 2) * 3) + 4 + 5 + 2) * 4;
  1389. total_size = ALIGN(total_size, 256);
  1390. vgpr_offset = total_size;
  1391. total_size += ALIGN(sizeof(vgpr_init_compute_shader), 256);
  1392. sgpr_offset = total_size;
  1393. total_size += sizeof(sgpr_init_compute_shader);
  1394. /* allocate an indirect buffer to put the commands in */
  1395. memset(&ib, 0, sizeof(ib));
  1396. r = amdgpu_ib_get(adev, NULL, total_size, &ib);
  1397. if (r) {
  1398. DRM_ERROR("amdgpu: failed to get ib (%d).\n", r);
  1399. return r;
  1400. }
  1401. /* load the compute shaders */
  1402. for (i = 0; i < ARRAY_SIZE(vgpr_init_compute_shader); i++)
  1403. ib.ptr[i + (vgpr_offset / 4)] = vgpr_init_compute_shader[i];
  1404. for (i = 0; i < ARRAY_SIZE(sgpr_init_compute_shader); i++)
  1405. ib.ptr[i + (sgpr_offset / 4)] = sgpr_init_compute_shader[i];
  1406. /* init the ib length to 0 */
  1407. ib.length_dw = 0;
  1408. /* VGPR */
  1409. /* write the register state for the compute dispatch */
  1410. for (i = 0; i < ARRAY_SIZE(vgpr_init_regs); i += 2) {
  1411. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 1);
  1412. ib.ptr[ib.length_dw++] = vgpr_init_regs[i] - PACKET3_SET_SH_REG_START;
  1413. ib.ptr[ib.length_dw++] = vgpr_init_regs[i + 1];
  1414. }
  1415. /* write the shader start address: mmCOMPUTE_PGM_LO, mmCOMPUTE_PGM_HI */
  1416. gpu_addr = (ib.gpu_addr + (u64)vgpr_offset) >> 8;
  1417. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 2);
  1418. ib.ptr[ib.length_dw++] = mmCOMPUTE_PGM_LO - PACKET3_SET_SH_REG_START;
  1419. ib.ptr[ib.length_dw++] = lower_32_bits(gpu_addr);
  1420. ib.ptr[ib.length_dw++] = upper_32_bits(gpu_addr);
  1421. /* write dispatch packet */
  1422. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_DISPATCH_DIRECT, 3);
  1423. ib.ptr[ib.length_dw++] = 8; /* x */
  1424. ib.ptr[ib.length_dw++] = 1; /* y */
  1425. ib.ptr[ib.length_dw++] = 1; /* z */
  1426. ib.ptr[ib.length_dw++] =
  1427. REG_SET_FIELD(0, COMPUTE_DISPATCH_INITIATOR, COMPUTE_SHADER_EN, 1);
  1428. /* write CS partial flush packet */
  1429. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_EVENT_WRITE, 0);
  1430. ib.ptr[ib.length_dw++] = EVENT_TYPE(7) | EVENT_INDEX(4);
  1431. /* SGPR1 */
  1432. /* write the register state for the compute dispatch */
  1433. for (i = 0; i < ARRAY_SIZE(sgpr1_init_regs); i += 2) {
  1434. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 1);
  1435. ib.ptr[ib.length_dw++] = sgpr1_init_regs[i] - PACKET3_SET_SH_REG_START;
  1436. ib.ptr[ib.length_dw++] = sgpr1_init_regs[i + 1];
  1437. }
  1438. /* write the shader start address: mmCOMPUTE_PGM_LO, mmCOMPUTE_PGM_HI */
  1439. gpu_addr = (ib.gpu_addr + (u64)sgpr_offset) >> 8;
  1440. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 2);
  1441. ib.ptr[ib.length_dw++] = mmCOMPUTE_PGM_LO - PACKET3_SET_SH_REG_START;
  1442. ib.ptr[ib.length_dw++] = lower_32_bits(gpu_addr);
  1443. ib.ptr[ib.length_dw++] = upper_32_bits(gpu_addr);
  1444. /* write dispatch packet */
  1445. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_DISPATCH_DIRECT, 3);
  1446. ib.ptr[ib.length_dw++] = 8; /* x */
  1447. ib.ptr[ib.length_dw++] = 1; /* y */
  1448. ib.ptr[ib.length_dw++] = 1; /* z */
  1449. ib.ptr[ib.length_dw++] =
  1450. REG_SET_FIELD(0, COMPUTE_DISPATCH_INITIATOR, COMPUTE_SHADER_EN, 1);
  1451. /* write CS partial flush packet */
  1452. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_EVENT_WRITE, 0);
  1453. ib.ptr[ib.length_dw++] = EVENT_TYPE(7) | EVENT_INDEX(4);
  1454. /* SGPR2 */
  1455. /* write the register state for the compute dispatch */
  1456. for (i = 0; i < ARRAY_SIZE(sgpr2_init_regs); i += 2) {
  1457. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 1);
  1458. ib.ptr[ib.length_dw++] = sgpr2_init_regs[i] - PACKET3_SET_SH_REG_START;
  1459. ib.ptr[ib.length_dw++] = sgpr2_init_regs[i + 1];
  1460. }
  1461. /* write the shader start address: mmCOMPUTE_PGM_LO, mmCOMPUTE_PGM_HI */
  1462. gpu_addr = (ib.gpu_addr + (u64)sgpr_offset) >> 8;
  1463. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 2);
  1464. ib.ptr[ib.length_dw++] = mmCOMPUTE_PGM_LO - PACKET3_SET_SH_REG_START;
  1465. ib.ptr[ib.length_dw++] = lower_32_bits(gpu_addr);
  1466. ib.ptr[ib.length_dw++] = upper_32_bits(gpu_addr);
  1467. /* write dispatch packet */
  1468. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_DISPATCH_DIRECT, 3);
  1469. ib.ptr[ib.length_dw++] = 8; /* x */
  1470. ib.ptr[ib.length_dw++] = 1; /* y */
  1471. ib.ptr[ib.length_dw++] = 1; /* z */
  1472. ib.ptr[ib.length_dw++] =
  1473. REG_SET_FIELD(0, COMPUTE_DISPATCH_INITIATOR, COMPUTE_SHADER_EN, 1);
  1474. /* write CS partial flush packet */
  1475. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_EVENT_WRITE, 0);
  1476. ib.ptr[ib.length_dw++] = EVENT_TYPE(7) | EVENT_INDEX(4);
  1477. /* shedule the ib on the ring */
  1478. r = amdgpu_ib_schedule(ring, 1, &ib, NULL, &f);
  1479. if (r) {
  1480. DRM_ERROR("amdgpu: ib submit failed (%d).\n", r);
  1481. goto fail;
  1482. }
  1483. /* wait for the GPU to finish processing the IB */
  1484. r = dma_fence_wait(f, false);
  1485. if (r) {
  1486. DRM_ERROR("amdgpu: fence wait failed (%d).\n", r);
  1487. goto fail;
  1488. }
  1489. tmp = REG_SET_FIELD(tmp, GB_EDC_MODE, DED_MODE, 2);
  1490. tmp = REG_SET_FIELD(tmp, GB_EDC_MODE, PROP_FED, 1);
  1491. WREG32(mmGB_EDC_MODE, tmp);
  1492. tmp = RREG32(mmCC_GC_EDC_CONFIG);
  1493. tmp = REG_SET_FIELD(tmp, CC_GC_EDC_CONFIG, DIS_EDC, 0) | 1;
  1494. WREG32(mmCC_GC_EDC_CONFIG, tmp);
  1495. /* read back registers to clear the counters */
  1496. for (i = 0; i < ARRAY_SIZE(sec_ded_counter_registers); i++)
  1497. RREG32(sec_ded_counter_registers[i]);
  1498. fail:
  1499. amdgpu_ib_free(adev, &ib, NULL);
  1500. dma_fence_put(f);
  1501. return r;
  1502. }
  1503. static int gfx_v8_0_gpu_early_init(struct amdgpu_device *adev)
  1504. {
  1505. u32 gb_addr_config;
  1506. u32 mc_shared_chmap, mc_arb_ramcfg;
  1507. u32 dimm00_addr_map, dimm01_addr_map, dimm10_addr_map, dimm11_addr_map;
  1508. u32 tmp;
  1509. int ret;
  1510. switch (adev->asic_type) {
  1511. case CHIP_TOPAZ:
  1512. adev->gfx.config.max_shader_engines = 1;
  1513. adev->gfx.config.max_tile_pipes = 2;
  1514. adev->gfx.config.max_cu_per_sh = 6;
  1515. adev->gfx.config.max_sh_per_se = 1;
  1516. adev->gfx.config.max_backends_per_se = 2;
  1517. adev->gfx.config.max_texture_channel_caches = 2;
  1518. adev->gfx.config.max_gprs = 256;
  1519. adev->gfx.config.max_gs_threads = 32;
  1520. adev->gfx.config.max_hw_contexts = 8;
  1521. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1522. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1523. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1524. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1525. gb_addr_config = TOPAZ_GB_ADDR_CONFIG_GOLDEN;
  1526. break;
  1527. case CHIP_FIJI:
  1528. adev->gfx.config.max_shader_engines = 4;
  1529. adev->gfx.config.max_tile_pipes = 16;
  1530. adev->gfx.config.max_cu_per_sh = 16;
  1531. adev->gfx.config.max_sh_per_se = 1;
  1532. adev->gfx.config.max_backends_per_se = 4;
  1533. adev->gfx.config.max_texture_channel_caches = 16;
  1534. adev->gfx.config.max_gprs = 256;
  1535. adev->gfx.config.max_gs_threads = 32;
  1536. adev->gfx.config.max_hw_contexts = 8;
  1537. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1538. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1539. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1540. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1541. gb_addr_config = TONGA_GB_ADDR_CONFIG_GOLDEN;
  1542. break;
  1543. case CHIP_POLARIS11:
  1544. case CHIP_POLARIS12:
  1545. ret = amdgpu_atombios_get_gfx_info(adev);
  1546. if (ret)
  1547. return ret;
  1548. adev->gfx.config.max_gprs = 256;
  1549. adev->gfx.config.max_gs_threads = 32;
  1550. adev->gfx.config.max_hw_contexts = 8;
  1551. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1552. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1553. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1554. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1555. gb_addr_config = POLARIS11_GB_ADDR_CONFIG_GOLDEN;
  1556. break;
  1557. case CHIP_POLARIS10:
  1558. ret = amdgpu_atombios_get_gfx_info(adev);
  1559. if (ret)
  1560. return ret;
  1561. adev->gfx.config.max_gprs = 256;
  1562. adev->gfx.config.max_gs_threads = 32;
  1563. adev->gfx.config.max_hw_contexts = 8;
  1564. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1565. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1566. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1567. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1568. gb_addr_config = TONGA_GB_ADDR_CONFIG_GOLDEN;
  1569. break;
  1570. case CHIP_TONGA:
  1571. adev->gfx.config.max_shader_engines = 4;
  1572. adev->gfx.config.max_tile_pipes = 8;
  1573. adev->gfx.config.max_cu_per_sh = 8;
  1574. adev->gfx.config.max_sh_per_se = 1;
  1575. adev->gfx.config.max_backends_per_se = 2;
  1576. adev->gfx.config.max_texture_channel_caches = 8;
  1577. adev->gfx.config.max_gprs = 256;
  1578. adev->gfx.config.max_gs_threads = 32;
  1579. adev->gfx.config.max_hw_contexts = 8;
  1580. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1581. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1582. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1583. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1584. gb_addr_config = TONGA_GB_ADDR_CONFIG_GOLDEN;
  1585. break;
  1586. case CHIP_CARRIZO:
  1587. adev->gfx.config.max_shader_engines = 1;
  1588. adev->gfx.config.max_tile_pipes = 2;
  1589. adev->gfx.config.max_sh_per_se = 1;
  1590. adev->gfx.config.max_backends_per_se = 2;
  1591. adev->gfx.config.max_cu_per_sh = 8;
  1592. adev->gfx.config.max_texture_channel_caches = 2;
  1593. adev->gfx.config.max_gprs = 256;
  1594. adev->gfx.config.max_gs_threads = 32;
  1595. adev->gfx.config.max_hw_contexts = 8;
  1596. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1597. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1598. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1599. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1600. gb_addr_config = CARRIZO_GB_ADDR_CONFIG_GOLDEN;
  1601. break;
  1602. case CHIP_STONEY:
  1603. adev->gfx.config.max_shader_engines = 1;
  1604. adev->gfx.config.max_tile_pipes = 2;
  1605. adev->gfx.config.max_sh_per_se = 1;
  1606. adev->gfx.config.max_backends_per_se = 1;
  1607. adev->gfx.config.max_cu_per_sh = 3;
  1608. adev->gfx.config.max_texture_channel_caches = 2;
  1609. adev->gfx.config.max_gprs = 256;
  1610. adev->gfx.config.max_gs_threads = 16;
  1611. adev->gfx.config.max_hw_contexts = 8;
  1612. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1613. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1614. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1615. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1616. gb_addr_config = CARRIZO_GB_ADDR_CONFIG_GOLDEN;
  1617. break;
  1618. default:
  1619. adev->gfx.config.max_shader_engines = 2;
  1620. adev->gfx.config.max_tile_pipes = 4;
  1621. adev->gfx.config.max_cu_per_sh = 2;
  1622. adev->gfx.config.max_sh_per_se = 1;
  1623. adev->gfx.config.max_backends_per_se = 2;
  1624. adev->gfx.config.max_texture_channel_caches = 4;
  1625. adev->gfx.config.max_gprs = 256;
  1626. adev->gfx.config.max_gs_threads = 32;
  1627. adev->gfx.config.max_hw_contexts = 8;
  1628. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1629. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1630. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1631. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1632. gb_addr_config = TONGA_GB_ADDR_CONFIG_GOLDEN;
  1633. break;
  1634. }
  1635. mc_shared_chmap = RREG32(mmMC_SHARED_CHMAP);
  1636. adev->gfx.config.mc_arb_ramcfg = RREG32(mmMC_ARB_RAMCFG);
  1637. mc_arb_ramcfg = adev->gfx.config.mc_arb_ramcfg;
  1638. adev->gfx.config.num_tile_pipes = adev->gfx.config.max_tile_pipes;
  1639. adev->gfx.config.mem_max_burst_length_bytes = 256;
  1640. if (adev->flags & AMD_IS_APU) {
  1641. /* Get memory bank mapping mode. */
  1642. tmp = RREG32(mmMC_FUS_DRAM0_BANK_ADDR_MAPPING);
  1643. dimm00_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM0_BANK_ADDR_MAPPING, DIMM0ADDRMAP);
  1644. dimm01_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM0_BANK_ADDR_MAPPING, DIMM1ADDRMAP);
  1645. tmp = RREG32(mmMC_FUS_DRAM1_BANK_ADDR_MAPPING);
  1646. dimm10_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM1_BANK_ADDR_MAPPING, DIMM0ADDRMAP);
  1647. dimm11_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM1_BANK_ADDR_MAPPING, DIMM1ADDRMAP);
  1648. /* Validate settings in case only one DIMM installed. */
  1649. if ((dimm00_addr_map == 0) || (dimm00_addr_map == 3) || (dimm00_addr_map == 4) || (dimm00_addr_map > 12))
  1650. dimm00_addr_map = 0;
  1651. if ((dimm01_addr_map == 0) || (dimm01_addr_map == 3) || (dimm01_addr_map == 4) || (dimm01_addr_map > 12))
  1652. dimm01_addr_map = 0;
  1653. if ((dimm10_addr_map == 0) || (dimm10_addr_map == 3) || (dimm10_addr_map == 4) || (dimm10_addr_map > 12))
  1654. dimm10_addr_map = 0;
  1655. if ((dimm11_addr_map == 0) || (dimm11_addr_map == 3) || (dimm11_addr_map == 4) || (dimm11_addr_map > 12))
  1656. dimm11_addr_map = 0;
  1657. /* If DIMM Addr map is 8GB, ROW size should be 2KB. Otherwise 1KB. */
  1658. /* If ROW size(DIMM1) != ROW size(DMIMM0), ROW size should be larger one. */
  1659. if ((dimm00_addr_map == 11) || (dimm01_addr_map == 11) || (dimm10_addr_map == 11) || (dimm11_addr_map == 11))
  1660. adev->gfx.config.mem_row_size_in_kb = 2;
  1661. else
  1662. adev->gfx.config.mem_row_size_in_kb = 1;
  1663. } else {
  1664. tmp = REG_GET_FIELD(mc_arb_ramcfg, MC_ARB_RAMCFG, NOOFCOLS);
  1665. adev->gfx.config.mem_row_size_in_kb = (4 * (1 << (8 + tmp))) / 1024;
  1666. if (adev->gfx.config.mem_row_size_in_kb > 4)
  1667. adev->gfx.config.mem_row_size_in_kb = 4;
  1668. }
  1669. adev->gfx.config.shader_engine_tile_size = 32;
  1670. adev->gfx.config.num_gpus = 1;
  1671. adev->gfx.config.multi_gpu_tile_size = 64;
  1672. /* fix up row size */
  1673. switch (adev->gfx.config.mem_row_size_in_kb) {
  1674. case 1:
  1675. default:
  1676. gb_addr_config = REG_SET_FIELD(gb_addr_config, GB_ADDR_CONFIG, ROW_SIZE, 0);
  1677. break;
  1678. case 2:
  1679. gb_addr_config = REG_SET_FIELD(gb_addr_config, GB_ADDR_CONFIG, ROW_SIZE, 1);
  1680. break;
  1681. case 4:
  1682. gb_addr_config = REG_SET_FIELD(gb_addr_config, GB_ADDR_CONFIG, ROW_SIZE, 2);
  1683. break;
  1684. }
  1685. adev->gfx.config.gb_addr_config = gb_addr_config;
  1686. return 0;
  1687. }
  1688. static int gfx_v8_0_compute_ring_init(struct amdgpu_device *adev, int ring_id,
  1689. int mec, int pipe, int queue)
  1690. {
  1691. int r;
  1692. unsigned irq_type;
  1693. struct amdgpu_ring *ring = &adev->gfx.compute_ring[ring_id];
  1694. ring = &adev->gfx.compute_ring[ring_id];
  1695. /* mec0 is me1 */
  1696. ring->me = mec + 1;
  1697. ring->pipe = pipe;
  1698. ring->queue = queue;
  1699. ring->ring_obj = NULL;
  1700. ring->use_doorbell = true;
  1701. ring->doorbell_index = AMDGPU_DOORBELL_MEC_RING0 + ring_id;
  1702. ring->eop_gpu_addr = adev->gfx.mec.hpd_eop_gpu_addr
  1703. + (ring_id * GFX8_MEC_HPD_SIZE);
  1704. sprintf(ring->name, "comp_%d.%d.%d", ring->me, ring->pipe, ring->queue);
  1705. irq_type = AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP
  1706. + ((ring->me - 1) * adev->gfx.mec.num_pipe_per_mec)
  1707. + ring->pipe;
  1708. /* type-2 packets are deprecated on MEC, use type-3 instead */
  1709. r = amdgpu_ring_init(adev, ring, 1024,
  1710. &adev->gfx.eop_irq, irq_type);
  1711. if (r)
  1712. return r;
  1713. return 0;
  1714. }
  1715. static int gfx_v8_0_sw_init(void *handle)
  1716. {
  1717. int i, j, k, r, ring_id;
  1718. struct amdgpu_ring *ring;
  1719. struct amdgpu_kiq *kiq;
  1720. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1721. switch (adev->asic_type) {
  1722. case CHIP_FIJI:
  1723. case CHIP_TONGA:
  1724. case CHIP_POLARIS11:
  1725. case CHIP_POLARIS12:
  1726. case CHIP_POLARIS10:
  1727. case CHIP_CARRIZO:
  1728. adev->gfx.mec.num_mec = 2;
  1729. break;
  1730. case CHIP_TOPAZ:
  1731. case CHIP_STONEY:
  1732. default:
  1733. adev->gfx.mec.num_mec = 1;
  1734. break;
  1735. }
  1736. adev->gfx.mec.num_pipe_per_mec = 4;
  1737. adev->gfx.mec.num_queue_per_pipe = 8;
  1738. /* KIQ event */
  1739. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_LEGACY, 178, &adev->gfx.kiq.irq);
  1740. if (r)
  1741. return r;
  1742. /* EOP Event */
  1743. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_LEGACY, 181, &adev->gfx.eop_irq);
  1744. if (r)
  1745. return r;
  1746. /* Privileged reg */
  1747. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_LEGACY, 184,
  1748. &adev->gfx.priv_reg_irq);
  1749. if (r)
  1750. return r;
  1751. /* Privileged inst */
  1752. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_LEGACY, 185,
  1753. &adev->gfx.priv_inst_irq);
  1754. if (r)
  1755. return r;
  1756. adev->gfx.gfx_current_status = AMDGPU_GFX_NORMAL_MODE;
  1757. gfx_v8_0_scratch_init(adev);
  1758. r = gfx_v8_0_init_microcode(adev);
  1759. if (r) {
  1760. DRM_ERROR("Failed to load gfx firmware!\n");
  1761. return r;
  1762. }
  1763. r = gfx_v8_0_rlc_init(adev);
  1764. if (r) {
  1765. DRM_ERROR("Failed to init rlc BOs!\n");
  1766. return r;
  1767. }
  1768. r = gfx_v8_0_mec_init(adev);
  1769. if (r) {
  1770. DRM_ERROR("Failed to init MEC BOs!\n");
  1771. return r;
  1772. }
  1773. /* set up the gfx ring */
  1774. for (i = 0; i < adev->gfx.num_gfx_rings; i++) {
  1775. ring = &adev->gfx.gfx_ring[i];
  1776. ring->ring_obj = NULL;
  1777. sprintf(ring->name, "gfx");
  1778. /* no gfx doorbells on iceland */
  1779. if (adev->asic_type != CHIP_TOPAZ) {
  1780. ring->use_doorbell = true;
  1781. ring->doorbell_index = AMDGPU_DOORBELL_GFX_RING0;
  1782. }
  1783. r = amdgpu_ring_init(adev, ring, 1024, &adev->gfx.eop_irq,
  1784. AMDGPU_CP_IRQ_GFX_EOP);
  1785. if (r)
  1786. return r;
  1787. }
  1788. /* set up the compute queues - allocate horizontally across pipes */
  1789. ring_id = 0;
  1790. for (i = 0; i < adev->gfx.mec.num_mec; ++i) {
  1791. for (j = 0; j < adev->gfx.mec.num_queue_per_pipe; j++) {
  1792. for (k = 0; k < adev->gfx.mec.num_pipe_per_mec; k++) {
  1793. if (!amdgpu_gfx_is_mec_queue_enabled(adev, i, k, j))
  1794. continue;
  1795. r = gfx_v8_0_compute_ring_init(adev,
  1796. ring_id,
  1797. i, k, j);
  1798. if (r)
  1799. return r;
  1800. ring_id++;
  1801. }
  1802. }
  1803. }
  1804. r = amdgpu_gfx_kiq_init(adev, GFX8_MEC_HPD_SIZE);
  1805. if (r) {
  1806. DRM_ERROR("Failed to init KIQ BOs!\n");
  1807. return r;
  1808. }
  1809. kiq = &adev->gfx.kiq;
  1810. r = amdgpu_gfx_kiq_init_ring(adev, &kiq->ring, &kiq->irq);
  1811. if (r)
  1812. return r;
  1813. /* create MQD for all compute queues as well as KIQ for SRIOV case */
  1814. r = amdgpu_gfx_compute_mqd_sw_init(adev, sizeof(struct vi_mqd_allocation));
  1815. if (r)
  1816. return r;
  1817. /* reserve GDS, GWS and OA resource for gfx */
  1818. r = amdgpu_bo_create_kernel(adev, adev->gds.mem.gfx_partition_size,
  1819. PAGE_SIZE, AMDGPU_GEM_DOMAIN_GDS,
  1820. &adev->gds.gds_gfx_bo, NULL, NULL);
  1821. if (r)
  1822. return r;
  1823. r = amdgpu_bo_create_kernel(adev, adev->gds.gws.gfx_partition_size,
  1824. PAGE_SIZE, AMDGPU_GEM_DOMAIN_GWS,
  1825. &adev->gds.gws_gfx_bo, NULL, NULL);
  1826. if (r)
  1827. return r;
  1828. r = amdgpu_bo_create_kernel(adev, adev->gds.oa.gfx_partition_size,
  1829. PAGE_SIZE, AMDGPU_GEM_DOMAIN_OA,
  1830. &adev->gds.oa_gfx_bo, NULL, NULL);
  1831. if (r)
  1832. return r;
  1833. adev->gfx.ce_ram_size = 0x8000;
  1834. r = gfx_v8_0_gpu_early_init(adev);
  1835. if (r)
  1836. return r;
  1837. return 0;
  1838. }
  1839. static int gfx_v8_0_sw_fini(void *handle)
  1840. {
  1841. int i;
  1842. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1843. amdgpu_bo_free_kernel(&adev->gds.oa_gfx_bo, NULL, NULL);
  1844. amdgpu_bo_free_kernel(&adev->gds.gws_gfx_bo, NULL, NULL);
  1845. amdgpu_bo_free_kernel(&adev->gds.gds_gfx_bo, NULL, NULL);
  1846. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  1847. amdgpu_ring_fini(&adev->gfx.gfx_ring[i]);
  1848. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  1849. amdgpu_ring_fini(&adev->gfx.compute_ring[i]);
  1850. amdgpu_gfx_compute_mqd_sw_fini(adev);
  1851. amdgpu_gfx_kiq_free_ring(&adev->gfx.kiq.ring, &adev->gfx.kiq.irq);
  1852. amdgpu_gfx_kiq_fini(adev);
  1853. gfx_v8_0_mec_fini(adev);
  1854. gfx_v8_0_rlc_fini(adev);
  1855. gfx_v8_0_free_microcode(adev);
  1856. return 0;
  1857. }
  1858. static void gfx_v8_0_tiling_mode_table_init(struct amdgpu_device *adev)
  1859. {
  1860. uint32_t *modearray, *mod2array;
  1861. const u32 num_tile_mode_states = ARRAY_SIZE(adev->gfx.config.tile_mode_array);
  1862. const u32 num_secondary_tile_mode_states = ARRAY_SIZE(adev->gfx.config.macrotile_mode_array);
  1863. u32 reg_offset;
  1864. modearray = adev->gfx.config.tile_mode_array;
  1865. mod2array = adev->gfx.config.macrotile_mode_array;
  1866. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  1867. modearray[reg_offset] = 0;
  1868. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  1869. mod2array[reg_offset] = 0;
  1870. switch (adev->asic_type) {
  1871. case CHIP_TOPAZ:
  1872. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1873. PIPE_CONFIG(ADDR_SURF_P2) |
  1874. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  1875. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1876. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1877. PIPE_CONFIG(ADDR_SURF_P2) |
  1878. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  1879. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1880. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1881. PIPE_CONFIG(ADDR_SURF_P2) |
  1882. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  1883. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1884. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1885. PIPE_CONFIG(ADDR_SURF_P2) |
  1886. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  1887. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1888. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1889. PIPE_CONFIG(ADDR_SURF_P2) |
  1890. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  1891. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1892. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1893. PIPE_CONFIG(ADDR_SURF_P2) |
  1894. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  1895. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1896. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1897. PIPE_CONFIG(ADDR_SURF_P2) |
  1898. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  1899. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1900. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  1901. PIPE_CONFIG(ADDR_SURF_P2));
  1902. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1903. PIPE_CONFIG(ADDR_SURF_P2) |
  1904. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1905. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1906. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1907. PIPE_CONFIG(ADDR_SURF_P2) |
  1908. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1909. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1910. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1911. PIPE_CONFIG(ADDR_SURF_P2) |
  1912. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1913. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1914. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1915. PIPE_CONFIG(ADDR_SURF_P2) |
  1916. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1917. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1918. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1919. PIPE_CONFIG(ADDR_SURF_P2) |
  1920. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1921. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1922. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  1923. PIPE_CONFIG(ADDR_SURF_P2) |
  1924. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1925. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1926. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1927. PIPE_CONFIG(ADDR_SURF_P2) |
  1928. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1929. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1930. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  1931. PIPE_CONFIG(ADDR_SURF_P2) |
  1932. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1933. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1934. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  1935. PIPE_CONFIG(ADDR_SURF_P2) |
  1936. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1937. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1938. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  1939. PIPE_CONFIG(ADDR_SURF_P2) |
  1940. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1941. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1942. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  1943. PIPE_CONFIG(ADDR_SURF_P2) |
  1944. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1945. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1946. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  1947. PIPE_CONFIG(ADDR_SURF_P2) |
  1948. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1949. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1950. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  1951. PIPE_CONFIG(ADDR_SURF_P2) |
  1952. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1953. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1954. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  1955. PIPE_CONFIG(ADDR_SURF_P2) |
  1956. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1957. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1958. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  1959. PIPE_CONFIG(ADDR_SURF_P2) |
  1960. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1961. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1962. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1963. PIPE_CONFIG(ADDR_SURF_P2) |
  1964. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1965. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1966. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1967. PIPE_CONFIG(ADDR_SURF_P2) |
  1968. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1969. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1970. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1971. PIPE_CONFIG(ADDR_SURF_P2) |
  1972. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1973. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1974. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  1975. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1976. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1977. NUM_BANKS(ADDR_SURF_8_BANK));
  1978. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  1979. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1980. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1981. NUM_BANKS(ADDR_SURF_8_BANK));
  1982. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  1983. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1984. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1985. NUM_BANKS(ADDR_SURF_8_BANK));
  1986. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1987. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1988. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1989. NUM_BANKS(ADDR_SURF_8_BANK));
  1990. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1991. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1992. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1993. NUM_BANKS(ADDR_SURF_8_BANK));
  1994. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1995. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1996. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1997. NUM_BANKS(ADDR_SURF_8_BANK));
  1998. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1999. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2000. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2001. NUM_BANKS(ADDR_SURF_8_BANK));
  2002. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  2003. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2004. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2005. NUM_BANKS(ADDR_SURF_16_BANK));
  2006. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  2007. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2008. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2009. NUM_BANKS(ADDR_SURF_16_BANK));
  2010. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2011. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2012. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2013. NUM_BANKS(ADDR_SURF_16_BANK));
  2014. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2015. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2016. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2017. NUM_BANKS(ADDR_SURF_16_BANK));
  2018. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2019. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2020. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2021. NUM_BANKS(ADDR_SURF_16_BANK));
  2022. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2023. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2024. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2025. NUM_BANKS(ADDR_SURF_16_BANK));
  2026. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2027. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2028. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2029. NUM_BANKS(ADDR_SURF_8_BANK));
  2030. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2031. if (reg_offset != 7 && reg_offset != 12 && reg_offset != 17 &&
  2032. reg_offset != 23)
  2033. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  2034. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2035. if (reg_offset != 7)
  2036. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  2037. break;
  2038. case CHIP_FIJI:
  2039. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2040. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2041. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2042. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2043. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2044. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2045. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2046. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2047. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2048. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2049. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2050. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2051. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2052. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2053. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2054. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2055. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2056. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2057. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2058. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2059. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2060. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2061. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2062. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2063. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2064. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2065. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2066. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2067. modearray[7] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2068. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2069. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2070. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2071. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2072. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16));
  2073. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2074. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2075. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2076. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2077. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2078. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2079. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2080. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2081. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2082. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2083. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2084. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2085. modearray[12] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2086. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2087. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2088. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2089. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2090. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2091. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2092. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2093. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2094. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2095. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2096. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2097. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  2098. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2099. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2100. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2101. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2102. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2103. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2104. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2105. modearray[17] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2106. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2107. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2108. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2109. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2110. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2111. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2112. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2113. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2114. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2115. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2116. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2117. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2118. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2119. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2120. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2121. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  2122. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2123. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2124. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2125. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2126. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2127. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2128. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2129. modearray[23] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2130. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2131. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2132. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2133. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2134. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2135. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2136. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2137. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  2138. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2139. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2140. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2141. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  2142. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2143. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2144. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2145. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2146. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2147. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2148. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2149. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2150. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2151. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2152. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2153. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2154. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2155. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2156. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2157. modearray[30] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2158. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2159. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2160. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2161. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2162. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2163. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2164. NUM_BANKS(ADDR_SURF_8_BANK));
  2165. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2166. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2167. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2168. NUM_BANKS(ADDR_SURF_8_BANK));
  2169. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2170. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2171. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2172. NUM_BANKS(ADDR_SURF_8_BANK));
  2173. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2174. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2175. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2176. NUM_BANKS(ADDR_SURF_8_BANK));
  2177. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2178. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2179. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2180. NUM_BANKS(ADDR_SURF_8_BANK));
  2181. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2182. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2183. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2184. NUM_BANKS(ADDR_SURF_8_BANK));
  2185. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2186. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2187. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2188. NUM_BANKS(ADDR_SURF_8_BANK));
  2189. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2190. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2191. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2192. NUM_BANKS(ADDR_SURF_8_BANK));
  2193. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2194. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2195. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2196. NUM_BANKS(ADDR_SURF_8_BANK));
  2197. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2198. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2199. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2200. NUM_BANKS(ADDR_SURF_8_BANK));
  2201. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2202. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2203. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2204. NUM_BANKS(ADDR_SURF_8_BANK));
  2205. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2206. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2207. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2208. NUM_BANKS(ADDR_SURF_8_BANK));
  2209. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2210. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2211. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2212. NUM_BANKS(ADDR_SURF_8_BANK));
  2213. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2214. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2215. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2216. NUM_BANKS(ADDR_SURF_4_BANK));
  2217. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2218. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  2219. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2220. if (reg_offset != 7)
  2221. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  2222. break;
  2223. case CHIP_TONGA:
  2224. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2225. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2226. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2227. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2228. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2229. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2230. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2231. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2232. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2233. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2234. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2235. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2236. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2237. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2238. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2239. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2240. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2241. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2242. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2243. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2244. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2245. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2246. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2247. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2248. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2249. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2250. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2251. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2252. modearray[7] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2253. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2254. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2255. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2256. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2257. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16));
  2258. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2259. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2260. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2261. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2262. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2263. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2264. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2265. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2266. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2267. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2268. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2269. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2270. modearray[12] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2271. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2272. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2273. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2274. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2275. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2276. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2277. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2278. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2279. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2280. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2281. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2282. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  2283. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2284. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2285. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2286. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2287. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2288. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2289. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2290. modearray[17] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2291. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2292. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2293. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2294. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2295. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2296. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2297. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2298. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2299. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2300. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2301. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2302. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2303. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2304. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2305. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2306. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  2307. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2308. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2309. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2310. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2311. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2312. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2313. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2314. modearray[23] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2315. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2316. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2317. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2318. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2319. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2320. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2321. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2322. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  2323. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2324. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2325. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2326. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  2327. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2328. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2329. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2330. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2331. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2332. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2333. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2334. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2335. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2336. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2337. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2338. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2339. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2340. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2341. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2342. modearray[30] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2343. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2344. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2345. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2346. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2347. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2348. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2349. NUM_BANKS(ADDR_SURF_16_BANK));
  2350. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2351. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2352. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2353. NUM_BANKS(ADDR_SURF_16_BANK));
  2354. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2355. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2356. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2357. NUM_BANKS(ADDR_SURF_16_BANK));
  2358. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2359. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2360. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2361. NUM_BANKS(ADDR_SURF_16_BANK));
  2362. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2363. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2364. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2365. NUM_BANKS(ADDR_SURF_16_BANK));
  2366. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2367. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2368. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2369. NUM_BANKS(ADDR_SURF_16_BANK));
  2370. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2371. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2372. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2373. NUM_BANKS(ADDR_SURF_16_BANK));
  2374. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2375. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2376. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2377. NUM_BANKS(ADDR_SURF_16_BANK));
  2378. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2379. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2380. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2381. NUM_BANKS(ADDR_SURF_16_BANK));
  2382. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2383. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2384. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2385. NUM_BANKS(ADDR_SURF_16_BANK));
  2386. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2387. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2388. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2389. NUM_BANKS(ADDR_SURF_16_BANK));
  2390. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2391. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2392. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2393. NUM_BANKS(ADDR_SURF_8_BANK));
  2394. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2395. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2396. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2397. NUM_BANKS(ADDR_SURF_4_BANK));
  2398. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2399. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2400. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2401. NUM_BANKS(ADDR_SURF_4_BANK));
  2402. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2403. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  2404. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2405. if (reg_offset != 7)
  2406. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  2407. break;
  2408. case CHIP_POLARIS11:
  2409. case CHIP_POLARIS12:
  2410. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2411. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2412. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2413. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2414. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2415. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2416. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2417. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2418. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2419. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2420. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2421. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2422. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2423. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2424. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2425. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2426. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2427. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2428. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2429. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2430. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2431. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2432. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2433. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2434. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2435. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2436. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2437. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2438. modearray[7] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2439. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2440. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2441. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2442. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2443. PIPE_CONFIG(ADDR_SURF_P4_16x16));
  2444. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2445. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2446. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2447. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2448. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2449. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2450. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2451. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2452. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2453. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2454. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2455. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2456. modearray[12] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2457. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2458. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2459. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2460. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2461. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2462. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2463. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2464. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2465. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2466. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2467. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2468. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  2469. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2470. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2471. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2472. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2473. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2474. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2475. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2476. modearray[17] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2477. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2478. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2479. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2480. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2481. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2482. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2483. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2484. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2485. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2486. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2487. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2488. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2489. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2490. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2491. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2492. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  2493. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2494. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2495. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2496. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2497. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2498. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2499. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2500. modearray[23] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2501. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2502. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2503. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2504. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2505. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2506. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2507. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2508. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  2509. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2510. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2511. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2512. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  2513. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2514. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2515. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2516. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2517. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2518. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2519. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2520. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2521. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2522. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2523. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2524. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2525. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2526. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2527. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2528. modearray[30] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2529. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2530. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2531. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2532. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2533. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2534. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2535. NUM_BANKS(ADDR_SURF_16_BANK));
  2536. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2537. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2538. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2539. NUM_BANKS(ADDR_SURF_16_BANK));
  2540. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2541. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2542. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2543. NUM_BANKS(ADDR_SURF_16_BANK));
  2544. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2545. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2546. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2547. NUM_BANKS(ADDR_SURF_16_BANK));
  2548. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2549. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2550. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2551. NUM_BANKS(ADDR_SURF_16_BANK));
  2552. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2553. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2554. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2555. NUM_BANKS(ADDR_SURF_16_BANK));
  2556. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2557. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2558. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2559. NUM_BANKS(ADDR_SURF_16_BANK));
  2560. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2561. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2562. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2563. NUM_BANKS(ADDR_SURF_16_BANK));
  2564. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2565. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2566. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2567. NUM_BANKS(ADDR_SURF_16_BANK));
  2568. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2569. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2570. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2571. NUM_BANKS(ADDR_SURF_16_BANK));
  2572. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2573. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2574. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2575. NUM_BANKS(ADDR_SURF_16_BANK));
  2576. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2577. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2578. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2579. NUM_BANKS(ADDR_SURF_16_BANK));
  2580. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2581. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2582. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2583. NUM_BANKS(ADDR_SURF_8_BANK));
  2584. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2585. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2586. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2587. NUM_BANKS(ADDR_SURF_4_BANK));
  2588. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2589. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  2590. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2591. if (reg_offset != 7)
  2592. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  2593. break;
  2594. case CHIP_POLARIS10:
  2595. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2596. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2597. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2598. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2599. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2600. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2601. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2602. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2603. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2604. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2605. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2606. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2607. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2608. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2609. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2610. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2611. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2612. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2613. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2614. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2615. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2616. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2617. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2618. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2619. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2620. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2621. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2622. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2623. modearray[7] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2624. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2625. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2626. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2627. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2628. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16));
  2629. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2630. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2631. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2632. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2633. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2634. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2635. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2636. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2637. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2638. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2639. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2640. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2641. modearray[12] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2642. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2643. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2644. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2645. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2646. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2647. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2648. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2649. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2650. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2651. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2652. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2653. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  2654. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2655. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2656. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2657. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2658. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2659. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2660. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2661. modearray[17] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2662. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2663. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2664. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2665. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2666. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2667. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2668. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2669. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2670. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2671. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2672. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2673. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2674. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2675. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2676. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2677. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  2678. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2679. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2680. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2681. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2682. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2683. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2684. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2685. modearray[23] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2686. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2687. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2688. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2689. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2690. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2691. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2692. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2693. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  2694. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2695. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2696. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2697. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  2698. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2699. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2700. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2701. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2702. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2703. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2704. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2705. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2706. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2707. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2708. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2709. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2710. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2711. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2712. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2713. modearray[30] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2714. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2715. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2716. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2717. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2718. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2719. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2720. NUM_BANKS(ADDR_SURF_16_BANK));
  2721. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2722. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2723. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2724. NUM_BANKS(ADDR_SURF_16_BANK));
  2725. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2726. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2727. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2728. NUM_BANKS(ADDR_SURF_16_BANK));
  2729. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2730. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2731. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2732. NUM_BANKS(ADDR_SURF_16_BANK));
  2733. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2734. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2735. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2736. NUM_BANKS(ADDR_SURF_16_BANK));
  2737. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2738. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2739. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2740. NUM_BANKS(ADDR_SURF_16_BANK));
  2741. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2742. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2743. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2744. NUM_BANKS(ADDR_SURF_16_BANK));
  2745. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2746. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2747. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2748. NUM_BANKS(ADDR_SURF_16_BANK));
  2749. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2750. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2751. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2752. NUM_BANKS(ADDR_SURF_16_BANK));
  2753. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2754. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2755. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2756. NUM_BANKS(ADDR_SURF_16_BANK));
  2757. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2758. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2759. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2760. NUM_BANKS(ADDR_SURF_16_BANK));
  2761. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2762. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2763. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2764. NUM_BANKS(ADDR_SURF_8_BANK));
  2765. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2766. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2767. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2768. NUM_BANKS(ADDR_SURF_4_BANK));
  2769. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2770. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2771. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2772. NUM_BANKS(ADDR_SURF_4_BANK));
  2773. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2774. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  2775. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2776. if (reg_offset != 7)
  2777. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  2778. break;
  2779. case CHIP_STONEY:
  2780. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2781. PIPE_CONFIG(ADDR_SURF_P2) |
  2782. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2783. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2784. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2785. PIPE_CONFIG(ADDR_SURF_P2) |
  2786. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2787. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2788. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2789. PIPE_CONFIG(ADDR_SURF_P2) |
  2790. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2791. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2792. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2793. PIPE_CONFIG(ADDR_SURF_P2) |
  2794. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2795. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2796. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2797. PIPE_CONFIG(ADDR_SURF_P2) |
  2798. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2799. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2800. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2801. PIPE_CONFIG(ADDR_SURF_P2) |
  2802. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2803. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2804. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2805. PIPE_CONFIG(ADDR_SURF_P2) |
  2806. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2807. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2808. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2809. PIPE_CONFIG(ADDR_SURF_P2));
  2810. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2811. PIPE_CONFIG(ADDR_SURF_P2) |
  2812. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2813. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2814. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2815. PIPE_CONFIG(ADDR_SURF_P2) |
  2816. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2817. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2818. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2819. PIPE_CONFIG(ADDR_SURF_P2) |
  2820. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2821. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2822. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2823. PIPE_CONFIG(ADDR_SURF_P2) |
  2824. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2825. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2826. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2827. PIPE_CONFIG(ADDR_SURF_P2) |
  2828. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2829. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2830. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  2831. PIPE_CONFIG(ADDR_SURF_P2) |
  2832. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2833. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2834. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2835. PIPE_CONFIG(ADDR_SURF_P2) |
  2836. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2837. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2838. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2839. PIPE_CONFIG(ADDR_SURF_P2) |
  2840. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2841. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2842. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2843. PIPE_CONFIG(ADDR_SURF_P2) |
  2844. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2845. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2846. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2847. PIPE_CONFIG(ADDR_SURF_P2) |
  2848. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2849. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2850. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  2851. PIPE_CONFIG(ADDR_SURF_P2) |
  2852. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2853. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2854. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2855. PIPE_CONFIG(ADDR_SURF_P2) |
  2856. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2857. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2858. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2859. PIPE_CONFIG(ADDR_SURF_P2) |
  2860. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2861. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2862. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  2863. PIPE_CONFIG(ADDR_SURF_P2) |
  2864. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2865. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2866. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  2867. PIPE_CONFIG(ADDR_SURF_P2) |
  2868. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2869. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2870. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2871. PIPE_CONFIG(ADDR_SURF_P2) |
  2872. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2873. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2874. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2875. PIPE_CONFIG(ADDR_SURF_P2) |
  2876. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2877. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2878. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2879. PIPE_CONFIG(ADDR_SURF_P2) |
  2880. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2881. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2882. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2883. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2884. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2885. NUM_BANKS(ADDR_SURF_8_BANK));
  2886. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2887. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2888. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2889. NUM_BANKS(ADDR_SURF_8_BANK));
  2890. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2891. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2892. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2893. NUM_BANKS(ADDR_SURF_8_BANK));
  2894. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2895. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2896. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2897. NUM_BANKS(ADDR_SURF_8_BANK));
  2898. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2899. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2900. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2901. NUM_BANKS(ADDR_SURF_8_BANK));
  2902. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2903. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2904. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2905. NUM_BANKS(ADDR_SURF_8_BANK));
  2906. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2907. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2908. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2909. NUM_BANKS(ADDR_SURF_8_BANK));
  2910. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  2911. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2912. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2913. NUM_BANKS(ADDR_SURF_16_BANK));
  2914. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  2915. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2916. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2917. NUM_BANKS(ADDR_SURF_16_BANK));
  2918. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2919. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2920. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2921. NUM_BANKS(ADDR_SURF_16_BANK));
  2922. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2923. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2924. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2925. NUM_BANKS(ADDR_SURF_16_BANK));
  2926. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2927. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2928. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2929. NUM_BANKS(ADDR_SURF_16_BANK));
  2930. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2931. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2932. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2933. NUM_BANKS(ADDR_SURF_16_BANK));
  2934. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2935. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2936. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2937. NUM_BANKS(ADDR_SURF_8_BANK));
  2938. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2939. if (reg_offset != 7 && reg_offset != 12 && reg_offset != 17 &&
  2940. reg_offset != 23)
  2941. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  2942. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2943. if (reg_offset != 7)
  2944. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  2945. break;
  2946. default:
  2947. dev_warn(adev->dev,
  2948. "Unknown chip type (%d) in function gfx_v8_0_tiling_mode_table_init() falling through to CHIP_CARRIZO\n",
  2949. adev->asic_type);
  2950. case CHIP_CARRIZO:
  2951. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2952. PIPE_CONFIG(ADDR_SURF_P2) |
  2953. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2954. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2955. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2956. PIPE_CONFIG(ADDR_SURF_P2) |
  2957. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2958. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2959. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2960. PIPE_CONFIG(ADDR_SURF_P2) |
  2961. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2962. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2963. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2964. PIPE_CONFIG(ADDR_SURF_P2) |
  2965. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2966. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2967. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2968. PIPE_CONFIG(ADDR_SURF_P2) |
  2969. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2970. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2971. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2972. PIPE_CONFIG(ADDR_SURF_P2) |
  2973. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2974. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2975. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2976. PIPE_CONFIG(ADDR_SURF_P2) |
  2977. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2978. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2979. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2980. PIPE_CONFIG(ADDR_SURF_P2));
  2981. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2982. PIPE_CONFIG(ADDR_SURF_P2) |
  2983. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2984. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2985. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2986. PIPE_CONFIG(ADDR_SURF_P2) |
  2987. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2988. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2989. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2990. PIPE_CONFIG(ADDR_SURF_P2) |
  2991. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2992. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2993. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2994. PIPE_CONFIG(ADDR_SURF_P2) |
  2995. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2996. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2997. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2998. PIPE_CONFIG(ADDR_SURF_P2) |
  2999. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3000. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3001. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  3002. PIPE_CONFIG(ADDR_SURF_P2) |
  3003. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3004. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3005. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  3006. PIPE_CONFIG(ADDR_SURF_P2) |
  3007. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3008. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  3009. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  3010. PIPE_CONFIG(ADDR_SURF_P2) |
  3011. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3012. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3013. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  3014. PIPE_CONFIG(ADDR_SURF_P2) |
  3015. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3016. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3017. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  3018. PIPE_CONFIG(ADDR_SURF_P2) |
  3019. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3020. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3021. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  3022. PIPE_CONFIG(ADDR_SURF_P2) |
  3023. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3024. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3025. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  3026. PIPE_CONFIG(ADDR_SURF_P2) |
  3027. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3028. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3029. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  3030. PIPE_CONFIG(ADDR_SURF_P2) |
  3031. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3032. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3033. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  3034. PIPE_CONFIG(ADDR_SURF_P2) |
  3035. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3036. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3037. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  3038. PIPE_CONFIG(ADDR_SURF_P2) |
  3039. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3040. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3041. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  3042. PIPE_CONFIG(ADDR_SURF_P2) |
  3043. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  3044. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3045. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3046. PIPE_CONFIG(ADDR_SURF_P2) |
  3047. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  3048. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3049. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  3050. PIPE_CONFIG(ADDR_SURF_P2) |
  3051. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  3052. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  3053. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3054. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  3055. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3056. NUM_BANKS(ADDR_SURF_8_BANK));
  3057. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3058. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  3059. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3060. NUM_BANKS(ADDR_SURF_8_BANK));
  3061. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3062. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3063. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3064. NUM_BANKS(ADDR_SURF_8_BANK));
  3065. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3066. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3067. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3068. NUM_BANKS(ADDR_SURF_8_BANK));
  3069. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3070. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3071. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3072. NUM_BANKS(ADDR_SURF_8_BANK));
  3073. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3074. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3075. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3076. NUM_BANKS(ADDR_SURF_8_BANK));
  3077. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3078. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3079. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3080. NUM_BANKS(ADDR_SURF_8_BANK));
  3081. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  3082. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  3083. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3084. NUM_BANKS(ADDR_SURF_16_BANK));
  3085. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  3086. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  3087. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3088. NUM_BANKS(ADDR_SURF_16_BANK));
  3089. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  3090. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  3091. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3092. NUM_BANKS(ADDR_SURF_16_BANK));
  3093. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  3094. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  3095. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3096. NUM_BANKS(ADDR_SURF_16_BANK));
  3097. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3098. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  3099. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3100. NUM_BANKS(ADDR_SURF_16_BANK));
  3101. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3102. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3103. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3104. NUM_BANKS(ADDR_SURF_16_BANK));
  3105. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3106. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3107. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3108. NUM_BANKS(ADDR_SURF_8_BANK));
  3109. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  3110. if (reg_offset != 7 && reg_offset != 12 && reg_offset != 17 &&
  3111. reg_offset != 23)
  3112. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  3113. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  3114. if (reg_offset != 7)
  3115. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  3116. break;
  3117. }
  3118. }
  3119. static void gfx_v8_0_select_se_sh(struct amdgpu_device *adev,
  3120. u32 se_num, u32 sh_num, u32 instance)
  3121. {
  3122. u32 data;
  3123. if (instance == 0xffffffff)
  3124. data = REG_SET_FIELD(0, GRBM_GFX_INDEX, INSTANCE_BROADCAST_WRITES, 1);
  3125. else
  3126. data = REG_SET_FIELD(0, GRBM_GFX_INDEX, INSTANCE_INDEX, instance);
  3127. if (se_num == 0xffffffff)
  3128. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_BROADCAST_WRITES, 1);
  3129. else
  3130. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_INDEX, se_num);
  3131. if (sh_num == 0xffffffff)
  3132. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_BROADCAST_WRITES, 1);
  3133. else
  3134. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_INDEX, sh_num);
  3135. WREG32(mmGRBM_GFX_INDEX, data);
  3136. }
  3137. static u32 gfx_v8_0_get_rb_active_bitmap(struct amdgpu_device *adev)
  3138. {
  3139. u32 data, mask;
  3140. data = RREG32(mmCC_RB_BACKEND_DISABLE) |
  3141. RREG32(mmGC_USER_RB_BACKEND_DISABLE);
  3142. data = REG_GET_FIELD(data, GC_USER_RB_BACKEND_DISABLE, BACKEND_DISABLE);
  3143. mask = amdgpu_gfx_create_bitmask(adev->gfx.config.max_backends_per_se /
  3144. adev->gfx.config.max_sh_per_se);
  3145. return (~data) & mask;
  3146. }
  3147. static void
  3148. gfx_v8_0_raster_config(struct amdgpu_device *adev, u32 *rconf, u32 *rconf1)
  3149. {
  3150. switch (adev->asic_type) {
  3151. case CHIP_FIJI:
  3152. *rconf |= RB_MAP_PKR0(2) | RB_MAP_PKR1(2) |
  3153. RB_XSEL2(1) | PKR_MAP(2) |
  3154. PKR_XSEL(1) | PKR_YSEL(1) |
  3155. SE_MAP(2) | SE_XSEL(2) | SE_YSEL(3);
  3156. *rconf1 |= SE_PAIR_MAP(2) | SE_PAIR_XSEL(3) |
  3157. SE_PAIR_YSEL(2);
  3158. break;
  3159. case CHIP_TONGA:
  3160. case CHIP_POLARIS10:
  3161. *rconf |= RB_MAP_PKR0(2) | RB_XSEL2(1) | SE_MAP(2) |
  3162. SE_XSEL(1) | SE_YSEL(1);
  3163. *rconf1 |= SE_PAIR_MAP(2) | SE_PAIR_XSEL(2) |
  3164. SE_PAIR_YSEL(2);
  3165. break;
  3166. case CHIP_TOPAZ:
  3167. case CHIP_CARRIZO:
  3168. *rconf |= RB_MAP_PKR0(2);
  3169. *rconf1 |= 0x0;
  3170. break;
  3171. case CHIP_POLARIS11:
  3172. case CHIP_POLARIS12:
  3173. *rconf |= RB_MAP_PKR0(2) | RB_XSEL2(1) | SE_MAP(2) |
  3174. SE_XSEL(1) | SE_YSEL(1);
  3175. *rconf1 |= 0x0;
  3176. break;
  3177. case CHIP_STONEY:
  3178. *rconf |= 0x0;
  3179. *rconf1 |= 0x0;
  3180. break;
  3181. default:
  3182. DRM_ERROR("unknown asic: 0x%x\n", adev->asic_type);
  3183. break;
  3184. }
  3185. }
  3186. static void
  3187. gfx_v8_0_write_harvested_raster_configs(struct amdgpu_device *adev,
  3188. u32 raster_config, u32 raster_config_1,
  3189. unsigned rb_mask, unsigned num_rb)
  3190. {
  3191. unsigned sh_per_se = max_t(unsigned, adev->gfx.config.max_sh_per_se, 1);
  3192. unsigned num_se = max_t(unsigned, adev->gfx.config.max_shader_engines, 1);
  3193. unsigned rb_per_pkr = min_t(unsigned, num_rb / num_se / sh_per_se, 2);
  3194. unsigned rb_per_se = num_rb / num_se;
  3195. unsigned se_mask[4];
  3196. unsigned se;
  3197. se_mask[0] = ((1 << rb_per_se) - 1) & rb_mask;
  3198. se_mask[1] = (se_mask[0] << rb_per_se) & rb_mask;
  3199. se_mask[2] = (se_mask[1] << rb_per_se) & rb_mask;
  3200. se_mask[3] = (se_mask[2] << rb_per_se) & rb_mask;
  3201. WARN_ON(!(num_se == 1 || num_se == 2 || num_se == 4));
  3202. WARN_ON(!(sh_per_se == 1 || sh_per_se == 2));
  3203. WARN_ON(!(rb_per_pkr == 1 || rb_per_pkr == 2));
  3204. if ((num_se > 2) && ((!se_mask[0] && !se_mask[1]) ||
  3205. (!se_mask[2] && !se_mask[3]))) {
  3206. raster_config_1 &= ~SE_PAIR_MAP_MASK;
  3207. if (!se_mask[0] && !se_mask[1]) {
  3208. raster_config_1 |=
  3209. SE_PAIR_MAP(RASTER_CONFIG_SE_PAIR_MAP_3);
  3210. } else {
  3211. raster_config_1 |=
  3212. SE_PAIR_MAP(RASTER_CONFIG_SE_PAIR_MAP_0);
  3213. }
  3214. }
  3215. for (se = 0; se < num_se; se++) {
  3216. unsigned raster_config_se = raster_config;
  3217. unsigned pkr0_mask = ((1 << rb_per_pkr) - 1) << (se * rb_per_se);
  3218. unsigned pkr1_mask = pkr0_mask << rb_per_pkr;
  3219. int idx = (se / 2) * 2;
  3220. if ((num_se > 1) && (!se_mask[idx] || !se_mask[idx + 1])) {
  3221. raster_config_se &= ~SE_MAP_MASK;
  3222. if (!se_mask[idx]) {
  3223. raster_config_se |= SE_MAP(RASTER_CONFIG_SE_MAP_3);
  3224. } else {
  3225. raster_config_se |= SE_MAP(RASTER_CONFIG_SE_MAP_0);
  3226. }
  3227. }
  3228. pkr0_mask &= rb_mask;
  3229. pkr1_mask &= rb_mask;
  3230. if (rb_per_se > 2 && (!pkr0_mask || !pkr1_mask)) {
  3231. raster_config_se &= ~PKR_MAP_MASK;
  3232. if (!pkr0_mask) {
  3233. raster_config_se |= PKR_MAP(RASTER_CONFIG_PKR_MAP_3);
  3234. } else {
  3235. raster_config_se |= PKR_MAP(RASTER_CONFIG_PKR_MAP_0);
  3236. }
  3237. }
  3238. if (rb_per_se >= 2) {
  3239. unsigned rb0_mask = 1 << (se * rb_per_se);
  3240. unsigned rb1_mask = rb0_mask << 1;
  3241. rb0_mask &= rb_mask;
  3242. rb1_mask &= rb_mask;
  3243. if (!rb0_mask || !rb1_mask) {
  3244. raster_config_se &= ~RB_MAP_PKR0_MASK;
  3245. if (!rb0_mask) {
  3246. raster_config_se |=
  3247. RB_MAP_PKR0(RASTER_CONFIG_RB_MAP_3);
  3248. } else {
  3249. raster_config_se |=
  3250. RB_MAP_PKR0(RASTER_CONFIG_RB_MAP_0);
  3251. }
  3252. }
  3253. if (rb_per_se > 2) {
  3254. rb0_mask = 1 << (se * rb_per_se + rb_per_pkr);
  3255. rb1_mask = rb0_mask << 1;
  3256. rb0_mask &= rb_mask;
  3257. rb1_mask &= rb_mask;
  3258. if (!rb0_mask || !rb1_mask) {
  3259. raster_config_se &= ~RB_MAP_PKR1_MASK;
  3260. if (!rb0_mask) {
  3261. raster_config_se |=
  3262. RB_MAP_PKR1(RASTER_CONFIG_RB_MAP_3);
  3263. } else {
  3264. raster_config_se |=
  3265. RB_MAP_PKR1(RASTER_CONFIG_RB_MAP_0);
  3266. }
  3267. }
  3268. }
  3269. }
  3270. /* GRBM_GFX_INDEX has a different offset on VI */
  3271. gfx_v8_0_select_se_sh(adev, se, 0xffffffff, 0xffffffff);
  3272. WREG32(mmPA_SC_RASTER_CONFIG, raster_config_se);
  3273. WREG32(mmPA_SC_RASTER_CONFIG_1, raster_config_1);
  3274. }
  3275. /* GRBM_GFX_INDEX has a different offset on VI */
  3276. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  3277. }
  3278. static void gfx_v8_0_setup_rb(struct amdgpu_device *adev)
  3279. {
  3280. int i, j;
  3281. u32 data;
  3282. u32 raster_config = 0, raster_config_1 = 0;
  3283. u32 active_rbs = 0;
  3284. u32 rb_bitmap_width_per_sh = adev->gfx.config.max_backends_per_se /
  3285. adev->gfx.config.max_sh_per_se;
  3286. unsigned num_rb_pipes;
  3287. mutex_lock(&adev->grbm_idx_mutex);
  3288. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  3289. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  3290. gfx_v8_0_select_se_sh(adev, i, j, 0xffffffff);
  3291. data = gfx_v8_0_get_rb_active_bitmap(adev);
  3292. active_rbs |= data << ((i * adev->gfx.config.max_sh_per_se + j) *
  3293. rb_bitmap_width_per_sh);
  3294. }
  3295. }
  3296. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  3297. adev->gfx.config.backend_enable_mask = active_rbs;
  3298. adev->gfx.config.num_rbs = hweight32(active_rbs);
  3299. num_rb_pipes = min_t(unsigned, adev->gfx.config.max_backends_per_se *
  3300. adev->gfx.config.max_shader_engines, 16);
  3301. gfx_v8_0_raster_config(adev, &raster_config, &raster_config_1);
  3302. if (!adev->gfx.config.backend_enable_mask ||
  3303. adev->gfx.config.num_rbs >= num_rb_pipes) {
  3304. WREG32(mmPA_SC_RASTER_CONFIG, raster_config);
  3305. WREG32(mmPA_SC_RASTER_CONFIG_1, raster_config_1);
  3306. } else {
  3307. gfx_v8_0_write_harvested_raster_configs(adev, raster_config, raster_config_1,
  3308. adev->gfx.config.backend_enable_mask,
  3309. num_rb_pipes);
  3310. }
  3311. /* cache the values for userspace */
  3312. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  3313. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  3314. gfx_v8_0_select_se_sh(adev, i, j, 0xffffffff);
  3315. adev->gfx.config.rb_config[i][j].rb_backend_disable =
  3316. RREG32(mmCC_RB_BACKEND_DISABLE);
  3317. adev->gfx.config.rb_config[i][j].user_rb_backend_disable =
  3318. RREG32(mmGC_USER_RB_BACKEND_DISABLE);
  3319. adev->gfx.config.rb_config[i][j].raster_config =
  3320. RREG32(mmPA_SC_RASTER_CONFIG);
  3321. adev->gfx.config.rb_config[i][j].raster_config_1 =
  3322. RREG32(mmPA_SC_RASTER_CONFIG_1);
  3323. }
  3324. }
  3325. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  3326. mutex_unlock(&adev->grbm_idx_mutex);
  3327. }
  3328. /**
  3329. * gfx_v8_0_init_compute_vmid - gart enable
  3330. *
  3331. * @adev: amdgpu_device pointer
  3332. *
  3333. * Initialize compute vmid sh_mem registers
  3334. *
  3335. */
  3336. #define DEFAULT_SH_MEM_BASES (0x6000)
  3337. #define FIRST_COMPUTE_VMID (8)
  3338. #define LAST_COMPUTE_VMID (16)
  3339. static void gfx_v8_0_init_compute_vmid(struct amdgpu_device *adev)
  3340. {
  3341. int i;
  3342. uint32_t sh_mem_config;
  3343. uint32_t sh_mem_bases;
  3344. /*
  3345. * Configure apertures:
  3346. * LDS: 0x60000000'00000000 - 0x60000001'00000000 (4GB)
  3347. * Scratch: 0x60000001'00000000 - 0x60000002'00000000 (4GB)
  3348. * GPUVM: 0x60010000'00000000 - 0x60020000'00000000 (1TB)
  3349. */
  3350. sh_mem_bases = DEFAULT_SH_MEM_BASES | (DEFAULT_SH_MEM_BASES << 16);
  3351. sh_mem_config = SH_MEM_ADDRESS_MODE_HSA64 <<
  3352. SH_MEM_CONFIG__ADDRESS_MODE__SHIFT |
  3353. SH_MEM_ALIGNMENT_MODE_UNALIGNED <<
  3354. SH_MEM_CONFIG__ALIGNMENT_MODE__SHIFT |
  3355. MTYPE_CC << SH_MEM_CONFIG__DEFAULT_MTYPE__SHIFT |
  3356. SH_MEM_CONFIG__PRIVATE_ATC_MASK;
  3357. mutex_lock(&adev->srbm_mutex);
  3358. for (i = FIRST_COMPUTE_VMID; i < LAST_COMPUTE_VMID; i++) {
  3359. vi_srbm_select(adev, 0, 0, 0, i);
  3360. /* CP and shaders */
  3361. WREG32(mmSH_MEM_CONFIG, sh_mem_config);
  3362. WREG32(mmSH_MEM_APE1_BASE, 1);
  3363. WREG32(mmSH_MEM_APE1_LIMIT, 0);
  3364. WREG32(mmSH_MEM_BASES, sh_mem_bases);
  3365. }
  3366. vi_srbm_select(adev, 0, 0, 0, 0);
  3367. mutex_unlock(&adev->srbm_mutex);
  3368. }
  3369. static void gfx_v8_0_config_init(struct amdgpu_device *adev)
  3370. {
  3371. switch (adev->asic_type) {
  3372. default:
  3373. adev->gfx.config.double_offchip_lds_buf = 1;
  3374. break;
  3375. case CHIP_CARRIZO:
  3376. case CHIP_STONEY:
  3377. adev->gfx.config.double_offchip_lds_buf = 0;
  3378. break;
  3379. }
  3380. }
  3381. static void gfx_v8_0_gpu_init(struct amdgpu_device *adev)
  3382. {
  3383. u32 tmp, sh_static_mem_cfg;
  3384. int i;
  3385. WREG32_FIELD(GRBM_CNTL, READ_TIMEOUT, 0xFF);
  3386. WREG32(mmGB_ADDR_CONFIG, adev->gfx.config.gb_addr_config);
  3387. WREG32(mmHDP_ADDR_CONFIG, adev->gfx.config.gb_addr_config);
  3388. WREG32(mmDMIF_ADDR_CALC, adev->gfx.config.gb_addr_config);
  3389. gfx_v8_0_tiling_mode_table_init(adev);
  3390. gfx_v8_0_setup_rb(adev);
  3391. gfx_v8_0_get_cu_info(adev);
  3392. gfx_v8_0_config_init(adev);
  3393. /* XXX SH_MEM regs */
  3394. /* where to put LDS, scratch, GPUVM in FSA64 space */
  3395. sh_static_mem_cfg = REG_SET_FIELD(0, SH_STATIC_MEM_CONFIG,
  3396. SWIZZLE_ENABLE, 1);
  3397. sh_static_mem_cfg = REG_SET_FIELD(sh_static_mem_cfg, SH_STATIC_MEM_CONFIG,
  3398. ELEMENT_SIZE, 1);
  3399. sh_static_mem_cfg = REG_SET_FIELD(sh_static_mem_cfg, SH_STATIC_MEM_CONFIG,
  3400. INDEX_STRIDE, 3);
  3401. mutex_lock(&adev->srbm_mutex);
  3402. for (i = 0; i < adev->vm_manager.id_mgr[0].num_ids; i++) {
  3403. vi_srbm_select(adev, 0, 0, 0, i);
  3404. /* CP and shaders */
  3405. if (i == 0) {
  3406. tmp = REG_SET_FIELD(0, SH_MEM_CONFIG, DEFAULT_MTYPE, MTYPE_UC);
  3407. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, APE1_MTYPE, MTYPE_UC);
  3408. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, ALIGNMENT_MODE,
  3409. SH_MEM_ALIGNMENT_MODE_UNALIGNED);
  3410. WREG32(mmSH_MEM_CONFIG, tmp);
  3411. WREG32(mmSH_MEM_BASES, 0);
  3412. } else {
  3413. tmp = REG_SET_FIELD(0, SH_MEM_CONFIG, DEFAULT_MTYPE, MTYPE_NC);
  3414. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, APE1_MTYPE, MTYPE_UC);
  3415. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, ALIGNMENT_MODE,
  3416. SH_MEM_ALIGNMENT_MODE_UNALIGNED);
  3417. WREG32(mmSH_MEM_CONFIG, tmp);
  3418. tmp = adev->mc.shared_aperture_start >> 48;
  3419. WREG32(mmSH_MEM_BASES, tmp);
  3420. }
  3421. WREG32(mmSH_MEM_APE1_BASE, 1);
  3422. WREG32(mmSH_MEM_APE1_LIMIT, 0);
  3423. WREG32(mmSH_STATIC_MEM_CONFIG, sh_static_mem_cfg);
  3424. }
  3425. vi_srbm_select(adev, 0, 0, 0, 0);
  3426. mutex_unlock(&adev->srbm_mutex);
  3427. gfx_v8_0_init_compute_vmid(adev);
  3428. mutex_lock(&adev->grbm_idx_mutex);
  3429. /*
  3430. * making sure that the following register writes will be broadcasted
  3431. * to all the shaders
  3432. */
  3433. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  3434. WREG32(mmPA_SC_FIFO_SIZE,
  3435. (adev->gfx.config.sc_prim_fifo_size_frontend <<
  3436. PA_SC_FIFO_SIZE__SC_FRONTEND_PRIM_FIFO_SIZE__SHIFT) |
  3437. (adev->gfx.config.sc_prim_fifo_size_backend <<
  3438. PA_SC_FIFO_SIZE__SC_BACKEND_PRIM_FIFO_SIZE__SHIFT) |
  3439. (adev->gfx.config.sc_hiz_tile_fifo_size <<
  3440. PA_SC_FIFO_SIZE__SC_HIZ_TILE_FIFO_SIZE__SHIFT) |
  3441. (adev->gfx.config.sc_earlyz_tile_fifo_size <<
  3442. PA_SC_FIFO_SIZE__SC_EARLYZ_TILE_FIFO_SIZE__SHIFT));
  3443. tmp = RREG32(mmSPI_ARB_PRIORITY);
  3444. tmp = REG_SET_FIELD(tmp, SPI_ARB_PRIORITY, PIPE_ORDER_TS0, 2);
  3445. tmp = REG_SET_FIELD(tmp, SPI_ARB_PRIORITY, PIPE_ORDER_TS1, 2);
  3446. tmp = REG_SET_FIELD(tmp, SPI_ARB_PRIORITY, PIPE_ORDER_TS2, 2);
  3447. tmp = REG_SET_FIELD(tmp, SPI_ARB_PRIORITY, PIPE_ORDER_TS3, 2);
  3448. WREG32(mmSPI_ARB_PRIORITY, tmp);
  3449. mutex_unlock(&adev->grbm_idx_mutex);
  3450. }
  3451. static void gfx_v8_0_wait_for_rlc_serdes(struct amdgpu_device *adev)
  3452. {
  3453. u32 i, j, k;
  3454. u32 mask;
  3455. mutex_lock(&adev->grbm_idx_mutex);
  3456. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  3457. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  3458. gfx_v8_0_select_se_sh(adev, i, j, 0xffffffff);
  3459. for (k = 0; k < adev->usec_timeout; k++) {
  3460. if (RREG32(mmRLC_SERDES_CU_MASTER_BUSY) == 0)
  3461. break;
  3462. udelay(1);
  3463. }
  3464. }
  3465. }
  3466. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  3467. mutex_unlock(&adev->grbm_idx_mutex);
  3468. mask = RLC_SERDES_NONCU_MASTER_BUSY__SE_MASTER_BUSY_MASK |
  3469. RLC_SERDES_NONCU_MASTER_BUSY__GC_MASTER_BUSY_MASK |
  3470. RLC_SERDES_NONCU_MASTER_BUSY__TC0_MASTER_BUSY_MASK |
  3471. RLC_SERDES_NONCU_MASTER_BUSY__TC1_MASTER_BUSY_MASK;
  3472. for (k = 0; k < adev->usec_timeout; k++) {
  3473. if ((RREG32(mmRLC_SERDES_NONCU_MASTER_BUSY) & mask) == 0)
  3474. break;
  3475. udelay(1);
  3476. }
  3477. }
  3478. static void gfx_v8_0_enable_gui_idle_interrupt(struct amdgpu_device *adev,
  3479. bool enable)
  3480. {
  3481. u32 tmp = RREG32(mmCP_INT_CNTL_RING0);
  3482. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CNTX_BUSY_INT_ENABLE, enable ? 1 : 0);
  3483. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CNTX_EMPTY_INT_ENABLE, enable ? 1 : 0);
  3484. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CMP_BUSY_INT_ENABLE, enable ? 1 : 0);
  3485. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, GFX_IDLE_INT_ENABLE, enable ? 1 : 0);
  3486. WREG32(mmCP_INT_CNTL_RING0, tmp);
  3487. }
  3488. static void gfx_v8_0_init_csb(struct amdgpu_device *adev)
  3489. {
  3490. /* csib */
  3491. WREG32(mmRLC_CSIB_ADDR_HI,
  3492. adev->gfx.rlc.clear_state_gpu_addr >> 32);
  3493. WREG32(mmRLC_CSIB_ADDR_LO,
  3494. adev->gfx.rlc.clear_state_gpu_addr & 0xfffffffc);
  3495. WREG32(mmRLC_CSIB_LENGTH,
  3496. adev->gfx.rlc.clear_state_size);
  3497. }
  3498. static void gfx_v8_0_parse_ind_reg_list(int *register_list_format,
  3499. int ind_offset,
  3500. int list_size,
  3501. int *unique_indices,
  3502. int *indices_count,
  3503. int max_indices,
  3504. int *ind_start_offsets,
  3505. int *offset_count,
  3506. int max_offset)
  3507. {
  3508. int indices;
  3509. bool new_entry = true;
  3510. for (; ind_offset < list_size; ind_offset++) {
  3511. if (new_entry) {
  3512. new_entry = false;
  3513. ind_start_offsets[*offset_count] = ind_offset;
  3514. *offset_count = *offset_count + 1;
  3515. BUG_ON(*offset_count >= max_offset);
  3516. }
  3517. if (register_list_format[ind_offset] == 0xFFFFFFFF) {
  3518. new_entry = true;
  3519. continue;
  3520. }
  3521. ind_offset += 2;
  3522. /* look for the matching indice */
  3523. for (indices = 0;
  3524. indices < *indices_count;
  3525. indices++) {
  3526. if (unique_indices[indices] ==
  3527. register_list_format[ind_offset])
  3528. break;
  3529. }
  3530. if (indices >= *indices_count) {
  3531. unique_indices[*indices_count] =
  3532. register_list_format[ind_offset];
  3533. indices = *indices_count;
  3534. *indices_count = *indices_count + 1;
  3535. BUG_ON(*indices_count >= max_indices);
  3536. }
  3537. register_list_format[ind_offset] = indices;
  3538. }
  3539. }
  3540. static int gfx_v8_0_init_save_restore_list(struct amdgpu_device *adev)
  3541. {
  3542. int i, temp, data;
  3543. int unique_indices[] = {0, 0, 0, 0, 0, 0, 0, 0};
  3544. int indices_count = 0;
  3545. int indirect_start_offsets[] = {0, 0, 0, 0, 0, 0, 0, 0, 0, 0};
  3546. int offset_count = 0;
  3547. int list_size;
  3548. unsigned int *register_list_format =
  3549. kmalloc(adev->gfx.rlc.reg_list_format_size_bytes, GFP_KERNEL);
  3550. if (!register_list_format)
  3551. return -ENOMEM;
  3552. memcpy(register_list_format, adev->gfx.rlc.register_list_format,
  3553. adev->gfx.rlc.reg_list_format_size_bytes);
  3554. gfx_v8_0_parse_ind_reg_list(register_list_format,
  3555. RLC_FormatDirectRegListLength,
  3556. adev->gfx.rlc.reg_list_format_size_bytes >> 2,
  3557. unique_indices,
  3558. &indices_count,
  3559. sizeof(unique_indices) / sizeof(int),
  3560. indirect_start_offsets,
  3561. &offset_count,
  3562. sizeof(indirect_start_offsets)/sizeof(int));
  3563. /* save and restore list */
  3564. WREG32_FIELD(RLC_SRM_CNTL, AUTO_INCR_ADDR, 1);
  3565. WREG32(mmRLC_SRM_ARAM_ADDR, 0);
  3566. for (i = 0; i < adev->gfx.rlc.reg_list_size_bytes >> 2; i++)
  3567. WREG32(mmRLC_SRM_ARAM_DATA, adev->gfx.rlc.register_restore[i]);
  3568. /* indirect list */
  3569. WREG32(mmRLC_GPM_SCRATCH_ADDR, adev->gfx.rlc.reg_list_format_start);
  3570. for (i = 0; i < adev->gfx.rlc.reg_list_format_size_bytes >> 2; i++)
  3571. WREG32(mmRLC_GPM_SCRATCH_DATA, register_list_format[i]);
  3572. list_size = adev->gfx.rlc.reg_list_size_bytes >> 2;
  3573. list_size = list_size >> 1;
  3574. WREG32(mmRLC_GPM_SCRATCH_ADDR, adev->gfx.rlc.reg_restore_list_size);
  3575. WREG32(mmRLC_GPM_SCRATCH_DATA, list_size);
  3576. /* starting offsets starts */
  3577. WREG32(mmRLC_GPM_SCRATCH_ADDR,
  3578. adev->gfx.rlc.starting_offsets_start);
  3579. for (i = 0; i < sizeof(indirect_start_offsets)/sizeof(int); i++)
  3580. WREG32(mmRLC_GPM_SCRATCH_DATA,
  3581. indirect_start_offsets[i]);
  3582. /* unique indices */
  3583. temp = mmRLC_SRM_INDEX_CNTL_ADDR_0;
  3584. data = mmRLC_SRM_INDEX_CNTL_DATA_0;
  3585. for (i = 0; i < sizeof(unique_indices) / sizeof(int); i++) {
  3586. if (unique_indices[i] != 0) {
  3587. WREG32(temp + i, unique_indices[i] & 0x3FFFF);
  3588. WREG32(data + i, unique_indices[i] >> 20);
  3589. }
  3590. }
  3591. kfree(register_list_format);
  3592. return 0;
  3593. }
  3594. static void gfx_v8_0_enable_save_restore_machine(struct amdgpu_device *adev)
  3595. {
  3596. WREG32_FIELD(RLC_SRM_CNTL, SRM_ENABLE, 1);
  3597. }
  3598. static void gfx_v8_0_init_power_gating(struct amdgpu_device *adev)
  3599. {
  3600. uint32_t data;
  3601. WREG32_FIELD(CP_RB_WPTR_POLL_CNTL, IDLE_POLL_COUNT, 0x60);
  3602. data = REG_SET_FIELD(0, RLC_PG_DELAY, POWER_UP_DELAY, 0x10);
  3603. data = REG_SET_FIELD(data, RLC_PG_DELAY, POWER_DOWN_DELAY, 0x10);
  3604. data = REG_SET_FIELD(data, RLC_PG_DELAY, CMD_PROPAGATE_DELAY, 0x10);
  3605. data = REG_SET_FIELD(data, RLC_PG_DELAY, MEM_SLEEP_DELAY, 0x10);
  3606. WREG32(mmRLC_PG_DELAY, data);
  3607. WREG32_FIELD(RLC_PG_DELAY_2, SERDES_CMD_DELAY, 0x3);
  3608. WREG32_FIELD(RLC_AUTO_PG_CTRL, GRBM_REG_SAVE_GFX_IDLE_THRESHOLD, 0x55f0);
  3609. }
  3610. static void cz_enable_sck_slow_down_on_power_up(struct amdgpu_device *adev,
  3611. bool enable)
  3612. {
  3613. WREG32_FIELD(RLC_PG_CNTL, SMU_CLK_SLOWDOWN_ON_PU_ENABLE, enable ? 1 : 0);
  3614. }
  3615. static void cz_enable_sck_slow_down_on_power_down(struct amdgpu_device *adev,
  3616. bool enable)
  3617. {
  3618. WREG32_FIELD(RLC_PG_CNTL, SMU_CLK_SLOWDOWN_ON_PD_ENABLE, enable ? 1 : 0);
  3619. }
  3620. static void cz_enable_cp_power_gating(struct amdgpu_device *adev, bool enable)
  3621. {
  3622. WREG32_FIELD(RLC_PG_CNTL, CP_PG_DISABLE, enable ? 0 : 1);
  3623. }
  3624. static void gfx_v8_0_init_pg(struct amdgpu_device *adev)
  3625. {
  3626. if ((adev->asic_type == CHIP_CARRIZO) ||
  3627. (adev->asic_type == CHIP_STONEY)) {
  3628. gfx_v8_0_init_csb(adev);
  3629. gfx_v8_0_init_save_restore_list(adev);
  3630. gfx_v8_0_enable_save_restore_machine(adev);
  3631. WREG32(mmRLC_JUMP_TABLE_RESTORE, adev->gfx.rlc.cp_table_gpu_addr >> 8);
  3632. gfx_v8_0_init_power_gating(adev);
  3633. WREG32(mmRLC_PG_ALWAYS_ON_CU_MASK, adev->gfx.cu_info.ao_cu_mask);
  3634. } else if ((adev->asic_type == CHIP_POLARIS11) ||
  3635. (adev->asic_type == CHIP_POLARIS12)) {
  3636. gfx_v8_0_init_csb(adev);
  3637. gfx_v8_0_init_save_restore_list(adev);
  3638. gfx_v8_0_enable_save_restore_machine(adev);
  3639. gfx_v8_0_init_power_gating(adev);
  3640. }
  3641. }
  3642. static void gfx_v8_0_rlc_stop(struct amdgpu_device *adev)
  3643. {
  3644. WREG32_FIELD(RLC_CNTL, RLC_ENABLE_F32, 0);
  3645. gfx_v8_0_enable_gui_idle_interrupt(adev, false);
  3646. gfx_v8_0_wait_for_rlc_serdes(adev);
  3647. }
  3648. static void gfx_v8_0_rlc_reset(struct amdgpu_device *adev)
  3649. {
  3650. WREG32_FIELD(GRBM_SOFT_RESET, SOFT_RESET_RLC, 1);
  3651. udelay(50);
  3652. WREG32_FIELD(GRBM_SOFT_RESET, SOFT_RESET_RLC, 0);
  3653. udelay(50);
  3654. }
  3655. static void gfx_v8_0_rlc_start(struct amdgpu_device *adev)
  3656. {
  3657. WREG32_FIELD(RLC_CNTL, RLC_ENABLE_F32, 1);
  3658. /* carrizo do enable cp interrupt after cp inited */
  3659. if (!(adev->flags & AMD_IS_APU))
  3660. gfx_v8_0_enable_gui_idle_interrupt(adev, true);
  3661. udelay(50);
  3662. }
  3663. static int gfx_v8_0_rlc_load_microcode(struct amdgpu_device *adev)
  3664. {
  3665. const struct rlc_firmware_header_v2_0 *hdr;
  3666. const __le32 *fw_data;
  3667. unsigned i, fw_size;
  3668. if (!adev->gfx.rlc_fw)
  3669. return -EINVAL;
  3670. hdr = (const struct rlc_firmware_header_v2_0 *)adev->gfx.rlc_fw->data;
  3671. amdgpu_ucode_print_rlc_hdr(&hdr->header);
  3672. fw_data = (const __le32 *)(adev->gfx.rlc_fw->data +
  3673. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  3674. fw_size = le32_to_cpu(hdr->header.ucode_size_bytes) / 4;
  3675. WREG32(mmRLC_GPM_UCODE_ADDR, 0);
  3676. for (i = 0; i < fw_size; i++)
  3677. WREG32(mmRLC_GPM_UCODE_DATA, le32_to_cpup(fw_data++));
  3678. WREG32(mmRLC_GPM_UCODE_ADDR, adev->gfx.rlc_fw_version);
  3679. return 0;
  3680. }
  3681. static int gfx_v8_0_rlc_resume(struct amdgpu_device *adev)
  3682. {
  3683. int r;
  3684. u32 tmp;
  3685. gfx_v8_0_rlc_stop(adev);
  3686. /* disable CG */
  3687. tmp = RREG32(mmRLC_CGCG_CGLS_CTRL);
  3688. tmp &= ~(RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK |
  3689. RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK);
  3690. WREG32(mmRLC_CGCG_CGLS_CTRL, tmp);
  3691. if (adev->asic_type == CHIP_POLARIS11 ||
  3692. adev->asic_type == CHIP_POLARIS10 ||
  3693. adev->asic_type == CHIP_POLARIS12) {
  3694. tmp = RREG32(mmRLC_CGCG_CGLS_CTRL_3D);
  3695. tmp &= ~0x3;
  3696. WREG32(mmRLC_CGCG_CGLS_CTRL_3D, tmp);
  3697. }
  3698. /* disable PG */
  3699. WREG32(mmRLC_PG_CNTL, 0);
  3700. gfx_v8_0_rlc_reset(adev);
  3701. gfx_v8_0_init_pg(adev);
  3702. if (!adev->pp_enabled) {
  3703. if (adev->firmware.load_type != AMDGPU_FW_LOAD_SMU) {
  3704. /* legacy rlc firmware loading */
  3705. r = gfx_v8_0_rlc_load_microcode(adev);
  3706. if (r)
  3707. return r;
  3708. } else {
  3709. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  3710. AMDGPU_UCODE_ID_RLC_G);
  3711. if (r)
  3712. return -EINVAL;
  3713. }
  3714. }
  3715. gfx_v8_0_rlc_start(adev);
  3716. return 0;
  3717. }
  3718. static void gfx_v8_0_cp_gfx_enable(struct amdgpu_device *adev, bool enable)
  3719. {
  3720. int i;
  3721. u32 tmp = RREG32(mmCP_ME_CNTL);
  3722. if (enable) {
  3723. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, ME_HALT, 0);
  3724. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, PFP_HALT, 0);
  3725. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, CE_HALT, 0);
  3726. } else {
  3727. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, ME_HALT, 1);
  3728. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, PFP_HALT, 1);
  3729. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, CE_HALT, 1);
  3730. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  3731. adev->gfx.gfx_ring[i].ready = false;
  3732. }
  3733. WREG32(mmCP_ME_CNTL, tmp);
  3734. udelay(50);
  3735. }
  3736. static int gfx_v8_0_cp_gfx_load_microcode(struct amdgpu_device *adev)
  3737. {
  3738. const struct gfx_firmware_header_v1_0 *pfp_hdr;
  3739. const struct gfx_firmware_header_v1_0 *ce_hdr;
  3740. const struct gfx_firmware_header_v1_0 *me_hdr;
  3741. const __le32 *fw_data;
  3742. unsigned i, fw_size;
  3743. if (!adev->gfx.me_fw || !adev->gfx.pfp_fw || !adev->gfx.ce_fw)
  3744. return -EINVAL;
  3745. pfp_hdr = (const struct gfx_firmware_header_v1_0 *)
  3746. adev->gfx.pfp_fw->data;
  3747. ce_hdr = (const struct gfx_firmware_header_v1_0 *)
  3748. adev->gfx.ce_fw->data;
  3749. me_hdr = (const struct gfx_firmware_header_v1_0 *)
  3750. adev->gfx.me_fw->data;
  3751. amdgpu_ucode_print_gfx_hdr(&pfp_hdr->header);
  3752. amdgpu_ucode_print_gfx_hdr(&ce_hdr->header);
  3753. amdgpu_ucode_print_gfx_hdr(&me_hdr->header);
  3754. gfx_v8_0_cp_gfx_enable(adev, false);
  3755. /* PFP */
  3756. fw_data = (const __le32 *)
  3757. (adev->gfx.pfp_fw->data +
  3758. le32_to_cpu(pfp_hdr->header.ucode_array_offset_bytes));
  3759. fw_size = le32_to_cpu(pfp_hdr->header.ucode_size_bytes) / 4;
  3760. WREG32(mmCP_PFP_UCODE_ADDR, 0);
  3761. for (i = 0; i < fw_size; i++)
  3762. WREG32(mmCP_PFP_UCODE_DATA, le32_to_cpup(fw_data++));
  3763. WREG32(mmCP_PFP_UCODE_ADDR, adev->gfx.pfp_fw_version);
  3764. /* CE */
  3765. fw_data = (const __le32 *)
  3766. (adev->gfx.ce_fw->data +
  3767. le32_to_cpu(ce_hdr->header.ucode_array_offset_bytes));
  3768. fw_size = le32_to_cpu(ce_hdr->header.ucode_size_bytes) / 4;
  3769. WREG32(mmCP_CE_UCODE_ADDR, 0);
  3770. for (i = 0; i < fw_size; i++)
  3771. WREG32(mmCP_CE_UCODE_DATA, le32_to_cpup(fw_data++));
  3772. WREG32(mmCP_CE_UCODE_ADDR, adev->gfx.ce_fw_version);
  3773. /* ME */
  3774. fw_data = (const __le32 *)
  3775. (adev->gfx.me_fw->data +
  3776. le32_to_cpu(me_hdr->header.ucode_array_offset_bytes));
  3777. fw_size = le32_to_cpu(me_hdr->header.ucode_size_bytes) / 4;
  3778. WREG32(mmCP_ME_RAM_WADDR, 0);
  3779. for (i = 0; i < fw_size; i++)
  3780. WREG32(mmCP_ME_RAM_DATA, le32_to_cpup(fw_data++));
  3781. WREG32(mmCP_ME_RAM_WADDR, adev->gfx.me_fw_version);
  3782. return 0;
  3783. }
  3784. static u32 gfx_v8_0_get_csb_size(struct amdgpu_device *adev)
  3785. {
  3786. u32 count = 0;
  3787. const struct cs_section_def *sect = NULL;
  3788. const struct cs_extent_def *ext = NULL;
  3789. /* begin clear state */
  3790. count += 2;
  3791. /* context control state */
  3792. count += 3;
  3793. for (sect = vi_cs_data; sect->section != NULL; ++sect) {
  3794. for (ext = sect->section; ext->extent != NULL; ++ext) {
  3795. if (sect->id == SECT_CONTEXT)
  3796. count += 2 + ext->reg_count;
  3797. else
  3798. return 0;
  3799. }
  3800. }
  3801. /* pa_sc_raster_config/pa_sc_raster_config1 */
  3802. count += 4;
  3803. /* end clear state */
  3804. count += 2;
  3805. /* clear state */
  3806. count += 2;
  3807. return count;
  3808. }
  3809. static int gfx_v8_0_cp_gfx_start(struct amdgpu_device *adev)
  3810. {
  3811. struct amdgpu_ring *ring = &adev->gfx.gfx_ring[0];
  3812. const struct cs_section_def *sect = NULL;
  3813. const struct cs_extent_def *ext = NULL;
  3814. int r, i;
  3815. /* init the CP */
  3816. WREG32(mmCP_MAX_CONTEXT, adev->gfx.config.max_hw_contexts - 1);
  3817. WREG32(mmCP_ENDIAN_SWAP, 0);
  3818. WREG32(mmCP_DEVICE_ID, 1);
  3819. gfx_v8_0_cp_gfx_enable(adev, true);
  3820. r = amdgpu_ring_alloc(ring, gfx_v8_0_get_csb_size(adev) + 4);
  3821. if (r) {
  3822. DRM_ERROR("amdgpu: cp failed to lock ring (%d).\n", r);
  3823. return r;
  3824. }
  3825. /* clear state buffer */
  3826. amdgpu_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  3827. amdgpu_ring_write(ring, PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  3828. amdgpu_ring_write(ring, PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  3829. amdgpu_ring_write(ring, 0x80000000);
  3830. amdgpu_ring_write(ring, 0x80000000);
  3831. for (sect = vi_cs_data; sect->section != NULL; ++sect) {
  3832. for (ext = sect->section; ext->extent != NULL; ++ext) {
  3833. if (sect->id == SECT_CONTEXT) {
  3834. amdgpu_ring_write(ring,
  3835. PACKET3(PACKET3_SET_CONTEXT_REG,
  3836. ext->reg_count));
  3837. amdgpu_ring_write(ring,
  3838. ext->reg_index - PACKET3_SET_CONTEXT_REG_START);
  3839. for (i = 0; i < ext->reg_count; i++)
  3840. amdgpu_ring_write(ring, ext->extent[i]);
  3841. }
  3842. }
  3843. }
  3844. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 2));
  3845. amdgpu_ring_write(ring, mmPA_SC_RASTER_CONFIG - PACKET3_SET_CONTEXT_REG_START);
  3846. switch (adev->asic_type) {
  3847. case CHIP_TONGA:
  3848. case CHIP_POLARIS10:
  3849. amdgpu_ring_write(ring, 0x16000012);
  3850. amdgpu_ring_write(ring, 0x0000002A);
  3851. break;
  3852. case CHIP_POLARIS11:
  3853. case CHIP_POLARIS12:
  3854. amdgpu_ring_write(ring, 0x16000012);
  3855. amdgpu_ring_write(ring, 0x00000000);
  3856. break;
  3857. case CHIP_FIJI:
  3858. amdgpu_ring_write(ring, 0x3a00161a);
  3859. amdgpu_ring_write(ring, 0x0000002e);
  3860. break;
  3861. case CHIP_CARRIZO:
  3862. amdgpu_ring_write(ring, 0x00000002);
  3863. amdgpu_ring_write(ring, 0x00000000);
  3864. break;
  3865. case CHIP_TOPAZ:
  3866. amdgpu_ring_write(ring, adev->gfx.config.num_rbs == 1 ?
  3867. 0x00000000 : 0x00000002);
  3868. amdgpu_ring_write(ring, 0x00000000);
  3869. break;
  3870. case CHIP_STONEY:
  3871. amdgpu_ring_write(ring, 0x00000000);
  3872. amdgpu_ring_write(ring, 0x00000000);
  3873. break;
  3874. default:
  3875. BUG();
  3876. }
  3877. amdgpu_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  3878. amdgpu_ring_write(ring, PACKET3_PREAMBLE_END_CLEAR_STATE);
  3879. amdgpu_ring_write(ring, PACKET3(PACKET3_CLEAR_STATE, 0));
  3880. amdgpu_ring_write(ring, 0);
  3881. /* init the CE partitions */
  3882. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_BASE, 2));
  3883. amdgpu_ring_write(ring, PACKET3_BASE_INDEX(CE_PARTITION_BASE));
  3884. amdgpu_ring_write(ring, 0x8000);
  3885. amdgpu_ring_write(ring, 0x8000);
  3886. amdgpu_ring_commit(ring);
  3887. return 0;
  3888. }
  3889. static void gfx_v8_0_set_cpg_door_bell(struct amdgpu_device *adev, struct amdgpu_ring *ring)
  3890. {
  3891. u32 tmp;
  3892. /* no gfx doorbells on iceland */
  3893. if (adev->asic_type == CHIP_TOPAZ)
  3894. return;
  3895. tmp = RREG32(mmCP_RB_DOORBELL_CONTROL);
  3896. if (ring->use_doorbell) {
  3897. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  3898. DOORBELL_OFFSET, ring->doorbell_index);
  3899. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  3900. DOORBELL_HIT, 0);
  3901. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  3902. DOORBELL_EN, 1);
  3903. } else {
  3904. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL, DOORBELL_EN, 0);
  3905. }
  3906. WREG32(mmCP_RB_DOORBELL_CONTROL, tmp);
  3907. if (adev->flags & AMD_IS_APU)
  3908. return;
  3909. tmp = REG_SET_FIELD(0, CP_RB_DOORBELL_RANGE_LOWER,
  3910. DOORBELL_RANGE_LOWER,
  3911. AMDGPU_DOORBELL_GFX_RING0);
  3912. WREG32(mmCP_RB_DOORBELL_RANGE_LOWER, tmp);
  3913. WREG32(mmCP_RB_DOORBELL_RANGE_UPPER,
  3914. CP_RB_DOORBELL_RANGE_UPPER__DOORBELL_RANGE_UPPER_MASK);
  3915. }
  3916. static int gfx_v8_0_cp_gfx_resume(struct amdgpu_device *adev)
  3917. {
  3918. struct amdgpu_ring *ring;
  3919. u32 tmp;
  3920. u32 rb_bufsz;
  3921. u64 rb_addr, rptr_addr, wptr_gpu_addr;
  3922. int r;
  3923. /* Set the write pointer delay */
  3924. WREG32(mmCP_RB_WPTR_DELAY, 0);
  3925. /* set the RB to use vmid 0 */
  3926. WREG32(mmCP_RB_VMID, 0);
  3927. /* Set ring buffer size */
  3928. ring = &adev->gfx.gfx_ring[0];
  3929. rb_bufsz = order_base_2(ring->ring_size / 8);
  3930. tmp = REG_SET_FIELD(0, CP_RB0_CNTL, RB_BUFSZ, rb_bufsz);
  3931. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, RB_BLKSZ, rb_bufsz - 2);
  3932. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, MTYPE, 3);
  3933. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, MIN_IB_AVAILSZ, 1);
  3934. #ifdef __BIG_ENDIAN
  3935. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, BUF_SWAP, 1);
  3936. #endif
  3937. WREG32(mmCP_RB0_CNTL, tmp);
  3938. /* Initialize the ring buffer's read and write pointers */
  3939. WREG32(mmCP_RB0_CNTL, tmp | CP_RB0_CNTL__RB_RPTR_WR_ENA_MASK);
  3940. ring->wptr = 0;
  3941. WREG32(mmCP_RB0_WPTR, lower_32_bits(ring->wptr));
  3942. /* set the wb address wether it's enabled or not */
  3943. rptr_addr = adev->wb.gpu_addr + (ring->rptr_offs * 4);
  3944. WREG32(mmCP_RB0_RPTR_ADDR, lower_32_bits(rptr_addr));
  3945. WREG32(mmCP_RB0_RPTR_ADDR_HI, upper_32_bits(rptr_addr) & 0xFF);
  3946. wptr_gpu_addr = adev->wb.gpu_addr + (ring->wptr_offs * 4);
  3947. WREG32(mmCP_RB_WPTR_POLL_ADDR_LO, lower_32_bits(wptr_gpu_addr));
  3948. WREG32(mmCP_RB_WPTR_POLL_ADDR_HI, upper_32_bits(wptr_gpu_addr));
  3949. mdelay(1);
  3950. WREG32(mmCP_RB0_CNTL, tmp);
  3951. rb_addr = ring->gpu_addr >> 8;
  3952. WREG32(mmCP_RB0_BASE, rb_addr);
  3953. WREG32(mmCP_RB0_BASE_HI, upper_32_bits(rb_addr));
  3954. gfx_v8_0_set_cpg_door_bell(adev, ring);
  3955. /* start the ring */
  3956. amdgpu_ring_clear_ring(ring);
  3957. gfx_v8_0_cp_gfx_start(adev);
  3958. ring->ready = true;
  3959. r = amdgpu_ring_test_ring(ring);
  3960. if (r)
  3961. ring->ready = false;
  3962. return r;
  3963. }
  3964. static void gfx_v8_0_cp_compute_enable(struct amdgpu_device *adev, bool enable)
  3965. {
  3966. int i;
  3967. if (enable) {
  3968. WREG32(mmCP_MEC_CNTL, 0);
  3969. } else {
  3970. WREG32(mmCP_MEC_CNTL, (CP_MEC_CNTL__MEC_ME1_HALT_MASK | CP_MEC_CNTL__MEC_ME2_HALT_MASK));
  3971. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  3972. adev->gfx.compute_ring[i].ready = false;
  3973. adev->gfx.kiq.ring.ready = false;
  3974. }
  3975. udelay(50);
  3976. }
  3977. static int gfx_v8_0_cp_compute_load_microcode(struct amdgpu_device *adev)
  3978. {
  3979. const struct gfx_firmware_header_v1_0 *mec_hdr;
  3980. const __le32 *fw_data;
  3981. unsigned i, fw_size;
  3982. if (!adev->gfx.mec_fw)
  3983. return -EINVAL;
  3984. gfx_v8_0_cp_compute_enable(adev, false);
  3985. mec_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  3986. amdgpu_ucode_print_gfx_hdr(&mec_hdr->header);
  3987. fw_data = (const __le32 *)
  3988. (adev->gfx.mec_fw->data +
  3989. le32_to_cpu(mec_hdr->header.ucode_array_offset_bytes));
  3990. fw_size = le32_to_cpu(mec_hdr->header.ucode_size_bytes) / 4;
  3991. /* MEC1 */
  3992. WREG32(mmCP_MEC_ME1_UCODE_ADDR, 0);
  3993. for (i = 0; i < fw_size; i++)
  3994. WREG32(mmCP_MEC_ME1_UCODE_DATA, le32_to_cpup(fw_data+i));
  3995. WREG32(mmCP_MEC_ME1_UCODE_ADDR, adev->gfx.mec_fw_version);
  3996. /* Loading MEC2 firmware is only necessary if MEC2 should run different microcode than MEC1. */
  3997. if (adev->gfx.mec2_fw) {
  3998. const struct gfx_firmware_header_v1_0 *mec2_hdr;
  3999. mec2_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec2_fw->data;
  4000. amdgpu_ucode_print_gfx_hdr(&mec2_hdr->header);
  4001. fw_data = (const __le32 *)
  4002. (adev->gfx.mec2_fw->data +
  4003. le32_to_cpu(mec2_hdr->header.ucode_array_offset_bytes));
  4004. fw_size = le32_to_cpu(mec2_hdr->header.ucode_size_bytes) / 4;
  4005. WREG32(mmCP_MEC_ME2_UCODE_ADDR, 0);
  4006. for (i = 0; i < fw_size; i++)
  4007. WREG32(mmCP_MEC_ME2_UCODE_DATA, le32_to_cpup(fw_data+i));
  4008. WREG32(mmCP_MEC_ME2_UCODE_ADDR, adev->gfx.mec2_fw_version);
  4009. }
  4010. return 0;
  4011. }
  4012. /* KIQ functions */
  4013. static void gfx_v8_0_kiq_setting(struct amdgpu_ring *ring)
  4014. {
  4015. uint32_t tmp;
  4016. struct amdgpu_device *adev = ring->adev;
  4017. /* tell RLC which is KIQ queue */
  4018. tmp = RREG32(mmRLC_CP_SCHEDULERS);
  4019. tmp &= 0xffffff00;
  4020. tmp |= (ring->me << 5) | (ring->pipe << 3) | (ring->queue);
  4021. WREG32(mmRLC_CP_SCHEDULERS, tmp);
  4022. tmp |= 0x80;
  4023. WREG32(mmRLC_CP_SCHEDULERS, tmp);
  4024. }
  4025. static int gfx_v8_0_kiq_kcq_enable(struct amdgpu_device *adev)
  4026. {
  4027. struct amdgpu_ring *kiq_ring = &adev->gfx.kiq.ring;
  4028. uint32_t scratch, tmp = 0;
  4029. uint64_t queue_mask = 0;
  4030. int r, i;
  4031. for (i = 0; i < AMDGPU_MAX_COMPUTE_QUEUES; ++i) {
  4032. if (!test_bit(i, adev->gfx.mec.queue_bitmap))
  4033. continue;
  4034. /* This situation may be hit in the future if a new HW
  4035. * generation exposes more than 64 queues. If so, the
  4036. * definition of queue_mask needs updating */
  4037. if (WARN_ON(i >= (sizeof(queue_mask)*8))) {
  4038. DRM_ERROR("Invalid KCQ enabled: %d\n", i);
  4039. break;
  4040. }
  4041. queue_mask |= (1ull << i);
  4042. }
  4043. r = amdgpu_gfx_scratch_get(adev, &scratch);
  4044. if (r) {
  4045. DRM_ERROR("Failed to get scratch reg (%d).\n", r);
  4046. return r;
  4047. }
  4048. WREG32(scratch, 0xCAFEDEAD);
  4049. r = amdgpu_ring_alloc(kiq_ring, (8 * adev->gfx.num_compute_rings) + 11);
  4050. if (r) {
  4051. DRM_ERROR("Failed to lock KIQ (%d).\n", r);
  4052. amdgpu_gfx_scratch_free(adev, scratch);
  4053. return r;
  4054. }
  4055. /* set resources */
  4056. amdgpu_ring_write(kiq_ring, PACKET3(PACKET3_SET_RESOURCES, 6));
  4057. amdgpu_ring_write(kiq_ring, 0); /* vmid_mask:0 queue_type:0 (KIQ) */
  4058. amdgpu_ring_write(kiq_ring, lower_32_bits(queue_mask)); /* queue mask lo */
  4059. amdgpu_ring_write(kiq_ring, upper_32_bits(queue_mask)); /* queue mask hi */
  4060. amdgpu_ring_write(kiq_ring, 0); /* gws mask lo */
  4061. amdgpu_ring_write(kiq_ring, 0); /* gws mask hi */
  4062. amdgpu_ring_write(kiq_ring, 0); /* oac mask */
  4063. amdgpu_ring_write(kiq_ring, 0); /* gds heap base:0, gds heap size:0 */
  4064. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  4065. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  4066. uint64_t mqd_addr = amdgpu_bo_gpu_offset(ring->mqd_obj);
  4067. uint64_t wptr_addr = adev->wb.gpu_addr + (ring->wptr_offs * 4);
  4068. /* map queues */
  4069. amdgpu_ring_write(kiq_ring, PACKET3(PACKET3_MAP_QUEUES, 5));
  4070. /* Q_sel:0, vmid:0, vidmem: 1, engine:0, num_Q:1*/
  4071. amdgpu_ring_write(kiq_ring,
  4072. PACKET3_MAP_QUEUES_NUM_QUEUES(1));
  4073. amdgpu_ring_write(kiq_ring,
  4074. PACKET3_MAP_QUEUES_DOORBELL_OFFSET(ring->doorbell_index) |
  4075. PACKET3_MAP_QUEUES_QUEUE(ring->queue) |
  4076. PACKET3_MAP_QUEUES_PIPE(ring->pipe) |
  4077. PACKET3_MAP_QUEUES_ME(ring->me == 1 ? 0 : 1)); /* doorbell */
  4078. amdgpu_ring_write(kiq_ring, lower_32_bits(mqd_addr));
  4079. amdgpu_ring_write(kiq_ring, upper_32_bits(mqd_addr));
  4080. amdgpu_ring_write(kiq_ring, lower_32_bits(wptr_addr));
  4081. amdgpu_ring_write(kiq_ring, upper_32_bits(wptr_addr));
  4082. }
  4083. /* write to scratch for completion */
  4084. amdgpu_ring_write(kiq_ring, PACKET3(PACKET3_SET_UCONFIG_REG, 1));
  4085. amdgpu_ring_write(kiq_ring, (scratch - PACKET3_SET_UCONFIG_REG_START));
  4086. amdgpu_ring_write(kiq_ring, 0xDEADBEEF);
  4087. amdgpu_ring_commit(kiq_ring);
  4088. for (i = 0; i < adev->usec_timeout; i++) {
  4089. tmp = RREG32(scratch);
  4090. if (tmp == 0xDEADBEEF)
  4091. break;
  4092. DRM_UDELAY(1);
  4093. }
  4094. if (i >= adev->usec_timeout) {
  4095. DRM_ERROR("KCQ enable failed (scratch(0x%04X)=0x%08X)\n",
  4096. scratch, tmp);
  4097. r = -EINVAL;
  4098. }
  4099. amdgpu_gfx_scratch_free(adev, scratch);
  4100. return r;
  4101. }
  4102. static int gfx_v8_0_deactivate_hqd(struct amdgpu_device *adev, u32 req)
  4103. {
  4104. int i, r = 0;
  4105. if (RREG32(mmCP_HQD_ACTIVE) & CP_HQD_ACTIVE__ACTIVE_MASK) {
  4106. WREG32_FIELD(CP_HQD_DEQUEUE_REQUEST, DEQUEUE_REQ, req);
  4107. for (i = 0; i < adev->usec_timeout; i++) {
  4108. if (!(RREG32(mmCP_HQD_ACTIVE) & CP_HQD_ACTIVE__ACTIVE_MASK))
  4109. break;
  4110. udelay(1);
  4111. }
  4112. if (i == adev->usec_timeout)
  4113. r = -ETIMEDOUT;
  4114. }
  4115. WREG32(mmCP_HQD_DEQUEUE_REQUEST, 0);
  4116. WREG32(mmCP_HQD_PQ_RPTR, 0);
  4117. WREG32(mmCP_HQD_PQ_WPTR, 0);
  4118. return r;
  4119. }
  4120. static int gfx_v8_0_mqd_init(struct amdgpu_ring *ring)
  4121. {
  4122. struct amdgpu_device *adev = ring->adev;
  4123. struct vi_mqd *mqd = ring->mqd_ptr;
  4124. uint64_t hqd_gpu_addr, wb_gpu_addr, eop_base_addr;
  4125. uint32_t tmp;
  4126. mqd->header = 0xC0310800;
  4127. mqd->compute_pipelinestat_enable = 0x00000001;
  4128. mqd->compute_static_thread_mgmt_se0 = 0xffffffff;
  4129. mqd->compute_static_thread_mgmt_se1 = 0xffffffff;
  4130. mqd->compute_static_thread_mgmt_se2 = 0xffffffff;
  4131. mqd->compute_static_thread_mgmt_se3 = 0xffffffff;
  4132. mqd->compute_misc_reserved = 0x00000003;
  4133. if (!(adev->flags & AMD_IS_APU)) {
  4134. mqd->dynamic_cu_mask_addr_lo = lower_32_bits(ring->mqd_gpu_addr
  4135. + offsetof(struct vi_mqd_allocation, dyamic_cu_mask));
  4136. mqd->dynamic_cu_mask_addr_hi = upper_32_bits(ring->mqd_gpu_addr
  4137. + offsetof(struct vi_mqd_allocation, dyamic_cu_mask));
  4138. }
  4139. eop_base_addr = ring->eop_gpu_addr >> 8;
  4140. mqd->cp_hqd_eop_base_addr_lo = eop_base_addr;
  4141. mqd->cp_hqd_eop_base_addr_hi = upper_32_bits(eop_base_addr);
  4142. /* set the EOP size, register value is 2^(EOP_SIZE+1) dwords */
  4143. tmp = RREG32(mmCP_HQD_EOP_CONTROL);
  4144. tmp = REG_SET_FIELD(tmp, CP_HQD_EOP_CONTROL, EOP_SIZE,
  4145. (order_base_2(GFX8_MEC_HPD_SIZE / 4) - 1));
  4146. mqd->cp_hqd_eop_control = tmp;
  4147. /* enable doorbell? */
  4148. tmp = REG_SET_FIELD(RREG32(mmCP_HQD_PQ_DOORBELL_CONTROL),
  4149. CP_HQD_PQ_DOORBELL_CONTROL,
  4150. DOORBELL_EN,
  4151. ring->use_doorbell ? 1 : 0);
  4152. mqd->cp_hqd_pq_doorbell_control = tmp;
  4153. /* set the pointer to the MQD */
  4154. mqd->cp_mqd_base_addr_lo = ring->mqd_gpu_addr & 0xfffffffc;
  4155. mqd->cp_mqd_base_addr_hi = upper_32_bits(ring->mqd_gpu_addr);
  4156. /* set MQD vmid to 0 */
  4157. tmp = RREG32(mmCP_MQD_CONTROL);
  4158. tmp = REG_SET_FIELD(tmp, CP_MQD_CONTROL, VMID, 0);
  4159. mqd->cp_mqd_control = tmp;
  4160. /* set the pointer to the HQD, this is similar CP_RB0_BASE/_HI */
  4161. hqd_gpu_addr = ring->gpu_addr >> 8;
  4162. mqd->cp_hqd_pq_base_lo = hqd_gpu_addr;
  4163. mqd->cp_hqd_pq_base_hi = upper_32_bits(hqd_gpu_addr);
  4164. /* set up the HQD, this is similar to CP_RB0_CNTL */
  4165. tmp = RREG32(mmCP_HQD_PQ_CONTROL);
  4166. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, QUEUE_SIZE,
  4167. (order_base_2(ring->ring_size / 4) - 1));
  4168. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, RPTR_BLOCK_SIZE,
  4169. ((order_base_2(AMDGPU_GPU_PAGE_SIZE / 4) - 1) << 8));
  4170. #ifdef __BIG_ENDIAN
  4171. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, ENDIAN_SWAP, 1);
  4172. #endif
  4173. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, UNORD_DISPATCH, 0);
  4174. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, ROQ_PQ_IB_FLIP, 0);
  4175. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, PRIV_STATE, 1);
  4176. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, KMD_QUEUE, 1);
  4177. mqd->cp_hqd_pq_control = tmp;
  4178. /* set the wb address whether it's enabled or not */
  4179. wb_gpu_addr = adev->wb.gpu_addr + (ring->rptr_offs * 4);
  4180. mqd->cp_hqd_pq_rptr_report_addr_lo = wb_gpu_addr & 0xfffffffc;
  4181. mqd->cp_hqd_pq_rptr_report_addr_hi =
  4182. upper_32_bits(wb_gpu_addr) & 0xffff;
  4183. /* only used if CP_PQ_WPTR_POLL_CNTL.CP_PQ_WPTR_POLL_CNTL__EN_MASK=1 */
  4184. wb_gpu_addr = adev->wb.gpu_addr + (ring->wptr_offs * 4);
  4185. mqd->cp_hqd_pq_wptr_poll_addr_lo = wb_gpu_addr & 0xfffffffc;
  4186. mqd->cp_hqd_pq_wptr_poll_addr_hi = upper_32_bits(wb_gpu_addr) & 0xffff;
  4187. tmp = 0;
  4188. /* enable the doorbell if requested */
  4189. if (ring->use_doorbell) {
  4190. tmp = RREG32(mmCP_HQD_PQ_DOORBELL_CONTROL);
  4191. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  4192. DOORBELL_OFFSET, ring->doorbell_index);
  4193. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  4194. DOORBELL_EN, 1);
  4195. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  4196. DOORBELL_SOURCE, 0);
  4197. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  4198. DOORBELL_HIT, 0);
  4199. }
  4200. mqd->cp_hqd_pq_doorbell_control = tmp;
  4201. /* reset read and write pointers, similar to CP_RB0_WPTR/_RPTR */
  4202. ring->wptr = 0;
  4203. mqd->cp_hqd_pq_wptr = ring->wptr;
  4204. mqd->cp_hqd_pq_rptr = RREG32(mmCP_HQD_PQ_RPTR);
  4205. /* set the vmid for the queue */
  4206. mqd->cp_hqd_vmid = 0;
  4207. tmp = RREG32(mmCP_HQD_PERSISTENT_STATE);
  4208. tmp = REG_SET_FIELD(tmp, CP_HQD_PERSISTENT_STATE, PRELOAD_SIZE, 0x53);
  4209. mqd->cp_hqd_persistent_state = tmp;
  4210. /* set MTYPE */
  4211. tmp = RREG32(mmCP_HQD_IB_CONTROL);
  4212. tmp = REG_SET_FIELD(tmp, CP_HQD_IB_CONTROL, MIN_IB_AVAIL_SIZE, 3);
  4213. tmp = REG_SET_FIELD(tmp, CP_HQD_IB_CONTROL, MTYPE, 3);
  4214. mqd->cp_hqd_ib_control = tmp;
  4215. tmp = RREG32(mmCP_HQD_IQ_TIMER);
  4216. tmp = REG_SET_FIELD(tmp, CP_HQD_IQ_TIMER, MTYPE, 3);
  4217. mqd->cp_hqd_iq_timer = tmp;
  4218. tmp = RREG32(mmCP_HQD_CTX_SAVE_CONTROL);
  4219. tmp = REG_SET_FIELD(tmp, CP_HQD_CTX_SAVE_CONTROL, MTYPE, 3);
  4220. mqd->cp_hqd_ctx_save_control = tmp;
  4221. /* defaults */
  4222. mqd->cp_hqd_eop_rptr = RREG32(mmCP_HQD_EOP_RPTR);
  4223. mqd->cp_hqd_eop_wptr = RREG32(mmCP_HQD_EOP_WPTR);
  4224. mqd->cp_hqd_pipe_priority = RREG32(mmCP_HQD_PIPE_PRIORITY);
  4225. mqd->cp_hqd_queue_priority = RREG32(mmCP_HQD_QUEUE_PRIORITY);
  4226. mqd->cp_hqd_quantum = RREG32(mmCP_HQD_QUANTUM);
  4227. mqd->cp_hqd_ctx_save_base_addr_lo = RREG32(mmCP_HQD_CTX_SAVE_BASE_ADDR_LO);
  4228. mqd->cp_hqd_ctx_save_base_addr_hi = RREG32(mmCP_HQD_CTX_SAVE_BASE_ADDR_HI);
  4229. mqd->cp_hqd_cntl_stack_offset = RREG32(mmCP_HQD_CNTL_STACK_OFFSET);
  4230. mqd->cp_hqd_cntl_stack_size = RREG32(mmCP_HQD_CNTL_STACK_SIZE);
  4231. mqd->cp_hqd_wg_state_offset = RREG32(mmCP_HQD_WG_STATE_OFFSET);
  4232. mqd->cp_hqd_ctx_save_size = RREG32(mmCP_HQD_CTX_SAVE_SIZE);
  4233. mqd->cp_hqd_eop_done_events = RREG32(mmCP_HQD_EOP_EVENTS);
  4234. mqd->cp_hqd_error = RREG32(mmCP_HQD_ERROR);
  4235. mqd->cp_hqd_eop_wptr_mem = RREG32(mmCP_HQD_EOP_WPTR_MEM);
  4236. mqd->cp_hqd_eop_dones = RREG32(mmCP_HQD_EOP_DONES);
  4237. /* activate the queue */
  4238. mqd->cp_hqd_active = 1;
  4239. return 0;
  4240. }
  4241. int gfx_v8_0_mqd_commit(struct amdgpu_device *adev,
  4242. struct vi_mqd *mqd)
  4243. {
  4244. uint32_t mqd_reg;
  4245. uint32_t *mqd_data;
  4246. /* HQD registers extend from mmCP_MQD_BASE_ADDR to mmCP_HQD_ERROR */
  4247. mqd_data = &mqd->cp_mqd_base_addr_lo;
  4248. /* disable wptr polling */
  4249. WREG32_FIELD(CP_PQ_WPTR_POLL_CNTL, EN, 0);
  4250. /* program all HQD registers */
  4251. for (mqd_reg = mmCP_HQD_VMID; mqd_reg <= mmCP_HQD_EOP_CONTROL; mqd_reg++)
  4252. WREG32(mqd_reg, mqd_data[mqd_reg - mmCP_MQD_BASE_ADDR]);
  4253. /* Tonga errata: EOP RPTR/WPTR should be left unmodified.
  4254. * This is safe since EOP RPTR==WPTR for any inactive HQD
  4255. * on ASICs that do not support context-save.
  4256. * EOP writes/reads can start anywhere in the ring.
  4257. */
  4258. if (adev->asic_type != CHIP_TONGA) {
  4259. WREG32(mmCP_HQD_EOP_RPTR, mqd->cp_hqd_eop_rptr);
  4260. WREG32(mmCP_HQD_EOP_WPTR, mqd->cp_hqd_eop_wptr);
  4261. WREG32(mmCP_HQD_EOP_WPTR_MEM, mqd->cp_hqd_eop_wptr_mem);
  4262. }
  4263. for (mqd_reg = mmCP_HQD_EOP_EVENTS; mqd_reg <= mmCP_HQD_ERROR; mqd_reg++)
  4264. WREG32(mqd_reg, mqd_data[mqd_reg - mmCP_MQD_BASE_ADDR]);
  4265. /* activate the HQD */
  4266. for (mqd_reg = mmCP_MQD_BASE_ADDR; mqd_reg <= mmCP_HQD_ACTIVE; mqd_reg++)
  4267. WREG32(mqd_reg, mqd_data[mqd_reg - mmCP_MQD_BASE_ADDR]);
  4268. return 0;
  4269. }
  4270. static int gfx_v8_0_kiq_init_queue(struct amdgpu_ring *ring)
  4271. {
  4272. struct amdgpu_device *adev = ring->adev;
  4273. struct vi_mqd *mqd = ring->mqd_ptr;
  4274. int mqd_idx = AMDGPU_MAX_COMPUTE_RINGS;
  4275. gfx_v8_0_kiq_setting(ring);
  4276. if (adev->gfx.in_reset) { /* for GPU_RESET case */
  4277. /* reset MQD to a clean status */
  4278. if (adev->gfx.mec.mqd_backup[mqd_idx])
  4279. memcpy(mqd, adev->gfx.mec.mqd_backup[mqd_idx], sizeof(struct vi_mqd_allocation));
  4280. /* reset ring buffer */
  4281. ring->wptr = 0;
  4282. amdgpu_ring_clear_ring(ring);
  4283. mutex_lock(&adev->srbm_mutex);
  4284. vi_srbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
  4285. gfx_v8_0_mqd_commit(adev, mqd);
  4286. vi_srbm_select(adev, 0, 0, 0, 0);
  4287. mutex_unlock(&adev->srbm_mutex);
  4288. } else {
  4289. memset((void *)mqd, 0, sizeof(struct vi_mqd_allocation));
  4290. ((struct vi_mqd_allocation *)mqd)->dyamic_cu_mask = 0xFFFFFFFF;
  4291. ((struct vi_mqd_allocation *)mqd)->dyamic_rb_mask = 0xFFFFFFFF;
  4292. mutex_lock(&adev->srbm_mutex);
  4293. vi_srbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
  4294. gfx_v8_0_mqd_init(ring);
  4295. gfx_v8_0_mqd_commit(adev, mqd);
  4296. vi_srbm_select(adev, 0, 0, 0, 0);
  4297. mutex_unlock(&adev->srbm_mutex);
  4298. if (adev->gfx.mec.mqd_backup[mqd_idx])
  4299. memcpy(adev->gfx.mec.mqd_backup[mqd_idx], mqd, sizeof(struct vi_mqd_allocation));
  4300. }
  4301. return 0;
  4302. }
  4303. static int gfx_v8_0_kcq_init_queue(struct amdgpu_ring *ring)
  4304. {
  4305. struct amdgpu_device *adev = ring->adev;
  4306. struct vi_mqd *mqd = ring->mqd_ptr;
  4307. int mqd_idx = ring - &adev->gfx.compute_ring[0];
  4308. if (!adev->gfx.in_reset && !adev->gfx.in_suspend) {
  4309. memset((void *)mqd, 0, sizeof(struct vi_mqd_allocation));
  4310. ((struct vi_mqd_allocation *)mqd)->dyamic_cu_mask = 0xFFFFFFFF;
  4311. ((struct vi_mqd_allocation *)mqd)->dyamic_rb_mask = 0xFFFFFFFF;
  4312. mutex_lock(&adev->srbm_mutex);
  4313. vi_srbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
  4314. gfx_v8_0_mqd_init(ring);
  4315. vi_srbm_select(adev, 0, 0, 0, 0);
  4316. mutex_unlock(&adev->srbm_mutex);
  4317. if (adev->gfx.mec.mqd_backup[mqd_idx])
  4318. memcpy(adev->gfx.mec.mqd_backup[mqd_idx], mqd, sizeof(struct vi_mqd_allocation));
  4319. } else if (adev->gfx.in_reset) { /* for GPU_RESET case */
  4320. /* reset MQD to a clean status */
  4321. if (adev->gfx.mec.mqd_backup[mqd_idx])
  4322. memcpy(mqd, adev->gfx.mec.mqd_backup[mqd_idx], sizeof(struct vi_mqd_allocation));
  4323. /* reset ring buffer */
  4324. ring->wptr = 0;
  4325. amdgpu_ring_clear_ring(ring);
  4326. } else {
  4327. amdgpu_ring_clear_ring(ring);
  4328. }
  4329. return 0;
  4330. }
  4331. static void gfx_v8_0_set_mec_doorbell_range(struct amdgpu_device *adev)
  4332. {
  4333. if (adev->asic_type > CHIP_TONGA) {
  4334. WREG32(mmCP_MEC_DOORBELL_RANGE_LOWER, AMDGPU_DOORBELL_KIQ << 2);
  4335. WREG32(mmCP_MEC_DOORBELL_RANGE_UPPER, AMDGPU_DOORBELL_MEC_RING7 << 2);
  4336. }
  4337. /* enable doorbells */
  4338. WREG32_FIELD(CP_PQ_STATUS, DOORBELL_ENABLE, 1);
  4339. }
  4340. static int gfx_v8_0_kiq_resume(struct amdgpu_device *adev)
  4341. {
  4342. struct amdgpu_ring *ring = NULL;
  4343. int r = 0, i;
  4344. gfx_v8_0_cp_compute_enable(adev, true);
  4345. ring = &adev->gfx.kiq.ring;
  4346. r = amdgpu_bo_reserve(ring->mqd_obj, false);
  4347. if (unlikely(r != 0))
  4348. goto done;
  4349. r = amdgpu_bo_kmap(ring->mqd_obj, &ring->mqd_ptr);
  4350. if (!r) {
  4351. r = gfx_v8_0_kiq_init_queue(ring);
  4352. amdgpu_bo_kunmap(ring->mqd_obj);
  4353. ring->mqd_ptr = NULL;
  4354. }
  4355. amdgpu_bo_unreserve(ring->mqd_obj);
  4356. if (r)
  4357. goto done;
  4358. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  4359. ring = &adev->gfx.compute_ring[i];
  4360. r = amdgpu_bo_reserve(ring->mqd_obj, false);
  4361. if (unlikely(r != 0))
  4362. goto done;
  4363. r = amdgpu_bo_kmap(ring->mqd_obj, &ring->mqd_ptr);
  4364. if (!r) {
  4365. r = gfx_v8_0_kcq_init_queue(ring);
  4366. amdgpu_bo_kunmap(ring->mqd_obj);
  4367. ring->mqd_ptr = NULL;
  4368. }
  4369. amdgpu_bo_unreserve(ring->mqd_obj);
  4370. if (r)
  4371. goto done;
  4372. }
  4373. gfx_v8_0_set_mec_doorbell_range(adev);
  4374. r = gfx_v8_0_kiq_kcq_enable(adev);
  4375. if (r)
  4376. goto done;
  4377. /* Test KIQ */
  4378. ring = &adev->gfx.kiq.ring;
  4379. ring->ready = true;
  4380. r = amdgpu_ring_test_ring(ring);
  4381. if (r) {
  4382. ring->ready = false;
  4383. goto done;
  4384. }
  4385. /* Test KCQs */
  4386. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  4387. ring = &adev->gfx.compute_ring[i];
  4388. ring->ready = true;
  4389. r = amdgpu_ring_test_ring(ring);
  4390. if (r)
  4391. ring->ready = false;
  4392. }
  4393. done:
  4394. return r;
  4395. }
  4396. static int gfx_v8_0_cp_resume(struct amdgpu_device *adev)
  4397. {
  4398. int r;
  4399. if (!(adev->flags & AMD_IS_APU))
  4400. gfx_v8_0_enable_gui_idle_interrupt(adev, false);
  4401. if (!adev->pp_enabled) {
  4402. if (adev->firmware.load_type != AMDGPU_FW_LOAD_SMU) {
  4403. /* legacy firmware loading */
  4404. r = gfx_v8_0_cp_gfx_load_microcode(adev);
  4405. if (r)
  4406. return r;
  4407. r = gfx_v8_0_cp_compute_load_microcode(adev);
  4408. if (r)
  4409. return r;
  4410. } else {
  4411. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  4412. AMDGPU_UCODE_ID_CP_CE);
  4413. if (r)
  4414. return -EINVAL;
  4415. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  4416. AMDGPU_UCODE_ID_CP_PFP);
  4417. if (r)
  4418. return -EINVAL;
  4419. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  4420. AMDGPU_UCODE_ID_CP_ME);
  4421. if (r)
  4422. return -EINVAL;
  4423. if (adev->asic_type == CHIP_TOPAZ) {
  4424. r = gfx_v8_0_cp_compute_load_microcode(adev);
  4425. if (r)
  4426. return r;
  4427. } else {
  4428. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  4429. AMDGPU_UCODE_ID_CP_MEC1);
  4430. if (r)
  4431. return -EINVAL;
  4432. }
  4433. }
  4434. }
  4435. r = gfx_v8_0_cp_gfx_resume(adev);
  4436. if (r)
  4437. return r;
  4438. r = gfx_v8_0_kiq_resume(adev);
  4439. if (r)
  4440. return r;
  4441. gfx_v8_0_enable_gui_idle_interrupt(adev, true);
  4442. return 0;
  4443. }
  4444. static void gfx_v8_0_cp_enable(struct amdgpu_device *adev, bool enable)
  4445. {
  4446. gfx_v8_0_cp_gfx_enable(adev, enable);
  4447. gfx_v8_0_cp_compute_enable(adev, enable);
  4448. }
  4449. static int gfx_v8_0_hw_init(void *handle)
  4450. {
  4451. int r;
  4452. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4453. gfx_v8_0_init_golden_registers(adev);
  4454. gfx_v8_0_gpu_init(adev);
  4455. r = gfx_v8_0_rlc_resume(adev);
  4456. if (r)
  4457. return r;
  4458. r = gfx_v8_0_cp_resume(adev);
  4459. return r;
  4460. }
  4461. static int gfx_v8_0_hw_fini(void *handle)
  4462. {
  4463. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4464. amdgpu_irq_put(adev, &adev->gfx.priv_reg_irq, 0);
  4465. amdgpu_irq_put(adev, &adev->gfx.priv_inst_irq, 0);
  4466. if (amdgpu_sriov_vf(adev)) {
  4467. pr_debug("For SRIOV client, shouldn't do anything.\n");
  4468. return 0;
  4469. }
  4470. gfx_v8_0_cp_enable(adev, false);
  4471. gfx_v8_0_rlc_stop(adev);
  4472. amdgpu_set_powergating_state(adev,
  4473. AMD_IP_BLOCK_TYPE_GFX, AMD_PG_STATE_UNGATE);
  4474. return 0;
  4475. }
  4476. static int gfx_v8_0_suspend(void *handle)
  4477. {
  4478. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4479. adev->gfx.in_suspend = true;
  4480. return gfx_v8_0_hw_fini(adev);
  4481. }
  4482. static int gfx_v8_0_resume(void *handle)
  4483. {
  4484. int r;
  4485. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4486. r = gfx_v8_0_hw_init(adev);
  4487. adev->gfx.in_suspend = false;
  4488. return r;
  4489. }
  4490. static bool gfx_v8_0_is_idle(void *handle)
  4491. {
  4492. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4493. if (REG_GET_FIELD(RREG32(mmGRBM_STATUS), GRBM_STATUS, GUI_ACTIVE))
  4494. return false;
  4495. else
  4496. return true;
  4497. }
  4498. static int gfx_v8_0_wait_for_idle(void *handle)
  4499. {
  4500. unsigned i;
  4501. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4502. for (i = 0; i < adev->usec_timeout; i++) {
  4503. if (gfx_v8_0_is_idle(handle))
  4504. return 0;
  4505. udelay(1);
  4506. }
  4507. return -ETIMEDOUT;
  4508. }
  4509. static bool gfx_v8_0_check_soft_reset(void *handle)
  4510. {
  4511. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4512. u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
  4513. u32 tmp;
  4514. /* GRBM_STATUS */
  4515. tmp = RREG32(mmGRBM_STATUS);
  4516. if (tmp & (GRBM_STATUS__PA_BUSY_MASK | GRBM_STATUS__SC_BUSY_MASK |
  4517. GRBM_STATUS__BCI_BUSY_MASK | GRBM_STATUS__SX_BUSY_MASK |
  4518. GRBM_STATUS__TA_BUSY_MASK | GRBM_STATUS__VGT_BUSY_MASK |
  4519. GRBM_STATUS__DB_BUSY_MASK | GRBM_STATUS__CB_BUSY_MASK |
  4520. GRBM_STATUS__GDS_BUSY_MASK | GRBM_STATUS__SPI_BUSY_MASK |
  4521. GRBM_STATUS__IA_BUSY_MASK | GRBM_STATUS__IA_BUSY_NO_DMA_MASK |
  4522. GRBM_STATUS__CP_BUSY_MASK | GRBM_STATUS__CP_COHERENCY_BUSY_MASK)) {
  4523. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  4524. GRBM_SOFT_RESET, SOFT_RESET_CP, 1);
  4525. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  4526. GRBM_SOFT_RESET, SOFT_RESET_GFX, 1);
  4527. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset,
  4528. SRBM_SOFT_RESET, SOFT_RESET_GRBM, 1);
  4529. }
  4530. /* GRBM_STATUS2 */
  4531. tmp = RREG32(mmGRBM_STATUS2);
  4532. if (REG_GET_FIELD(tmp, GRBM_STATUS2, RLC_BUSY))
  4533. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  4534. GRBM_SOFT_RESET, SOFT_RESET_RLC, 1);
  4535. if (REG_GET_FIELD(tmp, GRBM_STATUS2, CPF_BUSY) ||
  4536. REG_GET_FIELD(tmp, GRBM_STATUS2, CPC_BUSY) ||
  4537. REG_GET_FIELD(tmp, GRBM_STATUS2, CPG_BUSY)) {
  4538. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET,
  4539. SOFT_RESET_CPF, 1);
  4540. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET,
  4541. SOFT_RESET_CPC, 1);
  4542. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET,
  4543. SOFT_RESET_CPG, 1);
  4544. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset, SRBM_SOFT_RESET,
  4545. SOFT_RESET_GRBM, 1);
  4546. }
  4547. /* SRBM_STATUS */
  4548. tmp = RREG32(mmSRBM_STATUS);
  4549. if (REG_GET_FIELD(tmp, SRBM_STATUS, GRBM_RQ_PENDING))
  4550. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset,
  4551. SRBM_SOFT_RESET, SOFT_RESET_GRBM, 1);
  4552. if (REG_GET_FIELD(tmp, SRBM_STATUS, SEM_BUSY))
  4553. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset,
  4554. SRBM_SOFT_RESET, SOFT_RESET_SEM, 1);
  4555. if (grbm_soft_reset || srbm_soft_reset) {
  4556. adev->gfx.grbm_soft_reset = grbm_soft_reset;
  4557. adev->gfx.srbm_soft_reset = srbm_soft_reset;
  4558. return true;
  4559. } else {
  4560. adev->gfx.grbm_soft_reset = 0;
  4561. adev->gfx.srbm_soft_reset = 0;
  4562. return false;
  4563. }
  4564. }
  4565. static int gfx_v8_0_pre_soft_reset(void *handle)
  4566. {
  4567. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4568. u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
  4569. if ((!adev->gfx.grbm_soft_reset) &&
  4570. (!adev->gfx.srbm_soft_reset))
  4571. return 0;
  4572. grbm_soft_reset = adev->gfx.grbm_soft_reset;
  4573. srbm_soft_reset = adev->gfx.srbm_soft_reset;
  4574. /* stop the rlc */
  4575. gfx_v8_0_rlc_stop(adev);
  4576. if (REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CP) ||
  4577. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_GFX))
  4578. /* Disable GFX parsing/prefetching */
  4579. gfx_v8_0_cp_gfx_enable(adev, false);
  4580. if (REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CP) ||
  4581. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CPF) ||
  4582. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CPC) ||
  4583. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CPG)) {
  4584. int i;
  4585. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  4586. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  4587. mutex_lock(&adev->srbm_mutex);
  4588. vi_srbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
  4589. gfx_v8_0_deactivate_hqd(adev, 2);
  4590. vi_srbm_select(adev, 0, 0, 0, 0);
  4591. mutex_unlock(&adev->srbm_mutex);
  4592. }
  4593. /* Disable MEC parsing/prefetching */
  4594. gfx_v8_0_cp_compute_enable(adev, false);
  4595. }
  4596. return 0;
  4597. }
  4598. static int gfx_v8_0_soft_reset(void *handle)
  4599. {
  4600. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4601. u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
  4602. u32 tmp;
  4603. if ((!adev->gfx.grbm_soft_reset) &&
  4604. (!adev->gfx.srbm_soft_reset))
  4605. return 0;
  4606. grbm_soft_reset = adev->gfx.grbm_soft_reset;
  4607. srbm_soft_reset = adev->gfx.srbm_soft_reset;
  4608. if (grbm_soft_reset || srbm_soft_reset) {
  4609. tmp = RREG32(mmGMCON_DEBUG);
  4610. tmp = REG_SET_FIELD(tmp, GMCON_DEBUG, GFX_STALL, 1);
  4611. tmp = REG_SET_FIELD(tmp, GMCON_DEBUG, GFX_CLEAR, 1);
  4612. WREG32(mmGMCON_DEBUG, tmp);
  4613. udelay(50);
  4614. }
  4615. if (grbm_soft_reset) {
  4616. tmp = RREG32(mmGRBM_SOFT_RESET);
  4617. tmp |= grbm_soft_reset;
  4618. dev_info(adev->dev, "GRBM_SOFT_RESET=0x%08X\n", tmp);
  4619. WREG32(mmGRBM_SOFT_RESET, tmp);
  4620. tmp = RREG32(mmGRBM_SOFT_RESET);
  4621. udelay(50);
  4622. tmp &= ~grbm_soft_reset;
  4623. WREG32(mmGRBM_SOFT_RESET, tmp);
  4624. tmp = RREG32(mmGRBM_SOFT_RESET);
  4625. }
  4626. if (srbm_soft_reset) {
  4627. tmp = RREG32(mmSRBM_SOFT_RESET);
  4628. tmp |= srbm_soft_reset;
  4629. dev_info(adev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  4630. WREG32(mmSRBM_SOFT_RESET, tmp);
  4631. tmp = RREG32(mmSRBM_SOFT_RESET);
  4632. udelay(50);
  4633. tmp &= ~srbm_soft_reset;
  4634. WREG32(mmSRBM_SOFT_RESET, tmp);
  4635. tmp = RREG32(mmSRBM_SOFT_RESET);
  4636. }
  4637. if (grbm_soft_reset || srbm_soft_reset) {
  4638. tmp = RREG32(mmGMCON_DEBUG);
  4639. tmp = REG_SET_FIELD(tmp, GMCON_DEBUG, GFX_STALL, 0);
  4640. tmp = REG_SET_FIELD(tmp, GMCON_DEBUG, GFX_CLEAR, 0);
  4641. WREG32(mmGMCON_DEBUG, tmp);
  4642. }
  4643. /* Wait a little for things to settle down */
  4644. udelay(50);
  4645. return 0;
  4646. }
  4647. static int gfx_v8_0_post_soft_reset(void *handle)
  4648. {
  4649. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4650. u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
  4651. if ((!adev->gfx.grbm_soft_reset) &&
  4652. (!adev->gfx.srbm_soft_reset))
  4653. return 0;
  4654. grbm_soft_reset = adev->gfx.grbm_soft_reset;
  4655. srbm_soft_reset = adev->gfx.srbm_soft_reset;
  4656. if (REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CP) ||
  4657. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_GFX))
  4658. gfx_v8_0_cp_gfx_resume(adev);
  4659. if (REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CP) ||
  4660. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CPF) ||
  4661. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CPC) ||
  4662. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CPG)) {
  4663. int i;
  4664. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  4665. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  4666. mutex_lock(&adev->srbm_mutex);
  4667. vi_srbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
  4668. gfx_v8_0_deactivate_hqd(adev, 2);
  4669. vi_srbm_select(adev, 0, 0, 0, 0);
  4670. mutex_unlock(&adev->srbm_mutex);
  4671. }
  4672. gfx_v8_0_kiq_resume(adev);
  4673. }
  4674. gfx_v8_0_rlc_start(adev);
  4675. return 0;
  4676. }
  4677. /**
  4678. * gfx_v8_0_get_gpu_clock_counter - return GPU clock counter snapshot
  4679. *
  4680. * @adev: amdgpu_device pointer
  4681. *
  4682. * Fetches a GPU clock counter snapshot.
  4683. * Returns the 64 bit clock counter snapshot.
  4684. */
  4685. static uint64_t gfx_v8_0_get_gpu_clock_counter(struct amdgpu_device *adev)
  4686. {
  4687. uint64_t clock;
  4688. mutex_lock(&adev->gfx.gpu_clock_mutex);
  4689. WREG32(mmRLC_CAPTURE_GPU_CLOCK_COUNT, 1);
  4690. clock = (uint64_t)RREG32(mmRLC_GPU_CLOCK_COUNT_LSB) |
  4691. ((uint64_t)RREG32(mmRLC_GPU_CLOCK_COUNT_MSB) << 32ULL);
  4692. mutex_unlock(&adev->gfx.gpu_clock_mutex);
  4693. return clock;
  4694. }
  4695. static void gfx_v8_0_ring_emit_gds_switch(struct amdgpu_ring *ring,
  4696. uint32_t vmid,
  4697. uint32_t gds_base, uint32_t gds_size,
  4698. uint32_t gws_base, uint32_t gws_size,
  4699. uint32_t oa_base, uint32_t oa_size)
  4700. {
  4701. gds_base = gds_base >> AMDGPU_GDS_SHIFT;
  4702. gds_size = gds_size >> AMDGPU_GDS_SHIFT;
  4703. gws_base = gws_base >> AMDGPU_GWS_SHIFT;
  4704. gws_size = gws_size >> AMDGPU_GWS_SHIFT;
  4705. oa_base = oa_base >> AMDGPU_OA_SHIFT;
  4706. oa_size = oa_size >> AMDGPU_OA_SHIFT;
  4707. /* GDS Base */
  4708. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  4709. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  4710. WRITE_DATA_DST_SEL(0)));
  4711. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].mem_base);
  4712. amdgpu_ring_write(ring, 0);
  4713. amdgpu_ring_write(ring, gds_base);
  4714. /* GDS Size */
  4715. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  4716. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  4717. WRITE_DATA_DST_SEL(0)));
  4718. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].mem_size);
  4719. amdgpu_ring_write(ring, 0);
  4720. amdgpu_ring_write(ring, gds_size);
  4721. /* GWS */
  4722. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  4723. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  4724. WRITE_DATA_DST_SEL(0)));
  4725. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].gws);
  4726. amdgpu_ring_write(ring, 0);
  4727. amdgpu_ring_write(ring, gws_size << GDS_GWS_VMID0__SIZE__SHIFT | gws_base);
  4728. /* OA */
  4729. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  4730. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  4731. WRITE_DATA_DST_SEL(0)));
  4732. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].oa);
  4733. amdgpu_ring_write(ring, 0);
  4734. amdgpu_ring_write(ring, (1 << (oa_size + oa_base)) - (1 << oa_base));
  4735. }
  4736. static uint32_t wave_read_ind(struct amdgpu_device *adev, uint32_t simd, uint32_t wave, uint32_t address)
  4737. {
  4738. WREG32(mmSQ_IND_INDEX,
  4739. (wave << SQ_IND_INDEX__WAVE_ID__SHIFT) |
  4740. (simd << SQ_IND_INDEX__SIMD_ID__SHIFT) |
  4741. (address << SQ_IND_INDEX__INDEX__SHIFT) |
  4742. (SQ_IND_INDEX__FORCE_READ_MASK));
  4743. return RREG32(mmSQ_IND_DATA);
  4744. }
  4745. static void wave_read_regs(struct amdgpu_device *adev, uint32_t simd,
  4746. uint32_t wave, uint32_t thread,
  4747. uint32_t regno, uint32_t num, uint32_t *out)
  4748. {
  4749. WREG32(mmSQ_IND_INDEX,
  4750. (wave << SQ_IND_INDEX__WAVE_ID__SHIFT) |
  4751. (simd << SQ_IND_INDEX__SIMD_ID__SHIFT) |
  4752. (regno << SQ_IND_INDEX__INDEX__SHIFT) |
  4753. (thread << SQ_IND_INDEX__THREAD_ID__SHIFT) |
  4754. (SQ_IND_INDEX__FORCE_READ_MASK) |
  4755. (SQ_IND_INDEX__AUTO_INCR_MASK));
  4756. while (num--)
  4757. *(out++) = RREG32(mmSQ_IND_DATA);
  4758. }
  4759. static void gfx_v8_0_read_wave_data(struct amdgpu_device *adev, uint32_t simd, uint32_t wave, uint32_t *dst, int *no_fields)
  4760. {
  4761. /* type 0 wave data */
  4762. dst[(*no_fields)++] = 0;
  4763. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_STATUS);
  4764. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_PC_LO);
  4765. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_PC_HI);
  4766. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_EXEC_LO);
  4767. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_EXEC_HI);
  4768. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_HW_ID);
  4769. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_INST_DW0);
  4770. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_INST_DW1);
  4771. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_GPR_ALLOC);
  4772. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_LDS_ALLOC);
  4773. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TRAPSTS);
  4774. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_IB_STS);
  4775. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TBA_LO);
  4776. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TBA_HI);
  4777. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TMA_LO);
  4778. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TMA_HI);
  4779. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_IB_DBG0);
  4780. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_M0);
  4781. }
  4782. static void gfx_v8_0_read_wave_sgprs(struct amdgpu_device *adev, uint32_t simd,
  4783. uint32_t wave, uint32_t start,
  4784. uint32_t size, uint32_t *dst)
  4785. {
  4786. wave_read_regs(
  4787. adev, simd, wave, 0,
  4788. start + SQIND_WAVE_SGPRS_OFFSET, size, dst);
  4789. }
  4790. static const struct amdgpu_gfx_funcs gfx_v8_0_gfx_funcs = {
  4791. .get_gpu_clock_counter = &gfx_v8_0_get_gpu_clock_counter,
  4792. .select_se_sh = &gfx_v8_0_select_se_sh,
  4793. .read_wave_data = &gfx_v8_0_read_wave_data,
  4794. .read_wave_sgprs = &gfx_v8_0_read_wave_sgprs,
  4795. };
  4796. static int gfx_v8_0_early_init(void *handle)
  4797. {
  4798. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4799. adev->gfx.num_gfx_rings = GFX8_NUM_GFX_RINGS;
  4800. adev->gfx.num_compute_rings = AMDGPU_MAX_COMPUTE_RINGS;
  4801. adev->gfx.funcs = &gfx_v8_0_gfx_funcs;
  4802. gfx_v8_0_set_ring_funcs(adev);
  4803. gfx_v8_0_set_irq_funcs(adev);
  4804. gfx_v8_0_set_gds_init(adev);
  4805. gfx_v8_0_set_rlc_funcs(adev);
  4806. return 0;
  4807. }
  4808. static int gfx_v8_0_late_init(void *handle)
  4809. {
  4810. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4811. int r;
  4812. r = amdgpu_irq_get(adev, &adev->gfx.priv_reg_irq, 0);
  4813. if (r)
  4814. return r;
  4815. r = amdgpu_irq_get(adev, &adev->gfx.priv_inst_irq, 0);
  4816. if (r)
  4817. return r;
  4818. /* requires IBs so do in late init after IB pool is initialized */
  4819. r = gfx_v8_0_do_edc_gpr_workarounds(adev);
  4820. if (r)
  4821. return r;
  4822. amdgpu_set_powergating_state(adev,
  4823. AMD_IP_BLOCK_TYPE_GFX, AMD_PG_STATE_GATE);
  4824. return 0;
  4825. }
  4826. static void gfx_v8_0_enable_gfx_static_mg_power_gating(struct amdgpu_device *adev,
  4827. bool enable)
  4828. {
  4829. if ((adev->asic_type == CHIP_POLARIS11) ||
  4830. (adev->asic_type == CHIP_POLARIS12))
  4831. /* Send msg to SMU via Powerplay */
  4832. amdgpu_set_powergating_state(adev,
  4833. AMD_IP_BLOCK_TYPE_SMC,
  4834. enable ?
  4835. AMD_PG_STATE_GATE : AMD_PG_STATE_UNGATE);
  4836. WREG32_FIELD(RLC_PG_CNTL, STATIC_PER_CU_PG_ENABLE, enable ? 1 : 0);
  4837. }
  4838. static void gfx_v8_0_enable_gfx_dynamic_mg_power_gating(struct amdgpu_device *adev,
  4839. bool enable)
  4840. {
  4841. WREG32_FIELD(RLC_PG_CNTL, DYN_PER_CU_PG_ENABLE, enable ? 1 : 0);
  4842. }
  4843. static void polaris11_enable_gfx_quick_mg_power_gating(struct amdgpu_device *adev,
  4844. bool enable)
  4845. {
  4846. WREG32_FIELD(RLC_PG_CNTL, QUICK_PG_ENABLE, enable ? 1 : 0);
  4847. }
  4848. static void cz_enable_gfx_cg_power_gating(struct amdgpu_device *adev,
  4849. bool enable)
  4850. {
  4851. WREG32_FIELD(RLC_PG_CNTL, GFX_POWER_GATING_ENABLE, enable ? 1 : 0);
  4852. }
  4853. static void cz_enable_gfx_pipeline_power_gating(struct amdgpu_device *adev,
  4854. bool enable)
  4855. {
  4856. WREG32_FIELD(RLC_PG_CNTL, GFX_PIPELINE_PG_ENABLE, enable ? 1 : 0);
  4857. /* Read any GFX register to wake up GFX. */
  4858. if (!enable)
  4859. RREG32(mmDB_RENDER_CONTROL);
  4860. }
  4861. static void cz_update_gfx_cg_power_gating(struct amdgpu_device *adev,
  4862. bool enable)
  4863. {
  4864. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_PG) && enable) {
  4865. cz_enable_gfx_cg_power_gating(adev, true);
  4866. if (adev->pg_flags & AMD_PG_SUPPORT_GFX_PIPELINE)
  4867. cz_enable_gfx_pipeline_power_gating(adev, true);
  4868. } else {
  4869. cz_enable_gfx_cg_power_gating(adev, false);
  4870. cz_enable_gfx_pipeline_power_gating(adev, false);
  4871. }
  4872. }
  4873. static int gfx_v8_0_set_powergating_state(void *handle,
  4874. enum amd_powergating_state state)
  4875. {
  4876. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4877. bool enable = (state == AMD_PG_STATE_GATE);
  4878. if (amdgpu_sriov_vf(adev))
  4879. return 0;
  4880. switch (adev->asic_type) {
  4881. case CHIP_CARRIZO:
  4882. case CHIP_STONEY:
  4883. if (adev->pg_flags & AMD_PG_SUPPORT_RLC_SMU_HS) {
  4884. cz_enable_sck_slow_down_on_power_up(adev, true);
  4885. cz_enable_sck_slow_down_on_power_down(adev, true);
  4886. } else {
  4887. cz_enable_sck_slow_down_on_power_up(adev, false);
  4888. cz_enable_sck_slow_down_on_power_down(adev, false);
  4889. }
  4890. if (adev->pg_flags & AMD_PG_SUPPORT_CP)
  4891. cz_enable_cp_power_gating(adev, true);
  4892. else
  4893. cz_enable_cp_power_gating(adev, false);
  4894. cz_update_gfx_cg_power_gating(adev, enable);
  4895. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_SMG) && enable)
  4896. gfx_v8_0_enable_gfx_static_mg_power_gating(adev, true);
  4897. else
  4898. gfx_v8_0_enable_gfx_static_mg_power_gating(adev, false);
  4899. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_DMG) && enable)
  4900. gfx_v8_0_enable_gfx_dynamic_mg_power_gating(adev, true);
  4901. else
  4902. gfx_v8_0_enable_gfx_dynamic_mg_power_gating(adev, false);
  4903. break;
  4904. case CHIP_POLARIS11:
  4905. case CHIP_POLARIS12:
  4906. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_SMG) && enable)
  4907. gfx_v8_0_enable_gfx_static_mg_power_gating(adev, true);
  4908. else
  4909. gfx_v8_0_enable_gfx_static_mg_power_gating(adev, false);
  4910. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_DMG) && enable)
  4911. gfx_v8_0_enable_gfx_dynamic_mg_power_gating(adev, true);
  4912. else
  4913. gfx_v8_0_enable_gfx_dynamic_mg_power_gating(adev, false);
  4914. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_QUICK_MG) && enable)
  4915. polaris11_enable_gfx_quick_mg_power_gating(adev, true);
  4916. else
  4917. polaris11_enable_gfx_quick_mg_power_gating(adev, false);
  4918. break;
  4919. default:
  4920. break;
  4921. }
  4922. return 0;
  4923. }
  4924. static void gfx_v8_0_get_clockgating_state(void *handle, u32 *flags)
  4925. {
  4926. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4927. int data;
  4928. if (amdgpu_sriov_vf(adev))
  4929. *flags = 0;
  4930. /* AMD_CG_SUPPORT_GFX_MGCG */
  4931. data = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  4932. if (!(data & RLC_CGTT_MGCG_OVERRIDE__CPF_MASK))
  4933. *flags |= AMD_CG_SUPPORT_GFX_MGCG;
  4934. /* AMD_CG_SUPPORT_GFX_CGLG */
  4935. data = RREG32(mmRLC_CGCG_CGLS_CTRL);
  4936. if (data & RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK)
  4937. *flags |= AMD_CG_SUPPORT_GFX_CGCG;
  4938. /* AMD_CG_SUPPORT_GFX_CGLS */
  4939. if (data & RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK)
  4940. *flags |= AMD_CG_SUPPORT_GFX_CGLS;
  4941. /* AMD_CG_SUPPORT_GFX_CGTS */
  4942. data = RREG32(mmCGTS_SM_CTRL_REG);
  4943. if (!(data & CGTS_SM_CTRL_REG__OVERRIDE_MASK))
  4944. *flags |= AMD_CG_SUPPORT_GFX_CGTS;
  4945. /* AMD_CG_SUPPORT_GFX_CGTS_LS */
  4946. if (!(data & CGTS_SM_CTRL_REG__LS_OVERRIDE_MASK))
  4947. *flags |= AMD_CG_SUPPORT_GFX_CGTS_LS;
  4948. /* AMD_CG_SUPPORT_GFX_RLC_LS */
  4949. data = RREG32(mmRLC_MEM_SLP_CNTL);
  4950. if (data & RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK)
  4951. *flags |= AMD_CG_SUPPORT_GFX_RLC_LS | AMD_CG_SUPPORT_GFX_MGLS;
  4952. /* AMD_CG_SUPPORT_GFX_CP_LS */
  4953. data = RREG32(mmCP_MEM_SLP_CNTL);
  4954. if (data & CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK)
  4955. *flags |= AMD_CG_SUPPORT_GFX_CP_LS | AMD_CG_SUPPORT_GFX_MGLS;
  4956. }
  4957. static void gfx_v8_0_send_serdes_cmd(struct amdgpu_device *adev,
  4958. uint32_t reg_addr, uint32_t cmd)
  4959. {
  4960. uint32_t data;
  4961. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  4962. WREG32(mmRLC_SERDES_WR_CU_MASTER_MASK, 0xffffffff);
  4963. WREG32(mmRLC_SERDES_WR_NONCU_MASTER_MASK, 0xffffffff);
  4964. data = RREG32(mmRLC_SERDES_WR_CTRL);
  4965. if (adev->asic_type == CHIP_STONEY)
  4966. data &= ~(RLC_SERDES_WR_CTRL__WRITE_COMMAND_MASK |
  4967. RLC_SERDES_WR_CTRL__READ_COMMAND_MASK |
  4968. RLC_SERDES_WR_CTRL__P1_SELECT_MASK |
  4969. RLC_SERDES_WR_CTRL__P2_SELECT_MASK |
  4970. RLC_SERDES_WR_CTRL__RDDATA_RESET_MASK |
  4971. RLC_SERDES_WR_CTRL__POWER_DOWN_MASK |
  4972. RLC_SERDES_WR_CTRL__POWER_UP_MASK |
  4973. RLC_SERDES_WR_CTRL__SHORT_FORMAT_MASK |
  4974. RLC_SERDES_WR_CTRL__SRBM_OVERRIDE_MASK);
  4975. else
  4976. data &= ~(RLC_SERDES_WR_CTRL__WRITE_COMMAND_MASK |
  4977. RLC_SERDES_WR_CTRL__READ_COMMAND_MASK |
  4978. RLC_SERDES_WR_CTRL__P1_SELECT_MASK |
  4979. RLC_SERDES_WR_CTRL__P2_SELECT_MASK |
  4980. RLC_SERDES_WR_CTRL__RDDATA_RESET_MASK |
  4981. RLC_SERDES_WR_CTRL__POWER_DOWN_MASK |
  4982. RLC_SERDES_WR_CTRL__POWER_UP_MASK |
  4983. RLC_SERDES_WR_CTRL__SHORT_FORMAT_MASK |
  4984. RLC_SERDES_WR_CTRL__BPM_DATA_MASK |
  4985. RLC_SERDES_WR_CTRL__REG_ADDR_MASK |
  4986. RLC_SERDES_WR_CTRL__SRBM_OVERRIDE_MASK);
  4987. data |= (RLC_SERDES_WR_CTRL__RSVD_BPM_ADDR_MASK |
  4988. (cmd << RLC_SERDES_WR_CTRL__BPM_DATA__SHIFT) |
  4989. (reg_addr << RLC_SERDES_WR_CTRL__REG_ADDR__SHIFT) |
  4990. (0xff << RLC_SERDES_WR_CTRL__BPM_ADDR__SHIFT));
  4991. WREG32(mmRLC_SERDES_WR_CTRL, data);
  4992. }
  4993. #define MSG_ENTER_RLC_SAFE_MODE 1
  4994. #define MSG_EXIT_RLC_SAFE_MODE 0
  4995. #define RLC_GPR_REG2__REQ_MASK 0x00000001
  4996. #define RLC_GPR_REG2__REQ__SHIFT 0
  4997. #define RLC_GPR_REG2__MESSAGE__SHIFT 0x00000001
  4998. #define RLC_GPR_REG2__MESSAGE_MASK 0x0000001e
  4999. static void iceland_enter_rlc_safe_mode(struct amdgpu_device *adev)
  5000. {
  5001. u32 data;
  5002. unsigned i;
  5003. data = RREG32(mmRLC_CNTL);
  5004. if (!(data & RLC_CNTL__RLC_ENABLE_F32_MASK))
  5005. return;
  5006. if (adev->cg_flags & (AMD_CG_SUPPORT_GFX_CGCG | AMD_CG_SUPPORT_GFX_MGCG)) {
  5007. data |= RLC_SAFE_MODE__CMD_MASK;
  5008. data &= ~RLC_SAFE_MODE__MESSAGE_MASK;
  5009. data |= (1 << RLC_SAFE_MODE__MESSAGE__SHIFT);
  5010. WREG32(mmRLC_SAFE_MODE, data);
  5011. for (i = 0; i < adev->usec_timeout; i++) {
  5012. if ((RREG32(mmRLC_GPM_STAT) &
  5013. (RLC_GPM_STAT__GFX_CLOCK_STATUS_MASK |
  5014. RLC_GPM_STAT__GFX_POWER_STATUS_MASK)) ==
  5015. (RLC_GPM_STAT__GFX_CLOCK_STATUS_MASK |
  5016. RLC_GPM_STAT__GFX_POWER_STATUS_MASK))
  5017. break;
  5018. udelay(1);
  5019. }
  5020. for (i = 0; i < adev->usec_timeout; i++) {
  5021. if (!REG_GET_FIELD(RREG32(mmRLC_SAFE_MODE), RLC_SAFE_MODE, CMD))
  5022. break;
  5023. udelay(1);
  5024. }
  5025. adev->gfx.rlc.in_safe_mode = true;
  5026. }
  5027. }
  5028. static void iceland_exit_rlc_safe_mode(struct amdgpu_device *adev)
  5029. {
  5030. u32 data = 0;
  5031. unsigned i;
  5032. data = RREG32(mmRLC_CNTL);
  5033. if (!(data & RLC_CNTL__RLC_ENABLE_F32_MASK))
  5034. return;
  5035. if (adev->cg_flags & (AMD_CG_SUPPORT_GFX_CGCG | AMD_CG_SUPPORT_GFX_MGCG)) {
  5036. if (adev->gfx.rlc.in_safe_mode) {
  5037. data |= RLC_SAFE_MODE__CMD_MASK;
  5038. data &= ~RLC_SAFE_MODE__MESSAGE_MASK;
  5039. WREG32(mmRLC_SAFE_MODE, data);
  5040. adev->gfx.rlc.in_safe_mode = false;
  5041. }
  5042. }
  5043. for (i = 0; i < adev->usec_timeout; i++) {
  5044. if (!REG_GET_FIELD(RREG32(mmRLC_SAFE_MODE), RLC_SAFE_MODE, CMD))
  5045. break;
  5046. udelay(1);
  5047. }
  5048. }
  5049. static const struct amdgpu_rlc_funcs iceland_rlc_funcs = {
  5050. .enter_safe_mode = iceland_enter_rlc_safe_mode,
  5051. .exit_safe_mode = iceland_exit_rlc_safe_mode
  5052. };
  5053. static void gfx_v8_0_update_medium_grain_clock_gating(struct amdgpu_device *adev,
  5054. bool enable)
  5055. {
  5056. uint32_t temp, data;
  5057. adev->gfx.rlc.funcs->enter_safe_mode(adev);
  5058. /* It is disabled by HW by default */
  5059. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGCG)) {
  5060. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGLS) {
  5061. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_RLC_LS)
  5062. /* 1 - RLC memory Light sleep */
  5063. WREG32_FIELD(RLC_MEM_SLP_CNTL, RLC_MEM_LS_EN, 1);
  5064. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CP_LS)
  5065. WREG32_FIELD(CP_MEM_SLP_CNTL, CP_MEM_LS_EN, 1);
  5066. }
  5067. /* 3 - RLC_CGTT_MGCG_OVERRIDE */
  5068. temp = data = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  5069. if (adev->flags & AMD_IS_APU)
  5070. data &= ~(RLC_CGTT_MGCG_OVERRIDE__CPF_MASK |
  5071. RLC_CGTT_MGCG_OVERRIDE__RLC_MASK |
  5072. RLC_CGTT_MGCG_OVERRIDE__MGCG_MASK);
  5073. else
  5074. data &= ~(RLC_CGTT_MGCG_OVERRIDE__CPF_MASK |
  5075. RLC_CGTT_MGCG_OVERRIDE__RLC_MASK |
  5076. RLC_CGTT_MGCG_OVERRIDE__MGCG_MASK |
  5077. RLC_CGTT_MGCG_OVERRIDE__GRBM_MASK);
  5078. if (temp != data)
  5079. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data);
  5080. /* 4 - wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5081. gfx_v8_0_wait_for_rlc_serdes(adev);
  5082. /* 5 - clear mgcg override */
  5083. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_MGCG_OVERRIDE, CLE_BPM_SERDES_CMD);
  5084. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGTS) {
  5085. /* 6 - Enable CGTS(Tree Shade) MGCG /MGLS */
  5086. temp = data = RREG32(mmCGTS_SM_CTRL_REG);
  5087. data &= ~(CGTS_SM_CTRL_REG__SM_MODE_MASK);
  5088. data |= (0x2 << CGTS_SM_CTRL_REG__SM_MODE__SHIFT);
  5089. data |= CGTS_SM_CTRL_REG__SM_MODE_ENABLE_MASK;
  5090. data &= ~CGTS_SM_CTRL_REG__OVERRIDE_MASK;
  5091. if ((adev->cg_flags & AMD_CG_SUPPORT_GFX_MGLS) &&
  5092. (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGTS_LS))
  5093. data &= ~CGTS_SM_CTRL_REG__LS_OVERRIDE_MASK;
  5094. data |= CGTS_SM_CTRL_REG__ON_MONITOR_ADD_EN_MASK;
  5095. data |= (0x96 << CGTS_SM_CTRL_REG__ON_MONITOR_ADD__SHIFT);
  5096. if (temp != data)
  5097. WREG32(mmCGTS_SM_CTRL_REG, data);
  5098. }
  5099. udelay(50);
  5100. /* 7 - wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5101. gfx_v8_0_wait_for_rlc_serdes(adev);
  5102. } else {
  5103. /* 1 - MGCG_OVERRIDE[0] for CP and MGCG_OVERRIDE[1] for RLC */
  5104. temp = data = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  5105. data |= (RLC_CGTT_MGCG_OVERRIDE__CPF_MASK |
  5106. RLC_CGTT_MGCG_OVERRIDE__RLC_MASK |
  5107. RLC_CGTT_MGCG_OVERRIDE__MGCG_MASK |
  5108. RLC_CGTT_MGCG_OVERRIDE__GRBM_MASK);
  5109. if (temp != data)
  5110. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data);
  5111. /* 2 - disable MGLS in RLC */
  5112. data = RREG32(mmRLC_MEM_SLP_CNTL);
  5113. if (data & RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK) {
  5114. data &= ~RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK;
  5115. WREG32(mmRLC_MEM_SLP_CNTL, data);
  5116. }
  5117. /* 3 - disable MGLS in CP */
  5118. data = RREG32(mmCP_MEM_SLP_CNTL);
  5119. if (data & CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK) {
  5120. data &= ~CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK;
  5121. WREG32(mmCP_MEM_SLP_CNTL, data);
  5122. }
  5123. /* 4 - Disable CGTS(Tree Shade) MGCG and MGLS */
  5124. temp = data = RREG32(mmCGTS_SM_CTRL_REG);
  5125. data |= (CGTS_SM_CTRL_REG__OVERRIDE_MASK |
  5126. CGTS_SM_CTRL_REG__LS_OVERRIDE_MASK);
  5127. if (temp != data)
  5128. WREG32(mmCGTS_SM_CTRL_REG, data);
  5129. /* 5 - wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5130. gfx_v8_0_wait_for_rlc_serdes(adev);
  5131. /* 6 - set mgcg override */
  5132. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_MGCG_OVERRIDE, SET_BPM_SERDES_CMD);
  5133. udelay(50);
  5134. /* 7- wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5135. gfx_v8_0_wait_for_rlc_serdes(adev);
  5136. }
  5137. adev->gfx.rlc.funcs->exit_safe_mode(adev);
  5138. }
  5139. static void gfx_v8_0_update_coarse_grain_clock_gating(struct amdgpu_device *adev,
  5140. bool enable)
  5141. {
  5142. uint32_t temp, temp1, data, data1;
  5143. temp = data = RREG32(mmRLC_CGCG_CGLS_CTRL);
  5144. adev->gfx.rlc.funcs->enter_safe_mode(adev);
  5145. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGCG)) {
  5146. temp1 = data1 = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  5147. data1 &= ~RLC_CGTT_MGCG_OVERRIDE__CGCG_MASK;
  5148. if (temp1 != data1)
  5149. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data1);
  5150. /* : wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5151. gfx_v8_0_wait_for_rlc_serdes(adev);
  5152. /* 2 - clear cgcg override */
  5153. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_CGCG_OVERRIDE, CLE_BPM_SERDES_CMD);
  5154. /* wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5155. gfx_v8_0_wait_for_rlc_serdes(adev);
  5156. /* 3 - write cmd to set CGLS */
  5157. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_CGLS_EN, SET_BPM_SERDES_CMD);
  5158. /* 4 - enable cgcg */
  5159. data |= RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK;
  5160. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGLS) {
  5161. /* enable cgls*/
  5162. data |= RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK;
  5163. temp1 = data1 = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  5164. data1 &= ~RLC_CGTT_MGCG_OVERRIDE__CGLS_MASK;
  5165. if (temp1 != data1)
  5166. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data1);
  5167. } else {
  5168. data &= ~RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK;
  5169. }
  5170. if (temp != data)
  5171. WREG32(mmRLC_CGCG_CGLS_CTRL, data);
  5172. /* 5 enable cntx_empty_int_enable/cntx_busy_int_enable/
  5173. * Cmp_busy/GFX_Idle interrupts
  5174. */
  5175. gfx_v8_0_enable_gui_idle_interrupt(adev, true);
  5176. } else {
  5177. /* disable cntx_empty_int_enable & GFX Idle interrupt */
  5178. gfx_v8_0_enable_gui_idle_interrupt(adev, false);
  5179. /* TEST CGCG */
  5180. temp1 = data1 = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  5181. data1 |= (RLC_CGTT_MGCG_OVERRIDE__CGCG_MASK |
  5182. RLC_CGTT_MGCG_OVERRIDE__CGLS_MASK);
  5183. if (temp1 != data1)
  5184. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data1);
  5185. /* read gfx register to wake up cgcg */
  5186. RREG32(mmCB_CGTT_SCLK_CTRL);
  5187. RREG32(mmCB_CGTT_SCLK_CTRL);
  5188. RREG32(mmCB_CGTT_SCLK_CTRL);
  5189. RREG32(mmCB_CGTT_SCLK_CTRL);
  5190. /* wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5191. gfx_v8_0_wait_for_rlc_serdes(adev);
  5192. /* write cmd to Set CGCG Overrride */
  5193. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_CGCG_OVERRIDE, SET_BPM_SERDES_CMD);
  5194. /* wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5195. gfx_v8_0_wait_for_rlc_serdes(adev);
  5196. /* write cmd to Clear CGLS */
  5197. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_CGLS_EN, CLE_BPM_SERDES_CMD);
  5198. /* disable cgcg, cgls should be disabled too. */
  5199. data &= ~(RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK |
  5200. RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK);
  5201. if (temp != data)
  5202. WREG32(mmRLC_CGCG_CGLS_CTRL, data);
  5203. /* enable interrupts again for PG */
  5204. gfx_v8_0_enable_gui_idle_interrupt(adev, true);
  5205. }
  5206. gfx_v8_0_wait_for_rlc_serdes(adev);
  5207. adev->gfx.rlc.funcs->exit_safe_mode(adev);
  5208. }
  5209. static int gfx_v8_0_update_gfx_clock_gating(struct amdgpu_device *adev,
  5210. bool enable)
  5211. {
  5212. if (enable) {
  5213. /* CGCG/CGLS should be enabled after MGCG/MGLS/TS(CG/LS)
  5214. * === MGCG + MGLS + TS(CG/LS) ===
  5215. */
  5216. gfx_v8_0_update_medium_grain_clock_gating(adev, enable);
  5217. gfx_v8_0_update_coarse_grain_clock_gating(adev, enable);
  5218. } else {
  5219. /* CGCG/CGLS should be disabled before MGCG/MGLS/TS(CG/LS)
  5220. * === CGCG + CGLS ===
  5221. */
  5222. gfx_v8_0_update_coarse_grain_clock_gating(adev, enable);
  5223. gfx_v8_0_update_medium_grain_clock_gating(adev, enable);
  5224. }
  5225. return 0;
  5226. }
  5227. static int gfx_v8_0_tonga_update_gfx_clock_gating(struct amdgpu_device *adev,
  5228. enum amd_clockgating_state state)
  5229. {
  5230. uint32_t msg_id, pp_state = 0;
  5231. uint32_t pp_support_state = 0;
  5232. void *pp_handle = adev->powerplay.pp_handle;
  5233. if (adev->cg_flags & (AMD_CG_SUPPORT_GFX_CGCG | AMD_CG_SUPPORT_GFX_CGLS)) {
  5234. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGLS) {
  5235. pp_support_state = PP_STATE_SUPPORT_LS;
  5236. pp_state = PP_STATE_LS;
  5237. }
  5238. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGCG) {
  5239. pp_support_state |= PP_STATE_SUPPORT_CG;
  5240. pp_state |= PP_STATE_CG;
  5241. }
  5242. if (state == AMD_CG_STATE_UNGATE)
  5243. pp_state = 0;
  5244. msg_id = PP_CG_MSG_ID(PP_GROUP_GFX,
  5245. PP_BLOCK_GFX_CG,
  5246. pp_support_state,
  5247. pp_state);
  5248. amd_set_clockgating_by_smu(pp_handle, msg_id);
  5249. }
  5250. if (adev->cg_flags & (AMD_CG_SUPPORT_GFX_MGCG | AMD_CG_SUPPORT_GFX_MGLS)) {
  5251. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGLS) {
  5252. pp_support_state = PP_STATE_SUPPORT_LS;
  5253. pp_state = PP_STATE_LS;
  5254. }
  5255. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGCG) {
  5256. pp_support_state |= PP_STATE_SUPPORT_CG;
  5257. pp_state |= PP_STATE_CG;
  5258. }
  5259. if (state == AMD_CG_STATE_UNGATE)
  5260. pp_state = 0;
  5261. msg_id = PP_CG_MSG_ID(PP_GROUP_GFX,
  5262. PP_BLOCK_GFX_MG,
  5263. pp_support_state,
  5264. pp_state);
  5265. amd_set_clockgating_by_smu(pp_handle, msg_id);
  5266. }
  5267. return 0;
  5268. }
  5269. static int gfx_v8_0_polaris_update_gfx_clock_gating(struct amdgpu_device *adev,
  5270. enum amd_clockgating_state state)
  5271. {
  5272. uint32_t msg_id, pp_state = 0;
  5273. uint32_t pp_support_state = 0;
  5274. void *pp_handle = adev->powerplay.pp_handle;
  5275. if (adev->cg_flags & (AMD_CG_SUPPORT_GFX_CGCG | AMD_CG_SUPPORT_GFX_CGLS)) {
  5276. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGLS) {
  5277. pp_support_state = PP_STATE_SUPPORT_LS;
  5278. pp_state = PP_STATE_LS;
  5279. }
  5280. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGCG) {
  5281. pp_support_state |= PP_STATE_SUPPORT_CG;
  5282. pp_state |= PP_STATE_CG;
  5283. }
  5284. if (state == AMD_CG_STATE_UNGATE)
  5285. pp_state = 0;
  5286. msg_id = PP_CG_MSG_ID(PP_GROUP_GFX,
  5287. PP_BLOCK_GFX_CG,
  5288. pp_support_state,
  5289. pp_state);
  5290. amd_set_clockgating_by_smu(pp_handle, msg_id);
  5291. }
  5292. if (adev->cg_flags & (AMD_CG_SUPPORT_GFX_3D_CGCG | AMD_CG_SUPPORT_GFX_3D_CGLS)) {
  5293. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_3D_CGLS) {
  5294. pp_support_state = PP_STATE_SUPPORT_LS;
  5295. pp_state = PP_STATE_LS;
  5296. }
  5297. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_3D_CGCG) {
  5298. pp_support_state |= PP_STATE_SUPPORT_CG;
  5299. pp_state |= PP_STATE_CG;
  5300. }
  5301. if (state == AMD_CG_STATE_UNGATE)
  5302. pp_state = 0;
  5303. msg_id = PP_CG_MSG_ID(PP_GROUP_GFX,
  5304. PP_BLOCK_GFX_3D,
  5305. pp_support_state,
  5306. pp_state);
  5307. amd_set_clockgating_by_smu(pp_handle, msg_id);
  5308. }
  5309. if (adev->cg_flags & (AMD_CG_SUPPORT_GFX_MGCG | AMD_CG_SUPPORT_GFX_MGLS)) {
  5310. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGLS) {
  5311. pp_support_state = PP_STATE_SUPPORT_LS;
  5312. pp_state = PP_STATE_LS;
  5313. }
  5314. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGCG) {
  5315. pp_support_state |= PP_STATE_SUPPORT_CG;
  5316. pp_state |= PP_STATE_CG;
  5317. }
  5318. if (state == AMD_CG_STATE_UNGATE)
  5319. pp_state = 0;
  5320. msg_id = PP_CG_MSG_ID(PP_GROUP_GFX,
  5321. PP_BLOCK_GFX_MG,
  5322. pp_support_state,
  5323. pp_state);
  5324. amd_set_clockgating_by_smu(pp_handle, msg_id);
  5325. }
  5326. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_RLC_LS) {
  5327. pp_support_state = PP_STATE_SUPPORT_LS;
  5328. if (state == AMD_CG_STATE_UNGATE)
  5329. pp_state = 0;
  5330. else
  5331. pp_state = PP_STATE_LS;
  5332. msg_id = PP_CG_MSG_ID(PP_GROUP_GFX,
  5333. PP_BLOCK_GFX_RLC,
  5334. pp_support_state,
  5335. pp_state);
  5336. amd_set_clockgating_by_smu(pp_handle, msg_id);
  5337. }
  5338. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CP_LS) {
  5339. pp_support_state = PP_STATE_SUPPORT_LS;
  5340. if (state == AMD_CG_STATE_UNGATE)
  5341. pp_state = 0;
  5342. else
  5343. pp_state = PP_STATE_LS;
  5344. msg_id = PP_CG_MSG_ID(PP_GROUP_GFX,
  5345. PP_BLOCK_GFX_CP,
  5346. pp_support_state,
  5347. pp_state);
  5348. amd_set_clockgating_by_smu(pp_handle, msg_id);
  5349. }
  5350. return 0;
  5351. }
  5352. static int gfx_v8_0_set_clockgating_state(void *handle,
  5353. enum amd_clockgating_state state)
  5354. {
  5355. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  5356. if (amdgpu_sriov_vf(adev))
  5357. return 0;
  5358. switch (adev->asic_type) {
  5359. case CHIP_FIJI:
  5360. case CHIP_CARRIZO:
  5361. case CHIP_STONEY:
  5362. gfx_v8_0_update_gfx_clock_gating(adev,
  5363. state == AMD_CG_STATE_GATE);
  5364. break;
  5365. case CHIP_TONGA:
  5366. gfx_v8_0_tonga_update_gfx_clock_gating(adev, state);
  5367. break;
  5368. case CHIP_POLARIS10:
  5369. case CHIP_POLARIS11:
  5370. case CHIP_POLARIS12:
  5371. gfx_v8_0_polaris_update_gfx_clock_gating(adev, state);
  5372. break;
  5373. default:
  5374. break;
  5375. }
  5376. return 0;
  5377. }
  5378. static u64 gfx_v8_0_ring_get_rptr(struct amdgpu_ring *ring)
  5379. {
  5380. return ring->adev->wb.wb[ring->rptr_offs];
  5381. }
  5382. static u64 gfx_v8_0_ring_get_wptr_gfx(struct amdgpu_ring *ring)
  5383. {
  5384. struct amdgpu_device *adev = ring->adev;
  5385. if (ring->use_doorbell)
  5386. /* XXX check if swapping is necessary on BE */
  5387. return ring->adev->wb.wb[ring->wptr_offs];
  5388. else
  5389. return RREG32(mmCP_RB0_WPTR);
  5390. }
  5391. static void gfx_v8_0_ring_set_wptr_gfx(struct amdgpu_ring *ring)
  5392. {
  5393. struct amdgpu_device *adev = ring->adev;
  5394. if (ring->use_doorbell) {
  5395. /* XXX check if swapping is necessary on BE */
  5396. adev->wb.wb[ring->wptr_offs] = lower_32_bits(ring->wptr);
  5397. WDOORBELL32(ring->doorbell_index, lower_32_bits(ring->wptr));
  5398. } else {
  5399. WREG32(mmCP_RB0_WPTR, lower_32_bits(ring->wptr));
  5400. (void)RREG32(mmCP_RB0_WPTR);
  5401. }
  5402. }
  5403. static void gfx_v8_0_ring_emit_hdp_flush(struct amdgpu_ring *ring)
  5404. {
  5405. u32 ref_and_mask, reg_mem_engine;
  5406. if ((ring->funcs->type == AMDGPU_RING_TYPE_COMPUTE) ||
  5407. (ring->funcs->type == AMDGPU_RING_TYPE_KIQ)) {
  5408. switch (ring->me) {
  5409. case 1:
  5410. ref_and_mask = GPU_HDP_FLUSH_DONE__CP2_MASK << ring->pipe;
  5411. break;
  5412. case 2:
  5413. ref_and_mask = GPU_HDP_FLUSH_DONE__CP6_MASK << ring->pipe;
  5414. break;
  5415. default:
  5416. return;
  5417. }
  5418. reg_mem_engine = 0;
  5419. } else {
  5420. ref_and_mask = GPU_HDP_FLUSH_DONE__CP0_MASK;
  5421. reg_mem_engine = WAIT_REG_MEM_ENGINE(1); /* pfp */
  5422. }
  5423. amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  5424. amdgpu_ring_write(ring, (WAIT_REG_MEM_OPERATION(1) | /* write, wait, write */
  5425. WAIT_REG_MEM_FUNCTION(3) | /* == */
  5426. reg_mem_engine));
  5427. amdgpu_ring_write(ring, mmGPU_HDP_FLUSH_REQ);
  5428. amdgpu_ring_write(ring, mmGPU_HDP_FLUSH_DONE);
  5429. amdgpu_ring_write(ring, ref_and_mask);
  5430. amdgpu_ring_write(ring, ref_and_mask);
  5431. amdgpu_ring_write(ring, 0x20); /* poll interval */
  5432. }
  5433. static void gfx_v8_0_ring_emit_vgt_flush(struct amdgpu_ring *ring)
  5434. {
  5435. amdgpu_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE, 0));
  5436. amdgpu_ring_write(ring, EVENT_TYPE(VS_PARTIAL_FLUSH) |
  5437. EVENT_INDEX(4));
  5438. amdgpu_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE, 0));
  5439. amdgpu_ring_write(ring, EVENT_TYPE(VGT_FLUSH) |
  5440. EVENT_INDEX(0));
  5441. }
  5442. static void gfx_v8_0_ring_emit_hdp_invalidate(struct amdgpu_ring *ring)
  5443. {
  5444. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5445. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  5446. WRITE_DATA_DST_SEL(0) |
  5447. WR_CONFIRM));
  5448. amdgpu_ring_write(ring, mmHDP_DEBUG0);
  5449. amdgpu_ring_write(ring, 0);
  5450. amdgpu_ring_write(ring, 1);
  5451. }
  5452. static void gfx_v8_0_ring_emit_ib_gfx(struct amdgpu_ring *ring,
  5453. struct amdgpu_ib *ib,
  5454. unsigned vm_id, bool ctx_switch)
  5455. {
  5456. u32 header, control = 0;
  5457. if (ib->flags & AMDGPU_IB_FLAG_CE)
  5458. header = PACKET3(PACKET3_INDIRECT_BUFFER_CONST, 2);
  5459. else
  5460. header = PACKET3(PACKET3_INDIRECT_BUFFER, 2);
  5461. control |= ib->length_dw | (vm_id << 24);
  5462. if (amdgpu_sriov_vf(ring->adev) && (ib->flags & AMDGPU_IB_FLAG_PREEMPT)) {
  5463. control |= INDIRECT_BUFFER_PRE_ENB(1);
  5464. if (!(ib->flags & AMDGPU_IB_FLAG_CE))
  5465. gfx_v8_0_ring_emit_de_meta(ring);
  5466. }
  5467. amdgpu_ring_write(ring, header);
  5468. amdgpu_ring_write(ring,
  5469. #ifdef __BIG_ENDIAN
  5470. (2 << 0) |
  5471. #endif
  5472. (ib->gpu_addr & 0xFFFFFFFC));
  5473. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFFFF);
  5474. amdgpu_ring_write(ring, control);
  5475. }
  5476. static void gfx_v8_0_ring_emit_ib_compute(struct amdgpu_ring *ring,
  5477. struct amdgpu_ib *ib,
  5478. unsigned vm_id, bool ctx_switch)
  5479. {
  5480. u32 control = INDIRECT_BUFFER_VALID | ib->length_dw | (vm_id << 24);
  5481. amdgpu_ring_write(ring, PACKET3(PACKET3_INDIRECT_BUFFER, 2));
  5482. amdgpu_ring_write(ring,
  5483. #ifdef __BIG_ENDIAN
  5484. (2 << 0) |
  5485. #endif
  5486. (ib->gpu_addr & 0xFFFFFFFC));
  5487. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFFFF);
  5488. amdgpu_ring_write(ring, control);
  5489. }
  5490. static void gfx_v8_0_ring_emit_fence_gfx(struct amdgpu_ring *ring, u64 addr,
  5491. u64 seq, unsigned flags)
  5492. {
  5493. bool write64bit = flags & AMDGPU_FENCE_FLAG_64BIT;
  5494. bool int_sel = flags & AMDGPU_FENCE_FLAG_INT;
  5495. /* EVENT_WRITE_EOP - flush caches, send int */
  5496. amdgpu_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE_EOP, 4));
  5497. amdgpu_ring_write(ring, (EOP_TCL1_ACTION_EN |
  5498. EOP_TC_ACTION_EN |
  5499. EOP_TC_WB_ACTION_EN |
  5500. EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) |
  5501. EVENT_INDEX(5)));
  5502. amdgpu_ring_write(ring, addr & 0xfffffffc);
  5503. amdgpu_ring_write(ring, (upper_32_bits(addr) & 0xffff) |
  5504. DATA_SEL(write64bit ? 2 : 1) | INT_SEL(int_sel ? 2 : 0));
  5505. amdgpu_ring_write(ring, lower_32_bits(seq));
  5506. amdgpu_ring_write(ring, upper_32_bits(seq));
  5507. }
  5508. static void gfx_v8_0_ring_emit_pipeline_sync(struct amdgpu_ring *ring)
  5509. {
  5510. int usepfp = (ring->funcs->type == AMDGPU_RING_TYPE_GFX);
  5511. uint32_t seq = ring->fence_drv.sync_seq;
  5512. uint64_t addr = ring->fence_drv.gpu_addr;
  5513. amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  5514. amdgpu_ring_write(ring, (WAIT_REG_MEM_MEM_SPACE(1) | /* memory */
  5515. WAIT_REG_MEM_FUNCTION(3) | /* equal */
  5516. WAIT_REG_MEM_ENGINE(usepfp))); /* pfp or me */
  5517. amdgpu_ring_write(ring, addr & 0xfffffffc);
  5518. amdgpu_ring_write(ring, upper_32_bits(addr) & 0xffffffff);
  5519. amdgpu_ring_write(ring, seq);
  5520. amdgpu_ring_write(ring, 0xffffffff);
  5521. amdgpu_ring_write(ring, 4); /* poll interval */
  5522. }
  5523. static void gfx_v8_0_ring_emit_vm_flush(struct amdgpu_ring *ring,
  5524. unsigned vm_id, uint64_t pd_addr)
  5525. {
  5526. int usepfp = (ring->funcs->type == AMDGPU_RING_TYPE_GFX);
  5527. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5528. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(usepfp) |
  5529. WRITE_DATA_DST_SEL(0)) |
  5530. WR_CONFIRM);
  5531. if (vm_id < 8) {
  5532. amdgpu_ring_write(ring,
  5533. (mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR + vm_id));
  5534. } else {
  5535. amdgpu_ring_write(ring,
  5536. (mmVM_CONTEXT8_PAGE_TABLE_BASE_ADDR + vm_id - 8));
  5537. }
  5538. amdgpu_ring_write(ring, 0);
  5539. amdgpu_ring_write(ring, pd_addr >> 12);
  5540. /* bits 0-15 are the VM contexts0-15 */
  5541. /* invalidate the cache */
  5542. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5543. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  5544. WRITE_DATA_DST_SEL(0)));
  5545. amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST);
  5546. amdgpu_ring_write(ring, 0);
  5547. amdgpu_ring_write(ring, 1 << vm_id);
  5548. /* wait for the invalidate to complete */
  5549. amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  5550. amdgpu_ring_write(ring, (WAIT_REG_MEM_OPERATION(0) | /* wait */
  5551. WAIT_REG_MEM_FUNCTION(0) | /* always */
  5552. WAIT_REG_MEM_ENGINE(0))); /* me */
  5553. amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST);
  5554. amdgpu_ring_write(ring, 0);
  5555. amdgpu_ring_write(ring, 0); /* ref */
  5556. amdgpu_ring_write(ring, 0); /* mask */
  5557. amdgpu_ring_write(ring, 0x20); /* poll interval */
  5558. /* compute doesn't have PFP */
  5559. if (usepfp) {
  5560. /* sync PFP to ME, otherwise we might get invalid PFP reads */
  5561. amdgpu_ring_write(ring, PACKET3(PACKET3_PFP_SYNC_ME, 0));
  5562. amdgpu_ring_write(ring, 0x0);
  5563. }
  5564. }
  5565. static u64 gfx_v8_0_ring_get_wptr_compute(struct amdgpu_ring *ring)
  5566. {
  5567. return ring->adev->wb.wb[ring->wptr_offs];
  5568. }
  5569. static void gfx_v8_0_ring_set_wptr_compute(struct amdgpu_ring *ring)
  5570. {
  5571. struct amdgpu_device *adev = ring->adev;
  5572. /* XXX check if swapping is necessary on BE */
  5573. adev->wb.wb[ring->wptr_offs] = lower_32_bits(ring->wptr);
  5574. WDOORBELL32(ring->doorbell_index, lower_32_bits(ring->wptr));
  5575. }
  5576. static void gfx_v8_0_ring_emit_fence_compute(struct amdgpu_ring *ring,
  5577. u64 addr, u64 seq,
  5578. unsigned flags)
  5579. {
  5580. bool write64bit = flags & AMDGPU_FENCE_FLAG_64BIT;
  5581. bool int_sel = flags & AMDGPU_FENCE_FLAG_INT;
  5582. /* RELEASE_MEM - flush caches, send int */
  5583. amdgpu_ring_write(ring, PACKET3(PACKET3_RELEASE_MEM, 5));
  5584. amdgpu_ring_write(ring, (EOP_TCL1_ACTION_EN |
  5585. EOP_TC_ACTION_EN |
  5586. EOP_TC_WB_ACTION_EN |
  5587. EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) |
  5588. EVENT_INDEX(5)));
  5589. amdgpu_ring_write(ring, DATA_SEL(write64bit ? 2 : 1) | INT_SEL(int_sel ? 2 : 0));
  5590. amdgpu_ring_write(ring, addr & 0xfffffffc);
  5591. amdgpu_ring_write(ring, upper_32_bits(addr));
  5592. amdgpu_ring_write(ring, lower_32_bits(seq));
  5593. amdgpu_ring_write(ring, upper_32_bits(seq));
  5594. }
  5595. static void gfx_v8_0_ring_emit_fence_kiq(struct amdgpu_ring *ring, u64 addr,
  5596. u64 seq, unsigned int flags)
  5597. {
  5598. /* we only allocate 32bit for each seq wb address */
  5599. BUG_ON(flags & AMDGPU_FENCE_FLAG_64BIT);
  5600. /* write fence seq to the "addr" */
  5601. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5602. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  5603. WRITE_DATA_DST_SEL(5) | WR_CONFIRM));
  5604. amdgpu_ring_write(ring, lower_32_bits(addr));
  5605. amdgpu_ring_write(ring, upper_32_bits(addr));
  5606. amdgpu_ring_write(ring, lower_32_bits(seq));
  5607. if (flags & AMDGPU_FENCE_FLAG_INT) {
  5608. /* set register to trigger INT */
  5609. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5610. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  5611. WRITE_DATA_DST_SEL(0) | WR_CONFIRM));
  5612. amdgpu_ring_write(ring, mmCPC_INT_STATUS);
  5613. amdgpu_ring_write(ring, 0);
  5614. amdgpu_ring_write(ring, 0x20000000); /* src_id is 178 */
  5615. }
  5616. }
  5617. static void gfx_v8_ring_emit_sb(struct amdgpu_ring *ring)
  5618. {
  5619. amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  5620. amdgpu_ring_write(ring, 0);
  5621. }
  5622. static void gfx_v8_ring_emit_cntxcntl(struct amdgpu_ring *ring, uint32_t flags)
  5623. {
  5624. uint32_t dw2 = 0;
  5625. if (amdgpu_sriov_vf(ring->adev))
  5626. gfx_v8_0_ring_emit_ce_meta(ring);
  5627. dw2 |= 0x80000000; /* set load_enable otherwise this package is just NOPs */
  5628. if (flags & AMDGPU_HAVE_CTX_SWITCH) {
  5629. gfx_v8_0_ring_emit_vgt_flush(ring);
  5630. /* set load_global_config & load_global_uconfig */
  5631. dw2 |= 0x8001;
  5632. /* set load_cs_sh_regs */
  5633. dw2 |= 0x01000000;
  5634. /* set load_per_context_state & load_gfx_sh_regs for GFX */
  5635. dw2 |= 0x10002;
  5636. /* set load_ce_ram if preamble presented */
  5637. if (AMDGPU_PREAMBLE_IB_PRESENT & flags)
  5638. dw2 |= 0x10000000;
  5639. } else {
  5640. /* still load_ce_ram if this is the first time preamble presented
  5641. * although there is no context switch happens.
  5642. */
  5643. if (AMDGPU_PREAMBLE_IB_PRESENT_FIRST & flags)
  5644. dw2 |= 0x10000000;
  5645. }
  5646. amdgpu_ring_write(ring, PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  5647. amdgpu_ring_write(ring, dw2);
  5648. amdgpu_ring_write(ring, 0);
  5649. }
  5650. static unsigned gfx_v8_0_ring_emit_init_cond_exec(struct amdgpu_ring *ring)
  5651. {
  5652. unsigned ret;
  5653. amdgpu_ring_write(ring, PACKET3(PACKET3_COND_EXEC, 3));
  5654. amdgpu_ring_write(ring, lower_32_bits(ring->cond_exe_gpu_addr));
  5655. amdgpu_ring_write(ring, upper_32_bits(ring->cond_exe_gpu_addr));
  5656. amdgpu_ring_write(ring, 0); /* discard following DWs if *cond_exec_gpu_addr==0 */
  5657. ret = ring->wptr & ring->buf_mask;
  5658. amdgpu_ring_write(ring, 0x55aa55aa); /* patch dummy value later */
  5659. return ret;
  5660. }
  5661. static void gfx_v8_0_ring_emit_patch_cond_exec(struct amdgpu_ring *ring, unsigned offset)
  5662. {
  5663. unsigned cur;
  5664. BUG_ON(offset > ring->buf_mask);
  5665. BUG_ON(ring->ring[offset] != 0x55aa55aa);
  5666. cur = (ring->wptr & ring->buf_mask) - 1;
  5667. if (likely(cur > offset))
  5668. ring->ring[offset] = cur - offset;
  5669. else
  5670. ring->ring[offset] = (ring->ring_size >> 2) - offset + cur;
  5671. }
  5672. static void gfx_v8_0_ring_emit_rreg(struct amdgpu_ring *ring, uint32_t reg)
  5673. {
  5674. struct amdgpu_device *adev = ring->adev;
  5675. amdgpu_ring_write(ring, PACKET3(PACKET3_COPY_DATA, 4));
  5676. amdgpu_ring_write(ring, 0 | /* src: register*/
  5677. (5 << 8) | /* dst: memory */
  5678. (1 << 20)); /* write confirm */
  5679. amdgpu_ring_write(ring, reg);
  5680. amdgpu_ring_write(ring, 0);
  5681. amdgpu_ring_write(ring, lower_32_bits(adev->wb.gpu_addr +
  5682. adev->virt.reg_val_offs * 4));
  5683. amdgpu_ring_write(ring, upper_32_bits(adev->wb.gpu_addr +
  5684. adev->virt.reg_val_offs * 4));
  5685. }
  5686. static void gfx_v8_0_ring_emit_wreg(struct amdgpu_ring *ring, uint32_t reg,
  5687. uint32_t val)
  5688. {
  5689. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5690. amdgpu_ring_write(ring, (1 << 16)); /* no inc addr */
  5691. amdgpu_ring_write(ring, reg);
  5692. amdgpu_ring_write(ring, 0);
  5693. amdgpu_ring_write(ring, val);
  5694. }
  5695. static void gfx_v8_0_set_gfx_eop_interrupt_state(struct amdgpu_device *adev,
  5696. enum amdgpu_interrupt_state state)
  5697. {
  5698. WREG32_FIELD(CP_INT_CNTL_RING0, TIME_STAMP_INT_ENABLE,
  5699. state == AMDGPU_IRQ_STATE_DISABLE ? 0 : 1);
  5700. }
  5701. static void gfx_v8_0_set_compute_eop_interrupt_state(struct amdgpu_device *adev,
  5702. int me, int pipe,
  5703. enum amdgpu_interrupt_state state)
  5704. {
  5705. u32 mec_int_cntl, mec_int_cntl_reg;
  5706. /*
  5707. * amdgpu controls only the first MEC. That's why this function only
  5708. * handles the setting of interrupts for this specific MEC. All other
  5709. * pipes' interrupts are set by amdkfd.
  5710. */
  5711. if (me == 1) {
  5712. switch (pipe) {
  5713. case 0:
  5714. mec_int_cntl_reg = mmCP_ME1_PIPE0_INT_CNTL;
  5715. break;
  5716. case 1:
  5717. mec_int_cntl_reg = mmCP_ME1_PIPE1_INT_CNTL;
  5718. break;
  5719. case 2:
  5720. mec_int_cntl_reg = mmCP_ME1_PIPE2_INT_CNTL;
  5721. break;
  5722. case 3:
  5723. mec_int_cntl_reg = mmCP_ME1_PIPE3_INT_CNTL;
  5724. break;
  5725. default:
  5726. DRM_DEBUG("invalid pipe %d\n", pipe);
  5727. return;
  5728. }
  5729. } else {
  5730. DRM_DEBUG("invalid me %d\n", me);
  5731. return;
  5732. }
  5733. switch (state) {
  5734. case AMDGPU_IRQ_STATE_DISABLE:
  5735. mec_int_cntl = RREG32(mec_int_cntl_reg);
  5736. mec_int_cntl &= ~CP_INT_CNTL_RING0__TIME_STAMP_INT_ENABLE_MASK;
  5737. WREG32(mec_int_cntl_reg, mec_int_cntl);
  5738. break;
  5739. case AMDGPU_IRQ_STATE_ENABLE:
  5740. mec_int_cntl = RREG32(mec_int_cntl_reg);
  5741. mec_int_cntl |= CP_INT_CNTL_RING0__TIME_STAMP_INT_ENABLE_MASK;
  5742. WREG32(mec_int_cntl_reg, mec_int_cntl);
  5743. break;
  5744. default:
  5745. break;
  5746. }
  5747. }
  5748. static int gfx_v8_0_set_priv_reg_fault_state(struct amdgpu_device *adev,
  5749. struct amdgpu_irq_src *source,
  5750. unsigned type,
  5751. enum amdgpu_interrupt_state state)
  5752. {
  5753. WREG32_FIELD(CP_INT_CNTL_RING0, PRIV_REG_INT_ENABLE,
  5754. state == AMDGPU_IRQ_STATE_DISABLE ? 0 : 1);
  5755. return 0;
  5756. }
  5757. static int gfx_v8_0_set_priv_inst_fault_state(struct amdgpu_device *adev,
  5758. struct amdgpu_irq_src *source,
  5759. unsigned type,
  5760. enum amdgpu_interrupt_state state)
  5761. {
  5762. WREG32_FIELD(CP_INT_CNTL_RING0, PRIV_INSTR_INT_ENABLE,
  5763. state == AMDGPU_IRQ_STATE_DISABLE ? 0 : 1);
  5764. return 0;
  5765. }
  5766. static int gfx_v8_0_set_eop_interrupt_state(struct amdgpu_device *adev,
  5767. struct amdgpu_irq_src *src,
  5768. unsigned type,
  5769. enum amdgpu_interrupt_state state)
  5770. {
  5771. switch (type) {
  5772. case AMDGPU_CP_IRQ_GFX_EOP:
  5773. gfx_v8_0_set_gfx_eop_interrupt_state(adev, state);
  5774. break;
  5775. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP:
  5776. gfx_v8_0_set_compute_eop_interrupt_state(adev, 1, 0, state);
  5777. break;
  5778. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE1_EOP:
  5779. gfx_v8_0_set_compute_eop_interrupt_state(adev, 1, 1, state);
  5780. break;
  5781. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE2_EOP:
  5782. gfx_v8_0_set_compute_eop_interrupt_state(adev, 1, 2, state);
  5783. break;
  5784. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE3_EOP:
  5785. gfx_v8_0_set_compute_eop_interrupt_state(adev, 1, 3, state);
  5786. break;
  5787. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE0_EOP:
  5788. gfx_v8_0_set_compute_eop_interrupt_state(adev, 2, 0, state);
  5789. break;
  5790. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE1_EOP:
  5791. gfx_v8_0_set_compute_eop_interrupt_state(adev, 2, 1, state);
  5792. break;
  5793. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE2_EOP:
  5794. gfx_v8_0_set_compute_eop_interrupt_state(adev, 2, 2, state);
  5795. break;
  5796. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE3_EOP:
  5797. gfx_v8_0_set_compute_eop_interrupt_state(adev, 2, 3, state);
  5798. break;
  5799. default:
  5800. break;
  5801. }
  5802. return 0;
  5803. }
  5804. static int gfx_v8_0_eop_irq(struct amdgpu_device *adev,
  5805. struct amdgpu_irq_src *source,
  5806. struct amdgpu_iv_entry *entry)
  5807. {
  5808. int i;
  5809. u8 me_id, pipe_id, queue_id;
  5810. struct amdgpu_ring *ring;
  5811. DRM_DEBUG("IH: CP EOP\n");
  5812. me_id = (entry->ring_id & 0x0c) >> 2;
  5813. pipe_id = (entry->ring_id & 0x03) >> 0;
  5814. queue_id = (entry->ring_id & 0x70) >> 4;
  5815. switch (me_id) {
  5816. case 0:
  5817. amdgpu_fence_process(&adev->gfx.gfx_ring[0]);
  5818. break;
  5819. case 1:
  5820. case 2:
  5821. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  5822. ring = &adev->gfx.compute_ring[i];
  5823. /* Per-queue interrupt is supported for MEC starting from VI.
  5824. * The interrupt can only be enabled/disabled per pipe instead of per queue.
  5825. */
  5826. if ((ring->me == me_id) && (ring->pipe == pipe_id) && (ring->queue == queue_id))
  5827. amdgpu_fence_process(ring);
  5828. }
  5829. break;
  5830. }
  5831. return 0;
  5832. }
  5833. static int gfx_v8_0_priv_reg_irq(struct amdgpu_device *adev,
  5834. struct amdgpu_irq_src *source,
  5835. struct amdgpu_iv_entry *entry)
  5836. {
  5837. DRM_ERROR("Illegal register access in command stream\n");
  5838. schedule_work(&adev->reset_work);
  5839. return 0;
  5840. }
  5841. static int gfx_v8_0_priv_inst_irq(struct amdgpu_device *adev,
  5842. struct amdgpu_irq_src *source,
  5843. struct amdgpu_iv_entry *entry)
  5844. {
  5845. DRM_ERROR("Illegal instruction in command stream\n");
  5846. schedule_work(&adev->reset_work);
  5847. return 0;
  5848. }
  5849. static int gfx_v8_0_kiq_set_interrupt_state(struct amdgpu_device *adev,
  5850. struct amdgpu_irq_src *src,
  5851. unsigned int type,
  5852. enum amdgpu_interrupt_state state)
  5853. {
  5854. struct amdgpu_ring *ring = &(adev->gfx.kiq.ring);
  5855. switch (type) {
  5856. case AMDGPU_CP_KIQ_IRQ_DRIVER0:
  5857. WREG32_FIELD(CPC_INT_CNTL, GENERIC2_INT_ENABLE,
  5858. state == AMDGPU_IRQ_STATE_DISABLE ? 0 : 1);
  5859. if (ring->me == 1)
  5860. WREG32_FIELD_OFFSET(CP_ME1_PIPE0_INT_CNTL,
  5861. ring->pipe,
  5862. GENERIC2_INT_ENABLE,
  5863. state == AMDGPU_IRQ_STATE_DISABLE ? 0 : 1);
  5864. else
  5865. WREG32_FIELD_OFFSET(CP_ME2_PIPE0_INT_CNTL,
  5866. ring->pipe,
  5867. GENERIC2_INT_ENABLE,
  5868. state == AMDGPU_IRQ_STATE_DISABLE ? 0 : 1);
  5869. break;
  5870. default:
  5871. BUG(); /* kiq only support GENERIC2_INT now */
  5872. break;
  5873. }
  5874. return 0;
  5875. }
  5876. static int gfx_v8_0_kiq_irq(struct amdgpu_device *adev,
  5877. struct amdgpu_irq_src *source,
  5878. struct amdgpu_iv_entry *entry)
  5879. {
  5880. u8 me_id, pipe_id, queue_id;
  5881. struct amdgpu_ring *ring = &(adev->gfx.kiq.ring);
  5882. me_id = (entry->ring_id & 0x0c) >> 2;
  5883. pipe_id = (entry->ring_id & 0x03) >> 0;
  5884. queue_id = (entry->ring_id & 0x70) >> 4;
  5885. DRM_DEBUG("IH: CPC GENERIC2_INT, me:%d, pipe:%d, queue:%d\n",
  5886. me_id, pipe_id, queue_id);
  5887. amdgpu_fence_process(ring);
  5888. return 0;
  5889. }
  5890. static const struct amd_ip_funcs gfx_v8_0_ip_funcs = {
  5891. .name = "gfx_v8_0",
  5892. .early_init = gfx_v8_0_early_init,
  5893. .late_init = gfx_v8_0_late_init,
  5894. .sw_init = gfx_v8_0_sw_init,
  5895. .sw_fini = gfx_v8_0_sw_fini,
  5896. .hw_init = gfx_v8_0_hw_init,
  5897. .hw_fini = gfx_v8_0_hw_fini,
  5898. .suspend = gfx_v8_0_suspend,
  5899. .resume = gfx_v8_0_resume,
  5900. .is_idle = gfx_v8_0_is_idle,
  5901. .wait_for_idle = gfx_v8_0_wait_for_idle,
  5902. .check_soft_reset = gfx_v8_0_check_soft_reset,
  5903. .pre_soft_reset = gfx_v8_0_pre_soft_reset,
  5904. .soft_reset = gfx_v8_0_soft_reset,
  5905. .post_soft_reset = gfx_v8_0_post_soft_reset,
  5906. .set_clockgating_state = gfx_v8_0_set_clockgating_state,
  5907. .set_powergating_state = gfx_v8_0_set_powergating_state,
  5908. .get_clockgating_state = gfx_v8_0_get_clockgating_state,
  5909. };
  5910. static const struct amdgpu_ring_funcs gfx_v8_0_ring_funcs_gfx = {
  5911. .type = AMDGPU_RING_TYPE_GFX,
  5912. .align_mask = 0xff,
  5913. .nop = PACKET3(PACKET3_NOP, 0x3FFF),
  5914. .support_64bit_ptrs = false,
  5915. .get_rptr = gfx_v8_0_ring_get_rptr,
  5916. .get_wptr = gfx_v8_0_ring_get_wptr_gfx,
  5917. .set_wptr = gfx_v8_0_ring_set_wptr_gfx,
  5918. .emit_frame_size = /* maximum 215dw if count 16 IBs in */
  5919. 5 + /* COND_EXEC */
  5920. 7 + /* PIPELINE_SYNC */
  5921. 19 + /* VM_FLUSH */
  5922. 8 + /* FENCE for VM_FLUSH */
  5923. 20 + /* GDS switch */
  5924. 4 + /* double SWITCH_BUFFER,
  5925. the first COND_EXEC jump to the place just
  5926. prior to this double SWITCH_BUFFER */
  5927. 5 + /* COND_EXEC */
  5928. 7 + /* HDP_flush */
  5929. 4 + /* VGT_flush */
  5930. 14 + /* CE_META */
  5931. 31 + /* DE_META */
  5932. 3 + /* CNTX_CTRL */
  5933. 5 + /* HDP_INVL */
  5934. 8 + 8 + /* FENCE x2 */
  5935. 2, /* SWITCH_BUFFER */
  5936. .emit_ib_size = 4, /* gfx_v8_0_ring_emit_ib_gfx */
  5937. .emit_ib = gfx_v8_0_ring_emit_ib_gfx,
  5938. .emit_fence = gfx_v8_0_ring_emit_fence_gfx,
  5939. .emit_pipeline_sync = gfx_v8_0_ring_emit_pipeline_sync,
  5940. .emit_vm_flush = gfx_v8_0_ring_emit_vm_flush,
  5941. .emit_gds_switch = gfx_v8_0_ring_emit_gds_switch,
  5942. .emit_hdp_flush = gfx_v8_0_ring_emit_hdp_flush,
  5943. .emit_hdp_invalidate = gfx_v8_0_ring_emit_hdp_invalidate,
  5944. .test_ring = gfx_v8_0_ring_test_ring,
  5945. .test_ib = gfx_v8_0_ring_test_ib,
  5946. .insert_nop = amdgpu_ring_insert_nop,
  5947. .pad_ib = amdgpu_ring_generic_pad_ib,
  5948. .emit_switch_buffer = gfx_v8_ring_emit_sb,
  5949. .emit_cntxcntl = gfx_v8_ring_emit_cntxcntl,
  5950. .init_cond_exec = gfx_v8_0_ring_emit_init_cond_exec,
  5951. .patch_cond_exec = gfx_v8_0_ring_emit_patch_cond_exec,
  5952. };
  5953. static const struct amdgpu_ring_funcs gfx_v8_0_ring_funcs_compute = {
  5954. .type = AMDGPU_RING_TYPE_COMPUTE,
  5955. .align_mask = 0xff,
  5956. .nop = PACKET3(PACKET3_NOP, 0x3FFF),
  5957. .support_64bit_ptrs = false,
  5958. .get_rptr = gfx_v8_0_ring_get_rptr,
  5959. .get_wptr = gfx_v8_0_ring_get_wptr_compute,
  5960. .set_wptr = gfx_v8_0_ring_set_wptr_compute,
  5961. .emit_frame_size =
  5962. 20 + /* gfx_v8_0_ring_emit_gds_switch */
  5963. 7 + /* gfx_v8_0_ring_emit_hdp_flush */
  5964. 5 + /* gfx_v8_0_ring_emit_hdp_invalidate */
  5965. 7 + /* gfx_v8_0_ring_emit_pipeline_sync */
  5966. 17 + /* gfx_v8_0_ring_emit_vm_flush */
  5967. 7 + 7 + 7, /* gfx_v8_0_ring_emit_fence_compute x3 for user fence, vm fence */
  5968. .emit_ib_size = 4, /* gfx_v8_0_ring_emit_ib_compute */
  5969. .emit_ib = gfx_v8_0_ring_emit_ib_compute,
  5970. .emit_fence = gfx_v8_0_ring_emit_fence_compute,
  5971. .emit_pipeline_sync = gfx_v8_0_ring_emit_pipeline_sync,
  5972. .emit_vm_flush = gfx_v8_0_ring_emit_vm_flush,
  5973. .emit_gds_switch = gfx_v8_0_ring_emit_gds_switch,
  5974. .emit_hdp_flush = gfx_v8_0_ring_emit_hdp_flush,
  5975. .emit_hdp_invalidate = gfx_v8_0_ring_emit_hdp_invalidate,
  5976. .test_ring = gfx_v8_0_ring_test_ring,
  5977. .test_ib = gfx_v8_0_ring_test_ib,
  5978. .insert_nop = amdgpu_ring_insert_nop,
  5979. .pad_ib = amdgpu_ring_generic_pad_ib,
  5980. };
  5981. static const struct amdgpu_ring_funcs gfx_v8_0_ring_funcs_kiq = {
  5982. .type = AMDGPU_RING_TYPE_KIQ,
  5983. .align_mask = 0xff,
  5984. .nop = PACKET3(PACKET3_NOP, 0x3FFF),
  5985. .support_64bit_ptrs = false,
  5986. .get_rptr = gfx_v8_0_ring_get_rptr,
  5987. .get_wptr = gfx_v8_0_ring_get_wptr_compute,
  5988. .set_wptr = gfx_v8_0_ring_set_wptr_compute,
  5989. .emit_frame_size =
  5990. 20 + /* gfx_v8_0_ring_emit_gds_switch */
  5991. 7 + /* gfx_v8_0_ring_emit_hdp_flush */
  5992. 5 + /* gfx_v8_0_ring_emit_hdp_invalidate */
  5993. 7 + /* gfx_v8_0_ring_emit_pipeline_sync */
  5994. 17 + /* gfx_v8_0_ring_emit_vm_flush */
  5995. 7 + 7 + 7, /* gfx_v8_0_ring_emit_fence_kiq x3 for user fence, vm fence */
  5996. .emit_ib_size = 4, /* gfx_v8_0_ring_emit_ib_compute */
  5997. .emit_ib = gfx_v8_0_ring_emit_ib_compute,
  5998. .emit_fence = gfx_v8_0_ring_emit_fence_kiq,
  5999. .test_ring = gfx_v8_0_ring_test_ring,
  6000. .test_ib = gfx_v8_0_ring_test_ib,
  6001. .insert_nop = amdgpu_ring_insert_nop,
  6002. .pad_ib = amdgpu_ring_generic_pad_ib,
  6003. .emit_rreg = gfx_v8_0_ring_emit_rreg,
  6004. .emit_wreg = gfx_v8_0_ring_emit_wreg,
  6005. };
  6006. static void gfx_v8_0_set_ring_funcs(struct amdgpu_device *adev)
  6007. {
  6008. int i;
  6009. adev->gfx.kiq.ring.funcs = &gfx_v8_0_ring_funcs_kiq;
  6010. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  6011. adev->gfx.gfx_ring[i].funcs = &gfx_v8_0_ring_funcs_gfx;
  6012. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  6013. adev->gfx.compute_ring[i].funcs = &gfx_v8_0_ring_funcs_compute;
  6014. }
  6015. static const struct amdgpu_irq_src_funcs gfx_v8_0_eop_irq_funcs = {
  6016. .set = gfx_v8_0_set_eop_interrupt_state,
  6017. .process = gfx_v8_0_eop_irq,
  6018. };
  6019. static const struct amdgpu_irq_src_funcs gfx_v8_0_priv_reg_irq_funcs = {
  6020. .set = gfx_v8_0_set_priv_reg_fault_state,
  6021. .process = gfx_v8_0_priv_reg_irq,
  6022. };
  6023. static const struct amdgpu_irq_src_funcs gfx_v8_0_priv_inst_irq_funcs = {
  6024. .set = gfx_v8_0_set_priv_inst_fault_state,
  6025. .process = gfx_v8_0_priv_inst_irq,
  6026. };
  6027. static const struct amdgpu_irq_src_funcs gfx_v8_0_kiq_irq_funcs = {
  6028. .set = gfx_v8_0_kiq_set_interrupt_state,
  6029. .process = gfx_v8_0_kiq_irq,
  6030. };
  6031. static void gfx_v8_0_set_irq_funcs(struct amdgpu_device *adev)
  6032. {
  6033. adev->gfx.eop_irq.num_types = AMDGPU_CP_IRQ_LAST;
  6034. adev->gfx.eop_irq.funcs = &gfx_v8_0_eop_irq_funcs;
  6035. adev->gfx.priv_reg_irq.num_types = 1;
  6036. adev->gfx.priv_reg_irq.funcs = &gfx_v8_0_priv_reg_irq_funcs;
  6037. adev->gfx.priv_inst_irq.num_types = 1;
  6038. adev->gfx.priv_inst_irq.funcs = &gfx_v8_0_priv_inst_irq_funcs;
  6039. adev->gfx.kiq.irq.num_types = AMDGPU_CP_KIQ_IRQ_LAST;
  6040. adev->gfx.kiq.irq.funcs = &gfx_v8_0_kiq_irq_funcs;
  6041. }
  6042. static void gfx_v8_0_set_rlc_funcs(struct amdgpu_device *adev)
  6043. {
  6044. adev->gfx.rlc.funcs = &iceland_rlc_funcs;
  6045. }
  6046. static void gfx_v8_0_set_gds_init(struct amdgpu_device *adev)
  6047. {
  6048. /* init asci gds info */
  6049. adev->gds.mem.total_size = RREG32(mmGDS_VMID0_SIZE);
  6050. adev->gds.gws.total_size = 64;
  6051. adev->gds.oa.total_size = 16;
  6052. if (adev->gds.mem.total_size == 64 * 1024) {
  6053. adev->gds.mem.gfx_partition_size = 4096;
  6054. adev->gds.mem.cs_partition_size = 4096;
  6055. adev->gds.gws.gfx_partition_size = 4;
  6056. adev->gds.gws.cs_partition_size = 4;
  6057. adev->gds.oa.gfx_partition_size = 4;
  6058. adev->gds.oa.cs_partition_size = 1;
  6059. } else {
  6060. adev->gds.mem.gfx_partition_size = 1024;
  6061. adev->gds.mem.cs_partition_size = 1024;
  6062. adev->gds.gws.gfx_partition_size = 16;
  6063. adev->gds.gws.cs_partition_size = 16;
  6064. adev->gds.oa.gfx_partition_size = 4;
  6065. adev->gds.oa.cs_partition_size = 4;
  6066. }
  6067. }
  6068. static void gfx_v8_0_set_user_cu_inactive_bitmap(struct amdgpu_device *adev,
  6069. u32 bitmap)
  6070. {
  6071. u32 data;
  6072. if (!bitmap)
  6073. return;
  6074. data = bitmap << GC_USER_SHADER_ARRAY_CONFIG__INACTIVE_CUS__SHIFT;
  6075. data &= GC_USER_SHADER_ARRAY_CONFIG__INACTIVE_CUS_MASK;
  6076. WREG32(mmGC_USER_SHADER_ARRAY_CONFIG, data);
  6077. }
  6078. static u32 gfx_v8_0_get_cu_active_bitmap(struct amdgpu_device *adev)
  6079. {
  6080. u32 data, mask;
  6081. data = RREG32(mmCC_GC_SHADER_ARRAY_CONFIG) |
  6082. RREG32(mmGC_USER_SHADER_ARRAY_CONFIG);
  6083. mask = amdgpu_gfx_create_bitmask(adev->gfx.config.max_cu_per_sh);
  6084. return ~REG_GET_FIELD(data, CC_GC_SHADER_ARRAY_CONFIG, INACTIVE_CUS) & mask;
  6085. }
  6086. static void gfx_v8_0_get_cu_info(struct amdgpu_device *adev)
  6087. {
  6088. int i, j, k, counter, active_cu_number = 0;
  6089. u32 mask, bitmap, ao_bitmap, ao_cu_mask = 0;
  6090. struct amdgpu_cu_info *cu_info = &adev->gfx.cu_info;
  6091. unsigned disable_masks[4 * 2];
  6092. u32 ao_cu_num;
  6093. memset(cu_info, 0, sizeof(*cu_info));
  6094. if (adev->flags & AMD_IS_APU)
  6095. ao_cu_num = 2;
  6096. else
  6097. ao_cu_num = adev->gfx.config.max_cu_per_sh;
  6098. amdgpu_gfx_parse_disable_cu(disable_masks, 4, 2);
  6099. mutex_lock(&adev->grbm_idx_mutex);
  6100. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  6101. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  6102. mask = 1;
  6103. ao_bitmap = 0;
  6104. counter = 0;
  6105. gfx_v8_0_select_se_sh(adev, i, j, 0xffffffff);
  6106. if (i < 4 && j < 2)
  6107. gfx_v8_0_set_user_cu_inactive_bitmap(
  6108. adev, disable_masks[i * 2 + j]);
  6109. bitmap = gfx_v8_0_get_cu_active_bitmap(adev);
  6110. cu_info->bitmap[i][j] = bitmap;
  6111. for (k = 0; k < adev->gfx.config.max_cu_per_sh; k ++) {
  6112. if (bitmap & mask) {
  6113. if (counter < ao_cu_num)
  6114. ao_bitmap |= mask;
  6115. counter ++;
  6116. }
  6117. mask <<= 1;
  6118. }
  6119. active_cu_number += counter;
  6120. if (i < 2 && j < 2)
  6121. ao_cu_mask |= (ao_bitmap << (i * 16 + j * 8));
  6122. cu_info->ao_cu_bitmap[i][j] = ao_bitmap;
  6123. }
  6124. }
  6125. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  6126. mutex_unlock(&adev->grbm_idx_mutex);
  6127. cu_info->number = active_cu_number;
  6128. cu_info->ao_cu_mask = ao_cu_mask;
  6129. }
  6130. const struct amdgpu_ip_block_version gfx_v8_0_ip_block =
  6131. {
  6132. .type = AMD_IP_BLOCK_TYPE_GFX,
  6133. .major = 8,
  6134. .minor = 0,
  6135. .rev = 0,
  6136. .funcs = &gfx_v8_0_ip_funcs,
  6137. };
  6138. const struct amdgpu_ip_block_version gfx_v8_1_ip_block =
  6139. {
  6140. .type = AMD_IP_BLOCK_TYPE_GFX,
  6141. .major = 8,
  6142. .minor = 1,
  6143. .rev = 0,
  6144. .funcs = &gfx_v8_0_ip_funcs,
  6145. };
  6146. static void gfx_v8_0_ring_emit_ce_meta(struct amdgpu_ring *ring)
  6147. {
  6148. uint64_t ce_payload_addr;
  6149. int cnt_ce;
  6150. static union {
  6151. struct vi_ce_ib_state regular;
  6152. struct vi_ce_ib_state_chained_ib chained;
  6153. } ce_payload = {};
  6154. if (ring->adev->virt.chained_ib_support) {
  6155. ce_payload_addr = AMDGPU_VA_RESERVED_SIZE - 2 * 4096 +
  6156. offsetof(struct vi_gfx_meta_data_chained_ib, ce_payload);
  6157. cnt_ce = (sizeof(ce_payload.chained) >> 2) + 4 - 2;
  6158. } else {
  6159. ce_payload_addr = AMDGPU_VA_RESERVED_SIZE - 2 * 4096 +
  6160. offsetof(struct vi_gfx_meta_data, ce_payload);
  6161. cnt_ce = (sizeof(ce_payload.regular) >> 2) + 4 - 2;
  6162. }
  6163. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, cnt_ce));
  6164. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(2) |
  6165. WRITE_DATA_DST_SEL(8) |
  6166. WR_CONFIRM) |
  6167. WRITE_DATA_CACHE_POLICY(0));
  6168. amdgpu_ring_write(ring, lower_32_bits(ce_payload_addr));
  6169. amdgpu_ring_write(ring, upper_32_bits(ce_payload_addr));
  6170. amdgpu_ring_write_multiple(ring, (void *)&ce_payload, cnt_ce - 2);
  6171. }
  6172. static void gfx_v8_0_ring_emit_de_meta(struct amdgpu_ring *ring)
  6173. {
  6174. uint64_t de_payload_addr, gds_addr, csa_addr;
  6175. int cnt_de;
  6176. static union {
  6177. struct vi_de_ib_state regular;
  6178. struct vi_de_ib_state_chained_ib chained;
  6179. } de_payload = {};
  6180. csa_addr = AMDGPU_VA_RESERVED_SIZE - 2 * 4096;
  6181. gds_addr = csa_addr + 4096;
  6182. if (ring->adev->virt.chained_ib_support) {
  6183. de_payload.chained.gds_backup_addrlo = lower_32_bits(gds_addr);
  6184. de_payload.chained.gds_backup_addrhi = upper_32_bits(gds_addr);
  6185. de_payload_addr = csa_addr + offsetof(struct vi_gfx_meta_data_chained_ib, de_payload);
  6186. cnt_de = (sizeof(de_payload.chained) >> 2) + 4 - 2;
  6187. } else {
  6188. de_payload.regular.gds_backup_addrlo = lower_32_bits(gds_addr);
  6189. de_payload.regular.gds_backup_addrhi = upper_32_bits(gds_addr);
  6190. de_payload_addr = csa_addr + offsetof(struct vi_gfx_meta_data, de_payload);
  6191. cnt_de = (sizeof(de_payload.regular) >> 2) + 4 - 2;
  6192. }
  6193. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, cnt_de));
  6194. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(1) |
  6195. WRITE_DATA_DST_SEL(8) |
  6196. WR_CONFIRM) |
  6197. WRITE_DATA_CACHE_POLICY(0));
  6198. amdgpu_ring_write(ring, lower_32_bits(de_payload_addr));
  6199. amdgpu_ring_write(ring, upper_32_bits(de_payload_addr));
  6200. amdgpu_ring_write_multiple(ring, (void *)&de_payload, cnt_de - 2);
  6201. }