gfx_v6_0.c 109 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485
  1. /*
  2. * Copyright 2015 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <linux/firmware.h>
  24. #include "amdgpu.h"
  25. #include "amdgpu_ih.h"
  26. #include "amdgpu_gfx.h"
  27. #include "amdgpu_ucode.h"
  28. #include "clearstate_si.h"
  29. #include "bif/bif_3_0_d.h"
  30. #include "bif/bif_3_0_sh_mask.h"
  31. #include "oss/oss_1_0_d.h"
  32. #include "oss/oss_1_0_sh_mask.h"
  33. #include "gca/gfx_6_0_d.h"
  34. #include "gca/gfx_6_0_sh_mask.h"
  35. #include "gmc/gmc_6_0_d.h"
  36. #include "gmc/gmc_6_0_sh_mask.h"
  37. #include "dce/dce_6_0_d.h"
  38. #include "dce/dce_6_0_sh_mask.h"
  39. #include "gca/gfx_7_2_enum.h"
  40. #include "si_enums.h"
  41. static void gfx_v6_0_set_ring_funcs(struct amdgpu_device *adev);
  42. static void gfx_v6_0_set_irq_funcs(struct amdgpu_device *adev);
  43. static void gfx_v6_0_get_cu_info(struct amdgpu_device *adev);
  44. MODULE_FIRMWARE("radeon/tahiti_pfp.bin");
  45. MODULE_FIRMWARE("radeon/tahiti_me.bin");
  46. MODULE_FIRMWARE("radeon/tahiti_ce.bin");
  47. MODULE_FIRMWARE("radeon/tahiti_rlc.bin");
  48. MODULE_FIRMWARE("radeon/pitcairn_pfp.bin");
  49. MODULE_FIRMWARE("radeon/pitcairn_me.bin");
  50. MODULE_FIRMWARE("radeon/pitcairn_ce.bin");
  51. MODULE_FIRMWARE("radeon/pitcairn_rlc.bin");
  52. MODULE_FIRMWARE("radeon/verde_pfp.bin");
  53. MODULE_FIRMWARE("radeon/verde_me.bin");
  54. MODULE_FIRMWARE("radeon/verde_ce.bin");
  55. MODULE_FIRMWARE("radeon/verde_rlc.bin");
  56. MODULE_FIRMWARE("radeon/oland_pfp.bin");
  57. MODULE_FIRMWARE("radeon/oland_me.bin");
  58. MODULE_FIRMWARE("radeon/oland_ce.bin");
  59. MODULE_FIRMWARE("radeon/oland_rlc.bin");
  60. MODULE_FIRMWARE("radeon/hainan_pfp.bin");
  61. MODULE_FIRMWARE("radeon/hainan_me.bin");
  62. MODULE_FIRMWARE("radeon/hainan_ce.bin");
  63. MODULE_FIRMWARE("radeon/hainan_rlc.bin");
  64. static u32 gfx_v6_0_get_csb_size(struct amdgpu_device *adev);
  65. static void gfx_v6_0_get_csb_buffer(struct amdgpu_device *adev, volatile u32 *buffer);
  66. //static void gfx_v6_0_init_cp_pg_table(struct amdgpu_device *adev);
  67. static void gfx_v6_0_init_pg(struct amdgpu_device *adev);
  68. #define ARRAY_MODE(x) ((x) << GB_TILE_MODE0__ARRAY_MODE__SHIFT)
  69. #define PIPE_CONFIG(x) ((x) << GB_TILE_MODE0__PIPE_CONFIG__SHIFT)
  70. #define TILE_SPLIT(x) ((x) << GB_TILE_MODE0__TILE_SPLIT__SHIFT)
  71. #define MICRO_TILE_MODE(x) ((x) << 0)
  72. #define SAMPLE_SPLIT(x) ((x) << GB_TILE_MODE0__SAMPLE_SPLIT__SHIFT)
  73. #define BANK_WIDTH(x) ((x) << 14)
  74. #define BANK_HEIGHT(x) ((x) << 16)
  75. #define MACRO_TILE_ASPECT(x) ((x) << 18)
  76. #define NUM_BANKS(x) ((x) << 20)
  77. static const u32 verde_rlc_save_restore_register_list[] =
  78. {
  79. (0x8000 << 16) | (0x98f4 >> 2),
  80. 0x00000000,
  81. (0x8040 << 16) | (0x98f4 >> 2),
  82. 0x00000000,
  83. (0x8000 << 16) | (0xe80 >> 2),
  84. 0x00000000,
  85. (0x8040 << 16) | (0xe80 >> 2),
  86. 0x00000000,
  87. (0x8000 << 16) | (0x89bc >> 2),
  88. 0x00000000,
  89. (0x8040 << 16) | (0x89bc >> 2),
  90. 0x00000000,
  91. (0x8000 << 16) | (0x8c1c >> 2),
  92. 0x00000000,
  93. (0x8040 << 16) | (0x8c1c >> 2),
  94. 0x00000000,
  95. (0x9c00 << 16) | (0x98f0 >> 2),
  96. 0x00000000,
  97. (0x9c00 << 16) | (0xe7c >> 2),
  98. 0x00000000,
  99. (0x8000 << 16) | (0x9148 >> 2),
  100. 0x00000000,
  101. (0x8040 << 16) | (0x9148 >> 2),
  102. 0x00000000,
  103. (0x9c00 << 16) | (0x9150 >> 2),
  104. 0x00000000,
  105. (0x9c00 << 16) | (0x897c >> 2),
  106. 0x00000000,
  107. (0x9c00 << 16) | (0x8d8c >> 2),
  108. 0x00000000,
  109. (0x9c00 << 16) | (0xac54 >> 2),
  110. 0X00000000,
  111. 0x3,
  112. (0x9c00 << 16) | (0x98f8 >> 2),
  113. 0x00000000,
  114. (0x9c00 << 16) | (0x9910 >> 2),
  115. 0x00000000,
  116. (0x9c00 << 16) | (0x9914 >> 2),
  117. 0x00000000,
  118. (0x9c00 << 16) | (0x9918 >> 2),
  119. 0x00000000,
  120. (0x9c00 << 16) | (0x991c >> 2),
  121. 0x00000000,
  122. (0x9c00 << 16) | (0x9920 >> 2),
  123. 0x00000000,
  124. (0x9c00 << 16) | (0x9924 >> 2),
  125. 0x00000000,
  126. (0x9c00 << 16) | (0x9928 >> 2),
  127. 0x00000000,
  128. (0x9c00 << 16) | (0x992c >> 2),
  129. 0x00000000,
  130. (0x9c00 << 16) | (0x9930 >> 2),
  131. 0x00000000,
  132. (0x9c00 << 16) | (0x9934 >> 2),
  133. 0x00000000,
  134. (0x9c00 << 16) | (0x9938 >> 2),
  135. 0x00000000,
  136. (0x9c00 << 16) | (0x993c >> 2),
  137. 0x00000000,
  138. (0x9c00 << 16) | (0x9940 >> 2),
  139. 0x00000000,
  140. (0x9c00 << 16) | (0x9944 >> 2),
  141. 0x00000000,
  142. (0x9c00 << 16) | (0x9948 >> 2),
  143. 0x00000000,
  144. (0x9c00 << 16) | (0x994c >> 2),
  145. 0x00000000,
  146. (0x9c00 << 16) | (0x9950 >> 2),
  147. 0x00000000,
  148. (0x9c00 << 16) | (0x9954 >> 2),
  149. 0x00000000,
  150. (0x9c00 << 16) | (0x9958 >> 2),
  151. 0x00000000,
  152. (0x9c00 << 16) | (0x995c >> 2),
  153. 0x00000000,
  154. (0x9c00 << 16) | (0x9960 >> 2),
  155. 0x00000000,
  156. (0x9c00 << 16) | (0x9964 >> 2),
  157. 0x00000000,
  158. (0x9c00 << 16) | (0x9968 >> 2),
  159. 0x00000000,
  160. (0x9c00 << 16) | (0x996c >> 2),
  161. 0x00000000,
  162. (0x9c00 << 16) | (0x9970 >> 2),
  163. 0x00000000,
  164. (0x9c00 << 16) | (0x9974 >> 2),
  165. 0x00000000,
  166. (0x9c00 << 16) | (0x9978 >> 2),
  167. 0x00000000,
  168. (0x9c00 << 16) | (0x997c >> 2),
  169. 0x00000000,
  170. (0x9c00 << 16) | (0x9980 >> 2),
  171. 0x00000000,
  172. (0x9c00 << 16) | (0x9984 >> 2),
  173. 0x00000000,
  174. (0x9c00 << 16) | (0x9988 >> 2),
  175. 0x00000000,
  176. (0x9c00 << 16) | (0x998c >> 2),
  177. 0x00000000,
  178. (0x9c00 << 16) | (0x8c00 >> 2),
  179. 0x00000000,
  180. (0x9c00 << 16) | (0x8c14 >> 2),
  181. 0x00000000,
  182. (0x9c00 << 16) | (0x8c04 >> 2),
  183. 0x00000000,
  184. (0x9c00 << 16) | (0x8c08 >> 2),
  185. 0x00000000,
  186. (0x8000 << 16) | (0x9b7c >> 2),
  187. 0x00000000,
  188. (0x8040 << 16) | (0x9b7c >> 2),
  189. 0x00000000,
  190. (0x8000 << 16) | (0xe84 >> 2),
  191. 0x00000000,
  192. (0x8040 << 16) | (0xe84 >> 2),
  193. 0x00000000,
  194. (0x8000 << 16) | (0x89c0 >> 2),
  195. 0x00000000,
  196. (0x8040 << 16) | (0x89c0 >> 2),
  197. 0x00000000,
  198. (0x8000 << 16) | (0x914c >> 2),
  199. 0x00000000,
  200. (0x8040 << 16) | (0x914c >> 2),
  201. 0x00000000,
  202. (0x8000 << 16) | (0x8c20 >> 2),
  203. 0x00000000,
  204. (0x8040 << 16) | (0x8c20 >> 2),
  205. 0x00000000,
  206. (0x8000 << 16) | (0x9354 >> 2),
  207. 0x00000000,
  208. (0x8040 << 16) | (0x9354 >> 2),
  209. 0x00000000,
  210. (0x9c00 << 16) | (0x9060 >> 2),
  211. 0x00000000,
  212. (0x9c00 << 16) | (0x9364 >> 2),
  213. 0x00000000,
  214. (0x9c00 << 16) | (0x9100 >> 2),
  215. 0x00000000,
  216. (0x9c00 << 16) | (0x913c >> 2),
  217. 0x00000000,
  218. (0x8000 << 16) | (0x90e0 >> 2),
  219. 0x00000000,
  220. (0x8000 << 16) | (0x90e4 >> 2),
  221. 0x00000000,
  222. (0x8000 << 16) | (0x90e8 >> 2),
  223. 0x00000000,
  224. (0x8040 << 16) | (0x90e0 >> 2),
  225. 0x00000000,
  226. (0x8040 << 16) | (0x90e4 >> 2),
  227. 0x00000000,
  228. (0x8040 << 16) | (0x90e8 >> 2),
  229. 0x00000000,
  230. (0x9c00 << 16) | (0x8bcc >> 2),
  231. 0x00000000,
  232. (0x9c00 << 16) | (0x8b24 >> 2),
  233. 0x00000000,
  234. (0x9c00 << 16) | (0x88c4 >> 2),
  235. 0x00000000,
  236. (0x9c00 << 16) | (0x8e50 >> 2),
  237. 0x00000000,
  238. (0x9c00 << 16) | (0x8c0c >> 2),
  239. 0x00000000,
  240. (0x9c00 << 16) | (0x8e58 >> 2),
  241. 0x00000000,
  242. (0x9c00 << 16) | (0x8e5c >> 2),
  243. 0x00000000,
  244. (0x9c00 << 16) | (0x9508 >> 2),
  245. 0x00000000,
  246. (0x9c00 << 16) | (0x950c >> 2),
  247. 0x00000000,
  248. (0x9c00 << 16) | (0x9494 >> 2),
  249. 0x00000000,
  250. (0x9c00 << 16) | (0xac0c >> 2),
  251. 0x00000000,
  252. (0x9c00 << 16) | (0xac10 >> 2),
  253. 0x00000000,
  254. (0x9c00 << 16) | (0xac14 >> 2),
  255. 0x00000000,
  256. (0x9c00 << 16) | (0xae00 >> 2),
  257. 0x00000000,
  258. (0x9c00 << 16) | (0xac08 >> 2),
  259. 0x00000000,
  260. (0x9c00 << 16) | (0x88d4 >> 2),
  261. 0x00000000,
  262. (0x9c00 << 16) | (0x88c8 >> 2),
  263. 0x00000000,
  264. (0x9c00 << 16) | (0x88cc >> 2),
  265. 0x00000000,
  266. (0x9c00 << 16) | (0x89b0 >> 2),
  267. 0x00000000,
  268. (0x9c00 << 16) | (0x8b10 >> 2),
  269. 0x00000000,
  270. (0x9c00 << 16) | (0x8a14 >> 2),
  271. 0x00000000,
  272. (0x9c00 << 16) | (0x9830 >> 2),
  273. 0x00000000,
  274. (0x9c00 << 16) | (0x9834 >> 2),
  275. 0x00000000,
  276. (0x9c00 << 16) | (0x9838 >> 2),
  277. 0x00000000,
  278. (0x9c00 << 16) | (0x9a10 >> 2),
  279. 0x00000000,
  280. (0x8000 << 16) | (0x9870 >> 2),
  281. 0x00000000,
  282. (0x8000 << 16) | (0x9874 >> 2),
  283. 0x00000000,
  284. (0x8001 << 16) | (0x9870 >> 2),
  285. 0x00000000,
  286. (0x8001 << 16) | (0x9874 >> 2),
  287. 0x00000000,
  288. (0x8040 << 16) | (0x9870 >> 2),
  289. 0x00000000,
  290. (0x8040 << 16) | (0x9874 >> 2),
  291. 0x00000000,
  292. (0x8041 << 16) | (0x9870 >> 2),
  293. 0x00000000,
  294. (0x8041 << 16) | (0x9874 >> 2),
  295. 0x00000000,
  296. 0x00000000
  297. };
  298. static int gfx_v6_0_init_microcode(struct amdgpu_device *adev)
  299. {
  300. const char *chip_name;
  301. char fw_name[30];
  302. int err;
  303. const struct gfx_firmware_header_v1_0 *cp_hdr;
  304. const struct rlc_firmware_header_v1_0 *rlc_hdr;
  305. DRM_DEBUG("\n");
  306. switch (adev->asic_type) {
  307. case CHIP_TAHITI:
  308. chip_name = "tahiti";
  309. break;
  310. case CHIP_PITCAIRN:
  311. chip_name = "pitcairn";
  312. break;
  313. case CHIP_VERDE:
  314. chip_name = "verde";
  315. break;
  316. case CHIP_OLAND:
  317. chip_name = "oland";
  318. break;
  319. case CHIP_HAINAN:
  320. chip_name = "hainan";
  321. break;
  322. default: BUG();
  323. }
  324. snprintf(fw_name, sizeof(fw_name), "radeon/%s_pfp.bin", chip_name);
  325. err = request_firmware(&adev->gfx.pfp_fw, fw_name, adev->dev);
  326. if (err)
  327. goto out;
  328. err = amdgpu_ucode_validate(adev->gfx.pfp_fw);
  329. if (err)
  330. goto out;
  331. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.pfp_fw->data;
  332. adev->gfx.pfp_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  333. adev->gfx.pfp_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  334. snprintf(fw_name, sizeof(fw_name), "radeon/%s_me.bin", chip_name);
  335. err = request_firmware(&adev->gfx.me_fw, fw_name, adev->dev);
  336. if (err)
  337. goto out;
  338. err = amdgpu_ucode_validate(adev->gfx.me_fw);
  339. if (err)
  340. goto out;
  341. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.me_fw->data;
  342. adev->gfx.me_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  343. adev->gfx.me_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  344. snprintf(fw_name, sizeof(fw_name), "radeon/%s_ce.bin", chip_name);
  345. err = request_firmware(&adev->gfx.ce_fw, fw_name, adev->dev);
  346. if (err)
  347. goto out;
  348. err = amdgpu_ucode_validate(adev->gfx.ce_fw);
  349. if (err)
  350. goto out;
  351. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.ce_fw->data;
  352. adev->gfx.ce_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  353. adev->gfx.ce_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  354. snprintf(fw_name, sizeof(fw_name), "radeon/%s_rlc.bin", chip_name);
  355. err = request_firmware(&adev->gfx.rlc_fw, fw_name, adev->dev);
  356. if (err)
  357. goto out;
  358. err = amdgpu_ucode_validate(adev->gfx.rlc_fw);
  359. rlc_hdr = (const struct rlc_firmware_header_v1_0 *)adev->gfx.rlc_fw->data;
  360. adev->gfx.rlc_fw_version = le32_to_cpu(rlc_hdr->header.ucode_version);
  361. adev->gfx.rlc_feature_version = le32_to_cpu(rlc_hdr->ucode_feature_version);
  362. out:
  363. if (err) {
  364. pr_err("gfx6: Failed to load firmware \"%s\"\n", fw_name);
  365. release_firmware(adev->gfx.pfp_fw);
  366. adev->gfx.pfp_fw = NULL;
  367. release_firmware(adev->gfx.me_fw);
  368. adev->gfx.me_fw = NULL;
  369. release_firmware(adev->gfx.ce_fw);
  370. adev->gfx.ce_fw = NULL;
  371. release_firmware(adev->gfx.rlc_fw);
  372. adev->gfx.rlc_fw = NULL;
  373. }
  374. return err;
  375. }
  376. static void gfx_v6_0_tiling_mode_table_init(struct amdgpu_device *adev)
  377. {
  378. const u32 num_tile_mode_states = ARRAY_SIZE(adev->gfx.config.tile_mode_array);
  379. u32 reg_offset, split_equal_to_row_size, *tilemode;
  380. memset(adev->gfx.config.tile_mode_array, 0, sizeof(adev->gfx.config.tile_mode_array));
  381. tilemode = adev->gfx.config.tile_mode_array;
  382. switch (adev->gfx.config.mem_row_size_in_kb) {
  383. case 1:
  384. split_equal_to_row_size = ADDR_SURF_TILE_SPLIT_1KB;
  385. break;
  386. case 2:
  387. default:
  388. split_equal_to_row_size = ADDR_SURF_TILE_SPLIT_2KB;
  389. break;
  390. case 4:
  391. split_equal_to_row_size = ADDR_SURF_TILE_SPLIT_4KB;
  392. break;
  393. }
  394. if (adev->asic_type == CHIP_VERDE) {
  395. tilemode[0] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  396. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  397. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  398. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  399. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  400. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  401. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  402. NUM_BANKS(ADDR_SURF_16_BANK);
  403. tilemode[1] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  404. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  405. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  406. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  407. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  408. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  409. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  410. NUM_BANKS(ADDR_SURF_16_BANK);
  411. tilemode[2] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  412. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  413. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  414. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  415. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  416. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  417. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  418. NUM_BANKS(ADDR_SURF_16_BANK);
  419. tilemode[3] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  420. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  421. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  422. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  423. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  424. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  425. NUM_BANKS(ADDR_SURF_8_BANK) |
  426. TILE_SPLIT(split_equal_to_row_size);
  427. tilemode[4] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  428. ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  429. PIPE_CONFIG(ADDR_SURF_P4_8x16);
  430. tilemode[5] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  431. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  432. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  433. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  434. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  435. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  436. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  437. NUM_BANKS(ADDR_SURF_4_BANK);
  438. tilemode[6] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  439. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  440. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  441. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  442. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  443. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  444. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  445. NUM_BANKS(ADDR_SURF_4_BANK);
  446. tilemode[7] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  447. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  448. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  449. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_1KB) |
  450. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  451. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  452. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  453. NUM_BANKS(ADDR_SURF_2_BANK);
  454. tilemode[8] = ARRAY_MODE(ARRAY_LINEAR_ALIGNED);
  455. tilemode[9] = MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
  456. ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  457. PIPE_CONFIG(ADDR_SURF_P4_8x16);
  458. tilemode[10] = MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
  459. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  460. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  461. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  462. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  463. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  464. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  465. NUM_BANKS(ADDR_SURF_16_BANK);
  466. tilemode[11] = MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
  467. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  468. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  469. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  470. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  471. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  472. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  473. NUM_BANKS(ADDR_SURF_16_BANK);
  474. tilemode[12] = MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
  475. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  476. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  477. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  478. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  479. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  480. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  481. NUM_BANKS(ADDR_SURF_16_BANK);
  482. tilemode[13] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  483. ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  484. PIPE_CONFIG(ADDR_SURF_P4_8x16);
  485. tilemode[14] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  486. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  487. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  488. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  489. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  490. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  491. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  492. NUM_BANKS(ADDR_SURF_16_BANK);
  493. tilemode[15] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  494. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  495. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  496. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  497. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  498. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  499. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  500. NUM_BANKS(ADDR_SURF_16_BANK);
  501. tilemode[16] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  502. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  503. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  504. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  505. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  506. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  507. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  508. NUM_BANKS(ADDR_SURF_16_BANK);
  509. tilemode[17] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  510. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  511. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  512. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  513. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  514. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  515. NUM_BANKS(ADDR_SURF_16_BANK) |
  516. TILE_SPLIT(split_equal_to_row_size);
  517. tilemode[18] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  518. ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  519. PIPE_CONFIG(ADDR_SURF_P4_8x16);
  520. tilemode[19] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  521. ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  522. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  523. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  524. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  525. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  526. NUM_BANKS(ADDR_SURF_16_BANK) |
  527. TILE_SPLIT(split_equal_to_row_size);
  528. tilemode[20] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  529. ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  530. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  531. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  532. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  533. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  534. NUM_BANKS(ADDR_SURF_16_BANK) |
  535. TILE_SPLIT(split_equal_to_row_size);
  536. tilemode[21] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  537. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  538. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  539. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  540. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  541. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  542. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  543. NUM_BANKS(ADDR_SURF_8_BANK);
  544. tilemode[22] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  545. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  546. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  547. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  548. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  549. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  550. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  551. NUM_BANKS(ADDR_SURF_8_BANK);
  552. tilemode[23] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  553. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  554. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  555. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  556. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  557. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  558. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  559. NUM_BANKS(ADDR_SURF_4_BANK);
  560. tilemode[24] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  561. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  562. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  563. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  564. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  565. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  566. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  567. NUM_BANKS(ADDR_SURF_4_BANK);
  568. tilemode[25] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  569. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  570. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  571. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_1KB) |
  572. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  573. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  574. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  575. NUM_BANKS(ADDR_SURF_2_BANK);
  576. tilemode[26] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  577. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  578. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  579. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_1KB) |
  580. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  581. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  582. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  583. NUM_BANKS(ADDR_SURF_2_BANK);
  584. tilemode[27] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  585. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  586. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  587. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_1KB) |
  588. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  589. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  590. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  591. NUM_BANKS(ADDR_SURF_2_BANK);
  592. tilemode[28] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  593. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  594. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  595. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_1KB) |
  596. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  597. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  598. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  599. NUM_BANKS(ADDR_SURF_2_BANK);
  600. tilemode[29] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  601. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  602. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  603. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_1KB) |
  604. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  605. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  606. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  607. NUM_BANKS(ADDR_SURF_2_BANK);
  608. tilemode[30] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  609. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  610. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  611. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  612. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  613. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  614. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  615. NUM_BANKS(ADDR_SURF_2_BANK);
  616. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  617. WREG32(mmGB_TILE_MODE0 + reg_offset, tilemode[reg_offset]);
  618. } else if (adev->asic_type == CHIP_OLAND || adev->asic_type == CHIP_HAINAN) {
  619. tilemode[0] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  620. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  621. PIPE_CONFIG(ADDR_SURF_P2) |
  622. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  623. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  624. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  625. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  626. NUM_BANKS(ADDR_SURF_16_BANK);
  627. tilemode[1] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  628. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  629. PIPE_CONFIG(ADDR_SURF_P2) |
  630. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  631. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  632. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  633. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  634. NUM_BANKS(ADDR_SURF_16_BANK);
  635. tilemode[2] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  636. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  637. PIPE_CONFIG(ADDR_SURF_P2) |
  638. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  639. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  640. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  641. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  642. NUM_BANKS(ADDR_SURF_16_BANK);
  643. tilemode[3] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  644. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  645. PIPE_CONFIG(ADDR_SURF_P2) |
  646. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  647. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  648. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  649. NUM_BANKS(ADDR_SURF_8_BANK) |
  650. TILE_SPLIT(split_equal_to_row_size);
  651. tilemode[4] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  652. ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  653. PIPE_CONFIG(ADDR_SURF_P2);
  654. tilemode[5] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  655. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  656. PIPE_CONFIG(ADDR_SURF_P2) |
  657. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  658. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  659. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  660. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  661. NUM_BANKS(ADDR_SURF_8_BANK);
  662. tilemode[6] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  663. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  664. PIPE_CONFIG(ADDR_SURF_P2) |
  665. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  666. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  667. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  668. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  669. NUM_BANKS(ADDR_SURF_8_BANK);
  670. tilemode[7] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  671. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  672. PIPE_CONFIG(ADDR_SURF_P2) |
  673. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_1KB) |
  674. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  675. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  676. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  677. NUM_BANKS(ADDR_SURF_4_BANK);
  678. tilemode[8] = ARRAY_MODE(ARRAY_LINEAR_ALIGNED);
  679. tilemode[9] = MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
  680. ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  681. PIPE_CONFIG(ADDR_SURF_P2);
  682. tilemode[10] = MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
  683. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  684. PIPE_CONFIG(ADDR_SURF_P2) |
  685. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  686. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  687. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  688. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  689. NUM_BANKS(ADDR_SURF_16_BANK);
  690. tilemode[11] = MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
  691. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  692. PIPE_CONFIG(ADDR_SURF_P2) |
  693. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  694. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  695. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  696. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  697. NUM_BANKS(ADDR_SURF_16_BANK);
  698. tilemode[12] = MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
  699. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  700. PIPE_CONFIG(ADDR_SURF_P2) |
  701. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  702. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  703. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  704. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  705. NUM_BANKS(ADDR_SURF_16_BANK);
  706. tilemode[13] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  707. ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  708. PIPE_CONFIG(ADDR_SURF_P2);
  709. tilemode[14] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  710. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  711. PIPE_CONFIG(ADDR_SURF_P2) |
  712. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  713. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  714. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  715. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  716. NUM_BANKS(ADDR_SURF_16_BANK);
  717. tilemode[15] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  718. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  719. PIPE_CONFIG(ADDR_SURF_P2) |
  720. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  721. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  722. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  723. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  724. NUM_BANKS(ADDR_SURF_16_BANK);
  725. tilemode[16] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  726. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  727. PIPE_CONFIG(ADDR_SURF_P2) |
  728. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  729. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  730. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  731. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  732. NUM_BANKS(ADDR_SURF_16_BANK);
  733. tilemode[17] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  734. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  735. PIPE_CONFIG(ADDR_SURF_P2) |
  736. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  737. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  738. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  739. NUM_BANKS(ADDR_SURF_16_BANK) |
  740. TILE_SPLIT(split_equal_to_row_size);
  741. tilemode[18] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  742. ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  743. PIPE_CONFIG(ADDR_SURF_P2);
  744. tilemode[19] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  745. ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  746. PIPE_CONFIG(ADDR_SURF_P2) |
  747. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  748. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  749. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  750. NUM_BANKS(ADDR_SURF_16_BANK) |
  751. TILE_SPLIT(split_equal_to_row_size);
  752. tilemode[20] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  753. ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  754. PIPE_CONFIG(ADDR_SURF_P2) |
  755. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  756. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  757. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  758. NUM_BANKS(ADDR_SURF_16_BANK) |
  759. TILE_SPLIT(split_equal_to_row_size);
  760. tilemode[21] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  761. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  762. PIPE_CONFIG(ADDR_SURF_P2) |
  763. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  764. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  765. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  766. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  767. NUM_BANKS(ADDR_SURF_8_BANK);
  768. tilemode[22] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  769. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  770. PIPE_CONFIG(ADDR_SURF_P2) |
  771. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  772. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  773. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  774. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  775. NUM_BANKS(ADDR_SURF_8_BANK);
  776. tilemode[23] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  777. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  778. PIPE_CONFIG(ADDR_SURF_P2) |
  779. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  780. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  781. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  782. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  783. NUM_BANKS(ADDR_SURF_8_BANK);
  784. tilemode[24] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  785. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  786. PIPE_CONFIG(ADDR_SURF_P2) |
  787. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  788. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  789. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  790. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  791. NUM_BANKS(ADDR_SURF_8_BANK);
  792. tilemode[25] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  793. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  794. PIPE_CONFIG(ADDR_SURF_P2) |
  795. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_1KB) |
  796. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  797. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  798. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  799. NUM_BANKS(ADDR_SURF_4_BANK);
  800. tilemode[26] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  801. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  802. PIPE_CONFIG(ADDR_SURF_P2) |
  803. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_1KB) |
  804. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  805. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  806. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  807. NUM_BANKS(ADDR_SURF_4_BANK);
  808. tilemode[27] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  809. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  810. PIPE_CONFIG(ADDR_SURF_P2) |
  811. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_1KB) |
  812. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  813. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  814. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  815. NUM_BANKS(ADDR_SURF_4_BANK);
  816. tilemode[28] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  817. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  818. PIPE_CONFIG(ADDR_SURF_P2) |
  819. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_1KB) |
  820. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  821. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  822. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  823. NUM_BANKS(ADDR_SURF_4_BANK);
  824. tilemode[29] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  825. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  826. PIPE_CONFIG(ADDR_SURF_P2) |
  827. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_1KB) |
  828. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  829. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  830. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  831. NUM_BANKS(ADDR_SURF_4_BANK);
  832. tilemode[30] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  833. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  834. PIPE_CONFIG(ADDR_SURF_P2) |
  835. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  836. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  837. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  838. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  839. NUM_BANKS(ADDR_SURF_4_BANK);
  840. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  841. WREG32(mmGB_TILE_MODE0 + reg_offset, tilemode[reg_offset]);
  842. } else if ((adev->asic_type == CHIP_TAHITI) || (adev->asic_type == CHIP_PITCAIRN)) {
  843. tilemode[0] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  844. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  845. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  846. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  847. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  848. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  849. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  850. NUM_BANKS(ADDR_SURF_16_BANK);
  851. tilemode[1] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  852. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  853. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  854. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  855. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  856. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  857. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  858. NUM_BANKS(ADDR_SURF_16_BANK);
  859. tilemode[2] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  860. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  861. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  862. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  863. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  864. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  865. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  866. NUM_BANKS(ADDR_SURF_16_BANK);
  867. tilemode[3] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  868. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  869. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  870. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  871. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  872. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  873. NUM_BANKS(ADDR_SURF_4_BANK) |
  874. TILE_SPLIT(split_equal_to_row_size);
  875. tilemode[4] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  876. ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  877. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16);
  878. tilemode[5] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  879. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  880. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  881. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  882. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  883. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  884. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  885. NUM_BANKS(ADDR_SURF_2_BANK);
  886. tilemode[6] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  887. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  888. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  889. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  890. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  891. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  892. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  893. NUM_BANKS(ADDR_SURF_2_BANK);
  894. tilemode[7] = MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  895. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  896. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  897. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_1KB) |
  898. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  899. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  900. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  901. NUM_BANKS(ADDR_SURF_2_BANK);
  902. tilemode[8] = ARRAY_MODE(ARRAY_LINEAR_ALIGNED);
  903. tilemode[9] = MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
  904. ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  905. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16);
  906. tilemode[10] = MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
  907. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  908. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  909. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  910. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  911. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  912. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  913. NUM_BANKS(ADDR_SURF_16_BANK);
  914. tilemode[11] = MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
  915. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  916. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  917. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  918. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  919. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  920. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  921. NUM_BANKS(ADDR_SURF_16_BANK);
  922. tilemode[12] = MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
  923. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  924. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  925. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  926. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  927. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  928. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  929. NUM_BANKS(ADDR_SURF_16_BANK);
  930. tilemode[13] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  931. ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  932. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16);
  933. tilemode[14] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  934. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  935. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  936. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  937. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  938. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  939. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  940. NUM_BANKS(ADDR_SURF_16_BANK);
  941. tilemode[15] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  942. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  943. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  944. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  945. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  946. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  947. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  948. NUM_BANKS(ADDR_SURF_16_BANK);
  949. tilemode[16] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  950. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  951. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  952. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  953. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  954. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  955. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  956. NUM_BANKS(ADDR_SURF_16_BANK);
  957. tilemode[17] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  958. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  959. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  960. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  961. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  962. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  963. NUM_BANKS(ADDR_SURF_16_BANK) |
  964. TILE_SPLIT(split_equal_to_row_size);
  965. tilemode[18] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  966. ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  967. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16);
  968. tilemode[19] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  969. ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  970. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  971. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  972. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  973. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  974. NUM_BANKS(ADDR_SURF_16_BANK) |
  975. TILE_SPLIT(split_equal_to_row_size);
  976. tilemode[20] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  977. ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  978. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  979. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  980. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  981. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  982. NUM_BANKS(ADDR_SURF_16_BANK) |
  983. TILE_SPLIT(split_equal_to_row_size);
  984. tilemode[21] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  985. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  986. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  987. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  988. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  989. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  990. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  991. NUM_BANKS(ADDR_SURF_4_BANK);
  992. tilemode[22] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  993. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  994. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  995. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  996. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  997. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  998. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  999. NUM_BANKS(ADDR_SURF_4_BANK);
  1000. tilemode[23] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  1001. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1002. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  1003. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  1004. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1005. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  1006. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1007. NUM_BANKS(ADDR_SURF_2_BANK);
  1008. tilemode[24] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  1009. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1010. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  1011. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  1012. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1013. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1014. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1015. NUM_BANKS(ADDR_SURF_2_BANK);
  1016. tilemode[25] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  1017. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1018. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1019. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_1KB) |
  1020. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1021. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1022. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1023. NUM_BANKS(ADDR_SURF_2_BANK);
  1024. tilemode[26] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  1025. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1026. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1027. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_1KB) |
  1028. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1029. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1030. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1031. NUM_BANKS(ADDR_SURF_2_BANK);
  1032. tilemode[27] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  1033. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1034. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1035. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_1KB) |
  1036. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1037. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1038. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1039. NUM_BANKS(ADDR_SURF_2_BANK);
  1040. tilemode[28] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  1041. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1042. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1043. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_1KB) |
  1044. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1045. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1046. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1047. NUM_BANKS(ADDR_SURF_2_BANK);
  1048. tilemode[29] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  1049. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1050. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1051. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_1KB) |
  1052. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1053. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1054. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1055. NUM_BANKS(ADDR_SURF_2_BANK);
  1056. tilemode[30] = MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  1057. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1058. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1059. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  1060. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1061. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1062. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1063. NUM_BANKS(ADDR_SURF_2_BANK);
  1064. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  1065. WREG32(mmGB_TILE_MODE0 + reg_offset, tilemode[reg_offset]);
  1066. } else {
  1067. DRM_ERROR("unknown asic: 0x%x\n", adev->asic_type);
  1068. }
  1069. }
  1070. static void gfx_v6_0_select_se_sh(struct amdgpu_device *adev, u32 se_num,
  1071. u32 sh_num, u32 instance)
  1072. {
  1073. u32 data;
  1074. if (instance == 0xffffffff)
  1075. data = REG_SET_FIELD(0, GRBM_GFX_INDEX, INSTANCE_BROADCAST_WRITES, 1);
  1076. else
  1077. data = REG_SET_FIELD(0, GRBM_GFX_INDEX, INSTANCE_INDEX, instance);
  1078. if ((se_num == 0xffffffff) && (sh_num == 0xffffffff))
  1079. data |= GRBM_GFX_INDEX__SH_BROADCAST_WRITES_MASK |
  1080. GRBM_GFX_INDEX__SE_BROADCAST_WRITES_MASK;
  1081. else if (se_num == 0xffffffff)
  1082. data |= GRBM_GFX_INDEX__SE_BROADCAST_WRITES_MASK |
  1083. (sh_num << GRBM_GFX_INDEX__SH_INDEX__SHIFT);
  1084. else if (sh_num == 0xffffffff)
  1085. data |= GRBM_GFX_INDEX__SH_BROADCAST_WRITES_MASK |
  1086. (se_num << GRBM_GFX_INDEX__SE_INDEX__SHIFT);
  1087. else
  1088. data |= (sh_num << GRBM_GFX_INDEX__SH_INDEX__SHIFT) |
  1089. (se_num << GRBM_GFX_INDEX__SE_INDEX__SHIFT);
  1090. WREG32(mmGRBM_GFX_INDEX, data);
  1091. }
  1092. static u32 gfx_v6_0_get_rb_active_bitmap(struct amdgpu_device *adev)
  1093. {
  1094. u32 data, mask;
  1095. data = RREG32(mmCC_RB_BACKEND_DISABLE) |
  1096. RREG32(mmGC_USER_RB_BACKEND_DISABLE);
  1097. data = REG_GET_FIELD(data, GC_USER_RB_BACKEND_DISABLE, BACKEND_DISABLE);
  1098. mask = amdgpu_gfx_create_bitmask(adev->gfx.config.max_backends_per_se/
  1099. adev->gfx.config.max_sh_per_se);
  1100. return ~data & mask;
  1101. }
  1102. static void gfx_v6_0_raster_config(struct amdgpu_device *adev, u32 *rconf)
  1103. {
  1104. switch (adev->asic_type) {
  1105. case CHIP_TAHITI:
  1106. case CHIP_PITCAIRN:
  1107. *rconf |=
  1108. (2 << PA_SC_RASTER_CONFIG__RB_XSEL2__SHIFT) |
  1109. (1 << PA_SC_RASTER_CONFIG__RB_XSEL__SHIFT) |
  1110. (2 << PA_SC_RASTER_CONFIG__PKR_MAP__SHIFT) |
  1111. (1 << PA_SC_RASTER_CONFIG__PKR_YSEL__SHIFT) |
  1112. (2 << PA_SC_RASTER_CONFIG__SE_MAP__SHIFT) |
  1113. (2 << PA_SC_RASTER_CONFIG__SE_XSEL__SHIFT) |
  1114. (2 << PA_SC_RASTER_CONFIG__SE_YSEL__SHIFT);
  1115. break;
  1116. case CHIP_VERDE:
  1117. *rconf |=
  1118. (1 << PA_SC_RASTER_CONFIG__RB_XSEL__SHIFT) |
  1119. (2 << PA_SC_RASTER_CONFIG__PKR_MAP__SHIFT) |
  1120. (1 << PA_SC_RASTER_CONFIG__PKR_YSEL__SHIFT);
  1121. break;
  1122. case CHIP_OLAND:
  1123. *rconf |= (1 << PA_SC_RASTER_CONFIG__RB_YSEL__SHIFT);
  1124. break;
  1125. case CHIP_HAINAN:
  1126. *rconf |= 0x0;
  1127. break;
  1128. default:
  1129. DRM_ERROR("unknown asic: 0x%x\n", adev->asic_type);
  1130. break;
  1131. }
  1132. }
  1133. static void gfx_v6_0_write_harvested_raster_configs(struct amdgpu_device *adev,
  1134. u32 raster_config, unsigned rb_mask,
  1135. unsigned num_rb)
  1136. {
  1137. unsigned sh_per_se = max_t(unsigned, adev->gfx.config.max_sh_per_se, 1);
  1138. unsigned num_se = max_t(unsigned, adev->gfx.config.max_shader_engines, 1);
  1139. unsigned rb_per_pkr = min_t(unsigned, num_rb / num_se / sh_per_se, 2);
  1140. unsigned rb_per_se = num_rb / num_se;
  1141. unsigned se_mask[4];
  1142. unsigned se;
  1143. se_mask[0] = ((1 << rb_per_se) - 1) & rb_mask;
  1144. se_mask[1] = (se_mask[0] << rb_per_se) & rb_mask;
  1145. se_mask[2] = (se_mask[1] << rb_per_se) & rb_mask;
  1146. se_mask[3] = (se_mask[2] << rb_per_se) & rb_mask;
  1147. WARN_ON(!(num_se == 1 || num_se == 2 || num_se == 4));
  1148. WARN_ON(!(sh_per_se == 1 || sh_per_se == 2));
  1149. WARN_ON(!(rb_per_pkr == 1 || rb_per_pkr == 2));
  1150. for (se = 0; se < num_se; se++) {
  1151. unsigned raster_config_se = raster_config;
  1152. unsigned pkr0_mask = ((1 << rb_per_pkr) - 1) << (se * rb_per_se);
  1153. unsigned pkr1_mask = pkr0_mask << rb_per_pkr;
  1154. int idx = (se / 2) * 2;
  1155. if ((num_se > 1) && (!se_mask[idx] || !se_mask[idx + 1])) {
  1156. raster_config_se &= ~PA_SC_RASTER_CONFIG__SE_MAP_MASK;
  1157. if (!se_mask[idx])
  1158. raster_config_se |= RASTER_CONFIG_SE_MAP_3 << PA_SC_RASTER_CONFIG__SE_MAP__SHIFT;
  1159. else
  1160. raster_config_se |= RASTER_CONFIG_SE_MAP_0 << PA_SC_RASTER_CONFIG__SE_MAP__SHIFT;
  1161. }
  1162. pkr0_mask &= rb_mask;
  1163. pkr1_mask &= rb_mask;
  1164. if (rb_per_se > 2 && (!pkr0_mask || !pkr1_mask)) {
  1165. raster_config_se &= ~PA_SC_RASTER_CONFIG__PKR_MAP_MASK;
  1166. if (!pkr0_mask)
  1167. raster_config_se |= RASTER_CONFIG_PKR_MAP_3 << PA_SC_RASTER_CONFIG__PKR_MAP__SHIFT;
  1168. else
  1169. raster_config_se |= RASTER_CONFIG_PKR_MAP_0 << PA_SC_RASTER_CONFIG__PKR_MAP__SHIFT;
  1170. }
  1171. if (rb_per_se >= 2) {
  1172. unsigned rb0_mask = 1 << (se * rb_per_se);
  1173. unsigned rb1_mask = rb0_mask << 1;
  1174. rb0_mask &= rb_mask;
  1175. rb1_mask &= rb_mask;
  1176. if (!rb0_mask || !rb1_mask) {
  1177. raster_config_se &= ~PA_SC_RASTER_CONFIG__RB_MAP_PKR0_MASK;
  1178. if (!rb0_mask)
  1179. raster_config_se |=
  1180. RASTER_CONFIG_RB_MAP_3 << PA_SC_RASTER_CONFIG__RB_MAP_PKR0__SHIFT;
  1181. else
  1182. raster_config_se |=
  1183. RASTER_CONFIG_RB_MAP_0 << PA_SC_RASTER_CONFIG__RB_MAP_PKR0__SHIFT;
  1184. }
  1185. if (rb_per_se > 2) {
  1186. rb0_mask = 1 << (se * rb_per_se + rb_per_pkr);
  1187. rb1_mask = rb0_mask << 1;
  1188. rb0_mask &= rb_mask;
  1189. rb1_mask &= rb_mask;
  1190. if (!rb0_mask || !rb1_mask) {
  1191. raster_config_se &= ~PA_SC_RASTER_CONFIG__RB_MAP_PKR1_MASK;
  1192. if (!rb0_mask)
  1193. raster_config_se |=
  1194. RASTER_CONFIG_RB_MAP_3 << PA_SC_RASTER_CONFIG__RB_MAP_PKR1__SHIFT;
  1195. else
  1196. raster_config_se |=
  1197. RASTER_CONFIG_RB_MAP_0 << PA_SC_RASTER_CONFIG__RB_MAP_PKR1__SHIFT;
  1198. }
  1199. }
  1200. }
  1201. /* GRBM_GFX_INDEX has a different offset on SI */
  1202. gfx_v6_0_select_se_sh(adev, se, 0xffffffff, 0xffffffff);
  1203. WREG32(mmPA_SC_RASTER_CONFIG, raster_config_se);
  1204. }
  1205. /* GRBM_GFX_INDEX has a different offset on SI */
  1206. gfx_v6_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  1207. }
  1208. static void gfx_v6_0_setup_rb(struct amdgpu_device *adev)
  1209. {
  1210. int i, j;
  1211. u32 data;
  1212. u32 raster_config = 0;
  1213. u32 active_rbs = 0;
  1214. u32 rb_bitmap_width_per_sh = adev->gfx.config.max_backends_per_se /
  1215. adev->gfx.config.max_sh_per_se;
  1216. unsigned num_rb_pipes;
  1217. mutex_lock(&adev->grbm_idx_mutex);
  1218. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  1219. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  1220. gfx_v6_0_select_se_sh(adev, i, j, 0xffffffff);
  1221. data = gfx_v6_0_get_rb_active_bitmap(adev);
  1222. active_rbs |= data <<
  1223. ((i * adev->gfx.config.max_sh_per_se + j) *
  1224. rb_bitmap_width_per_sh);
  1225. }
  1226. }
  1227. gfx_v6_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  1228. adev->gfx.config.backend_enable_mask = active_rbs;
  1229. adev->gfx.config.num_rbs = hweight32(active_rbs);
  1230. num_rb_pipes = min_t(unsigned, adev->gfx.config.max_backends_per_se *
  1231. adev->gfx.config.max_shader_engines, 16);
  1232. gfx_v6_0_raster_config(adev, &raster_config);
  1233. if (!adev->gfx.config.backend_enable_mask ||
  1234. adev->gfx.config.num_rbs >= num_rb_pipes)
  1235. WREG32(mmPA_SC_RASTER_CONFIG, raster_config);
  1236. else
  1237. gfx_v6_0_write_harvested_raster_configs(adev, raster_config,
  1238. adev->gfx.config.backend_enable_mask,
  1239. num_rb_pipes);
  1240. /* cache the values for userspace */
  1241. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  1242. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  1243. gfx_v6_0_select_se_sh(adev, i, j, 0xffffffff);
  1244. adev->gfx.config.rb_config[i][j].rb_backend_disable =
  1245. RREG32(mmCC_RB_BACKEND_DISABLE);
  1246. adev->gfx.config.rb_config[i][j].user_rb_backend_disable =
  1247. RREG32(mmGC_USER_RB_BACKEND_DISABLE);
  1248. adev->gfx.config.rb_config[i][j].raster_config =
  1249. RREG32(mmPA_SC_RASTER_CONFIG);
  1250. }
  1251. }
  1252. gfx_v6_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  1253. mutex_unlock(&adev->grbm_idx_mutex);
  1254. }
  1255. static void gfx_v6_0_set_user_cu_inactive_bitmap(struct amdgpu_device *adev,
  1256. u32 bitmap)
  1257. {
  1258. u32 data;
  1259. if (!bitmap)
  1260. return;
  1261. data = bitmap << GC_USER_SHADER_ARRAY_CONFIG__INACTIVE_CUS__SHIFT;
  1262. data &= GC_USER_SHADER_ARRAY_CONFIG__INACTIVE_CUS_MASK;
  1263. WREG32(mmGC_USER_SHADER_ARRAY_CONFIG, data);
  1264. }
  1265. static u32 gfx_v6_0_get_cu_enabled(struct amdgpu_device *adev)
  1266. {
  1267. u32 data, mask;
  1268. data = RREG32(mmCC_GC_SHADER_ARRAY_CONFIG) |
  1269. RREG32(mmGC_USER_SHADER_ARRAY_CONFIG);
  1270. mask = amdgpu_gfx_create_bitmask(adev->gfx.config.max_cu_per_sh);
  1271. return ~REG_GET_FIELD(data, CC_GC_SHADER_ARRAY_CONFIG, INACTIVE_CUS) & mask;
  1272. }
  1273. static void gfx_v6_0_setup_spi(struct amdgpu_device *adev)
  1274. {
  1275. int i, j, k;
  1276. u32 data, mask;
  1277. u32 active_cu = 0;
  1278. mutex_lock(&adev->grbm_idx_mutex);
  1279. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  1280. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  1281. gfx_v6_0_select_se_sh(adev, i, j, 0xffffffff);
  1282. data = RREG32(mmSPI_STATIC_THREAD_MGMT_3);
  1283. active_cu = gfx_v6_0_get_cu_enabled(adev);
  1284. mask = 1;
  1285. for (k = 0; k < 16; k++) {
  1286. mask <<= k;
  1287. if (active_cu & mask) {
  1288. data &= ~mask;
  1289. WREG32(mmSPI_STATIC_THREAD_MGMT_3, data);
  1290. break;
  1291. }
  1292. }
  1293. }
  1294. }
  1295. gfx_v6_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  1296. mutex_unlock(&adev->grbm_idx_mutex);
  1297. }
  1298. static void gfx_v6_0_config_init(struct amdgpu_device *adev)
  1299. {
  1300. adev->gfx.config.double_offchip_lds_buf = 0;
  1301. }
  1302. static void gfx_v6_0_gpu_init(struct amdgpu_device *adev)
  1303. {
  1304. u32 gb_addr_config = 0;
  1305. u32 mc_shared_chmap, mc_arb_ramcfg;
  1306. u32 sx_debug_1;
  1307. u32 hdp_host_path_cntl;
  1308. u32 tmp;
  1309. switch (adev->asic_type) {
  1310. case CHIP_TAHITI:
  1311. adev->gfx.config.max_shader_engines = 2;
  1312. adev->gfx.config.max_tile_pipes = 12;
  1313. adev->gfx.config.max_cu_per_sh = 8;
  1314. adev->gfx.config.max_sh_per_se = 2;
  1315. adev->gfx.config.max_backends_per_se = 4;
  1316. adev->gfx.config.max_texture_channel_caches = 12;
  1317. adev->gfx.config.max_gprs = 256;
  1318. adev->gfx.config.max_gs_threads = 32;
  1319. adev->gfx.config.max_hw_contexts = 8;
  1320. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1321. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1322. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1323. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1324. gb_addr_config = TAHITI_GB_ADDR_CONFIG_GOLDEN;
  1325. break;
  1326. case CHIP_PITCAIRN:
  1327. adev->gfx.config.max_shader_engines = 2;
  1328. adev->gfx.config.max_tile_pipes = 8;
  1329. adev->gfx.config.max_cu_per_sh = 5;
  1330. adev->gfx.config.max_sh_per_se = 2;
  1331. adev->gfx.config.max_backends_per_se = 4;
  1332. adev->gfx.config.max_texture_channel_caches = 8;
  1333. adev->gfx.config.max_gprs = 256;
  1334. adev->gfx.config.max_gs_threads = 32;
  1335. adev->gfx.config.max_hw_contexts = 8;
  1336. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1337. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1338. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1339. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1340. gb_addr_config = TAHITI_GB_ADDR_CONFIG_GOLDEN;
  1341. break;
  1342. case CHIP_VERDE:
  1343. adev->gfx.config.max_shader_engines = 1;
  1344. adev->gfx.config.max_tile_pipes = 4;
  1345. adev->gfx.config.max_cu_per_sh = 5;
  1346. adev->gfx.config.max_sh_per_se = 2;
  1347. adev->gfx.config.max_backends_per_se = 4;
  1348. adev->gfx.config.max_texture_channel_caches = 4;
  1349. adev->gfx.config.max_gprs = 256;
  1350. adev->gfx.config.max_gs_threads = 32;
  1351. adev->gfx.config.max_hw_contexts = 8;
  1352. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1353. adev->gfx.config.sc_prim_fifo_size_backend = 0x40;
  1354. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1355. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1356. gb_addr_config = VERDE_GB_ADDR_CONFIG_GOLDEN;
  1357. break;
  1358. case CHIP_OLAND:
  1359. adev->gfx.config.max_shader_engines = 1;
  1360. adev->gfx.config.max_tile_pipes = 4;
  1361. adev->gfx.config.max_cu_per_sh = 6;
  1362. adev->gfx.config.max_sh_per_se = 1;
  1363. adev->gfx.config.max_backends_per_se = 2;
  1364. adev->gfx.config.max_texture_channel_caches = 4;
  1365. adev->gfx.config.max_gprs = 256;
  1366. adev->gfx.config.max_gs_threads = 16;
  1367. adev->gfx.config.max_hw_contexts = 8;
  1368. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1369. adev->gfx.config.sc_prim_fifo_size_backend = 0x40;
  1370. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1371. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1372. gb_addr_config = VERDE_GB_ADDR_CONFIG_GOLDEN;
  1373. break;
  1374. case CHIP_HAINAN:
  1375. adev->gfx.config.max_shader_engines = 1;
  1376. adev->gfx.config.max_tile_pipes = 4;
  1377. adev->gfx.config.max_cu_per_sh = 5;
  1378. adev->gfx.config.max_sh_per_se = 1;
  1379. adev->gfx.config.max_backends_per_se = 1;
  1380. adev->gfx.config.max_texture_channel_caches = 2;
  1381. adev->gfx.config.max_gprs = 256;
  1382. adev->gfx.config.max_gs_threads = 16;
  1383. adev->gfx.config.max_hw_contexts = 8;
  1384. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1385. adev->gfx.config.sc_prim_fifo_size_backend = 0x40;
  1386. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1387. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1388. gb_addr_config = HAINAN_GB_ADDR_CONFIG_GOLDEN;
  1389. break;
  1390. default:
  1391. BUG();
  1392. break;
  1393. }
  1394. WREG32(mmGRBM_CNTL, (0xff << GRBM_CNTL__READ_TIMEOUT__SHIFT));
  1395. WREG32(mmSRBM_INT_CNTL, 1);
  1396. WREG32(mmSRBM_INT_ACK, 1);
  1397. WREG32(mmBIF_FB_EN, BIF_FB_EN__FB_READ_EN_MASK | BIF_FB_EN__FB_WRITE_EN_MASK);
  1398. mc_shared_chmap = RREG32(mmMC_SHARED_CHMAP);
  1399. adev->gfx.config.mc_arb_ramcfg = RREG32(mmMC_ARB_RAMCFG);
  1400. mc_arb_ramcfg = adev->gfx.config.mc_arb_ramcfg;
  1401. adev->gfx.config.num_tile_pipes = adev->gfx.config.max_tile_pipes;
  1402. adev->gfx.config.mem_max_burst_length_bytes = 256;
  1403. tmp = (mc_arb_ramcfg & MC_ARB_RAMCFG__NOOFCOLS_MASK) >> MC_ARB_RAMCFG__NOOFCOLS__SHIFT;
  1404. adev->gfx.config.mem_row_size_in_kb = (4 * (1 << (8 + tmp))) / 1024;
  1405. if (adev->gfx.config.mem_row_size_in_kb > 4)
  1406. adev->gfx.config.mem_row_size_in_kb = 4;
  1407. adev->gfx.config.shader_engine_tile_size = 32;
  1408. adev->gfx.config.num_gpus = 1;
  1409. adev->gfx.config.multi_gpu_tile_size = 64;
  1410. gb_addr_config &= ~GB_ADDR_CONFIG__ROW_SIZE_MASK;
  1411. switch (adev->gfx.config.mem_row_size_in_kb) {
  1412. case 1:
  1413. default:
  1414. gb_addr_config |= 0 << GB_ADDR_CONFIG__ROW_SIZE__SHIFT;
  1415. break;
  1416. case 2:
  1417. gb_addr_config |= 1 << GB_ADDR_CONFIG__ROW_SIZE__SHIFT;
  1418. break;
  1419. case 4:
  1420. gb_addr_config |= 2 << GB_ADDR_CONFIG__ROW_SIZE__SHIFT;
  1421. break;
  1422. }
  1423. gb_addr_config &= ~GB_ADDR_CONFIG__NUM_SHADER_ENGINES_MASK;
  1424. if (adev->gfx.config.max_shader_engines == 2)
  1425. gb_addr_config |= 1 << GB_ADDR_CONFIG__NUM_SHADER_ENGINES__SHIFT;
  1426. adev->gfx.config.gb_addr_config = gb_addr_config;
  1427. WREG32(mmGB_ADDR_CONFIG, gb_addr_config);
  1428. WREG32(mmDMIF_ADDR_CONFIG, gb_addr_config);
  1429. WREG32(mmDMIF_ADDR_CALC, gb_addr_config);
  1430. WREG32(mmHDP_ADDR_CONFIG, gb_addr_config);
  1431. WREG32(mmDMA_TILING_CONFIG + DMA0_REGISTER_OFFSET, gb_addr_config);
  1432. WREG32(mmDMA_TILING_CONFIG + DMA1_REGISTER_OFFSET, gb_addr_config);
  1433. #if 0
  1434. if (adev->has_uvd) {
  1435. WREG32(mmUVD_UDEC_ADDR_CONFIG, gb_addr_config);
  1436. WREG32(mmUVD_UDEC_DB_ADDR_CONFIG, gb_addr_config);
  1437. WREG32(mmUVD_UDEC_DBW_ADDR_CONFIG, gb_addr_config);
  1438. }
  1439. #endif
  1440. gfx_v6_0_tiling_mode_table_init(adev);
  1441. gfx_v6_0_setup_rb(adev);
  1442. gfx_v6_0_setup_spi(adev);
  1443. gfx_v6_0_get_cu_info(adev);
  1444. gfx_v6_0_config_init(adev);
  1445. WREG32(mmCP_QUEUE_THRESHOLDS, ((0x16 << CP_QUEUE_THRESHOLDS__ROQ_IB1_START__SHIFT) |
  1446. (0x2b << CP_QUEUE_THRESHOLDS__ROQ_IB2_START__SHIFT)));
  1447. WREG32(mmCP_MEQ_THRESHOLDS, (0x30 << CP_MEQ_THRESHOLDS__MEQ1_START__SHIFT) |
  1448. (0x60 << CP_MEQ_THRESHOLDS__MEQ2_START__SHIFT));
  1449. sx_debug_1 = RREG32(mmSX_DEBUG_1);
  1450. WREG32(mmSX_DEBUG_1, sx_debug_1);
  1451. WREG32(mmSPI_CONFIG_CNTL_1, (4 << SPI_CONFIG_CNTL_1__VTX_DONE_DELAY__SHIFT));
  1452. WREG32(mmPA_SC_FIFO_SIZE, ((adev->gfx.config.sc_prim_fifo_size_frontend << PA_SC_FIFO_SIZE__SC_FRONTEND_PRIM_FIFO_SIZE__SHIFT) |
  1453. (adev->gfx.config.sc_prim_fifo_size_backend << PA_SC_FIFO_SIZE__SC_BACKEND_PRIM_FIFO_SIZE__SHIFT) |
  1454. (adev->gfx.config.sc_hiz_tile_fifo_size << PA_SC_FIFO_SIZE__SC_HIZ_TILE_FIFO_SIZE__SHIFT) |
  1455. (adev->gfx.config.sc_earlyz_tile_fifo_size << PA_SC_FIFO_SIZE__SC_EARLYZ_TILE_FIFO_SIZE__SHIFT)));
  1456. WREG32(mmVGT_NUM_INSTANCES, 1);
  1457. WREG32(mmCP_PERFMON_CNTL, 0);
  1458. WREG32(mmSQ_CONFIG, 0);
  1459. WREG32(mmPA_SC_FORCE_EOV_MAX_CNTS, ((4095 << PA_SC_FORCE_EOV_MAX_CNTS__FORCE_EOV_MAX_CLK_CNT__SHIFT) |
  1460. (255 << PA_SC_FORCE_EOV_MAX_CNTS__FORCE_EOV_MAX_REZ_CNT__SHIFT)));
  1461. WREG32(mmVGT_CACHE_INVALIDATION,
  1462. (VC_AND_TC << VGT_CACHE_INVALIDATION__CACHE_INVALIDATION__SHIFT) |
  1463. (ES_AND_GS_AUTO << VGT_CACHE_INVALIDATION__AUTO_INVLD_EN__SHIFT));
  1464. WREG32(mmVGT_GS_VERTEX_REUSE, 16);
  1465. WREG32(mmPA_SC_LINE_STIPPLE_STATE, 0);
  1466. WREG32(mmCB_PERFCOUNTER0_SELECT0, 0);
  1467. WREG32(mmCB_PERFCOUNTER0_SELECT1, 0);
  1468. WREG32(mmCB_PERFCOUNTER1_SELECT0, 0);
  1469. WREG32(mmCB_PERFCOUNTER1_SELECT1, 0);
  1470. WREG32(mmCB_PERFCOUNTER2_SELECT0, 0);
  1471. WREG32(mmCB_PERFCOUNTER2_SELECT1, 0);
  1472. WREG32(mmCB_PERFCOUNTER3_SELECT0, 0);
  1473. WREG32(mmCB_PERFCOUNTER3_SELECT1, 0);
  1474. hdp_host_path_cntl = RREG32(mmHDP_HOST_PATH_CNTL);
  1475. WREG32(mmHDP_HOST_PATH_CNTL, hdp_host_path_cntl);
  1476. WREG32(mmPA_CL_ENHANCE, PA_CL_ENHANCE__CLIP_VTX_REORDER_ENA_MASK |
  1477. (3 << PA_CL_ENHANCE__NUM_CLIP_SEQ__SHIFT));
  1478. udelay(50);
  1479. }
  1480. static void gfx_v6_0_scratch_init(struct amdgpu_device *adev)
  1481. {
  1482. adev->gfx.scratch.num_reg = 8;
  1483. adev->gfx.scratch.reg_base = mmSCRATCH_REG0;
  1484. adev->gfx.scratch.free_mask = (1u << adev->gfx.scratch.num_reg) - 1;
  1485. }
  1486. static int gfx_v6_0_ring_test_ring(struct amdgpu_ring *ring)
  1487. {
  1488. struct amdgpu_device *adev = ring->adev;
  1489. uint32_t scratch;
  1490. uint32_t tmp = 0;
  1491. unsigned i;
  1492. int r;
  1493. r = amdgpu_gfx_scratch_get(adev, &scratch);
  1494. if (r) {
  1495. DRM_ERROR("amdgpu: cp failed to get scratch reg (%d).\n", r);
  1496. return r;
  1497. }
  1498. WREG32(scratch, 0xCAFEDEAD);
  1499. r = amdgpu_ring_alloc(ring, 3);
  1500. if (r) {
  1501. DRM_ERROR("amdgpu: cp failed to lock ring %d (%d).\n", ring->idx, r);
  1502. amdgpu_gfx_scratch_free(adev, scratch);
  1503. return r;
  1504. }
  1505. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  1506. amdgpu_ring_write(ring, (scratch - PACKET3_SET_CONFIG_REG_START));
  1507. amdgpu_ring_write(ring, 0xDEADBEEF);
  1508. amdgpu_ring_commit(ring);
  1509. for (i = 0; i < adev->usec_timeout; i++) {
  1510. tmp = RREG32(scratch);
  1511. if (tmp == 0xDEADBEEF)
  1512. break;
  1513. DRM_UDELAY(1);
  1514. }
  1515. if (i < adev->usec_timeout) {
  1516. DRM_INFO("ring test on %d succeeded in %d usecs\n", ring->idx, i);
  1517. } else {
  1518. DRM_ERROR("amdgpu: ring %d test failed (scratch(0x%04X)=0x%08X)\n",
  1519. ring->idx, scratch, tmp);
  1520. r = -EINVAL;
  1521. }
  1522. amdgpu_gfx_scratch_free(adev, scratch);
  1523. return r;
  1524. }
  1525. static void gfx_v6_0_ring_emit_hdp_flush(struct amdgpu_ring *ring)
  1526. {
  1527. /* flush hdp cache */
  1528. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  1529. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(1) |
  1530. WRITE_DATA_DST_SEL(0)));
  1531. amdgpu_ring_write(ring, mmHDP_MEM_COHERENCY_FLUSH_CNTL);
  1532. amdgpu_ring_write(ring, 0);
  1533. amdgpu_ring_write(ring, 0x1);
  1534. }
  1535. static void gfx_v6_0_ring_emit_vgt_flush(struct amdgpu_ring *ring)
  1536. {
  1537. amdgpu_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE, 0));
  1538. amdgpu_ring_write(ring, EVENT_TYPE(VGT_FLUSH) |
  1539. EVENT_INDEX(0));
  1540. }
  1541. /**
  1542. * gfx_v6_0_ring_emit_hdp_invalidate - emit an hdp invalidate on the cp
  1543. *
  1544. * @adev: amdgpu_device pointer
  1545. * @ridx: amdgpu ring index
  1546. *
  1547. * Emits an hdp invalidate on the cp.
  1548. */
  1549. static void gfx_v6_0_ring_emit_hdp_invalidate(struct amdgpu_ring *ring)
  1550. {
  1551. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  1552. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(1) |
  1553. WRITE_DATA_DST_SEL(0)));
  1554. amdgpu_ring_write(ring, mmHDP_DEBUG0);
  1555. amdgpu_ring_write(ring, 0);
  1556. amdgpu_ring_write(ring, 0x1);
  1557. }
  1558. static void gfx_v6_0_ring_emit_fence(struct amdgpu_ring *ring, u64 addr,
  1559. u64 seq, unsigned flags)
  1560. {
  1561. bool write64bit = flags & AMDGPU_FENCE_FLAG_64BIT;
  1562. bool int_sel = flags & AMDGPU_FENCE_FLAG_INT;
  1563. /* flush read cache over gart */
  1564. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  1565. amdgpu_ring_write(ring, (mmCP_COHER_CNTL2 - PACKET3_SET_CONFIG_REG_START));
  1566. amdgpu_ring_write(ring, 0);
  1567. amdgpu_ring_write(ring, PACKET3(PACKET3_SURFACE_SYNC, 3));
  1568. amdgpu_ring_write(ring, PACKET3_TCL1_ACTION_ENA |
  1569. PACKET3_TC_ACTION_ENA |
  1570. PACKET3_SH_KCACHE_ACTION_ENA |
  1571. PACKET3_SH_ICACHE_ACTION_ENA);
  1572. amdgpu_ring_write(ring, 0xFFFFFFFF);
  1573. amdgpu_ring_write(ring, 0);
  1574. amdgpu_ring_write(ring, 10); /* poll interval */
  1575. /* EVENT_WRITE_EOP - flush caches, send int */
  1576. amdgpu_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE_EOP, 4));
  1577. amdgpu_ring_write(ring, EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) | EVENT_INDEX(5));
  1578. amdgpu_ring_write(ring, addr & 0xfffffffc);
  1579. amdgpu_ring_write(ring, (upper_32_bits(addr) & 0xffff) |
  1580. ((write64bit ? 2 : 1) << CP_EOP_DONE_DATA_CNTL__DATA_SEL__SHIFT) |
  1581. ((int_sel ? 2 : 0) << CP_EOP_DONE_DATA_CNTL__INT_SEL__SHIFT));
  1582. amdgpu_ring_write(ring, lower_32_bits(seq));
  1583. amdgpu_ring_write(ring, upper_32_bits(seq));
  1584. }
  1585. static void gfx_v6_0_ring_emit_ib(struct amdgpu_ring *ring,
  1586. struct amdgpu_ib *ib,
  1587. unsigned vm_id, bool ctx_switch)
  1588. {
  1589. u32 header, control = 0;
  1590. /* insert SWITCH_BUFFER packet before first IB in the ring frame */
  1591. if (ctx_switch) {
  1592. amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  1593. amdgpu_ring_write(ring, 0);
  1594. }
  1595. if (ib->flags & AMDGPU_IB_FLAG_CE)
  1596. header = PACKET3(PACKET3_INDIRECT_BUFFER_CONST, 2);
  1597. else
  1598. header = PACKET3(PACKET3_INDIRECT_BUFFER, 2);
  1599. control |= ib->length_dw | (vm_id << 24);
  1600. amdgpu_ring_write(ring, header);
  1601. amdgpu_ring_write(ring,
  1602. #ifdef __BIG_ENDIAN
  1603. (2 << 0) |
  1604. #endif
  1605. (ib->gpu_addr & 0xFFFFFFFC));
  1606. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFFFF);
  1607. amdgpu_ring_write(ring, control);
  1608. }
  1609. /**
  1610. * gfx_v6_0_ring_test_ib - basic ring IB test
  1611. *
  1612. * @ring: amdgpu_ring structure holding ring information
  1613. *
  1614. * Allocate an IB and execute it on the gfx ring (SI).
  1615. * Provides a basic gfx ring test to verify that IBs are working.
  1616. * Returns 0 on success, error on failure.
  1617. */
  1618. static int gfx_v6_0_ring_test_ib(struct amdgpu_ring *ring, long timeout)
  1619. {
  1620. struct amdgpu_device *adev = ring->adev;
  1621. struct amdgpu_ib ib;
  1622. struct dma_fence *f = NULL;
  1623. uint32_t scratch;
  1624. uint32_t tmp = 0;
  1625. long r;
  1626. r = amdgpu_gfx_scratch_get(adev, &scratch);
  1627. if (r) {
  1628. DRM_ERROR("amdgpu: failed to get scratch reg (%ld).\n", r);
  1629. return r;
  1630. }
  1631. WREG32(scratch, 0xCAFEDEAD);
  1632. memset(&ib, 0, sizeof(ib));
  1633. r = amdgpu_ib_get(adev, NULL, 256, &ib);
  1634. if (r) {
  1635. DRM_ERROR("amdgpu: failed to get ib (%ld).\n", r);
  1636. goto err1;
  1637. }
  1638. ib.ptr[0] = PACKET3(PACKET3_SET_CONFIG_REG, 1);
  1639. ib.ptr[1] = ((scratch - PACKET3_SET_CONFIG_REG_START));
  1640. ib.ptr[2] = 0xDEADBEEF;
  1641. ib.length_dw = 3;
  1642. r = amdgpu_ib_schedule(ring, 1, &ib, NULL, &f);
  1643. if (r)
  1644. goto err2;
  1645. r = dma_fence_wait_timeout(f, false, timeout);
  1646. if (r == 0) {
  1647. DRM_ERROR("amdgpu: IB test timed out\n");
  1648. r = -ETIMEDOUT;
  1649. goto err2;
  1650. } else if (r < 0) {
  1651. DRM_ERROR("amdgpu: fence wait failed (%ld).\n", r);
  1652. goto err2;
  1653. }
  1654. tmp = RREG32(scratch);
  1655. if (tmp == 0xDEADBEEF) {
  1656. DRM_INFO("ib test on ring %d succeeded\n", ring->idx);
  1657. r = 0;
  1658. } else {
  1659. DRM_ERROR("amdgpu: ib test failed (scratch(0x%04X)=0x%08X)\n",
  1660. scratch, tmp);
  1661. r = -EINVAL;
  1662. }
  1663. err2:
  1664. amdgpu_ib_free(adev, &ib, NULL);
  1665. dma_fence_put(f);
  1666. err1:
  1667. amdgpu_gfx_scratch_free(adev, scratch);
  1668. return r;
  1669. }
  1670. static void gfx_v6_0_cp_gfx_enable(struct amdgpu_device *adev, bool enable)
  1671. {
  1672. int i;
  1673. if (enable) {
  1674. WREG32(mmCP_ME_CNTL, 0);
  1675. } else {
  1676. WREG32(mmCP_ME_CNTL, (CP_ME_CNTL__ME_HALT_MASK |
  1677. CP_ME_CNTL__PFP_HALT_MASK |
  1678. CP_ME_CNTL__CE_HALT_MASK));
  1679. WREG32(mmSCRATCH_UMSK, 0);
  1680. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  1681. adev->gfx.gfx_ring[i].ready = false;
  1682. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  1683. adev->gfx.compute_ring[i].ready = false;
  1684. }
  1685. udelay(50);
  1686. }
  1687. static int gfx_v6_0_cp_gfx_load_microcode(struct amdgpu_device *adev)
  1688. {
  1689. unsigned i;
  1690. const struct gfx_firmware_header_v1_0 *pfp_hdr;
  1691. const struct gfx_firmware_header_v1_0 *ce_hdr;
  1692. const struct gfx_firmware_header_v1_0 *me_hdr;
  1693. const __le32 *fw_data;
  1694. u32 fw_size;
  1695. if (!adev->gfx.me_fw || !adev->gfx.pfp_fw || !adev->gfx.ce_fw)
  1696. return -EINVAL;
  1697. gfx_v6_0_cp_gfx_enable(adev, false);
  1698. pfp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.pfp_fw->data;
  1699. ce_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.ce_fw->data;
  1700. me_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.me_fw->data;
  1701. amdgpu_ucode_print_gfx_hdr(&pfp_hdr->header);
  1702. amdgpu_ucode_print_gfx_hdr(&ce_hdr->header);
  1703. amdgpu_ucode_print_gfx_hdr(&me_hdr->header);
  1704. /* PFP */
  1705. fw_data = (const __le32 *)
  1706. (adev->gfx.pfp_fw->data + le32_to_cpu(pfp_hdr->header.ucode_array_offset_bytes));
  1707. fw_size = le32_to_cpu(pfp_hdr->header.ucode_size_bytes) / 4;
  1708. WREG32(mmCP_PFP_UCODE_ADDR, 0);
  1709. for (i = 0; i < fw_size; i++)
  1710. WREG32(mmCP_PFP_UCODE_DATA, le32_to_cpup(fw_data++));
  1711. WREG32(mmCP_PFP_UCODE_ADDR, 0);
  1712. /* CE */
  1713. fw_data = (const __le32 *)
  1714. (adev->gfx.ce_fw->data + le32_to_cpu(ce_hdr->header.ucode_array_offset_bytes));
  1715. fw_size = le32_to_cpu(ce_hdr->header.ucode_size_bytes) / 4;
  1716. WREG32(mmCP_CE_UCODE_ADDR, 0);
  1717. for (i = 0; i < fw_size; i++)
  1718. WREG32(mmCP_CE_UCODE_DATA, le32_to_cpup(fw_data++));
  1719. WREG32(mmCP_CE_UCODE_ADDR, 0);
  1720. /* ME */
  1721. fw_data = (const __be32 *)
  1722. (adev->gfx.me_fw->data + le32_to_cpu(me_hdr->header.ucode_array_offset_bytes));
  1723. fw_size = le32_to_cpu(me_hdr->header.ucode_size_bytes) / 4;
  1724. WREG32(mmCP_ME_RAM_WADDR, 0);
  1725. for (i = 0; i < fw_size; i++)
  1726. WREG32(mmCP_ME_RAM_DATA, le32_to_cpup(fw_data++));
  1727. WREG32(mmCP_ME_RAM_WADDR, 0);
  1728. WREG32(mmCP_PFP_UCODE_ADDR, 0);
  1729. WREG32(mmCP_CE_UCODE_ADDR, 0);
  1730. WREG32(mmCP_ME_RAM_WADDR, 0);
  1731. WREG32(mmCP_ME_RAM_RADDR, 0);
  1732. return 0;
  1733. }
  1734. static int gfx_v6_0_cp_gfx_start(struct amdgpu_device *adev)
  1735. {
  1736. const struct cs_section_def *sect = NULL;
  1737. const struct cs_extent_def *ext = NULL;
  1738. struct amdgpu_ring *ring = &adev->gfx.gfx_ring[0];
  1739. int r, i;
  1740. r = amdgpu_ring_alloc(ring, 7 + 4);
  1741. if (r) {
  1742. DRM_ERROR("amdgpu: cp failed to lock ring (%d).\n", r);
  1743. return r;
  1744. }
  1745. amdgpu_ring_write(ring, PACKET3(PACKET3_ME_INITIALIZE, 5));
  1746. amdgpu_ring_write(ring, 0x1);
  1747. amdgpu_ring_write(ring, 0x0);
  1748. amdgpu_ring_write(ring, adev->gfx.config.max_hw_contexts - 1);
  1749. amdgpu_ring_write(ring, PACKET3_ME_INITIALIZE_DEVICE_ID(1));
  1750. amdgpu_ring_write(ring, 0);
  1751. amdgpu_ring_write(ring, 0);
  1752. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_BASE, 2));
  1753. amdgpu_ring_write(ring, PACKET3_BASE_INDEX(CE_PARTITION_BASE));
  1754. amdgpu_ring_write(ring, 0xc000);
  1755. amdgpu_ring_write(ring, 0xe000);
  1756. amdgpu_ring_commit(ring);
  1757. gfx_v6_0_cp_gfx_enable(adev, true);
  1758. r = amdgpu_ring_alloc(ring, gfx_v6_0_get_csb_size(adev) + 10);
  1759. if (r) {
  1760. DRM_ERROR("amdgpu: cp failed to lock ring (%d).\n", r);
  1761. return r;
  1762. }
  1763. amdgpu_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1764. amdgpu_ring_write(ring, PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  1765. for (sect = adev->gfx.rlc.cs_data; sect->section != NULL; ++sect) {
  1766. for (ext = sect->section; ext->extent != NULL; ++ext) {
  1767. if (sect->id == SECT_CONTEXT) {
  1768. amdgpu_ring_write(ring,
  1769. PACKET3(PACKET3_SET_CONTEXT_REG, ext->reg_count));
  1770. amdgpu_ring_write(ring, ext->reg_index - PACKET3_SET_CONTEXT_REG_START);
  1771. for (i = 0; i < ext->reg_count; i++)
  1772. amdgpu_ring_write(ring, ext->extent[i]);
  1773. }
  1774. }
  1775. }
  1776. amdgpu_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1777. amdgpu_ring_write(ring, PACKET3_PREAMBLE_END_CLEAR_STATE);
  1778. amdgpu_ring_write(ring, PACKET3(PACKET3_CLEAR_STATE, 0));
  1779. amdgpu_ring_write(ring, 0);
  1780. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 2));
  1781. amdgpu_ring_write(ring, 0x00000316);
  1782. amdgpu_ring_write(ring, 0x0000000e);
  1783. amdgpu_ring_write(ring, 0x00000010);
  1784. amdgpu_ring_commit(ring);
  1785. return 0;
  1786. }
  1787. static int gfx_v6_0_cp_gfx_resume(struct amdgpu_device *adev)
  1788. {
  1789. struct amdgpu_ring *ring;
  1790. u32 tmp;
  1791. u32 rb_bufsz;
  1792. int r;
  1793. u64 rptr_addr;
  1794. WREG32(mmCP_SEM_WAIT_TIMER, 0x0);
  1795. WREG32(mmCP_SEM_INCOMPLETE_TIMER_CNTL, 0x0);
  1796. /* Set the write pointer delay */
  1797. WREG32(mmCP_RB_WPTR_DELAY, 0);
  1798. WREG32(mmCP_DEBUG, 0);
  1799. WREG32(mmSCRATCH_ADDR, 0);
  1800. /* ring 0 - compute and gfx */
  1801. /* Set ring buffer size */
  1802. ring = &adev->gfx.gfx_ring[0];
  1803. rb_bufsz = order_base_2(ring->ring_size / 8);
  1804. tmp = (order_base_2(AMDGPU_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
  1805. #ifdef __BIG_ENDIAN
  1806. tmp |= BUF_SWAP_32BIT;
  1807. #endif
  1808. WREG32(mmCP_RB0_CNTL, tmp);
  1809. /* Initialize the ring buffer's read and write pointers */
  1810. WREG32(mmCP_RB0_CNTL, tmp | CP_RB0_CNTL__RB_RPTR_WR_ENA_MASK);
  1811. ring->wptr = 0;
  1812. WREG32(mmCP_RB0_WPTR, ring->wptr);
  1813. /* set the wb address whether it's enabled or not */
  1814. rptr_addr = adev->wb.gpu_addr + (ring->rptr_offs * 4);
  1815. WREG32(mmCP_RB0_RPTR_ADDR, lower_32_bits(rptr_addr));
  1816. WREG32(mmCP_RB0_RPTR_ADDR_HI, upper_32_bits(rptr_addr) & 0xFF);
  1817. WREG32(mmSCRATCH_UMSK, 0);
  1818. mdelay(1);
  1819. WREG32(mmCP_RB0_CNTL, tmp);
  1820. WREG32(mmCP_RB0_BASE, ring->gpu_addr >> 8);
  1821. /* start the rings */
  1822. gfx_v6_0_cp_gfx_start(adev);
  1823. ring->ready = true;
  1824. r = amdgpu_ring_test_ring(ring);
  1825. if (r) {
  1826. ring->ready = false;
  1827. return r;
  1828. }
  1829. return 0;
  1830. }
  1831. static u64 gfx_v6_0_ring_get_rptr(struct amdgpu_ring *ring)
  1832. {
  1833. return ring->adev->wb.wb[ring->rptr_offs];
  1834. }
  1835. static u64 gfx_v6_0_ring_get_wptr(struct amdgpu_ring *ring)
  1836. {
  1837. struct amdgpu_device *adev = ring->adev;
  1838. if (ring == &adev->gfx.gfx_ring[0])
  1839. return RREG32(mmCP_RB0_WPTR);
  1840. else if (ring == &adev->gfx.compute_ring[0])
  1841. return RREG32(mmCP_RB1_WPTR);
  1842. else if (ring == &adev->gfx.compute_ring[1])
  1843. return RREG32(mmCP_RB2_WPTR);
  1844. else
  1845. BUG();
  1846. }
  1847. static void gfx_v6_0_ring_set_wptr_gfx(struct amdgpu_ring *ring)
  1848. {
  1849. struct amdgpu_device *adev = ring->adev;
  1850. WREG32(mmCP_RB0_WPTR, lower_32_bits(ring->wptr));
  1851. (void)RREG32(mmCP_RB0_WPTR);
  1852. }
  1853. static void gfx_v6_0_ring_set_wptr_compute(struct amdgpu_ring *ring)
  1854. {
  1855. struct amdgpu_device *adev = ring->adev;
  1856. if (ring == &adev->gfx.compute_ring[0]) {
  1857. WREG32(mmCP_RB1_WPTR, lower_32_bits(ring->wptr));
  1858. (void)RREG32(mmCP_RB1_WPTR);
  1859. } else if (ring == &adev->gfx.compute_ring[1]) {
  1860. WREG32(mmCP_RB2_WPTR, lower_32_bits(ring->wptr));
  1861. (void)RREG32(mmCP_RB2_WPTR);
  1862. } else {
  1863. BUG();
  1864. }
  1865. }
  1866. static int gfx_v6_0_cp_compute_resume(struct amdgpu_device *adev)
  1867. {
  1868. struct amdgpu_ring *ring;
  1869. u32 tmp;
  1870. u32 rb_bufsz;
  1871. int i, r;
  1872. u64 rptr_addr;
  1873. /* ring1 - compute only */
  1874. /* Set ring buffer size */
  1875. ring = &adev->gfx.compute_ring[0];
  1876. rb_bufsz = order_base_2(ring->ring_size / 8);
  1877. tmp = (order_base_2(AMDGPU_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
  1878. #ifdef __BIG_ENDIAN
  1879. tmp |= BUF_SWAP_32BIT;
  1880. #endif
  1881. WREG32(mmCP_RB1_CNTL, tmp);
  1882. WREG32(mmCP_RB1_CNTL, tmp | CP_RB1_CNTL__RB_RPTR_WR_ENA_MASK);
  1883. ring->wptr = 0;
  1884. WREG32(mmCP_RB1_WPTR, ring->wptr);
  1885. rptr_addr = adev->wb.gpu_addr + (ring->rptr_offs * 4);
  1886. WREG32(mmCP_RB1_RPTR_ADDR, lower_32_bits(rptr_addr));
  1887. WREG32(mmCP_RB1_RPTR_ADDR_HI, upper_32_bits(rptr_addr) & 0xFF);
  1888. mdelay(1);
  1889. WREG32(mmCP_RB1_CNTL, tmp);
  1890. WREG32(mmCP_RB1_BASE, ring->gpu_addr >> 8);
  1891. ring = &adev->gfx.compute_ring[1];
  1892. rb_bufsz = order_base_2(ring->ring_size / 8);
  1893. tmp = (order_base_2(AMDGPU_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
  1894. #ifdef __BIG_ENDIAN
  1895. tmp |= BUF_SWAP_32BIT;
  1896. #endif
  1897. WREG32(mmCP_RB2_CNTL, tmp);
  1898. WREG32(mmCP_RB2_CNTL, tmp | CP_RB2_CNTL__RB_RPTR_WR_ENA_MASK);
  1899. ring->wptr = 0;
  1900. WREG32(mmCP_RB2_WPTR, ring->wptr);
  1901. rptr_addr = adev->wb.gpu_addr + (ring->rptr_offs * 4);
  1902. WREG32(mmCP_RB2_RPTR_ADDR, lower_32_bits(rptr_addr));
  1903. WREG32(mmCP_RB2_RPTR_ADDR_HI, upper_32_bits(rptr_addr) & 0xFF);
  1904. mdelay(1);
  1905. WREG32(mmCP_RB2_CNTL, tmp);
  1906. WREG32(mmCP_RB2_BASE, ring->gpu_addr >> 8);
  1907. adev->gfx.compute_ring[0].ready = false;
  1908. adev->gfx.compute_ring[1].ready = false;
  1909. for (i = 0; i < 2; i++) {
  1910. r = amdgpu_ring_test_ring(&adev->gfx.compute_ring[i]);
  1911. if (r)
  1912. return r;
  1913. adev->gfx.compute_ring[i].ready = true;
  1914. }
  1915. return 0;
  1916. }
  1917. static void gfx_v6_0_cp_enable(struct amdgpu_device *adev, bool enable)
  1918. {
  1919. gfx_v6_0_cp_gfx_enable(adev, enable);
  1920. }
  1921. static int gfx_v6_0_cp_load_microcode(struct amdgpu_device *adev)
  1922. {
  1923. return gfx_v6_0_cp_gfx_load_microcode(adev);
  1924. }
  1925. static void gfx_v6_0_enable_gui_idle_interrupt(struct amdgpu_device *adev,
  1926. bool enable)
  1927. {
  1928. u32 tmp = RREG32(mmCP_INT_CNTL_RING0);
  1929. u32 mask;
  1930. int i;
  1931. if (enable)
  1932. tmp |= (CP_INT_CNTL__CNTX_BUSY_INT_ENABLE_MASK |
  1933. CP_INT_CNTL__CNTX_EMPTY_INT_ENABLE_MASK);
  1934. else
  1935. tmp &= ~(CP_INT_CNTL__CNTX_BUSY_INT_ENABLE_MASK |
  1936. CP_INT_CNTL__CNTX_EMPTY_INT_ENABLE_MASK);
  1937. WREG32(mmCP_INT_CNTL_RING0, tmp);
  1938. if (!enable) {
  1939. /* read a gfx register */
  1940. tmp = RREG32(mmDB_DEPTH_INFO);
  1941. mask = RLC_BUSY_STATUS | GFX_POWER_STATUS | GFX_CLOCK_STATUS | GFX_LS_STATUS;
  1942. for (i = 0; i < adev->usec_timeout; i++) {
  1943. if ((RREG32(mmRLC_STAT) & mask) == (GFX_CLOCK_STATUS | GFX_POWER_STATUS))
  1944. break;
  1945. udelay(1);
  1946. }
  1947. }
  1948. }
  1949. static int gfx_v6_0_cp_resume(struct amdgpu_device *adev)
  1950. {
  1951. int r;
  1952. gfx_v6_0_enable_gui_idle_interrupt(adev, false);
  1953. r = gfx_v6_0_cp_load_microcode(adev);
  1954. if (r)
  1955. return r;
  1956. r = gfx_v6_0_cp_gfx_resume(adev);
  1957. if (r)
  1958. return r;
  1959. r = gfx_v6_0_cp_compute_resume(adev);
  1960. if (r)
  1961. return r;
  1962. gfx_v6_0_enable_gui_idle_interrupt(adev, true);
  1963. return 0;
  1964. }
  1965. static void gfx_v6_0_ring_emit_pipeline_sync(struct amdgpu_ring *ring)
  1966. {
  1967. int usepfp = (ring->funcs->type == AMDGPU_RING_TYPE_GFX);
  1968. uint32_t seq = ring->fence_drv.sync_seq;
  1969. uint64_t addr = ring->fence_drv.gpu_addr;
  1970. amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  1971. amdgpu_ring_write(ring, (WAIT_REG_MEM_MEM_SPACE(1) | /* memory */
  1972. WAIT_REG_MEM_FUNCTION(3) | /* equal */
  1973. WAIT_REG_MEM_ENGINE(usepfp))); /* pfp or me */
  1974. amdgpu_ring_write(ring, addr & 0xfffffffc);
  1975. amdgpu_ring_write(ring, upper_32_bits(addr) & 0xffffffff);
  1976. amdgpu_ring_write(ring, seq);
  1977. amdgpu_ring_write(ring, 0xffffffff);
  1978. amdgpu_ring_write(ring, 4); /* poll interval */
  1979. if (usepfp) {
  1980. /* synce CE with ME to prevent CE fetch CEIB before context switch done */
  1981. amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  1982. amdgpu_ring_write(ring, 0);
  1983. amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  1984. amdgpu_ring_write(ring, 0);
  1985. }
  1986. }
  1987. static void gfx_v6_0_ring_emit_vm_flush(struct amdgpu_ring *ring,
  1988. unsigned vm_id, uint64_t pd_addr)
  1989. {
  1990. int usepfp = (ring->funcs->type == AMDGPU_RING_TYPE_GFX);
  1991. /* write new base address */
  1992. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  1993. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(1) |
  1994. WRITE_DATA_DST_SEL(0)));
  1995. if (vm_id < 8) {
  1996. amdgpu_ring_write(ring, (mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR + vm_id ));
  1997. } else {
  1998. amdgpu_ring_write(ring, (mmVM_CONTEXT8_PAGE_TABLE_BASE_ADDR + (vm_id - 8)));
  1999. }
  2000. amdgpu_ring_write(ring, 0);
  2001. amdgpu_ring_write(ring, pd_addr >> 12);
  2002. /* bits 0-15 are the VM contexts0-15 */
  2003. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  2004. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(1) |
  2005. WRITE_DATA_DST_SEL(0)));
  2006. amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST);
  2007. amdgpu_ring_write(ring, 0);
  2008. amdgpu_ring_write(ring, 1 << vm_id);
  2009. /* wait for the invalidate to complete */
  2010. amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  2011. amdgpu_ring_write(ring, (WAIT_REG_MEM_FUNCTION(0) | /* always */
  2012. WAIT_REG_MEM_ENGINE(0))); /* me */
  2013. amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST);
  2014. amdgpu_ring_write(ring, 0);
  2015. amdgpu_ring_write(ring, 0); /* ref */
  2016. amdgpu_ring_write(ring, 0); /* mask */
  2017. amdgpu_ring_write(ring, 0x20); /* poll interval */
  2018. if (usepfp) {
  2019. /* sync PFP to ME, otherwise we might get invalid PFP reads */
  2020. amdgpu_ring_write(ring, PACKET3(PACKET3_PFP_SYNC_ME, 0));
  2021. amdgpu_ring_write(ring, 0x0);
  2022. /* synce CE with ME to prevent CE fetch CEIB before context switch done */
  2023. amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  2024. amdgpu_ring_write(ring, 0);
  2025. amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  2026. amdgpu_ring_write(ring, 0);
  2027. }
  2028. }
  2029. static void gfx_v6_0_rlc_fini(struct amdgpu_device *adev)
  2030. {
  2031. amdgpu_bo_free_kernel(&adev->gfx.rlc.save_restore_obj, NULL, NULL);
  2032. amdgpu_bo_free_kernel(&adev->gfx.rlc.clear_state_obj, NULL, NULL);
  2033. amdgpu_bo_free_kernel(&adev->gfx.rlc.cp_table_obj, NULL, NULL);
  2034. }
  2035. static int gfx_v6_0_rlc_init(struct amdgpu_device *adev)
  2036. {
  2037. const u32 *src_ptr;
  2038. volatile u32 *dst_ptr;
  2039. u32 dws, i;
  2040. u64 reg_list_mc_addr;
  2041. const struct cs_section_def *cs_data;
  2042. int r;
  2043. adev->gfx.rlc.reg_list = verde_rlc_save_restore_register_list;
  2044. adev->gfx.rlc.reg_list_size =
  2045. (u32)ARRAY_SIZE(verde_rlc_save_restore_register_list);
  2046. adev->gfx.rlc.cs_data = si_cs_data;
  2047. src_ptr = adev->gfx.rlc.reg_list;
  2048. dws = adev->gfx.rlc.reg_list_size;
  2049. cs_data = adev->gfx.rlc.cs_data;
  2050. if (src_ptr) {
  2051. /* save restore block */
  2052. r = amdgpu_bo_create_reserved(adev, dws * 4, PAGE_SIZE,
  2053. AMDGPU_GEM_DOMAIN_VRAM,
  2054. &adev->gfx.rlc.save_restore_obj,
  2055. &adev->gfx.rlc.save_restore_gpu_addr,
  2056. (void **)&adev->gfx.rlc.sr_ptr);
  2057. if (r) {
  2058. dev_warn(adev->dev, "(%d) create RLC sr bo failed\n",
  2059. r);
  2060. gfx_v6_0_rlc_fini(adev);
  2061. return r;
  2062. }
  2063. /* write the sr buffer */
  2064. dst_ptr = adev->gfx.rlc.sr_ptr;
  2065. for (i = 0; i < adev->gfx.rlc.reg_list_size; i++)
  2066. dst_ptr[i] = cpu_to_le32(src_ptr[i]);
  2067. amdgpu_bo_kunmap(adev->gfx.rlc.save_restore_obj);
  2068. amdgpu_bo_unreserve(adev->gfx.rlc.save_restore_obj);
  2069. }
  2070. if (cs_data) {
  2071. /* clear state block */
  2072. adev->gfx.rlc.clear_state_size = gfx_v6_0_get_csb_size(adev);
  2073. dws = adev->gfx.rlc.clear_state_size + (256 / 4);
  2074. r = amdgpu_bo_create_reserved(adev, dws * 4, PAGE_SIZE,
  2075. AMDGPU_GEM_DOMAIN_VRAM,
  2076. &adev->gfx.rlc.clear_state_obj,
  2077. &adev->gfx.rlc.clear_state_gpu_addr,
  2078. (void **)&adev->gfx.rlc.cs_ptr);
  2079. if (r) {
  2080. dev_warn(adev->dev, "(%d) create RLC c bo failed\n", r);
  2081. gfx_v6_0_rlc_fini(adev);
  2082. return r;
  2083. }
  2084. /* set up the cs buffer */
  2085. dst_ptr = adev->gfx.rlc.cs_ptr;
  2086. reg_list_mc_addr = adev->gfx.rlc.clear_state_gpu_addr + 256;
  2087. dst_ptr[0] = cpu_to_le32(upper_32_bits(reg_list_mc_addr));
  2088. dst_ptr[1] = cpu_to_le32(lower_32_bits(reg_list_mc_addr));
  2089. dst_ptr[2] = cpu_to_le32(adev->gfx.rlc.clear_state_size);
  2090. gfx_v6_0_get_csb_buffer(adev, &dst_ptr[(256/4)]);
  2091. amdgpu_bo_kunmap(adev->gfx.rlc.clear_state_obj);
  2092. amdgpu_bo_unreserve(adev->gfx.rlc.clear_state_obj);
  2093. }
  2094. return 0;
  2095. }
  2096. static void gfx_v6_0_enable_lbpw(struct amdgpu_device *adev, bool enable)
  2097. {
  2098. WREG32_FIELD(RLC_LB_CNTL, LOAD_BALANCE_ENABLE, enable ? 1 : 0);
  2099. if (!enable) {
  2100. gfx_v6_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  2101. WREG32(mmSPI_LB_CU_MASK, 0x00ff);
  2102. }
  2103. }
  2104. static void gfx_v6_0_wait_for_rlc_serdes(struct amdgpu_device *adev)
  2105. {
  2106. int i;
  2107. for (i = 0; i < adev->usec_timeout; i++) {
  2108. if (RREG32(mmRLC_SERDES_MASTER_BUSY_0) == 0)
  2109. break;
  2110. udelay(1);
  2111. }
  2112. for (i = 0; i < adev->usec_timeout; i++) {
  2113. if (RREG32(mmRLC_SERDES_MASTER_BUSY_1) == 0)
  2114. break;
  2115. udelay(1);
  2116. }
  2117. }
  2118. static void gfx_v6_0_update_rlc(struct amdgpu_device *adev, u32 rlc)
  2119. {
  2120. u32 tmp;
  2121. tmp = RREG32(mmRLC_CNTL);
  2122. if (tmp != rlc)
  2123. WREG32(mmRLC_CNTL, rlc);
  2124. }
  2125. static u32 gfx_v6_0_halt_rlc(struct amdgpu_device *adev)
  2126. {
  2127. u32 data, orig;
  2128. orig = data = RREG32(mmRLC_CNTL);
  2129. if (data & RLC_CNTL__RLC_ENABLE_F32_MASK) {
  2130. data &= ~RLC_CNTL__RLC_ENABLE_F32_MASK;
  2131. WREG32(mmRLC_CNTL, data);
  2132. gfx_v6_0_wait_for_rlc_serdes(adev);
  2133. }
  2134. return orig;
  2135. }
  2136. static void gfx_v6_0_rlc_stop(struct amdgpu_device *adev)
  2137. {
  2138. WREG32(mmRLC_CNTL, 0);
  2139. gfx_v6_0_enable_gui_idle_interrupt(adev, false);
  2140. gfx_v6_0_wait_for_rlc_serdes(adev);
  2141. }
  2142. static void gfx_v6_0_rlc_start(struct amdgpu_device *adev)
  2143. {
  2144. WREG32(mmRLC_CNTL, RLC_CNTL__RLC_ENABLE_F32_MASK);
  2145. gfx_v6_0_enable_gui_idle_interrupt(adev, true);
  2146. udelay(50);
  2147. }
  2148. static void gfx_v6_0_rlc_reset(struct amdgpu_device *adev)
  2149. {
  2150. WREG32_FIELD(GRBM_SOFT_RESET, SOFT_RESET_RLC, 1);
  2151. udelay(50);
  2152. WREG32_FIELD(GRBM_SOFT_RESET, SOFT_RESET_RLC, 0);
  2153. udelay(50);
  2154. }
  2155. static bool gfx_v6_0_lbpw_supported(struct amdgpu_device *adev)
  2156. {
  2157. u32 tmp;
  2158. /* Enable LBPW only for DDR3 */
  2159. tmp = RREG32(mmMC_SEQ_MISC0);
  2160. if ((tmp & 0xF0000000) == 0xB0000000)
  2161. return true;
  2162. return false;
  2163. }
  2164. static void gfx_v6_0_init_cg(struct amdgpu_device *adev)
  2165. {
  2166. }
  2167. static int gfx_v6_0_rlc_resume(struct amdgpu_device *adev)
  2168. {
  2169. u32 i;
  2170. const struct rlc_firmware_header_v1_0 *hdr;
  2171. const __le32 *fw_data;
  2172. u32 fw_size;
  2173. if (!adev->gfx.rlc_fw)
  2174. return -EINVAL;
  2175. gfx_v6_0_rlc_stop(adev);
  2176. gfx_v6_0_rlc_reset(adev);
  2177. gfx_v6_0_init_pg(adev);
  2178. gfx_v6_0_init_cg(adev);
  2179. WREG32(mmRLC_RL_BASE, 0);
  2180. WREG32(mmRLC_RL_SIZE, 0);
  2181. WREG32(mmRLC_LB_CNTL, 0);
  2182. WREG32(mmRLC_LB_CNTR_MAX, 0xffffffff);
  2183. WREG32(mmRLC_LB_CNTR_INIT, 0);
  2184. WREG32(mmRLC_LB_INIT_CU_MASK, 0xffffffff);
  2185. WREG32(mmRLC_MC_CNTL, 0);
  2186. WREG32(mmRLC_UCODE_CNTL, 0);
  2187. hdr = (const struct rlc_firmware_header_v1_0 *)adev->gfx.rlc_fw->data;
  2188. fw_size = le32_to_cpu(hdr->header.ucode_size_bytes) / 4;
  2189. fw_data = (const __le32 *)
  2190. (adev->gfx.rlc_fw->data + le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  2191. amdgpu_ucode_print_rlc_hdr(&hdr->header);
  2192. for (i = 0; i < fw_size; i++) {
  2193. WREG32(mmRLC_UCODE_ADDR, i);
  2194. WREG32(mmRLC_UCODE_DATA, le32_to_cpup(fw_data++));
  2195. }
  2196. WREG32(mmRLC_UCODE_ADDR, 0);
  2197. gfx_v6_0_enable_lbpw(adev, gfx_v6_0_lbpw_supported(adev));
  2198. gfx_v6_0_rlc_start(adev);
  2199. return 0;
  2200. }
  2201. static void gfx_v6_0_enable_cgcg(struct amdgpu_device *adev, bool enable)
  2202. {
  2203. u32 data, orig, tmp;
  2204. orig = data = RREG32(mmRLC_CGCG_CGLS_CTRL);
  2205. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGCG)) {
  2206. gfx_v6_0_enable_gui_idle_interrupt(adev, true);
  2207. WREG32(mmRLC_GCPM_GENERAL_3, 0x00000080);
  2208. tmp = gfx_v6_0_halt_rlc(adev);
  2209. WREG32(mmRLC_SERDES_WR_MASTER_MASK_0, 0xffffffff);
  2210. WREG32(mmRLC_SERDES_WR_MASTER_MASK_1, 0xffffffff);
  2211. WREG32(mmRLC_SERDES_WR_CTRL, 0x00b000ff);
  2212. gfx_v6_0_wait_for_rlc_serdes(adev);
  2213. gfx_v6_0_update_rlc(adev, tmp);
  2214. WREG32(mmRLC_SERDES_WR_CTRL, 0x007000ff);
  2215. data |= RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK | RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK;
  2216. } else {
  2217. gfx_v6_0_enable_gui_idle_interrupt(adev, false);
  2218. RREG32(mmCB_CGTT_SCLK_CTRL);
  2219. RREG32(mmCB_CGTT_SCLK_CTRL);
  2220. RREG32(mmCB_CGTT_SCLK_CTRL);
  2221. RREG32(mmCB_CGTT_SCLK_CTRL);
  2222. data &= ~(RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK | RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK);
  2223. }
  2224. if (orig != data)
  2225. WREG32(mmRLC_CGCG_CGLS_CTRL, data);
  2226. }
  2227. static void gfx_v6_0_enable_mgcg(struct amdgpu_device *adev, bool enable)
  2228. {
  2229. u32 data, orig, tmp = 0;
  2230. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGCG)) {
  2231. orig = data = RREG32(mmCGTS_SM_CTRL_REG);
  2232. data = 0x96940200;
  2233. if (orig != data)
  2234. WREG32(mmCGTS_SM_CTRL_REG, data);
  2235. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CP_LS) {
  2236. orig = data = RREG32(mmCP_MEM_SLP_CNTL);
  2237. data |= CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK;
  2238. if (orig != data)
  2239. WREG32(mmCP_MEM_SLP_CNTL, data);
  2240. }
  2241. orig = data = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  2242. data &= 0xffffffc0;
  2243. if (orig != data)
  2244. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data);
  2245. tmp = gfx_v6_0_halt_rlc(adev);
  2246. WREG32(mmRLC_SERDES_WR_MASTER_MASK_0, 0xffffffff);
  2247. WREG32(mmRLC_SERDES_WR_MASTER_MASK_1, 0xffffffff);
  2248. WREG32(mmRLC_SERDES_WR_CTRL, 0x00d000ff);
  2249. gfx_v6_0_update_rlc(adev, tmp);
  2250. } else {
  2251. orig = data = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  2252. data |= 0x00000003;
  2253. if (orig != data)
  2254. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data);
  2255. data = RREG32(mmCP_MEM_SLP_CNTL);
  2256. if (data & CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK) {
  2257. data &= ~CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK;
  2258. WREG32(mmCP_MEM_SLP_CNTL, data);
  2259. }
  2260. orig = data = RREG32(mmCGTS_SM_CTRL_REG);
  2261. data |= CGTS_SM_CTRL_REG__LS_OVERRIDE_MASK | CGTS_SM_CTRL_REG__OVERRIDE_MASK;
  2262. if (orig != data)
  2263. WREG32(mmCGTS_SM_CTRL_REG, data);
  2264. tmp = gfx_v6_0_halt_rlc(adev);
  2265. WREG32(mmRLC_SERDES_WR_MASTER_MASK_0, 0xffffffff);
  2266. WREG32(mmRLC_SERDES_WR_MASTER_MASK_1, 0xffffffff);
  2267. WREG32(mmRLC_SERDES_WR_CTRL, 0x00e000ff);
  2268. gfx_v6_0_update_rlc(adev, tmp);
  2269. }
  2270. }
  2271. /*
  2272. static void gfx_v6_0_update_cg(struct amdgpu_device *adev,
  2273. bool enable)
  2274. {
  2275. gfx_v6_0_enable_gui_idle_interrupt(adev, false);
  2276. if (enable) {
  2277. gfx_v6_0_enable_mgcg(adev, true);
  2278. gfx_v6_0_enable_cgcg(adev, true);
  2279. } else {
  2280. gfx_v6_0_enable_cgcg(adev, false);
  2281. gfx_v6_0_enable_mgcg(adev, false);
  2282. }
  2283. gfx_v6_0_enable_gui_idle_interrupt(adev, true);
  2284. }
  2285. */
  2286. static void gfx_v6_0_enable_sclk_slowdown_on_pu(struct amdgpu_device *adev,
  2287. bool enable)
  2288. {
  2289. }
  2290. static void gfx_v6_0_enable_sclk_slowdown_on_pd(struct amdgpu_device *adev,
  2291. bool enable)
  2292. {
  2293. }
  2294. static void gfx_v6_0_enable_cp_pg(struct amdgpu_device *adev, bool enable)
  2295. {
  2296. u32 data, orig;
  2297. orig = data = RREG32(mmRLC_PG_CNTL);
  2298. if (enable && (adev->pg_flags & AMD_PG_SUPPORT_CP))
  2299. data &= ~0x8000;
  2300. else
  2301. data |= 0x8000;
  2302. if (orig != data)
  2303. WREG32(mmRLC_PG_CNTL, data);
  2304. }
  2305. static void gfx_v6_0_enable_gds_pg(struct amdgpu_device *adev, bool enable)
  2306. {
  2307. }
  2308. /*
  2309. static void gfx_v6_0_init_cp_pg_table(struct amdgpu_device *adev)
  2310. {
  2311. const __le32 *fw_data;
  2312. volatile u32 *dst_ptr;
  2313. int me, i, max_me = 4;
  2314. u32 bo_offset = 0;
  2315. u32 table_offset, table_size;
  2316. if (adev->asic_type == CHIP_KAVERI)
  2317. max_me = 5;
  2318. if (adev->gfx.rlc.cp_table_ptr == NULL)
  2319. return;
  2320. dst_ptr = adev->gfx.rlc.cp_table_ptr;
  2321. for (me = 0; me < max_me; me++) {
  2322. if (me == 0) {
  2323. const struct gfx_firmware_header_v1_0 *hdr =
  2324. (const struct gfx_firmware_header_v1_0 *)adev->gfx.ce_fw->data;
  2325. fw_data = (const __le32 *)
  2326. (adev->gfx.ce_fw->data +
  2327. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  2328. table_offset = le32_to_cpu(hdr->jt_offset);
  2329. table_size = le32_to_cpu(hdr->jt_size);
  2330. } else if (me == 1) {
  2331. const struct gfx_firmware_header_v1_0 *hdr =
  2332. (const struct gfx_firmware_header_v1_0 *)adev->gfx.pfp_fw->data;
  2333. fw_data = (const __le32 *)
  2334. (adev->gfx.pfp_fw->data +
  2335. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  2336. table_offset = le32_to_cpu(hdr->jt_offset);
  2337. table_size = le32_to_cpu(hdr->jt_size);
  2338. } else if (me == 2) {
  2339. const struct gfx_firmware_header_v1_0 *hdr =
  2340. (const struct gfx_firmware_header_v1_0 *)adev->gfx.me_fw->data;
  2341. fw_data = (const __le32 *)
  2342. (adev->gfx.me_fw->data +
  2343. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  2344. table_offset = le32_to_cpu(hdr->jt_offset);
  2345. table_size = le32_to_cpu(hdr->jt_size);
  2346. } else if (me == 3) {
  2347. const struct gfx_firmware_header_v1_0 *hdr =
  2348. (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  2349. fw_data = (const __le32 *)
  2350. (adev->gfx.mec_fw->data +
  2351. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  2352. table_offset = le32_to_cpu(hdr->jt_offset);
  2353. table_size = le32_to_cpu(hdr->jt_size);
  2354. } else {
  2355. const struct gfx_firmware_header_v1_0 *hdr =
  2356. (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec2_fw->data;
  2357. fw_data = (const __le32 *)
  2358. (adev->gfx.mec2_fw->data +
  2359. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  2360. table_offset = le32_to_cpu(hdr->jt_offset);
  2361. table_size = le32_to_cpu(hdr->jt_size);
  2362. }
  2363. for (i = 0; i < table_size; i ++) {
  2364. dst_ptr[bo_offset + i] =
  2365. cpu_to_le32(le32_to_cpu(fw_data[table_offset + i]));
  2366. }
  2367. bo_offset += table_size;
  2368. }
  2369. }
  2370. */
  2371. static void gfx_v6_0_enable_gfx_cgpg(struct amdgpu_device *adev,
  2372. bool enable)
  2373. {
  2374. if (enable && (adev->pg_flags & AMD_PG_SUPPORT_GFX_PG)) {
  2375. WREG32(mmRLC_TTOP_D, RLC_PUD(0x10) | RLC_PDD(0x10) | RLC_TTPD(0x10) | RLC_MSD(0x10));
  2376. WREG32_FIELD(RLC_PG_CNTL, GFX_POWER_GATING_ENABLE, 1);
  2377. WREG32_FIELD(RLC_AUTO_PG_CTRL, AUTO_PG_EN, 1);
  2378. } else {
  2379. WREG32_FIELD(RLC_AUTO_PG_CTRL, AUTO_PG_EN, 0);
  2380. (void)RREG32(mmDB_RENDER_CONTROL);
  2381. }
  2382. }
  2383. static void gfx_v6_0_init_ao_cu_mask(struct amdgpu_device *adev)
  2384. {
  2385. u32 tmp;
  2386. WREG32(mmRLC_PG_ALWAYS_ON_CU_MASK, adev->gfx.cu_info.ao_cu_mask);
  2387. tmp = RREG32(mmRLC_MAX_PG_CU);
  2388. tmp &= ~RLC_MAX_PG_CU__MAX_POWERED_UP_CU_MASK;
  2389. tmp |= (adev->gfx.cu_info.number << RLC_MAX_PG_CU__MAX_POWERED_UP_CU__SHIFT);
  2390. WREG32(mmRLC_MAX_PG_CU, tmp);
  2391. }
  2392. static void gfx_v6_0_enable_gfx_static_mgpg(struct amdgpu_device *adev,
  2393. bool enable)
  2394. {
  2395. u32 data, orig;
  2396. orig = data = RREG32(mmRLC_PG_CNTL);
  2397. if (enable && (adev->pg_flags & AMD_PG_SUPPORT_GFX_SMG))
  2398. data |= RLC_PG_CNTL__STATIC_PER_CU_PG_ENABLE_MASK;
  2399. else
  2400. data &= ~RLC_PG_CNTL__STATIC_PER_CU_PG_ENABLE_MASK;
  2401. if (orig != data)
  2402. WREG32(mmRLC_PG_CNTL, data);
  2403. }
  2404. static void gfx_v6_0_enable_gfx_dynamic_mgpg(struct amdgpu_device *adev,
  2405. bool enable)
  2406. {
  2407. u32 data, orig;
  2408. orig = data = RREG32(mmRLC_PG_CNTL);
  2409. if (enable && (adev->pg_flags & AMD_PG_SUPPORT_GFX_DMG))
  2410. data |= RLC_PG_CNTL__DYN_PER_CU_PG_ENABLE_MASK;
  2411. else
  2412. data &= ~RLC_PG_CNTL__DYN_PER_CU_PG_ENABLE_MASK;
  2413. if (orig != data)
  2414. WREG32(mmRLC_PG_CNTL, data);
  2415. }
  2416. static void gfx_v6_0_init_gfx_cgpg(struct amdgpu_device *adev)
  2417. {
  2418. u32 tmp;
  2419. WREG32(mmRLC_SAVE_AND_RESTORE_BASE, adev->gfx.rlc.save_restore_gpu_addr >> 8);
  2420. WREG32_FIELD(RLC_PG_CNTL, GFX_POWER_GATING_SRC, 1);
  2421. WREG32(mmRLC_CLEAR_STATE_RESTORE_BASE, adev->gfx.rlc.clear_state_gpu_addr >> 8);
  2422. tmp = RREG32(mmRLC_AUTO_PG_CTRL);
  2423. tmp &= ~RLC_AUTO_PG_CTRL__GRBM_REG_SAVE_GFX_IDLE_THRESHOLD_MASK;
  2424. tmp |= (0x700 << RLC_AUTO_PG_CTRL__GRBM_REG_SAVE_GFX_IDLE_THRESHOLD__SHIFT);
  2425. tmp &= ~RLC_AUTO_PG_CTRL__PG_AFTER_GRBM_REG_SAVE_THRESHOLD_MASK;
  2426. WREG32(mmRLC_AUTO_PG_CTRL, tmp);
  2427. }
  2428. static void gfx_v6_0_update_gfx_pg(struct amdgpu_device *adev, bool enable)
  2429. {
  2430. gfx_v6_0_enable_gfx_cgpg(adev, enable);
  2431. gfx_v6_0_enable_gfx_static_mgpg(adev, enable);
  2432. gfx_v6_0_enable_gfx_dynamic_mgpg(adev, enable);
  2433. }
  2434. static u32 gfx_v6_0_get_csb_size(struct amdgpu_device *adev)
  2435. {
  2436. u32 count = 0;
  2437. const struct cs_section_def *sect = NULL;
  2438. const struct cs_extent_def *ext = NULL;
  2439. if (adev->gfx.rlc.cs_data == NULL)
  2440. return 0;
  2441. /* begin clear state */
  2442. count += 2;
  2443. /* context control state */
  2444. count += 3;
  2445. for (sect = adev->gfx.rlc.cs_data; sect->section != NULL; ++sect) {
  2446. for (ext = sect->section; ext->extent != NULL; ++ext) {
  2447. if (sect->id == SECT_CONTEXT)
  2448. count += 2 + ext->reg_count;
  2449. else
  2450. return 0;
  2451. }
  2452. }
  2453. /* pa_sc_raster_config */
  2454. count += 3;
  2455. /* end clear state */
  2456. count += 2;
  2457. /* clear state */
  2458. count += 2;
  2459. return count;
  2460. }
  2461. static void gfx_v6_0_get_csb_buffer(struct amdgpu_device *adev,
  2462. volatile u32 *buffer)
  2463. {
  2464. u32 count = 0, i;
  2465. const struct cs_section_def *sect = NULL;
  2466. const struct cs_extent_def *ext = NULL;
  2467. if (adev->gfx.rlc.cs_data == NULL)
  2468. return;
  2469. if (buffer == NULL)
  2470. return;
  2471. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  2472. buffer[count++] = cpu_to_le32(PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  2473. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  2474. buffer[count++] = cpu_to_le32(0x80000000);
  2475. buffer[count++] = cpu_to_le32(0x80000000);
  2476. for (sect = adev->gfx.rlc.cs_data; sect->section != NULL; ++sect) {
  2477. for (ext = sect->section; ext->extent != NULL; ++ext) {
  2478. if (sect->id == SECT_CONTEXT) {
  2479. buffer[count++] =
  2480. cpu_to_le32(PACKET3(PACKET3_SET_CONTEXT_REG, ext->reg_count));
  2481. buffer[count++] = cpu_to_le32(ext->reg_index - 0xa000);
  2482. for (i = 0; i < ext->reg_count; i++)
  2483. buffer[count++] = cpu_to_le32(ext->extent[i]);
  2484. } else {
  2485. return;
  2486. }
  2487. }
  2488. }
  2489. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_SET_CONTEXT_REG, 1));
  2490. buffer[count++] = cpu_to_le32(mmPA_SC_RASTER_CONFIG - PACKET3_SET_CONTEXT_REG_START);
  2491. switch (adev->asic_type) {
  2492. case CHIP_TAHITI:
  2493. case CHIP_PITCAIRN:
  2494. buffer[count++] = cpu_to_le32(0x2a00126a);
  2495. break;
  2496. case CHIP_VERDE:
  2497. buffer[count++] = cpu_to_le32(0x0000124a);
  2498. break;
  2499. case CHIP_OLAND:
  2500. buffer[count++] = cpu_to_le32(0x00000082);
  2501. break;
  2502. case CHIP_HAINAN:
  2503. buffer[count++] = cpu_to_le32(0x00000000);
  2504. break;
  2505. default:
  2506. buffer[count++] = cpu_to_le32(0x00000000);
  2507. break;
  2508. }
  2509. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  2510. buffer[count++] = cpu_to_le32(PACKET3_PREAMBLE_END_CLEAR_STATE);
  2511. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_CLEAR_STATE, 0));
  2512. buffer[count++] = cpu_to_le32(0);
  2513. }
  2514. static void gfx_v6_0_init_pg(struct amdgpu_device *adev)
  2515. {
  2516. if (adev->pg_flags & (AMD_PG_SUPPORT_GFX_PG |
  2517. AMD_PG_SUPPORT_GFX_SMG |
  2518. AMD_PG_SUPPORT_GFX_DMG |
  2519. AMD_PG_SUPPORT_CP |
  2520. AMD_PG_SUPPORT_GDS |
  2521. AMD_PG_SUPPORT_RLC_SMU_HS)) {
  2522. gfx_v6_0_enable_sclk_slowdown_on_pu(adev, true);
  2523. gfx_v6_0_enable_sclk_slowdown_on_pd(adev, true);
  2524. if (adev->pg_flags & AMD_PG_SUPPORT_GFX_PG) {
  2525. gfx_v6_0_init_gfx_cgpg(adev);
  2526. gfx_v6_0_enable_cp_pg(adev, true);
  2527. gfx_v6_0_enable_gds_pg(adev, true);
  2528. } else {
  2529. WREG32(mmRLC_SAVE_AND_RESTORE_BASE, adev->gfx.rlc.save_restore_gpu_addr >> 8);
  2530. WREG32(mmRLC_CLEAR_STATE_RESTORE_BASE, adev->gfx.rlc.clear_state_gpu_addr >> 8);
  2531. }
  2532. gfx_v6_0_init_ao_cu_mask(adev);
  2533. gfx_v6_0_update_gfx_pg(adev, true);
  2534. } else {
  2535. WREG32(mmRLC_SAVE_AND_RESTORE_BASE, adev->gfx.rlc.save_restore_gpu_addr >> 8);
  2536. WREG32(mmRLC_CLEAR_STATE_RESTORE_BASE, adev->gfx.rlc.clear_state_gpu_addr >> 8);
  2537. }
  2538. }
  2539. static void gfx_v6_0_fini_pg(struct amdgpu_device *adev)
  2540. {
  2541. if (adev->pg_flags & (AMD_PG_SUPPORT_GFX_PG |
  2542. AMD_PG_SUPPORT_GFX_SMG |
  2543. AMD_PG_SUPPORT_GFX_DMG |
  2544. AMD_PG_SUPPORT_CP |
  2545. AMD_PG_SUPPORT_GDS |
  2546. AMD_PG_SUPPORT_RLC_SMU_HS)) {
  2547. gfx_v6_0_update_gfx_pg(adev, false);
  2548. if (adev->pg_flags & AMD_PG_SUPPORT_GFX_PG) {
  2549. gfx_v6_0_enable_cp_pg(adev, false);
  2550. gfx_v6_0_enable_gds_pg(adev, false);
  2551. }
  2552. }
  2553. }
  2554. static uint64_t gfx_v6_0_get_gpu_clock_counter(struct amdgpu_device *adev)
  2555. {
  2556. uint64_t clock;
  2557. mutex_lock(&adev->gfx.gpu_clock_mutex);
  2558. WREG32(mmRLC_CAPTURE_GPU_CLOCK_COUNT, 1);
  2559. clock = (uint64_t)RREG32(mmRLC_GPU_CLOCK_COUNT_LSB) |
  2560. ((uint64_t)RREG32(mmRLC_GPU_CLOCK_COUNT_MSB) << 32ULL);
  2561. mutex_unlock(&adev->gfx.gpu_clock_mutex);
  2562. return clock;
  2563. }
  2564. static void gfx_v6_ring_emit_cntxcntl(struct amdgpu_ring *ring, uint32_t flags)
  2565. {
  2566. if (flags & AMDGPU_HAVE_CTX_SWITCH)
  2567. gfx_v6_0_ring_emit_vgt_flush(ring);
  2568. amdgpu_ring_write(ring, PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  2569. amdgpu_ring_write(ring, 0x80000000);
  2570. amdgpu_ring_write(ring, 0);
  2571. }
  2572. static uint32_t wave_read_ind(struct amdgpu_device *adev, uint32_t simd, uint32_t wave, uint32_t address)
  2573. {
  2574. WREG32(mmSQ_IND_INDEX,
  2575. (wave << SQ_IND_INDEX__WAVE_ID__SHIFT) |
  2576. (simd << SQ_IND_INDEX__SIMD_ID__SHIFT) |
  2577. (address << SQ_IND_INDEX__INDEX__SHIFT) |
  2578. (SQ_IND_INDEX__FORCE_READ_MASK));
  2579. return RREG32(mmSQ_IND_DATA);
  2580. }
  2581. static void wave_read_regs(struct amdgpu_device *adev, uint32_t simd,
  2582. uint32_t wave, uint32_t thread,
  2583. uint32_t regno, uint32_t num, uint32_t *out)
  2584. {
  2585. WREG32(mmSQ_IND_INDEX,
  2586. (wave << SQ_IND_INDEX__WAVE_ID__SHIFT) |
  2587. (simd << SQ_IND_INDEX__SIMD_ID__SHIFT) |
  2588. (regno << SQ_IND_INDEX__INDEX__SHIFT) |
  2589. (thread << SQ_IND_INDEX__THREAD_ID__SHIFT) |
  2590. (SQ_IND_INDEX__FORCE_READ_MASK) |
  2591. (SQ_IND_INDEX__AUTO_INCR_MASK));
  2592. while (num--)
  2593. *(out++) = RREG32(mmSQ_IND_DATA);
  2594. }
  2595. static void gfx_v6_0_read_wave_data(struct amdgpu_device *adev, uint32_t simd, uint32_t wave, uint32_t *dst, int *no_fields)
  2596. {
  2597. /* type 0 wave data */
  2598. dst[(*no_fields)++] = 0;
  2599. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_STATUS);
  2600. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_PC_LO);
  2601. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_PC_HI);
  2602. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_EXEC_LO);
  2603. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_EXEC_HI);
  2604. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_HW_ID);
  2605. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_INST_DW0);
  2606. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_INST_DW1);
  2607. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_GPR_ALLOC);
  2608. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_LDS_ALLOC);
  2609. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TRAPSTS);
  2610. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_IB_STS);
  2611. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TBA_LO);
  2612. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TBA_HI);
  2613. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TMA_LO);
  2614. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TMA_HI);
  2615. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_IB_DBG0);
  2616. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_M0);
  2617. }
  2618. static void gfx_v6_0_read_wave_sgprs(struct amdgpu_device *adev, uint32_t simd,
  2619. uint32_t wave, uint32_t start,
  2620. uint32_t size, uint32_t *dst)
  2621. {
  2622. wave_read_regs(
  2623. adev, simd, wave, 0,
  2624. start + SQIND_WAVE_SGPRS_OFFSET, size, dst);
  2625. }
  2626. static const struct amdgpu_gfx_funcs gfx_v6_0_gfx_funcs = {
  2627. .get_gpu_clock_counter = &gfx_v6_0_get_gpu_clock_counter,
  2628. .select_se_sh = &gfx_v6_0_select_se_sh,
  2629. .read_wave_data = &gfx_v6_0_read_wave_data,
  2630. .read_wave_sgprs = &gfx_v6_0_read_wave_sgprs,
  2631. };
  2632. static int gfx_v6_0_early_init(void *handle)
  2633. {
  2634. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2635. adev->gfx.num_gfx_rings = GFX6_NUM_GFX_RINGS;
  2636. adev->gfx.num_compute_rings = GFX6_NUM_COMPUTE_RINGS;
  2637. adev->gfx.funcs = &gfx_v6_0_gfx_funcs;
  2638. gfx_v6_0_set_ring_funcs(adev);
  2639. gfx_v6_0_set_irq_funcs(adev);
  2640. return 0;
  2641. }
  2642. static int gfx_v6_0_sw_init(void *handle)
  2643. {
  2644. struct amdgpu_ring *ring;
  2645. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2646. int i, r;
  2647. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_LEGACY, 181, &adev->gfx.eop_irq);
  2648. if (r)
  2649. return r;
  2650. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_LEGACY, 184, &adev->gfx.priv_reg_irq);
  2651. if (r)
  2652. return r;
  2653. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_LEGACY, 185, &adev->gfx.priv_inst_irq);
  2654. if (r)
  2655. return r;
  2656. gfx_v6_0_scratch_init(adev);
  2657. r = gfx_v6_0_init_microcode(adev);
  2658. if (r) {
  2659. DRM_ERROR("Failed to load gfx firmware!\n");
  2660. return r;
  2661. }
  2662. r = gfx_v6_0_rlc_init(adev);
  2663. if (r) {
  2664. DRM_ERROR("Failed to init rlc BOs!\n");
  2665. return r;
  2666. }
  2667. for (i = 0; i < adev->gfx.num_gfx_rings; i++) {
  2668. ring = &adev->gfx.gfx_ring[i];
  2669. ring->ring_obj = NULL;
  2670. sprintf(ring->name, "gfx");
  2671. r = amdgpu_ring_init(adev, ring, 1024,
  2672. &adev->gfx.eop_irq, AMDGPU_CP_IRQ_GFX_EOP);
  2673. if (r)
  2674. return r;
  2675. }
  2676. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  2677. unsigned irq_type;
  2678. if ((i >= 32) || (i >= AMDGPU_MAX_COMPUTE_RINGS)) {
  2679. DRM_ERROR("Too many (%d) compute rings!\n", i);
  2680. break;
  2681. }
  2682. ring = &adev->gfx.compute_ring[i];
  2683. ring->ring_obj = NULL;
  2684. ring->use_doorbell = false;
  2685. ring->doorbell_index = 0;
  2686. ring->me = 1;
  2687. ring->pipe = i;
  2688. ring->queue = i;
  2689. sprintf(ring->name, "comp_%d.%d.%d", ring->me, ring->pipe, ring->queue);
  2690. irq_type = AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP + ring->pipe;
  2691. r = amdgpu_ring_init(adev, ring, 1024,
  2692. &adev->gfx.eop_irq, irq_type);
  2693. if (r)
  2694. return r;
  2695. }
  2696. return r;
  2697. }
  2698. static int gfx_v6_0_sw_fini(void *handle)
  2699. {
  2700. int i;
  2701. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2702. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  2703. amdgpu_ring_fini(&adev->gfx.gfx_ring[i]);
  2704. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  2705. amdgpu_ring_fini(&adev->gfx.compute_ring[i]);
  2706. gfx_v6_0_rlc_fini(adev);
  2707. return 0;
  2708. }
  2709. static int gfx_v6_0_hw_init(void *handle)
  2710. {
  2711. int r;
  2712. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2713. gfx_v6_0_gpu_init(adev);
  2714. r = gfx_v6_0_rlc_resume(adev);
  2715. if (r)
  2716. return r;
  2717. r = gfx_v6_0_cp_resume(adev);
  2718. if (r)
  2719. return r;
  2720. adev->gfx.ce_ram_size = 0x8000;
  2721. return r;
  2722. }
  2723. static int gfx_v6_0_hw_fini(void *handle)
  2724. {
  2725. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2726. gfx_v6_0_cp_enable(adev, false);
  2727. gfx_v6_0_rlc_stop(adev);
  2728. gfx_v6_0_fini_pg(adev);
  2729. return 0;
  2730. }
  2731. static int gfx_v6_0_suspend(void *handle)
  2732. {
  2733. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2734. return gfx_v6_0_hw_fini(adev);
  2735. }
  2736. static int gfx_v6_0_resume(void *handle)
  2737. {
  2738. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2739. return gfx_v6_0_hw_init(adev);
  2740. }
  2741. static bool gfx_v6_0_is_idle(void *handle)
  2742. {
  2743. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2744. if (RREG32(mmGRBM_STATUS) & GRBM_STATUS__GUI_ACTIVE_MASK)
  2745. return false;
  2746. else
  2747. return true;
  2748. }
  2749. static int gfx_v6_0_wait_for_idle(void *handle)
  2750. {
  2751. unsigned i;
  2752. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2753. for (i = 0; i < adev->usec_timeout; i++) {
  2754. if (gfx_v6_0_is_idle(handle))
  2755. return 0;
  2756. udelay(1);
  2757. }
  2758. return -ETIMEDOUT;
  2759. }
  2760. static int gfx_v6_0_soft_reset(void *handle)
  2761. {
  2762. return 0;
  2763. }
  2764. static void gfx_v6_0_set_gfx_eop_interrupt_state(struct amdgpu_device *adev,
  2765. enum amdgpu_interrupt_state state)
  2766. {
  2767. u32 cp_int_cntl;
  2768. switch (state) {
  2769. case AMDGPU_IRQ_STATE_DISABLE:
  2770. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
  2771. cp_int_cntl &= ~CP_INT_CNTL_RING0__TIME_STAMP_INT_ENABLE_MASK;
  2772. WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
  2773. break;
  2774. case AMDGPU_IRQ_STATE_ENABLE:
  2775. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
  2776. cp_int_cntl |= CP_INT_CNTL_RING0__TIME_STAMP_INT_ENABLE_MASK;
  2777. WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
  2778. break;
  2779. default:
  2780. break;
  2781. }
  2782. }
  2783. static void gfx_v6_0_set_compute_eop_interrupt_state(struct amdgpu_device *adev,
  2784. int ring,
  2785. enum amdgpu_interrupt_state state)
  2786. {
  2787. u32 cp_int_cntl;
  2788. switch (state){
  2789. case AMDGPU_IRQ_STATE_DISABLE:
  2790. if (ring == 0) {
  2791. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING1);
  2792. cp_int_cntl &= ~CP_INT_CNTL_RING1__TIME_STAMP_INT_ENABLE_MASK;
  2793. WREG32(mmCP_INT_CNTL_RING1, cp_int_cntl);
  2794. break;
  2795. } else {
  2796. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING2);
  2797. cp_int_cntl &= ~CP_INT_CNTL_RING2__TIME_STAMP_INT_ENABLE_MASK;
  2798. WREG32(mmCP_INT_CNTL_RING2, cp_int_cntl);
  2799. break;
  2800. }
  2801. case AMDGPU_IRQ_STATE_ENABLE:
  2802. if (ring == 0) {
  2803. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING1);
  2804. cp_int_cntl |= CP_INT_CNTL_RING1__TIME_STAMP_INT_ENABLE_MASK;
  2805. WREG32(mmCP_INT_CNTL_RING1, cp_int_cntl);
  2806. break;
  2807. } else {
  2808. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING2);
  2809. cp_int_cntl |= CP_INT_CNTL_RING2__TIME_STAMP_INT_ENABLE_MASK;
  2810. WREG32(mmCP_INT_CNTL_RING2, cp_int_cntl);
  2811. break;
  2812. }
  2813. default:
  2814. BUG();
  2815. break;
  2816. }
  2817. }
  2818. static int gfx_v6_0_set_priv_reg_fault_state(struct amdgpu_device *adev,
  2819. struct amdgpu_irq_src *src,
  2820. unsigned type,
  2821. enum amdgpu_interrupt_state state)
  2822. {
  2823. u32 cp_int_cntl;
  2824. switch (state) {
  2825. case AMDGPU_IRQ_STATE_DISABLE:
  2826. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
  2827. cp_int_cntl &= ~CP_INT_CNTL_RING0__PRIV_REG_INT_ENABLE_MASK;
  2828. WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
  2829. break;
  2830. case AMDGPU_IRQ_STATE_ENABLE:
  2831. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
  2832. cp_int_cntl |= CP_INT_CNTL_RING0__PRIV_REG_INT_ENABLE_MASK;
  2833. WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
  2834. break;
  2835. default:
  2836. break;
  2837. }
  2838. return 0;
  2839. }
  2840. static int gfx_v6_0_set_priv_inst_fault_state(struct amdgpu_device *adev,
  2841. struct amdgpu_irq_src *src,
  2842. unsigned type,
  2843. enum amdgpu_interrupt_state state)
  2844. {
  2845. u32 cp_int_cntl;
  2846. switch (state) {
  2847. case AMDGPU_IRQ_STATE_DISABLE:
  2848. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
  2849. cp_int_cntl &= ~CP_INT_CNTL_RING0__PRIV_INSTR_INT_ENABLE_MASK;
  2850. WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
  2851. break;
  2852. case AMDGPU_IRQ_STATE_ENABLE:
  2853. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
  2854. cp_int_cntl |= CP_INT_CNTL_RING0__PRIV_INSTR_INT_ENABLE_MASK;
  2855. WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
  2856. break;
  2857. default:
  2858. break;
  2859. }
  2860. return 0;
  2861. }
  2862. static int gfx_v6_0_set_eop_interrupt_state(struct amdgpu_device *adev,
  2863. struct amdgpu_irq_src *src,
  2864. unsigned type,
  2865. enum amdgpu_interrupt_state state)
  2866. {
  2867. switch (type) {
  2868. case AMDGPU_CP_IRQ_GFX_EOP:
  2869. gfx_v6_0_set_gfx_eop_interrupt_state(adev, state);
  2870. break;
  2871. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP:
  2872. gfx_v6_0_set_compute_eop_interrupt_state(adev, 0, state);
  2873. break;
  2874. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE1_EOP:
  2875. gfx_v6_0_set_compute_eop_interrupt_state(adev, 1, state);
  2876. break;
  2877. default:
  2878. break;
  2879. }
  2880. return 0;
  2881. }
  2882. static int gfx_v6_0_eop_irq(struct amdgpu_device *adev,
  2883. struct amdgpu_irq_src *source,
  2884. struct amdgpu_iv_entry *entry)
  2885. {
  2886. switch (entry->ring_id) {
  2887. case 0:
  2888. amdgpu_fence_process(&adev->gfx.gfx_ring[0]);
  2889. break;
  2890. case 1:
  2891. case 2:
  2892. amdgpu_fence_process(&adev->gfx.compute_ring[entry->ring_id - 1]);
  2893. break;
  2894. default:
  2895. break;
  2896. }
  2897. return 0;
  2898. }
  2899. static int gfx_v6_0_priv_reg_irq(struct amdgpu_device *adev,
  2900. struct amdgpu_irq_src *source,
  2901. struct amdgpu_iv_entry *entry)
  2902. {
  2903. DRM_ERROR("Illegal register access in command stream\n");
  2904. schedule_work(&adev->reset_work);
  2905. return 0;
  2906. }
  2907. static int gfx_v6_0_priv_inst_irq(struct amdgpu_device *adev,
  2908. struct amdgpu_irq_src *source,
  2909. struct amdgpu_iv_entry *entry)
  2910. {
  2911. DRM_ERROR("Illegal instruction in command stream\n");
  2912. schedule_work(&adev->reset_work);
  2913. return 0;
  2914. }
  2915. static int gfx_v6_0_set_clockgating_state(void *handle,
  2916. enum amd_clockgating_state state)
  2917. {
  2918. bool gate = false;
  2919. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2920. if (state == AMD_CG_STATE_GATE)
  2921. gate = true;
  2922. gfx_v6_0_enable_gui_idle_interrupt(adev, false);
  2923. if (gate) {
  2924. gfx_v6_0_enable_mgcg(adev, true);
  2925. gfx_v6_0_enable_cgcg(adev, true);
  2926. } else {
  2927. gfx_v6_0_enable_cgcg(adev, false);
  2928. gfx_v6_0_enable_mgcg(adev, false);
  2929. }
  2930. gfx_v6_0_enable_gui_idle_interrupt(adev, true);
  2931. return 0;
  2932. }
  2933. static int gfx_v6_0_set_powergating_state(void *handle,
  2934. enum amd_powergating_state state)
  2935. {
  2936. bool gate = false;
  2937. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2938. if (state == AMD_PG_STATE_GATE)
  2939. gate = true;
  2940. if (adev->pg_flags & (AMD_PG_SUPPORT_GFX_PG |
  2941. AMD_PG_SUPPORT_GFX_SMG |
  2942. AMD_PG_SUPPORT_GFX_DMG |
  2943. AMD_PG_SUPPORT_CP |
  2944. AMD_PG_SUPPORT_GDS |
  2945. AMD_PG_SUPPORT_RLC_SMU_HS)) {
  2946. gfx_v6_0_update_gfx_pg(adev, gate);
  2947. if (adev->pg_flags & AMD_PG_SUPPORT_GFX_PG) {
  2948. gfx_v6_0_enable_cp_pg(adev, gate);
  2949. gfx_v6_0_enable_gds_pg(adev, gate);
  2950. }
  2951. }
  2952. return 0;
  2953. }
  2954. static const struct amd_ip_funcs gfx_v6_0_ip_funcs = {
  2955. .name = "gfx_v6_0",
  2956. .early_init = gfx_v6_0_early_init,
  2957. .late_init = NULL,
  2958. .sw_init = gfx_v6_0_sw_init,
  2959. .sw_fini = gfx_v6_0_sw_fini,
  2960. .hw_init = gfx_v6_0_hw_init,
  2961. .hw_fini = gfx_v6_0_hw_fini,
  2962. .suspend = gfx_v6_0_suspend,
  2963. .resume = gfx_v6_0_resume,
  2964. .is_idle = gfx_v6_0_is_idle,
  2965. .wait_for_idle = gfx_v6_0_wait_for_idle,
  2966. .soft_reset = gfx_v6_0_soft_reset,
  2967. .set_clockgating_state = gfx_v6_0_set_clockgating_state,
  2968. .set_powergating_state = gfx_v6_0_set_powergating_state,
  2969. };
  2970. static const struct amdgpu_ring_funcs gfx_v6_0_ring_funcs_gfx = {
  2971. .type = AMDGPU_RING_TYPE_GFX,
  2972. .align_mask = 0xff,
  2973. .nop = 0x80000000,
  2974. .support_64bit_ptrs = false,
  2975. .get_rptr = gfx_v6_0_ring_get_rptr,
  2976. .get_wptr = gfx_v6_0_ring_get_wptr,
  2977. .set_wptr = gfx_v6_0_ring_set_wptr_gfx,
  2978. .emit_frame_size =
  2979. 5 + /* gfx_v6_0_ring_emit_hdp_flush */
  2980. 5 + /* gfx_v6_0_ring_emit_hdp_invalidate */
  2981. 14 + 14 + 14 + /* gfx_v6_0_ring_emit_fence x3 for user fence, vm fence */
  2982. 7 + 4 + /* gfx_v6_0_ring_emit_pipeline_sync */
  2983. 17 + 6 + /* gfx_v6_0_ring_emit_vm_flush */
  2984. 3 + 2, /* gfx_v6_ring_emit_cntxcntl including vgt flush */
  2985. .emit_ib_size = 6, /* gfx_v6_0_ring_emit_ib */
  2986. .emit_ib = gfx_v6_0_ring_emit_ib,
  2987. .emit_fence = gfx_v6_0_ring_emit_fence,
  2988. .emit_pipeline_sync = gfx_v6_0_ring_emit_pipeline_sync,
  2989. .emit_vm_flush = gfx_v6_0_ring_emit_vm_flush,
  2990. .emit_hdp_flush = gfx_v6_0_ring_emit_hdp_flush,
  2991. .emit_hdp_invalidate = gfx_v6_0_ring_emit_hdp_invalidate,
  2992. .test_ring = gfx_v6_0_ring_test_ring,
  2993. .test_ib = gfx_v6_0_ring_test_ib,
  2994. .insert_nop = amdgpu_ring_insert_nop,
  2995. .emit_cntxcntl = gfx_v6_ring_emit_cntxcntl,
  2996. };
  2997. static const struct amdgpu_ring_funcs gfx_v6_0_ring_funcs_compute = {
  2998. .type = AMDGPU_RING_TYPE_COMPUTE,
  2999. .align_mask = 0xff,
  3000. .nop = 0x80000000,
  3001. .get_rptr = gfx_v6_0_ring_get_rptr,
  3002. .get_wptr = gfx_v6_0_ring_get_wptr,
  3003. .set_wptr = gfx_v6_0_ring_set_wptr_compute,
  3004. .emit_frame_size =
  3005. 5 + /* gfx_v6_0_ring_emit_hdp_flush */
  3006. 5 + /* gfx_v6_0_ring_emit_hdp_invalidate */
  3007. 7 + /* gfx_v6_0_ring_emit_pipeline_sync */
  3008. 17 + /* gfx_v6_0_ring_emit_vm_flush */
  3009. 14 + 14 + 14, /* gfx_v6_0_ring_emit_fence x3 for user fence, vm fence */
  3010. .emit_ib_size = 6, /* gfx_v6_0_ring_emit_ib */
  3011. .emit_ib = gfx_v6_0_ring_emit_ib,
  3012. .emit_fence = gfx_v6_0_ring_emit_fence,
  3013. .emit_pipeline_sync = gfx_v6_0_ring_emit_pipeline_sync,
  3014. .emit_vm_flush = gfx_v6_0_ring_emit_vm_flush,
  3015. .emit_hdp_flush = gfx_v6_0_ring_emit_hdp_flush,
  3016. .emit_hdp_invalidate = gfx_v6_0_ring_emit_hdp_invalidate,
  3017. .test_ring = gfx_v6_0_ring_test_ring,
  3018. .test_ib = gfx_v6_0_ring_test_ib,
  3019. .insert_nop = amdgpu_ring_insert_nop,
  3020. };
  3021. static void gfx_v6_0_set_ring_funcs(struct amdgpu_device *adev)
  3022. {
  3023. int i;
  3024. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  3025. adev->gfx.gfx_ring[i].funcs = &gfx_v6_0_ring_funcs_gfx;
  3026. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  3027. adev->gfx.compute_ring[i].funcs = &gfx_v6_0_ring_funcs_compute;
  3028. }
  3029. static const struct amdgpu_irq_src_funcs gfx_v6_0_eop_irq_funcs = {
  3030. .set = gfx_v6_0_set_eop_interrupt_state,
  3031. .process = gfx_v6_0_eop_irq,
  3032. };
  3033. static const struct amdgpu_irq_src_funcs gfx_v6_0_priv_reg_irq_funcs = {
  3034. .set = gfx_v6_0_set_priv_reg_fault_state,
  3035. .process = gfx_v6_0_priv_reg_irq,
  3036. };
  3037. static const struct amdgpu_irq_src_funcs gfx_v6_0_priv_inst_irq_funcs = {
  3038. .set = gfx_v6_0_set_priv_inst_fault_state,
  3039. .process = gfx_v6_0_priv_inst_irq,
  3040. };
  3041. static void gfx_v6_0_set_irq_funcs(struct amdgpu_device *adev)
  3042. {
  3043. adev->gfx.eop_irq.num_types = AMDGPU_CP_IRQ_LAST;
  3044. adev->gfx.eop_irq.funcs = &gfx_v6_0_eop_irq_funcs;
  3045. adev->gfx.priv_reg_irq.num_types = 1;
  3046. adev->gfx.priv_reg_irq.funcs = &gfx_v6_0_priv_reg_irq_funcs;
  3047. adev->gfx.priv_inst_irq.num_types = 1;
  3048. adev->gfx.priv_inst_irq.funcs = &gfx_v6_0_priv_inst_irq_funcs;
  3049. }
  3050. static void gfx_v6_0_get_cu_info(struct amdgpu_device *adev)
  3051. {
  3052. int i, j, k, counter, active_cu_number = 0;
  3053. u32 mask, bitmap, ao_bitmap, ao_cu_mask = 0;
  3054. struct amdgpu_cu_info *cu_info = &adev->gfx.cu_info;
  3055. unsigned disable_masks[4 * 2];
  3056. u32 ao_cu_num;
  3057. if (adev->flags & AMD_IS_APU)
  3058. ao_cu_num = 2;
  3059. else
  3060. ao_cu_num = adev->gfx.config.max_cu_per_sh;
  3061. memset(cu_info, 0, sizeof(*cu_info));
  3062. amdgpu_gfx_parse_disable_cu(disable_masks, 4, 2);
  3063. mutex_lock(&adev->grbm_idx_mutex);
  3064. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  3065. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  3066. mask = 1;
  3067. ao_bitmap = 0;
  3068. counter = 0;
  3069. gfx_v6_0_select_se_sh(adev, i, j, 0xffffffff);
  3070. if (i < 4 && j < 2)
  3071. gfx_v6_0_set_user_cu_inactive_bitmap(
  3072. adev, disable_masks[i * 2 + j]);
  3073. bitmap = gfx_v6_0_get_cu_enabled(adev);
  3074. cu_info->bitmap[i][j] = bitmap;
  3075. for (k = 0; k < adev->gfx.config.max_cu_per_sh; k++) {
  3076. if (bitmap & mask) {
  3077. if (counter < ao_cu_num)
  3078. ao_bitmap |= mask;
  3079. counter ++;
  3080. }
  3081. mask <<= 1;
  3082. }
  3083. active_cu_number += counter;
  3084. if (i < 2 && j < 2)
  3085. ao_cu_mask |= (ao_bitmap << (i * 16 + j * 8));
  3086. cu_info->ao_cu_bitmap[i][j] = ao_bitmap;
  3087. }
  3088. }
  3089. gfx_v6_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  3090. mutex_unlock(&adev->grbm_idx_mutex);
  3091. cu_info->number = active_cu_number;
  3092. cu_info->ao_cu_mask = ao_cu_mask;
  3093. }
  3094. const struct amdgpu_ip_block_version gfx_v6_0_ip_block =
  3095. {
  3096. .type = AMD_IP_BLOCK_TYPE_GFX,
  3097. .major = 6,
  3098. .minor = 0,
  3099. .rev = 0,
  3100. .funcs = &gfx_v6_0_ip_funcs,
  3101. };