amdgpu.h 68 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #ifndef __AMDGPU_H__
  29. #define __AMDGPU_H__
  30. #include <linux/atomic.h>
  31. #include <linux/wait.h>
  32. #include <linux/list.h>
  33. #include <linux/kref.h>
  34. #include <linux/interval_tree.h>
  35. #include <linux/hashtable.h>
  36. #include <linux/fence.h>
  37. #include <ttm/ttm_bo_api.h>
  38. #include <ttm/ttm_bo_driver.h>
  39. #include <ttm/ttm_placement.h>
  40. #include <ttm/ttm_module.h>
  41. #include <ttm/ttm_execbuf_util.h>
  42. #include <drm/drmP.h>
  43. #include <drm/drm_gem.h>
  44. #include <drm/amdgpu_drm.h>
  45. #include "amd_shared.h"
  46. #include "amdgpu_mode.h"
  47. #include "amdgpu_ih.h"
  48. #include "amdgpu_irq.h"
  49. #include "amdgpu_ucode.h"
  50. #include "amdgpu_ttm.h"
  51. #include "amdgpu_gds.h"
  52. #include "amdgpu_sync.h"
  53. #include "amdgpu_ring.h"
  54. #include "amdgpu_vm.h"
  55. #include "amd_powerplay.h"
  56. #include "amdgpu_acp.h"
  57. #include "gpu_scheduler.h"
  58. #include "amdgpu_virt.h"
  59. /*
  60. * Modules parameters.
  61. */
  62. extern int amdgpu_modeset;
  63. extern int amdgpu_vram_limit;
  64. extern int amdgpu_gart_size;
  65. extern int amdgpu_moverate;
  66. extern int amdgpu_benchmarking;
  67. extern int amdgpu_testing;
  68. extern int amdgpu_audio;
  69. extern int amdgpu_disp_priority;
  70. extern int amdgpu_hw_i2c;
  71. extern int amdgpu_pcie_gen2;
  72. extern int amdgpu_msi;
  73. extern int amdgpu_lockup_timeout;
  74. extern int amdgpu_dpm;
  75. extern int amdgpu_smc_load_fw;
  76. extern int amdgpu_aspm;
  77. extern int amdgpu_runtime_pm;
  78. extern unsigned amdgpu_ip_block_mask;
  79. extern int amdgpu_bapm;
  80. extern int amdgpu_deep_color;
  81. extern int amdgpu_vm_size;
  82. extern int amdgpu_vm_block_size;
  83. extern int amdgpu_vm_fault_stop;
  84. extern int amdgpu_vm_debug;
  85. extern int amdgpu_sched_jobs;
  86. extern int amdgpu_sched_hw_submission;
  87. extern int amdgpu_powerplay;
  88. extern int amdgpu_powercontainment;
  89. extern unsigned amdgpu_pcie_gen_cap;
  90. extern unsigned amdgpu_pcie_lane_cap;
  91. extern unsigned amdgpu_cg_mask;
  92. extern unsigned amdgpu_pg_mask;
  93. extern char *amdgpu_disable_cu;
  94. extern int amdgpu_sclk_deep_sleep_en;
  95. extern char *amdgpu_virtual_display;
  96. extern unsigned amdgpu_pp_feature_mask;
  97. extern int amdgpu_vram_page_split;
  98. #define AMDGPU_WAIT_IDLE_TIMEOUT_IN_MS 3000
  99. #define AMDGPU_MAX_USEC_TIMEOUT 100000 /* 100 ms */
  100. #define AMDGPU_FENCE_JIFFIES_TIMEOUT (HZ / 2)
  101. /* AMDGPU_IB_POOL_SIZE must be a power of 2 */
  102. #define AMDGPU_IB_POOL_SIZE 16
  103. #define AMDGPU_DEBUGFS_MAX_COMPONENTS 32
  104. #define AMDGPUFB_CONN_LIMIT 4
  105. #define AMDGPU_BIOS_NUM_SCRATCH 8
  106. /* max number of IP instances */
  107. #define AMDGPU_MAX_SDMA_INSTANCES 2
  108. /* hardcode that limit for now */
  109. #define AMDGPU_VA_RESERVED_SIZE (8 << 20)
  110. /* hard reset data */
  111. #define AMDGPU_ASIC_RESET_DATA 0x39d5e86b
  112. /* reset flags */
  113. #define AMDGPU_RESET_GFX (1 << 0)
  114. #define AMDGPU_RESET_COMPUTE (1 << 1)
  115. #define AMDGPU_RESET_DMA (1 << 2)
  116. #define AMDGPU_RESET_CP (1 << 3)
  117. #define AMDGPU_RESET_GRBM (1 << 4)
  118. #define AMDGPU_RESET_DMA1 (1 << 5)
  119. #define AMDGPU_RESET_RLC (1 << 6)
  120. #define AMDGPU_RESET_SEM (1 << 7)
  121. #define AMDGPU_RESET_IH (1 << 8)
  122. #define AMDGPU_RESET_VMC (1 << 9)
  123. #define AMDGPU_RESET_MC (1 << 10)
  124. #define AMDGPU_RESET_DISPLAY (1 << 11)
  125. #define AMDGPU_RESET_UVD (1 << 12)
  126. #define AMDGPU_RESET_VCE (1 << 13)
  127. #define AMDGPU_RESET_VCE1 (1 << 14)
  128. /* GFX current status */
  129. #define AMDGPU_GFX_NORMAL_MODE 0x00000000L
  130. #define AMDGPU_GFX_SAFE_MODE 0x00000001L
  131. #define AMDGPU_GFX_PG_DISABLED_MODE 0x00000002L
  132. #define AMDGPU_GFX_CG_DISABLED_MODE 0x00000004L
  133. #define AMDGPU_GFX_LBPW_DISABLED_MODE 0x00000008L
  134. /* max cursor sizes (in pixels) */
  135. #define CIK_CURSOR_WIDTH 128
  136. #define CIK_CURSOR_HEIGHT 128
  137. struct amdgpu_device;
  138. struct amdgpu_ib;
  139. struct amdgpu_cs_parser;
  140. struct amdgpu_job;
  141. struct amdgpu_irq_src;
  142. struct amdgpu_fpriv;
  143. enum amdgpu_cp_irq {
  144. AMDGPU_CP_IRQ_GFX_EOP = 0,
  145. AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP,
  146. AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE1_EOP,
  147. AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE2_EOP,
  148. AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE3_EOP,
  149. AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE0_EOP,
  150. AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE1_EOP,
  151. AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE2_EOP,
  152. AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE3_EOP,
  153. AMDGPU_CP_IRQ_LAST
  154. };
  155. enum amdgpu_sdma_irq {
  156. AMDGPU_SDMA_IRQ_TRAP0 = 0,
  157. AMDGPU_SDMA_IRQ_TRAP1,
  158. AMDGPU_SDMA_IRQ_LAST
  159. };
  160. enum amdgpu_thermal_irq {
  161. AMDGPU_THERMAL_IRQ_LOW_TO_HIGH = 0,
  162. AMDGPU_THERMAL_IRQ_HIGH_TO_LOW,
  163. AMDGPU_THERMAL_IRQ_LAST
  164. };
  165. int amdgpu_set_clockgating_state(struct amdgpu_device *adev,
  166. enum amd_ip_block_type block_type,
  167. enum amd_clockgating_state state);
  168. int amdgpu_set_powergating_state(struct amdgpu_device *adev,
  169. enum amd_ip_block_type block_type,
  170. enum amd_powergating_state state);
  171. int amdgpu_wait_for_idle(struct amdgpu_device *adev,
  172. enum amd_ip_block_type block_type);
  173. bool amdgpu_is_idle(struct amdgpu_device *adev,
  174. enum amd_ip_block_type block_type);
  175. struct amdgpu_ip_block_version {
  176. enum amd_ip_block_type type;
  177. u32 major;
  178. u32 minor;
  179. u32 rev;
  180. const struct amd_ip_funcs *funcs;
  181. };
  182. int amdgpu_ip_block_version_cmp(struct amdgpu_device *adev,
  183. enum amd_ip_block_type type,
  184. u32 major, u32 minor);
  185. const struct amdgpu_ip_block_version * amdgpu_get_ip_block(
  186. struct amdgpu_device *adev,
  187. enum amd_ip_block_type type);
  188. /* provided by hw blocks that can move/clear data. e.g., gfx or sdma */
  189. struct amdgpu_buffer_funcs {
  190. /* maximum bytes in a single operation */
  191. uint32_t copy_max_bytes;
  192. /* number of dw to reserve per operation */
  193. unsigned copy_num_dw;
  194. /* used for buffer migration */
  195. void (*emit_copy_buffer)(struct amdgpu_ib *ib,
  196. /* src addr in bytes */
  197. uint64_t src_offset,
  198. /* dst addr in bytes */
  199. uint64_t dst_offset,
  200. /* number of byte to transfer */
  201. uint32_t byte_count);
  202. /* maximum bytes in a single operation */
  203. uint32_t fill_max_bytes;
  204. /* number of dw to reserve per operation */
  205. unsigned fill_num_dw;
  206. /* used for buffer clearing */
  207. void (*emit_fill_buffer)(struct amdgpu_ib *ib,
  208. /* value to write to memory */
  209. uint32_t src_data,
  210. /* dst addr in bytes */
  211. uint64_t dst_offset,
  212. /* number of byte to fill */
  213. uint32_t byte_count);
  214. };
  215. /* provided by hw blocks that can write ptes, e.g., sdma */
  216. struct amdgpu_vm_pte_funcs {
  217. /* copy pte entries from GART */
  218. void (*copy_pte)(struct amdgpu_ib *ib,
  219. uint64_t pe, uint64_t src,
  220. unsigned count);
  221. /* write pte one entry at a time with addr mapping */
  222. void (*write_pte)(struct amdgpu_ib *ib, uint64_t pe,
  223. uint64_t value, unsigned count,
  224. uint32_t incr);
  225. /* for linear pte/pde updates without addr mapping */
  226. void (*set_pte_pde)(struct amdgpu_ib *ib,
  227. uint64_t pe,
  228. uint64_t addr, unsigned count,
  229. uint32_t incr, uint32_t flags);
  230. };
  231. /* provided by the gmc block */
  232. struct amdgpu_gart_funcs {
  233. /* flush the vm tlb via mmio */
  234. void (*flush_gpu_tlb)(struct amdgpu_device *adev,
  235. uint32_t vmid);
  236. /* write pte/pde updates using the cpu */
  237. int (*set_pte_pde)(struct amdgpu_device *adev,
  238. void *cpu_pt_addr, /* cpu addr of page table */
  239. uint32_t gpu_page_idx, /* pte/pde to update */
  240. uint64_t addr, /* addr to write into pte/pde */
  241. uint32_t flags); /* access flags */
  242. };
  243. /* provided by the ih block */
  244. struct amdgpu_ih_funcs {
  245. /* ring read/write ptr handling, called from interrupt context */
  246. u32 (*get_wptr)(struct amdgpu_device *adev);
  247. void (*decode_iv)(struct amdgpu_device *adev,
  248. struct amdgpu_iv_entry *entry);
  249. void (*set_rptr)(struct amdgpu_device *adev);
  250. };
  251. /*
  252. * BIOS.
  253. */
  254. bool amdgpu_get_bios(struct amdgpu_device *adev);
  255. bool amdgpu_read_bios(struct amdgpu_device *adev);
  256. /*
  257. * Dummy page
  258. */
  259. struct amdgpu_dummy_page {
  260. struct page *page;
  261. dma_addr_t addr;
  262. };
  263. int amdgpu_dummy_page_init(struct amdgpu_device *adev);
  264. void amdgpu_dummy_page_fini(struct amdgpu_device *adev);
  265. /*
  266. * Clocks
  267. */
  268. #define AMDGPU_MAX_PPLL 3
  269. struct amdgpu_clock {
  270. struct amdgpu_pll ppll[AMDGPU_MAX_PPLL];
  271. struct amdgpu_pll spll;
  272. struct amdgpu_pll mpll;
  273. /* 10 Khz units */
  274. uint32_t default_mclk;
  275. uint32_t default_sclk;
  276. uint32_t default_dispclk;
  277. uint32_t current_dispclk;
  278. uint32_t dp_extclk;
  279. uint32_t max_pixel_clock;
  280. };
  281. /*
  282. * BO.
  283. */
  284. struct amdgpu_bo_list_entry {
  285. struct amdgpu_bo *robj;
  286. struct ttm_validate_buffer tv;
  287. struct amdgpu_bo_va *bo_va;
  288. uint32_t priority;
  289. struct page **user_pages;
  290. int user_invalidated;
  291. };
  292. struct amdgpu_bo_va_mapping {
  293. struct list_head list;
  294. struct interval_tree_node it;
  295. uint64_t offset;
  296. uint32_t flags;
  297. };
  298. /* bo virtual addresses in a specific vm */
  299. struct amdgpu_bo_va {
  300. /* protected by bo being reserved */
  301. struct list_head bo_list;
  302. struct fence *last_pt_update;
  303. unsigned ref_count;
  304. /* protected by vm mutex and spinlock */
  305. struct list_head vm_status;
  306. /* mappings for this bo_va */
  307. struct list_head invalids;
  308. struct list_head valids;
  309. /* constant after initialization */
  310. struct amdgpu_vm *vm;
  311. struct amdgpu_bo *bo;
  312. };
  313. #define AMDGPU_GEM_DOMAIN_MAX 0x3
  314. struct amdgpu_bo {
  315. /* Protected by tbo.reserved */
  316. u32 prefered_domains;
  317. u32 allowed_domains;
  318. struct ttm_place placements[AMDGPU_GEM_DOMAIN_MAX + 1];
  319. struct ttm_placement placement;
  320. struct ttm_buffer_object tbo;
  321. struct ttm_bo_kmap_obj kmap;
  322. u64 flags;
  323. unsigned pin_count;
  324. void *kptr;
  325. u64 tiling_flags;
  326. u64 metadata_flags;
  327. void *metadata;
  328. u32 metadata_size;
  329. /* list of all virtual address to which this bo
  330. * is associated to
  331. */
  332. struct list_head va;
  333. /* Constant after initialization */
  334. struct drm_gem_object gem_base;
  335. struct amdgpu_bo *parent;
  336. struct amdgpu_bo *shadow;
  337. struct ttm_bo_kmap_obj dma_buf_vmap;
  338. struct amdgpu_mn *mn;
  339. struct list_head mn_list;
  340. struct list_head shadow_list;
  341. };
  342. #define gem_to_amdgpu_bo(gobj) container_of((gobj), struct amdgpu_bo, gem_base)
  343. void amdgpu_gem_object_free(struct drm_gem_object *obj);
  344. int amdgpu_gem_object_open(struct drm_gem_object *obj,
  345. struct drm_file *file_priv);
  346. void amdgpu_gem_object_close(struct drm_gem_object *obj,
  347. struct drm_file *file_priv);
  348. unsigned long amdgpu_gem_timeout(uint64_t timeout_ns);
  349. struct sg_table *amdgpu_gem_prime_get_sg_table(struct drm_gem_object *obj);
  350. struct drm_gem_object *
  351. amdgpu_gem_prime_import_sg_table(struct drm_device *dev,
  352. struct dma_buf_attachment *attach,
  353. struct sg_table *sg);
  354. struct dma_buf *amdgpu_gem_prime_export(struct drm_device *dev,
  355. struct drm_gem_object *gobj,
  356. int flags);
  357. int amdgpu_gem_prime_pin(struct drm_gem_object *obj);
  358. void amdgpu_gem_prime_unpin(struct drm_gem_object *obj);
  359. struct reservation_object *amdgpu_gem_prime_res_obj(struct drm_gem_object *);
  360. void *amdgpu_gem_prime_vmap(struct drm_gem_object *obj);
  361. void amdgpu_gem_prime_vunmap(struct drm_gem_object *obj, void *vaddr);
  362. int amdgpu_gem_debugfs_init(struct amdgpu_device *adev);
  363. /* sub-allocation manager, it has to be protected by another lock.
  364. * By conception this is an helper for other part of the driver
  365. * like the indirect buffer or semaphore, which both have their
  366. * locking.
  367. *
  368. * Principe is simple, we keep a list of sub allocation in offset
  369. * order (first entry has offset == 0, last entry has the highest
  370. * offset).
  371. *
  372. * When allocating new object we first check if there is room at
  373. * the end total_size - (last_object_offset + last_object_size) >=
  374. * alloc_size. If so we allocate new object there.
  375. *
  376. * When there is not enough room at the end, we start waiting for
  377. * each sub object until we reach object_offset+object_size >=
  378. * alloc_size, this object then become the sub object we return.
  379. *
  380. * Alignment can't be bigger than page size.
  381. *
  382. * Hole are not considered for allocation to keep things simple.
  383. * Assumption is that there won't be hole (all object on same
  384. * alignment).
  385. */
  386. #define AMDGPU_SA_NUM_FENCE_LISTS 32
  387. struct amdgpu_sa_manager {
  388. wait_queue_head_t wq;
  389. struct amdgpu_bo *bo;
  390. struct list_head *hole;
  391. struct list_head flist[AMDGPU_SA_NUM_FENCE_LISTS];
  392. struct list_head olist;
  393. unsigned size;
  394. uint64_t gpu_addr;
  395. void *cpu_ptr;
  396. uint32_t domain;
  397. uint32_t align;
  398. };
  399. /* sub-allocation buffer */
  400. struct amdgpu_sa_bo {
  401. struct list_head olist;
  402. struct list_head flist;
  403. struct amdgpu_sa_manager *manager;
  404. unsigned soffset;
  405. unsigned eoffset;
  406. struct fence *fence;
  407. };
  408. /*
  409. * GEM objects.
  410. */
  411. void amdgpu_gem_force_release(struct amdgpu_device *adev);
  412. int amdgpu_gem_object_create(struct amdgpu_device *adev, unsigned long size,
  413. int alignment, u32 initial_domain,
  414. u64 flags, bool kernel,
  415. struct drm_gem_object **obj);
  416. int amdgpu_mode_dumb_create(struct drm_file *file_priv,
  417. struct drm_device *dev,
  418. struct drm_mode_create_dumb *args);
  419. int amdgpu_mode_dumb_mmap(struct drm_file *filp,
  420. struct drm_device *dev,
  421. uint32_t handle, uint64_t *offset_p);
  422. int amdgpu_fence_slab_init(void);
  423. void amdgpu_fence_slab_fini(void);
  424. /*
  425. * GART structures, functions & helpers
  426. */
  427. struct amdgpu_mc;
  428. #define AMDGPU_GPU_PAGE_SIZE 4096
  429. #define AMDGPU_GPU_PAGE_MASK (AMDGPU_GPU_PAGE_SIZE - 1)
  430. #define AMDGPU_GPU_PAGE_SHIFT 12
  431. #define AMDGPU_GPU_PAGE_ALIGN(a) (((a) + AMDGPU_GPU_PAGE_MASK) & ~AMDGPU_GPU_PAGE_MASK)
  432. struct amdgpu_gart {
  433. dma_addr_t table_addr;
  434. struct amdgpu_bo *robj;
  435. void *ptr;
  436. unsigned num_gpu_pages;
  437. unsigned num_cpu_pages;
  438. unsigned table_size;
  439. #ifdef CONFIG_DRM_AMDGPU_GART_DEBUGFS
  440. struct page **pages;
  441. #endif
  442. bool ready;
  443. const struct amdgpu_gart_funcs *gart_funcs;
  444. };
  445. int amdgpu_gart_table_ram_alloc(struct amdgpu_device *adev);
  446. void amdgpu_gart_table_ram_free(struct amdgpu_device *adev);
  447. int amdgpu_gart_table_vram_alloc(struct amdgpu_device *adev);
  448. void amdgpu_gart_table_vram_free(struct amdgpu_device *adev);
  449. int amdgpu_gart_table_vram_pin(struct amdgpu_device *adev);
  450. void amdgpu_gart_table_vram_unpin(struct amdgpu_device *adev);
  451. int amdgpu_gart_init(struct amdgpu_device *adev);
  452. void amdgpu_gart_fini(struct amdgpu_device *adev);
  453. void amdgpu_gart_unbind(struct amdgpu_device *adev, uint64_t offset,
  454. int pages);
  455. int amdgpu_gart_bind(struct amdgpu_device *adev, uint64_t offset,
  456. int pages, struct page **pagelist,
  457. dma_addr_t *dma_addr, uint32_t flags);
  458. int amdgpu_ttm_recover_gart(struct amdgpu_device *adev);
  459. /*
  460. * GPU MC structures, functions & helpers
  461. */
  462. struct amdgpu_mc {
  463. resource_size_t aper_size;
  464. resource_size_t aper_base;
  465. resource_size_t agp_base;
  466. /* for some chips with <= 32MB we need to lie
  467. * about vram size near mc fb location */
  468. u64 mc_vram_size;
  469. u64 visible_vram_size;
  470. u64 gtt_size;
  471. u64 gtt_start;
  472. u64 gtt_end;
  473. u64 vram_start;
  474. u64 vram_end;
  475. unsigned vram_width;
  476. u64 real_vram_size;
  477. int vram_mtrr;
  478. u64 gtt_base_align;
  479. u64 mc_mask;
  480. const struct firmware *fw; /* MC firmware */
  481. uint32_t fw_version;
  482. struct amdgpu_irq_src vm_fault;
  483. uint32_t vram_type;
  484. uint32_t srbm_soft_reset;
  485. struct amdgpu_mode_mc_save save;
  486. };
  487. /*
  488. * GPU doorbell structures, functions & helpers
  489. */
  490. typedef enum _AMDGPU_DOORBELL_ASSIGNMENT
  491. {
  492. AMDGPU_DOORBELL_KIQ = 0x000,
  493. AMDGPU_DOORBELL_HIQ = 0x001,
  494. AMDGPU_DOORBELL_DIQ = 0x002,
  495. AMDGPU_DOORBELL_MEC_RING0 = 0x010,
  496. AMDGPU_DOORBELL_MEC_RING1 = 0x011,
  497. AMDGPU_DOORBELL_MEC_RING2 = 0x012,
  498. AMDGPU_DOORBELL_MEC_RING3 = 0x013,
  499. AMDGPU_DOORBELL_MEC_RING4 = 0x014,
  500. AMDGPU_DOORBELL_MEC_RING5 = 0x015,
  501. AMDGPU_DOORBELL_MEC_RING6 = 0x016,
  502. AMDGPU_DOORBELL_MEC_RING7 = 0x017,
  503. AMDGPU_DOORBELL_GFX_RING0 = 0x020,
  504. AMDGPU_DOORBELL_sDMA_ENGINE0 = 0x1E0,
  505. AMDGPU_DOORBELL_sDMA_ENGINE1 = 0x1E1,
  506. AMDGPU_DOORBELL_IH = 0x1E8,
  507. AMDGPU_DOORBELL_MAX_ASSIGNMENT = 0x3FF,
  508. AMDGPU_DOORBELL_INVALID = 0xFFFF
  509. } AMDGPU_DOORBELL_ASSIGNMENT;
  510. struct amdgpu_doorbell {
  511. /* doorbell mmio */
  512. resource_size_t base;
  513. resource_size_t size;
  514. u32 __iomem *ptr;
  515. u32 num_doorbells; /* Number of doorbells actually reserved for amdgpu. */
  516. };
  517. void amdgpu_doorbell_get_kfd_info(struct amdgpu_device *adev,
  518. phys_addr_t *aperture_base,
  519. size_t *aperture_size,
  520. size_t *start_offset);
  521. /*
  522. * IRQS.
  523. */
  524. struct amdgpu_flip_work {
  525. struct delayed_work flip_work;
  526. struct work_struct unpin_work;
  527. struct amdgpu_device *adev;
  528. int crtc_id;
  529. u32 target_vblank;
  530. uint64_t base;
  531. struct drm_pending_vblank_event *event;
  532. struct amdgpu_bo *old_abo;
  533. struct fence *excl;
  534. unsigned shared_count;
  535. struct fence **shared;
  536. struct fence_cb cb;
  537. bool async;
  538. };
  539. /*
  540. * CP & rings.
  541. */
  542. struct amdgpu_ib {
  543. struct amdgpu_sa_bo *sa_bo;
  544. uint32_t length_dw;
  545. uint64_t gpu_addr;
  546. uint32_t *ptr;
  547. uint32_t flags;
  548. };
  549. extern const struct amd_sched_backend_ops amdgpu_sched_ops;
  550. int amdgpu_job_alloc(struct amdgpu_device *adev, unsigned num_ibs,
  551. struct amdgpu_job **job, struct amdgpu_vm *vm);
  552. int amdgpu_job_alloc_with_ib(struct amdgpu_device *adev, unsigned size,
  553. struct amdgpu_job **job);
  554. void amdgpu_job_free_resources(struct amdgpu_job *job);
  555. void amdgpu_job_free(struct amdgpu_job *job);
  556. int amdgpu_job_submit(struct amdgpu_job *job, struct amdgpu_ring *ring,
  557. struct amd_sched_entity *entity, void *owner,
  558. struct fence **f);
  559. /*
  560. * context related structures
  561. */
  562. struct amdgpu_ctx_ring {
  563. uint64_t sequence;
  564. struct fence **fences;
  565. struct amd_sched_entity entity;
  566. };
  567. struct amdgpu_ctx {
  568. struct kref refcount;
  569. struct amdgpu_device *adev;
  570. unsigned reset_counter;
  571. spinlock_t ring_lock;
  572. struct fence **fences;
  573. struct amdgpu_ctx_ring rings[AMDGPU_MAX_RINGS];
  574. bool preamble_presented;
  575. };
  576. struct amdgpu_ctx_mgr {
  577. struct amdgpu_device *adev;
  578. struct mutex lock;
  579. /* protected by lock */
  580. struct idr ctx_handles;
  581. };
  582. struct amdgpu_ctx *amdgpu_ctx_get(struct amdgpu_fpriv *fpriv, uint32_t id);
  583. int amdgpu_ctx_put(struct amdgpu_ctx *ctx);
  584. uint64_t amdgpu_ctx_add_fence(struct amdgpu_ctx *ctx, struct amdgpu_ring *ring,
  585. struct fence *fence);
  586. struct fence *amdgpu_ctx_get_fence(struct amdgpu_ctx *ctx,
  587. struct amdgpu_ring *ring, uint64_t seq);
  588. int amdgpu_ctx_ioctl(struct drm_device *dev, void *data,
  589. struct drm_file *filp);
  590. void amdgpu_ctx_mgr_init(struct amdgpu_ctx_mgr *mgr);
  591. void amdgpu_ctx_mgr_fini(struct amdgpu_ctx_mgr *mgr);
  592. /*
  593. * file private structure
  594. */
  595. struct amdgpu_fpriv {
  596. struct amdgpu_vm vm;
  597. struct mutex bo_list_lock;
  598. struct idr bo_list_handles;
  599. struct amdgpu_ctx_mgr ctx_mgr;
  600. };
  601. /*
  602. * residency list
  603. */
  604. struct amdgpu_bo_list {
  605. struct mutex lock;
  606. struct amdgpu_bo *gds_obj;
  607. struct amdgpu_bo *gws_obj;
  608. struct amdgpu_bo *oa_obj;
  609. unsigned first_userptr;
  610. unsigned num_entries;
  611. struct amdgpu_bo_list_entry *array;
  612. };
  613. struct amdgpu_bo_list *
  614. amdgpu_bo_list_get(struct amdgpu_fpriv *fpriv, int id);
  615. void amdgpu_bo_list_get_list(struct amdgpu_bo_list *list,
  616. struct list_head *validated);
  617. void amdgpu_bo_list_put(struct amdgpu_bo_list *list);
  618. void amdgpu_bo_list_free(struct amdgpu_bo_list *list);
  619. /*
  620. * GFX stuff
  621. */
  622. #include "clearstate_defs.h"
  623. struct amdgpu_rlc_funcs {
  624. void (*enter_safe_mode)(struct amdgpu_device *adev);
  625. void (*exit_safe_mode)(struct amdgpu_device *adev);
  626. };
  627. struct amdgpu_rlc {
  628. /* for power gating */
  629. struct amdgpu_bo *save_restore_obj;
  630. uint64_t save_restore_gpu_addr;
  631. volatile uint32_t *sr_ptr;
  632. const u32 *reg_list;
  633. u32 reg_list_size;
  634. /* for clear state */
  635. struct amdgpu_bo *clear_state_obj;
  636. uint64_t clear_state_gpu_addr;
  637. volatile uint32_t *cs_ptr;
  638. const struct cs_section_def *cs_data;
  639. u32 clear_state_size;
  640. /* for cp tables */
  641. struct amdgpu_bo *cp_table_obj;
  642. uint64_t cp_table_gpu_addr;
  643. volatile uint32_t *cp_table_ptr;
  644. u32 cp_table_size;
  645. /* safe mode for updating CG/PG state */
  646. bool in_safe_mode;
  647. const struct amdgpu_rlc_funcs *funcs;
  648. /* for firmware data */
  649. u32 save_and_restore_offset;
  650. u32 clear_state_descriptor_offset;
  651. u32 avail_scratch_ram_locations;
  652. u32 reg_restore_list_size;
  653. u32 reg_list_format_start;
  654. u32 reg_list_format_separate_start;
  655. u32 starting_offsets_start;
  656. u32 reg_list_format_size_bytes;
  657. u32 reg_list_size_bytes;
  658. u32 *register_list_format;
  659. u32 *register_restore;
  660. };
  661. struct amdgpu_mec {
  662. struct amdgpu_bo *hpd_eop_obj;
  663. u64 hpd_eop_gpu_addr;
  664. u32 num_pipe;
  665. u32 num_mec;
  666. u32 num_queue;
  667. };
  668. /*
  669. * GPU scratch registers structures, functions & helpers
  670. */
  671. struct amdgpu_scratch {
  672. unsigned num_reg;
  673. uint32_t reg_base;
  674. bool free[32];
  675. uint32_t reg[32];
  676. };
  677. /*
  678. * GFX configurations
  679. */
  680. struct amdgpu_gca_config {
  681. unsigned max_shader_engines;
  682. unsigned max_tile_pipes;
  683. unsigned max_cu_per_sh;
  684. unsigned max_sh_per_se;
  685. unsigned max_backends_per_se;
  686. unsigned max_texture_channel_caches;
  687. unsigned max_gprs;
  688. unsigned max_gs_threads;
  689. unsigned max_hw_contexts;
  690. unsigned sc_prim_fifo_size_frontend;
  691. unsigned sc_prim_fifo_size_backend;
  692. unsigned sc_hiz_tile_fifo_size;
  693. unsigned sc_earlyz_tile_fifo_size;
  694. unsigned num_tile_pipes;
  695. unsigned backend_enable_mask;
  696. unsigned mem_max_burst_length_bytes;
  697. unsigned mem_row_size_in_kb;
  698. unsigned shader_engine_tile_size;
  699. unsigned num_gpus;
  700. unsigned multi_gpu_tile_size;
  701. unsigned mc_arb_ramcfg;
  702. unsigned gb_addr_config;
  703. unsigned num_rbs;
  704. uint32_t tile_mode_array[32];
  705. uint32_t macrotile_mode_array[16];
  706. };
  707. struct amdgpu_cu_info {
  708. uint32_t number; /* total active CU number */
  709. uint32_t ao_cu_mask;
  710. uint32_t bitmap[4][4];
  711. };
  712. struct amdgpu_gfx_funcs {
  713. /* get the gpu clock counter */
  714. uint64_t (*get_gpu_clock_counter)(struct amdgpu_device *adev);
  715. void (*select_se_sh)(struct amdgpu_device *adev, u32 se_num, u32 sh_num, u32 instance);
  716. };
  717. struct amdgpu_gfx {
  718. struct mutex gpu_clock_mutex;
  719. struct amdgpu_gca_config config;
  720. struct amdgpu_rlc rlc;
  721. struct amdgpu_mec mec;
  722. struct amdgpu_scratch scratch;
  723. const struct firmware *me_fw; /* ME firmware */
  724. uint32_t me_fw_version;
  725. const struct firmware *pfp_fw; /* PFP firmware */
  726. uint32_t pfp_fw_version;
  727. const struct firmware *ce_fw; /* CE firmware */
  728. uint32_t ce_fw_version;
  729. const struct firmware *rlc_fw; /* RLC firmware */
  730. uint32_t rlc_fw_version;
  731. const struct firmware *mec_fw; /* MEC firmware */
  732. uint32_t mec_fw_version;
  733. const struct firmware *mec2_fw; /* MEC2 firmware */
  734. uint32_t mec2_fw_version;
  735. uint32_t me_feature_version;
  736. uint32_t ce_feature_version;
  737. uint32_t pfp_feature_version;
  738. uint32_t rlc_feature_version;
  739. uint32_t mec_feature_version;
  740. uint32_t mec2_feature_version;
  741. struct amdgpu_ring gfx_ring[AMDGPU_MAX_GFX_RINGS];
  742. unsigned num_gfx_rings;
  743. struct amdgpu_ring compute_ring[AMDGPU_MAX_COMPUTE_RINGS];
  744. unsigned num_compute_rings;
  745. struct amdgpu_irq_src eop_irq;
  746. struct amdgpu_irq_src priv_reg_irq;
  747. struct amdgpu_irq_src priv_inst_irq;
  748. /* gfx status */
  749. uint32_t gfx_current_status;
  750. /* ce ram size*/
  751. unsigned ce_ram_size;
  752. struct amdgpu_cu_info cu_info;
  753. const struct amdgpu_gfx_funcs *funcs;
  754. /* reset mask */
  755. uint32_t grbm_soft_reset;
  756. uint32_t srbm_soft_reset;
  757. };
  758. int amdgpu_ib_get(struct amdgpu_device *adev, struct amdgpu_vm *vm,
  759. unsigned size, struct amdgpu_ib *ib);
  760. void amdgpu_ib_free(struct amdgpu_device *adev, struct amdgpu_ib *ib,
  761. struct fence *f);
  762. int amdgpu_ib_schedule(struct amdgpu_ring *ring, unsigned num_ibs,
  763. struct amdgpu_ib *ib, struct fence *last_vm_update,
  764. struct amdgpu_job *job, struct fence **f);
  765. int amdgpu_ib_pool_init(struct amdgpu_device *adev);
  766. void amdgpu_ib_pool_fini(struct amdgpu_device *adev);
  767. int amdgpu_ib_ring_tests(struct amdgpu_device *adev);
  768. /*
  769. * CS.
  770. */
  771. struct amdgpu_cs_chunk {
  772. uint32_t chunk_id;
  773. uint32_t length_dw;
  774. void *kdata;
  775. };
  776. struct amdgpu_cs_parser {
  777. struct amdgpu_device *adev;
  778. struct drm_file *filp;
  779. struct amdgpu_ctx *ctx;
  780. /* chunks */
  781. unsigned nchunks;
  782. struct amdgpu_cs_chunk *chunks;
  783. /* scheduler job object */
  784. struct amdgpu_job *job;
  785. /* buffer objects */
  786. struct ww_acquire_ctx ticket;
  787. struct amdgpu_bo_list *bo_list;
  788. struct amdgpu_bo_list_entry vm_pd;
  789. struct list_head validated;
  790. struct fence *fence;
  791. uint64_t bytes_moved_threshold;
  792. uint64_t bytes_moved;
  793. struct amdgpu_bo_list_entry *evictable;
  794. /* user fence */
  795. struct amdgpu_bo_list_entry uf_entry;
  796. };
  797. #define AMDGPU_PREAMBLE_IB_PRESENT (1 << 0) /* bit set means command submit involves a preamble IB */
  798. #define AMDGPU_PREAMBLE_IB_PRESENT_FIRST (1 << 1) /* bit set means preamble IB is first presented in belonging context */
  799. #define AMDGPU_HAVE_CTX_SWITCH (1 << 2) /* bit set means context switch occured */
  800. struct amdgpu_job {
  801. struct amd_sched_job base;
  802. struct amdgpu_device *adev;
  803. struct amdgpu_vm *vm;
  804. struct amdgpu_ring *ring;
  805. struct amdgpu_sync sync;
  806. struct amdgpu_ib *ibs;
  807. struct fence *fence; /* the hw fence */
  808. uint32_t preamble_status;
  809. uint32_t num_ibs;
  810. void *owner;
  811. uint64_t fence_ctx; /* the fence_context this job uses */
  812. bool vm_needs_flush;
  813. unsigned vm_id;
  814. uint64_t vm_pd_addr;
  815. uint32_t gds_base, gds_size;
  816. uint32_t gws_base, gws_size;
  817. uint32_t oa_base, oa_size;
  818. /* user fence handling */
  819. uint64_t uf_addr;
  820. uint64_t uf_sequence;
  821. };
  822. #define to_amdgpu_job(sched_job) \
  823. container_of((sched_job), struct amdgpu_job, base)
  824. static inline u32 amdgpu_get_ib_value(struct amdgpu_cs_parser *p,
  825. uint32_t ib_idx, int idx)
  826. {
  827. return p->job->ibs[ib_idx].ptr[idx];
  828. }
  829. static inline void amdgpu_set_ib_value(struct amdgpu_cs_parser *p,
  830. uint32_t ib_idx, int idx,
  831. uint32_t value)
  832. {
  833. p->job->ibs[ib_idx].ptr[idx] = value;
  834. }
  835. /*
  836. * Writeback
  837. */
  838. #define AMDGPU_MAX_WB 1024 /* Reserve at most 1024 WB slots for amdgpu-owned rings. */
  839. struct amdgpu_wb {
  840. struct amdgpu_bo *wb_obj;
  841. volatile uint32_t *wb;
  842. uint64_t gpu_addr;
  843. u32 num_wb; /* Number of wb slots actually reserved for amdgpu. */
  844. unsigned long used[DIV_ROUND_UP(AMDGPU_MAX_WB, BITS_PER_LONG)];
  845. };
  846. int amdgpu_wb_get(struct amdgpu_device *adev, u32 *wb);
  847. void amdgpu_wb_free(struct amdgpu_device *adev, u32 wb);
  848. enum amdgpu_int_thermal_type {
  849. THERMAL_TYPE_NONE,
  850. THERMAL_TYPE_EXTERNAL,
  851. THERMAL_TYPE_EXTERNAL_GPIO,
  852. THERMAL_TYPE_RV6XX,
  853. THERMAL_TYPE_RV770,
  854. THERMAL_TYPE_ADT7473_WITH_INTERNAL,
  855. THERMAL_TYPE_EVERGREEN,
  856. THERMAL_TYPE_SUMO,
  857. THERMAL_TYPE_NI,
  858. THERMAL_TYPE_SI,
  859. THERMAL_TYPE_EMC2103_WITH_INTERNAL,
  860. THERMAL_TYPE_CI,
  861. THERMAL_TYPE_KV,
  862. };
  863. enum amdgpu_dpm_auto_throttle_src {
  864. AMDGPU_DPM_AUTO_THROTTLE_SRC_THERMAL,
  865. AMDGPU_DPM_AUTO_THROTTLE_SRC_EXTERNAL
  866. };
  867. enum amdgpu_dpm_event_src {
  868. AMDGPU_DPM_EVENT_SRC_ANALOG = 0,
  869. AMDGPU_DPM_EVENT_SRC_EXTERNAL = 1,
  870. AMDGPU_DPM_EVENT_SRC_DIGITAL = 2,
  871. AMDGPU_DPM_EVENT_SRC_ANALOG_OR_EXTERNAL = 3,
  872. AMDGPU_DPM_EVENT_SRC_DIGIAL_OR_EXTERNAL = 4
  873. };
  874. #define AMDGPU_MAX_VCE_LEVELS 6
  875. enum amdgpu_vce_level {
  876. AMDGPU_VCE_LEVEL_AC_ALL = 0, /* AC, All cases */
  877. AMDGPU_VCE_LEVEL_DC_EE = 1, /* DC, entropy encoding */
  878. AMDGPU_VCE_LEVEL_DC_LL_LOW = 2, /* DC, low latency queue, res <= 720 */
  879. AMDGPU_VCE_LEVEL_DC_LL_HIGH = 3, /* DC, low latency queue, 1080 >= res > 720 */
  880. AMDGPU_VCE_LEVEL_DC_GP_LOW = 4, /* DC, general purpose queue, res <= 720 */
  881. AMDGPU_VCE_LEVEL_DC_GP_HIGH = 5, /* DC, general purpose queue, 1080 >= res > 720 */
  882. };
  883. struct amdgpu_ps {
  884. u32 caps; /* vbios flags */
  885. u32 class; /* vbios flags */
  886. u32 class2; /* vbios flags */
  887. /* UVD clocks */
  888. u32 vclk;
  889. u32 dclk;
  890. /* VCE clocks */
  891. u32 evclk;
  892. u32 ecclk;
  893. bool vce_active;
  894. enum amdgpu_vce_level vce_level;
  895. /* asic priv */
  896. void *ps_priv;
  897. };
  898. struct amdgpu_dpm_thermal {
  899. /* thermal interrupt work */
  900. struct work_struct work;
  901. /* low temperature threshold */
  902. int min_temp;
  903. /* high temperature threshold */
  904. int max_temp;
  905. /* was last interrupt low to high or high to low */
  906. bool high_to_low;
  907. /* interrupt source */
  908. struct amdgpu_irq_src irq;
  909. };
  910. enum amdgpu_clk_action
  911. {
  912. AMDGPU_SCLK_UP = 1,
  913. AMDGPU_SCLK_DOWN
  914. };
  915. struct amdgpu_blacklist_clocks
  916. {
  917. u32 sclk;
  918. u32 mclk;
  919. enum amdgpu_clk_action action;
  920. };
  921. struct amdgpu_clock_and_voltage_limits {
  922. u32 sclk;
  923. u32 mclk;
  924. u16 vddc;
  925. u16 vddci;
  926. };
  927. struct amdgpu_clock_array {
  928. u32 count;
  929. u32 *values;
  930. };
  931. struct amdgpu_clock_voltage_dependency_entry {
  932. u32 clk;
  933. u16 v;
  934. };
  935. struct amdgpu_clock_voltage_dependency_table {
  936. u32 count;
  937. struct amdgpu_clock_voltage_dependency_entry *entries;
  938. };
  939. union amdgpu_cac_leakage_entry {
  940. struct {
  941. u16 vddc;
  942. u32 leakage;
  943. };
  944. struct {
  945. u16 vddc1;
  946. u16 vddc2;
  947. u16 vddc3;
  948. };
  949. };
  950. struct amdgpu_cac_leakage_table {
  951. u32 count;
  952. union amdgpu_cac_leakage_entry *entries;
  953. };
  954. struct amdgpu_phase_shedding_limits_entry {
  955. u16 voltage;
  956. u32 sclk;
  957. u32 mclk;
  958. };
  959. struct amdgpu_phase_shedding_limits_table {
  960. u32 count;
  961. struct amdgpu_phase_shedding_limits_entry *entries;
  962. };
  963. struct amdgpu_uvd_clock_voltage_dependency_entry {
  964. u32 vclk;
  965. u32 dclk;
  966. u16 v;
  967. };
  968. struct amdgpu_uvd_clock_voltage_dependency_table {
  969. u8 count;
  970. struct amdgpu_uvd_clock_voltage_dependency_entry *entries;
  971. };
  972. struct amdgpu_vce_clock_voltage_dependency_entry {
  973. u32 ecclk;
  974. u32 evclk;
  975. u16 v;
  976. };
  977. struct amdgpu_vce_clock_voltage_dependency_table {
  978. u8 count;
  979. struct amdgpu_vce_clock_voltage_dependency_entry *entries;
  980. };
  981. struct amdgpu_ppm_table {
  982. u8 ppm_design;
  983. u16 cpu_core_number;
  984. u32 platform_tdp;
  985. u32 small_ac_platform_tdp;
  986. u32 platform_tdc;
  987. u32 small_ac_platform_tdc;
  988. u32 apu_tdp;
  989. u32 dgpu_tdp;
  990. u32 dgpu_ulv_power;
  991. u32 tj_max;
  992. };
  993. struct amdgpu_cac_tdp_table {
  994. u16 tdp;
  995. u16 configurable_tdp;
  996. u16 tdc;
  997. u16 battery_power_limit;
  998. u16 small_power_limit;
  999. u16 low_cac_leakage;
  1000. u16 high_cac_leakage;
  1001. u16 maximum_power_delivery_limit;
  1002. };
  1003. struct amdgpu_dpm_dynamic_state {
  1004. struct amdgpu_clock_voltage_dependency_table vddc_dependency_on_sclk;
  1005. struct amdgpu_clock_voltage_dependency_table vddci_dependency_on_mclk;
  1006. struct amdgpu_clock_voltage_dependency_table vddc_dependency_on_mclk;
  1007. struct amdgpu_clock_voltage_dependency_table mvdd_dependency_on_mclk;
  1008. struct amdgpu_clock_voltage_dependency_table vddc_dependency_on_dispclk;
  1009. struct amdgpu_uvd_clock_voltage_dependency_table uvd_clock_voltage_dependency_table;
  1010. struct amdgpu_vce_clock_voltage_dependency_table vce_clock_voltage_dependency_table;
  1011. struct amdgpu_clock_voltage_dependency_table samu_clock_voltage_dependency_table;
  1012. struct amdgpu_clock_voltage_dependency_table acp_clock_voltage_dependency_table;
  1013. struct amdgpu_clock_voltage_dependency_table vddgfx_dependency_on_sclk;
  1014. struct amdgpu_clock_array valid_sclk_values;
  1015. struct amdgpu_clock_array valid_mclk_values;
  1016. struct amdgpu_clock_and_voltage_limits max_clock_voltage_on_dc;
  1017. struct amdgpu_clock_and_voltage_limits max_clock_voltage_on_ac;
  1018. u32 mclk_sclk_ratio;
  1019. u32 sclk_mclk_delta;
  1020. u16 vddc_vddci_delta;
  1021. u16 min_vddc_for_pcie_gen2;
  1022. struct amdgpu_cac_leakage_table cac_leakage_table;
  1023. struct amdgpu_phase_shedding_limits_table phase_shedding_limits_table;
  1024. struct amdgpu_ppm_table *ppm_table;
  1025. struct amdgpu_cac_tdp_table *cac_tdp_table;
  1026. };
  1027. struct amdgpu_dpm_fan {
  1028. u16 t_min;
  1029. u16 t_med;
  1030. u16 t_high;
  1031. u16 pwm_min;
  1032. u16 pwm_med;
  1033. u16 pwm_high;
  1034. u8 t_hyst;
  1035. u32 cycle_delay;
  1036. u16 t_max;
  1037. u8 control_mode;
  1038. u16 default_max_fan_pwm;
  1039. u16 default_fan_output_sensitivity;
  1040. u16 fan_output_sensitivity;
  1041. bool ucode_fan_control;
  1042. };
  1043. enum amdgpu_pcie_gen {
  1044. AMDGPU_PCIE_GEN1 = 0,
  1045. AMDGPU_PCIE_GEN2 = 1,
  1046. AMDGPU_PCIE_GEN3 = 2,
  1047. AMDGPU_PCIE_GEN_INVALID = 0xffff
  1048. };
  1049. enum amdgpu_dpm_forced_level {
  1050. AMDGPU_DPM_FORCED_LEVEL_AUTO = 0,
  1051. AMDGPU_DPM_FORCED_LEVEL_LOW = 1,
  1052. AMDGPU_DPM_FORCED_LEVEL_HIGH = 2,
  1053. AMDGPU_DPM_FORCED_LEVEL_MANUAL = 3,
  1054. };
  1055. struct amdgpu_vce_state {
  1056. /* vce clocks */
  1057. u32 evclk;
  1058. u32 ecclk;
  1059. /* gpu clocks */
  1060. u32 sclk;
  1061. u32 mclk;
  1062. u8 clk_idx;
  1063. u8 pstate;
  1064. };
  1065. struct amdgpu_dpm_funcs {
  1066. int (*get_temperature)(struct amdgpu_device *adev);
  1067. int (*pre_set_power_state)(struct amdgpu_device *adev);
  1068. int (*set_power_state)(struct amdgpu_device *adev);
  1069. void (*post_set_power_state)(struct amdgpu_device *adev);
  1070. void (*display_configuration_changed)(struct amdgpu_device *adev);
  1071. u32 (*get_sclk)(struct amdgpu_device *adev, bool low);
  1072. u32 (*get_mclk)(struct amdgpu_device *adev, bool low);
  1073. void (*print_power_state)(struct amdgpu_device *adev, struct amdgpu_ps *ps);
  1074. void (*debugfs_print_current_performance_level)(struct amdgpu_device *adev, struct seq_file *m);
  1075. int (*force_performance_level)(struct amdgpu_device *adev, enum amdgpu_dpm_forced_level level);
  1076. bool (*vblank_too_short)(struct amdgpu_device *adev);
  1077. void (*powergate_uvd)(struct amdgpu_device *adev, bool gate);
  1078. void (*powergate_vce)(struct amdgpu_device *adev, bool gate);
  1079. void (*enable_bapm)(struct amdgpu_device *adev, bool enable);
  1080. void (*set_fan_control_mode)(struct amdgpu_device *adev, u32 mode);
  1081. u32 (*get_fan_control_mode)(struct amdgpu_device *adev);
  1082. int (*set_fan_speed_percent)(struct amdgpu_device *adev, u32 speed);
  1083. int (*get_fan_speed_percent)(struct amdgpu_device *adev, u32 *speed);
  1084. int (*force_clock_level)(struct amdgpu_device *adev, enum pp_clock_type type, uint32_t mask);
  1085. int (*print_clock_levels)(struct amdgpu_device *adev, enum pp_clock_type type, char *buf);
  1086. int (*get_sclk_od)(struct amdgpu_device *adev);
  1087. int (*set_sclk_od)(struct amdgpu_device *adev, uint32_t value);
  1088. int (*get_mclk_od)(struct amdgpu_device *adev);
  1089. int (*set_mclk_od)(struct amdgpu_device *adev, uint32_t value);
  1090. };
  1091. struct amdgpu_dpm {
  1092. struct amdgpu_ps *ps;
  1093. /* number of valid power states */
  1094. int num_ps;
  1095. /* current power state that is active */
  1096. struct amdgpu_ps *current_ps;
  1097. /* requested power state */
  1098. struct amdgpu_ps *requested_ps;
  1099. /* boot up power state */
  1100. struct amdgpu_ps *boot_ps;
  1101. /* default uvd power state */
  1102. struct amdgpu_ps *uvd_ps;
  1103. /* vce requirements */
  1104. struct amdgpu_vce_state vce_states[AMDGPU_MAX_VCE_LEVELS];
  1105. enum amdgpu_vce_level vce_level;
  1106. enum amd_pm_state_type state;
  1107. enum amd_pm_state_type user_state;
  1108. u32 platform_caps;
  1109. u32 voltage_response_time;
  1110. u32 backbias_response_time;
  1111. void *priv;
  1112. u32 new_active_crtcs;
  1113. int new_active_crtc_count;
  1114. u32 current_active_crtcs;
  1115. int current_active_crtc_count;
  1116. struct amdgpu_dpm_dynamic_state dyn_state;
  1117. struct amdgpu_dpm_fan fan;
  1118. u32 tdp_limit;
  1119. u32 near_tdp_limit;
  1120. u32 near_tdp_limit_adjusted;
  1121. u32 sq_ramping_threshold;
  1122. u32 cac_leakage;
  1123. u16 tdp_od_limit;
  1124. u32 tdp_adjustment;
  1125. u16 load_line_slope;
  1126. bool power_control;
  1127. bool ac_power;
  1128. /* special states active */
  1129. bool thermal_active;
  1130. bool uvd_active;
  1131. bool vce_active;
  1132. /* thermal handling */
  1133. struct amdgpu_dpm_thermal thermal;
  1134. /* forced levels */
  1135. enum amdgpu_dpm_forced_level forced_level;
  1136. };
  1137. struct amdgpu_pm {
  1138. struct mutex mutex;
  1139. u32 current_sclk;
  1140. u32 current_mclk;
  1141. u32 default_sclk;
  1142. u32 default_mclk;
  1143. struct amdgpu_i2c_chan *i2c_bus;
  1144. /* internal thermal controller on rv6xx+ */
  1145. enum amdgpu_int_thermal_type int_thermal_type;
  1146. struct device *int_hwmon_dev;
  1147. /* fan control parameters */
  1148. bool no_fan;
  1149. u8 fan_pulses_per_revolution;
  1150. u8 fan_min_rpm;
  1151. u8 fan_max_rpm;
  1152. /* dpm */
  1153. bool dpm_enabled;
  1154. bool sysfs_initialized;
  1155. struct amdgpu_dpm dpm;
  1156. const struct firmware *fw; /* SMC firmware */
  1157. uint32_t fw_version;
  1158. const struct amdgpu_dpm_funcs *funcs;
  1159. uint32_t pcie_gen_mask;
  1160. uint32_t pcie_mlw_mask;
  1161. struct amd_pp_display_configuration pm_display_cfg;/* set by DAL */
  1162. };
  1163. void amdgpu_get_pcie_info(struct amdgpu_device *adev);
  1164. /*
  1165. * UVD
  1166. */
  1167. #define AMDGPU_DEFAULT_UVD_HANDLES 10
  1168. #define AMDGPU_MAX_UVD_HANDLES 40
  1169. #define AMDGPU_UVD_STACK_SIZE (200*1024)
  1170. #define AMDGPU_UVD_HEAP_SIZE (256*1024)
  1171. #define AMDGPU_UVD_SESSION_SIZE (50*1024)
  1172. #define AMDGPU_UVD_FIRMWARE_OFFSET 256
  1173. struct amdgpu_uvd {
  1174. struct amdgpu_bo *vcpu_bo;
  1175. void *cpu_addr;
  1176. uint64_t gpu_addr;
  1177. unsigned fw_version;
  1178. void *saved_bo;
  1179. unsigned max_handles;
  1180. atomic_t handles[AMDGPU_MAX_UVD_HANDLES];
  1181. struct drm_file *filp[AMDGPU_MAX_UVD_HANDLES];
  1182. struct delayed_work idle_work;
  1183. const struct firmware *fw; /* UVD firmware */
  1184. struct amdgpu_ring ring;
  1185. struct amdgpu_irq_src irq;
  1186. bool address_64_bit;
  1187. bool use_ctx_buf;
  1188. struct amd_sched_entity entity;
  1189. uint32_t srbm_soft_reset;
  1190. };
  1191. /*
  1192. * VCE
  1193. */
  1194. #define AMDGPU_MAX_VCE_HANDLES 16
  1195. #define AMDGPU_VCE_FIRMWARE_OFFSET 256
  1196. #define AMDGPU_VCE_HARVEST_VCE0 (1 << 0)
  1197. #define AMDGPU_VCE_HARVEST_VCE1 (1 << 1)
  1198. struct amdgpu_vce {
  1199. struct amdgpu_bo *vcpu_bo;
  1200. uint64_t gpu_addr;
  1201. unsigned fw_version;
  1202. unsigned fb_version;
  1203. atomic_t handles[AMDGPU_MAX_VCE_HANDLES];
  1204. struct drm_file *filp[AMDGPU_MAX_VCE_HANDLES];
  1205. uint32_t img_size[AMDGPU_MAX_VCE_HANDLES];
  1206. struct delayed_work idle_work;
  1207. struct mutex idle_mutex;
  1208. const struct firmware *fw; /* VCE firmware */
  1209. struct amdgpu_ring ring[AMDGPU_MAX_VCE_RINGS];
  1210. struct amdgpu_irq_src irq;
  1211. unsigned harvest_config;
  1212. struct amd_sched_entity entity;
  1213. uint32_t srbm_soft_reset;
  1214. unsigned num_rings;
  1215. };
  1216. /*
  1217. * SDMA
  1218. */
  1219. struct amdgpu_sdma_instance {
  1220. /* SDMA firmware */
  1221. const struct firmware *fw;
  1222. uint32_t fw_version;
  1223. uint32_t feature_version;
  1224. struct amdgpu_ring ring;
  1225. bool burst_nop;
  1226. };
  1227. struct amdgpu_sdma {
  1228. struct amdgpu_sdma_instance instance[AMDGPU_MAX_SDMA_INSTANCES];
  1229. #ifdef CONFIG_DRM_AMDGPU_SI
  1230. //SI DMA has a difference trap irq number for the second engine
  1231. struct amdgpu_irq_src trap_irq_1;
  1232. #endif
  1233. struct amdgpu_irq_src trap_irq;
  1234. struct amdgpu_irq_src illegal_inst_irq;
  1235. int num_instances;
  1236. uint32_t srbm_soft_reset;
  1237. };
  1238. /*
  1239. * Firmware
  1240. */
  1241. struct amdgpu_firmware {
  1242. struct amdgpu_firmware_info ucode[AMDGPU_UCODE_ID_MAXIMUM];
  1243. bool smu_load;
  1244. struct amdgpu_bo *fw_buf;
  1245. unsigned int fw_size;
  1246. };
  1247. /*
  1248. * Benchmarking
  1249. */
  1250. void amdgpu_benchmark(struct amdgpu_device *adev, int test_number);
  1251. /*
  1252. * Testing
  1253. */
  1254. void amdgpu_test_moves(struct amdgpu_device *adev);
  1255. void amdgpu_test_ring_sync(struct amdgpu_device *adev,
  1256. struct amdgpu_ring *cpA,
  1257. struct amdgpu_ring *cpB);
  1258. void amdgpu_test_syncing(struct amdgpu_device *adev);
  1259. /*
  1260. * MMU Notifier
  1261. */
  1262. #if defined(CONFIG_MMU_NOTIFIER)
  1263. int amdgpu_mn_register(struct amdgpu_bo *bo, unsigned long addr);
  1264. void amdgpu_mn_unregister(struct amdgpu_bo *bo);
  1265. #else
  1266. static inline int amdgpu_mn_register(struct amdgpu_bo *bo, unsigned long addr)
  1267. {
  1268. return -ENODEV;
  1269. }
  1270. static inline void amdgpu_mn_unregister(struct amdgpu_bo *bo) {}
  1271. #endif
  1272. /*
  1273. * Debugfs
  1274. */
  1275. struct amdgpu_debugfs {
  1276. const struct drm_info_list *files;
  1277. unsigned num_files;
  1278. };
  1279. int amdgpu_debugfs_add_files(struct amdgpu_device *adev,
  1280. const struct drm_info_list *files,
  1281. unsigned nfiles);
  1282. int amdgpu_debugfs_fence_init(struct amdgpu_device *adev);
  1283. #if defined(CONFIG_DEBUG_FS)
  1284. int amdgpu_debugfs_init(struct drm_minor *minor);
  1285. void amdgpu_debugfs_cleanup(struct drm_minor *minor);
  1286. #endif
  1287. int amdgpu_debugfs_firmware_init(struct amdgpu_device *adev);
  1288. /*
  1289. * amdgpu smumgr functions
  1290. */
  1291. struct amdgpu_smumgr_funcs {
  1292. int (*check_fw_load_finish)(struct amdgpu_device *adev, uint32_t fwtype);
  1293. int (*request_smu_load_fw)(struct amdgpu_device *adev);
  1294. int (*request_smu_specific_fw)(struct amdgpu_device *adev, uint32_t fwtype);
  1295. };
  1296. /*
  1297. * amdgpu smumgr
  1298. */
  1299. struct amdgpu_smumgr {
  1300. struct amdgpu_bo *toc_buf;
  1301. struct amdgpu_bo *smu_buf;
  1302. /* asic priv smu data */
  1303. void *priv;
  1304. spinlock_t smu_lock;
  1305. /* smumgr functions */
  1306. const struct amdgpu_smumgr_funcs *smumgr_funcs;
  1307. /* ucode loading complete flag */
  1308. uint32_t fw_flags;
  1309. };
  1310. /*
  1311. * ASIC specific register table accessible by UMD
  1312. */
  1313. struct amdgpu_allowed_register_entry {
  1314. uint32_t reg_offset;
  1315. bool untouched;
  1316. bool grbm_indexed;
  1317. };
  1318. /*
  1319. * ASIC specific functions.
  1320. */
  1321. struct amdgpu_asic_funcs {
  1322. bool (*read_disabled_bios)(struct amdgpu_device *adev);
  1323. bool (*read_bios_from_rom)(struct amdgpu_device *adev,
  1324. u8 *bios, u32 length_bytes);
  1325. void (*detect_hw_virtualization) (struct amdgpu_device *adev);
  1326. int (*read_register)(struct amdgpu_device *adev, u32 se_num,
  1327. u32 sh_num, u32 reg_offset, u32 *value);
  1328. void (*set_vga_state)(struct amdgpu_device *adev, bool state);
  1329. int (*reset)(struct amdgpu_device *adev);
  1330. /* get the reference clock */
  1331. u32 (*get_xclk)(struct amdgpu_device *adev);
  1332. /* MM block clocks */
  1333. int (*set_uvd_clocks)(struct amdgpu_device *adev, u32 vclk, u32 dclk);
  1334. int (*set_vce_clocks)(struct amdgpu_device *adev, u32 evclk, u32 ecclk);
  1335. /* static power management */
  1336. int (*get_pcie_lanes)(struct amdgpu_device *adev);
  1337. void (*set_pcie_lanes)(struct amdgpu_device *adev, int lanes);
  1338. };
  1339. /*
  1340. * IOCTL.
  1341. */
  1342. int amdgpu_gem_create_ioctl(struct drm_device *dev, void *data,
  1343. struct drm_file *filp);
  1344. int amdgpu_bo_list_ioctl(struct drm_device *dev, void *data,
  1345. struct drm_file *filp);
  1346. int amdgpu_gem_info_ioctl(struct drm_device *dev, void *data,
  1347. struct drm_file *filp);
  1348. int amdgpu_gem_userptr_ioctl(struct drm_device *dev, void *data,
  1349. struct drm_file *filp);
  1350. int amdgpu_gem_mmap_ioctl(struct drm_device *dev, void *data,
  1351. struct drm_file *filp);
  1352. int amdgpu_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
  1353. struct drm_file *filp);
  1354. int amdgpu_gem_va_ioctl(struct drm_device *dev, void *data,
  1355. struct drm_file *filp);
  1356. int amdgpu_gem_op_ioctl(struct drm_device *dev, void *data,
  1357. struct drm_file *filp);
  1358. int amdgpu_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
  1359. int amdgpu_cs_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
  1360. int amdgpu_gem_metadata_ioctl(struct drm_device *dev, void *data,
  1361. struct drm_file *filp);
  1362. /* VRAM scratch page for HDP bug, default vram page */
  1363. struct amdgpu_vram_scratch {
  1364. struct amdgpu_bo *robj;
  1365. volatile uint32_t *ptr;
  1366. u64 gpu_addr;
  1367. };
  1368. /*
  1369. * ACPI
  1370. */
  1371. struct amdgpu_atif_notification_cfg {
  1372. bool enabled;
  1373. int command_code;
  1374. };
  1375. struct amdgpu_atif_notifications {
  1376. bool display_switch;
  1377. bool expansion_mode_change;
  1378. bool thermal_state;
  1379. bool forced_power_state;
  1380. bool system_power_state;
  1381. bool display_conf_change;
  1382. bool px_gfx_switch;
  1383. bool brightness_change;
  1384. bool dgpu_display_event;
  1385. };
  1386. struct amdgpu_atif_functions {
  1387. bool system_params;
  1388. bool sbios_requests;
  1389. bool select_active_disp;
  1390. bool lid_state;
  1391. bool get_tv_standard;
  1392. bool set_tv_standard;
  1393. bool get_panel_expansion_mode;
  1394. bool set_panel_expansion_mode;
  1395. bool temperature_change;
  1396. bool graphics_device_types;
  1397. };
  1398. struct amdgpu_atif {
  1399. struct amdgpu_atif_notifications notifications;
  1400. struct amdgpu_atif_functions functions;
  1401. struct amdgpu_atif_notification_cfg notification_cfg;
  1402. struct amdgpu_encoder *encoder_for_bl;
  1403. };
  1404. struct amdgpu_atcs_functions {
  1405. bool get_ext_state;
  1406. bool pcie_perf_req;
  1407. bool pcie_dev_rdy;
  1408. bool pcie_bus_width;
  1409. };
  1410. struct amdgpu_atcs {
  1411. struct amdgpu_atcs_functions functions;
  1412. };
  1413. /*
  1414. * CGS
  1415. */
  1416. struct cgs_device *amdgpu_cgs_create_device(struct amdgpu_device *adev);
  1417. void amdgpu_cgs_destroy_device(struct cgs_device *cgs_device);
  1418. /*
  1419. * Core structure, functions and helpers.
  1420. */
  1421. typedef uint32_t (*amdgpu_rreg_t)(struct amdgpu_device*, uint32_t);
  1422. typedef void (*amdgpu_wreg_t)(struct amdgpu_device*, uint32_t, uint32_t);
  1423. typedef uint32_t (*amdgpu_block_rreg_t)(struct amdgpu_device*, uint32_t, uint32_t);
  1424. typedef void (*amdgpu_block_wreg_t)(struct amdgpu_device*, uint32_t, uint32_t, uint32_t);
  1425. struct amdgpu_ip_block_status {
  1426. bool valid;
  1427. bool sw;
  1428. bool hw;
  1429. bool late_initialized;
  1430. bool hang;
  1431. };
  1432. struct amdgpu_device {
  1433. struct device *dev;
  1434. struct drm_device *ddev;
  1435. struct pci_dev *pdev;
  1436. #ifdef CONFIG_DRM_AMD_ACP
  1437. struct amdgpu_acp acp;
  1438. #endif
  1439. /* ASIC */
  1440. enum amd_asic_type asic_type;
  1441. uint32_t family;
  1442. uint32_t rev_id;
  1443. uint32_t external_rev_id;
  1444. unsigned long flags;
  1445. int usec_timeout;
  1446. const struct amdgpu_asic_funcs *asic_funcs;
  1447. bool shutdown;
  1448. bool need_dma32;
  1449. bool accel_working;
  1450. struct work_struct reset_work;
  1451. struct notifier_block acpi_nb;
  1452. struct amdgpu_i2c_chan *i2c_bus[AMDGPU_MAX_I2C_BUS];
  1453. struct amdgpu_debugfs debugfs[AMDGPU_DEBUGFS_MAX_COMPONENTS];
  1454. unsigned debugfs_count;
  1455. #if defined(CONFIG_DEBUG_FS)
  1456. struct dentry *debugfs_regs[AMDGPU_DEBUGFS_MAX_COMPONENTS];
  1457. #endif
  1458. struct amdgpu_atif atif;
  1459. struct amdgpu_atcs atcs;
  1460. struct mutex srbm_mutex;
  1461. /* GRBM index mutex. Protects concurrent access to GRBM index */
  1462. struct mutex grbm_idx_mutex;
  1463. struct dev_pm_domain vga_pm_domain;
  1464. bool have_disp_power_ref;
  1465. /* BIOS */
  1466. uint8_t *bios;
  1467. bool is_atom_bios;
  1468. struct amdgpu_bo *stollen_vga_memory;
  1469. uint32_t bios_scratch[AMDGPU_BIOS_NUM_SCRATCH];
  1470. /* Register/doorbell mmio */
  1471. resource_size_t rmmio_base;
  1472. resource_size_t rmmio_size;
  1473. void __iomem *rmmio;
  1474. /* protects concurrent MM_INDEX/DATA based register access */
  1475. spinlock_t mmio_idx_lock;
  1476. /* protects concurrent SMC based register access */
  1477. spinlock_t smc_idx_lock;
  1478. amdgpu_rreg_t smc_rreg;
  1479. amdgpu_wreg_t smc_wreg;
  1480. /* protects concurrent PCIE register access */
  1481. spinlock_t pcie_idx_lock;
  1482. amdgpu_rreg_t pcie_rreg;
  1483. amdgpu_wreg_t pcie_wreg;
  1484. amdgpu_rreg_t pciep_rreg;
  1485. amdgpu_wreg_t pciep_wreg;
  1486. /* protects concurrent UVD register access */
  1487. spinlock_t uvd_ctx_idx_lock;
  1488. amdgpu_rreg_t uvd_ctx_rreg;
  1489. amdgpu_wreg_t uvd_ctx_wreg;
  1490. /* protects concurrent DIDT register access */
  1491. spinlock_t didt_idx_lock;
  1492. amdgpu_rreg_t didt_rreg;
  1493. amdgpu_wreg_t didt_wreg;
  1494. /* protects concurrent gc_cac register access */
  1495. spinlock_t gc_cac_idx_lock;
  1496. amdgpu_rreg_t gc_cac_rreg;
  1497. amdgpu_wreg_t gc_cac_wreg;
  1498. /* protects concurrent ENDPOINT (audio) register access */
  1499. spinlock_t audio_endpt_idx_lock;
  1500. amdgpu_block_rreg_t audio_endpt_rreg;
  1501. amdgpu_block_wreg_t audio_endpt_wreg;
  1502. void __iomem *rio_mem;
  1503. resource_size_t rio_mem_size;
  1504. struct amdgpu_doorbell doorbell;
  1505. /* clock/pll info */
  1506. struct amdgpu_clock clock;
  1507. /* MC */
  1508. struct amdgpu_mc mc;
  1509. struct amdgpu_gart gart;
  1510. struct amdgpu_dummy_page dummy_page;
  1511. struct amdgpu_vm_manager vm_manager;
  1512. /* memory management */
  1513. struct amdgpu_mman mman;
  1514. struct amdgpu_vram_scratch vram_scratch;
  1515. struct amdgpu_wb wb;
  1516. atomic64_t vram_usage;
  1517. atomic64_t vram_vis_usage;
  1518. atomic64_t gtt_usage;
  1519. atomic64_t num_bytes_moved;
  1520. atomic64_t num_evictions;
  1521. atomic_t gpu_reset_counter;
  1522. /* data for buffer migration throttling */
  1523. struct {
  1524. spinlock_t lock;
  1525. s64 last_update_us;
  1526. s64 accum_us; /* accumulated microseconds */
  1527. u32 log2_max_MBps;
  1528. } mm_stats;
  1529. /* display */
  1530. bool enable_virtual_display;
  1531. struct amdgpu_mode_info mode_info;
  1532. struct work_struct hotplug_work;
  1533. struct amdgpu_irq_src crtc_irq;
  1534. struct amdgpu_irq_src pageflip_irq;
  1535. struct amdgpu_irq_src hpd_irq;
  1536. /* rings */
  1537. u64 fence_context;
  1538. unsigned num_rings;
  1539. struct amdgpu_ring *rings[AMDGPU_MAX_RINGS];
  1540. bool ib_pool_ready;
  1541. struct amdgpu_sa_manager ring_tmp_bo;
  1542. /* interrupts */
  1543. struct amdgpu_irq irq;
  1544. /* powerplay */
  1545. struct amd_powerplay powerplay;
  1546. bool pp_enabled;
  1547. bool pp_force_state_enabled;
  1548. /* dpm */
  1549. struct amdgpu_pm pm;
  1550. u32 cg_flags;
  1551. u32 pg_flags;
  1552. /* amdgpu smumgr */
  1553. struct amdgpu_smumgr smu;
  1554. /* gfx */
  1555. struct amdgpu_gfx gfx;
  1556. /* sdma */
  1557. struct amdgpu_sdma sdma;
  1558. /* uvd */
  1559. struct amdgpu_uvd uvd;
  1560. /* vce */
  1561. struct amdgpu_vce vce;
  1562. /* firmwares */
  1563. struct amdgpu_firmware firmware;
  1564. /* GDS */
  1565. struct amdgpu_gds gds;
  1566. const struct amdgpu_ip_block_version *ip_blocks;
  1567. int num_ip_blocks;
  1568. struct amdgpu_ip_block_status *ip_block_status;
  1569. struct mutex mn_lock;
  1570. DECLARE_HASHTABLE(mn_hash, 7);
  1571. /* tracking pinned memory */
  1572. u64 vram_pin_size;
  1573. u64 invisible_pin_size;
  1574. u64 gart_pin_size;
  1575. /* amdkfd interface */
  1576. struct kfd_dev *kfd;
  1577. struct amdgpu_virtualization virtualization;
  1578. /* link all shadow bo */
  1579. struct list_head shadow_list;
  1580. struct mutex shadow_list_lock;
  1581. /* link all gtt */
  1582. spinlock_t gtt_list_lock;
  1583. struct list_head gtt_list;
  1584. };
  1585. static inline struct amdgpu_device *amdgpu_ttm_adev(struct ttm_bo_device *bdev)
  1586. {
  1587. return container_of(bdev, struct amdgpu_device, mman.bdev);
  1588. }
  1589. bool amdgpu_device_is_px(struct drm_device *dev);
  1590. int amdgpu_device_init(struct amdgpu_device *adev,
  1591. struct drm_device *ddev,
  1592. struct pci_dev *pdev,
  1593. uint32_t flags);
  1594. void amdgpu_device_fini(struct amdgpu_device *adev);
  1595. int amdgpu_gpu_wait_for_idle(struct amdgpu_device *adev);
  1596. uint32_t amdgpu_mm_rreg(struct amdgpu_device *adev, uint32_t reg,
  1597. bool always_indirect);
  1598. void amdgpu_mm_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v,
  1599. bool always_indirect);
  1600. u32 amdgpu_io_rreg(struct amdgpu_device *adev, u32 reg);
  1601. void amdgpu_io_wreg(struct amdgpu_device *adev, u32 reg, u32 v);
  1602. u32 amdgpu_mm_rdoorbell(struct amdgpu_device *adev, u32 index);
  1603. void amdgpu_mm_wdoorbell(struct amdgpu_device *adev, u32 index, u32 v);
  1604. /*
  1605. * Registers read & write functions.
  1606. */
  1607. #define RREG32(reg) amdgpu_mm_rreg(adev, (reg), false)
  1608. #define RREG32_IDX(reg) amdgpu_mm_rreg(adev, (reg), true)
  1609. #define DREG32(reg) printk(KERN_INFO "REGISTER: " #reg " : 0x%08X\n", amdgpu_mm_rreg(adev, (reg), false))
  1610. #define WREG32(reg, v) amdgpu_mm_wreg(adev, (reg), (v), false)
  1611. #define WREG32_IDX(reg, v) amdgpu_mm_wreg(adev, (reg), (v), true)
  1612. #define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
  1613. #define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
  1614. #define RREG32_PCIE(reg) adev->pcie_rreg(adev, (reg))
  1615. #define WREG32_PCIE(reg, v) adev->pcie_wreg(adev, (reg), (v))
  1616. #define RREG32_PCIE_PORT(reg) adev->pciep_rreg(adev, (reg))
  1617. #define WREG32_PCIE_PORT(reg, v) adev->pciep_wreg(adev, (reg), (v))
  1618. #define RREG32_SMC(reg) adev->smc_rreg(adev, (reg))
  1619. #define WREG32_SMC(reg, v) adev->smc_wreg(adev, (reg), (v))
  1620. #define RREG32_UVD_CTX(reg) adev->uvd_ctx_rreg(adev, (reg))
  1621. #define WREG32_UVD_CTX(reg, v) adev->uvd_ctx_wreg(adev, (reg), (v))
  1622. #define RREG32_DIDT(reg) adev->didt_rreg(adev, (reg))
  1623. #define WREG32_DIDT(reg, v) adev->didt_wreg(adev, (reg), (v))
  1624. #define RREG32_GC_CAC(reg) adev->gc_cac_rreg(adev, (reg))
  1625. #define WREG32_GC_CAC(reg, v) adev->gc_cac_wreg(adev, (reg), (v))
  1626. #define RREG32_AUDIO_ENDPT(block, reg) adev->audio_endpt_rreg(adev, (block), (reg))
  1627. #define WREG32_AUDIO_ENDPT(block, reg, v) adev->audio_endpt_wreg(adev, (block), (reg), (v))
  1628. #define WREG32_P(reg, val, mask) \
  1629. do { \
  1630. uint32_t tmp_ = RREG32(reg); \
  1631. tmp_ &= (mask); \
  1632. tmp_ |= ((val) & ~(mask)); \
  1633. WREG32(reg, tmp_); \
  1634. } while (0)
  1635. #define WREG32_AND(reg, and) WREG32_P(reg, 0, and)
  1636. #define WREG32_OR(reg, or) WREG32_P(reg, or, ~(or))
  1637. #define WREG32_PLL_P(reg, val, mask) \
  1638. do { \
  1639. uint32_t tmp_ = RREG32_PLL(reg); \
  1640. tmp_ &= (mask); \
  1641. tmp_ |= ((val) & ~(mask)); \
  1642. WREG32_PLL(reg, tmp_); \
  1643. } while (0)
  1644. #define DREG32_SYS(sqf, adev, reg) seq_printf((sqf), #reg " : 0x%08X\n", amdgpu_mm_rreg((adev), (reg), false))
  1645. #define RREG32_IO(reg) amdgpu_io_rreg(adev, (reg))
  1646. #define WREG32_IO(reg, v) amdgpu_io_wreg(adev, (reg), (v))
  1647. #define RDOORBELL32(index) amdgpu_mm_rdoorbell(adev, (index))
  1648. #define WDOORBELL32(index, v) amdgpu_mm_wdoorbell(adev, (index), (v))
  1649. #define REG_FIELD_SHIFT(reg, field) reg##__##field##__SHIFT
  1650. #define REG_FIELD_MASK(reg, field) reg##__##field##_MASK
  1651. #define REG_SET_FIELD(orig_val, reg, field, field_val) \
  1652. (((orig_val) & ~REG_FIELD_MASK(reg, field)) | \
  1653. (REG_FIELD_MASK(reg, field) & ((field_val) << REG_FIELD_SHIFT(reg, field))))
  1654. #define REG_GET_FIELD(value, reg, field) \
  1655. (((value) & REG_FIELD_MASK(reg, field)) >> REG_FIELD_SHIFT(reg, field))
  1656. #define WREG32_FIELD(reg, field, val) \
  1657. WREG32(mm##reg, (RREG32(mm##reg) & ~REG_FIELD_MASK(reg, field)) | (val) << REG_FIELD_SHIFT(reg, field))
  1658. /*
  1659. * BIOS helpers.
  1660. */
  1661. #define RBIOS8(i) (adev->bios[i])
  1662. #define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8))
  1663. #define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16))
  1664. /*
  1665. * RING helpers.
  1666. */
  1667. static inline void amdgpu_ring_write(struct amdgpu_ring *ring, uint32_t v)
  1668. {
  1669. if (ring->count_dw <= 0)
  1670. DRM_ERROR("amdgpu: writing more dwords to the ring than expected!\n");
  1671. ring->ring[ring->wptr++] = v;
  1672. ring->wptr &= ring->ptr_mask;
  1673. ring->count_dw--;
  1674. }
  1675. static inline struct amdgpu_sdma_instance *
  1676. amdgpu_get_sdma_instance(struct amdgpu_ring *ring)
  1677. {
  1678. struct amdgpu_device *adev = ring->adev;
  1679. int i;
  1680. for (i = 0; i < adev->sdma.num_instances; i++)
  1681. if (&adev->sdma.instance[i].ring == ring)
  1682. break;
  1683. if (i < AMDGPU_MAX_SDMA_INSTANCES)
  1684. return &adev->sdma.instance[i];
  1685. else
  1686. return NULL;
  1687. }
  1688. /*
  1689. * ASICs macro.
  1690. */
  1691. #define amdgpu_asic_set_vga_state(adev, state) (adev)->asic_funcs->set_vga_state((adev), (state))
  1692. #define amdgpu_asic_reset(adev) (adev)->asic_funcs->reset((adev))
  1693. #define amdgpu_asic_get_xclk(adev) (adev)->asic_funcs->get_xclk((adev))
  1694. #define amdgpu_asic_set_uvd_clocks(adev, v, d) (adev)->asic_funcs->set_uvd_clocks((adev), (v), (d))
  1695. #define amdgpu_asic_set_vce_clocks(adev, ev, ec) (adev)->asic_funcs->set_vce_clocks((adev), (ev), (ec))
  1696. #define amdgpu_get_pcie_lanes(adev) (adev)->asic_funcs->get_pcie_lanes((adev))
  1697. #define amdgpu_set_pcie_lanes(adev, l) (adev)->asic_funcs->set_pcie_lanes((adev), (l))
  1698. #define amdgpu_asic_get_gpu_clock_counter(adev) (adev)->asic_funcs->get_gpu_clock_counter((adev))
  1699. #define amdgpu_asic_read_disabled_bios(adev) (adev)->asic_funcs->read_disabled_bios((adev))
  1700. #define amdgpu_asic_read_bios_from_rom(adev, b, l) (adev)->asic_funcs->read_bios_from_rom((adev), (b), (l))
  1701. #define amdgpu_asic_detect_hw_virtualization(adev) (adev)->asic_funcs->detect_hw_virtualization((adev))
  1702. #define amdgpu_asic_read_register(adev, se, sh, offset, v)((adev)->asic_funcs->read_register((adev), (se), (sh), (offset), (v)))
  1703. #define amdgpu_gart_flush_gpu_tlb(adev, vmid) (adev)->gart.gart_funcs->flush_gpu_tlb((adev), (vmid))
  1704. #define amdgpu_gart_set_pte_pde(adev, pt, idx, addr, flags) (adev)->gart.gart_funcs->set_pte_pde((adev), (pt), (idx), (addr), (flags))
  1705. #define amdgpu_vm_copy_pte(adev, ib, pe, src, count) ((adev)->vm_manager.vm_pte_funcs->copy_pte((ib), (pe), (src), (count)))
  1706. #define amdgpu_vm_write_pte(adev, ib, pe, value, count, incr) ((adev)->vm_manager.vm_pte_funcs->write_pte((ib), (pe), (value), (count), (incr)))
  1707. #define amdgpu_vm_set_pte_pde(adev, ib, pe, addr, count, incr, flags) ((adev)->vm_manager.vm_pte_funcs->set_pte_pde((ib), (pe), (addr), (count), (incr), (flags)))
  1708. #define amdgpu_ring_parse_cs(r, p, ib) ((r)->funcs->parse_cs((p), (ib)))
  1709. #define amdgpu_ring_test_ring(r) (r)->funcs->test_ring((r))
  1710. #define amdgpu_ring_test_ib(r, t) (r)->funcs->test_ib((r), (t))
  1711. #define amdgpu_ring_get_rptr(r) (r)->funcs->get_rptr((r))
  1712. #define amdgpu_ring_get_wptr(r) (r)->funcs->get_wptr((r))
  1713. #define amdgpu_ring_set_wptr(r) (r)->funcs->set_wptr((r))
  1714. #define amdgpu_ring_emit_ib(r, ib, vm_id, c) (r)->funcs->emit_ib((r), (ib), (vm_id), (c))
  1715. #define amdgpu_ring_emit_pipeline_sync(r) (r)->funcs->emit_pipeline_sync((r))
  1716. #define amdgpu_ring_emit_vm_flush(r, vmid, addr) (r)->funcs->emit_vm_flush((r), (vmid), (addr))
  1717. #define amdgpu_ring_emit_fence(r, addr, seq, flags) (r)->funcs->emit_fence((r), (addr), (seq), (flags))
  1718. #define amdgpu_ring_emit_gds_switch(r, v, db, ds, wb, ws, ab, as) (r)->funcs->emit_gds_switch((r), (v), (db), (ds), (wb), (ws), (ab), (as))
  1719. #define amdgpu_ring_emit_hdp_flush(r) (r)->funcs->emit_hdp_flush((r))
  1720. #define amdgpu_ring_emit_hdp_invalidate(r) (r)->funcs->emit_hdp_invalidate((r))
  1721. #define amdgpu_ring_emit_switch_buffer(r) (r)->funcs->emit_switch_buffer((r))
  1722. #define amdgpu_ring_emit_cntxcntl(r, d) (r)->funcs->emit_cntxcntl((r), (d))
  1723. #define amdgpu_ring_pad_ib(r, ib) ((r)->funcs->pad_ib((r), (ib)))
  1724. #define amdgpu_ring_init_cond_exec(r) (r)->funcs->init_cond_exec((r))
  1725. #define amdgpu_ring_patch_cond_exec(r,o) (r)->funcs->patch_cond_exec((r),(o))
  1726. #define amdgpu_ring_get_emit_ib_size(r) (r)->funcs->get_emit_ib_size((r))
  1727. #define amdgpu_ring_get_dma_frame_size(r) (r)->funcs->get_dma_frame_size((r))
  1728. #define amdgpu_ih_get_wptr(adev) (adev)->irq.ih_funcs->get_wptr((adev))
  1729. #define amdgpu_ih_decode_iv(adev, iv) (adev)->irq.ih_funcs->decode_iv((adev), (iv))
  1730. #define amdgpu_ih_set_rptr(adev) (adev)->irq.ih_funcs->set_rptr((adev))
  1731. #define amdgpu_display_set_vga_render_state(adev, r) (adev)->mode_info.funcs->set_vga_render_state((adev), (r))
  1732. #define amdgpu_display_vblank_get_counter(adev, crtc) (adev)->mode_info.funcs->vblank_get_counter((adev), (crtc))
  1733. #define amdgpu_display_vblank_wait(adev, crtc) (adev)->mode_info.funcs->vblank_wait((adev), (crtc))
  1734. #define amdgpu_display_is_display_hung(adev) (adev)->mode_info.funcs->is_display_hung((adev))
  1735. #define amdgpu_display_backlight_set_level(adev, e, l) (adev)->mode_info.funcs->backlight_set_level((e), (l))
  1736. #define amdgpu_display_backlight_get_level(adev, e) (adev)->mode_info.funcs->backlight_get_level((e))
  1737. #define amdgpu_display_hpd_sense(adev, h) (adev)->mode_info.funcs->hpd_sense((adev), (h))
  1738. #define amdgpu_display_hpd_set_polarity(adev, h) (adev)->mode_info.funcs->hpd_set_polarity((adev), (h))
  1739. #define amdgpu_display_hpd_get_gpio_reg(adev) (adev)->mode_info.funcs->hpd_get_gpio_reg((adev))
  1740. #define amdgpu_display_bandwidth_update(adev) (adev)->mode_info.funcs->bandwidth_update((adev))
  1741. #define amdgpu_display_page_flip(adev, crtc, base, async) (adev)->mode_info.funcs->page_flip((adev), (crtc), (base), (async))
  1742. #define amdgpu_display_page_flip_get_scanoutpos(adev, crtc, vbl, pos) (adev)->mode_info.funcs->page_flip_get_scanoutpos((adev), (crtc), (vbl), (pos))
  1743. #define amdgpu_display_add_encoder(adev, e, s, c) (adev)->mode_info.funcs->add_encoder((adev), (e), (s), (c))
  1744. #define amdgpu_display_add_connector(adev, ci, sd, ct, ib, coi, h, r) (adev)->mode_info.funcs->add_connector((adev), (ci), (sd), (ct), (ib), (coi), (h), (r))
  1745. #define amdgpu_display_stop_mc_access(adev, s) (adev)->mode_info.funcs->stop_mc_access((adev), (s))
  1746. #define amdgpu_display_resume_mc_access(adev, s) (adev)->mode_info.funcs->resume_mc_access((adev), (s))
  1747. #define amdgpu_emit_copy_buffer(adev, ib, s, d, b) (adev)->mman.buffer_funcs->emit_copy_buffer((ib), (s), (d), (b))
  1748. #define amdgpu_emit_fill_buffer(adev, ib, s, d, b) (adev)->mman.buffer_funcs->emit_fill_buffer((ib), (s), (d), (b))
  1749. #define amdgpu_dpm_pre_set_power_state(adev) (adev)->pm.funcs->pre_set_power_state((adev))
  1750. #define amdgpu_dpm_set_power_state(adev) (adev)->pm.funcs->set_power_state((adev))
  1751. #define amdgpu_dpm_post_set_power_state(adev) (adev)->pm.funcs->post_set_power_state((adev))
  1752. #define amdgpu_dpm_display_configuration_changed(adev) (adev)->pm.funcs->display_configuration_changed((adev))
  1753. #define amdgpu_dpm_print_power_state(adev, ps) (adev)->pm.funcs->print_power_state((adev), (ps))
  1754. #define amdgpu_dpm_vblank_too_short(adev) (adev)->pm.funcs->vblank_too_short((adev))
  1755. #define amdgpu_dpm_enable_bapm(adev, e) (adev)->pm.funcs->enable_bapm((adev), (e))
  1756. #define amdgpu_gfx_get_gpu_clock_counter(adev) (adev)->gfx.funcs->get_gpu_clock_counter((adev))
  1757. #define amdgpu_gfx_select_se_sh(adev, se, sh, instance) (adev)->gfx.funcs->select_se_sh((adev), (se), (sh), (instance))
  1758. #define amdgpu_dpm_read_sensor(adev, idx, value) \
  1759. ((adev)->pp_enabled ? \
  1760. (adev)->powerplay.pp_funcs->read_sensor(adev->powerplay.pp_handle, (idx), (value)) : \
  1761. -EINVAL)
  1762. #define amdgpu_dpm_get_temperature(adev) \
  1763. ((adev)->pp_enabled ? \
  1764. (adev)->powerplay.pp_funcs->get_temperature((adev)->powerplay.pp_handle) : \
  1765. (adev)->pm.funcs->get_temperature((adev)))
  1766. #define amdgpu_dpm_set_fan_control_mode(adev, m) \
  1767. ((adev)->pp_enabled ? \
  1768. (adev)->powerplay.pp_funcs->set_fan_control_mode((adev)->powerplay.pp_handle, (m)) : \
  1769. (adev)->pm.funcs->set_fan_control_mode((adev), (m)))
  1770. #define amdgpu_dpm_get_fan_control_mode(adev) \
  1771. ((adev)->pp_enabled ? \
  1772. (adev)->powerplay.pp_funcs->get_fan_control_mode((adev)->powerplay.pp_handle) : \
  1773. (adev)->pm.funcs->get_fan_control_mode((adev)))
  1774. #define amdgpu_dpm_set_fan_speed_percent(adev, s) \
  1775. ((adev)->pp_enabled ? \
  1776. (adev)->powerplay.pp_funcs->set_fan_speed_percent((adev)->powerplay.pp_handle, (s)) : \
  1777. (adev)->pm.funcs->set_fan_speed_percent((adev), (s)))
  1778. #define amdgpu_dpm_get_fan_speed_percent(adev, s) \
  1779. ((adev)->pp_enabled ? \
  1780. (adev)->powerplay.pp_funcs->get_fan_speed_percent((adev)->powerplay.pp_handle, (s)) : \
  1781. (adev)->pm.funcs->get_fan_speed_percent((adev), (s)))
  1782. #define amdgpu_dpm_get_sclk(adev, l) \
  1783. ((adev)->pp_enabled ? \
  1784. (adev)->powerplay.pp_funcs->get_sclk((adev)->powerplay.pp_handle, (l)) : \
  1785. (adev)->pm.funcs->get_sclk((adev), (l)))
  1786. #define amdgpu_dpm_get_mclk(adev, l) \
  1787. ((adev)->pp_enabled ? \
  1788. (adev)->powerplay.pp_funcs->get_mclk((adev)->powerplay.pp_handle, (l)) : \
  1789. (adev)->pm.funcs->get_mclk((adev), (l)))
  1790. #define amdgpu_dpm_force_performance_level(adev, l) \
  1791. ((adev)->pp_enabled ? \
  1792. (adev)->powerplay.pp_funcs->force_performance_level((adev)->powerplay.pp_handle, (l)) : \
  1793. (adev)->pm.funcs->force_performance_level((adev), (l)))
  1794. #define amdgpu_dpm_powergate_uvd(adev, g) \
  1795. ((adev)->pp_enabled ? \
  1796. (adev)->powerplay.pp_funcs->powergate_uvd((adev)->powerplay.pp_handle, (g)) : \
  1797. (adev)->pm.funcs->powergate_uvd((adev), (g)))
  1798. #define amdgpu_dpm_powergate_vce(adev, g) \
  1799. ((adev)->pp_enabled ? \
  1800. (adev)->powerplay.pp_funcs->powergate_vce((adev)->powerplay.pp_handle, (g)) : \
  1801. (adev)->pm.funcs->powergate_vce((adev), (g)))
  1802. #define amdgpu_dpm_get_current_power_state(adev) \
  1803. (adev)->powerplay.pp_funcs->get_current_power_state((adev)->powerplay.pp_handle)
  1804. #define amdgpu_dpm_get_performance_level(adev) \
  1805. (adev)->powerplay.pp_funcs->get_performance_level((adev)->powerplay.pp_handle)
  1806. #define amdgpu_dpm_get_pp_num_states(adev, data) \
  1807. (adev)->powerplay.pp_funcs->get_pp_num_states((adev)->powerplay.pp_handle, data)
  1808. #define amdgpu_dpm_get_pp_table(adev, table) \
  1809. (adev)->powerplay.pp_funcs->get_pp_table((adev)->powerplay.pp_handle, table)
  1810. #define amdgpu_dpm_set_pp_table(adev, buf, size) \
  1811. (adev)->powerplay.pp_funcs->set_pp_table((adev)->powerplay.pp_handle, buf, size)
  1812. #define amdgpu_dpm_print_clock_levels(adev, type, buf) \
  1813. (adev)->powerplay.pp_funcs->print_clock_levels((adev)->powerplay.pp_handle, type, buf)
  1814. #define amdgpu_dpm_force_clock_level(adev, type, level) \
  1815. (adev)->powerplay.pp_funcs->force_clock_level((adev)->powerplay.pp_handle, type, level)
  1816. #define amdgpu_dpm_get_sclk_od(adev) \
  1817. (adev)->powerplay.pp_funcs->get_sclk_od((adev)->powerplay.pp_handle)
  1818. #define amdgpu_dpm_set_sclk_od(adev, value) \
  1819. (adev)->powerplay.pp_funcs->set_sclk_od((adev)->powerplay.pp_handle, value)
  1820. #define amdgpu_dpm_get_mclk_od(adev) \
  1821. ((adev)->powerplay.pp_funcs->get_mclk_od((adev)->powerplay.pp_handle))
  1822. #define amdgpu_dpm_set_mclk_od(adev, value) \
  1823. ((adev)->powerplay.pp_funcs->set_mclk_od((adev)->powerplay.pp_handle, value))
  1824. #define amdgpu_dpm_dispatch_task(adev, event_id, input, output) \
  1825. (adev)->powerplay.pp_funcs->dispatch_tasks((adev)->powerplay.pp_handle, (event_id), (input), (output))
  1826. #define amdgpu_gds_switch(adev, r, v, d, w, a) (adev)->gds.funcs->patch_gds_switch((r), (v), (d), (w), (a))
  1827. /* Common functions */
  1828. int amdgpu_gpu_reset(struct amdgpu_device *adev);
  1829. bool amdgpu_need_backup(struct amdgpu_device *adev);
  1830. void amdgpu_pci_config_reset(struct amdgpu_device *adev);
  1831. bool amdgpu_card_posted(struct amdgpu_device *adev);
  1832. void amdgpu_update_display_priority(struct amdgpu_device *adev);
  1833. int amdgpu_cs_parser_init(struct amdgpu_cs_parser *p, void *data);
  1834. int amdgpu_cs_get_ring(struct amdgpu_device *adev, u32 ip_type,
  1835. u32 ip_instance, u32 ring,
  1836. struct amdgpu_ring **out_ring);
  1837. void amdgpu_ttm_placement_from_domain(struct amdgpu_bo *abo, u32 domain);
  1838. bool amdgpu_ttm_bo_is_amdgpu_bo(struct ttm_buffer_object *bo);
  1839. int amdgpu_ttm_tt_get_user_pages(struct ttm_tt *ttm, struct page **pages);
  1840. int amdgpu_ttm_tt_set_userptr(struct ttm_tt *ttm, uint64_t addr,
  1841. uint32_t flags);
  1842. bool amdgpu_ttm_tt_has_userptr(struct ttm_tt *ttm);
  1843. struct mm_struct *amdgpu_ttm_tt_get_usermm(struct ttm_tt *ttm);
  1844. bool amdgpu_ttm_tt_affect_userptr(struct ttm_tt *ttm, unsigned long start,
  1845. unsigned long end);
  1846. bool amdgpu_ttm_tt_userptr_invalidated(struct ttm_tt *ttm,
  1847. int *last_invalidated);
  1848. bool amdgpu_ttm_tt_is_readonly(struct ttm_tt *ttm);
  1849. uint32_t amdgpu_ttm_tt_pte_flags(struct amdgpu_device *adev, struct ttm_tt *ttm,
  1850. struct ttm_mem_reg *mem);
  1851. void amdgpu_vram_location(struct amdgpu_device *adev, struct amdgpu_mc *mc, u64 base);
  1852. void amdgpu_gtt_location(struct amdgpu_device *adev, struct amdgpu_mc *mc);
  1853. void amdgpu_ttm_set_active_vram_size(struct amdgpu_device *adev, u64 size);
  1854. u64 amdgpu_ttm_get_gtt_mem_size(struct amdgpu_device *adev);
  1855. int amdgpu_ttm_global_init(struct amdgpu_device *adev);
  1856. int amdgpu_ttm_init(struct amdgpu_device *adev);
  1857. void amdgpu_ttm_fini(struct amdgpu_device *adev);
  1858. void amdgpu_program_register_sequence(struct amdgpu_device *adev,
  1859. const u32 *registers,
  1860. const u32 array_size);
  1861. bool amdgpu_device_is_px(struct drm_device *dev);
  1862. /* atpx handler */
  1863. #if defined(CONFIG_VGA_SWITCHEROO)
  1864. void amdgpu_register_atpx_handler(void);
  1865. void amdgpu_unregister_atpx_handler(void);
  1866. bool amdgpu_has_atpx_dgpu_power_cntl(void);
  1867. bool amdgpu_is_atpx_hybrid(void);
  1868. bool amdgpu_atpx_dgpu_req_power_for_displays(void);
  1869. #else
  1870. static inline void amdgpu_register_atpx_handler(void) {}
  1871. static inline void amdgpu_unregister_atpx_handler(void) {}
  1872. static inline bool amdgpu_has_atpx_dgpu_power_cntl(void) { return false; }
  1873. static inline bool amdgpu_is_atpx_hybrid(void) { return false; }
  1874. static inline bool amdgpu_atpx_dgpu_req_power_for_displays(void) { return false; }
  1875. #endif
  1876. /*
  1877. * KMS
  1878. */
  1879. extern const struct drm_ioctl_desc amdgpu_ioctls_kms[];
  1880. extern const int amdgpu_max_kms_ioctl;
  1881. int amdgpu_driver_load_kms(struct drm_device *dev, unsigned long flags);
  1882. int amdgpu_driver_unload_kms(struct drm_device *dev);
  1883. void amdgpu_driver_lastclose_kms(struct drm_device *dev);
  1884. int amdgpu_driver_open_kms(struct drm_device *dev, struct drm_file *file_priv);
  1885. void amdgpu_driver_postclose_kms(struct drm_device *dev,
  1886. struct drm_file *file_priv);
  1887. void amdgpu_driver_preclose_kms(struct drm_device *dev,
  1888. struct drm_file *file_priv);
  1889. int amdgpu_device_suspend(struct drm_device *dev, bool suspend, bool fbcon);
  1890. int amdgpu_device_resume(struct drm_device *dev, bool resume, bool fbcon);
  1891. u32 amdgpu_get_vblank_counter_kms(struct drm_device *dev, unsigned int pipe);
  1892. int amdgpu_enable_vblank_kms(struct drm_device *dev, unsigned int pipe);
  1893. void amdgpu_disable_vblank_kms(struct drm_device *dev, unsigned int pipe);
  1894. int amdgpu_get_vblank_timestamp_kms(struct drm_device *dev, unsigned int pipe,
  1895. int *max_error,
  1896. struct timeval *vblank_time,
  1897. unsigned flags);
  1898. long amdgpu_kms_compat_ioctl(struct file *filp, unsigned int cmd,
  1899. unsigned long arg);
  1900. /*
  1901. * functions used by amdgpu_encoder.c
  1902. */
  1903. struct amdgpu_afmt_acr {
  1904. u32 clock;
  1905. int n_32khz;
  1906. int cts_32khz;
  1907. int n_44_1khz;
  1908. int cts_44_1khz;
  1909. int n_48khz;
  1910. int cts_48khz;
  1911. };
  1912. struct amdgpu_afmt_acr amdgpu_afmt_acr(uint32_t clock);
  1913. /* amdgpu_acpi.c */
  1914. #if defined(CONFIG_ACPI)
  1915. int amdgpu_acpi_init(struct amdgpu_device *adev);
  1916. void amdgpu_acpi_fini(struct amdgpu_device *adev);
  1917. bool amdgpu_acpi_is_pcie_performance_request_supported(struct amdgpu_device *adev);
  1918. int amdgpu_acpi_pcie_performance_request(struct amdgpu_device *adev,
  1919. u8 perf_req, bool advertise);
  1920. int amdgpu_acpi_pcie_notify_device_ready(struct amdgpu_device *adev);
  1921. #else
  1922. static inline int amdgpu_acpi_init(struct amdgpu_device *adev) { return 0; }
  1923. static inline void amdgpu_acpi_fini(struct amdgpu_device *adev) { }
  1924. #endif
  1925. struct amdgpu_bo_va_mapping *
  1926. amdgpu_cs_find_mapping(struct amdgpu_cs_parser *parser,
  1927. uint64_t addr, struct amdgpu_bo **bo);
  1928. int amdgpu_cs_sysvm_access_required(struct amdgpu_cs_parser *parser);
  1929. #include "amdgpu_object.h"
  1930. #endif