processor.h 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510
  1. #ifndef _ASM_POWERPC_PROCESSOR_H
  2. #define _ASM_POWERPC_PROCESSOR_H
  3. /*
  4. * Copyright (C) 2001 PPC 64 Team, IBM Corp
  5. *
  6. * This program is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU General Public License
  8. * as published by the Free Software Foundation; either version
  9. * 2 of the License, or (at your option) any later version.
  10. */
  11. #include <asm/reg.h>
  12. #ifdef CONFIG_VSX
  13. #define TS_FPRWIDTH 2
  14. #ifdef __BIG_ENDIAN__
  15. #define TS_FPROFFSET 0
  16. #define TS_VSRLOWOFFSET 1
  17. #else
  18. #define TS_FPROFFSET 1
  19. #define TS_VSRLOWOFFSET 0
  20. #endif
  21. #else
  22. #define TS_FPRWIDTH 1
  23. #define TS_FPROFFSET 0
  24. #endif
  25. #ifdef CONFIG_PPC64
  26. /* Default SMT priority is set to 3. Use 11- 13bits to save priority. */
  27. #define PPR_PRIORITY 3
  28. #ifdef __ASSEMBLY__
  29. #define INIT_PPR (PPR_PRIORITY << 50)
  30. #else
  31. #define INIT_PPR ((u64)PPR_PRIORITY << 50)
  32. #endif /* __ASSEMBLY__ */
  33. #endif /* CONFIG_PPC64 */
  34. #ifndef __ASSEMBLY__
  35. #include <linux/compiler.h>
  36. #include <linux/cache.h>
  37. #include <asm/ptrace.h>
  38. #include <asm/types.h>
  39. #include <asm/hw_breakpoint.h>
  40. /* We do _not_ want to define new machine types at all, those must die
  41. * in favor of using the device-tree
  42. * -- BenH.
  43. */
  44. /* PREP sub-platform types. Unused */
  45. #define _PREP_Motorola 0x01 /* motorola prep */
  46. #define _PREP_Firm 0x02 /* firmworks prep */
  47. #define _PREP_IBM 0x00 /* ibm prep */
  48. #define _PREP_Bull 0x03 /* bull prep */
  49. /* CHRP sub-platform types. These are arbitrary */
  50. #define _CHRP_Motorola 0x04 /* motorola chrp, the cobra */
  51. #define _CHRP_IBM 0x05 /* IBM chrp, the longtrail and longtrail 2 */
  52. #define _CHRP_Pegasos 0x06 /* Genesi/bplan's Pegasos and Pegasos2 */
  53. #define _CHRP_briq 0x07 /* TotalImpact's briQ */
  54. #if defined(__KERNEL__) && defined(CONFIG_PPC32)
  55. extern int _chrp_type;
  56. #endif /* defined(__KERNEL__) && defined(CONFIG_PPC32) */
  57. /*
  58. * Default implementation of macro that returns current
  59. * instruction pointer ("program counter").
  60. */
  61. #define current_text_addr() ({ __label__ _l; _l: &&_l;})
  62. /* Macros for adjusting thread priority (hardware multi-threading) */
  63. #define HMT_very_low() asm volatile("or 31,31,31 # very low priority")
  64. #define HMT_low() asm volatile("or 1,1,1 # low priority")
  65. #define HMT_medium_low() asm volatile("or 6,6,6 # medium low priority")
  66. #define HMT_medium() asm volatile("or 2,2,2 # medium priority")
  67. #define HMT_medium_high() asm volatile("or 5,5,5 # medium high priority")
  68. #define HMT_high() asm volatile("or 3,3,3 # high priority")
  69. #ifdef __KERNEL__
  70. struct task_struct;
  71. void start_thread(struct pt_regs *regs, unsigned long fdptr, unsigned long sp);
  72. void release_thread(struct task_struct *);
  73. #ifdef CONFIG_PPC32
  74. #if CONFIG_TASK_SIZE > CONFIG_KERNEL_START
  75. #error User TASK_SIZE overlaps with KERNEL_START address
  76. #endif
  77. #define TASK_SIZE (CONFIG_TASK_SIZE)
  78. /* This decides where the kernel will search for a free chunk of vm
  79. * space during mmap's.
  80. */
  81. #define TASK_UNMAPPED_BASE (TASK_SIZE / 8 * 3)
  82. #endif
  83. #ifdef CONFIG_PPC64
  84. /*
  85. * 64-bit user address space can have multiple limits
  86. * For now supported values are:
  87. */
  88. #define TASK_SIZE_64TB (0x0000400000000000UL)
  89. #define TASK_SIZE_128TB (0x0000800000000000UL)
  90. #define TASK_SIZE_512TB (0x0002000000000000UL)
  91. /*
  92. * For now 512TB is only supported with book3s and 64K linux page size.
  93. */
  94. #if defined(CONFIG_PPC_BOOK3S_64) && defined(CONFIG_PPC_64K_PAGES)
  95. /*
  96. * Max value currently used:
  97. */
  98. #define TASK_SIZE_USER64 TASK_SIZE_512TB
  99. #define DEFAULT_MAP_WINDOW_USER64 TASK_SIZE_128TB
  100. #else
  101. #define TASK_SIZE_USER64 TASK_SIZE_64TB
  102. #define DEFAULT_MAP_WINDOW_USER64 TASK_SIZE_64TB
  103. #endif
  104. /*
  105. * 32-bit user address space is 4GB - 1 page
  106. * (this 1 page is needed so referencing of 0xFFFFFFFF generates EFAULT
  107. */
  108. #define TASK_SIZE_USER32 (0x0000000100000000UL - (1*PAGE_SIZE))
  109. #define TASK_SIZE_OF(tsk) (test_tsk_thread_flag(tsk, TIF_32BIT) ? \
  110. TASK_SIZE_USER32 : TASK_SIZE_USER64)
  111. #define TASK_SIZE TASK_SIZE_OF(current)
  112. /* This decides where the kernel will search for a free chunk of vm
  113. * space during mmap's.
  114. */
  115. #define TASK_UNMAPPED_BASE_USER32 (PAGE_ALIGN(TASK_SIZE_USER32 / 4))
  116. #define TASK_UNMAPPED_BASE_USER64 (PAGE_ALIGN(DEFAULT_MAP_WINDOW_USER64 / 4))
  117. #define TASK_UNMAPPED_BASE ((is_32bit_task()) ? \
  118. TASK_UNMAPPED_BASE_USER32 : TASK_UNMAPPED_BASE_USER64 )
  119. #endif
  120. /*
  121. * Initial task size value for user applications. For book3s 64 we start
  122. * with 128TB and conditionally enable upto 512TB
  123. */
  124. #ifdef CONFIG_PPC_BOOK3S_64
  125. #define DEFAULT_MAP_WINDOW ((is_32bit_task()) ? \
  126. TASK_SIZE_USER32 : DEFAULT_MAP_WINDOW_USER64)
  127. #else
  128. #define DEFAULT_MAP_WINDOW TASK_SIZE
  129. #endif
  130. #ifdef __powerpc64__
  131. #define STACK_TOP_USER64 DEFAULT_MAP_WINDOW_USER64
  132. #define STACK_TOP_USER32 TASK_SIZE_USER32
  133. #define STACK_TOP (is_32bit_task() ? \
  134. STACK_TOP_USER32 : STACK_TOP_USER64)
  135. #define STACK_TOP_MAX TASK_SIZE_USER64
  136. #else /* __powerpc64__ */
  137. #define STACK_TOP TASK_SIZE
  138. #define STACK_TOP_MAX STACK_TOP
  139. #endif /* __powerpc64__ */
  140. typedef struct {
  141. unsigned long seg;
  142. } mm_segment_t;
  143. #define TS_FPR(i) fp_state.fpr[i][TS_FPROFFSET]
  144. #define TS_CKFPR(i) ckfp_state.fpr[i][TS_FPROFFSET]
  145. /* FP and VSX 0-31 register set */
  146. struct thread_fp_state {
  147. u64 fpr[32][TS_FPRWIDTH] __attribute__((aligned(16)));
  148. u64 fpscr; /* Floating point status */
  149. };
  150. /* Complete AltiVec register set including VSCR */
  151. struct thread_vr_state {
  152. vector128 vr[32] __attribute__((aligned(16)));
  153. vector128 vscr __attribute__((aligned(16)));
  154. };
  155. struct debug_reg {
  156. #ifdef CONFIG_PPC_ADV_DEBUG_REGS
  157. /*
  158. * The following help to manage the use of Debug Control Registers
  159. * om the BookE platforms.
  160. */
  161. uint32_t dbcr0;
  162. uint32_t dbcr1;
  163. #ifdef CONFIG_BOOKE
  164. uint32_t dbcr2;
  165. #endif
  166. /*
  167. * The stored value of the DBSR register will be the value at the
  168. * last debug interrupt. This register can only be read from the
  169. * user (will never be written to) and has value while helping to
  170. * describe the reason for the last debug trap. Torez
  171. */
  172. uint32_t dbsr;
  173. /*
  174. * The following will contain addresses used by debug applications
  175. * to help trace and trap on particular address locations.
  176. * The bits in the Debug Control Registers above help define which
  177. * of the following registers will contain valid data and/or addresses.
  178. */
  179. unsigned long iac1;
  180. unsigned long iac2;
  181. #if CONFIG_PPC_ADV_DEBUG_IACS > 2
  182. unsigned long iac3;
  183. unsigned long iac4;
  184. #endif
  185. unsigned long dac1;
  186. unsigned long dac2;
  187. #if CONFIG_PPC_ADV_DEBUG_DVCS > 0
  188. unsigned long dvc1;
  189. unsigned long dvc2;
  190. #endif
  191. #endif
  192. };
  193. struct thread_struct {
  194. unsigned long ksp; /* Kernel stack pointer */
  195. #ifdef CONFIG_PPC64
  196. unsigned long ksp_vsid;
  197. #endif
  198. struct pt_regs *regs; /* Pointer to saved register state */
  199. mm_segment_t fs; /* for get_fs() validation */
  200. #ifdef CONFIG_BOOKE
  201. /* BookE base exception scratch space; align on cacheline */
  202. unsigned long normsave[8] ____cacheline_aligned;
  203. #endif
  204. #ifdef CONFIG_PPC32
  205. void *pgdir; /* root of page-table tree */
  206. unsigned long ksp_limit; /* if ksp <= ksp_limit stack overflow */
  207. #endif
  208. /* Debug Registers */
  209. struct debug_reg debug;
  210. struct thread_fp_state fp_state;
  211. struct thread_fp_state *fp_save_area;
  212. int fpexc_mode; /* floating-point exception mode */
  213. unsigned int align_ctl; /* alignment handling control */
  214. #ifdef CONFIG_PPC64
  215. unsigned long start_tb; /* Start purr when proc switched in */
  216. unsigned long accum_tb; /* Total accumulated purr for process */
  217. #endif
  218. #ifdef CONFIG_HAVE_HW_BREAKPOINT
  219. struct perf_event *ptrace_bps[HBP_NUM];
  220. /*
  221. * Helps identify source of single-step exception and subsequent
  222. * hw-breakpoint enablement
  223. */
  224. struct perf_event *last_hit_ubp;
  225. #endif /* CONFIG_HAVE_HW_BREAKPOINT */
  226. struct arch_hw_breakpoint hw_brk; /* info on the hardware breakpoint */
  227. unsigned long trap_nr; /* last trap # on this thread */
  228. u8 load_fp;
  229. #ifdef CONFIG_ALTIVEC
  230. u8 load_vec;
  231. struct thread_vr_state vr_state;
  232. struct thread_vr_state *vr_save_area;
  233. unsigned long vrsave;
  234. int used_vr; /* set if process has used altivec */
  235. #endif /* CONFIG_ALTIVEC */
  236. #ifdef CONFIG_VSX
  237. /* VSR status */
  238. int used_vsr; /* set if process has used VSX */
  239. #endif /* CONFIG_VSX */
  240. #ifdef CONFIG_SPE
  241. unsigned long evr[32]; /* upper 32-bits of SPE regs */
  242. u64 acc; /* Accumulator */
  243. unsigned long spefscr; /* SPE & eFP status */
  244. unsigned long spefscr_last; /* SPEFSCR value on last prctl
  245. call or trap return */
  246. int used_spe; /* set if process has used spe */
  247. #endif /* CONFIG_SPE */
  248. #ifdef CONFIG_PPC_TRANSACTIONAL_MEM
  249. u8 load_tm;
  250. u64 tm_tfhar; /* Transaction fail handler addr */
  251. u64 tm_texasr; /* Transaction exception & summary */
  252. u64 tm_tfiar; /* Transaction fail instr address reg */
  253. struct pt_regs ckpt_regs; /* Checkpointed registers */
  254. unsigned long tm_tar;
  255. unsigned long tm_ppr;
  256. unsigned long tm_dscr;
  257. /*
  258. * Checkpointed FP and VSX 0-31 register set.
  259. *
  260. * When a transaction is active/signalled/scheduled etc., *regs is the
  261. * most recent set of/speculated GPRs with ckpt_regs being the older
  262. * checkpointed regs to which we roll back if transaction aborts.
  263. *
  264. * These are analogous to how ckpt_regs and pt_regs work
  265. */
  266. struct thread_fp_state ckfp_state; /* Checkpointed FP state */
  267. struct thread_vr_state ckvr_state; /* Checkpointed VR state */
  268. unsigned long ckvrsave; /* Checkpointed VRSAVE */
  269. #endif /* CONFIG_PPC_TRANSACTIONAL_MEM */
  270. #ifdef CONFIG_KVM_BOOK3S_32_HANDLER
  271. void* kvm_shadow_vcpu; /* KVM internal data */
  272. #endif /* CONFIG_KVM_BOOK3S_32_HANDLER */
  273. #if defined(CONFIG_KVM) && defined(CONFIG_BOOKE)
  274. struct kvm_vcpu *kvm_vcpu;
  275. #endif
  276. #ifdef CONFIG_PPC64
  277. unsigned long dscr;
  278. unsigned long fscr;
  279. /*
  280. * This member element dscr_inherit indicates that the process
  281. * has explicitly attempted and changed the DSCR register value
  282. * for itself. Hence kernel wont use the default CPU DSCR value
  283. * contained in the PACA structure anymore during process context
  284. * switch. Once this variable is set, this behaviour will also be
  285. * inherited to all the children of this process from that point
  286. * onwards.
  287. */
  288. int dscr_inherit;
  289. unsigned long ppr; /* used to save/restore SMT priority */
  290. #endif
  291. #ifdef CONFIG_PPC_BOOK3S_64
  292. unsigned long tar;
  293. unsigned long ebbrr;
  294. unsigned long ebbhr;
  295. unsigned long bescr;
  296. unsigned long siar;
  297. unsigned long sdar;
  298. unsigned long sier;
  299. unsigned long mmcr2;
  300. unsigned mmcr0;
  301. unsigned used_ebb;
  302. #endif
  303. };
  304. #define ARCH_MIN_TASKALIGN 16
  305. #define INIT_SP (sizeof(init_stack) + (unsigned long) &init_stack)
  306. #define INIT_SP_LIMIT \
  307. (_ALIGN_UP(sizeof(init_thread_info), 16) + (unsigned long) &init_stack)
  308. #ifdef CONFIG_SPE
  309. #define SPEFSCR_INIT \
  310. .spefscr = SPEFSCR_FINVE | SPEFSCR_FDBZE | SPEFSCR_FUNFE | SPEFSCR_FOVFE, \
  311. .spefscr_last = SPEFSCR_FINVE | SPEFSCR_FDBZE | SPEFSCR_FUNFE | SPEFSCR_FOVFE,
  312. #else
  313. #define SPEFSCR_INIT
  314. #endif
  315. #ifdef CONFIG_PPC32
  316. #define INIT_THREAD { \
  317. .ksp = INIT_SP, \
  318. .ksp_limit = INIT_SP_LIMIT, \
  319. .fs = KERNEL_DS, \
  320. .pgdir = swapper_pg_dir, \
  321. .fpexc_mode = MSR_FE0 | MSR_FE1, \
  322. SPEFSCR_INIT \
  323. }
  324. #else
  325. #define INIT_THREAD { \
  326. .ksp = INIT_SP, \
  327. .regs = (struct pt_regs *)INIT_SP - 1, /* XXX bogus, I think */ \
  328. .fs = KERNEL_DS, \
  329. .fpexc_mode = 0, \
  330. .ppr = INIT_PPR, \
  331. .fscr = FSCR_TAR | FSCR_EBB \
  332. }
  333. #endif
  334. /*
  335. * Return saved PC of a blocked thread. For now, this is the "user" PC
  336. */
  337. #define thread_saved_pc(tsk) \
  338. ((tsk)->thread.regs? (tsk)->thread.regs->nip: 0)
  339. #define task_pt_regs(tsk) ((struct pt_regs *)(tsk)->thread.regs)
  340. unsigned long get_wchan(struct task_struct *p);
  341. #define KSTK_EIP(tsk) ((tsk)->thread.regs? (tsk)->thread.regs->nip: 0)
  342. #define KSTK_ESP(tsk) ((tsk)->thread.regs? (tsk)->thread.regs->gpr[1]: 0)
  343. /* Get/set floating-point exception mode */
  344. #define GET_FPEXC_CTL(tsk, adr) get_fpexc_mode((tsk), (adr))
  345. #define SET_FPEXC_CTL(tsk, val) set_fpexc_mode((tsk), (val))
  346. extern int get_fpexc_mode(struct task_struct *tsk, unsigned long adr);
  347. extern int set_fpexc_mode(struct task_struct *tsk, unsigned int val);
  348. #define GET_ENDIAN(tsk, adr) get_endian((tsk), (adr))
  349. #define SET_ENDIAN(tsk, val) set_endian((tsk), (val))
  350. extern int get_endian(struct task_struct *tsk, unsigned long adr);
  351. extern int set_endian(struct task_struct *tsk, unsigned int val);
  352. #define GET_UNALIGN_CTL(tsk, adr) get_unalign_ctl((tsk), (adr))
  353. #define SET_UNALIGN_CTL(tsk, val) set_unalign_ctl((tsk), (val))
  354. extern int get_unalign_ctl(struct task_struct *tsk, unsigned long adr);
  355. extern int set_unalign_ctl(struct task_struct *tsk, unsigned int val);
  356. extern void load_fp_state(struct thread_fp_state *fp);
  357. extern void store_fp_state(struct thread_fp_state *fp);
  358. extern void load_vr_state(struct thread_vr_state *vr);
  359. extern void store_vr_state(struct thread_vr_state *vr);
  360. static inline unsigned int __unpack_fe01(unsigned long msr_bits)
  361. {
  362. return ((msr_bits & MSR_FE0) >> 10) | ((msr_bits & MSR_FE1) >> 8);
  363. }
  364. static inline unsigned long __pack_fe01(unsigned int fpmode)
  365. {
  366. return ((fpmode << 10) & MSR_FE0) | ((fpmode << 8) & MSR_FE1);
  367. }
  368. #ifdef CONFIG_PPC64
  369. #define cpu_relax() do { HMT_low(); HMT_medium(); barrier(); } while (0)
  370. #else
  371. #define cpu_relax() barrier()
  372. #endif
  373. /* Check that a certain kernel stack pointer is valid in task_struct p */
  374. int validate_sp(unsigned long sp, struct task_struct *p,
  375. unsigned long nbytes);
  376. /*
  377. * Prefetch macros.
  378. */
  379. #define ARCH_HAS_PREFETCH
  380. #define ARCH_HAS_PREFETCHW
  381. #define ARCH_HAS_SPINLOCK_PREFETCH
  382. static inline void prefetch(const void *x)
  383. {
  384. if (unlikely(!x))
  385. return;
  386. __asm__ __volatile__ ("dcbt 0,%0" : : "r" (x));
  387. }
  388. static inline void prefetchw(const void *x)
  389. {
  390. if (unlikely(!x))
  391. return;
  392. __asm__ __volatile__ ("dcbtst 0,%0" : : "r" (x));
  393. }
  394. #define spin_lock_prefetch(x) prefetchw(x)
  395. #define HAVE_ARCH_PICK_MMAP_LAYOUT
  396. #ifdef CONFIG_PPC64
  397. static inline unsigned long get_clean_sp(unsigned long sp, int is_32)
  398. {
  399. if (is_32)
  400. return sp & 0x0ffffffffUL;
  401. return sp;
  402. }
  403. #else
  404. static inline unsigned long get_clean_sp(unsigned long sp, int is_32)
  405. {
  406. return sp;
  407. }
  408. #endif
  409. extern unsigned long cpuidle_disable;
  410. enum idle_boot_override {IDLE_NO_OVERRIDE = 0, IDLE_POWERSAVE_OFF};
  411. extern int powersave_nap; /* set if nap mode can be used in idle loop */
  412. extern unsigned long power7_nap(int check_irq);
  413. extern unsigned long power7_sleep(void);
  414. extern unsigned long power7_winkle(void);
  415. extern unsigned long power9_idle_stop(unsigned long stop_psscr_val,
  416. unsigned long stop_psscr_mask);
  417. extern void flush_instruction_cache(void);
  418. extern void hard_reset_now(void);
  419. extern void poweroff_now(void);
  420. extern int fix_alignment(struct pt_regs *);
  421. extern void cvt_fd(float *from, double *to);
  422. extern void cvt_df(double *from, float *to);
  423. extern void _nmask_and_or_msr(unsigned long nmask, unsigned long or_val);
  424. #ifdef CONFIG_PPC64
  425. /*
  426. * We handle most unaligned accesses in hardware. On the other hand
  427. * unaligned DMA can be very expensive on some ppc64 IO chips (it does
  428. * powers of 2 writes until it reaches sufficient alignment).
  429. *
  430. * Based on this we disable the IP header alignment in network drivers.
  431. */
  432. #define NET_IP_ALIGN 0
  433. #endif
  434. #endif /* __KERNEL__ */
  435. #endif /* __ASSEMBLY__ */
  436. #endif /* _ASM_POWERPC_PROCESSOR_H */