dwc3-omap.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619
  1. // SPDX-License-Identifier: GPL-2.0
  2. /**
  3. * dwc3-omap.c - OMAP Specific Glue layer
  4. *
  5. * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com
  6. *
  7. * Authors: Felipe Balbi <balbi@ti.com>,
  8. * Sebastian Andrzej Siewior <bigeasy@linutronix.de>
  9. *
  10. * This program is free software: you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License version 2 of
  12. * the License as published by the Free Software Foundation.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. */
  19. #include <linux/module.h>
  20. #include <linux/kernel.h>
  21. #include <linux/slab.h>
  22. #include <linux/irq.h>
  23. #include <linux/interrupt.h>
  24. #include <linux/platform_device.h>
  25. #include <linux/platform_data/dwc3-omap.h>
  26. #include <linux/pm_runtime.h>
  27. #include <linux/dma-mapping.h>
  28. #include <linux/ioport.h>
  29. #include <linux/io.h>
  30. #include <linux/of.h>
  31. #include <linux/of_platform.h>
  32. #include <linux/extcon.h>
  33. #include <linux/regulator/consumer.h>
  34. #include <linux/usb/otg.h>
  35. /*
  36. * All these registers belong to OMAP's Wrapper around the
  37. * DesignWare USB3 Core.
  38. */
  39. #define USBOTGSS_REVISION 0x0000
  40. #define USBOTGSS_SYSCONFIG 0x0010
  41. #define USBOTGSS_IRQ_EOI 0x0020
  42. #define USBOTGSS_EOI_OFFSET 0x0008
  43. #define USBOTGSS_IRQSTATUS_RAW_0 0x0024
  44. #define USBOTGSS_IRQSTATUS_0 0x0028
  45. #define USBOTGSS_IRQENABLE_SET_0 0x002c
  46. #define USBOTGSS_IRQENABLE_CLR_0 0x0030
  47. #define USBOTGSS_IRQ0_OFFSET 0x0004
  48. #define USBOTGSS_IRQSTATUS_RAW_1 0x0030
  49. #define USBOTGSS_IRQSTATUS_1 0x0034
  50. #define USBOTGSS_IRQENABLE_SET_1 0x0038
  51. #define USBOTGSS_IRQENABLE_CLR_1 0x003c
  52. #define USBOTGSS_IRQSTATUS_RAW_2 0x0040
  53. #define USBOTGSS_IRQSTATUS_2 0x0044
  54. #define USBOTGSS_IRQENABLE_SET_2 0x0048
  55. #define USBOTGSS_IRQENABLE_CLR_2 0x004c
  56. #define USBOTGSS_IRQSTATUS_RAW_3 0x0050
  57. #define USBOTGSS_IRQSTATUS_3 0x0054
  58. #define USBOTGSS_IRQENABLE_SET_3 0x0058
  59. #define USBOTGSS_IRQENABLE_CLR_3 0x005c
  60. #define USBOTGSS_IRQSTATUS_EOI_MISC 0x0030
  61. #define USBOTGSS_IRQSTATUS_RAW_MISC 0x0034
  62. #define USBOTGSS_IRQSTATUS_MISC 0x0038
  63. #define USBOTGSS_IRQENABLE_SET_MISC 0x003c
  64. #define USBOTGSS_IRQENABLE_CLR_MISC 0x0040
  65. #define USBOTGSS_IRQMISC_OFFSET 0x03fc
  66. #define USBOTGSS_UTMI_OTG_STATUS 0x0080
  67. #define USBOTGSS_UTMI_OTG_CTRL 0x0084
  68. #define USBOTGSS_UTMI_OTG_OFFSET 0x0480
  69. #define USBOTGSS_TXFIFO_DEPTH 0x0508
  70. #define USBOTGSS_RXFIFO_DEPTH 0x050c
  71. #define USBOTGSS_MMRAM_OFFSET 0x0100
  72. #define USBOTGSS_FLADJ 0x0104
  73. #define USBOTGSS_DEBUG_CFG 0x0108
  74. #define USBOTGSS_DEBUG_DATA 0x010c
  75. #define USBOTGSS_DEV_EBC_EN 0x0110
  76. #define USBOTGSS_DEBUG_OFFSET 0x0600
  77. /* SYSCONFIG REGISTER */
  78. #define USBOTGSS_SYSCONFIG_DMADISABLE BIT(16)
  79. /* IRQ_EOI REGISTER */
  80. #define USBOTGSS_IRQ_EOI_LINE_NUMBER BIT(0)
  81. /* IRQS0 BITS */
  82. #define USBOTGSS_IRQO_COREIRQ_ST BIT(0)
  83. /* IRQMISC BITS */
  84. #define USBOTGSS_IRQMISC_DMADISABLECLR BIT(17)
  85. #define USBOTGSS_IRQMISC_OEVT BIT(16)
  86. #define USBOTGSS_IRQMISC_DRVVBUS_RISE BIT(13)
  87. #define USBOTGSS_IRQMISC_CHRGVBUS_RISE BIT(12)
  88. #define USBOTGSS_IRQMISC_DISCHRGVBUS_RISE BIT(11)
  89. #define USBOTGSS_IRQMISC_IDPULLUP_RISE BIT(8)
  90. #define USBOTGSS_IRQMISC_DRVVBUS_FALL BIT(5)
  91. #define USBOTGSS_IRQMISC_CHRGVBUS_FALL BIT(4)
  92. #define USBOTGSS_IRQMISC_DISCHRGVBUS_FALL BIT(3)
  93. #define USBOTGSS_IRQMISC_IDPULLUP_FALL BIT(0)
  94. /* UTMI_OTG_STATUS REGISTER */
  95. #define USBOTGSS_UTMI_OTG_STATUS_DRVVBUS BIT(5)
  96. #define USBOTGSS_UTMI_OTG_STATUS_CHRGVBUS BIT(4)
  97. #define USBOTGSS_UTMI_OTG_STATUS_DISCHRGVBUS BIT(3)
  98. #define USBOTGSS_UTMI_OTG_STATUS_IDPULLUP BIT(0)
  99. /* UTMI_OTG_CTRL REGISTER */
  100. #define USBOTGSS_UTMI_OTG_CTRL_SW_MODE BIT(31)
  101. #define USBOTGSS_UTMI_OTG_CTRL_POWERPRESENT BIT(9)
  102. #define USBOTGSS_UTMI_OTG_CTRL_TXBITSTUFFENABLE BIT(8)
  103. #define USBOTGSS_UTMI_OTG_CTRL_IDDIG BIT(4)
  104. #define USBOTGSS_UTMI_OTG_CTRL_SESSEND BIT(3)
  105. #define USBOTGSS_UTMI_OTG_CTRL_SESSVALID BIT(2)
  106. #define USBOTGSS_UTMI_OTG_CTRL_VBUSVALID BIT(1)
  107. struct dwc3_omap {
  108. struct device *dev;
  109. int irq;
  110. void __iomem *base;
  111. u32 utmi_otg_ctrl;
  112. u32 utmi_otg_offset;
  113. u32 irqmisc_offset;
  114. u32 irq_eoi_offset;
  115. u32 debug_offset;
  116. u32 irq0_offset;
  117. struct extcon_dev *edev;
  118. struct notifier_block vbus_nb;
  119. struct notifier_block id_nb;
  120. struct regulator *vbus_reg;
  121. };
  122. enum omap_dwc3_vbus_id_status {
  123. OMAP_DWC3_ID_FLOAT,
  124. OMAP_DWC3_ID_GROUND,
  125. OMAP_DWC3_VBUS_OFF,
  126. OMAP_DWC3_VBUS_VALID,
  127. };
  128. static inline u32 dwc3_omap_readl(void __iomem *base, u32 offset)
  129. {
  130. return readl(base + offset);
  131. }
  132. static inline void dwc3_omap_writel(void __iomem *base, u32 offset, u32 value)
  133. {
  134. writel(value, base + offset);
  135. }
  136. static u32 dwc3_omap_read_utmi_ctrl(struct dwc3_omap *omap)
  137. {
  138. return dwc3_omap_readl(omap->base, USBOTGSS_UTMI_OTG_CTRL +
  139. omap->utmi_otg_offset);
  140. }
  141. static void dwc3_omap_write_utmi_ctrl(struct dwc3_omap *omap, u32 value)
  142. {
  143. dwc3_omap_writel(omap->base, USBOTGSS_UTMI_OTG_CTRL +
  144. omap->utmi_otg_offset, value);
  145. }
  146. static u32 dwc3_omap_read_irq0_status(struct dwc3_omap *omap)
  147. {
  148. return dwc3_omap_readl(omap->base, USBOTGSS_IRQSTATUS_RAW_0 -
  149. omap->irq0_offset);
  150. }
  151. static void dwc3_omap_write_irq0_status(struct dwc3_omap *omap, u32 value)
  152. {
  153. dwc3_omap_writel(omap->base, USBOTGSS_IRQSTATUS_0 -
  154. omap->irq0_offset, value);
  155. }
  156. static u32 dwc3_omap_read_irqmisc_status(struct dwc3_omap *omap)
  157. {
  158. return dwc3_omap_readl(omap->base, USBOTGSS_IRQSTATUS_RAW_MISC +
  159. omap->irqmisc_offset);
  160. }
  161. static void dwc3_omap_write_irqmisc_status(struct dwc3_omap *omap, u32 value)
  162. {
  163. dwc3_omap_writel(omap->base, USBOTGSS_IRQSTATUS_MISC +
  164. omap->irqmisc_offset, value);
  165. }
  166. static void dwc3_omap_write_irqmisc_set(struct dwc3_omap *omap, u32 value)
  167. {
  168. dwc3_omap_writel(omap->base, USBOTGSS_IRQENABLE_SET_MISC +
  169. omap->irqmisc_offset, value);
  170. }
  171. static void dwc3_omap_write_irq0_set(struct dwc3_omap *omap, u32 value)
  172. {
  173. dwc3_omap_writel(omap->base, USBOTGSS_IRQENABLE_SET_0 -
  174. omap->irq0_offset, value);
  175. }
  176. static void dwc3_omap_write_irqmisc_clr(struct dwc3_omap *omap, u32 value)
  177. {
  178. dwc3_omap_writel(omap->base, USBOTGSS_IRQENABLE_CLR_MISC +
  179. omap->irqmisc_offset, value);
  180. }
  181. static void dwc3_omap_write_irq0_clr(struct dwc3_omap *omap, u32 value)
  182. {
  183. dwc3_omap_writel(omap->base, USBOTGSS_IRQENABLE_CLR_0 -
  184. omap->irq0_offset, value);
  185. }
  186. static void dwc3_omap_set_mailbox(struct dwc3_omap *omap,
  187. enum omap_dwc3_vbus_id_status status)
  188. {
  189. int ret;
  190. u32 val;
  191. switch (status) {
  192. case OMAP_DWC3_ID_GROUND:
  193. if (omap->vbus_reg) {
  194. ret = regulator_enable(omap->vbus_reg);
  195. if (ret) {
  196. dev_err(omap->dev, "regulator enable failed\n");
  197. return;
  198. }
  199. }
  200. val = dwc3_omap_read_utmi_ctrl(omap);
  201. val &= ~USBOTGSS_UTMI_OTG_CTRL_IDDIG;
  202. dwc3_omap_write_utmi_ctrl(omap, val);
  203. break;
  204. case OMAP_DWC3_VBUS_VALID:
  205. val = dwc3_omap_read_utmi_ctrl(omap);
  206. val &= ~USBOTGSS_UTMI_OTG_CTRL_SESSEND;
  207. val |= USBOTGSS_UTMI_OTG_CTRL_VBUSVALID
  208. | USBOTGSS_UTMI_OTG_CTRL_SESSVALID;
  209. dwc3_omap_write_utmi_ctrl(omap, val);
  210. break;
  211. case OMAP_DWC3_ID_FLOAT:
  212. if (omap->vbus_reg)
  213. regulator_disable(omap->vbus_reg);
  214. val = dwc3_omap_read_utmi_ctrl(omap);
  215. val |= USBOTGSS_UTMI_OTG_CTRL_IDDIG;
  216. dwc3_omap_write_utmi_ctrl(omap, val);
  217. break;
  218. case OMAP_DWC3_VBUS_OFF:
  219. val = dwc3_omap_read_utmi_ctrl(omap);
  220. val &= ~(USBOTGSS_UTMI_OTG_CTRL_SESSVALID
  221. | USBOTGSS_UTMI_OTG_CTRL_VBUSVALID);
  222. val |= USBOTGSS_UTMI_OTG_CTRL_SESSEND;
  223. dwc3_omap_write_utmi_ctrl(omap, val);
  224. break;
  225. default:
  226. dev_WARN(omap->dev, "invalid state\n");
  227. }
  228. }
  229. static void dwc3_omap_enable_irqs(struct dwc3_omap *omap);
  230. static void dwc3_omap_disable_irqs(struct dwc3_omap *omap);
  231. static irqreturn_t dwc3_omap_interrupt(int irq, void *_omap)
  232. {
  233. struct dwc3_omap *omap = _omap;
  234. if (dwc3_omap_read_irqmisc_status(omap) ||
  235. dwc3_omap_read_irq0_status(omap)) {
  236. /* mask irqs */
  237. dwc3_omap_disable_irqs(omap);
  238. return IRQ_WAKE_THREAD;
  239. }
  240. return IRQ_NONE;
  241. }
  242. static irqreturn_t dwc3_omap_interrupt_thread(int irq, void *_omap)
  243. {
  244. struct dwc3_omap *omap = _omap;
  245. u32 reg;
  246. /* clear irq status flags */
  247. reg = dwc3_omap_read_irqmisc_status(omap);
  248. dwc3_omap_write_irqmisc_status(omap, reg);
  249. reg = dwc3_omap_read_irq0_status(omap);
  250. dwc3_omap_write_irq0_status(omap, reg);
  251. /* unmask irqs */
  252. dwc3_omap_enable_irqs(omap);
  253. return IRQ_HANDLED;
  254. }
  255. static void dwc3_omap_enable_irqs(struct dwc3_omap *omap)
  256. {
  257. u32 reg;
  258. /* enable all IRQs */
  259. reg = USBOTGSS_IRQO_COREIRQ_ST;
  260. dwc3_omap_write_irq0_set(omap, reg);
  261. reg = (USBOTGSS_IRQMISC_OEVT |
  262. USBOTGSS_IRQMISC_DRVVBUS_RISE |
  263. USBOTGSS_IRQMISC_CHRGVBUS_RISE |
  264. USBOTGSS_IRQMISC_DISCHRGVBUS_RISE |
  265. USBOTGSS_IRQMISC_IDPULLUP_RISE |
  266. USBOTGSS_IRQMISC_DRVVBUS_FALL |
  267. USBOTGSS_IRQMISC_CHRGVBUS_FALL |
  268. USBOTGSS_IRQMISC_DISCHRGVBUS_FALL |
  269. USBOTGSS_IRQMISC_IDPULLUP_FALL);
  270. dwc3_omap_write_irqmisc_set(omap, reg);
  271. }
  272. static void dwc3_omap_disable_irqs(struct dwc3_omap *omap)
  273. {
  274. u32 reg;
  275. /* disable all IRQs */
  276. reg = USBOTGSS_IRQO_COREIRQ_ST;
  277. dwc3_omap_write_irq0_clr(omap, reg);
  278. reg = (USBOTGSS_IRQMISC_OEVT |
  279. USBOTGSS_IRQMISC_DRVVBUS_RISE |
  280. USBOTGSS_IRQMISC_CHRGVBUS_RISE |
  281. USBOTGSS_IRQMISC_DISCHRGVBUS_RISE |
  282. USBOTGSS_IRQMISC_IDPULLUP_RISE |
  283. USBOTGSS_IRQMISC_DRVVBUS_FALL |
  284. USBOTGSS_IRQMISC_CHRGVBUS_FALL |
  285. USBOTGSS_IRQMISC_DISCHRGVBUS_FALL |
  286. USBOTGSS_IRQMISC_IDPULLUP_FALL);
  287. dwc3_omap_write_irqmisc_clr(omap, reg);
  288. }
  289. static int dwc3_omap_id_notifier(struct notifier_block *nb,
  290. unsigned long event, void *ptr)
  291. {
  292. struct dwc3_omap *omap = container_of(nb, struct dwc3_omap, id_nb);
  293. if (event)
  294. dwc3_omap_set_mailbox(omap, OMAP_DWC3_ID_GROUND);
  295. else
  296. dwc3_omap_set_mailbox(omap, OMAP_DWC3_ID_FLOAT);
  297. return NOTIFY_DONE;
  298. }
  299. static int dwc3_omap_vbus_notifier(struct notifier_block *nb,
  300. unsigned long event, void *ptr)
  301. {
  302. struct dwc3_omap *omap = container_of(nb, struct dwc3_omap, vbus_nb);
  303. if (event)
  304. dwc3_omap_set_mailbox(omap, OMAP_DWC3_VBUS_VALID);
  305. else
  306. dwc3_omap_set_mailbox(omap, OMAP_DWC3_VBUS_OFF);
  307. return NOTIFY_DONE;
  308. }
  309. static void dwc3_omap_map_offset(struct dwc3_omap *omap)
  310. {
  311. struct device_node *node = omap->dev->of_node;
  312. /*
  313. * Differentiate between OMAP5 and AM437x.
  314. *
  315. * For OMAP5(ES2.0) and AM437x wrapper revision is same, even
  316. * though there are changes in wrapper register offsets.
  317. *
  318. * Using dt compatible to differentiate AM437x.
  319. */
  320. if (of_device_is_compatible(node, "ti,am437x-dwc3")) {
  321. omap->irq_eoi_offset = USBOTGSS_EOI_OFFSET;
  322. omap->irq0_offset = USBOTGSS_IRQ0_OFFSET;
  323. omap->irqmisc_offset = USBOTGSS_IRQMISC_OFFSET;
  324. omap->utmi_otg_offset = USBOTGSS_UTMI_OTG_OFFSET;
  325. omap->debug_offset = USBOTGSS_DEBUG_OFFSET;
  326. }
  327. }
  328. static void dwc3_omap_set_utmi_mode(struct dwc3_omap *omap)
  329. {
  330. u32 reg;
  331. struct device_node *node = omap->dev->of_node;
  332. u32 utmi_mode = 0;
  333. reg = dwc3_omap_read_utmi_ctrl(omap);
  334. of_property_read_u32(node, "utmi-mode", &utmi_mode);
  335. switch (utmi_mode) {
  336. case DWC3_OMAP_UTMI_MODE_SW:
  337. reg |= USBOTGSS_UTMI_OTG_CTRL_SW_MODE;
  338. break;
  339. case DWC3_OMAP_UTMI_MODE_HW:
  340. reg &= ~USBOTGSS_UTMI_OTG_CTRL_SW_MODE;
  341. break;
  342. default:
  343. dev_WARN(omap->dev, "UNKNOWN utmi mode %d\n", utmi_mode);
  344. }
  345. dwc3_omap_write_utmi_ctrl(omap, reg);
  346. }
  347. static int dwc3_omap_extcon_register(struct dwc3_omap *omap)
  348. {
  349. int ret;
  350. struct device_node *node = omap->dev->of_node;
  351. struct extcon_dev *edev;
  352. if (of_property_read_bool(node, "extcon")) {
  353. edev = extcon_get_edev_by_phandle(omap->dev, 0);
  354. if (IS_ERR(edev)) {
  355. dev_vdbg(omap->dev, "couldn't get extcon device\n");
  356. return -EPROBE_DEFER;
  357. }
  358. omap->vbus_nb.notifier_call = dwc3_omap_vbus_notifier;
  359. ret = devm_extcon_register_notifier(omap->dev, edev,
  360. EXTCON_USB, &omap->vbus_nb);
  361. if (ret < 0)
  362. dev_vdbg(omap->dev, "failed to register notifier for USB\n");
  363. omap->id_nb.notifier_call = dwc3_omap_id_notifier;
  364. ret = devm_extcon_register_notifier(omap->dev, edev,
  365. EXTCON_USB_HOST, &omap->id_nb);
  366. if (ret < 0)
  367. dev_vdbg(omap->dev, "failed to register notifier for USB-HOST\n");
  368. if (extcon_get_state(edev, EXTCON_USB) == true)
  369. dwc3_omap_set_mailbox(omap, OMAP_DWC3_VBUS_VALID);
  370. if (extcon_get_state(edev, EXTCON_USB_HOST) == true)
  371. dwc3_omap_set_mailbox(omap, OMAP_DWC3_ID_GROUND);
  372. omap->edev = edev;
  373. }
  374. return 0;
  375. }
  376. static int dwc3_omap_probe(struct platform_device *pdev)
  377. {
  378. struct device_node *node = pdev->dev.of_node;
  379. struct dwc3_omap *omap;
  380. struct resource *res;
  381. struct device *dev = &pdev->dev;
  382. struct regulator *vbus_reg = NULL;
  383. int ret;
  384. int irq;
  385. u32 reg;
  386. void __iomem *base;
  387. if (!node) {
  388. dev_err(dev, "device node not found\n");
  389. return -EINVAL;
  390. }
  391. omap = devm_kzalloc(dev, sizeof(*omap), GFP_KERNEL);
  392. if (!omap)
  393. return -ENOMEM;
  394. platform_set_drvdata(pdev, omap);
  395. irq = platform_get_irq(pdev, 0);
  396. if (irq < 0) {
  397. dev_err(dev, "missing IRQ resource: %d\n", irq);
  398. return irq;
  399. }
  400. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  401. base = devm_ioremap_resource(dev, res);
  402. if (IS_ERR(base))
  403. return PTR_ERR(base);
  404. if (of_property_read_bool(node, "vbus-supply")) {
  405. vbus_reg = devm_regulator_get(dev, "vbus");
  406. if (IS_ERR(vbus_reg)) {
  407. dev_err(dev, "vbus init failed\n");
  408. return PTR_ERR(vbus_reg);
  409. }
  410. }
  411. omap->dev = dev;
  412. omap->irq = irq;
  413. omap->base = base;
  414. omap->vbus_reg = vbus_reg;
  415. pm_runtime_enable(dev);
  416. ret = pm_runtime_get_sync(dev);
  417. if (ret < 0) {
  418. dev_err(dev, "get_sync failed with err %d\n", ret);
  419. goto err1;
  420. }
  421. dwc3_omap_map_offset(omap);
  422. dwc3_omap_set_utmi_mode(omap);
  423. /* check the DMA Status */
  424. reg = dwc3_omap_readl(omap->base, USBOTGSS_SYSCONFIG);
  425. ret = dwc3_omap_extcon_register(omap);
  426. if (ret < 0)
  427. goto err1;
  428. ret = of_platform_populate(node, NULL, NULL, dev);
  429. if (ret) {
  430. dev_err(&pdev->dev, "failed to create dwc3 core\n");
  431. goto err1;
  432. }
  433. ret = devm_request_threaded_irq(dev, omap->irq, dwc3_omap_interrupt,
  434. dwc3_omap_interrupt_thread, IRQF_SHARED,
  435. "dwc3-omap", omap);
  436. if (ret) {
  437. dev_err(dev, "failed to request IRQ #%d --> %d\n",
  438. omap->irq, ret);
  439. goto err1;
  440. }
  441. dwc3_omap_enable_irqs(omap);
  442. return 0;
  443. err1:
  444. pm_runtime_put_sync(dev);
  445. pm_runtime_disable(dev);
  446. return ret;
  447. }
  448. static int dwc3_omap_remove(struct platform_device *pdev)
  449. {
  450. struct dwc3_omap *omap = platform_get_drvdata(pdev);
  451. dwc3_omap_disable_irqs(omap);
  452. disable_irq(omap->irq);
  453. of_platform_depopulate(omap->dev);
  454. pm_runtime_put_sync(&pdev->dev);
  455. pm_runtime_disable(&pdev->dev);
  456. return 0;
  457. }
  458. static const struct of_device_id of_dwc3_match[] = {
  459. {
  460. .compatible = "ti,dwc3"
  461. },
  462. {
  463. .compatible = "ti,am437x-dwc3"
  464. },
  465. { },
  466. };
  467. MODULE_DEVICE_TABLE(of, of_dwc3_match);
  468. #ifdef CONFIG_PM_SLEEP
  469. static int dwc3_omap_suspend(struct device *dev)
  470. {
  471. struct dwc3_omap *omap = dev_get_drvdata(dev);
  472. omap->utmi_otg_ctrl = dwc3_omap_read_utmi_ctrl(omap);
  473. dwc3_omap_disable_irqs(omap);
  474. return 0;
  475. }
  476. static int dwc3_omap_resume(struct device *dev)
  477. {
  478. struct dwc3_omap *omap = dev_get_drvdata(dev);
  479. dwc3_omap_write_utmi_ctrl(omap, omap->utmi_otg_ctrl);
  480. dwc3_omap_enable_irqs(omap);
  481. pm_runtime_disable(dev);
  482. pm_runtime_set_active(dev);
  483. pm_runtime_enable(dev);
  484. return 0;
  485. }
  486. static const struct dev_pm_ops dwc3_omap_dev_pm_ops = {
  487. SET_SYSTEM_SLEEP_PM_OPS(dwc3_omap_suspend, dwc3_omap_resume)
  488. };
  489. #define DEV_PM_OPS (&dwc3_omap_dev_pm_ops)
  490. #else
  491. #define DEV_PM_OPS NULL
  492. #endif /* CONFIG_PM_SLEEP */
  493. static struct platform_driver dwc3_omap_driver = {
  494. .probe = dwc3_omap_probe,
  495. .remove = dwc3_omap_remove,
  496. .driver = {
  497. .name = "omap-dwc3",
  498. .of_match_table = of_dwc3_match,
  499. .pm = DEV_PM_OPS,
  500. },
  501. };
  502. module_platform_driver(dwc3_omap_driver);
  503. MODULE_ALIAS("platform:omap-dwc3");
  504. MODULE_AUTHOR("Felipe Balbi <balbi@ti.com>");
  505. MODULE_LICENSE("GPL v2");
  506. MODULE_DESCRIPTION("DesignWare USB3 OMAP Glue Layer");