mpi2_cnfg.h 167 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014
  1. /* SPDX-License-Identifier: GPL-2.0 */
  2. /*
  3. * Copyright 2000-2015 Avago Technologies. All rights reserved.
  4. *
  5. *
  6. * Name: mpi2_cnfg.h
  7. * Title: MPI Configuration messages and pages
  8. * Creation Date: November 10, 2006
  9. *
  10. * mpi2_cnfg.h Version: 02.00.40
  11. *
  12. * NOTE: Names (typedefs, defines, etc.) beginning with an MPI25 or Mpi25
  13. * prefix are for use only on MPI v2.5 products, and must not be used
  14. * with MPI v2.0 products. Unless otherwise noted, names beginning with
  15. * MPI2 or Mpi2 are for use with both MPI v2.0 and MPI v2.5 products.
  16. *
  17. * Version History
  18. * ---------------
  19. *
  20. * Date Version Description
  21. * -------- -------- ------------------------------------------------------
  22. * 04-30-07 02.00.00 Corresponds to Fusion-MPT MPI Specification Rev A.
  23. * 06-04-07 02.00.01 Added defines for SAS IO Unit Page 2 PhyFlags.
  24. * Added Manufacturing Page 11.
  25. * Added MPI2_SAS_EXPANDER0_FLAGS_CONNECTOR_END_DEVICE
  26. * define.
  27. * 06-26-07 02.00.02 Adding generic structure for product-specific
  28. * Manufacturing pages: MPI2_CONFIG_PAGE_MANUFACTURING_PS.
  29. * Rework of BIOS Page 2 configuration page.
  30. * Fixed MPI2_BIOSPAGE2_BOOT_DEVICE to be a union of the
  31. * forms.
  32. * Added configuration pages IOC Page 8 and Driver
  33. * Persistent Mapping Page 0.
  34. * 08-31-07 02.00.03 Modified configuration pages dealing with Integrated
  35. * RAID (Manufacturing Page 4, RAID Volume Pages 0 and 1,
  36. * RAID Physical Disk Pages 0 and 1, RAID Configuration
  37. * Page 0).
  38. * Added new value for AccessStatus field of SAS Device
  39. * Page 0 (_SATA_NEEDS_INITIALIZATION).
  40. * 10-31-07 02.00.04 Added missing SEPDevHandle field to
  41. * MPI2_CONFIG_PAGE_SAS_ENCLOSURE_0.
  42. * 12-18-07 02.00.05 Modified IO Unit Page 0 to use 32-bit version fields for
  43. * NVDATA.
  44. * Modified IOC Page 7 to use masks and added field for
  45. * SASBroadcastPrimitiveMasks.
  46. * Added MPI2_CONFIG_PAGE_BIOS_4.
  47. * Added MPI2_CONFIG_PAGE_LOG_0.
  48. * 02-29-08 02.00.06 Modified various names to make them 32-character unique.
  49. * Added SAS Device IDs.
  50. * Updated Integrated RAID configuration pages including
  51. * Manufacturing Page 4, IOC Page 6, and RAID Configuration
  52. * Page 0.
  53. * 05-21-08 02.00.07 Added define MPI2_MANPAGE4_MIX_SSD_SAS_SATA.
  54. * Added define MPI2_MANPAGE4_PHYSDISK_128MB_COERCION.
  55. * Fixed define MPI2_IOCPAGE8_FLAGS_ENCLOSURE_SLOT_MAPPING.
  56. * Added missing MaxNumRoutedSasAddresses field to
  57. * MPI2_CONFIG_PAGE_EXPANDER_0.
  58. * Added SAS Port Page 0.
  59. * Modified structure layout for
  60. * MPI2_CONFIG_PAGE_DRIVER_MAPPING_0.
  61. * 06-27-08 02.00.08 Changed MPI2_CONFIG_PAGE_RD_PDISK_1 to use
  62. * MPI2_RAID_PHYS_DISK1_PATH_MAX to size the array.
  63. * 10-02-08 02.00.09 Changed MPI2_RAID_PGAD_CONFIGNUM_MASK from 0x0000FFFF
  64. * to 0x000000FF.
  65. * Added two new values for the Physical Disk Coercion Size
  66. * bits in the Flags field of Manufacturing Page 4.
  67. * Added product-specific Manufacturing pages 16 to 31.
  68. * Modified Flags bits for controlling write cache on SATA
  69. * drives in IO Unit Page 1.
  70. * Added new bit to AdditionalControlFlags of SAS IO Unit
  71. * Page 1 to control Invalid Topology Correction.
  72. * Added additional defines for RAID Volume Page 0
  73. * VolumeStatusFlags field.
  74. * Modified meaning of RAID Volume Page 0 VolumeSettings
  75. * define for auto-configure of hot-swap drives.
  76. * Added SupportedPhysDisks field to RAID Volume Page 1 and
  77. * added related defines.
  78. * Added PhysDiskAttributes field (and related defines) to
  79. * RAID Physical Disk Page 0.
  80. * Added MPI2_SAS_PHYINFO_PHY_VACANT define.
  81. * Added three new DiscoveryStatus bits for SAS IO Unit
  82. * Page 0 and SAS Expander Page 0.
  83. * Removed multiplexing information from SAS IO Unit pages.
  84. * Added BootDeviceWaitTime field to SAS IO Unit Page 4.
  85. * Removed Zone Address Resolved bit from PhyInfo and from
  86. * Expander Page 0 Flags field.
  87. * Added two new AccessStatus values to SAS Device Page 0
  88. * for indicating routing problems. Added 3 reserved words
  89. * to this page.
  90. * 01-19-09 02.00.10 Fixed defines for GPIOVal field of IO Unit Page 3.
  91. * Inserted missing reserved field into structure for IOC
  92. * Page 6.
  93. * Added more pending task bits to RAID Volume Page 0
  94. * VolumeStatusFlags defines.
  95. * Added MPI2_PHYSDISK0_STATUS_FLAG_NOT_CERTIFIED define.
  96. * Added a new DiscoveryStatus bit for SAS IO Unit Page 0
  97. * and SAS Expander Page 0 to flag a downstream initiator
  98. * when in simplified routing mode.
  99. * Removed SATA Init Failure defines for DiscoveryStatus
  100. * fields of SAS IO Unit Page 0 and SAS Expander Page 0.
  101. * Added MPI2_SAS_DEVICE0_ASTATUS_DEVICE_BLOCKED define.
  102. * Added PortGroups, DmaGroup, and ControlGroup fields to
  103. * SAS Device Page 0.
  104. * 05-06-09 02.00.11 Added structures and defines for IO Unit Page 5 and IO
  105. * Unit Page 6.
  106. * Added expander reduced functionality data to SAS
  107. * Expander Page 0.
  108. * Added SAS PHY Page 2 and SAS PHY Page 3.
  109. * 07-30-09 02.00.12 Added IO Unit Page 7.
  110. * Added new device ids.
  111. * Added SAS IO Unit Page 5.
  112. * Added partial and slumber power management capable flags
  113. * to SAS Device Page 0 Flags field.
  114. * Added PhyInfo defines for power condition.
  115. * Added Ethernet configuration pages.
  116. * 10-28-09 02.00.13 Added MPI2_IOUNITPAGE1_ENABLE_HOST_BASED_DISCOVERY.
  117. * Added SAS PHY Page 4 structure and defines.
  118. * 02-10-10 02.00.14 Modified the comments for the configuration page
  119. * structures that contain an array of data. The host
  120. * should use the "count" field in the page data (e.g. the
  121. * NumPhys field) to determine the number of valid elements
  122. * in the array.
  123. * Added/modified some MPI2_MFGPAGE_DEVID_SAS defines.
  124. * Added PowerManagementCapabilities to IO Unit Page 7.
  125. * Added PortWidthModGroup field to
  126. * MPI2_SAS_IO_UNIT5_PHY_PM_SETTINGS.
  127. * Added MPI2_CONFIG_PAGE_SASIOUNIT_6 and related defines.
  128. * Added MPI2_CONFIG_PAGE_SASIOUNIT_7 and related defines.
  129. * Added MPI2_CONFIG_PAGE_SASIOUNIT_8 and related defines.
  130. * 05-12-10 02.00.15 Added MPI2_RAIDVOL0_STATUS_FLAG_VOL_NOT_CONSISTENT
  131. * define.
  132. * Added MPI2_PHYSDISK0_INCOMPATIBLE_MEDIA_TYPE define.
  133. * Added MPI2_SAS_NEG_LINK_RATE_UNSUPPORTED_PHY define.
  134. * 08-11-10 02.00.16 Removed IO Unit Page 1 device path (multi-pathing)
  135. * defines.
  136. * 11-10-10 02.00.17 Added ReceptacleID field (replacing Reserved1) to
  137. * MPI2_MANPAGE7_CONNECTOR_INFO and reworked defines for
  138. * the Pinout field.
  139. * Added BoardTemperature and BoardTemperatureUnits fields
  140. * to MPI2_CONFIG_PAGE_IO_UNIT_7.
  141. * Added MPI2_CONFIG_EXTPAGETYPE_EXT_MANUFACTURING define
  142. * and MPI2_CONFIG_PAGE_EXT_MAN_PS structure.
  143. * 02-23-11 02.00.18 Added ProxyVF_ID field to MPI2_CONFIG_REQUEST.
  144. * Added IO Unit Page 8, IO Unit Page 9,
  145. * and IO Unit Page 10.
  146. * Added SASNotifyPrimitiveMasks field to
  147. * MPI2_CONFIG_PAGE_IOC_7.
  148. * 03-09-11 02.00.19 Fixed IO Unit Page 10 (to match the spec).
  149. * 05-25-11 02.00.20 Cleaned up a few comments.
  150. * 08-24-11 02.00.21 Marked the IO Unit Page 7 PowerManagementCapabilities
  151. * for PCIe link as obsolete.
  152. * Added SpinupFlags field containing a Disable Spin-up bit
  153. * to the MPI2_SAS_IOUNIT4_SPINUP_GROUP fields of SAS IO
  154. * Unit Page 4.
  155. * 11-18-11 02.00.22 Added define MPI2_IOCPAGE6_CAP_FLAGS_4K_SECTORS_SUPPORT.
  156. * Added UEFIVersion field to BIOS Page 1 and defined new
  157. * BiosOptions bits.
  158. * Incorporating additions for MPI v2.5.
  159. * 11-27-12 02.00.23 Added MPI2_MANPAGE7_FLAG_EVENTREPLAY_SLOT_ORDER.
  160. * Added MPI2_BIOSPAGE1_OPTIONS_MASK_OEM_ID.
  161. * 12-20-12 02.00.24 Marked MPI2_SASIOUNIT1_CONTROL_CLEAR_AFFILIATION as
  162. * obsolete for MPI v2.5 and later.
  163. * Added some defines for 12G SAS speeds.
  164. * 04-09-13 02.00.25 Added MPI2_IOUNITPAGE1_ATA_SECURITY_FREEZE_LOCK.
  165. * Fixed MPI2_IOUNITPAGE5_DMA_CAP_MASK_MAX_REQUESTS to
  166. * match the specification.
  167. * 08-19-13 02.00.26 Added reserved words to MPI2_CONFIG_PAGE_IO_UNIT_7 for
  168. * future use.
  169. * 12-05-13 02.00.27 Added MPI2_MANPAGE7_FLAG_BASE_ENCLOSURE_LEVEL for
  170. * MPI2_CONFIG_PAGE_MAN_7.
  171. * Added EnclosureLevel and ConnectorName fields to
  172. * MPI2_CONFIG_PAGE_SAS_DEV_0.
  173. * Added MPI2_SAS_DEVICE0_FLAGS_ENCL_LEVEL_VALID for
  174. * MPI2_CONFIG_PAGE_SAS_DEV_0.
  175. * Added EnclosureLevel field to
  176. * MPI2_CONFIG_PAGE_SAS_ENCLOSURE_0.
  177. * Added MPI2_SAS_ENCLS0_FLAGS_ENCL_LEVEL_VALID for
  178. * MPI2_CONFIG_PAGE_SAS_ENCLOSURE_0.
  179. * 01-08-14 02.00.28 Added more defines for the BiosOptions field of
  180. * MPI2_CONFIG_PAGE_BIOS_1.
  181. * 06-13-14 02.00.29 Added SSUTimeout field to MPI2_CONFIG_PAGE_BIOS_1, and
  182. * more defines for the BiosOptions field.
  183. * 11-18-14 02.00.30 Updated copyright information.
  184. * Added MPI2_BIOSPAGE1_OPTIONS_ADVANCED_CONFIG.
  185. * Added AdapterOrderAux fields to BIOS Page 3.
  186. * 03-16-15 02.00.31 Updated for MPI v2.6.
  187. * Added Flags field to IO Unit Page 7.
  188. * Added new SAS Phy Event codes
  189. * 05-25-15 02.00.33 Added more defines for the BiosOptions field of
  190. * MPI2_CONFIG_PAGE_BIOS_1.
  191. * 08-25-15 02.00.34 Bumped Header Version.
  192. * 12-18-15 02.00.35 Added SATADeviceWaitTime to SAS IO Unit Page 4.
  193. * 01-21-16 02.00.36 Added/modified MPI2_MFGPAGE_DEVID_SAS defines.
  194. * Added Link field to PCIe Link Pages
  195. * Added EnclosureLevel and ConnectorName to PCIe
  196. * Device Page 0.
  197. * Added define for PCIE IoUnit page 1 max rate shift.
  198. * Added comment for reserved ExtPageTypes.
  199. * Added SAS 4 22.5 gbs speed support.
  200. * Added PCIe 4 16.0 GT/sec speec support.
  201. * Removed AHCI support.
  202. * Removed SOP support.
  203. * Added NegotiatedLinkRate and NegotiatedPortWidth to
  204. * PCIe device page 0.
  205. * 04-10-16 02.00.37 Fixed MPI2_MFGPAGE_DEVID_SAS3616/3708 defines
  206. * 07-01-16 02.00.38 Added Manufacturing page 7 Connector types.
  207. * Changed declaration of ConnectorName in PCIe DevicePage0
  208. * to match SAS DevicePage 0.
  209. * Added SATADeviceWaitTime to IO Unit Page 11.
  210. * Added MPI26_MFGPAGE_DEVID_SAS4008
  211. * Added x16 PCIe width to IO Unit Page 7
  212. * Added LINKFLAGS to control SRIS in PCIe IO Unit page 1
  213. * phy data.
  214. * Added InitStatus to PCIe IO Unit Page 1 header.
  215. * 09-01-16 02.00.39 Added MPI26_CONFIG_PAGE_ENCLOSURE_0 and related defines.
  216. * Added MPI26_ENCLOS_PGAD_FORM_GET_NEXT_HANDLE and
  217. * MPI26_ENCLOS_PGAD_FORM_HANDLE page address formats.
  218. * 02-02-17 02.00.40 Added MPI2_MANPAGE7_SLOT_UNKNOWN.
  219. * Added ChassisSlot field to SAS Enclosure Page 0.
  220. * Added ChassisSlot Valid bit (bit 5) to the Flags field
  221. * in SAS Enclosure Page 0.
  222. * --------------------------------------------------------------------------
  223. */
  224. #ifndef MPI2_CNFG_H
  225. #define MPI2_CNFG_H
  226. /*****************************************************************************
  227. * Configuration Page Header and defines
  228. *****************************************************************************/
  229. /*Config Page Header */
  230. typedef struct _MPI2_CONFIG_PAGE_HEADER {
  231. U8 PageVersion; /*0x00 */
  232. U8 PageLength; /*0x01 */
  233. U8 PageNumber; /*0x02 */
  234. U8 PageType; /*0x03 */
  235. } MPI2_CONFIG_PAGE_HEADER, *PTR_MPI2_CONFIG_PAGE_HEADER,
  236. Mpi2ConfigPageHeader_t, *pMpi2ConfigPageHeader_t;
  237. typedef union _MPI2_CONFIG_PAGE_HEADER_UNION {
  238. MPI2_CONFIG_PAGE_HEADER Struct;
  239. U8 Bytes[4];
  240. U16 Word16[2];
  241. U32 Word32;
  242. } MPI2_CONFIG_PAGE_HEADER_UNION, *PTR_MPI2_CONFIG_PAGE_HEADER_UNION,
  243. Mpi2ConfigPageHeaderUnion, *pMpi2ConfigPageHeaderUnion;
  244. /*Extended Config Page Header */
  245. typedef struct _MPI2_CONFIG_EXTENDED_PAGE_HEADER {
  246. U8 PageVersion; /*0x00 */
  247. U8 Reserved1; /*0x01 */
  248. U8 PageNumber; /*0x02 */
  249. U8 PageType; /*0x03 */
  250. U16 ExtPageLength; /*0x04 */
  251. U8 ExtPageType; /*0x06 */
  252. U8 Reserved2; /*0x07 */
  253. } MPI2_CONFIG_EXTENDED_PAGE_HEADER,
  254. *PTR_MPI2_CONFIG_EXTENDED_PAGE_HEADER,
  255. Mpi2ConfigExtendedPageHeader_t,
  256. *pMpi2ConfigExtendedPageHeader_t;
  257. typedef union _MPI2_CONFIG_EXT_PAGE_HEADER_UNION {
  258. MPI2_CONFIG_PAGE_HEADER Struct;
  259. MPI2_CONFIG_EXTENDED_PAGE_HEADER Ext;
  260. U8 Bytes[8];
  261. U16 Word16[4];
  262. U32 Word32[2];
  263. } MPI2_CONFIG_EXT_PAGE_HEADER_UNION,
  264. *PTR_MPI2_CONFIG_EXT_PAGE_HEADER_UNION,
  265. Mpi2ConfigPageExtendedHeaderUnion,
  266. *pMpi2ConfigPageExtendedHeaderUnion;
  267. /*PageType field values */
  268. #define MPI2_CONFIG_PAGEATTR_READ_ONLY (0x00)
  269. #define MPI2_CONFIG_PAGEATTR_CHANGEABLE (0x10)
  270. #define MPI2_CONFIG_PAGEATTR_PERSISTENT (0x20)
  271. #define MPI2_CONFIG_PAGEATTR_MASK (0xF0)
  272. #define MPI2_CONFIG_PAGETYPE_IO_UNIT (0x00)
  273. #define MPI2_CONFIG_PAGETYPE_IOC (0x01)
  274. #define MPI2_CONFIG_PAGETYPE_BIOS (0x02)
  275. #define MPI2_CONFIG_PAGETYPE_RAID_VOLUME (0x08)
  276. #define MPI2_CONFIG_PAGETYPE_MANUFACTURING (0x09)
  277. #define MPI2_CONFIG_PAGETYPE_RAID_PHYSDISK (0x0A)
  278. #define MPI2_CONFIG_PAGETYPE_EXTENDED (0x0F)
  279. #define MPI2_CONFIG_PAGETYPE_MASK (0x0F)
  280. #define MPI2_CONFIG_TYPENUM_MASK (0x0FFF)
  281. /*ExtPageType field values */
  282. #define MPI2_CONFIG_EXTPAGETYPE_SAS_IO_UNIT (0x10)
  283. #define MPI2_CONFIG_EXTPAGETYPE_SAS_EXPANDER (0x11)
  284. #define MPI2_CONFIG_EXTPAGETYPE_SAS_DEVICE (0x12)
  285. #define MPI2_CONFIG_EXTPAGETYPE_SAS_PHY (0x13)
  286. #define MPI2_CONFIG_EXTPAGETYPE_LOG (0x14)
  287. #define MPI2_CONFIG_EXTPAGETYPE_ENCLOSURE (0x15)
  288. #define MPI2_CONFIG_EXTPAGETYPE_RAID_CONFIG (0x16)
  289. #define MPI2_CONFIG_EXTPAGETYPE_DRIVER_MAPPING (0x17)
  290. #define MPI2_CONFIG_EXTPAGETYPE_SAS_PORT (0x18)
  291. #define MPI2_CONFIG_EXTPAGETYPE_ETHERNET (0x19)
  292. #define MPI2_CONFIG_EXTPAGETYPE_EXT_MANUFACTURING (0x1A)
  293. #define MPI2_CONFIG_EXTPAGETYPE_PCIE_IO_UNIT (0x1B)
  294. #define MPI2_CONFIG_EXTPAGETYPE_PCIE_SWITCH (0x1C)
  295. #define MPI2_CONFIG_EXTPAGETYPE_PCIE_DEVICE (0x1D)
  296. #define MPI2_CONFIG_EXTPAGETYPE_PCIE_LINK (0x1E)
  297. /*****************************************************************************
  298. * PageAddress defines
  299. *****************************************************************************/
  300. /*RAID Volume PageAddress format */
  301. #define MPI2_RAID_VOLUME_PGAD_FORM_MASK (0xF0000000)
  302. #define MPI2_RAID_VOLUME_PGAD_FORM_GET_NEXT_HANDLE (0x00000000)
  303. #define MPI2_RAID_VOLUME_PGAD_FORM_HANDLE (0x10000000)
  304. #define MPI2_RAID_VOLUME_PGAD_HANDLE_MASK (0x0000FFFF)
  305. /*RAID Physical Disk PageAddress format */
  306. #define MPI2_PHYSDISK_PGAD_FORM_MASK (0xF0000000)
  307. #define MPI2_PHYSDISK_PGAD_FORM_GET_NEXT_PHYSDISKNUM (0x00000000)
  308. #define MPI2_PHYSDISK_PGAD_FORM_PHYSDISKNUM (0x10000000)
  309. #define MPI2_PHYSDISK_PGAD_FORM_DEVHANDLE (0x20000000)
  310. #define MPI2_PHYSDISK_PGAD_PHYSDISKNUM_MASK (0x000000FF)
  311. #define MPI2_PHYSDISK_PGAD_DEVHANDLE_MASK (0x0000FFFF)
  312. /*SAS Expander PageAddress format */
  313. #define MPI2_SAS_EXPAND_PGAD_FORM_MASK (0xF0000000)
  314. #define MPI2_SAS_EXPAND_PGAD_FORM_GET_NEXT_HNDL (0x00000000)
  315. #define MPI2_SAS_EXPAND_PGAD_FORM_HNDL_PHY_NUM (0x10000000)
  316. #define MPI2_SAS_EXPAND_PGAD_FORM_HNDL (0x20000000)
  317. #define MPI2_SAS_EXPAND_PGAD_HANDLE_MASK (0x0000FFFF)
  318. #define MPI2_SAS_EXPAND_PGAD_PHYNUM_MASK (0x00FF0000)
  319. #define MPI2_SAS_EXPAND_PGAD_PHYNUM_SHIFT (16)
  320. /*SAS Device PageAddress format */
  321. #define MPI2_SAS_DEVICE_PGAD_FORM_MASK (0xF0000000)
  322. #define MPI2_SAS_DEVICE_PGAD_FORM_GET_NEXT_HANDLE (0x00000000)
  323. #define MPI2_SAS_DEVICE_PGAD_FORM_HANDLE (0x20000000)
  324. #define MPI2_SAS_DEVICE_PGAD_HANDLE_MASK (0x0000FFFF)
  325. /*SAS PHY PageAddress format */
  326. #define MPI2_SAS_PHY_PGAD_FORM_MASK (0xF0000000)
  327. #define MPI2_SAS_PHY_PGAD_FORM_PHY_NUMBER (0x00000000)
  328. #define MPI2_SAS_PHY_PGAD_FORM_PHY_TBL_INDEX (0x10000000)
  329. #define MPI2_SAS_PHY_PGAD_PHY_NUMBER_MASK (0x000000FF)
  330. #define MPI2_SAS_PHY_PGAD_PHY_TBL_INDEX_MASK (0x0000FFFF)
  331. /*SAS Port PageAddress format */
  332. #define MPI2_SASPORT_PGAD_FORM_MASK (0xF0000000)
  333. #define MPI2_SASPORT_PGAD_FORM_GET_NEXT_PORT (0x00000000)
  334. #define MPI2_SASPORT_PGAD_FORM_PORT_NUM (0x10000000)
  335. #define MPI2_SASPORT_PGAD_PORTNUMBER_MASK (0x00000FFF)
  336. /*SAS Enclosure PageAddress format */
  337. #define MPI2_SAS_ENCLOS_PGAD_FORM_MASK (0xF0000000)
  338. #define MPI2_SAS_ENCLOS_PGAD_FORM_GET_NEXT_HANDLE (0x00000000)
  339. #define MPI2_SAS_ENCLOS_PGAD_FORM_HANDLE (0x10000000)
  340. #define MPI2_SAS_ENCLOS_PGAD_HANDLE_MASK (0x0000FFFF)
  341. /*Enclosure PageAddress format */
  342. #define MPI26_ENCLOS_PGAD_FORM_MASK (0xF0000000)
  343. #define MPI26_ENCLOS_PGAD_FORM_GET_NEXT_HANDLE (0x00000000)
  344. #define MPI26_ENCLOS_PGAD_FORM_HANDLE (0x10000000)
  345. #define MPI26_ENCLOS_PGAD_HANDLE_MASK (0x0000FFFF)
  346. /*RAID Configuration PageAddress format */
  347. #define MPI2_RAID_PGAD_FORM_MASK (0xF0000000)
  348. #define MPI2_RAID_PGAD_FORM_GET_NEXT_CONFIGNUM (0x00000000)
  349. #define MPI2_RAID_PGAD_FORM_CONFIGNUM (0x10000000)
  350. #define MPI2_RAID_PGAD_FORM_ACTIVE_CONFIG (0x20000000)
  351. #define MPI2_RAID_PGAD_CONFIGNUM_MASK (0x000000FF)
  352. /*Driver Persistent Mapping PageAddress format */
  353. #define MPI2_DPM_PGAD_FORM_MASK (0xF0000000)
  354. #define MPI2_DPM_PGAD_FORM_ENTRY_RANGE (0x00000000)
  355. #define MPI2_DPM_PGAD_ENTRY_COUNT_MASK (0x0FFF0000)
  356. #define MPI2_DPM_PGAD_ENTRY_COUNT_SHIFT (16)
  357. #define MPI2_DPM_PGAD_START_ENTRY_MASK (0x0000FFFF)
  358. /*Ethernet PageAddress format */
  359. #define MPI2_ETHERNET_PGAD_FORM_MASK (0xF0000000)
  360. #define MPI2_ETHERNET_PGAD_FORM_IF_NUM (0x00000000)
  361. #define MPI2_ETHERNET_PGAD_IF_NUMBER_MASK (0x000000FF)
  362. /*PCIe Switch PageAddress format */
  363. #define MPI26_PCIE_SWITCH_PGAD_FORM_MASK (0xF0000000)
  364. #define MPI26_PCIE_SWITCH_PGAD_FORM_GET_NEXT_HNDL (0x00000000)
  365. #define MPI26_PCIE_SWITCH_PGAD_FORM_HNDL_PORTNUM (0x10000000)
  366. #define MPI26_PCIE_SWITCH_EXPAND_PGAD_FORM_HNDL (0x20000000)
  367. #define MPI26_PCIE_SWITCH_PGAD_HANDLE_MASK (0x0000FFFF)
  368. #define MPI26_PCIE_SWITCH_PGAD_PORTNUM_MASK (0x00FF0000)
  369. #define MPI26_PCIE_SWITCH_PGAD_PORTNUM_SHIFT (16)
  370. /*PCIe Device PageAddress format */
  371. #define MPI26_PCIE_DEVICE_PGAD_FORM_MASK (0xF0000000)
  372. #define MPI26_PCIE_DEVICE_PGAD_FORM_GET_NEXT_HANDLE (0x00000000)
  373. #define MPI26_PCIE_DEVICE_PGAD_FORM_HANDLE (0x20000000)
  374. #define MPI26_PCIE_DEVICE_PGAD_HANDLE_MASK (0x0000FFFF)
  375. /*PCIe Link PageAddress format */
  376. #define MPI26_PCIE_LINK_PGAD_FORM_MASK (0xF0000000)
  377. #define MPI26_PCIE_LINK_PGAD_FORM_GET_NEXT_LINK (0x00000000)
  378. #define MPI26_PCIE_LINK_PGAD_FORM_LINK_NUM (0x10000000)
  379. #define MPI26_PCIE_DEVICE_PGAD_LINKNUM_MASK (0x000000FF)
  380. /****************************************************************************
  381. * Configuration messages
  382. ****************************************************************************/
  383. /*Configuration Request Message */
  384. typedef struct _MPI2_CONFIG_REQUEST {
  385. U8 Action; /*0x00 */
  386. U8 SGLFlags; /*0x01 */
  387. U8 ChainOffset; /*0x02 */
  388. U8 Function; /*0x03 */
  389. U16 ExtPageLength; /*0x04 */
  390. U8 ExtPageType; /*0x06 */
  391. U8 MsgFlags; /*0x07 */
  392. U8 VP_ID; /*0x08 */
  393. U8 VF_ID; /*0x09 */
  394. U16 Reserved1; /*0x0A */
  395. U8 Reserved2; /*0x0C */
  396. U8 ProxyVF_ID; /*0x0D */
  397. U16 Reserved4; /*0x0E */
  398. U32 Reserved3; /*0x10 */
  399. MPI2_CONFIG_PAGE_HEADER Header; /*0x14 */
  400. U32 PageAddress; /*0x18 */
  401. MPI2_SGE_IO_UNION PageBufferSGE; /*0x1C */
  402. } MPI2_CONFIG_REQUEST, *PTR_MPI2_CONFIG_REQUEST,
  403. Mpi2ConfigRequest_t, *pMpi2ConfigRequest_t;
  404. /*values for the Action field */
  405. #define MPI2_CONFIG_ACTION_PAGE_HEADER (0x00)
  406. #define MPI2_CONFIG_ACTION_PAGE_READ_CURRENT (0x01)
  407. #define MPI2_CONFIG_ACTION_PAGE_WRITE_CURRENT (0x02)
  408. #define MPI2_CONFIG_ACTION_PAGE_DEFAULT (0x03)
  409. #define MPI2_CONFIG_ACTION_PAGE_WRITE_NVRAM (0x04)
  410. #define MPI2_CONFIG_ACTION_PAGE_READ_DEFAULT (0x05)
  411. #define MPI2_CONFIG_ACTION_PAGE_READ_NVRAM (0x06)
  412. #define MPI2_CONFIG_ACTION_PAGE_GET_CHANGEABLE (0x07)
  413. /*use MPI2_SGLFLAGS_ defines from mpi2.h for the SGLFlags field */
  414. /*Config Reply Message */
  415. typedef struct _MPI2_CONFIG_REPLY {
  416. U8 Action; /*0x00 */
  417. U8 SGLFlags; /*0x01 */
  418. U8 MsgLength; /*0x02 */
  419. U8 Function; /*0x03 */
  420. U16 ExtPageLength; /*0x04 */
  421. U8 ExtPageType; /*0x06 */
  422. U8 MsgFlags; /*0x07 */
  423. U8 VP_ID; /*0x08 */
  424. U8 VF_ID; /*0x09 */
  425. U16 Reserved1; /*0x0A */
  426. U16 Reserved2; /*0x0C */
  427. U16 IOCStatus; /*0x0E */
  428. U32 IOCLogInfo; /*0x10 */
  429. MPI2_CONFIG_PAGE_HEADER Header; /*0x14 */
  430. } MPI2_CONFIG_REPLY, *PTR_MPI2_CONFIG_REPLY,
  431. Mpi2ConfigReply_t, *pMpi2ConfigReply_t;
  432. /*****************************************************************************
  433. *
  434. * C o n f i g u r a t i o n P a g e s
  435. *
  436. *****************************************************************************/
  437. /****************************************************************************
  438. * Manufacturing Config pages
  439. ****************************************************************************/
  440. #define MPI2_MFGPAGE_VENDORID_LSI (0x1000)
  441. /*MPI v2.0 SAS products */
  442. #define MPI2_MFGPAGE_DEVID_SAS2004 (0x0070)
  443. #define MPI2_MFGPAGE_DEVID_SAS2008 (0x0072)
  444. #define MPI2_MFGPAGE_DEVID_SAS2108_1 (0x0074)
  445. #define MPI2_MFGPAGE_DEVID_SAS2108_2 (0x0076)
  446. #define MPI2_MFGPAGE_DEVID_SAS2108_3 (0x0077)
  447. #define MPI2_MFGPAGE_DEVID_SAS2116_1 (0x0064)
  448. #define MPI2_MFGPAGE_DEVID_SAS2116_2 (0x0065)
  449. #define MPI2_MFGPAGE_DEVID_SSS6200 (0x007E)
  450. #define MPI2_MFGPAGE_DEVID_SAS2208_1 (0x0080)
  451. #define MPI2_MFGPAGE_DEVID_SAS2208_2 (0x0081)
  452. #define MPI2_MFGPAGE_DEVID_SAS2208_3 (0x0082)
  453. #define MPI2_MFGPAGE_DEVID_SAS2208_4 (0x0083)
  454. #define MPI2_MFGPAGE_DEVID_SAS2208_5 (0x0084)
  455. #define MPI2_MFGPAGE_DEVID_SAS2208_6 (0x0085)
  456. #define MPI2_MFGPAGE_DEVID_SAS2308_1 (0x0086)
  457. #define MPI2_MFGPAGE_DEVID_SAS2308_2 (0x0087)
  458. #define MPI2_MFGPAGE_DEVID_SAS2308_3 (0x006E)
  459. #define MPI2_MFGPAGE_DEVID_SAS2308_MPI_EP (0x02B0)
  460. /*MPI v2.5 SAS products */
  461. #define MPI25_MFGPAGE_DEVID_SAS3004 (0x0096)
  462. #define MPI25_MFGPAGE_DEVID_SAS3008 (0x0097)
  463. #define MPI25_MFGPAGE_DEVID_SAS3108_1 (0x0090)
  464. #define MPI25_MFGPAGE_DEVID_SAS3108_2 (0x0091)
  465. #define MPI25_MFGPAGE_DEVID_SAS3108_5 (0x0094)
  466. #define MPI25_MFGPAGE_DEVID_SAS3108_6 (0x0095)
  467. /* MPI v2.6 SAS Products */
  468. #define MPI26_MFGPAGE_DEVID_SAS3216 (0x00C9)
  469. #define MPI26_MFGPAGE_DEVID_SAS3224 (0x00C4)
  470. #define MPI26_MFGPAGE_DEVID_SAS3316_1 (0x00C5)
  471. #define MPI26_MFGPAGE_DEVID_SAS3316_2 (0x00C6)
  472. #define MPI26_MFGPAGE_DEVID_SAS3316_3 (0x00C7)
  473. #define MPI26_MFGPAGE_DEVID_SAS3316_4 (0x00C8)
  474. #define MPI26_MFGPAGE_DEVID_SAS3324_1 (0x00C0)
  475. #define MPI26_MFGPAGE_DEVID_SAS3324_2 (0x00C1)
  476. #define MPI26_MFGPAGE_DEVID_SAS3324_3 (0x00C2)
  477. #define MPI26_MFGPAGE_DEVID_SAS3324_4 (0x00C3)
  478. #define MPI26_MFGPAGE_DEVID_SAS3516 (0x00AA)
  479. #define MPI26_MFGPAGE_DEVID_SAS3516_1 (0x00AB)
  480. #define MPI26_MFGPAGE_DEVID_SAS3416 (0x00AC)
  481. #define MPI26_MFGPAGE_DEVID_SAS3508 (0x00AD)
  482. #define MPI26_MFGPAGE_DEVID_SAS3508_1 (0x00AE)
  483. #define MPI26_MFGPAGE_DEVID_SAS3408 (0x00AF)
  484. #define MPI26_MFGPAGE_DEVID_SAS3716 (0x00D0)
  485. #define MPI26_MFGPAGE_DEVID_SAS3616 (0x00D1)
  486. #define MPI26_MFGPAGE_DEVID_SAS3708 (0x00D2)
  487. #define MPI26_MFGPAGE_DEVID_SAS4008 (0x00A1)
  488. /*Manufacturing Page 0 */
  489. typedef struct _MPI2_CONFIG_PAGE_MAN_0 {
  490. MPI2_CONFIG_PAGE_HEADER Header; /*0x00 */
  491. U8 ChipName[16]; /*0x04 */
  492. U8 ChipRevision[8]; /*0x14 */
  493. U8 BoardName[16]; /*0x1C */
  494. U8 BoardAssembly[16]; /*0x2C */
  495. U8 BoardTracerNumber[16]; /*0x3C */
  496. } MPI2_CONFIG_PAGE_MAN_0,
  497. *PTR_MPI2_CONFIG_PAGE_MAN_0,
  498. Mpi2ManufacturingPage0_t,
  499. *pMpi2ManufacturingPage0_t;
  500. #define MPI2_MANUFACTURING0_PAGEVERSION (0x00)
  501. /*Manufacturing Page 1 */
  502. typedef struct _MPI2_CONFIG_PAGE_MAN_1 {
  503. MPI2_CONFIG_PAGE_HEADER Header; /*0x00 */
  504. U8 VPD[256]; /*0x04 */
  505. } MPI2_CONFIG_PAGE_MAN_1,
  506. *PTR_MPI2_CONFIG_PAGE_MAN_1,
  507. Mpi2ManufacturingPage1_t,
  508. *pMpi2ManufacturingPage1_t;
  509. #define MPI2_MANUFACTURING1_PAGEVERSION (0x00)
  510. typedef struct _MPI2_CHIP_REVISION_ID {
  511. U16 DeviceID; /*0x00 */
  512. U8 PCIRevisionID; /*0x02 */
  513. U8 Reserved; /*0x03 */
  514. } MPI2_CHIP_REVISION_ID, *PTR_MPI2_CHIP_REVISION_ID,
  515. Mpi2ChipRevisionId_t, *pMpi2ChipRevisionId_t;
  516. /*Manufacturing Page 2 */
  517. /*
  518. *Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  519. *one and check Header.PageLength at runtime.
  520. */
  521. #ifndef MPI2_MAN_PAGE_2_HW_SETTINGS_WORDS
  522. #define MPI2_MAN_PAGE_2_HW_SETTINGS_WORDS (1)
  523. #endif
  524. typedef struct _MPI2_CONFIG_PAGE_MAN_2 {
  525. MPI2_CONFIG_PAGE_HEADER Header; /*0x00 */
  526. MPI2_CHIP_REVISION_ID ChipId; /*0x04 */
  527. U32
  528. HwSettings[MPI2_MAN_PAGE_2_HW_SETTINGS_WORDS];/*0x08 */
  529. } MPI2_CONFIG_PAGE_MAN_2,
  530. *PTR_MPI2_CONFIG_PAGE_MAN_2,
  531. Mpi2ManufacturingPage2_t,
  532. *pMpi2ManufacturingPage2_t;
  533. #define MPI2_MANUFACTURING2_PAGEVERSION (0x00)
  534. /*Manufacturing Page 3 */
  535. /*
  536. *Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  537. *one and check Header.PageLength at runtime.
  538. */
  539. #ifndef MPI2_MAN_PAGE_3_INFO_WORDS
  540. #define MPI2_MAN_PAGE_3_INFO_WORDS (1)
  541. #endif
  542. typedef struct _MPI2_CONFIG_PAGE_MAN_3 {
  543. MPI2_CONFIG_PAGE_HEADER Header; /*0x00 */
  544. MPI2_CHIP_REVISION_ID ChipId; /*0x04 */
  545. U32
  546. Info[MPI2_MAN_PAGE_3_INFO_WORDS];/*0x08 */
  547. } MPI2_CONFIG_PAGE_MAN_3,
  548. *PTR_MPI2_CONFIG_PAGE_MAN_3,
  549. Mpi2ManufacturingPage3_t,
  550. *pMpi2ManufacturingPage3_t;
  551. #define MPI2_MANUFACTURING3_PAGEVERSION (0x00)
  552. /*Manufacturing Page 4 */
  553. typedef struct _MPI2_MANPAGE4_PWR_SAVE_SETTINGS {
  554. U8 PowerSaveFlags; /*0x00 */
  555. U8 InternalOperationsSleepTime; /*0x01 */
  556. U8 InternalOperationsRunTime; /*0x02 */
  557. U8 HostIdleTime; /*0x03 */
  558. } MPI2_MANPAGE4_PWR_SAVE_SETTINGS,
  559. *PTR_MPI2_MANPAGE4_PWR_SAVE_SETTINGS,
  560. Mpi2ManPage4PwrSaveSettings_t,
  561. *pMpi2ManPage4PwrSaveSettings_t;
  562. /*defines for the PowerSaveFlags field */
  563. #define MPI2_MANPAGE4_MASK_POWERSAVE_MODE (0x03)
  564. #define MPI2_MANPAGE4_POWERSAVE_MODE_DISABLED (0x00)
  565. #define MPI2_MANPAGE4_CUSTOM_POWERSAVE_MODE (0x01)
  566. #define MPI2_MANPAGE4_FULL_POWERSAVE_MODE (0x02)
  567. typedef struct _MPI2_CONFIG_PAGE_MAN_4 {
  568. MPI2_CONFIG_PAGE_HEADER Header; /*0x00 */
  569. U32 Reserved1; /*0x04 */
  570. U32 Flags; /*0x08 */
  571. U8 InquirySize; /*0x0C */
  572. U8 Reserved2; /*0x0D */
  573. U16 Reserved3; /*0x0E */
  574. U8 InquiryData[56]; /*0x10 */
  575. U32 RAID0VolumeSettings; /*0x48 */
  576. U32 RAID1EVolumeSettings; /*0x4C */
  577. U32 RAID1VolumeSettings; /*0x50 */
  578. U32 RAID10VolumeSettings; /*0x54 */
  579. U32 Reserved4; /*0x58 */
  580. U32 Reserved5; /*0x5C */
  581. MPI2_MANPAGE4_PWR_SAVE_SETTINGS PowerSaveSettings; /*0x60 */
  582. U8 MaxOCEDisks; /*0x64 */
  583. U8 ResyncRate; /*0x65 */
  584. U16 DataScrubDuration; /*0x66 */
  585. U8 MaxHotSpares; /*0x68 */
  586. U8 MaxPhysDisksPerVol; /*0x69 */
  587. U8 MaxPhysDisks; /*0x6A */
  588. U8 MaxVolumes; /*0x6B */
  589. } MPI2_CONFIG_PAGE_MAN_4,
  590. *PTR_MPI2_CONFIG_PAGE_MAN_4,
  591. Mpi2ManufacturingPage4_t,
  592. *pMpi2ManufacturingPage4_t;
  593. #define MPI2_MANUFACTURING4_PAGEVERSION (0x0A)
  594. /*Manufacturing Page 4 Flags field */
  595. #define MPI2_MANPAGE4_METADATA_SIZE_MASK (0x00030000)
  596. #define MPI2_MANPAGE4_METADATA_512MB (0x00000000)
  597. #define MPI2_MANPAGE4_MIX_SSD_SAS_SATA (0x00008000)
  598. #define MPI2_MANPAGE4_MIX_SSD_AND_NON_SSD (0x00004000)
  599. #define MPI2_MANPAGE4_HIDE_PHYSDISK_NON_IR (0x00002000)
  600. #define MPI2_MANPAGE4_MASK_PHYSDISK_COERCION (0x00001C00)
  601. #define MPI2_MANPAGE4_PHYSDISK_COERCION_1GB (0x00000000)
  602. #define MPI2_MANPAGE4_PHYSDISK_128MB_COERCION (0x00000400)
  603. #define MPI2_MANPAGE4_PHYSDISK_ADAPTIVE_COERCION (0x00000800)
  604. #define MPI2_MANPAGE4_PHYSDISK_ZERO_COERCION (0x00000C00)
  605. #define MPI2_MANPAGE4_MASK_BAD_BLOCK_MARKING (0x00000300)
  606. #define MPI2_MANPAGE4_DEFAULT_BAD_BLOCK_MARKING (0x00000000)
  607. #define MPI2_MANPAGE4_TABLE_BAD_BLOCK_MARKING (0x00000100)
  608. #define MPI2_MANPAGE4_WRITE_LONG_BAD_BLOCK_MARKING (0x00000200)
  609. #define MPI2_MANPAGE4_FORCE_OFFLINE_FAILOVER (0x00000080)
  610. #define MPI2_MANPAGE4_RAID10_DISABLE (0x00000040)
  611. #define MPI2_MANPAGE4_RAID1E_DISABLE (0x00000020)
  612. #define MPI2_MANPAGE4_RAID1_DISABLE (0x00000010)
  613. #define MPI2_MANPAGE4_RAID0_DISABLE (0x00000008)
  614. #define MPI2_MANPAGE4_IR_MODEPAGE8_DISABLE (0x00000004)
  615. #define MPI2_MANPAGE4_IM_RESYNC_CACHE_ENABLE (0x00000002)
  616. #define MPI2_MANPAGE4_IR_NO_MIX_SAS_SATA (0x00000001)
  617. /*Manufacturing Page 5 */
  618. /*
  619. *Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  620. *one and check the value returned for NumPhys at runtime.
  621. */
  622. #ifndef MPI2_MAN_PAGE_5_PHY_ENTRIES
  623. #define MPI2_MAN_PAGE_5_PHY_ENTRIES (1)
  624. #endif
  625. typedef struct _MPI2_MANUFACTURING5_ENTRY {
  626. U64 WWID; /*0x00 */
  627. U64 DeviceName; /*0x08 */
  628. } MPI2_MANUFACTURING5_ENTRY,
  629. *PTR_MPI2_MANUFACTURING5_ENTRY,
  630. Mpi2Manufacturing5Entry_t,
  631. *pMpi2Manufacturing5Entry_t;
  632. typedef struct _MPI2_CONFIG_PAGE_MAN_5 {
  633. MPI2_CONFIG_PAGE_HEADER Header; /*0x00 */
  634. U8 NumPhys; /*0x04 */
  635. U8 Reserved1; /*0x05 */
  636. U16 Reserved2; /*0x06 */
  637. U32 Reserved3; /*0x08 */
  638. U32 Reserved4; /*0x0C */
  639. MPI2_MANUFACTURING5_ENTRY
  640. Phy[MPI2_MAN_PAGE_5_PHY_ENTRIES];/*0x08 */
  641. } MPI2_CONFIG_PAGE_MAN_5,
  642. *PTR_MPI2_CONFIG_PAGE_MAN_5,
  643. Mpi2ManufacturingPage5_t,
  644. *pMpi2ManufacturingPage5_t;
  645. #define MPI2_MANUFACTURING5_PAGEVERSION (0x03)
  646. /*Manufacturing Page 6 */
  647. typedef struct _MPI2_CONFIG_PAGE_MAN_6 {
  648. MPI2_CONFIG_PAGE_HEADER Header; /*0x00 */
  649. U32 ProductSpecificInfo;/*0x04 */
  650. } MPI2_CONFIG_PAGE_MAN_6,
  651. *PTR_MPI2_CONFIG_PAGE_MAN_6,
  652. Mpi2ManufacturingPage6_t,
  653. *pMpi2ManufacturingPage6_t;
  654. #define MPI2_MANUFACTURING6_PAGEVERSION (0x00)
  655. /*Manufacturing Page 7 */
  656. typedef struct _MPI2_MANPAGE7_CONNECTOR_INFO {
  657. U32 Pinout; /*0x00 */
  658. U8 Connector[16]; /*0x04 */
  659. U8 Location; /*0x14 */
  660. U8 ReceptacleID; /*0x15 */
  661. U16 Slot; /*0x16 */
  662. U32 Reserved2; /*0x18 */
  663. } MPI2_MANPAGE7_CONNECTOR_INFO,
  664. *PTR_MPI2_MANPAGE7_CONNECTOR_INFO,
  665. Mpi2ManPage7ConnectorInfo_t,
  666. *pMpi2ManPage7ConnectorInfo_t;
  667. /*defines for the Pinout field */
  668. #define MPI2_MANPAGE7_PINOUT_LANE_MASK (0x0000FF00)
  669. #define MPI2_MANPAGE7_PINOUT_LANE_SHIFT (8)
  670. #define MPI2_MANPAGE7_PINOUT_TYPE_MASK (0x000000FF)
  671. #define MPI2_MANPAGE7_PINOUT_TYPE_UNKNOWN (0x00)
  672. #define MPI2_MANPAGE7_PINOUT_SATA_SINGLE (0x01)
  673. #define MPI2_MANPAGE7_PINOUT_SFF_8482 (0x02)
  674. #define MPI2_MANPAGE7_PINOUT_SFF_8486 (0x03)
  675. #define MPI2_MANPAGE7_PINOUT_SFF_8484 (0x04)
  676. #define MPI2_MANPAGE7_PINOUT_SFF_8087 (0x05)
  677. #define MPI2_MANPAGE7_PINOUT_SFF_8643_4I (0x06)
  678. #define MPI2_MANPAGE7_PINOUT_SFF_8643_8I (0x07)
  679. #define MPI2_MANPAGE7_PINOUT_SFF_8470 (0x08)
  680. #define MPI2_MANPAGE7_PINOUT_SFF_8088 (0x09)
  681. #define MPI2_MANPAGE7_PINOUT_SFF_8644_4X (0x0A)
  682. #define MPI2_MANPAGE7_PINOUT_SFF_8644_8X (0x0B)
  683. #define MPI2_MANPAGE7_PINOUT_SFF_8644_16X (0x0C)
  684. #define MPI2_MANPAGE7_PINOUT_SFF_8436 (0x0D)
  685. #define MPI2_MANPAGE7_PINOUT_SFF_8088_A (0x0E)
  686. #define MPI2_MANPAGE7_PINOUT_SFF_8643_16i (0x0F)
  687. #define MPI2_MANPAGE7_PINOUT_SFF_8654_4i (0x10)
  688. #define MPI2_MANPAGE7_PINOUT_SFF_8654_8i (0x11)
  689. #define MPI2_MANPAGE7_PINOUT_SFF_8611_4i (0x12)
  690. #define MPI2_MANPAGE7_PINOUT_SFF_8611_8i (0x13)
  691. /*defines for the Location field */
  692. #define MPI2_MANPAGE7_LOCATION_UNKNOWN (0x01)
  693. #define MPI2_MANPAGE7_LOCATION_INTERNAL (0x02)
  694. #define MPI2_MANPAGE7_LOCATION_EXTERNAL (0x04)
  695. #define MPI2_MANPAGE7_LOCATION_SWITCHABLE (0x08)
  696. #define MPI2_MANPAGE7_LOCATION_AUTO (0x10)
  697. #define MPI2_MANPAGE7_LOCATION_NOT_PRESENT (0x20)
  698. #define MPI2_MANPAGE7_LOCATION_NOT_CONNECTED (0x80)
  699. /*defines for the Slot field */
  700. #define MPI2_MANPAGE7_SLOT_UNKNOWN (0xFFFF)
  701. /*
  702. *Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  703. *one and check the value returned for NumPhys at runtime.
  704. */
  705. #ifndef MPI2_MANPAGE7_CONNECTOR_INFO_MAX
  706. #define MPI2_MANPAGE7_CONNECTOR_INFO_MAX (1)
  707. #endif
  708. typedef struct _MPI2_CONFIG_PAGE_MAN_7 {
  709. MPI2_CONFIG_PAGE_HEADER Header; /*0x00 */
  710. U32 Reserved1; /*0x04 */
  711. U32 Reserved2; /*0x08 */
  712. U32 Flags; /*0x0C */
  713. U8 EnclosureName[16]; /*0x10 */
  714. U8 NumPhys; /*0x20 */
  715. U8 Reserved3; /*0x21 */
  716. U16 Reserved4; /*0x22 */
  717. MPI2_MANPAGE7_CONNECTOR_INFO
  718. ConnectorInfo[MPI2_MANPAGE7_CONNECTOR_INFO_MAX]; /*0x24 */
  719. } MPI2_CONFIG_PAGE_MAN_7,
  720. *PTR_MPI2_CONFIG_PAGE_MAN_7,
  721. Mpi2ManufacturingPage7_t,
  722. *pMpi2ManufacturingPage7_t;
  723. #define MPI2_MANUFACTURING7_PAGEVERSION (0x01)
  724. /*defines for the Flags field */
  725. #define MPI2_MANPAGE7_FLAG_BASE_ENCLOSURE_LEVEL (0x00000008)
  726. #define MPI2_MANPAGE7_FLAG_EVENTREPLAY_SLOT_ORDER (0x00000002)
  727. #define MPI2_MANPAGE7_FLAG_USE_SLOT_INFO (0x00000001)
  728. /*
  729. *Generic structure to use for product-specific manufacturing pages
  730. *(currently Manufacturing Page 8 through Manufacturing Page 31).
  731. */
  732. typedef struct _MPI2_CONFIG_PAGE_MAN_PS {
  733. MPI2_CONFIG_PAGE_HEADER Header; /*0x00 */
  734. U32 ProductSpecificInfo;/*0x04 */
  735. } MPI2_CONFIG_PAGE_MAN_PS,
  736. *PTR_MPI2_CONFIG_PAGE_MAN_PS,
  737. Mpi2ManufacturingPagePS_t,
  738. *pMpi2ManufacturingPagePS_t;
  739. #define MPI2_MANUFACTURING8_PAGEVERSION (0x00)
  740. #define MPI2_MANUFACTURING9_PAGEVERSION (0x00)
  741. #define MPI2_MANUFACTURING10_PAGEVERSION (0x00)
  742. #define MPI2_MANUFACTURING11_PAGEVERSION (0x00)
  743. #define MPI2_MANUFACTURING12_PAGEVERSION (0x00)
  744. #define MPI2_MANUFACTURING13_PAGEVERSION (0x00)
  745. #define MPI2_MANUFACTURING14_PAGEVERSION (0x00)
  746. #define MPI2_MANUFACTURING15_PAGEVERSION (0x00)
  747. #define MPI2_MANUFACTURING16_PAGEVERSION (0x00)
  748. #define MPI2_MANUFACTURING17_PAGEVERSION (0x00)
  749. #define MPI2_MANUFACTURING18_PAGEVERSION (0x00)
  750. #define MPI2_MANUFACTURING19_PAGEVERSION (0x00)
  751. #define MPI2_MANUFACTURING20_PAGEVERSION (0x00)
  752. #define MPI2_MANUFACTURING21_PAGEVERSION (0x00)
  753. #define MPI2_MANUFACTURING22_PAGEVERSION (0x00)
  754. #define MPI2_MANUFACTURING23_PAGEVERSION (0x00)
  755. #define MPI2_MANUFACTURING24_PAGEVERSION (0x00)
  756. #define MPI2_MANUFACTURING25_PAGEVERSION (0x00)
  757. #define MPI2_MANUFACTURING26_PAGEVERSION (0x00)
  758. #define MPI2_MANUFACTURING27_PAGEVERSION (0x00)
  759. #define MPI2_MANUFACTURING28_PAGEVERSION (0x00)
  760. #define MPI2_MANUFACTURING29_PAGEVERSION (0x00)
  761. #define MPI2_MANUFACTURING30_PAGEVERSION (0x00)
  762. #define MPI2_MANUFACTURING31_PAGEVERSION (0x00)
  763. /****************************************************************************
  764. * IO Unit Config Pages
  765. ****************************************************************************/
  766. /*IO Unit Page 0 */
  767. typedef struct _MPI2_CONFIG_PAGE_IO_UNIT_0 {
  768. MPI2_CONFIG_PAGE_HEADER Header; /*0x00 */
  769. U64 UniqueValue; /*0x04 */
  770. MPI2_VERSION_UNION NvdataVersionDefault; /*0x08 */
  771. MPI2_VERSION_UNION NvdataVersionPersistent; /*0x0A */
  772. } MPI2_CONFIG_PAGE_IO_UNIT_0,
  773. *PTR_MPI2_CONFIG_PAGE_IO_UNIT_0,
  774. Mpi2IOUnitPage0_t, *pMpi2IOUnitPage0_t;
  775. #define MPI2_IOUNITPAGE0_PAGEVERSION (0x02)
  776. /*IO Unit Page 1 */
  777. typedef struct _MPI2_CONFIG_PAGE_IO_UNIT_1 {
  778. MPI2_CONFIG_PAGE_HEADER Header; /*0x00 */
  779. U32 Flags; /*0x04 */
  780. } MPI2_CONFIG_PAGE_IO_UNIT_1,
  781. *PTR_MPI2_CONFIG_PAGE_IO_UNIT_1,
  782. Mpi2IOUnitPage1_t, *pMpi2IOUnitPage1_t;
  783. #define MPI2_IOUNITPAGE1_PAGEVERSION (0x04)
  784. /*IO Unit Page 1 Flags defines */
  785. #define MPI2_IOUNITPAGE1_ATA_SECURITY_FREEZE_LOCK (0x00004000)
  786. #define MPI25_IOUNITPAGE1_NEW_DEVICE_FAST_PATH_DISABLE (0x00002000)
  787. #define MPI25_IOUNITPAGE1_DISABLE_FAST_PATH (0x00001000)
  788. #define MPI2_IOUNITPAGE1_ENABLE_HOST_BASED_DISCOVERY (0x00000800)
  789. #define MPI2_IOUNITPAGE1_MASK_SATA_WRITE_CACHE (0x00000600)
  790. #define MPI2_IOUNITPAGE1_SATA_WRITE_CACHE_SHIFT (9)
  791. #define MPI2_IOUNITPAGE1_ENABLE_SATA_WRITE_CACHE (0x00000000)
  792. #define MPI2_IOUNITPAGE1_DISABLE_SATA_WRITE_CACHE (0x00000200)
  793. #define MPI2_IOUNITPAGE1_UNCHANGED_SATA_WRITE_CACHE (0x00000400)
  794. #define MPI2_IOUNITPAGE1_NATIVE_COMMAND_Q_DISABLE (0x00000100)
  795. #define MPI2_IOUNITPAGE1_DISABLE_IR (0x00000040)
  796. #define MPI2_IOUNITPAGE1_DISABLE_TASK_SET_FULL_HANDLING (0x00000020)
  797. #define MPI2_IOUNITPAGE1_IR_USE_STATIC_VOLUME_ID (0x00000004)
  798. /*IO Unit Page 3 */
  799. /*
  800. *Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  801. *one and check the value returned for GPIOCount at runtime.
  802. */
  803. #ifndef MPI2_IO_UNIT_PAGE_3_GPIO_VAL_MAX
  804. #define MPI2_IO_UNIT_PAGE_3_GPIO_VAL_MAX (1)
  805. #endif
  806. typedef struct _MPI2_CONFIG_PAGE_IO_UNIT_3 {
  807. MPI2_CONFIG_PAGE_HEADER Header; /*0x00 */
  808. U8 GPIOCount; /*0x04 */
  809. U8 Reserved1; /*0x05 */
  810. U16 Reserved2; /*0x06 */
  811. U16
  812. GPIOVal[MPI2_IO_UNIT_PAGE_3_GPIO_VAL_MAX];/*0x08 */
  813. } MPI2_CONFIG_PAGE_IO_UNIT_3,
  814. *PTR_MPI2_CONFIG_PAGE_IO_UNIT_3,
  815. Mpi2IOUnitPage3_t, *pMpi2IOUnitPage3_t;
  816. #define MPI2_IOUNITPAGE3_PAGEVERSION (0x01)
  817. /*defines for IO Unit Page 3 GPIOVal field */
  818. #define MPI2_IOUNITPAGE3_GPIO_FUNCTION_MASK (0xFFFC)
  819. #define MPI2_IOUNITPAGE3_GPIO_FUNCTION_SHIFT (2)
  820. #define MPI2_IOUNITPAGE3_GPIO_SETTING_OFF (0x0000)
  821. #define MPI2_IOUNITPAGE3_GPIO_SETTING_ON (0x0001)
  822. /*IO Unit Page 5 */
  823. /*
  824. *Upper layer code (drivers, utilities, etc.) should leave this define set to
  825. *one and check the value returned for NumDmaEngines at runtime.
  826. */
  827. #ifndef MPI2_IOUNITPAGE5_DMAENGINE_ENTRIES
  828. #define MPI2_IOUNITPAGE5_DMAENGINE_ENTRIES (1)
  829. #endif
  830. typedef struct _MPI2_CONFIG_PAGE_IO_UNIT_5 {
  831. MPI2_CONFIG_PAGE_HEADER Header; /*0x00 */
  832. U64
  833. RaidAcceleratorBufferBaseAddress; /*0x04 */
  834. U64
  835. RaidAcceleratorBufferSize; /*0x0C */
  836. U64
  837. RaidAcceleratorControlBaseAddress; /*0x14 */
  838. U8 RAControlSize; /*0x1C */
  839. U8 NumDmaEngines; /*0x1D */
  840. U8 RAMinControlSize; /*0x1E */
  841. U8 RAMaxControlSize; /*0x1F */
  842. U32 Reserved1; /*0x20 */
  843. U32 Reserved2; /*0x24 */
  844. U32 Reserved3; /*0x28 */
  845. U32
  846. DmaEngineCapabilities[MPI2_IOUNITPAGE5_DMAENGINE_ENTRIES]; /*0x2C */
  847. } MPI2_CONFIG_PAGE_IO_UNIT_5,
  848. *PTR_MPI2_CONFIG_PAGE_IO_UNIT_5,
  849. Mpi2IOUnitPage5_t, *pMpi2IOUnitPage5_t;
  850. #define MPI2_IOUNITPAGE5_PAGEVERSION (0x00)
  851. /*defines for IO Unit Page 5 DmaEngineCapabilities field */
  852. #define MPI2_IOUNITPAGE5_DMA_CAP_MASK_MAX_REQUESTS (0xFFFF0000)
  853. #define MPI2_IOUNITPAGE5_DMA_CAP_SHIFT_MAX_REQUESTS (16)
  854. #define MPI2_IOUNITPAGE5_DMA_CAP_EEDP (0x0008)
  855. #define MPI2_IOUNITPAGE5_DMA_CAP_PARITY_GENERATION (0x0004)
  856. #define MPI2_IOUNITPAGE5_DMA_CAP_HASHING (0x0002)
  857. #define MPI2_IOUNITPAGE5_DMA_CAP_ENCRYPTION (0x0001)
  858. /*IO Unit Page 6 */
  859. typedef struct _MPI2_CONFIG_PAGE_IO_UNIT_6 {
  860. MPI2_CONFIG_PAGE_HEADER Header; /*0x00 */
  861. U16 Flags; /*0x04 */
  862. U8 RAHostControlSize; /*0x06 */
  863. U8 Reserved0; /*0x07 */
  864. U64
  865. RaidAcceleratorHostControlBaseAddress; /*0x08 */
  866. U32 Reserved1; /*0x10 */
  867. U32 Reserved2; /*0x14 */
  868. U32 Reserved3; /*0x18 */
  869. } MPI2_CONFIG_PAGE_IO_UNIT_6,
  870. *PTR_MPI2_CONFIG_PAGE_IO_UNIT_6,
  871. Mpi2IOUnitPage6_t, *pMpi2IOUnitPage6_t;
  872. #define MPI2_IOUNITPAGE6_PAGEVERSION (0x00)
  873. /*defines for IO Unit Page 6 Flags field */
  874. #define MPI2_IOUNITPAGE6_FLAGS_ENABLE_RAID_ACCELERATOR (0x0001)
  875. /*IO Unit Page 7 */
  876. typedef struct _MPI2_CONFIG_PAGE_IO_UNIT_7 {
  877. MPI2_CONFIG_PAGE_HEADER Header; /*0x00 */
  878. U8 CurrentPowerMode; /*0x04 */
  879. U8 PreviousPowerMode; /*0x05 */
  880. U8 PCIeWidth; /*0x06 */
  881. U8 PCIeSpeed; /*0x07 */
  882. U32 ProcessorState; /*0x08 */
  883. U32
  884. PowerManagementCapabilities; /*0x0C */
  885. U16 IOCTemperature; /*0x10 */
  886. U8
  887. IOCTemperatureUnits; /*0x12 */
  888. U8 IOCSpeed; /*0x13 */
  889. U16 BoardTemperature; /*0x14 */
  890. U8
  891. BoardTemperatureUnits; /*0x16 */
  892. U8 Reserved3; /*0x17 */
  893. U32 BoardPowerRequirement; /*0x18 */
  894. U32 PCISlotPowerAllocation; /*0x1C */
  895. /* reserved prior to MPI v2.6 */
  896. U8 Flags; /* 0x20 */
  897. U8 Reserved6; /* 0x21 */
  898. U16 Reserved7; /* 0x22 */
  899. U32 Reserved8; /* 0x24 */
  900. } MPI2_CONFIG_PAGE_IO_UNIT_7,
  901. *PTR_MPI2_CONFIG_PAGE_IO_UNIT_7,
  902. Mpi2IOUnitPage7_t, *pMpi2IOUnitPage7_t;
  903. #define MPI2_IOUNITPAGE7_PAGEVERSION (0x05)
  904. /*defines for IO Unit Page 7 CurrentPowerMode and PreviousPowerMode fields */
  905. #define MPI25_IOUNITPAGE7_PM_INIT_MASK (0xC0)
  906. #define MPI25_IOUNITPAGE7_PM_INIT_UNAVAILABLE (0x00)
  907. #define MPI25_IOUNITPAGE7_PM_INIT_HOST (0x40)
  908. #define MPI25_IOUNITPAGE7_PM_INIT_IO_UNIT (0x80)
  909. #define MPI25_IOUNITPAGE7_PM_INIT_PCIE_DPA (0xC0)
  910. #define MPI25_IOUNITPAGE7_PM_MODE_MASK (0x07)
  911. #define MPI25_IOUNITPAGE7_PM_MODE_UNAVAILABLE (0x00)
  912. #define MPI25_IOUNITPAGE7_PM_MODE_UNKNOWN (0x01)
  913. #define MPI25_IOUNITPAGE7_PM_MODE_FULL_POWER (0x04)
  914. #define MPI25_IOUNITPAGE7_PM_MODE_REDUCED_POWER (0x05)
  915. #define MPI25_IOUNITPAGE7_PM_MODE_STANDBY (0x06)
  916. /*defines for IO Unit Page 7 PCIeWidth field */
  917. #define MPI2_IOUNITPAGE7_PCIE_WIDTH_X1 (0x01)
  918. #define MPI2_IOUNITPAGE7_PCIE_WIDTH_X2 (0x02)
  919. #define MPI2_IOUNITPAGE7_PCIE_WIDTH_X4 (0x04)
  920. #define MPI2_IOUNITPAGE7_PCIE_WIDTH_X8 (0x08)
  921. #define MPI2_IOUNITPAGE7_PCIE_WIDTH_X16 (0x10)
  922. /*defines for IO Unit Page 7 PCIeSpeed field */
  923. #define MPI2_IOUNITPAGE7_PCIE_SPEED_2_5_GBPS (0x00)
  924. #define MPI2_IOUNITPAGE7_PCIE_SPEED_5_0_GBPS (0x01)
  925. #define MPI2_IOUNITPAGE7_PCIE_SPEED_8_0_GBPS (0x02)
  926. #define MPI2_IOUNITPAGE7_PCIE_SPEED_16_0_GBPS (0x03)
  927. /*defines for IO Unit Page 7 ProcessorState field */
  928. #define MPI2_IOUNITPAGE7_PSTATE_MASK_SECOND (0x0000000F)
  929. #define MPI2_IOUNITPAGE7_PSTATE_SHIFT_SECOND (0)
  930. #define MPI2_IOUNITPAGE7_PSTATE_NOT_PRESENT (0x00)
  931. #define MPI2_IOUNITPAGE7_PSTATE_DISABLED (0x01)
  932. #define MPI2_IOUNITPAGE7_PSTATE_ENABLED (0x02)
  933. /*defines for IO Unit Page 7 PowerManagementCapabilities field */
  934. #define MPI25_IOUNITPAGE7_PMCAP_DPA_FULL_PWR_MODE (0x00400000)
  935. #define MPI25_IOUNITPAGE7_PMCAP_DPA_REDUCED_PWR_MODE (0x00200000)
  936. #define MPI25_IOUNITPAGE7_PMCAP_DPA_STANDBY_MODE (0x00100000)
  937. #define MPI25_IOUNITPAGE7_PMCAP_HOST_FULL_PWR_MODE (0x00040000)
  938. #define MPI25_IOUNITPAGE7_PMCAP_HOST_REDUCED_PWR_MODE (0x00020000)
  939. #define MPI25_IOUNITPAGE7_PMCAP_HOST_STANDBY_MODE (0x00010000)
  940. #define MPI25_IOUNITPAGE7_PMCAP_IO_FULL_PWR_MODE (0x00004000)
  941. #define MPI25_IOUNITPAGE7_PMCAP_IO_REDUCED_PWR_MODE (0x00002000)
  942. #define MPI25_IOUNITPAGE7_PMCAP_IO_STANDBY_MODE (0x00001000)
  943. #define MPI2_IOUNITPAGE7_PMCAP_HOST_12_5_PCT_IOCSPEED (0x00000400)
  944. #define MPI2_IOUNITPAGE7_PMCAP_HOST_25_0_PCT_IOCSPEED (0x00000200)
  945. #define MPI2_IOUNITPAGE7_PMCAP_HOST_50_0_PCT_IOCSPEED (0x00000100)
  946. #define MPI25_IOUNITPAGE7_PMCAP_IO_12_5_PCT_IOCSPEED (0x00000040)
  947. #define MPI25_IOUNITPAGE7_PMCAP_IO_25_0_PCT_IOCSPEED (0x00000020)
  948. #define MPI25_IOUNITPAGE7_PMCAP_IO_50_0_PCT_IOCSPEED (0x00000010)
  949. #define MPI2_IOUNITPAGE7_PMCAP_HOST_WIDTH_CHANGE_PCIE (0x00000008)
  950. #define MPI2_IOUNITPAGE7_PMCAP_HOST_SPEED_CHANGE_PCIE (0x00000004)
  951. #define MPI25_IOUNITPAGE7_PMCAP_IO_WIDTH_CHANGE_PCIE (0x00000002)
  952. #define MPI25_IOUNITPAGE7_PMCAP_IO_SPEED_CHANGE_PCIE (0x00000001)
  953. /*obsolete names for the PowerManagementCapabilities bits (above) */
  954. #define MPI2_IOUNITPAGE7_PMCAP_12_5_PCT_IOCSPEED (0x00000400)
  955. #define MPI2_IOUNITPAGE7_PMCAP_25_0_PCT_IOCSPEED (0x00000200)
  956. #define MPI2_IOUNITPAGE7_PMCAP_50_0_PCT_IOCSPEED (0x00000100)
  957. #define MPI2_IOUNITPAGE7_PMCAP_PCIE_WIDTH_CHANGE (0x00000008) /*obsolete */
  958. #define MPI2_IOUNITPAGE7_PMCAP_PCIE_SPEED_CHANGE (0x00000004) /*obsolete */
  959. /*defines for IO Unit Page 7 IOCTemperatureUnits field */
  960. #define MPI2_IOUNITPAGE7_IOC_TEMP_NOT_PRESENT (0x00)
  961. #define MPI2_IOUNITPAGE7_IOC_TEMP_FAHRENHEIT (0x01)
  962. #define MPI2_IOUNITPAGE7_IOC_TEMP_CELSIUS (0x02)
  963. /*defines for IO Unit Page 7 IOCSpeed field */
  964. #define MPI2_IOUNITPAGE7_IOC_SPEED_FULL (0x01)
  965. #define MPI2_IOUNITPAGE7_IOC_SPEED_HALF (0x02)
  966. #define MPI2_IOUNITPAGE7_IOC_SPEED_QUARTER (0x04)
  967. #define MPI2_IOUNITPAGE7_IOC_SPEED_EIGHTH (0x08)
  968. /*defines for IO Unit Page 7 BoardTemperatureUnits field */
  969. #define MPI2_IOUNITPAGE7_BOARD_TEMP_NOT_PRESENT (0x00)
  970. #define MPI2_IOUNITPAGE7_BOARD_TEMP_FAHRENHEIT (0x01)
  971. #define MPI2_IOUNITPAGE7_BOARD_TEMP_CELSIUS (0x02)
  972. /* defines for IO Unit Page 7 Flags field */
  973. #define MPI2_IOUNITPAGE7_FLAG_CABLE_POWER_EXC (0x01)
  974. /*IO Unit Page 8 */
  975. #define MPI2_IOUNIT8_NUM_THRESHOLDS (4)
  976. typedef struct _MPI2_IOUNIT8_SENSOR {
  977. U16 Flags; /*0x00 */
  978. U16 Reserved1; /*0x02 */
  979. U16
  980. Threshold[MPI2_IOUNIT8_NUM_THRESHOLDS]; /*0x04 */
  981. U32 Reserved2; /*0x0C */
  982. U32 Reserved3; /*0x10 */
  983. U32 Reserved4; /*0x14 */
  984. } MPI2_IOUNIT8_SENSOR, *PTR_MPI2_IOUNIT8_SENSOR,
  985. Mpi2IOUnit8Sensor_t, *pMpi2IOUnit8Sensor_t;
  986. /*defines for IO Unit Page 8 Sensor Flags field */
  987. #define MPI2_IOUNIT8_SENSOR_FLAGS_T3_ENABLE (0x0008)
  988. #define MPI2_IOUNIT8_SENSOR_FLAGS_T2_ENABLE (0x0004)
  989. #define MPI2_IOUNIT8_SENSOR_FLAGS_T1_ENABLE (0x0002)
  990. #define MPI2_IOUNIT8_SENSOR_FLAGS_T0_ENABLE (0x0001)
  991. /*
  992. *Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  993. *one and check the value returned for NumSensors at runtime.
  994. */
  995. #ifndef MPI2_IOUNITPAGE8_SENSOR_ENTRIES
  996. #define MPI2_IOUNITPAGE8_SENSOR_ENTRIES (1)
  997. #endif
  998. typedef struct _MPI2_CONFIG_PAGE_IO_UNIT_8 {
  999. MPI2_CONFIG_PAGE_HEADER Header; /*0x00 */
  1000. U32 Reserved1; /*0x04 */
  1001. U32 Reserved2; /*0x08 */
  1002. U8 NumSensors; /*0x0C */
  1003. U8 PollingInterval; /*0x0D */
  1004. U16 Reserved3; /*0x0E */
  1005. MPI2_IOUNIT8_SENSOR
  1006. Sensor[MPI2_IOUNITPAGE8_SENSOR_ENTRIES];/*0x10 */
  1007. } MPI2_CONFIG_PAGE_IO_UNIT_8,
  1008. *PTR_MPI2_CONFIG_PAGE_IO_UNIT_8,
  1009. Mpi2IOUnitPage8_t, *pMpi2IOUnitPage8_t;
  1010. #define MPI2_IOUNITPAGE8_PAGEVERSION (0x00)
  1011. /*IO Unit Page 9 */
  1012. typedef struct _MPI2_IOUNIT9_SENSOR {
  1013. U16 CurrentTemperature; /*0x00 */
  1014. U16 Reserved1; /*0x02 */
  1015. U8 Flags; /*0x04 */
  1016. U8 Reserved2; /*0x05 */
  1017. U16 Reserved3; /*0x06 */
  1018. U32 Reserved4; /*0x08 */
  1019. U32 Reserved5; /*0x0C */
  1020. } MPI2_IOUNIT9_SENSOR, *PTR_MPI2_IOUNIT9_SENSOR,
  1021. Mpi2IOUnit9Sensor_t, *pMpi2IOUnit9Sensor_t;
  1022. /*defines for IO Unit Page 9 Sensor Flags field */
  1023. #define MPI2_IOUNIT9_SENSOR_FLAGS_TEMP_VALID (0x01)
  1024. /*
  1025. *Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  1026. *one and check the value returned for NumSensors at runtime.
  1027. */
  1028. #ifndef MPI2_IOUNITPAGE9_SENSOR_ENTRIES
  1029. #define MPI2_IOUNITPAGE9_SENSOR_ENTRIES (1)
  1030. #endif
  1031. typedef struct _MPI2_CONFIG_PAGE_IO_UNIT_9 {
  1032. MPI2_CONFIG_PAGE_HEADER Header; /*0x00 */
  1033. U32 Reserved1; /*0x04 */
  1034. U32 Reserved2; /*0x08 */
  1035. U8 NumSensors; /*0x0C */
  1036. U8 Reserved4; /*0x0D */
  1037. U16 Reserved3; /*0x0E */
  1038. MPI2_IOUNIT9_SENSOR
  1039. Sensor[MPI2_IOUNITPAGE9_SENSOR_ENTRIES];/*0x10 */
  1040. } MPI2_CONFIG_PAGE_IO_UNIT_9,
  1041. *PTR_MPI2_CONFIG_PAGE_IO_UNIT_9,
  1042. Mpi2IOUnitPage9_t, *pMpi2IOUnitPage9_t;
  1043. #define MPI2_IOUNITPAGE9_PAGEVERSION (0x00)
  1044. /*IO Unit Page 10 */
  1045. typedef struct _MPI2_IOUNIT10_FUNCTION {
  1046. U8 CreditPercent; /*0x00 */
  1047. U8 Reserved1; /*0x01 */
  1048. U16 Reserved2; /*0x02 */
  1049. } MPI2_IOUNIT10_FUNCTION,
  1050. *PTR_MPI2_IOUNIT10_FUNCTION,
  1051. Mpi2IOUnit10Function_t,
  1052. *pMpi2IOUnit10Function_t;
  1053. /*
  1054. *Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  1055. *one and check the value returned for NumFunctions at runtime.
  1056. */
  1057. #ifndef MPI2_IOUNITPAGE10_FUNCTION_ENTRIES
  1058. #define MPI2_IOUNITPAGE10_FUNCTION_ENTRIES (1)
  1059. #endif
  1060. typedef struct _MPI2_CONFIG_PAGE_IO_UNIT_10 {
  1061. MPI2_CONFIG_PAGE_HEADER Header; /*0x00 */
  1062. U8 NumFunctions; /*0x04 */
  1063. U8 Reserved1; /*0x05 */
  1064. U16 Reserved2; /*0x06 */
  1065. U32 Reserved3; /*0x08 */
  1066. U32 Reserved4; /*0x0C */
  1067. MPI2_IOUNIT10_FUNCTION
  1068. Function[MPI2_IOUNITPAGE10_FUNCTION_ENTRIES];/*0x10 */
  1069. } MPI2_CONFIG_PAGE_IO_UNIT_10,
  1070. *PTR_MPI2_CONFIG_PAGE_IO_UNIT_10,
  1071. Mpi2IOUnitPage10_t, *pMpi2IOUnitPage10_t;
  1072. #define MPI2_IOUNITPAGE10_PAGEVERSION (0x01)
  1073. /* IO Unit Page 11 (for MPI v2.6 and later) */
  1074. typedef struct _MPI26_IOUNIT11_SPINUP_GROUP {
  1075. U8 MaxTargetSpinup; /* 0x00 */
  1076. U8 SpinupDelay; /* 0x01 */
  1077. U8 SpinupFlags; /* 0x02 */
  1078. U8 Reserved1; /* 0x03 */
  1079. } MPI26_IOUNIT11_SPINUP_GROUP,
  1080. *PTR_MPI26_IOUNIT11_SPINUP_GROUP,
  1081. Mpi26IOUnit11SpinupGroup_t,
  1082. *pMpi26IOUnit11SpinupGroup_t;
  1083. /* defines for IO Unit Page 11 SpinupFlags */
  1084. #define MPI26_IOUNITPAGE11_SPINUP_DISABLE_FLAG (0x01)
  1085. /*
  1086. * Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  1087. * four and check the value returned for NumPhys at runtime.
  1088. */
  1089. #ifndef MPI26_IOUNITPAGE11_PHY_MAX
  1090. #define MPI26_IOUNITPAGE11_PHY_MAX (4)
  1091. #endif
  1092. typedef struct _MPI26_CONFIG_PAGE_IO_UNIT_11 {
  1093. MPI2_CONFIG_PAGE_HEADER Header; /*0x00 */
  1094. U32 Reserved1; /*0x04 */
  1095. MPI26_IOUNIT11_SPINUP_GROUP SpinupGroupParameters[4]; /*0x08 */
  1096. U32 Reserved2; /*0x18 */
  1097. U32 Reserved3; /*0x1C */
  1098. U32 Reserved4; /*0x20 */
  1099. U8 BootDeviceWaitTime; /*0x24 */
  1100. U8 Reserved5; /*0x25 */
  1101. U16 Reserved6; /*0x26 */
  1102. U8 NumPhys; /*0x28 */
  1103. U8 PEInitialSpinupDelay; /*0x29 */
  1104. U8 PEReplyDelay; /*0x2A */
  1105. U8 Flags; /*0x2B */
  1106. U8 PHY[MPI26_IOUNITPAGE11_PHY_MAX];/*0x2C */
  1107. } MPI26_CONFIG_PAGE_IO_UNIT_11,
  1108. *PTR_MPI26_CONFIG_PAGE_IO_UNIT_11,
  1109. Mpi26IOUnitPage11_t,
  1110. *pMpi26IOUnitPage11_t;
  1111. #define MPI26_IOUNITPAGE11_PAGEVERSION (0x00)
  1112. /* defines for Flags field */
  1113. #define MPI26_IOUNITPAGE11_FLAGS_AUTO_PORTENABLE (0x01)
  1114. /* defines for PHY field */
  1115. #define MPI26_IOUNITPAGE11_PHY_SPINUP_GROUP_MASK (0x03)
  1116. /****************************************************************************
  1117. * IOC Config Pages
  1118. ****************************************************************************/
  1119. /*IOC Page 0 */
  1120. typedef struct _MPI2_CONFIG_PAGE_IOC_0 {
  1121. MPI2_CONFIG_PAGE_HEADER Header; /*0x00 */
  1122. U32 Reserved1; /*0x04 */
  1123. U32 Reserved2; /*0x08 */
  1124. U16 VendorID; /*0x0C */
  1125. U16 DeviceID; /*0x0E */
  1126. U8 RevisionID; /*0x10 */
  1127. U8 Reserved3; /*0x11 */
  1128. U16 Reserved4; /*0x12 */
  1129. U32 ClassCode; /*0x14 */
  1130. U16 SubsystemVendorID; /*0x18 */
  1131. U16 SubsystemID; /*0x1A */
  1132. } MPI2_CONFIG_PAGE_IOC_0,
  1133. *PTR_MPI2_CONFIG_PAGE_IOC_0,
  1134. Mpi2IOCPage0_t, *pMpi2IOCPage0_t;
  1135. #define MPI2_IOCPAGE0_PAGEVERSION (0x02)
  1136. /*IOC Page 1 */
  1137. typedef struct _MPI2_CONFIG_PAGE_IOC_1 {
  1138. MPI2_CONFIG_PAGE_HEADER Header; /*0x00 */
  1139. U32 Flags; /*0x04 */
  1140. U32 CoalescingTimeout; /*0x08 */
  1141. U8 CoalescingDepth; /*0x0C */
  1142. U8 PCISlotNum; /*0x0D */
  1143. U8 PCIBusNum; /*0x0E */
  1144. U8 PCIDomainSegment; /*0x0F */
  1145. U32 Reserved1; /*0x10 */
  1146. U32 Reserved2; /*0x14 */
  1147. } MPI2_CONFIG_PAGE_IOC_1,
  1148. *PTR_MPI2_CONFIG_PAGE_IOC_1,
  1149. Mpi2IOCPage1_t, *pMpi2IOCPage1_t;
  1150. #define MPI2_IOCPAGE1_PAGEVERSION (0x05)
  1151. /*defines for IOC Page 1 Flags field */
  1152. #define MPI2_IOCPAGE1_REPLY_COALESCING (0x00000001)
  1153. #define MPI2_IOCPAGE1_PCISLOTNUM_UNKNOWN (0xFF)
  1154. #define MPI2_IOCPAGE1_PCIBUSNUM_UNKNOWN (0xFF)
  1155. #define MPI2_IOCPAGE1_PCIDOMAIN_UNKNOWN (0xFF)
  1156. /*IOC Page 6 */
  1157. typedef struct _MPI2_CONFIG_PAGE_IOC_6 {
  1158. MPI2_CONFIG_PAGE_HEADER Header; /*0x00 */
  1159. U32
  1160. CapabilitiesFlags; /*0x04 */
  1161. U8 MaxDrivesRAID0; /*0x08 */
  1162. U8 MaxDrivesRAID1; /*0x09 */
  1163. U8
  1164. MaxDrivesRAID1E; /*0x0A */
  1165. U8
  1166. MaxDrivesRAID10; /*0x0B */
  1167. U8 MinDrivesRAID0; /*0x0C */
  1168. U8 MinDrivesRAID1; /*0x0D */
  1169. U8
  1170. MinDrivesRAID1E; /*0x0E */
  1171. U8
  1172. MinDrivesRAID10; /*0x0F */
  1173. U32 Reserved1; /*0x10 */
  1174. U8
  1175. MaxGlobalHotSpares; /*0x14 */
  1176. U8 MaxPhysDisks; /*0x15 */
  1177. U8 MaxVolumes; /*0x16 */
  1178. U8 MaxConfigs; /*0x17 */
  1179. U8 MaxOCEDisks; /*0x18 */
  1180. U8 Reserved2; /*0x19 */
  1181. U16 Reserved3; /*0x1A */
  1182. U32
  1183. SupportedStripeSizeMapRAID0; /*0x1C */
  1184. U32
  1185. SupportedStripeSizeMapRAID1E; /*0x20 */
  1186. U32
  1187. SupportedStripeSizeMapRAID10; /*0x24 */
  1188. U32 Reserved4; /*0x28 */
  1189. U32 Reserved5; /*0x2C */
  1190. U16
  1191. DefaultMetadataSize; /*0x30 */
  1192. U16 Reserved6; /*0x32 */
  1193. U16
  1194. MaxBadBlockTableEntries; /*0x34 */
  1195. U16 Reserved7; /*0x36 */
  1196. U32
  1197. IRNvsramVersion; /*0x38 */
  1198. } MPI2_CONFIG_PAGE_IOC_6,
  1199. *PTR_MPI2_CONFIG_PAGE_IOC_6,
  1200. Mpi2IOCPage6_t, *pMpi2IOCPage6_t;
  1201. #define MPI2_IOCPAGE6_PAGEVERSION (0x05)
  1202. /*defines for IOC Page 6 CapabilitiesFlags */
  1203. #define MPI2_IOCPAGE6_CAP_FLAGS_4K_SECTORS_SUPPORT (0x00000020)
  1204. #define MPI2_IOCPAGE6_CAP_FLAGS_RAID10_SUPPORT (0x00000010)
  1205. #define MPI2_IOCPAGE6_CAP_FLAGS_RAID1_SUPPORT (0x00000008)
  1206. #define MPI2_IOCPAGE6_CAP_FLAGS_RAID1E_SUPPORT (0x00000004)
  1207. #define MPI2_IOCPAGE6_CAP_FLAGS_RAID0_SUPPORT (0x00000002)
  1208. #define MPI2_IOCPAGE6_CAP_FLAGS_GLOBAL_HOT_SPARE (0x00000001)
  1209. /*IOC Page 7 */
  1210. #define MPI2_IOCPAGE7_EVENTMASK_WORDS (4)
  1211. typedef struct _MPI2_CONFIG_PAGE_IOC_7 {
  1212. MPI2_CONFIG_PAGE_HEADER Header; /*0x00 */
  1213. U32 Reserved1; /*0x04 */
  1214. U32
  1215. EventMasks[MPI2_IOCPAGE7_EVENTMASK_WORDS];/*0x08 */
  1216. U16 SASBroadcastPrimitiveMasks; /*0x18 */
  1217. U16 SASNotifyPrimitiveMasks; /*0x1A */
  1218. U32 Reserved3; /*0x1C */
  1219. } MPI2_CONFIG_PAGE_IOC_7,
  1220. *PTR_MPI2_CONFIG_PAGE_IOC_7,
  1221. Mpi2IOCPage7_t, *pMpi2IOCPage7_t;
  1222. #define MPI2_IOCPAGE7_PAGEVERSION (0x02)
  1223. /*IOC Page 8 */
  1224. typedef struct _MPI2_CONFIG_PAGE_IOC_8 {
  1225. MPI2_CONFIG_PAGE_HEADER Header; /*0x00 */
  1226. U8 NumDevsPerEnclosure; /*0x04 */
  1227. U8 Reserved1; /*0x05 */
  1228. U16 Reserved2; /*0x06 */
  1229. U16 MaxPersistentEntries; /*0x08 */
  1230. U16 MaxNumPhysicalMappedIDs; /*0x0A */
  1231. U16 Flags; /*0x0C */
  1232. U16 Reserved3; /*0x0E */
  1233. U16 IRVolumeMappingFlags; /*0x10 */
  1234. U16 Reserved4; /*0x12 */
  1235. U32 Reserved5; /*0x14 */
  1236. } MPI2_CONFIG_PAGE_IOC_8,
  1237. *PTR_MPI2_CONFIG_PAGE_IOC_8,
  1238. Mpi2IOCPage8_t, *pMpi2IOCPage8_t;
  1239. #define MPI2_IOCPAGE8_PAGEVERSION (0x00)
  1240. /*defines for IOC Page 8 Flags field */
  1241. #define MPI2_IOCPAGE8_FLAGS_DA_START_SLOT_1 (0x00000020)
  1242. #define MPI2_IOCPAGE8_FLAGS_RESERVED_TARGETID_0 (0x00000010)
  1243. #define MPI2_IOCPAGE8_FLAGS_MASK_MAPPING_MODE (0x0000000E)
  1244. #define MPI2_IOCPAGE8_FLAGS_DEVICE_PERSISTENCE_MAPPING (0x00000000)
  1245. #define MPI2_IOCPAGE8_FLAGS_ENCLOSURE_SLOT_MAPPING (0x00000002)
  1246. #define MPI2_IOCPAGE8_FLAGS_DISABLE_PERSISTENT_MAPPING (0x00000001)
  1247. #define MPI2_IOCPAGE8_FLAGS_ENABLE_PERSISTENT_MAPPING (0x00000000)
  1248. /*defines for IOC Page 8 IRVolumeMappingFlags */
  1249. #define MPI2_IOCPAGE8_IRFLAGS_MASK_VOLUME_MAPPING_MODE (0x00000003)
  1250. #define MPI2_IOCPAGE8_IRFLAGS_LOW_VOLUME_MAPPING (0x00000000)
  1251. #define MPI2_IOCPAGE8_IRFLAGS_HIGH_VOLUME_MAPPING (0x00000001)
  1252. /****************************************************************************
  1253. * BIOS Config Pages
  1254. ****************************************************************************/
  1255. /*BIOS Page 1 */
  1256. typedef struct _MPI2_CONFIG_PAGE_BIOS_1 {
  1257. MPI2_CONFIG_PAGE_HEADER Header; /*0x00 */
  1258. U32 BiosOptions; /*0x04 */
  1259. U32 IOCSettings; /*0x08 */
  1260. U8 SSUTimeout; /*0x0C */
  1261. U8 Reserved1; /*0x0D */
  1262. U16 Reserved2; /*0x0E */
  1263. U32 DeviceSettings; /*0x10 */
  1264. U16 NumberOfDevices; /*0x14 */
  1265. U16 UEFIVersion; /*0x16 */
  1266. U16 IOTimeoutBlockDevicesNonRM; /*0x18 */
  1267. U16 IOTimeoutSequential; /*0x1A */
  1268. U16 IOTimeoutOther; /*0x1C */
  1269. U16 IOTimeoutBlockDevicesRM; /*0x1E */
  1270. } MPI2_CONFIG_PAGE_BIOS_1,
  1271. *PTR_MPI2_CONFIG_PAGE_BIOS_1,
  1272. Mpi2BiosPage1_t, *pMpi2BiosPage1_t;
  1273. #define MPI2_BIOSPAGE1_PAGEVERSION (0x07)
  1274. /*values for BIOS Page 1 BiosOptions field */
  1275. #define MPI2_BIOSPAGE1_OPTIONS_BOOT_LIST_ADD_ALT_BOOT_DEVICE (0x00008000)
  1276. #define MPI2_BIOSPAGE1_OPTIONS_ADVANCED_CONFIG (0x00004000)
  1277. #define MPI2_BIOSPAGE1_OPTIONS_PNS_MASK (0x00003800)
  1278. #define MPI2_BIOSPAGE1_OPTIONS_PNS_MASK (0x00003800)
  1279. #define MPI2_BIOSPAGE1_OPTIONS_PNS_PBDHL (0x00000000)
  1280. #define MPI2_BIOSPAGE1_OPTIONS_PNS_ENCSLOSURE (0x00000800)
  1281. #define MPI2_BIOSPAGE1_OPTIONS_PNS_LWWID (0x00001000)
  1282. #define MPI2_BIOSPAGE1_OPTIONS_PNS_PSENS (0x00001800)
  1283. #define MPI2_BIOSPAGE1_OPTIONS_PNS_ESPHY (0x00002000)
  1284. #define MPI2_BIOSPAGE1_OPTIONS_X86_DISABLE_BIOS (0x00000400)
  1285. #define MPI2_BIOSPAGE1_OPTIONS_MASK_REGISTRATION_UEFI_BSD (0x00000300)
  1286. #define MPI2_BIOSPAGE1_OPTIONS_USE_BIT0_REGISTRATION_UEFI_BSD (0x00000000)
  1287. #define MPI2_BIOSPAGE1_OPTIONS_FULL_REGISTRATION_UEFI_BSD (0x00000100)
  1288. #define MPI2_BIOSPAGE1_OPTIONS_ADAPTER_REGISTRATION_UEFI_BSD (0x00000200)
  1289. #define MPI2_BIOSPAGE1_OPTIONS_DISABLE_REGISTRATION_UEFI_BSD (0x00000300)
  1290. #define MPI2_BIOSPAGE1_OPTIONS_MASK_OEM_ID (0x000000F0)
  1291. #define MPI2_BIOSPAGE1_OPTIONS_LSI_OEM_ID (0x00000000)
  1292. #define MPI2_BIOSPAGE1_OPTIONS_MASK_UEFI_HII_REGISTRATION (0x00000006)
  1293. #define MPI2_BIOSPAGE1_OPTIONS_ENABLE_UEFI_HII (0x00000000)
  1294. #define MPI2_BIOSPAGE1_OPTIONS_DISABLE_UEFI_HII (0x00000002)
  1295. #define MPI2_BIOSPAGE1_OPTIONS_VERSION_CHECK_UEFI_HII (0x00000004)
  1296. #define MPI2_BIOSPAGE1_OPTIONS_DISABLE_BIOS (0x00000001)
  1297. /*values for BIOS Page 1 IOCSettings field */
  1298. #define MPI2_BIOSPAGE1_IOCSET_MASK_BOOT_PREFERENCE (0x00030000)
  1299. #define MPI2_BIOSPAGE1_IOCSET_ENCLOSURE_SLOT_BOOT (0x00000000)
  1300. #define MPI2_BIOSPAGE1_IOCSET_SAS_ADDRESS_BOOT (0x00010000)
  1301. #define MPI2_BIOSPAGE1_IOCSET_MASK_RM_SETTING (0x000000C0)
  1302. #define MPI2_BIOSPAGE1_IOCSET_NONE_RM_SETTING (0x00000000)
  1303. #define MPI2_BIOSPAGE1_IOCSET_BOOT_RM_SETTING (0x00000040)
  1304. #define MPI2_BIOSPAGE1_IOCSET_MEDIA_RM_SETTING (0x00000080)
  1305. #define MPI2_BIOSPAGE1_IOCSET_MASK_ADAPTER_SUPPORT (0x00000030)
  1306. #define MPI2_BIOSPAGE1_IOCSET_NO_SUPPORT (0x00000000)
  1307. #define MPI2_BIOSPAGE1_IOCSET_BIOS_SUPPORT (0x00000010)
  1308. #define MPI2_BIOSPAGE1_IOCSET_OS_SUPPORT (0x00000020)
  1309. #define MPI2_BIOSPAGE1_IOCSET_ALL_SUPPORT (0x00000030)
  1310. #define MPI2_BIOSPAGE1_IOCSET_ALTERNATE_CHS (0x00000008)
  1311. /*values for BIOS Page 1 DeviceSettings field */
  1312. #define MPI2_BIOSPAGE1_DEVSET_DISABLE_SMART_POLLING (0x00000010)
  1313. #define MPI2_BIOSPAGE1_DEVSET_DISABLE_SEQ_LUN (0x00000008)
  1314. #define MPI2_BIOSPAGE1_DEVSET_DISABLE_RM_LUN (0x00000004)
  1315. #define MPI2_BIOSPAGE1_DEVSET_DISABLE_NON_RM_LUN (0x00000002)
  1316. #define MPI2_BIOSPAGE1_DEVSET_DISABLE_OTHER_LUN (0x00000001)
  1317. /*defines for BIOS Page 1 UEFIVersion field */
  1318. #define MPI2_BIOSPAGE1_UEFI_VER_MAJOR_MASK (0xFF00)
  1319. #define MPI2_BIOSPAGE1_UEFI_VER_MAJOR_SHIFT (8)
  1320. #define MPI2_BIOSPAGE1_UEFI_VER_MINOR_MASK (0x00FF)
  1321. #define MPI2_BIOSPAGE1_UEFI_VER_MINOR_SHIFT (0)
  1322. /*BIOS Page 2 */
  1323. typedef struct _MPI2_BOOT_DEVICE_ADAPTER_ORDER {
  1324. U32 Reserved1; /*0x00 */
  1325. U32 Reserved2; /*0x04 */
  1326. U32 Reserved3; /*0x08 */
  1327. U32 Reserved4; /*0x0C */
  1328. U32 Reserved5; /*0x10 */
  1329. U32 Reserved6; /*0x14 */
  1330. } MPI2_BOOT_DEVICE_ADAPTER_ORDER,
  1331. *PTR_MPI2_BOOT_DEVICE_ADAPTER_ORDER,
  1332. Mpi2BootDeviceAdapterOrder_t,
  1333. *pMpi2BootDeviceAdapterOrder_t;
  1334. typedef struct _MPI2_BOOT_DEVICE_SAS_WWID {
  1335. U64 SASAddress; /*0x00 */
  1336. U8 LUN[8]; /*0x08 */
  1337. U32 Reserved1; /*0x10 */
  1338. U32 Reserved2; /*0x14 */
  1339. } MPI2_BOOT_DEVICE_SAS_WWID,
  1340. *PTR_MPI2_BOOT_DEVICE_SAS_WWID,
  1341. Mpi2BootDeviceSasWwid_t,
  1342. *pMpi2BootDeviceSasWwid_t;
  1343. typedef struct _MPI2_BOOT_DEVICE_ENCLOSURE_SLOT {
  1344. U64 EnclosureLogicalID; /*0x00 */
  1345. U32 Reserved1; /*0x08 */
  1346. U32 Reserved2; /*0x0C */
  1347. U16 SlotNumber; /*0x10 */
  1348. U16 Reserved3; /*0x12 */
  1349. U32 Reserved4; /*0x14 */
  1350. } MPI2_BOOT_DEVICE_ENCLOSURE_SLOT,
  1351. *PTR_MPI2_BOOT_DEVICE_ENCLOSURE_SLOT,
  1352. Mpi2BootDeviceEnclosureSlot_t,
  1353. *pMpi2BootDeviceEnclosureSlot_t;
  1354. typedef struct _MPI2_BOOT_DEVICE_DEVICE_NAME {
  1355. U64 DeviceName; /*0x00 */
  1356. U8 LUN[8]; /*0x08 */
  1357. U32 Reserved1; /*0x10 */
  1358. U32 Reserved2; /*0x14 */
  1359. } MPI2_BOOT_DEVICE_DEVICE_NAME,
  1360. *PTR_MPI2_BOOT_DEVICE_DEVICE_NAME,
  1361. Mpi2BootDeviceDeviceName_t,
  1362. *pMpi2BootDeviceDeviceName_t;
  1363. typedef union _MPI2_MPI2_BIOSPAGE2_BOOT_DEVICE {
  1364. MPI2_BOOT_DEVICE_ADAPTER_ORDER AdapterOrder;
  1365. MPI2_BOOT_DEVICE_SAS_WWID SasWwid;
  1366. MPI2_BOOT_DEVICE_ENCLOSURE_SLOT EnclosureSlot;
  1367. MPI2_BOOT_DEVICE_DEVICE_NAME DeviceName;
  1368. } MPI2_BIOSPAGE2_BOOT_DEVICE,
  1369. *PTR_MPI2_BIOSPAGE2_BOOT_DEVICE,
  1370. Mpi2BiosPage2BootDevice_t,
  1371. *pMpi2BiosPage2BootDevice_t;
  1372. typedef struct _MPI2_CONFIG_PAGE_BIOS_2 {
  1373. MPI2_CONFIG_PAGE_HEADER Header; /*0x00 */
  1374. U32 Reserved1; /*0x04 */
  1375. U32 Reserved2; /*0x08 */
  1376. U32 Reserved3; /*0x0C */
  1377. U32 Reserved4; /*0x10 */
  1378. U32 Reserved5; /*0x14 */
  1379. U32 Reserved6; /*0x18 */
  1380. U8 ReqBootDeviceForm; /*0x1C */
  1381. U8 Reserved7; /*0x1D */
  1382. U16 Reserved8; /*0x1E */
  1383. MPI2_BIOSPAGE2_BOOT_DEVICE RequestedBootDevice; /*0x20 */
  1384. U8 ReqAltBootDeviceForm; /*0x38 */
  1385. U8 Reserved9; /*0x39 */
  1386. U16 Reserved10; /*0x3A */
  1387. MPI2_BIOSPAGE2_BOOT_DEVICE RequestedAltBootDevice; /*0x3C */
  1388. U8 CurrentBootDeviceForm; /*0x58 */
  1389. U8 Reserved11; /*0x59 */
  1390. U16 Reserved12; /*0x5A */
  1391. MPI2_BIOSPAGE2_BOOT_DEVICE CurrentBootDevice; /*0x58 */
  1392. } MPI2_CONFIG_PAGE_BIOS_2, *PTR_MPI2_CONFIG_PAGE_BIOS_2,
  1393. Mpi2BiosPage2_t, *pMpi2BiosPage2_t;
  1394. #define MPI2_BIOSPAGE2_PAGEVERSION (0x04)
  1395. /*values for BIOS Page 2 BootDeviceForm fields */
  1396. #define MPI2_BIOSPAGE2_FORM_MASK (0x0F)
  1397. #define MPI2_BIOSPAGE2_FORM_NO_DEVICE_SPECIFIED (0x00)
  1398. #define MPI2_BIOSPAGE2_FORM_SAS_WWID (0x05)
  1399. #define MPI2_BIOSPAGE2_FORM_ENCLOSURE_SLOT (0x06)
  1400. #define MPI2_BIOSPAGE2_FORM_DEVICE_NAME (0x07)
  1401. /*BIOS Page 3 */
  1402. #define MPI2_BIOSPAGE3_NUM_ADAPTER (4)
  1403. typedef struct _MPI2_ADAPTER_INFO {
  1404. U8 PciBusNumber; /*0x00 */
  1405. U8 PciDeviceAndFunctionNumber; /*0x01 */
  1406. U16 AdapterFlags; /*0x02 */
  1407. } MPI2_ADAPTER_INFO, *PTR_MPI2_ADAPTER_INFO,
  1408. Mpi2AdapterInfo_t, *pMpi2AdapterInfo_t;
  1409. #define MPI2_ADAPTER_INFO_FLAGS_EMBEDDED (0x0001)
  1410. #define MPI2_ADAPTER_INFO_FLAGS_INIT_STATUS (0x0002)
  1411. typedef struct _MPI2_ADAPTER_ORDER_AUX {
  1412. U64 WWID; /* 0x00 */
  1413. U32 Reserved1; /* 0x08 */
  1414. U32 Reserved2; /* 0x0C */
  1415. } MPI2_ADAPTER_ORDER_AUX, *PTR_MPI2_ADAPTER_ORDER_AUX,
  1416. Mpi2AdapterOrderAux_t, *pMpi2AdapterOrderAux_t;
  1417. typedef struct _MPI2_CONFIG_PAGE_BIOS_3 {
  1418. MPI2_CONFIG_PAGE_HEADER Header; /*0x00 */
  1419. U32 GlobalFlags; /*0x04 */
  1420. U32 BiosVersion; /*0x08 */
  1421. MPI2_ADAPTER_INFO AdapterOrder[MPI2_BIOSPAGE3_NUM_ADAPTER];
  1422. U32 Reserved1; /*0x1C */
  1423. MPI2_ADAPTER_ORDER_AUX AdapterOrderAux[MPI2_BIOSPAGE3_NUM_ADAPTER];
  1424. } MPI2_CONFIG_PAGE_BIOS_3,
  1425. *PTR_MPI2_CONFIG_PAGE_BIOS_3,
  1426. Mpi2BiosPage3_t, *pMpi2BiosPage3_t;
  1427. #define MPI2_BIOSPAGE3_PAGEVERSION (0x01)
  1428. /*values for BIOS Page 3 GlobalFlags */
  1429. #define MPI2_BIOSPAGE3_FLAGS_PAUSE_ON_ERROR (0x00000002)
  1430. #define MPI2_BIOSPAGE3_FLAGS_VERBOSE_ENABLE (0x00000004)
  1431. #define MPI2_BIOSPAGE3_FLAGS_HOOK_INT_40_DISABLE (0x00000010)
  1432. #define MPI2_BIOSPAGE3_FLAGS_DEV_LIST_DISPLAY_MASK (0x000000E0)
  1433. #define MPI2_BIOSPAGE3_FLAGS_INSTALLED_DEV_DISPLAY (0x00000000)
  1434. #define MPI2_BIOSPAGE3_FLAGS_ADAPTER_DISPLAY (0x00000020)
  1435. #define MPI2_BIOSPAGE3_FLAGS_ADAPTER_DEV_DISPLAY (0x00000040)
  1436. /*BIOS Page 4 */
  1437. /*
  1438. *Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  1439. *one and check the value returned for NumPhys at runtime.
  1440. */
  1441. #ifndef MPI2_BIOS_PAGE_4_PHY_ENTRIES
  1442. #define MPI2_BIOS_PAGE_4_PHY_ENTRIES (1)
  1443. #endif
  1444. typedef struct _MPI2_BIOS4_ENTRY {
  1445. U64 ReassignmentWWID; /*0x00 */
  1446. U64 ReassignmentDeviceName; /*0x08 */
  1447. } MPI2_BIOS4_ENTRY, *PTR_MPI2_BIOS4_ENTRY,
  1448. Mpi2MBios4Entry_t, *pMpi2Bios4Entry_t;
  1449. typedef struct _MPI2_CONFIG_PAGE_BIOS_4 {
  1450. MPI2_CONFIG_PAGE_HEADER Header; /*0x00 */
  1451. U8 NumPhys; /*0x04 */
  1452. U8 Reserved1; /*0x05 */
  1453. U16 Reserved2; /*0x06 */
  1454. MPI2_BIOS4_ENTRY
  1455. Phy[MPI2_BIOS_PAGE_4_PHY_ENTRIES]; /*0x08 */
  1456. } MPI2_CONFIG_PAGE_BIOS_4, *PTR_MPI2_CONFIG_PAGE_BIOS_4,
  1457. Mpi2BiosPage4_t, *pMpi2BiosPage4_t;
  1458. #define MPI2_BIOSPAGE4_PAGEVERSION (0x01)
  1459. /****************************************************************************
  1460. * RAID Volume Config Pages
  1461. ****************************************************************************/
  1462. /*RAID Volume Page 0 */
  1463. typedef struct _MPI2_RAIDVOL0_PHYS_DISK {
  1464. U8 RAIDSetNum; /*0x00 */
  1465. U8 PhysDiskMap; /*0x01 */
  1466. U8 PhysDiskNum; /*0x02 */
  1467. U8 Reserved; /*0x03 */
  1468. } MPI2_RAIDVOL0_PHYS_DISK, *PTR_MPI2_RAIDVOL0_PHYS_DISK,
  1469. Mpi2RaidVol0PhysDisk_t, *pMpi2RaidVol0PhysDisk_t;
  1470. /*defines for the PhysDiskMap field */
  1471. #define MPI2_RAIDVOL0_PHYSDISK_PRIMARY (0x01)
  1472. #define MPI2_RAIDVOL0_PHYSDISK_SECONDARY (0x02)
  1473. typedef struct _MPI2_RAIDVOL0_SETTINGS {
  1474. U16 Settings; /*0x00 */
  1475. U8 HotSparePool; /*0x01 */
  1476. U8 Reserved; /*0x02 */
  1477. } MPI2_RAIDVOL0_SETTINGS, *PTR_MPI2_RAIDVOL0_SETTINGS,
  1478. Mpi2RaidVol0Settings_t,
  1479. *pMpi2RaidVol0Settings_t;
  1480. /*RAID Volume Page 0 HotSparePool defines, also used in RAID Physical Disk */
  1481. #define MPI2_RAID_HOT_SPARE_POOL_0 (0x01)
  1482. #define MPI2_RAID_HOT_SPARE_POOL_1 (0x02)
  1483. #define MPI2_RAID_HOT_SPARE_POOL_2 (0x04)
  1484. #define MPI2_RAID_HOT_SPARE_POOL_3 (0x08)
  1485. #define MPI2_RAID_HOT_SPARE_POOL_4 (0x10)
  1486. #define MPI2_RAID_HOT_SPARE_POOL_5 (0x20)
  1487. #define MPI2_RAID_HOT_SPARE_POOL_6 (0x40)
  1488. #define MPI2_RAID_HOT_SPARE_POOL_7 (0x80)
  1489. /*RAID Volume Page 0 VolumeSettings defines */
  1490. #define MPI2_RAIDVOL0_SETTING_USE_PRODUCT_ID_SUFFIX (0x0008)
  1491. #define MPI2_RAIDVOL0_SETTING_AUTO_CONFIG_HSWAP_DISABLE (0x0004)
  1492. #define MPI2_RAIDVOL0_SETTING_MASK_WRITE_CACHING (0x0003)
  1493. #define MPI2_RAIDVOL0_SETTING_UNCHANGED (0x0000)
  1494. #define MPI2_RAIDVOL0_SETTING_DISABLE_WRITE_CACHING (0x0001)
  1495. #define MPI2_RAIDVOL0_SETTING_ENABLE_WRITE_CACHING (0x0002)
  1496. /*
  1497. *Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  1498. *one and check the value returned for NumPhysDisks at runtime.
  1499. */
  1500. #ifndef MPI2_RAID_VOL_PAGE_0_PHYSDISK_MAX
  1501. #define MPI2_RAID_VOL_PAGE_0_PHYSDISK_MAX (1)
  1502. #endif
  1503. typedef struct _MPI2_CONFIG_PAGE_RAID_VOL_0 {
  1504. MPI2_CONFIG_PAGE_HEADER Header; /*0x00 */
  1505. U16 DevHandle; /*0x04 */
  1506. U8 VolumeState; /*0x06 */
  1507. U8 VolumeType; /*0x07 */
  1508. U32 VolumeStatusFlags; /*0x08 */
  1509. MPI2_RAIDVOL0_SETTINGS VolumeSettings; /*0x0C */
  1510. U64 MaxLBA; /*0x10 */
  1511. U32 StripeSize; /*0x18 */
  1512. U16 BlockSize; /*0x1C */
  1513. U16 Reserved1; /*0x1E */
  1514. U8 SupportedPhysDisks;/*0x20 */
  1515. U8 ResyncRate; /*0x21 */
  1516. U16 DataScrubDuration; /*0x22 */
  1517. U8 NumPhysDisks; /*0x24 */
  1518. U8 Reserved2; /*0x25 */
  1519. U8 Reserved3; /*0x26 */
  1520. U8 InactiveStatus; /*0x27 */
  1521. MPI2_RAIDVOL0_PHYS_DISK
  1522. PhysDisk[MPI2_RAID_VOL_PAGE_0_PHYSDISK_MAX]; /*0x28 */
  1523. } MPI2_CONFIG_PAGE_RAID_VOL_0,
  1524. *PTR_MPI2_CONFIG_PAGE_RAID_VOL_0,
  1525. Mpi2RaidVolPage0_t, *pMpi2RaidVolPage0_t;
  1526. #define MPI2_RAIDVOLPAGE0_PAGEVERSION (0x0A)
  1527. /*values for RAID VolumeState */
  1528. #define MPI2_RAID_VOL_STATE_MISSING (0x00)
  1529. #define MPI2_RAID_VOL_STATE_FAILED (0x01)
  1530. #define MPI2_RAID_VOL_STATE_INITIALIZING (0x02)
  1531. #define MPI2_RAID_VOL_STATE_ONLINE (0x03)
  1532. #define MPI2_RAID_VOL_STATE_DEGRADED (0x04)
  1533. #define MPI2_RAID_VOL_STATE_OPTIMAL (0x05)
  1534. /*values for RAID VolumeType */
  1535. #define MPI2_RAID_VOL_TYPE_RAID0 (0x00)
  1536. #define MPI2_RAID_VOL_TYPE_RAID1E (0x01)
  1537. #define MPI2_RAID_VOL_TYPE_RAID1 (0x02)
  1538. #define MPI2_RAID_VOL_TYPE_RAID10 (0x05)
  1539. #define MPI2_RAID_VOL_TYPE_UNKNOWN (0xFF)
  1540. /*values for RAID Volume Page 0 VolumeStatusFlags field */
  1541. #define MPI2_RAIDVOL0_STATUS_FLAG_PENDING_RESYNC (0x02000000)
  1542. #define MPI2_RAIDVOL0_STATUS_FLAG_BACKG_INIT_PENDING (0x01000000)
  1543. #define MPI2_RAIDVOL0_STATUS_FLAG_MDC_PENDING (0x00800000)
  1544. #define MPI2_RAIDVOL0_STATUS_FLAG_USER_CONSIST_PENDING (0x00400000)
  1545. #define MPI2_RAIDVOL0_STATUS_FLAG_MAKE_DATA_CONSISTENT (0x00200000)
  1546. #define MPI2_RAIDVOL0_STATUS_FLAG_DATA_SCRUB (0x00100000)
  1547. #define MPI2_RAIDVOL0_STATUS_FLAG_CONSISTENCY_CHECK (0x00080000)
  1548. #define MPI2_RAIDVOL0_STATUS_FLAG_CAPACITY_EXPANSION (0x00040000)
  1549. #define MPI2_RAIDVOL0_STATUS_FLAG_BACKGROUND_INIT (0x00020000)
  1550. #define MPI2_RAIDVOL0_STATUS_FLAG_RESYNC_IN_PROGRESS (0x00010000)
  1551. #define MPI2_RAIDVOL0_STATUS_FLAG_VOL_NOT_CONSISTENT (0x00000080)
  1552. #define MPI2_RAIDVOL0_STATUS_FLAG_OCE_ALLOWED (0x00000040)
  1553. #define MPI2_RAIDVOL0_STATUS_FLAG_BGI_COMPLETE (0x00000020)
  1554. #define MPI2_RAIDVOL0_STATUS_FLAG_1E_OFFSET_MIRROR (0x00000000)
  1555. #define MPI2_RAIDVOL0_STATUS_FLAG_1E_ADJACENT_MIRROR (0x00000010)
  1556. #define MPI2_RAIDVOL0_STATUS_FLAG_BAD_BLOCK_TABLE_FULL (0x00000008)
  1557. #define MPI2_RAIDVOL0_STATUS_FLAG_VOLUME_INACTIVE (0x00000004)
  1558. #define MPI2_RAIDVOL0_STATUS_FLAG_QUIESCED (0x00000002)
  1559. #define MPI2_RAIDVOL0_STATUS_FLAG_ENABLED (0x00000001)
  1560. /*values for RAID Volume Page 0 SupportedPhysDisks field */
  1561. #define MPI2_RAIDVOL0_SUPPORT_SOLID_STATE_DISKS (0x08)
  1562. #define MPI2_RAIDVOL0_SUPPORT_HARD_DISKS (0x04)
  1563. #define MPI2_RAIDVOL0_SUPPORT_SAS_PROTOCOL (0x02)
  1564. #define MPI2_RAIDVOL0_SUPPORT_SATA_PROTOCOL (0x01)
  1565. /*values for RAID Volume Page 0 InactiveStatus field */
  1566. #define MPI2_RAIDVOLPAGE0_UNKNOWN_INACTIVE (0x00)
  1567. #define MPI2_RAIDVOLPAGE0_STALE_METADATA_INACTIVE (0x01)
  1568. #define MPI2_RAIDVOLPAGE0_FOREIGN_VOLUME_INACTIVE (0x02)
  1569. #define MPI2_RAIDVOLPAGE0_INSUFFICIENT_RESOURCE_INACTIVE (0x03)
  1570. #define MPI2_RAIDVOLPAGE0_CLONE_VOLUME_INACTIVE (0x04)
  1571. #define MPI2_RAIDVOLPAGE0_INSUFFICIENT_METADATA_INACTIVE (0x05)
  1572. #define MPI2_RAIDVOLPAGE0_PREVIOUSLY_DELETED (0x06)
  1573. /*RAID Volume Page 1 */
  1574. typedef struct _MPI2_CONFIG_PAGE_RAID_VOL_1 {
  1575. MPI2_CONFIG_PAGE_HEADER Header; /*0x00 */
  1576. U16 DevHandle; /*0x04 */
  1577. U16 Reserved0; /*0x06 */
  1578. U8 GUID[24]; /*0x08 */
  1579. U8 Name[16]; /*0x20 */
  1580. U64 WWID; /*0x30 */
  1581. U32 Reserved1; /*0x38 */
  1582. U32 Reserved2; /*0x3C */
  1583. } MPI2_CONFIG_PAGE_RAID_VOL_1,
  1584. *PTR_MPI2_CONFIG_PAGE_RAID_VOL_1,
  1585. Mpi2RaidVolPage1_t, *pMpi2RaidVolPage1_t;
  1586. #define MPI2_RAIDVOLPAGE1_PAGEVERSION (0x03)
  1587. /****************************************************************************
  1588. * RAID Physical Disk Config Pages
  1589. ****************************************************************************/
  1590. /*RAID Physical Disk Page 0 */
  1591. typedef struct _MPI2_RAIDPHYSDISK0_SETTINGS {
  1592. U16 Reserved1; /*0x00 */
  1593. U8 HotSparePool; /*0x02 */
  1594. U8 Reserved2; /*0x03 */
  1595. } MPI2_RAIDPHYSDISK0_SETTINGS,
  1596. *PTR_MPI2_RAIDPHYSDISK0_SETTINGS,
  1597. Mpi2RaidPhysDisk0Settings_t,
  1598. *pMpi2RaidPhysDisk0Settings_t;
  1599. /*use MPI2_RAID_HOT_SPARE_POOL_ defines for the HotSparePool field */
  1600. typedef struct _MPI2_RAIDPHYSDISK0_INQUIRY_DATA {
  1601. U8 VendorID[8]; /*0x00 */
  1602. U8 ProductID[16]; /*0x08 */
  1603. U8 ProductRevLevel[4]; /*0x18 */
  1604. U8 SerialNum[32]; /*0x1C */
  1605. } MPI2_RAIDPHYSDISK0_INQUIRY_DATA,
  1606. *PTR_MPI2_RAIDPHYSDISK0_INQUIRY_DATA,
  1607. Mpi2RaidPhysDisk0InquiryData_t,
  1608. *pMpi2RaidPhysDisk0InquiryData_t;
  1609. typedef struct _MPI2_CONFIG_PAGE_RD_PDISK_0 {
  1610. MPI2_CONFIG_PAGE_HEADER Header; /*0x00 */
  1611. U16 DevHandle; /*0x04 */
  1612. U8 Reserved1; /*0x06 */
  1613. U8 PhysDiskNum; /*0x07 */
  1614. MPI2_RAIDPHYSDISK0_SETTINGS PhysDiskSettings; /*0x08 */
  1615. U32 Reserved2; /*0x0C */
  1616. MPI2_RAIDPHYSDISK0_INQUIRY_DATA InquiryData; /*0x10 */
  1617. U32 Reserved3; /*0x4C */
  1618. U8 PhysDiskState; /*0x50 */
  1619. U8 OfflineReason; /*0x51 */
  1620. U8 IncompatibleReason; /*0x52 */
  1621. U8 PhysDiskAttributes; /*0x53 */
  1622. U32 PhysDiskStatusFlags;/*0x54 */
  1623. U64 DeviceMaxLBA; /*0x58 */
  1624. U64 HostMaxLBA; /*0x60 */
  1625. U64 CoercedMaxLBA; /*0x68 */
  1626. U16 BlockSize; /*0x70 */
  1627. U16 Reserved5; /*0x72 */
  1628. U32 Reserved6; /*0x74 */
  1629. } MPI2_CONFIG_PAGE_RD_PDISK_0,
  1630. *PTR_MPI2_CONFIG_PAGE_RD_PDISK_0,
  1631. Mpi2RaidPhysDiskPage0_t,
  1632. *pMpi2RaidPhysDiskPage0_t;
  1633. #define MPI2_RAIDPHYSDISKPAGE0_PAGEVERSION (0x05)
  1634. /*PhysDiskState defines */
  1635. #define MPI2_RAID_PD_STATE_NOT_CONFIGURED (0x00)
  1636. #define MPI2_RAID_PD_STATE_NOT_COMPATIBLE (0x01)
  1637. #define MPI2_RAID_PD_STATE_OFFLINE (0x02)
  1638. #define MPI2_RAID_PD_STATE_ONLINE (0x03)
  1639. #define MPI2_RAID_PD_STATE_HOT_SPARE (0x04)
  1640. #define MPI2_RAID_PD_STATE_DEGRADED (0x05)
  1641. #define MPI2_RAID_PD_STATE_REBUILDING (0x06)
  1642. #define MPI2_RAID_PD_STATE_OPTIMAL (0x07)
  1643. /*OfflineReason defines */
  1644. #define MPI2_PHYSDISK0_ONLINE (0x00)
  1645. #define MPI2_PHYSDISK0_OFFLINE_MISSING (0x01)
  1646. #define MPI2_PHYSDISK0_OFFLINE_FAILED (0x03)
  1647. #define MPI2_PHYSDISK0_OFFLINE_INITIALIZING (0x04)
  1648. #define MPI2_PHYSDISK0_OFFLINE_REQUESTED (0x05)
  1649. #define MPI2_PHYSDISK0_OFFLINE_FAILED_REQUESTED (0x06)
  1650. #define MPI2_PHYSDISK0_OFFLINE_OTHER (0xFF)
  1651. /*IncompatibleReason defines */
  1652. #define MPI2_PHYSDISK0_COMPATIBLE (0x00)
  1653. #define MPI2_PHYSDISK0_INCOMPATIBLE_PROTOCOL (0x01)
  1654. #define MPI2_PHYSDISK0_INCOMPATIBLE_BLOCKSIZE (0x02)
  1655. #define MPI2_PHYSDISK0_INCOMPATIBLE_MAX_LBA (0x03)
  1656. #define MPI2_PHYSDISK0_INCOMPATIBLE_SATA_EXTENDED_CMD (0x04)
  1657. #define MPI2_PHYSDISK0_INCOMPATIBLE_REMOVEABLE_MEDIA (0x05)
  1658. #define MPI2_PHYSDISK0_INCOMPATIBLE_MEDIA_TYPE (0x06)
  1659. #define MPI2_PHYSDISK0_INCOMPATIBLE_UNKNOWN (0xFF)
  1660. /*PhysDiskAttributes defines */
  1661. #define MPI2_PHYSDISK0_ATTRIB_MEDIA_MASK (0x0C)
  1662. #define MPI2_PHYSDISK0_ATTRIB_SOLID_STATE_DRIVE (0x08)
  1663. #define MPI2_PHYSDISK0_ATTRIB_HARD_DISK_DRIVE (0x04)
  1664. #define MPI2_PHYSDISK0_ATTRIB_PROTOCOL_MASK (0x03)
  1665. #define MPI2_PHYSDISK0_ATTRIB_SAS_PROTOCOL (0x02)
  1666. #define MPI2_PHYSDISK0_ATTRIB_SATA_PROTOCOL (0x01)
  1667. /*PhysDiskStatusFlags defines */
  1668. #define MPI2_PHYSDISK0_STATUS_FLAG_NOT_CERTIFIED (0x00000040)
  1669. #define MPI2_PHYSDISK0_STATUS_FLAG_OCE_TARGET (0x00000020)
  1670. #define MPI2_PHYSDISK0_STATUS_FLAG_WRITE_CACHE_ENABLED (0x00000010)
  1671. #define MPI2_PHYSDISK0_STATUS_FLAG_OPTIMAL_PREVIOUS (0x00000000)
  1672. #define MPI2_PHYSDISK0_STATUS_FLAG_NOT_OPTIMAL_PREVIOUS (0x00000008)
  1673. #define MPI2_PHYSDISK0_STATUS_FLAG_INACTIVE_VOLUME (0x00000004)
  1674. #define MPI2_PHYSDISK0_STATUS_FLAG_QUIESCED (0x00000002)
  1675. #define MPI2_PHYSDISK0_STATUS_FLAG_OUT_OF_SYNC (0x00000001)
  1676. /*RAID Physical Disk Page 1 */
  1677. /*
  1678. *Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  1679. *one and check the value returned for NumPhysDiskPaths at runtime.
  1680. */
  1681. #ifndef MPI2_RAID_PHYS_DISK1_PATH_MAX
  1682. #define MPI2_RAID_PHYS_DISK1_PATH_MAX (1)
  1683. #endif
  1684. typedef struct _MPI2_RAIDPHYSDISK1_PATH {
  1685. U16 DevHandle; /*0x00 */
  1686. U16 Reserved1; /*0x02 */
  1687. U64 WWID; /*0x04 */
  1688. U64 OwnerWWID; /*0x0C */
  1689. U8 OwnerIdentifier; /*0x14 */
  1690. U8 Reserved2; /*0x15 */
  1691. U16 Flags; /*0x16 */
  1692. } MPI2_RAIDPHYSDISK1_PATH, *PTR_MPI2_RAIDPHYSDISK1_PATH,
  1693. Mpi2RaidPhysDisk1Path_t,
  1694. *pMpi2RaidPhysDisk1Path_t;
  1695. /*RAID Physical Disk Page 1 Physical Disk Path Flags field defines */
  1696. #define MPI2_RAID_PHYSDISK1_FLAG_PRIMARY (0x0004)
  1697. #define MPI2_RAID_PHYSDISK1_FLAG_BROKEN (0x0002)
  1698. #define MPI2_RAID_PHYSDISK1_FLAG_INVALID (0x0001)
  1699. typedef struct _MPI2_CONFIG_PAGE_RD_PDISK_1 {
  1700. MPI2_CONFIG_PAGE_HEADER Header; /*0x00 */
  1701. U8 NumPhysDiskPaths; /*0x04 */
  1702. U8 PhysDiskNum; /*0x05 */
  1703. U16 Reserved1; /*0x06 */
  1704. U32 Reserved2; /*0x08 */
  1705. MPI2_RAIDPHYSDISK1_PATH
  1706. PhysicalDiskPath[MPI2_RAID_PHYS_DISK1_PATH_MAX];/*0x0C */
  1707. } MPI2_CONFIG_PAGE_RD_PDISK_1,
  1708. *PTR_MPI2_CONFIG_PAGE_RD_PDISK_1,
  1709. Mpi2RaidPhysDiskPage1_t,
  1710. *pMpi2RaidPhysDiskPage1_t;
  1711. #define MPI2_RAIDPHYSDISKPAGE1_PAGEVERSION (0x02)
  1712. /****************************************************************************
  1713. * values for fields used by several types of SAS Config Pages
  1714. ****************************************************************************/
  1715. /*values for NegotiatedLinkRates fields */
  1716. #define MPI2_SAS_NEG_LINK_RATE_MASK_LOGICAL (0xF0)
  1717. #define MPI2_SAS_NEG_LINK_RATE_SHIFT_LOGICAL (4)
  1718. #define MPI2_SAS_NEG_LINK_RATE_MASK_PHYSICAL (0x0F)
  1719. /*link rates used for Negotiated Physical and Logical Link Rate */
  1720. #define MPI2_SAS_NEG_LINK_RATE_UNKNOWN_LINK_RATE (0x00)
  1721. #define MPI2_SAS_NEG_LINK_RATE_PHY_DISABLED (0x01)
  1722. #define MPI2_SAS_NEG_LINK_RATE_NEGOTIATION_FAILED (0x02)
  1723. #define MPI2_SAS_NEG_LINK_RATE_SATA_OOB_COMPLETE (0x03)
  1724. #define MPI2_SAS_NEG_LINK_RATE_PORT_SELECTOR (0x04)
  1725. #define MPI2_SAS_NEG_LINK_RATE_SMP_RESET_IN_PROGRESS (0x05)
  1726. #define MPI2_SAS_NEG_LINK_RATE_UNSUPPORTED_PHY (0x06)
  1727. #define MPI2_SAS_NEG_LINK_RATE_1_5 (0x08)
  1728. #define MPI2_SAS_NEG_LINK_RATE_3_0 (0x09)
  1729. #define MPI2_SAS_NEG_LINK_RATE_6_0 (0x0A)
  1730. #define MPI25_SAS_NEG_LINK_RATE_12_0 (0x0B)
  1731. #define MPI26_SAS_NEG_LINK_RATE_22_5 (0x0C)
  1732. /*values for AttachedPhyInfo fields */
  1733. #define MPI2_SAS_APHYINFO_INSIDE_ZPSDS_PERSISTENT (0x00000040)
  1734. #define MPI2_SAS_APHYINFO_REQUESTED_INSIDE_ZPSDS (0x00000020)
  1735. #define MPI2_SAS_APHYINFO_BREAK_REPLY_CAPABLE (0x00000010)
  1736. #define MPI2_SAS_APHYINFO_REASON_MASK (0x0000000F)
  1737. #define MPI2_SAS_APHYINFO_REASON_UNKNOWN (0x00000000)
  1738. #define MPI2_SAS_APHYINFO_REASON_POWER_ON (0x00000001)
  1739. #define MPI2_SAS_APHYINFO_REASON_HARD_RESET (0x00000002)
  1740. #define MPI2_SAS_APHYINFO_REASON_SMP_PHY_CONTROL (0x00000003)
  1741. #define MPI2_SAS_APHYINFO_REASON_LOSS_OF_SYNC (0x00000004)
  1742. #define MPI2_SAS_APHYINFO_REASON_MULTIPLEXING_SEQ (0x00000005)
  1743. #define MPI2_SAS_APHYINFO_REASON_IT_NEXUS_LOSS_TIMER (0x00000006)
  1744. #define MPI2_SAS_APHYINFO_REASON_BREAK_TIMEOUT (0x00000007)
  1745. #define MPI2_SAS_APHYINFO_REASON_PHY_TEST_STOPPED (0x00000008)
  1746. /*values for PhyInfo fields */
  1747. #define MPI2_SAS_PHYINFO_PHY_VACANT (0x80000000)
  1748. #define MPI2_SAS_PHYINFO_PHY_POWER_CONDITION_MASK (0x18000000)
  1749. #define MPI2_SAS_PHYINFO_SHIFT_PHY_POWER_CONDITION (27)
  1750. #define MPI2_SAS_PHYINFO_PHY_POWER_ACTIVE (0x00000000)
  1751. #define MPI2_SAS_PHYINFO_PHY_POWER_PARTIAL (0x08000000)
  1752. #define MPI2_SAS_PHYINFO_PHY_POWER_SLUMBER (0x10000000)
  1753. #define MPI2_SAS_PHYINFO_CHANGED_REQ_INSIDE_ZPSDS (0x04000000)
  1754. #define MPI2_SAS_PHYINFO_INSIDE_ZPSDS_PERSISTENT (0x02000000)
  1755. #define MPI2_SAS_PHYINFO_REQ_INSIDE_ZPSDS (0x01000000)
  1756. #define MPI2_SAS_PHYINFO_ZONE_GROUP_PERSISTENT (0x00400000)
  1757. #define MPI2_SAS_PHYINFO_INSIDE_ZPSDS (0x00200000)
  1758. #define MPI2_SAS_PHYINFO_ZONING_ENABLED (0x00100000)
  1759. #define MPI2_SAS_PHYINFO_REASON_MASK (0x000F0000)
  1760. #define MPI2_SAS_PHYINFO_REASON_UNKNOWN (0x00000000)
  1761. #define MPI2_SAS_PHYINFO_REASON_POWER_ON (0x00010000)
  1762. #define MPI2_SAS_PHYINFO_REASON_HARD_RESET (0x00020000)
  1763. #define MPI2_SAS_PHYINFO_REASON_SMP_PHY_CONTROL (0x00030000)
  1764. #define MPI2_SAS_PHYINFO_REASON_LOSS_OF_SYNC (0x00040000)
  1765. #define MPI2_SAS_PHYINFO_REASON_MULTIPLEXING_SEQ (0x00050000)
  1766. #define MPI2_SAS_PHYINFO_REASON_IT_NEXUS_LOSS_TIMER (0x00060000)
  1767. #define MPI2_SAS_PHYINFO_REASON_BREAK_TIMEOUT (0x00070000)
  1768. #define MPI2_SAS_PHYINFO_REASON_PHY_TEST_STOPPED (0x00080000)
  1769. #define MPI2_SAS_PHYINFO_MULTIPLEXING_SUPPORTED (0x00008000)
  1770. #define MPI2_SAS_PHYINFO_SATA_PORT_ACTIVE (0x00004000)
  1771. #define MPI2_SAS_PHYINFO_SATA_PORT_SELECTOR_PRESENT (0x00002000)
  1772. #define MPI2_SAS_PHYINFO_VIRTUAL_PHY (0x00001000)
  1773. #define MPI2_SAS_PHYINFO_MASK_PARTIAL_PATHWAY_TIME (0x00000F00)
  1774. #define MPI2_SAS_PHYINFO_SHIFT_PARTIAL_PATHWAY_TIME (8)
  1775. #define MPI2_SAS_PHYINFO_MASK_ROUTING_ATTRIBUTE (0x000000F0)
  1776. #define MPI2_SAS_PHYINFO_DIRECT_ROUTING (0x00000000)
  1777. #define MPI2_SAS_PHYINFO_SUBTRACTIVE_ROUTING (0x00000010)
  1778. #define MPI2_SAS_PHYINFO_TABLE_ROUTING (0x00000020)
  1779. /*values for SAS ProgrammedLinkRate fields */
  1780. #define MPI2_SAS_PRATE_MAX_RATE_MASK (0xF0)
  1781. #define MPI2_SAS_PRATE_MAX_RATE_NOT_PROGRAMMABLE (0x00)
  1782. #define MPI2_SAS_PRATE_MAX_RATE_1_5 (0x80)
  1783. #define MPI2_SAS_PRATE_MAX_RATE_3_0 (0x90)
  1784. #define MPI2_SAS_PRATE_MAX_RATE_6_0 (0xA0)
  1785. #define MPI25_SAS_PRATE_MAX_RATE_12_0 (0xB0)
  1786. #define MPI26_SAS_PRATE_MAX_RATE_22_5 (0xC0)
  1787. #define MPI2_SAS_PRATE_MIN_RATE_MASK (0x0F)
  1788. #define MPI2_SAS_PRATE_MIN_RATE_NOT_PROGRAMMABLE (0x00)
  1789. #define MPI2_SAS_PRATE_MIN_RATE_1_5 (0x08)
  1790. #define MPI2_SAS_PRATE_MIN_RATE_3_0 (0x09)
  1791. #define MPI2_SAS_PRATE_MIN_RATE_6_0 (0x0A)
  1792. #define MPI25_SAS_PRATE_MIN_RATE_12_0 (0x0B)
  1793. #define MPI26_SAS_PRATE_MIN_RATE_22_5 (0x0C)
  1794. /*values for SAS HwLinkRate fields */
  1795. #define MPI2_SAS_HWRATE_MAX_RATE_MASK (0xF0)
  1796. #define MPI2_SAS_HWRATE_MAX_RATE_1_5 (0x80)
  1797. #define MPI2_SAS_HWRATE_MAX_RATE_3_0 (0x90)
  1798. #define MPI2_SAS_HWRATE_MAX_RATE_6_0 (0xA0)
  1799. #define MPI25_SAS_HWRATE_MAX_RATE_12_0 (0xB0)
  1800. #define MPI26_SAS_HWRATE_MAX_RATE_22_5 (0xC0)
  1801. #define MPI2_SAS_HWRATE_MIN_RATE_MASK (0x0F)
  1802. #define MPI2_SAS_HWRATE_MIN_RATE_1_5 (0x08)
  1803. #define MPI2_SAS_HWRATE_MIN_RATE_3_0 (0x09)
  1804. #define MPI2_SAS_HWRATE_MIN_RATE_6_0 (0x0A)
  1805. #define MPI25_SAS_HWRATE_MIN_RATE_12_0 (0x0B)
  1806. #define MPI26_SAS_HWRATE_MIN_RATE_22_5 (0x0C)
  1807. /****************************************************************************
  1808. * SAS IO Unit Config Pages
  1809. ****************************************************************************/
  1810. /*SAS IO Unit Page 0 */
  1811. typedef struct _MPI2_SAS_IO_UNIT0_PHY_DATA {
  1812. U8 Port; /*0x00 */
  1813. U8 PortFlags; /*0x01 */
  1814. U8 PhyFlags; /*0x02 */
  1815. U8 NegotiatedLinkRate; /*0x03 */
  1816. U32 ControllerPhyDeviceInfo;/*0x04 */
  1817. U16 AttachedDevHandle; /*0x08 */
  1818. U16 ControllerDevHandle; /*0x0A */
  1819. U32 DiscoveryStatus; /*0x0C */
  1820. U32 Reserved; /*0x10 */
  1821. } MPI2_SAS_IO_UNIT0_PHY_DATA,
  1822. *PTR_MPI2_SAS_IO_UNIT0_PHY_DATA,
  1823. Mpi2SasIOUnit0PhyData_t,
  1824. *pMpi2SasIOUnit0PhyData_t;
  1825. /*
  1826. *Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  1827. *one and check the value returned for NumPhys at runtime.
  1828. */
  1829. #ifndef MPI2_SAS_IOUNIT0_PHY_MAX
  1830. #define MPI2_SAS_IOUNIT0_PHY_MAX (1)
  1831. #endif
  1832. typedef struct _MPI2_CONFIG_PAGE_SASIOUNIT_0 {
  1833. MPI2_CONFIG_EXTENDED_PAGE_HEADER Header; /*0x00 */
  1834. U32 Reserved1;/*0x08 */
  1835. U8 NumPhys; /*0x0C */
  1836. U8 Reserved2;/*0x0D */
  1837. U16 Reserved3;/*0x0E */
  1838. MPI2_SAS_IO_UNIT0_PHY_DATA
  1839. PhyData[MPI2_SAS_IOUNIT0_PHY_MAX]; /*0x10 */
  1840. } MPI2_CONFIG_PAGE_SASIOUNIT_0,
  1841. *PTR_MPI2_CONFIG_PAGE_SASIOUNIT_0,
  1842. Mpi2SasIOUnitPage0_t, *pMpi2SasIOUnitPage0_t;
  1843. #define MPI2_SASIOUNITPAGE0_PAGEVERSION (0x05)
  1844. /*values for SAS IO Unit Page 0 PortFlags */
  1845. #define MPI2_SASIOUNIT0_PORTFLAGS_DISCOVERY_IN_PROGRESS (0x08)
  1846. #define MPI2_SASIOUNIT0_PORTFLAGS_AUTO_PORT_CONFIG (0x01)
  1847. /*values for SAS IO Unit Page 0 PhyFlags */
  1848. #define MPI2_SASIOUNIT0_PHYFLAGS_INIT_PERSIST_CONNECT (0x40)
  1849. #define MPI2_SASIOUNIT0_PHYFLAGS_TARG_PERSIST_CONNECT (0x20)
  1850. #define MPI2_SASIOUNIT0_PHYFLAGS_ZONING_ENABLED (0x10)
  1851. #define MPI2_SASIOUNIT0_PHYFLAGS_PHY_DISABLED (0x08)
  1852. /*use MPI2_SAS_NEG_LINK_RATE_ defines for the NegotiatedLinkRate field */
  1853. /*see mpi2_sas.h for values for
  1854. *SAS IO Unit Page 0 ControllerPhyDeviceInfo values */
  1855. /*values for SAS IO Unit Page 0 DiscoveryStatus */
  1856. #define MPI2_SASIOUNIT0_DS_MAX_ENCLOSURES_EXCEED (0x80000000)
  1857. #define MPI2_SASIOUNIT0_DS_MAX_EXPANDERS_EXCEED (0x40000000)
  1858. #define MPI2_SASIOUNIT0_DS_MAX_DEVICES_EXCEED (0x20000000)
  1859. #define MPI2_SASIOUNIT0_DS_MAX_TOPO_PHYS_EXCEED (0x10000000)
  1860. #define MPI2_SASIOUNIT0_DS_DOWNSTREAM_INITIATOR (0x08000000)
  1861. #define MPI2_SASIOUNIT0_DS_MULTI_SUBTRACTIVE_SUBTRACTIVE (0x00008000)
  1862. #define MPI2_SASIOUNIT0_DS_EXP_MULTI_SUBTRACTIVE (0x00004000)
  1863. #define MPI2_SASIOUNIT0_DS_MULTI_PORT_DOMAIN (0x00002000)
  1864. #define MPI2_SASIOUNIT0_DS_TABLE_TO_SUBTRACTIVE_LINK (0x00001000)
  1865. #define MPI2_SASIOUNIT0_DS_UNSUPPORTED_DEVICE (0x00000800)
  1866. #define MPI2_SASIOUNIT0_DS_TABLE_LINK (0x00000400)
  1867. #define MPI2_SASIOUNIT0_DS_SUBTRACTIVE_LINK (0x00000200)
  1868. #define MPI2_SASIOUNIT0_DS_SMP_CRC_ERROR (0x00000100)
  1869. #define MPI2_SASIOUNIT0_DS_SMP_FUNCTION_FAILED (0x00000080)
  1870. #define MPI2_SASIOUNIT0_DS_INDEX_NOT_EXIST (0x00000040)
  1871. #define MPI2_SASIOUNIT0_DS_OUT_ROUTE_ENTRIES (0x00000020)
  1872. #define MPI2_SASIOUNIT0_DS_SMP_TIMEOUT (0x00000010)
  1873. #define MPI2_SASIOUNIT0_DS_MULTIPLE_PORTS (0x00000004)
  1874. #define MPI2_SASIOUNIT0_DS_UNADDRESSABLE_DEVICE (0x00000002)
  1875. #define MPI2_SASIOUNIT0_DS_LOOP_DETECTED (0x00000001)
  1876. /*SAS IO Unit Page 1 */
  1877. typedef struct _MPI2_SAS_IO_UNIT1_PHY_DATA {
  1878. U8 Port; /*0x00 */
  1879. U8 PortFlags; /*0x01 */
  1880. U8 PhyFlags; /*0x02 */
  1881. U8 MaxMinLinkRate; /*0x03 */
  1882. U32 ControllerPhyDeviceInfo; /*0x04 */
  1883. U16 MaxTargetPortConnectTime; /*0x08 */
  1884. U16 Reserved1; /*0x0A */
  1885. } MPI2_SAS_IO_UNIT1_PHY_DATA,
  1886. *PTR_MPI2_SAS_IO_UNIT1_PHY_DATA,
  1887. Mpi2SasIOUnit1PhyData_t,
  1888. *pMpi2SasIOUnit1PhyData_t;
  1889. /*
  1890. *Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  1891. *one and check the value returned for NumPhys at runtime.
  1892. */
  1893. #ifndef MPI2_SAS_IOUNIT1_PHY_MAX
  1894. #define MPI2_SAS_IOUNIT1_PHY_MAX (1)
  1895. #endif
  1896. typedef struct _MPI2_CONFIG_PAGE_SASIOUNIT_1 {
  1897. MPI2_CONFIG_EXTENDED_PAGE_HEADER Header; /*0x00 */
  1898. U16
  1899. ControlFlags; /*0x08 */
  1900. U16
  1901. SASNarrowMaxQueueDepth; /*0x0A */
  1902. U16
  1903. AdditionalControlFlags; /*0x0C */
  1904. U16
  1905. SASWideMaxQueueDepth; /*0x0E */
  1906. U8
  1907. NumPhys; /*0x10 */
  1908. U8
  1909. SATAMaxQDepth; /*0x11 */
  1910. U8
  1911. ReportDeviceMissingDelay; /*0x12 */
  1912. U8
  1913. IODeviceMissingDelay; /*0x13 */
  1914. MPI2_SAS_IO_UNIT1_PHY_DATA
  1915. PhyData[MPI2_SAS_IOUNIT1_PHY_MAX]; /*0x14 */
  1916. } MPI2_CONFIG_PAGE_SASIOUNIT_1,
  1917. *PTR_MPI2_CONFIG_PAGE_SASIOUNIT_1,
  1918. Mpi2SasIOUnitPage1_t, *pMpi2SasIOUnitPage1_t;
  1919. #define MPI2_SASIOUNITPAGE1_PAGEVERSION (0x09)
  1920. /*values for SAS IO Unit Page 1 ControlFlags */
  1921. #define MPI2_SASIOUNIT1_CONTROL_DEVICE_SELF_TEST (0x8000)
  1922. #define MPI2_SASIOUNIT1_CONTROL_SATA_3_0_MAX (0x4000)
  1923. #define MPI2_SASIOUNIT1_CONTROL_SATA_1_5_MAX (0x2000)
  1924. #define MPI2_SASIOUNIT1_CONTROL_SATA_SW_PRESERVE (0x1000)
  1925. #define MPI2_SASIOUNIT1_CONTROL_MASK_DEV_SUPPORT (0x0600)
  1926. #define MPI2_SASIOUNIT1_CONTROL_SHIFT_DEV_SUPPORT (9)
  1927. #define MPI2_SASIOUNIT1_CONTROL_DEV_SUPPORT_BOTH (0x0)
  1928. #define MPI2_SASIOUNIT1_CONTROL_DEV_SAS_SUPPORT (0x1)
  1929. #define MPI2_SASIOUNIT1_CONTROL_DEV_SATA_SUPPORT (0x2)
  1930. #define MPI2_SASIOUNIT1_CONTROL_SATA_48BIT_LBA_REQUIRED (0x0080)
  1931. #define MPI2_SASIOUNIT1_CONTROL_SATA_SMART_REQUIRED (0x0040)
  1932. #define MPI2_SASIOUNIT1_CONTROL_SATA_NCQ_REQUIRED (0x0020)
  1933. #define MPI2_SASIOUNIT1_CONTROL_SATA_FUA_REQUIRED (0x0010)
  1934. #define MPI2_SASIOUNIT1_CONTROL_TABLE_SUBTRACTIVE_ILLEGAL (0x0008)
  1935. #define MPI2_SASIOUNIT1_CONTROL_SUBTRACTIVE_ILLEGAL (0x0004)
  1936. #define MPI2_SASIOUNIT1_CONTROL_FIRST_LVL_DISC_ONLY (0x0002)
  1937. #define MPI2_SASIOUNIT1_CONTROL_CLEAR_AFFILIATION (0x0001)
  1938. /*values for SAS IO Unit Page 1 AdditionalControlFlags */
  1939. #define MPI2_SASIOUNIT1_ACONTROL_DA_PERSIST_CONNECT (0x0100)
  1940. #define MPI2_SASIOUNIT1_ACONTROL_MULTI_PORT_DOMAIN_ILLEGAL (0x0080)
  1941. #define MPI2_SASIOUNIT1_ACONTROL_SATA_ASYNCHROUNOUS_NOTIFICATION (0x0040)
  1942. #define MPI2_SASIOUNIT1_ACONTROL_INVALID_TOPOLOGY_CORRECTION (0x0020)
  1943. #define MPI2_SASIOUNIT1_ACONTROL_PORT_ENABLE_ONLY_SATA_LINK_RESET (0x0010)
  1944. #define MPI2_SASIOUNIT1_ACONTROL_OTHER_AFFILIATION_SATA_LINK_RESET (0x0008)
  1945. #define MPI2_SASIOUNIT1_ACONTROL_SELF_AFFILIATION_SATA_LINK_RESET (0x0004)
  1946. #define MPI2_SASIOUNIT1_ACONTROL_NO_AFFILIATION_SATA_LINK_RESET (0x0002)
  1947. #define MPI2_SASIOUNIT1_ACONTROL_ALLOW_TABLE_TO_TABLE (0x0001)
  1948. /*defines for SAS IO Unit Page 1 ReportDeviceMissingDelay */
  1949. #define MPI2_SASIOUNIT1_REPORT_MISSING_TIMEOUT_MASK (0x7F)
  1950. #define MPI2_SASIOUNIT1_REPORT_MISSING_UNIT_16 (0x80)
  1951. /*values for SAS IO Unit Page 1 PortFlags */
  1952. #define MPI2_SASIOUNIT1_PORT_FLAGS_AUTO_PORT_CONFIG (0x01)
  1953. /*values for SAS IO Unit Page 1 PhyFlags */
  1954. #define MPI2_SASIOUNIT1_PHYFLAGS_INIT_PERSIST_CONNECT (0x40)
  1955. #define MPI2_SASIOUNIT1_PHYFLAGS_TARG_PERSIST_CONNECT (0x20)
  1956. #define MPI2_SASIOUNIT1_PHYFLAGS_ZONING_ENABLE (0x10)
  1957. #define MPI2_SASIOUNIT1_PHYFLAGS_PHY_DISABLE (0x08)
  1958. /*values for SAS IO Unit Page 1 MaxMinLinkRate */
  1959. #define MPI2_SASIOUNIT1_MAX_RATE_MASK (0xF0)
  1960. #define MPI2_SASIOUNIT1_MAX_RATE_1_5 (0x80)
  1961. #define MPI2_SASIOUNIT1_MAX_RATE_3_0 (0x90)
  1962. #define MPI2_SASIOUNIT1_MAX_RATE_6_0 (0xA0)
  1963. #define MPI25_SASIOUNIT1_MAX_RATE_12_0 (0xB0)
  1964. #define MPI26_SASIOUNIT1_MAX_RATE_22_5 (0xC0)
  1965. #define MPI2_SASIOUNIT1_MIN_RATE_MASK (0x0F)
  1966. #define MPI2_SASIOUNIT1_MIN_RATE_1_5 (0x08)
  1967. #define MPI2_SASIOUNIT1_MIN_RATE_3_0 (0x09)
  1968. #define MPI2_SASIOUNIT1_MIN_RATE_6_0 (0x0A)
  1969. #define MPI25_SASIOUNIT1_MIN_RATE_12_0 (0x0B)
  1970. #define MPI26_SASIOUNIT1_MIN_RATE_22_5 (0x0C)
  1971. /*see mpi2_sas.h for values for
  1972. *SAS IO Unit Page 1 ControllerPhyDeviceInfo values */
  1973. /*SAS IO Unit Page 4 (for MPI v2.5 and earlier) */
  1974. typedef struct _MPI2_SAS_IOUNIT4_SPINUP_GROUP {
  1975. U8 MaxTargetSpinup; /*0x00 */
  1976. U8 SpinupDelay; /*0x01 */
  1977. U8 SpinupFlags; /*0x02 */
  1978. U8 Reserved1; /*0x03 */
  1979. } MPI2_SAS_IOUNIT4_SPINUP_GROUP,
  1980. *PTR_MPI2_SAS_IOUNIT4_SPINUP_GROUP,
  1981. Mpi2SasIOUnit4SpinupGroup_t,
  1982. *pMpi2SasIOUnit4SpinupGroup_t;
  1983. /*defines for SAS IO Unit Page 4 SpinupFlags */
  1984. #define MPI2_SASIOUNIT4_SPINUP_DISABLE_FLAG (0x01)
  1985. /*
  1986. *Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  1987. *one and check the value returned for NumPhys at runtime.
  1988. */
  1989. #ifndef MPI2_SAS_IOUNIT4_PHY_MAX
  1990. #define MPI2_SAS_IOUNIT4_PHY_MAX (4)
  1991. #endif
  1992. typedef struct _MPI2_CONFIG_PAGE_SASIOUNIT_4 {
  1993. MPI2_CONFIG_EXTENDED_PAGE_HEADER Header;/*0x00 */
  1994. MPI2_SAS_IOUNIT4_SPINUP_GROUP
  1995. SpinupGroupParameters[4]; /*0x08 */
  1996. U32
  1997. Reserved1; /*0x18 */
  1998. U32
  1999. Reserved2; /*0x1C */
  2000. U32
  2001. Reserved3; /*0x20 */
  2002. U8
  2003. BootDeviceWaitTime; /*0x24 */
  2004. U8
  2005. SATADeviceWaitTime; /*0x25 */
  2006. U16
  2007. Reserved5; /*0x26 */
  2008. U8
  2009. NumPhys; /*0x28 */
  2010. U8
  2011. PEInitialSpinupDelay; /*0x29 */
  2012. U8
  2013. PEReplyDelay; /*0x2A */
  2014. U8
  2015. Flags; /*0x2B */
  2016. U8
  2017. PHY[MPI2_SAS_IOUNIT4_PHY_MAX]; /*0x2C */
  2018. } MPI2_CONFIG_PAGE_SASIOUNIT_4,
  2019. *PTR_MPI2_CONFIG_PAGE_SASIOUNIT_4,
  2020. Mpi2SasIOUnitPage4_t, *pMpi2SasIOUnitPage4_t;
  2021. #define MPI2_SASIOUNITPAGE4_PAGEVERSION (0x02)
  2022. /*defines for Flags field */
  2023. #define MPI2_SASIOUNIT4_FLAGS_AUTO_PORTENABLE (0x01)
  2024. /*defines for PHY field */
  2025. #define MPI2_SASIOUNIT4_PHY_SPINUP_GROUP_MASK (0x03)
  2026. /*SAS IO Unit Page 5 */
  2027. typedef struct _MPI2_SAS_IO_UNIT5_PHY_PM_SETTINGS {
  2028. U8 ControlFlags; /*0x00 */
  2029. U8 PortWidthModGroup; /*0x01 */
  2030. U16 InactivityTimerExponent; /*0x02 */
  2031. U8 SATAPartialTimeout; /*0x04 */
  2032. U8 Reserved2; /*0x05 */
  2033. U8 SATASlumberTimeout; /*0x06 */
  2034. U8 Reserved3; /*0x07 */
  2035. U8 SASPartialTimeout; /*0x08 */
  2036. U8 Reserved4; /*0x09 */
  2037. U8 SASSlumberTimeout; /*0x0A */
  2038. U8 Reserved5; /*0x0B */
  2039. } MPI2_SAS_IO_UNIT5_PHY_PM_SETTINGS,
  2040. *PTR_MPI2_SAS_IO_UNIT5_PHY_PM_SETTINGS,
  2041. Mpi2SasIOUnit5PhyPmSettings_t,
  2042. *pMpi2SasIOUnit5PhyPmSettings_t;
  2043. /*defines for ControlFlags field */
  2044. #define MPI2_SASIOUNIT5_CONTROL_SAS_SLUMBER_ENABLE (0x08)
  2045. #define MPI2_SASIOUNIT5_CONTROL_SAS_PARTIAL_ENABLE (0x04)
  2046. #define MPI2_SASIOUNIT5_CONTROL_SATA_SLUMBER_ENABLE (0x02)
  2047. #define MPI2_SASIOUNIT5_CONTROL_SATA_PARTIAL_ENABLE (0x01)
  2048. /*defines for PortWidthModeGroup field */
  2049. #define MPI2_SASIOUNIT5_PWMG_DISABLE (0xFF)
  2050. /*defines for InactivityTimerExponent field */
  2051. #define MPI2_SASIOUNIT5_ITE_MASK_SAS_SLUMBER (0x7000)
  2052. #define MPI2_SASIOUNIT5_ITE_SHIFT_SAS_SLUMBER (12)
  2053. #define MPI2_SASIOUNIT5_ITE_MASK_SAS_PARTIAL (0x0700)
  2054. #define MPI2_SASIOUNIT5_ITE_SHIFT_SAS_PARTIAL (8)
  2055. #define MPI2_SASIOUNIT5_ITE_MASK_SATA_SLUMBER (0x0070)
  2056. #define MPI2_SASIOUNIT5_ITE_SHIFT_SATA_SLUMBER (4)
  2057. #define MPI2_SASIOUNIT5_ITE_MASK_SATA_PARTIAL (0x0007)
  2058. #define MPI2_SASIOUNIT5_ITE_SHIFT_SATA_PARTIAL (0)
  2059. #define MPI2_SASIOUNIT5_ITE_TEN_SECONDS (7)
  2060. #define MPI2_SASIOUNIT5_ITE_ONE_SECOND (6)
  2061. #define MPI2_SASIOUNIT5_ITE_HUNDRED_MILLISECONDS (5)
  2062. #define MPI2_SASIOUNIT5_ITE_TEN_MILLISECONDS (4)
  2063. #define MPI2_SASIOUNIT5_ITE_ONE_MILLISECOND (3)
  2064. #define MPI2_SASIOUNIT5_ITE_HUNDRED_MICROSECONDS (2)
  2065. #define MPI2_SASIOUNIT5_ITE_TEN_MICROSECONDS (1)
  2066. #define MPI2_SASIOUNIT5_ITE_ONE_MICROSECOND (0)
  2067. /*
  2068. *Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  2069. *one and check the value returned for NumPhys at runtime.
  2070. */
  2071. #ifndef MPI2_SAS_IOUNIT5_PHY_MAX
  2072. #define MPI2_SAS_IOUNIT5_PHY_MAX (1)
  2073. #endif
  2074. typedef struct _MPI2_CONFIG_PAGE_SASIOUNIT_5 {
  2075. MPI2_CONFIG_EXTENDED_PAGE_HEADER Header; /*0x00 */
  2076. U8 NumPhys; /*0x08 */
  2077. U8 Reserved1;/*0x09 */
  2078. U16 Reserved2;/*0x0A */
  2079. U32 Reserved3;/*0x0C */
  2080. MPI2_SAS_IO_UNIT5_PHY_PM_SETTINGS
  2081. SASPhyPowerManagementSettings[MPI2_SAS_IOUNIT5_PHY_MAX];/*0x10 */
  2082. } MPI2_CONFIG_PAGE_SASIOUNIT_5,
  2083. *PTR_MPI2_CONFIG_PAGE_SASIOUNIT_5,
  2084. Mpi2SasIOUnitPage5_t, *pMpi2SasIOUnitPage5_t;
  2085. #define MPI2_SASIOUNITPAGE5_PAGEVERSION (0x01)
  2086. /*SAS IO Unit Page 6 */
  2087. typedef struct _MPI2_SAS_IO_UNIT6_PORT_WIDTH_MOD_GROUP_STATUS {
  2088. U8 CurrentStatus; /*0x00 */
  2089. U8 CurrentModulation; /*0x01 */
  2090. U8 CurrentUtilization; /*0x02 */
  2091. U8 Reserved1; /*0x03 */
  2092. U32 Reserved2; /*0x04 */
  2093. } MPI2_SAS_IO_UNIT6_PORT_WIDTH_MOD_GROUP_STATUS,
  2094. *PTR_MPI2_SAS_IO_UNIT6_PORT_WIDTH_MOD_GROUP_STATUS,
  2095. Mpi2SasIOUnit6PortWidthModGroupStatus_t,
  2096. *pMpi2SasIOUnit6PortWidthModGroupStatus_t;
  2097. /*defines for CurrentStatus field */
  2098. #define MPI2_SASIOUNIT6_STATUS_UNAVAILABLE (0x00)
  2099. #define MPI2_SASIOUNIT6_STATUS_UNCONFIGURED (0x01)
  2100. #define MPI2_SASIOUNIT6_STATUS_INVALID_CONFIG (0x02)
  2101. #define MPI2_SASIOUNIT6_STATUS_LINK_DOWN (0x03)
  2102. #define MPI2_SASIOUNIT6_STATUS_OBSERVATION_ONLY (0x04)
  2103. #define MPI2_SASIOUNIT6_STATUS_INACTIVE (0x05)
  2104. #define MPI2_SASIOUNIT6_STATUS_ACTIVE_IOUNIT (0x06)
  2105. #define MPI2_SASIOUNIT6_STATUS_ACTIVE_HOST (0x07)
  2106. /*defines for CurrentModulation field */
  2107. #define MPI2_SASIOUNIT6_MODULATION_25_PERCENT (0x00)
  2108. #define MPI2_SASIOUNIT6_MODULATION_50_PERCENT (0x01)
  2109. #define MPI2_SASIOUNIT6_MODULATION_75_PERCENT (0x02)
  2110. #define MPI2_SASIOUNIT6_MODULATION_100_PERCENT (0x03)
  2111. /*
  2112. *Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  2113. *one and check the value returned for NumGroups at runtime.
  2114. */
  2115. #ifndef MPI2_SAS_IOUNIT6_GROUP_MAX
  2116. #define MPI2_SAS_IOUNIT6_GROUP_MAX (1)
  2117. #endif
  2118. typedef struct _MPI2_CONFIG_PAGE_SASIOUNIT_6 {
  2119. MPI2_CONFIG_EXTENDED_PAGE_HEADER Header; /*0x00 */
  2120. U32 Reserved1; /*0x08 */
  2121. U32 Reserved2; /*0x0C */
  2122. U8 NumGroups; /*0x10 */
  2123. U8 Reserved3; /*0x11 */
  2124. U16 Reserved4; /*0x12 */
  2125. MPI2_SAS_IO_UNIT6_PORT_WIDTH_MOD_GROUP_STATUS
  2126. PortWidthModulationGroupStatus[MPI2_SAS_IOUNIT6_GROUP_MAX]; /*0x14 */
  2127. } MPI2_CONFIG_PAGE_SASIOUNIT_6,
  2128. *PTR_MPI2_CONFIG_PAGE_SASIOUNIT_6,
  2129. Mpi2SasIOUnitPage6_t, *pMpi2SasIOUnitPage6_t;
  2130. #define MPI2_SASIOUNITPAGE6_PAGEVERSION (0x00)
  2131. /*SAS IO Unit Page 7 */
  2132. typedef struct _MPI2_SAS_IO_UNIT7_PORT_WIDTH_MOD_GROUP_SETTINGS {
  2133. U8 Flags; /*0x00 */
  2134. U8 Reserved1; /*0x01 */
  2135. U16 Reserved2; /*0x02 */
  2136. U8 Threshold75Pct; /*0x04 */
  2137. U8 Threshold50Pct; /*0x05 */
  2138. U8 Threshold25Pct; /*0x06 */
  2139. U8 Reserved3; /*0x07 */
  2140. } MPI2_SAS_IO_UNIT7_PORT_WIDTH_MOD_GROUP_SETTINGS,
  2141. *PTR_MPI2_SAS_IO_UNIT7_PORT_WIDTH_MOD_GROUP_SETTINGS,
  2142. Mpi2SasIOUnit7PortWidthModGroupSettings_t,
  2143. *pMpi2SasIOUnit7PortWidthModGroupSettings_t;
  2144. /*defines for Flags field */
  2145. #define MPI2_SASIOUNIT7_FLAGS_ENABLE_PORT_WIDTH_MODULATION (0x01)
  2146. /*
  2147. *Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  2148. *one and check the value returned for NumGroups at runtime.
  2149. */
  2150. #ifndef MPI2_SAS_IOUNIT7_GROUP_MAX
  2151. #define MPI2_SAS_IOUNIT7_GROUP_MAX (1)
  2152. #endif
  2153. typedef struct _MPI2_CONFIG_PAGE_SASIOUNIT_7 {
  2154. MPI2_CONFIG_EXTENDED_PAGE_HEADER Header; /*0x00 */
  2155. U8 SamplingInterval; /*0x08 */
  2156. U8 WindowLength; /*0x09 */
  2157. U16 Reserved1; /*0x0A */
  2158. U32 Reserved2; /*0x0C */
  2159. U32 Reserved3; /*0x10 */
  2160. U8 NumGroups; /*0x14 */
  2161. U8 Reserved4; /*0x15 */
  2162. U16 Reserved5; /*0x16 */
  2163. MPI2_SAS_IO_UNIT7_PORT_WIDTH_MOD_GROUP_SETTINGS
  2164. PortWidthModulationGroupSettings[MPI2_SAS_IOUNIT7_GROUP_MAX];/*0x18 */
  2165. } MPI2_CONFIG_PAGE_SASIOUNIT_7,
  2166. *PTR_MPI2_CONFIG_PAGE_SASIOUNIT_7,
  2167. Mpi2SasIOUnitPage7_t, *pMpi2SasIOUnitPage7_t;
  2168. #define MPI2_SASIOUNITPAGE7_PAGEVERSION (0x00)
  2169. /*SAS IO Unit Page 8 */
  2170. typedef struct _MPI2_CONFIG_PAGE_SASIOUNIT_8 {
  2171. MPI2_CONFIG_EXTENDED_PAGE_HEADER
  2172. Header; /*0x00 */
  2173. U32
  2174. Reserved1; /*0x08 */
  2175. U32
  2176. PowerManagementCapabilities; /*0x0C */
  2177. U8
  2178. TxRxSleepStatus; /*0x10 */
  2179. U8
  2180. Reserved2; /*0x11 */
  2181. U16
  2182. Reserved3; /*0x12 */
  2183. } MPI2_CONFIG_PAGE_SASIOUNIT_8,
  2184. *PTR_MPI2_CONFIG_PAGE_SASIOUNIT_8,
  2185. Mpi2SasIOUnitPage8_t, *pMpi2SasIOUnitPage8_t;
  2186. #define MPI2_SASIOUNITPAGE8_PAGEVERSION (0x00)
  2187. /*defines for PowerManagementCapabilities field */
  2188. #define MPI2_SASIOUNIT8_PM_HOST_PORT_WIDTH_MOD (0x00001000)
  2189. #define MPI2_SASIOUNIT8_PM_HOST_SAS_SLUMBER_MODE (0x00000800)
  2190. #define MPI2_SASIOUNIT8_PM_HOST_SAS_PARTIAL_MODE (0x00000400)
  2191. #define MPI2_SASIOUNIT8_PM_HOST_SATA_SLUMBER_MODE (0x00000200)
  2192. #define MPI2_SASIOUNIT8_PM_HOST_SATA_PARTIAL_MODE (0x00000100)
  2193. #define MPI2_SASIOUNIT8_PM_IOUNIT_PORT_WIDTH_MOD (0x00000010)
  2194. #define MPI2_SASIOUNIT8_PM_IOUNIT_SAS_SLUMBER_MODE (0x00000008)
  2195. #define MPI2_SASIOUNIT8_PM_IOUNIT_SAS_PARTIAL_MODE (0x00000004)
  2196. #define MPI2_SASIOUNIT8_PM_IOUNIT_SATA_SLUMBER_MODE (0x00000002)
  2197. #define MPI2_SASIOUNIT8_PM_IOUNIT_SATA_PARTIAL_MODE (0x00000001)
  2198. /*defines for TxRxSleepStatus field */
  2199. #define MPI25_SASIOUNIT8_TXRXSLEEP_UNSUPPORTED (0x00)
  2200. #define MPI25_SASIOUNIT8_TXRXSLEEP_DISENGAGED (0x01)
  2201. #define MPI25_SASIOUNIT8_TXRXSLEEP_ACTIVE (0x02)
  2202. #define MPI25_SASIOUNIT8_TXRXSLEEP_SHUTDOWN (0x03)
  2203. /*SAS IO Unit Page 16 */
  2204. typedef struct _MPI2_CONFIG_PAGE_SASIOUNIT16 {
  2205. MPI2_CONFIG_EXTENDED_PAGE_HEADER
  2206. Header; /*0x00 */
  2207. U64
  2208. TimeStamp; /*0x08 */
  2209. U32
  2210. Reserved1; /*0x10 */
  2211. U32
  2212. Reserved2; /*0x14 */
  2213. U32
  2214. FastPathPendedRequests; /*0x18 */
  2215. U32
  2216. FastPathUnPendedRequests; /*0x1C */
  2217. U32
  2218. FastPathHostRequestStarts; /*0x20 */
  2219. U32
  2220. FastPathFirmwareRequestStarts; /*0x24 */
  2221. U32
  2222. FastPathHostCompletions; /*0x28 */
  2223. U32
  2224. FastPathFirmwareCompletions; /*0x2C */
  2225. U32
  2226. NonFastPathRequestStarts; /*0x30 */
  2227. U32
  2228. NonFastPathHostCompletions; /*0x30 */
  2229. } MPI2_CONFIG_PAGE_SASIOUNIT16,
  2230. *PTR_MPI2_CONFIG_PAGE_SASIOUNIT16,
  2231. Mpi2SasIOUnitPage16_t, *pMpi2SasIOUnitPage16_t;
  2232. #define MPI2_SASIOUNITPAGE16_PAGEVERSION (0x00)
  2233. /****************************************************************************
  2234. * SAS Expander Config Pages
  2235. ****************************************************************************/
  2236. /*SAS Expander Page 0 */
  2237. typedef struct _MPI2_CONFIG_PAGE_EXPANDER_0 {
  2238. MPI2_CONFIG_EXTENDED_PAGE_HEADER
  2239. Header; /*0x00 */
  2240. U8
  2241. PhysicalPort; /*0x08 */
  2242. U8
  2243. ReportGenLength; /*0x09 */
  2244. U16
  2245. EnclosureHandle; /*0x0A */
  2246. U64
  2247. SASAddress; /*0x0C */
  2248. U32
  2249. DiscoveryStatus; /*0x14 */
  2250. U16
  2251. DevHandle; /*0x18 */
  2252. U16
  2253. ParentDevHandle; /*0x1A */
  2254. U16
  2255. ExpanderChangeCount; /*0x1C */
  2256. U16
  2257. ExpanderRouteIndexes; /*0x1E */
  2258. U8
  2259. NumPhys; /*0x20 */
  2260. U8
  2261. SASLevel; /*0x21 */
  2262. U16
  2263. Flags; /*0x22 */
  2264. U16
  2265. STPBusInactivityTimeLimit; /*0x24 */
  2266. U16
  2267. STPMaxConnectTimeLimit; /*0x26 */
  2268. U16
  2269. STP_SMP_NexusLossTime; /*0x28 */
  2270. U16
  2271. MaxNumRoutedSasAddresses; /*0x2A */
  2272. U64
  2273. ActiveZoneManagerSASAddress;/*0x2C */
  2274. U16
  2275. ZoneLockInactivityLimit; /*0x34 */
  2276. U16
  2277. Reserved1; /*0x36 */
  2278. U8
  2279. TimeToReducedFunc; /*0x38 */
  2280. U8
  2281. InitialTimeToReducedFunc; /*0x39 */
  2282. U8
  2283. MaxReducedFuncTime; /*0x3A */
  2284. U8
  2285. Reserved2; /*0x3B */
  2286. } MPI2_CONFIG_PAGE_EXPANDER_0,
  2287. *PTR_MPI2_CONFIG_PAGE_EXPANDER_0,
  2288. Mpi2ExpanderPage0_t, *pMpi2ExpanderPage0_t;
  2289. #define MPI2_SASEXPANDER0_PAGEVERSION (0x06)
  2290. /*values for SAS Expander Page 0 DiscoveryStatus field */
  2291. #define MPI2_SAS_EXPANDER0_DS_MAX_ENCLOSURES_EXCEED (0x80000000)
  2292. #define MPI2_SAS_EXPANDER0_DS_MAX_EXPANDERS_EXCEED (0x40000000)
  2293. #define MPI2_SAS_EXPANDER0_DS_MAX_DEVICES_EXCEED (0x20000000)
  2294. #define MPI2_SAS_EXPANDER0_DS_MAX_TOPO_PHYS_EXCEED (0x10000000)
  2295. #define MPI2_SAS_EXPANDER0_DS_DOWNSTREAM_INITIATOR (0x08000000)
  2296. #define MPI2_SAS_EXPANDER0_DS_MULTI_SUBTRACTIVE_SUBTRACTIVE (0x00008000)
  2297. #define MPI2_SAS_EXPANDER0_DS_EXP_MULTI_SUBTRACTIVE (0x00004000)
  2298. #define MPI2_SAS_EXPANDER0_DS_MULTI_PORT_DOMAIN (0x00002000)
  2299. #define MPI2_SAS_EXPANDER0_DS_TABLE_TO_SUBTRACTIVE_LINK (0x00001000)
  2300. #define MPI2_SAS_EXPANDER0_DS_UNSUPPORTED_DEVICE (0x00000800)
  2301. #define MPI2_SAS_EXPANDER0_DS_TABLE_LINK (0x00000400)
  2302. #define MPI2_SAS_EXPANDER0_DS_SUBTRACTIVE_LINK (0x00000200)
  2303. #define MPI2_SAS_EXPANDER0_DS_SMP_CRC_ERROR (0x00000100)
  2304. #define MPI2_SAS_EXPANDER0_DS_SMP_FUNCTION_FAILED (0x00000080)
  2305. #define MPI2_SAS_EXPANDER0_DS_INDEX_NOT_EXIST (0x00000040)
  2306. #define MPI2_SAS_EXPANDER0_DS_OUT_ROUTE_ENTRIES (0x00000020)
  2307. #define MPI2_SAS_EXPANDER0_DS_SMP_TIMEOUT (0x00000010)
  2308. #define MPI2_SAS_EXPANDER0_DS_MULTIPLE_PORTS (0x00000004)
  2309. #define MPI2_SAS_EXPANDER0_DS_UNADDRESSABLE_DEVICE (0x00000002)
  2310. #define MPI2_SAS_EXPANDER0_DS_LOOP_DETECTED (0x00000001)
  2311. /*values for SAS Expander Page 0 Flags field */
  2312. #define MPI2_SAS_EXPANDER0_FLAGS_REDUCED_FUNCTIONALITY (0x2000)
  2313. #define MPI2_SAS_EXPANDER0_FLAGS_ZONE_LOCKED (0x1000)
  2314. #define MPI2_SAS_EXPANDER0_FLAGS_SUPPORTED_PHYSICAL_PRES (0x0800)
  2315. #define MPI2_SAS_EXPANDER0_FLAGS_ASSERTED_PHYSICAL_PRES (0x0400)
  2316. #define MPI2_SAS_EXPANDER0_FLAGS_ZONING_SUPPORT (0x0200)
  2317. #define MPI2_SAS_EXPANDER0_FLAGS_ENABLED_ZONING (0x0100)
  2318. #define MPI2_SAS_EXPANDER0_FLAGS_TABLE_TO_TABLE_SUPPORT (0x0080)
  2319. #define MPI2_SAS_EXPANDER0_FLAGS_CONNECTOR_END_DEVICE (0x0010)
  2320. #define MPI2_SAS_EXPANDER0_FLAGS_OTHERS_CONFIG (0x0004)
  2321. #define MPI2_SAS_EXPANDER0_FLAGS_CONFIG_IN_PROGRESS (0x0002)
  2322. #define MPI2_SAS_EXPANDER0_FLAGS_ROUTE_TABLE_CONFIG (0x0001)
  2323. /*SAS Expander Page 1 */
  2324. typedef struct _MPI2_CONFIG_PAGE_EXPANDER_1 {
  2325. MPI2_CONFIG_EXTENDED_PAGE_HEADER
  2326. Header; /*0x00 */
  2327. U8
  2328. PhysicalPort; /*0x08 */
  2329. U8
  2330. Reserved1; /*0x09 */
  2331. U16
  2332. Reserved2; /*0x0A */
  2333. U8
  2334. NumPhys; /*0x0C */
  2335. U8
  2336. Phy; /*0x0D */
  2337. U16
  2338. NumTableEntriesProgrammed; /*0x0E */
  2339. U8
  2340. ProgrammedLinkRate; /*0x10 */
  2341. U8
  2342. HwLinkRate; /*0x11 */
  2343. U16
  2344. AttachedDevHandle; /*0x12 */
  2345. U32
  2346. PhyInfo; /*0x14 */
  2347. U32
  2348. AttachedDeviceInfo; /*0x18 */
  2349. U16
  2350. ExpanderDevHandle; /*0x1C */
  2351. U8
  2352. ChangeCount; /*0x1E */
  2353. U8
  2354. NegotiatedLinkRate; /*0x1F */
  2355. U8
  2356. PhyIdentifier; /*0x20 */
  2357. U8
  2358. AttachedPhyIdentifier; /*0x21 */
  2359. U8
  2360. Reserved3; /*0x22 */
  2361. U8
  2362. DiscoveryInfo; /*0x23 */
  2363. U32
  2364. AttachedPhyInfo; /*0x24 */
  2365. U8
  2366. ZoneGroup; /*0x28 */
  2367. U8
  2368. SelfConfigStatus; /*0x29 */
  2369. U16
  2370. Reserved4; /*0x2A */
  2371. } MPI2_CONFIG_PAGE_EXPANDER_1,
  2372. *PTR_MPI2_CONFIG_PAGE_EXPANDER_1,
  2373. Mpi2ExpanderPage1_t, *pMpi2ExpanderPage1_t;
  2374. #define MPI2_SASEXPANDER1_PAGEVERSION (0x02)
  2375. /*use MPI2_SAS_PRATE_ defines for the ProgrammedLinkRate field */
  2376. /*use MPI2_SAS_HWRATE_ defines for the HwLinkRate field */
  2377. /*use MPI2_SAS_PHYINFO_ for the PhyInfo field */
  2378. /*see mpi2_sas.h for the MPI2_SAS_DEVICE_INFO_ defines
  2379. *used for the AttachedDeviceInfo field */
  2380. /*use MPI2_SAS_NEG_LINK_RATE_ defines for the NegotiatedLinkRate field */
  2381. /*values for SAS Expander Page 1 DiscoveryInfo field */
  2382. #define MPI2_SAS_EXPANDER1_DISCINFO_BAD_PHY_DISABLED (0x04)
  2383. #define MPI2_SAS_EXPANDER1_DISCINFO_LINK_STATUS_CHANGE (0x02)
  2384. #define MPI2_SAS_EXPANDER1_DISCINFO_NO_ROUTING_ENTRIES (0x01)
  2385. /*use MPI2_SAS_APHYINFO_ defines for AttachedPhyInfo field */
  2386. /****************************************************************************
  2387. * SAS Device Config Pages
  2388. ****************************************************************************/
  2389. /*SAS Device Page 0 */
  2390. typedef struct _MPI2_CONFIG_PAGE_SAS_DEV_0 {
  2391. MPI2_CONFIG_EXTENDED_PAGE_HEADER
  2392. Header; /*0x00 */
  2393. U16
  2394. Slot; /*0x08 */
  2395. U16
  2396. EnclosureHandle; /*0x0A */
  2397. U64
  2398. SASAddress; /*0x0C */
  2399. U16
  2400. ParentDevHandle; /*0x14 */
  2401. U8
  2402. PhyNum; /*0x16 */
  2403. U8
  2404. AccessStatus; /*0x17 */
  2405. U16
  2406. DevHandle; /*0x18 */
  2407. U8
  2408. AttachedPhyIdentifier; /*0x1A */
  2409. U8
  2410. ZoneGroup; /*0x1B */
  2411. U32
  2412. DeviceInfo; /*0x1C */
  2413. U16
  2414. Flags; /*0x20 */
  2415. U8
  2416. PhysicalPort; /*0x22 */
  2417. U8
  2418. MaxPortConnections; /*0x23 */
  2419. U64
  2420. DeviceName; /*0x24 */
  2421. U8
  2422. PortGroups; /*0x2C */
  2423. U8
  2424. DmaGroup; /*0x2D */
  2425. U8
  2426. ControlGroup; /*0x2E */
  2427. U8
  2428. EnclosureLevel; /*0x2F */
  2429. U32
  2430. ConnectorName[4]; /*0x30 */
  2431. U32
  2432. Reserved3; /*0x34 */
  2433. } MPI2_CONFIG_PAGE_SAS_DEV_0,
  2434. *PTR_MPI2_CONFIG_PAGE_SAS_DEV_0,
  2435. Mpi2SasDevicePage0_t,
  2436. *pMpi2SasDevicePage0_t;
  2437. #define MPI2_SASDEVICE0_PAGEVERSION (0x09)
  2438. /*values for SAS Device Page 0 AccessStatus field */
  2439. #define MPI2_SAS_DEVICE0_ASTATUS_NO_ERRORS (0x00)
  2440. #define MPI2_SAS_DEVICE0_ASTATUS_SATA_INIT_FAILED (0x01)
  2441. #define MPI2_SAS_DEVICE0_ASTATUS_SATA_CAPABILITY_FAILED (0x02)
  2442. #define MPI2_SAS_DEVICE0_ASTATUS_SATA_AFFILIATION_CONFLICT (0x03)
  2443. #define MPI2_SAS_DEVICE0_ASTATUS_SATA_NEEDS_INITIALIZATION (0x04)
  2444. #define MPI2_SAS_DEVICE0_ASTATUS_ROUTE_NOT_ADDRESSABLE (0x05)
  2445. #define MPI2_SAS_DEVICE0_ASTATUS_SMP_ERROR_NOT_ADDRESSABLE (0x06)
  2446. #define MPI2_SAS_DEVICE0_ASTATUS_DEVICE_BLOCKED (0x07)
  2447. /*specific values for SATA Init failures */
  2448. #define MPI2_SAS_DEVICE0_ASTATUS_SIF_UNKNOWN (0x10)
  2449. #define MPI2_SAS_DEVICE0_ASTATUS_SIF_AFFILIATION_CONFLICT (0x11)
  2450. #define MPI2_SAS_DEVICE0_ASTATUS_SIF_DIAG (0x12)
  2451. #define MPI2_SAS_DEVICE0_ASTATUS_SIF_IDENTIFICATION (0x13)
  2452. #define MPI2_SAS_DEVICE0_ASTATUS_SIF_CHECK_POWER (0x14)
  2453. #define MPI2_SAS_DEVICE0_ASTATUS_SIF_PIO_SN (0x15)
  2454. #define MPI2_SAS_DEVICE0_ASTATUS_SIF_MDMA_SN (0x16)
  2455. #define MPI2_SAS_DEVICE0_ASTATUS_SIF_UDMA_SN (0x17)
  2456. #define MPI2_SAS_DEVICE0_ASTATUS_SIF_ZONING_VIOLATION (0x18)
  2457. #define MPI2_SAS_DEVICE0_ASTATUS_SIF_NOT_ADDRESSABLE (0x19)
  2458. #define MPI2_SAS_DEVICE0_ASTATUS_SIF_MAX (0x1F)
  2459. /*see mpi2_sas.h for values for SAS Device Page 0 DeviceInfo values */
  2460. /*values for SAS Device Page 0 Flags field */
  2461. #define MPI2_SAS_DEVICE0_FLAGS_UNAUTHORIZED_DEVICE (0x8000)
  2462. #define MPI25_SAS_DEVICE0_FLAGS_ENABLED_FAST_PATH (0x4000)
  2463. #define MPI25_SAS_DEVICE0_FLAGS_FAST_PATH_CAPABLE (0x2000)
  2464. #define MPI2_SAS_DEVICE0_FLAGS_SLUMBER_PM_CAPABLE (0x1000)
  2465. #define MPI2_SAS_DEVICE0_FLAGS_PARTIAL_PM_CAPABLE (0x0800)
  2466. #define MPI2_SAS_DEVICE0_FLAGS_SATA_ASYNCHRONOUS_NOTIFY (0x0400)
  2467. #define MPI2_SAS_DEVICE0_FLAGS_SATA_SW_PRESERVE (0x0200)
  2468. #define MPI2_SAS_DEVICE0_FLAGS_UNSUPPORTED_DEVICE (0x0100)
  2469. #define MPI2_SAS_DEVICE0_FLAGS_SATA_48BIT_LBA_SUPPORTED (0x0080)
  2470. #define MPI2_SAS_DEVICE0_FLAGS_SATA_SMART_SUPPORTED (0x0040)
  2471. #define MPI2_SAS_DEVICE0_FLAGS_SATA_NCQ_SUPPORTED (0x0020)
  2472. #define MPI2_SAS_DEVICE0_FLAGS_SATA_FUA_SUPPORTED (0x0010)
  2473. #define MPI2_SAS_DEVICE0_FLAGS_PORT_SELECTOR_ATTACH (0x0008)
  2474. #define MPI2_SAS_DEVICE0_FLAGS_PERSIST_CAPABLE (0x0004)
  2475. #define MPI2_SAS_DEVICE0_FLAGS_ENCL_LEVEL_VALID (0x0002)
  2476. #define MPI2_SAS_DEVICE0_FLAGS_DEVICE_PRESENT (0x0001)
  2477. /*SAS Device Page 1 */
  2478. typedef struct _MPI2_CONFIG_PAGE_SAS_DEV_1 {
  2479. MPI2_CONFIG_EXTENDED_PAGE_HEADER
  2480. Header; /*0x00 */
  2481. U32
  2482. Reserved1; /*0x08 */
  2483. U64
  2484. SASAddress; /*0x0C */
  2485. U32
  2486. Reserved2; /*0x14 */
  2487. U16
  2488. DevHandle; /*0x18 */
  2489. U16
  2490. Reserved3; /*0x1A */
  2491. U8
  2492. InitialRegDeviceFIS[20];/*0x1C */
  2493. } MPI2_CONFIG_PAGE_SAS_DEV_1,
  2494. *PTR_MPI2_CONFIG_PAGE_SAS_DEV_1,
  2495. Mpi2SasDevicePage1_t,
  2496. *pMpi2SasDevicePage1_t;
  2497. #define MPI2_SASDEVICE1_PAGEVERSION (0x01)
  2498. /****************************************************************************
  2499. * SAS PHY Config Pages
  2500. ****************************************************************************/
  2501. /*SAS PHY Page 0 */
  2502. typedef struct _MPI2_CONFIG_PAGE_SAS_PHY_0 {
  2503. MPI2_CONFIG_EXTENDED_PAGE_HEADER
  2504. Header; /*0x00 */
  2505. U16
  2506. OwnerDevHandle; /*0x08 */
  2507. U16
  2508. Reserved1; /*0x0A */
  2509. U16
  2510. AttachedDevHandle; /*0x0C */
  2511. U8
  2512. AttachedPhyIdentifier; /*0x0E */
  2513. U8
  2514. Reserved2; /*0x0F */
  2515. U32
  2516. AttachedPhyInfo; /*0x10 */
  2517. U8
  2518. ProgrammedLinkRate; /*0x14 */
  2519. U8
  2520. HwLinkRate; /*0x15 */
  2521. U8
  2522. ChangeCount; /*0x16 */
  2523. U8
  2524. Flags; /*0x17 */
  2525. U32
  2526. PhyInfo; /*0x18 */
  2527. U8
  2528. NegotiatedLinkRate; /*0x1C */
  2529. U8
  2530. Reserved3; /*0x1D */
  2531. U16
  2532. Reserved4; /*0x1E */
  2533. } MPI2_CONFIG_PAGE_SAS_PHY_0,
  2534. *PTR_MPI2_CONFIG_PAGE_SAS_PHY_0,
  2535. Mpi2SasPhyPage0_t, *pMpi2SasPhyPage0_t;
  2536. #define MPI2_SASPHY0_PAGEVERSION (0x03)
  2537. /*use MPI2_SAS_APHYINFO_ defines for AttachedPhyInfo field */
  2538. /*use MPI2_SAS_PRATE_ defines for the ProgrammedLinkRate field */
  2539. /*use MPI2_SAS_HWRATE_ defines for the HwLinkRate field */
  2540. /*values for SAS PHY Page 0 Flags field */
  2541. #define MPI2_SAS_PHY0_FLAGS_SGPIO_DIRECT_ATTACH_ENC (0x01)
  2542. /*use MPI2_SAS_PHYINFO_ for the PhyInfo field */
  2543. /*use MPI2_SAS_NEG_LINK_RATE_ defines for the NegotiatedLinkRate field */
  2544. /*SAS PHY Page 1 */
  2545. typedef struct _MPI2_CONFIG_PAGE_SAS_PHY_1 {
  2546. MPI2_CONFIG_EXTENDED_PAGE_HEADER
  2547. Header; /*0x00 */
  2548. U32
  2549. Reserved1; /*0x08 */
  2550. U32
  2551. InvalidDwordCount; /*0x0C */
  2552. U32
  2553. RunningDisparityErrorCount; /*0x10 */
  2554. U32
  2555. LossDwordSynchCount; /*0x14 */
  2556. U32
  2557. PhyResetProblemCount; /*0x18 */
  2558. } MPI2_CONFIG_PAGE_SAS_PHY_1,
  2559. *PTR_MPI2_CONFIG_PAGE_SAS_PHY_1,
  2560. Mpi2SasPhyPage1_t, *pMpi2SasPhyPage1_t;
  2561. #define MPI2_SASPHY1_PAGEVERSION (0x01)
  2562. /*SAS PHY Page 2 */
  2563. typedef struct _MPI2_SASPHY2_PHY_EVENT {
  2564. U8 PhyEventCode; /*0x00 */
  2565. U8 Reserved1; /*0x01 */
  2566. U16 Reserved2; /*0x02 */
  2567. U32 PhyEventInfo; /*0x04 */
  2568. } MPI2_SASPHY2_PHY_EVENT, *PTR_MPI2_SASPHY2_PHY_EVENT,
  2569. Mpi2SasPhy2PhyEvent_t, *pMpi2SasPhy2PhyEvent_t;
  2570. /*use MPI2_SASPHY3_EVENT_CODE_ for the PhyEventCode field */
  2571. /*
  2572. *Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  2573. *one and check the value returned for NumPhyEvents at runtime.
  2574. */
  2575. #ifndef MPI2_SASPHY2_PHY_EVENT_MAX
  2576. #define MPI2_SASPHY2_PHY_EVENT_MAX (1)
  2577. #endif
  2578. typedef struct _MPI2_CONFIG_PAGE_SAS_PHY_2 {
  2579. MPI2_CONFIG_EXTENDED_PAGE_HEADER
  2580. Header; /*0x00 */
  2581. U32
  2582. Reserved1; /*0x08 */
  2583. U8
  2584. NumPhyEvents; /*0x0C */
  2585. U8
  2586. Reserved2; /*0x0D */
  2587. U16
  2588. Reserved3; /*0x0E */
  2589. MPI2_SASPHY2_PHY_EVENT
  2590. PhyEvent[MPI2_SASPHY2_PHY_EVENT_MAX]; /*0x10 */
  2591. } MPI2_CONFIG_PAGE_SAS_PHY_2,
  2592. *PTR_MPI2_CONFIG_PAGE_SAS_PHY_2,
  2593. Mpi2SasPhyPage2_t,
  2594. *pMpi2SasPhyPage2_t;
  2595. #define MPI2_SASPHY2_PAGEVERSION (0x00)
  2596. /*SAS PHY Page 3 */
  2597. typedef struct _MPI2_SASPHY3_PHY_EVENT_CONFIG {
  2598. U8 PhyEventCode; /*0x00 */
  2599. U8 Reserved1; /*0x01 */
  2600. U16 Reserved2; /*0x02 */
  2601. U8 CounterType; /*0x04 */
  2602. U8 ThresholdWindow; /*0x05 */
  2603. U8 TimeUnits; /*0x06 */
  2604. U8 Reserved3; /*0x07 */
  2605. U32 EventThreshold; /*0x08 */
  2606. U16 ThresholdFlags; /*0x0C */
  2607. U16 Reserved4; /*0x0E */
  2608. } MPI2_SASPHY3_PHY_EVENT_CONFIG,
  2609. *PTR_MPI2_SASPHY3_PHY_EVENT_CONFIG,
  2610. Mpi2SasPhy3PhyEventConfig_t,
  2611. *pMpi2SasPhy3PhyEventConfig_t;
  2612. /*values for PhyEventCode field */
  2613. #define MPI2_SASPHY3_EVENT_CODE_NO_EVENT (0x00)
  2614. #define MPI2_SASPHY3_EVENT_CODE_INVALID_DWORD (0x01)
  2615. #define MPI2_SASPHY3_EVENT_CODE_RUNNING_DISPARITY_ERROR (0x02)
  2616. #define MPI2_SASPHY3_EVENT_CODE_LOSS_DWORD_SYNC (0x03)
  2617. #define MPI2_SASPHY3_EVENT_CODE_PHY_RESET_PROBLEM (0x04)
  2618. #define MPI2_SASPHY3_EVENT_CODE_ELASTICITY_BUF_OVERFLOW (0x05)
  2619. #define MPI2_SASPHY3_EVENT_CODE_RX_ERROR (0x06)
  2620. #define MPI2_SASPHY3_EVENT_CODE_RX_ADDR_FRAME_ERROR (0x20)
  2621. #define MPI2_SASPHY3_EVENT_CODE_TX_AC_OPEN_REJECT (0x21)
  2622. #define MPI2_SASPHY3_EVENT_CODE_RX_AC_OPEN_REJECT (0x22)
  2623. #define MPI2_SASPHY3_EVENT_CODE_TX_RC_OPEN_REJECT (0x23)
  2624. #define MPI2_SASPHY3_EVENT_CODE_RX_RC_OPEN_REJECT (0x24)
  2625. #define MPI2_SASPHY3_EVENT_CODE_RX_AIP_PARTIAL_WAITING_ON (0x25)
  2626. #define MPI2_SASPHY3_EVENT_CODE_RX_AIP_CONNECT_WAITING_ON (0x26)
  2627. #define MPI2_SASPHY3_EVENT_CODE_TX_BREAK (0x27)
  2628. #define MPI2_SASPHY3_EVENT_CODE_RX_BREAK (0x28)
  2629. #define MPI2_SASPHY3_EVENT_CODE_BREAK_TIMEOUT (0x29)
  2630. #define MPI2_SASPHY3_EVENT_CODE_CONNECTION (0x2A)
  2631. #define MPI2_SASPHY3_EVENT_CODE_PEAKTX_PATHWAY_BLOCKED (0x2B)
  2632. #define MPI2_SASPHY3_EVENT_CODE_PEAKTX_ARB_WAIT_TIME (0x2C)
  2633. #define MPI2_SASPHY3_EVENT_CODE_PEAK_ARB_WAIT_TIME (0x2D)
  2634. #define MPI2_SASPHY3_EVENT_CODE_PEAK_CONNECT_TIME (0x2E)
  2635. #define MPI2_SASPHY3_EVENT_CODE_TX_SSP_FRAMES (0x40)
  2636. #define MPI2_SASPHY3_EVENT_CODE_RX_SSP_FRAMES (0x41)
  2637. #define MPI2_SASPHY3_EVENT_CODE_TX_SSP_ERROR_FRAMES (0x42)
  2638. #define MPI2_SASPHY3_EVENT_CODE_RX_SSP_ERROR_FRAMES (0x43)
  2639. #define MPI2_SASPHY3_EVENT_CODE_TX_CREDIT_BLOCKED (0x44)
  2640. #define MPI2_SASPHY3_EVENT_CODE_RX_CREDIT_BLOCKED (0x45)
  2641. #define MPI2_SASPHY3_EVENT_CODE_TX_SATA_FRAMES (0x50)
  2642. #define MPI2_SASPHY3_EVENT_CODE_RX_SATA_FRAMES (0x51)
  2643. #define MPI2_SASPHY3_EVENT_CODE_SATA_OVERFLOW (0x52)
  2644. #define MPI2_SASPHY3_EVENT_CODE_TX_SMP_FRAMES (0x60)
  2645. #define MPI2_SASPHY3_EVENT_CODE_RX_SMP_FRAMES (0x61)
  2646. #define MPI2_SASPHY3_EVENT_CODE_RX_SMP_ERROR_FRAMES (0x63)
  2647. #define MPI2_SASPHY3_EVENT_CODE_HOTPLUG_TIMEOUT (0xD0)
  2648. #define MPI2_SASPHY3_EVENT_CODE_MISALIGNED_MUX_PRIMITIVE (0xD1)
  2649. #define MPI2_SASPHY3_EVENT_CODE_RX_AIP (0xD2)
  2650. /*Following codes are product specific and in MPI v2.6 and later */
  2651. #define MPI2_SASPHY3_EVENT_CODE_LCARB_WAIT_TIME (0xD3)
  2652. #define MPI2_SASPHY3_EVENT_CODE_RCVD_CONN_RESP_WAIT_TIME (0xD4)
  2653. #define MPI2_SASPHY3_EVENT_CODE_LCCONN_TIME (0xD5)
  2654. #define MPI2_SASPHY3_EVENT_CODE_SSP_TX_START_TRANSMIT (0xD6)
  2655. #define MPI2_SASPHY3_EVENT_CODE_SATA_TX_START (0xD7)
  2656. #define MPI2_SASPHY3_EVENT_CODE_SMP_TX_START_TRANSMT (0xD8)
  2657. #define MPI2_SASPHY3_EVENT_CODE_TX_SMP_BREAK_CONN (0xD9)
  2658. #define MPI2_SASPHY3_EVENT_CODE_SSP_RX_START_RECEIVE (0xDA)
  2659. #define MPI2_SASPHY3_EVENT_CODE_SATA_RX_START_RECEIVE (0xDB)
  2660. #define MPI2_SASPHY3_EVENT_CODE_SMP_RX_START_RECEIVE (0xDC)
  2661. /*values for the CounterType field */
  2662. #define MPI2_SASPHY3_COUNTER_TYPE_WRAPPING (0x00)
  2663. #define MPI2_SASPHY3_COUNTER_TYPE_SATURATING (0x01)
  2664. #define MPI2_SASPHY3_COUNTER_TYPE_PEAK_VALUE (0x02)
  2665. /*values for the TimeUnits field */
  2666. #define MPI2_SASPHY3_TIME_UNITS_10_MICROSECONDS (0x00)
  2667. #define MPI2_SASPHY3_TIME_UNITS_100_MICROSECONDS (0x01)
  2668. #define MPI2_SASPHY3_TIME_UNITS_1_MILLISECOND (0x02)
  2669. #define MPI2_SASPHY3_TIME_UNITS_10_MILLISECONDS (0x03)
  2670. /*values for the ThresholdFlags field */
  2671. #define MPI2_SASPHY3_TFLAGS_PHY_RESET (0x0002)
  2672. #define MPI2_SASPHY3_TFLAGS_EVENT_NOTIFY (0x0001)
  2673. /*
  2674. *Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  2675. *one and check the value returned for NumPhyEvents at runtime.
  2676. */
  2677. #ifndef MPI2_SASPHY3_PHY_EVENT_MAX
  2678. #define MPI2_SASPHY3_PHY_EVENT_MAX (1)
  2679. #endif
  2680. typedef struct _MPI2_CONFIG_PAGE_SAS_PHY_3 {
  2681. MPI2_CONFIG_EXTENDED_PAGE_HEADER
  2682. Header; /*0x00 */
  2683. U32
  2684. Reserved1; /*0x08 */
  2685. U8
  2686. NumPhyEvents; /*0x0C */
  2687. U8
  2688. Reserved2; /*0x0D */
  2689. U16
  2690. Reserved3; /*0x0E */
  2691. MPI2_SASPHY3_PHY_EVENT_CONFIG
  2692. PhyEventConfig[MPI2_SASPHY3_PHY_EVENT_MAX]; /*0x10 */
  2693. } MPI2_CONFIG_PAGE_SAS_PHY_3,
  2694. *PTR_MPI2_CONFIG_PAGE_SAS_PHY_3,
  2695. Mpi2SasPhyPage3_t, *pMpi2SasPhyPage3_t;
  2696. #define MPI2_SASPHY3_PAGEVERSION (0x00)
  2697. /*SAS PHY Page 4 */
  2698. typedef struct _MPI2_CONFIG_PAGE_SAS_PHY_4 {
  2699. MPI2_CONFIG_EXTENDED_PAGE_HEADER
  2700. Header; /*0x00 */
  2701. U16
  2702. Reserved1; /*0x08 */
  2703. U8
  2704. Reserved2; /*0x0A */
  2705. U8
  2706. Flags; /*0x0B */
  2707. U8
  2708. InitialFrame[28]; /*0x0C */
  2709. } MPI2_CONFIG_PAGE_SAS_PHY_4,
  2710. *PTR_MPI2_CONFIG_PAGE_SAS_PHY_4,
  2711. Mpi2SasPhyPage4_t, *pMpi2SasPhyPage4_t;
  2712. #define MPI2_SASPHY4_PAGEVERSION (0x00)
  2713. /*values for the Flags field */
  2714. #define MPI2_SASPHY4_FLAGS_FRAME_VALID (0x02)
  2715. #define MPI2_SASPHY4_FLAGS_SATA_FRAME (0x01)
  2716. /****************************************************************************
  2717. * SAS Port Config Pages
  2718. ****************************************************************************/
  2719. /*SAS Port Page 0 */
  2720. typedef struct _MPI2_CONFIG_PAGE_SAS_PORT_0 {
  2721. MPI2_CONFIG_EXTENDED_PAGE_HEADER
  2722. Header; /*0x00 */
  2723. U8
  2724. PortNumber; /*0x08 */
  2725. U8
  2726. PhysicalPort; /*0x09 */
  2727. U8
  2728. PortWidth; /*0x0A */
  2729. U8
  2730. PhysicalPortWidth; /*0x0B */
  2731. U8
  2732. ZoneGroup; /*0x0C */
  2733. U8
  2734. Reserved1; /*0x0D */
  2735. U16
  2736. Reserved2; /*0x0E */
  2737. U64
  2738. SASAddress; /*0x10 */
  2739. U32
  2740. DeviceInfo; /*0x18 */
  2741. U32
  2742. Reserved3; /*0x1C */
  2743. U32
  2744. Reserved4; /*0x20 */
  2745. } MPI2_CONFIG_PAGE_SAS_PORT_0,
  2746. *PTR_MPI2_CONFIG_PAGE_SAS_PORT_0,
  2747. Mpi2SasPortPage0_t, *pMpi2SasPortPage0_t;
  2748. #define MPI2_SASPORT0_PAGEVERSION (0x00)
  2749. /*see mpi2_sas.h for values for SAS Port Page 0 DeviceInfo values */
  2750. /****************************************************************************
  2751. * SAS Enclosure Config Pages
  2752. ****************************************************************************/
  2753. /*SAS Enclosure Page 0 */
  2754. typedef struct _MPI2_CONFIG_PAGE_SAS_ENCLOSURE_0 {
  2755. MPI2_CONFIG_EXTENDED_PAGE_HEADER Header; /*0x00 */
  2756. U32 Reserved1; /*0x08 */
  2757. U64 EnclosureLogicalID; /*0x0C */
  2758. U16 Flags; /*0x14 */
  2759. U16 EnclosureHandle; /*0x16 */
  2760. U16 NumSlots; /*0x18 */
  2761. U16 StartSlot; /*0x1A */
  2762. U8 ChassisSlot; /*0x1C */
  2763. U8 EnclosureLeve; /*0x1D */
  2764. U16 SEPDevHandle; /*0x1E */
  2765. U32 Reserved3; /*0x20 */
  2766. U32 Reserved4; /*0x24 */
  2767. } MPI2_CONFIG_PAGE_SAS_ENCLOSURE_0,
  2768. *PTR_MPI2_CONFIG_PAGE_SAS_ENCLOSURE_0,
  2769. Mpi2SasEnclosurePage0_t, *pMpi2SasEnclosurePage0_t,
  2770. MPI26_CONFIG_PAGE_ENCLOSURE_0,
  2771. *PTR_MPI26_CONFIG_PAGE_ENCLOSURE_0,
  2772. Mpi26EnclosurePage0_t, *pMpi26EnclosurePage0_t;
  2773. #define MPI2_SASENCLOSURE0_PAGEVERSION (0x04)
  2774. /*values for SAS Enclosure Page 0 Flags field */
  2775. #define MPI2_SAS_ENCLS0_FLAGS_CHASSIS_SLOT_VALID (0x0020)
  2776. #define MPI2_SAS_ENCLS0_FLAGS_ENCL_LEVEL_VALID (0x0010)
  2777. #define MPI2_SAS_ENCLS0_FLAGS_MNG_MASK (0x000F)
  2778. #define MPI2_SAS_ENCLS0_FLAGS_MNG_UNKNOWN (0x0000)
  2779. #define MPI2_SAS_ENCLS0_FLAGS_MNG_IOC_SES (0x0001)
  2780. #define MPI2_SAS_ENCLS0_FLAGS_MNG_IOC_SGPIO (0x0002)
  2781. #define MPI2_SAS_ENCLS0_FLAGS_MNG_EXP_SGPIO (0x0003)
  2782. #define MPI2_SAS_ENCLS0_FLAGS_MNG_SES_ENCLOSURE (0x0004)
  2783. #define MPI2_SAS_ENCLS0_FLAGS_MNG_IOC_GPIO (0x0005)
  2784. #define MPI26_ENCLOSURE0_PAGEVERSION (0x04)
  2785. /*Values for Enclosure Page 0 Flags field */
  2786. #define MPI26_ENCLS0_FLAGS_CHASSIS_SLOT_VALID (0x0020)
  2787. #define MPI26_ENCLS0_FLAGS_ENCL_LEVEL_VALID (0x0010)
  2788. #define MPI26_ENCLS0_FLAGS_MNG_MASK (0x000F)
  2789. #define MPI26_ENCLS0_FLAGS_MNG_UNKNOWN (0x0000)
  2790. #define MPI26_ENCLS0_FLAGS_MNG_IOC_SES (0x0001)
  2791. #define MPI26_ENCLS0_FLAGS_MNG_IOC_SGPIO (0x0002)
  2792. #define MPI26_ENCLS0_FLAGS_MNG_EXP_SGPIO (0x0003)
  2793. #define MPI26_ENCLS0_FLAGS_MNG_SES_ENCLOSURE (0x0004)
  2794. #define MPI26_ENCLS0_FLAGS_MNG_IOC_GPIO (0x0005)
  2795. /****************************************************************************
  2796. * Log Config Page
  2797. ****************************************************************************/
  2798. /*Log Page 0 */
  2799. /*
  2800. *Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  2801. *one and check the value returned for NumLogEntries at runtime.
  2802. */
  2803. #ifndef MPI2_LOG_0_NUM_LOG_ENTRIES
  2804. #define MPI2_LOG_0_NUM_LOG_ENTRIES (1)
  2805. #endif
  2806. #define MPI2_LOG_0_LOG_DATA_LENGTH (0x1C)
  2807. typedef struct _MPI2_LOG_0_ENTRY {
  2808. U64 TimeStamp; /*0x00 */
  2809. U32 Reserved1; /*0x08 */
  2810. U16 LogSequence; /*0x0C */
  2811. U16 LogEntryQualifier; /*0x0E */
  2812. U8 VP_ID; /*0x10 */
  2813. U8 VF_ID; /*0x11 */
  2814. U16 Reserved2; /*0x12 */
  2815. U8
  2816. LogData[MPI2_LOG_0_LOG_DATA_LENGTH];/*0x14 */
  2817. } MPI2_LOG_0_ENTRY, *PTR_MPI2_LOG_0_ENTRY,
  2818. Mpi2Log0Entry_t, *pMpi2Log0Entry_t;
  2819. /*values for Log Page 0 LogEntry LogEntryQualifier field */
  2820. #define MPI2_LOG_0_ENTRY_QUAL_ENTRY_UNUSED (0x0000)
  2821. #define MPI2_LOG_0_ENTRY_QUAL_POWER_ON_RESET (0x0001)
  2822. #define MPI2_LOG_0_ENTRY_QUAL_TIMESTAMP_UPDATE (0x0002)
  2823. #define MPI2_LOG_0_ENTRY_QUAL_MIN_IMPLEMENT_SPEC (0x8000)
  2824. #define MPI2_LOG_0_ENTRY_QUAL_MAX_IMPLEMENT_SPEC (0xFFFF)
  2825. typedef struct _MPI2_CONFIG_PAGE_LOG_0 {
  2826. MPI2_CONFIG_EXTENDED_PAGE_HEADER Header; /*0x00 */
  2827. U32 Reserved1; /*0x08 */
  2828. U32 Reserved2; /*0x0C */
  2829. U16 NumLogEntries;/*0x10 */
  2830. U16 Reserved3; /*0x12 */
  2831. MPI2_LOG_0_ENTRY
  2832. LogEntry[MPI2_LOG_0_NUM_LOG_ENTRIES]; /*0x14 */
  2833. } MPI2_CONFIG_PAGE_LOG_0, *PTR_MPI2_CONFIG_PAGE_LOG_0,
  2834. Mpi2LogPage0_t, *pMpi2LogPage0_t;
  2835. #define MPI2_LOG_0_PAGEVERSION (0x02)
  2836. /****************************************************************************
  2837. * RAID Config Page
  2838. ****************************************************************************/
  2839. /*RAID Page 0 */
  2840. /*
  2841. *Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  2842. *one and check the value returned for NumElements at runtime.
  2843. */
  2844. #ifndef MPI2_RAIDCONFIG0_MAX_ELEMENTS
  2845. #define MPI2_RAIDCONFIG0_MAX_ELEMENTS (1)
  2846. #endif
  2847. typedef struct _MPI2_RAIDCONFIG0_CONFIG_ELEMENT {
  2848. U16 ElementFlags; /*0x00 */
  2849. U16 VolDevHandle; /*0x02 */
  2850. U8 HotSparePool; /*0x04 */
  2851. U8 PhysDiskNum; /*0x05 */
  2852. U16 PhysDiskDevHandle; /*0x06 */
  2853. } MPI2_RAIDCONFIG0_CONFIG_ELEMENT,
  2854. *PTR_MPI2_RAIDCONFIG0_CONFIG_ELEMENT,
  2855. Mpi2RaidConfig0ConfigElement_t,
  2856. *pMpi2RaidConfig0ConfigElement_t;
  2857. /*values for the ElementFlags field */
  2858. #define MPI2_RAIDCONFIG0_EFLAGS_MASK_ELEMENT_TYPE (0x000F)
  2859. #define MPI2_RAIDCONFIG0_EFLAGS_VOLUME_ELEMENT (0x0000)
  2860. #define MPI2_RAIDCONFIG0_EFLAGS_VOL_PHYS_DISK_ELEMENT (0x0001)
  2861. #define MPI2_RAIDCONFIG0_EFLAGS_HOT_SPARE_ELEMENT (0x0002)
  2862. #define MPI2_RAIDCONFIG0_EFLAGS_OCE_ELEMENT (0x0003)
  2863. typedef struct _MPI2_CONFIG_PAGE_RAID_CONFIGURATION_0 {
  2864. MPI2_CONFIG_EXTENDED_PAGE_HEADER Header; /*0x00 */
  2865. U8 NumHotSpares; /*0x08 */
  2866. U8 NumPhysDisks; /*0x09 */
  2867. U8 NumVolumes; /*0x0A */
  2868. U8 ConfigNum; /*0x0B */
  2869. U32 Flags; /*0x0C */
  2870. U8 ConfigGUID[24]; /*0x10 */
  2871. U32 Reserved1; /*0x28 */
  2872. U8 NumElements; /*0x2C */
  2873. U8 Reserved2; /*0x2D */
  2874. U16 Reserved3; /*0x2E */
  2875. MPI2_RAIDCONFIG0_CONFIG_ELEMENT
  2876. ConfigElement[MPI2_RAIDCONFIG0_MAX_ELEMENTS]; /*0x30 */
  2877. } MPI2_CONFIG_PAGE_RAID_CONFIGURATION_0,
  2878. *PTR_MPI2_CONFIG_PAGE_RAID_CONFIGURATION_0,
  2879. Mpi2RaidConfigurationPage0_t,
  2880. *pMpi2RaidConfigurationPage0_t;
  2881. #define MPI2_RAIDCONFIG0_PAGEVERSION (0x00)
  2882. /*values for RAID Configuration Page 0 Flags field */
  2883. #define MPI2_RAIDCONFIG0_FLAG_FOREIGN_CONFIG (0x00000001)
  2884. /****************************************************************************
  2885. * Driver Persistent Mapping Config Pages
  2886. ****************************************************************************/
  2887. /*Driver Persistent Mapping Page 0 */
  2888. typedef struct _MPI2_CONFIG_PAGE_DRIVER_MAP0_ENTRY {
  2889. U64 PhysicalIdentifier; /*0x00 */
  2890. U16 MappingInformation; /*0x08 */
  2891. U16 DeviceIndex; /*0x0A */
  2892. U32 PhysicalBitsMapping; /*0x0C */
  2893. U32 Reserved1; /*0x10 */
  2894. } MPI2_CONFIG_PAGE_DRIVER_MAP0_ENTRY,
  2895. *PTR_MPI2_CONFIG_PAGE_DRIVER_MAP0_ENTRY,
  2896. Mpi2DriverMap0Entry_t, *pMpi2DriverMap0Entry_t;
  2897. typedef struct _MPI2_CONFIG_PAGE_DRIVER_MAPPING_0 {
  2898. MPI2_CONFIG_EXTENDED_PAGE_HEADER Header; /*0x00 */
  2899. MPI2_CONFIG_PAGE_DRIVER_MAP0_ENTRY Entry; /*0x08 */
  2900. } MPI2_CONFIG_PAGE_DRIVER_MAPPING_0,
  2901. *PTR_MPI2_CONFIG_PAGE_DRIVER_MAPPING_0,
  2902. Mpi2DriverMappingPage0_t, *pMpi2DriverMappingPage0_t;
  2903. #define MPI2_DRIVERMAPPING0_PAGEVERSION (0x00)
  2904. /*values for Driver Persistent Mapping Page 0 MappingInformation field */
  2905. #define MPI2_DRVMAP0_MAPINFO_SLOT_MASK (0x07F0)
  2906. #define MPI2_DRVMAP0_MAPINFO_SLOT_SHIFT (4)
  2907. #define MPI2_DRVMAP0_MAPINFO_MISSING_MASK (0x000F)
  2908. /****************************************************************************
  2909. * Ethernet Config Pages
  2910. ****************************************************************************/
  2911. /*Ethernet Page 0 */
  2912. /*IP address (union of IPv4 and IPv6) */
  2913. typedef union _MPI2_ETHERNET_IP_ADDR {
  2914. U32 IPv4Addr;
  2915. U32 IPv6Addr[4];
  2916. } MPI2_ETHERNET_IP_ADDR, *PTR_MPI2_ETHERNET_IP_ADDR,
  2917. Mpi2EthernetIpAddr_t, *pMpi2EthernetIpAddr_t;
  2918. #define MPI2_ETHERNET_HOST_NAME_LENGTH (32)
  2919. typedef struct _MPI2_CONFIG_PAGE_ETHERNET_0 {
  2920. MPI2_CONFIG_EXTENDED_PAGE_HEADER Header; /*0x00 */
  2921. U8 NumInterfaces; /*0x08 */
  2922. U8 Reserved0; /*0x09 */
  2923. U16 Reserved1; /*0x0A */
  2924. U32 Status; /*0x0C */
  2925. U8 MediaState; /*0x10 */
  2926. U8 Reserved2; /*0x11 */
  2927. U16 Reserved3; /*0x12 */
  2928. U8 MacAddress[6]; /*0x14 */
  2929. U8 Reserved4; /*0x1A */
  2930. U8 Reserved5; /*0x1B */
  2931. MPI2_ETHERNET_IP_ADDR IpAddress; /*0x1C */
  2932. MPI2_ETHERNET_IP_ADDR SubnetMask; /*0x2C */
  2933. MPI2_ETHERNET_IP_ADDR GatewayIpAddress;/*0x3C */
  2934. MPI2_ETHERNET_IP_ADDR DNS1IpAddress; /*0x4C */
  2935. MPI2_ETHERNET_IP_ADDR DNS2IpAddress; /*0x5C */
  2936. MPI2_ETHERNET_IP_ADDR DhcpIpAddress; /*0x6C */
  2937. U8
  2938. HostName[MPI2_ETHERNET_HOST_NAME_LENGTH];/*0x7C */
  2939. } MPI2_CONFIG_PAGE_ETHERNET_0,
  2940. *PTR_MPI2_CONFIG_PAGE_ETHERNET_0,
  2941. Mpi2EthernetPage0_t, *pMpi2EthernetPage0_t;
  2942. #define MPI2_ETHERNETPAGE0_PAGEVERSION (0x00)
  2943. /*values for Ethernet Page 0 Status field */
  2944. #define MPI2_ETHPG0_STATUS_IPV6_CAPABLE (0x80000000)
  2945. #define MPI2_ETHPG0_STATUS_IPV4_CAPABLE (0x40000000)
  2946. #define MPI2_ETHPG0_STATUS_CONSOLE_CONNECTED (0x20000000)
  2947. #define MPI2_ETHPG0_STATUS_DEFAULT_IF (0x00000100)
  2948. #define MPI2_ETHPG0_STATUS_FW_DWNLD_ENABLED (0x00000080)
  2949. #define MPI2_ETHPG0_STATUS_TELNET_ENABLED (0x00000040)
  2950. #define MPI2_ETHPG0_STATUS_SSH2_ENABLED (0x00000020)
  2951. #define MPI2_ETHPG0_STATUS_DHCP_CLIENT_ENABLED (0x00000010)
  2952. #define MPI2_ETHPG0_STATUS_IPV6_ENABLED (0x00000008)
  2953. #define MPI2_ETHPG0_STATUS_IPV4_ENABLED (0x00000004)
  2954. #define MPI2_ETHPG0_STATUS_IPV6_ADDRESSES (0x00000002)
  2955. #define MPI2_ETHPG0_STATUS_ETH_IF_ENABLED (0x00000001)
  2956. /*values for Ethernet Page 0 MediaState field */
  2957. #define MPI2_ETHPG0_MS_DUPLEX_MASK (0x80)
  2958. #define MPI2_ETHPG0_MS_HALF_DUPLEX (0x00)
  2959. #define MPI2_ETHPG0_MS_FULL_DUPLEX (0x80)
  2960. #define MPI2_ETHPG0_MS_CONNECT_SPEED_MASK (0x07)
  2961. #define MPI2_ETHPG0_MS_NOT_CONNECTED (0x00)
  2962. #define MPI2_ETHPG0_MS_10MBIT (0x01)
  2963. #define MPI2_ETHPG0_MS_100MBIT (0x02)
  2964. #define MPI2_ETHPG0_MS_1GBIT (0x03)
  2965. /*Ethernet Page 1 */
  2966. typedef struct _MPI2_CONFIG_PAGE_ETHERNET_1 {
  2967. MPI2_CONFIG_EXTENDED_PAGE_HEADER
  2968. Header; /*0x00 */
  2969. U32
  2970. Reserved0; /*0x08 */
  2971. U32
  2972. Flags; /*0x0C */
  2973. U8
  2974. MediaState; /*0x10 */
  2975. U8
  2976. Reserved1; /*0x11 */
  2977. U16
  2978. Reserved2; /*0x12 */
  2979. U8
  2980. MacAddress[6]; /*0x14 */
  2981. U8
  2982. Reserved3; /*0x1A */
  2983. U8
  2984. Reserved4; /*0x1B */
  2985. MPI2_ETHERNET_IP_ADDR
  2986. StaticIpAddress; /*0x1C */
  2987. MPI2_ETHERNET_IP_ADDR
  2988. StaticSubnetMask; /*0x2C */
  2989. MPI2_ETHERNET_IP_ADDR
  2990. StaticGatewayIpAddress; /*0x3C */
  2991. MPI2_ETHERNET_IP_ADDR
  2992. StaticDNS1IpAddress; /*0x4C */
  2993. MPI2_ETHERNET_IP_ADDR
  2994. StaticDNS2IpAddress; /*0x5C */
  2995. U32
  2996. Reserved5; /*0x6C */
  2997. U32
  2998. Reserved6; /*0x70 */
  2999. U32
  3000. Reserved7; /*0x74 */
  3001. U32
  3002. Reserved8; /*0x78 */
  3003. U8
  3004. HostName[MPI2_ETHERNET_HOST_NAME_LENGTH];/*0x7C */
  3005. } MPI2_CONFIG_PAGE_ETHERNET_1,
  3006. *PTR_MPI2_CONFIG_PAGE_ETHERNET_1,
  3007. Mpi2EthernetPage1_t, *pMpi2EthernetPage1_t;
  3008. #define MPI2_ETHERNETPAGE1_PAGEVERSION (0x00)
  3009. /*values for Ethernet Page 1 Flags field */
  3010. #define MPI2_ETHPG1_FLAG_SET_DEFAULT_IF (0x00000100)
  3011. #define MPI2_ETHPG1_FLAG_ENABLE_FW_DOWNLOAD (0x00000080)
  3012. #define MPI2_ETHPG1_FLAG_ENABLE_TELNET (0x00000040)
  3013. #define MPI2_ETHPG1_FLAG_ENABLE_SSH2 (0x00000020)
  3014. #define MPI2_ETHPG1_FLAG_ENABLE_DHCP_CLIENT (0x00000010)
  3015. #define MPI2_ETHPG1_FLAG_ENABLE_IPV6 (0x00000008)
  3016. #define MPI2_ETHPG1_FLAG_ENABLE_IPV4 (0x00000004)
  3017. #define MPI2_ETHPG1_FLAG_USE_IPV6_ADDRESSES (0x00000002)
  3018. #define MPI2_ETHPG1_FLAG_ENABLE_ETH_IF (0x00000001)
  3019. /*values for Ethernet Page 1 MediaState field */
  3020. #define MPI2_ETHPG1_MS_DUPLEX_MASK (0x80)
  3021. #define MPI2_ETHPG1_MS_HALF_DUPLEX (0x00)
  3022. #define MPI2_ETHPG1_MS_FULL_DUPLEX (0x80)
  3023. #define MPI2_ETHPG1_MS_DATA_RATE_MASK (0x07)
  3024. #define MPI2_ETHPG1_MS_DATA_RATE_AUTO (0x00)
  3025. #define MPI2_ETHPG1_MS_DATA_RATE_10MBIT (0x01)
  3026. #define MPI2_ETHPG1_MS_DATA_RATE_100MBIT (0x02)
  3027. #define MPI2_ETHPG1_MS_DATA_RATE_1GBIT (0x03)
  3028. /****************************************************************************
  3029. * Extended Manufacturing Config Pages
  3030. ****************************************************************************/
  3031. /*
  3032. *Generic structure to use for product-specific extended manufacturing pages
  3033. *(currently Extended Manufacturing Page 40 through Extended Manufacturing
  3034. *Page 60).
  3035. */
  3036. typedef struct _MPI2_CONFIG_PAGE_EXT_MAN_PS {
  3037. MPI2_CONFIG_EXTENDED_PAGE_HEADER
  3038. Header; /*0x00 */
  3039. U32
  3040. ProductSpecificInfo; /*0x08 */
  3041. } MPI2_CONFIG_PAGE_EXT_MAN_PS,
  3042. *PTR_MPI2_CONFIG_PAGE_EXT_MAN_PS,
  3043. Mpi2ExtManufacturingPagePS_t,
  3044. *pMpi2ExtManufacturingPagePS_t;
  3045. /*PageVersion should be provided by product-specific code */
  3046. /****************************************************************************
  3047. * values for fields used by several types of PCIe Config Pages
  3048. ****************************************************************************/
  3049. /*values for NegotiatedLinkRates fields */
  3050. #define MPI26_PCIE_NEG_LINK_RATE_MASK_PHYSICAL (0x0F)
  3051. /*link rates used for Negotiated Physical Link Rate */
  3052. #define MPI26_PCIE_NEG_LINK_RATE_UNKNOWN (0x00)
  3053. #define MPI26_PCIE_NEG_LINK_RATE_PHY_DISABLED (0x01)
  3054. #define MPI26_PCIE_NEG_LINK_RATE_2_5 (0x02)
  3055. #define MPI26_PCIE_NEG_LINK_RATE_5_0 (0x03)
  3056. #define MPI26_PCIE_NEG_LINK_RATE_8_0 (0x04)
  3057. #define MPI26_PCIE_NEG_LINK_RATE_16_0 (0x05)
  3058. /****************************************************************************
  3059. * PCIe IO Unit Config Pages (MPI v2.6 and later)
  3060. ****************************************************************************/
  3061. /*PCIe IO Unit Page 0 */
  3062. typedef struct _MPI26_PCIE_IO_UNIT0_PHY_DATA {
  3063. U8 Link; /*0x00 */
  3064. U8 LinkFlags; /*0x01 */
  3065. U8 PhyFlags; /*0x02 */
  3066. U8 NegotiatedLinkRate; /*0x03 */
  3067. U32 ControllerPhyDeviceInfo;/*0x04 */
  3068. U16 AttachedDevHandle; /*0x08 */
  3069. U16 ControllerDevHandle; /*0x0A */
  3070. U32 EnumerationStatus; /*0x0C */
  3071. U32 Reserved1; /*0x10 */
  3072. } MPI26_PCIE_IO_UNIT0_PHY_DATA,
  3073. *PTR_MPI26_PCIE_IO_UNIT0_PHY_DATA,
  3074. Mpi26PCIeIOUnit0PhyData_t, *pMpi26PCIeIOUnit0PhyData_t;
  3075. /*
  3076. *Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  3077. *one and check the value returned for NumPhys at runtime.
  3078. */
  3079. #ifndef MPI26_PCIE_IOUNIT0_PHY_MAX
  3080. #define MPI26_PCIE_IOUNIT0_PHY_MAX (1)
  3081. #endif
  3082. typedef struct _MPI26_CONFIG_PAGE_PIOUNIT_0 {
  3083. MPI2_CONFIG_EXTENDED_PAGE_HEADER Header; /*0x00 */
  3084. U32 Reserved1; /*0x08 */
  3085. U8 NumPhys; /*0x0C */
  3086. U8 InitStatus; /*0x0D */
  3087. U16 Reserved3; /*0x0E */
  3088. MPI26_PCIE_IO_UNIT0_PHY_DATA
  3089. PhyData[MPI26_PCIE_IOUNIT0_PHY_MAX]; /*0x10 */
  3090. } MPI26_CONFIG_PAGE_PIOUNIT_0,
  3091. *PTR_MPI26_CONFIG_PAGE_PIOUNIT_0,
  3092. Mpi26PCIeIOUnitPage0_t, *pMpi26PCIeIOUnitPage0_t;
  3093. #define MPI26_PCIEIOUNITPAGE0_PAGEVERSION (0x00)
  3094. /*values for PCIe IO Unit Page 0 LinkFlags */
  3095. #define MPI26_PCIEIOUNIT0_LINKFLAGS_ENUMERATION_IN_PROGRESS (0x08)
  3096. /*values for PCIe IO Unit Page 0 PhyFlags */
  3097. #define MPI26_PCIEIOUNIT0_PHYFLAGS_PHY_DISABLED (0x08)
  3098. /*use MPI26_PCIE_NEG_LINK_RATE_ defines for the NegotiatedLinkRate field */
  3099. /*see mpi2_pci.h for values for PCIe IO Unit Page 0 ControllerPhyDeviceInfo
  3100. *values
  3101. */
  3102. /*values for PCIe IO Unit Page 0 EnumerationStatus */
  3103. #define MPI26_PCIEIOUNIT0_ES_MAX_SWITCHES_EXCEEDED (0x40000000)
  3104. #define MPI26_PCIEIOUNIT0_ES_MAX_DEVICES_EXCEEDED (0x20000000)
  3105. /*PCIe IO Unit Page 1 */
  3106. typedef struct _MPI26_PCIE_IO_UNIT1_PHY_DATA {
  3107. U8 Link; /*0x00 */
  3108. U8 LinkFlags; /*0x01 */
  3109. U8 PhyFlags; /*0x02 */
  3110. U8 MaxMinLinkRate; /*0x03 */
  3111. U32 ControllerPhyDeviceInfo; /*0x04 */
  3112. U32 Reserved1; /*0x08 */
  3113. } MPI26_PCIE_IO_UNIT1_PHY_DATA,
  3114. *PTR_MPI26_PCIE_IO_UNIT1_PHY_DATA,
  3115. Mpi26PCIeIOUnit1PhyData_t, *pMpi26PCIeIOUnit1PhyData_t;
  3116. /*values for LinkFlags */
  3117. #define MPI26_PCIEIOUNIT1_LINKFLAGS_DIS_SRIS (0x00)
  3118. #define MPI26_PCIEIOUNIT1_LINKFLAGS_EN_SRIS (0x01)
  3119. /*
  3120. *Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  3121. *one and check the value returned for NumPhys at runtime.
  3122. */
  3123. #ifndef MPI26_PCIE_IOUNIT1_PHY_MAX
  3124. #define MPI26_PCIE_IOUNIT1_PHY_MAX (1)
  3125. #endif
  3126. typedef struct _MPI26_CONFIG_PAGE_PIOUNIT_1 {
  3127. MPI2_CONFIG_EXTENDED_PAGE_HEADER Header; /*0x00 */
  3128. U16 ControlFlags; /*0x08 */
  3129. U16 Reserved; /*0x0A */
  3130. U16 AdditionalControlFlags; /*0x0C */
  3131. U16 NVMeMaxQueueDepth; /*0x0E */
  3132. U8 NumPhys; /*0x10 */
  3133. U8 Reserved1; /*0x11 */
  3134. U16 Reserved2; /*0x12 */
  3135. MPI26_PCIE_IO_UNIT1_PHY_DATA
  3136. PhyData[MPI26_PCIE_IOUNIT1_PHY_MAX];/*0x14 */
  3137. } MPI26_CONFIG_PAGE_PIOUNIT_1,
  3138. *PTR_MPI26_CONFIG_PAGE_PIOUNIT_1,
  3139. Mpi26PCIeIOUnitPage1_t, *pMpi26PCIeIOUnitPage1_t;
  3140. #define MPI26_PCIEIOUNITPAGE1_PAGEVERSION (0x00)
  3141. /*values for PCIe IO Unit Page 1 PhyFlags */
  3142. #define MPI26_PCIEIOUNIT1_PHYFLAGS_PHY_DISABLE (0x08)
  3143. #define MPI26_PCIEIOUNIT1_PHYFLAGS_ENDPOINT_ONLY (0x01)
  3144. /*values for PCIe IO Unit Page 1 MaxMinLinkRate */
  3145. #define MPI26_PCIEIOUNIT1_MAX_RATE_MASK (0xF0)
  3146. #define MPI26_PCIEIOUNIT1_MAX_RATE_SHIFT (4)
  3147. #define MPI26_PCIEIOUNIT1_MAX_RATE_2_5 (0x20)
  3148. #define MPI26_PCIEIOUNIT1_MAX_RATE_5_0 (0x30)
  3149. #define MPI26_PCIEIOUNIT1_MAX_RATE_8_0 (0x40)
  3150. #define MPI26_PCIEIOUNIT1_MAX_RATE_16_0 (0x50)
  3151. /*see mpi2_pci.h for values for PCIe IO Unit Page 0 ControllerPhyDeviceInfo
  3152. *values
  3153. */
  3154. /****************************************************************************
  3155. * PCIe Switch Config Pages (MPI v2.6 and later)
  3156. ****************************************************************************/
  3157. /*PCIe Switch Page 0 */
  3158. typedef struct _MPI26_CONFIG_PAGE_PSWITCH_0 {
  3159. MPI2_CONFIG_EXTENDED_PAGE_HEADER Header; /*0x00 */
  3160. U8 PhysicalPort; /*0x08 */
  3161. U8 Reserved1; /*0x09 */
  3162. U16 Reserved2; /*0x0A */
  3163. U16 DevHandle; /*0x0C */
  3164. U16 ParentDevHandle; /*0x0E */
  3165. U8 NumPorts; /*0x10 */
  3166. U8 PCIeLevel; /*0x11 */
  3167. U16 Reserved3; /*0x12 */
  3168. U32 Reserved4; /*0x14 */
  3169. U32 Reserved5; /*0x18 */
  3170. U32 Reserved6; /*0x1C */
  3171. } MPI26_CONFIG_PAGE_PSWITCH_0, *PTR_MPI26_CONFIG_PAGE_PSWITCH_0,
  3172. Mpi26PCIeSwitchPage0_t, *pMpi26PCIeSwitchPage0_t;
  3173. #define MPI26_PCIESWITCH0_PAGEVERSION (0x00)
  3174. /*PCIe Switch Page 1 */
  3175. typedef struct _MPI26_CONFIG_PAGE_PSWITCH_1 {
  3176. MPI2_CONFIG_EXTENDED_PAGE_HEADER Header; /*0x00 */
  3177. U8 PhysicalPort; /*0x08 */
  3178. U8 Reserved1; /*0x09 */
  3179. U16 Reserved2; /*0x0A */
  3180. U8 NumPorts; /*0x0C */
  3181. U8 PortNum; /*0x0D */
  3182. U16 AttachedDevHandle; /*0x0E */
  3183. U16 SwitchDevHandle; /*0x10 */
  3184. U8 NegotiatedPortWidth; /*0x12 */
  3185. U8 NegotiatedLinkRate; /*0x13 */
  3186. U32 Reserved4; /*0x14 */
  3187. U32 Reserved5; /*0x18 */
  3188. } MPI26_CONFIG_PAGE_PSWITCH_1, *PTR_MPI26_CONFIG_PAGE_PSWITCH_1,
  3189. Mpi26PCIeSwitchPage1_t, *pMpi26PCIeSwitchPage1_t;
  3190. #define MPI26_PCIESWITCH1_PAGEVERSION (0x00)
  3191. /*use MPI26_PCIE_NEG_LINK_RATE_ defines for the NegotiatedLinkRate field */
  3192. /****************************************************************************
  3193. * PCIe Device Config Pages (MPI v2.6 and later)
  3194. ****************************************************************************/
  3195. /*PCIe Device Page 0 */
  3196. typedef struct _MPI26_CONFIG_PAGE_PCIEDEV_0 {
  3197. MPI2_CONFIG_EXTENDED_PAGE_HEADER Header; /*0x00 */
  3198. U16 Slot; /*0x08 */
  3199. U16 EnclosureHandle; /*0x0A */
  3200. U64 WWID; /*0x0C */
  3201. U16 ParentDevHandle; /*0x14 */
  3202. U8 PortNum; /*0x16 */
  3203. U8 AccessStatus; /*0x17 */
  3204. U16 DevHandle; /*0x18 */
  3205. U8 PhysicalPort; /*0x1A */
  3206. U8 Reserved1; /*0x1B */
  3207. U32 DeviceInfo; /*0x1C */
  3208. U32 Flags; /*0x20 */
  3209. U8 SupportedLinkRates; /*0x24 */
  3210. U8 MaxPortWidth; /*0x25 */
  3211. U8 NegotiatedPortWidth; /*0x26 */
  3212. U8 NegotiatedLinkRate; /*0x27 */
  3213. U8 EnclosureLevel; /*0x28 */
  3214. U8 Reserved2; /*0x29 */
  3215. U16 Reserved3; /*0x2A */
  3216. U8 ConnectorName[4]; /*0x2C */
  3217. U32 Reserved4; /*0x30 */
  3218. U32 Reserved5; /*0x34 */
  3219. } MPI26_CONFIG_PAGE_PCIEDEV_0, *PTR_MPI26_CONFIG_PAGE_PCIEDEV_0,
  3220. Mpi26PCIeDevicePage0_t, *pMpi26PCIeDevicePage0_t;
  3221. #define MPI26_PCIEDEVICE0_PAGEVERSION (0x01)
  3222. /*values for PCIe Device Page 0 AccessStatus field */
  3223. #define MPI26_PCIEDEV0_ASTATUS_NO_ERRORS (0x00)
  3224. #define MPI26_PCIEDEV0_ASTATUS_NEEDS_INITIALIZATION (0x04)
  3225. #define MPI26_PCIEDEV0_ASTATUS_CAPABILITY_FAILED (0x02)
  3226. #define MPI26_PCIEDEV0_ASTATUS_DEVICE_BLOCKED (0x07)
  3227. #define MPI26_PCIEDEV0_ASTATUS_MEMORY_SPACE_ACCESS_FAILED (0x08)
  3228. #define MPI26_PCIEDEV0_ASTATUS_UNSUPPORTED_DEVICE (0x09)
  3229. #define MPI26_PCIEDEV0_ASTATUS_MSIX_REQUIRED (0x0A)
  3230. #define MPI26_PCIEDEV0_ASTATUS_UNKNOWN (0x10)
  3231. #define MPI26_PCIEDEV0_ASTATUS_NVME_READY_TIMEOUT (0x30)
  3232. #define MPI26_PCIEDEV0_ASTATUS_NVME_DEVCFG_UNSUPPORTED (0x31)
  3233. #define MPI26_PCIEDEV0_ASTATUS_NVME_IDENTIFY_FAILED (0x32)
  3234. #define MPI26_PCIEDEV0_ASTATUS_NVME_QCONFIG_FAILED (0x33)
  3235. #define MPI26_PCIEDEV0_ASTATUS_NVME_QCREATION_FAILED (0x34)
  3236. #define MPI26_PCIEDEV0_ASTATUS_NVME_EVENTCFG_FAILED (0x35)
  3237. #define MPI26_PCIEDEV0_ASTATUS_NVME_GET_FEATURE_STAT_FAILED (0x36)
  3238. #define MPI26_PCIEDEV0_ASTATUS_NVME_IDLE_TIMEOUT (0x37)
  3239. #define MPI26_PCIEDEV0_ASTATUS_NVME_FAILURE_STATUS (0x38)
  3240. #define MPI26_PCIEDEV0_ASTATUS_INIT_FAIL_MAX (0x3F)
  3241. /*see mpi2_pci.h for the MPI26_PCIE_DEVINFO_ defines used for the DeviceInfo
  3242. *field
  3243. */
  3244. /*values for PCIe Device Page 0 Flags field */
  3245. #define MPI26_PCIEDEV0_FLAGS_UNAUTHORIZED_DEVICE (0x8000)
  3246. #define MPI26_PCIEDEV0_FLAGS_ENABLED_FAST_PATH (0x4000)
  3247. #define MPI26_PCIEDEV0_FLAGS_FAST_PATH_CAPABLE (0x2000)
  3248. #define MPI26_PCIEDEV0_FLAGS_ASYNCHRONOUS_NOTIFICATION (0x0400)
  3249. #define MPI26_PCIEDEV0_FLAGS_ATA_SW_PRESERVATION (0x0200)
  3250. #define MPI26_PCIEDEV0_FLAGS_UNSUPPORTED_DEVICE (0x0100)
  3251. #define MPI26_PCIEDEV0_FLAGS_ATA_48BIT_LBA_SUPPORTED (0x0080)
  3252. #define MPI26_PCIEDEV0_FLAGS_ATA_SMART_SUPPORTED (0x0040)
  3253. #define MPI26_PCIEDEV0_FLAGS_ATA_NCQ_SUPPORTED (0x0020)
  3254. #define MPI26_PCIEDEV0_FLAGS_ATA_FUA_SUPPORTED (0x0010)
  3255. #define MPI26_PCIEDEV0_FLAGS_ENCL_LEVEL_VALID (0x0002)
  3256. #define MPI26_PCIEDEV0_FLAGS_DEVICE_PRESENT (0x0001)
  3257. /* values for PCIe Device Page 0 SupportedLinkRates field */
  3258. #define MPI26_PCIEDEV0_LINK_RATE_16_0_SUPPORTED (0x08)
  3259. #define MPI26_PCIEDEV0_LINK_RATE_8_0_SUPPORTED (0x04)
  3260. #define MPI26_PCIEDEV0_LINK_RATE_5_0_SUPPORTED (0x02)
  3261. #define MPI26_PCIEDEV0_LINK_RATE_2_5_SUPPORTED (0x01)
  3262. /*use MPI26_PCIE_NEG_LINK_RATE_ defines for the NegotiatedLinkRate field */
  3263. /*PCIe Device Page 2 */
  3264. typedef struct _MPI26_CONFIG_PAGE_PCIEDEV_2 {
  3265. MPI2_CONFIG_EXTENDED_PAGE_HEADER Header; /*0x00 */
  3266. U16 DevHandle; /*0x08 */
  3267. U16 Reserved1; /*0x0A */
  3268. U32 MaximumDataTransferSize;/*0x0C */
  3269. U32 Capabilities; /*0x10 */
  3270. U32 Reserved2; /*0x14 */
  3271. } MPI26_CONFIG_PAGE_PCIEDEV_2, *PTR_MPI26_CONFIG_PAGE_PCIEDEV_2,
  3272. Mpi26PCIeDevicePage2_t, *pMpi26PCIeDevicePage2_t;
  3273. #define MPI26_PCIEDEVICE2_PAGEVERSION (0x00)
  3274. /*defines for PCIe Device Page 2 Capabilities field */
  3275. #define MPI26_PCIEDEV2_CAP_SGL_FORMAT (0x00000004)
  3276. #define MPI26_PCIEDEV2_CAP_BIT_BUCKET_SUPPORT (0x00000002)
  3277. #define MPI26_PCIEDEV2_CAP_SGL_SUPPORT (0x00000001)
  3278. /****************************************************************************
  3279. * PCIe Link Config Pages (MPI v2.6 and later)
  3280. ****************************************************************************/
  3281. /*PCIe Link Page 1 */
  3282. typedef struct _MPI26_CONFIG_PAGE_PCIELINK_1 {
  3283. MPI2_CONFIG_EXTENDED_PAGE_HEADER Header; /*0x00 */
  3284. U8 Link; /*0x08 */
  3285. U8 Reserved1; /*0x09 */
  3286. U16 Reserved2; /*0x0A */
  3287. U32 CorrectableErrorCount; /*0x0C */
  3288. U16 NonFatalErrorCount; /*0x10 */
  3289. U16 Reserved3; /*0x12 */
  3290. U16 FatalErrorCount; /*0x14 */
  3291. U16 Reserved4; /*0x16 */
  3292. } MPI26_CONFIG_PAGE_PCIELINK_1, *PTR_MPI26_CONFIG_PAGE_PCIELINK_1,
  3293. Mpi26PcieLinkPage1_t, *pMpi26PcieLinkPage1_t;
  3294. #define MPI26_PCIELINK1_PAGEVERSION (0x00)
  3295. /*PCIe Link Page 2 */
  3296. typedef struct _MPI26_PCIELINK2_LINK_EVENT {
  3297. U8 LinkEventCode; /*0x00 */
  3298. U8 Reserved1; /*0x01 */
  3299. U16 Reserved2; /*0x02 */
  3300. U32 LinkEventInfo; /*0x04 */
  3301. } MPI26_PCIELINK2_LINK_EVENT, *PTR_MPI26_PCIELINK2_LINK_EVENT,
  3302. Mpi26PcieLink2LinkEvent_t, *pMpi26PcieLink2LinkEvent_t;
  3303. /*use MPI26_PCIELINK3_EVTCODE_ for the LinkEventCode field */
  3304. /*
  3305. *Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  3306. *one and check the value returned for NumLinkEvents at runtime.
  3307. */
  3308. #ifndef MPI26_PCIELINK2_LINK_EVENT_MAX
  3309. #define MPI26_PCIELINK2_LINK_EVENT_MAX (1)
  3310. #endif
  3311. typedef struct _MPI26_CONFIG_PAGE_PCIELINK_2 {
  3312. MPI2_CONFIG_EXTENDED_PAGE_HEADER Header; /*0x00 */
  3313. U8 Link; /*0x08 */
  3314. U8 Reserved1; /*0x09 */
  3315. U16 Reserved2; /*0x0A */
  3316. U8 NumLinkEvents; /*0x0C */
  3317. U8 Reserved3; /*0x0D */
  3318. U16 Reserved4; /*0x0E */
  3319. MPI26_PCIELINK2_LINK_EVENT
  3320. LinkEvent[MPI26_PCIELINK2_LINK_EVENT_MAX]; /*0x10 */
  3321. } MPI26_CONFIG_PAGE_PCIELINK_2, *PTR_MPI26_CONFIG_PAGE_PCIELINK_2,
  3322. Mpi26PcieLinkPage2_t, *pMpi26PcieLinkPage2_t;
  3323. #define MPI26_PCIELINK2_PAGEVERSION (0x00)
  3324. /*PCIe Link Page 3 */
  3325. typedef struct _MPI26_PCIELINK3_LINK_EVENT_CONFIG {
  3326. U8 LinkEventCode; /*0x00 */
  3327. U8 Reserved1; /*0x01 */
  3328. U16 Reserved2; /*0x02 */
  3329. U8 CounterType; /*0x04 */
  3330. U8 ThresholdWindow; /*0x05 */
  3331. U8 TimeUnits; /*0x06 */
  3332. U8 Reserved3; /*0x07 */
  3333. U32 EventThreshold; /*0x08 */
  3334. U16 ThresholdFlags; /*0x0C */
  3335. U16 Reserved4; /*0x0E */
  3336. } MPI26_PCIELINK3_LINK_EVENT_CONFIG, *PTR_MPI26_PCIELINK3_LINK_EVENT_CONFIG,
  3337. Mpi26PcieLink3LinkEventConfig_t, *pMpi26PcieLink3LinkEventConfig_t;
  3338. /*values for LinkEventCode field */
  3339. #define MPI26_PCIELINK3_EVTCODE_NO_EVENT (0x00)
  3340. #define MPI26_PCIELINK3_EVTCODE_CORRECTABLE_ERROR_RECEIVED (0x01)
  3341. #define MPI26_PCIELINK3_EVTCODE_NON_FATAL_ERROR_RECEIVED (0x02)
  3342. #define MPI26_PCIELINK3_EVTCODE_FATAL_ERROR_RECEIVED (0x03)
  3343. #define MPI26_PCIELINK3_EVTCODE_DATA_LINK_ERROR_DETECTED (0x04)
  3344. #define MPI26_PCIELINK3_EVTCODE_TRANSACTION_LAYER_ERROR_DETECTED (0x05)
  3345. #define MPI26_PCIELINK3_EVTCODE_TLP_ECRC_ERROR_DETECTED (0x06)
  3346. #define MPI26_PCIELINK3_EVTCODE_POISONED_TLP (0x07)
  3347. #define MPI26_PCIELINK3_EVTCODE_RECEIVED_NAK_DLLP (0x08)
  3348. #define MPI26_PCIELINK3_EVTCODE_SENT_NAK_DLLP (0x09)
  3349. #define MPI26_PCIELINK3_EVTCODE_LTSSM_RECOVERY_STATE (0x0A)
  3350. #define MPI26_PCIELINK3_EVTCODE_LTSSM_RXL0S_STATE (0x0B)
  3351. #define MPI26_PCIELINK3_EVTCODE_LTSSM_TXL0S_STATE (0x0C)
  3352. #define MPI26_PCIELINK3_EVTCODE_LTSSM_L1_STATE (0x0D)
  3353. #define MPI26_PCIELINK3_EVTCODE_LTSSM_DISABLED_STATE (0x0E)
  3354. #define MPI26_PCIELINK3_EVTCODE_LTSSM_HOT_RESET_STATE (0x0F)
  3355. #define MPI26_PCIELINK3_EVTCODE_SYSTEM_ERROR (0x10)
  3356. #define MPI26_PCIELINK3_EVTCODE_DECODE_ERROR (0x11)
  3357. #define MPI26_PCIELINK3_EVTCODE_DISPARITY_ERROR (0x12)
  3358. /*values for the CounterType field */
  3359. #define MPI26_PCIELINK3_COUNTER_TYPE_WRAPPING (0x00)
  3360. #define MPI26_PCIELINK3_COUNTER_TYPE_SATURATING (0x01)
  3361. #define MPI26_PCIELINK3_COUNTER_TYPE_PEAK_VALUE (0x02)
  3362. /*values for the TimeUnits field */
  3363. #define MPI26_PCIELINK3_TM_UNITS_10_MICROSECONDS (0x00)
  3364. #define MPI26_PCIELINK3_TM_UNITS_100_MICROSECONDS (0x01)
  3365. #define MPI26_PCIELINK3_TM_UNITS_1_MILLISECOND (0x02)
  3366. #define MPI26_PCIELINK3_TM_UNITS_10_MILLISECONDS (0x03)
  3367. /*values for the ThresholdFlags field */
  3368. #define MPI26_PCIELINK3_TFLAGS_EVENT_NOTIFY (0x0001)
  3369. /*
  3370. *Host code (drivers, BIOS, utilities, etc.) should leave this define set to
  3371. *one and check the value returned for NumLinkEvents at runtime.
  3372. */
  3373. #ifndef MPI26_PCIELINK3_LINK_EVENT_MAX
  3374. #define MPI26_PCIELINK3_LINK_EVENT_MAX (1)
  3375. #endif
  3376. typedef struct _MPI26_CONFIG_PAGE_PCIELINK_3 {
  3377. MPI2_CONFIG_EXTENDED_PAGE_HEADER Header; /*0x00 */
  3378. U8 Link; /*0x08 */
  3379. U8 Reserved1; /*0x09 */
  3380. U16 Reserved2; /*0x0A */
  3381. U8 NumLinkEvents; /*0x0C */
  3382. U8 Reserved3; /*0x0D */
  3383. U16 Reserved4; /*0x0E */
  3384. MPI26_PCIELINK3_LINK_EVENT_CONFIG
  3385. LinkEventConfig[MPI26_PCIELINK3_LINK_EVENT_MAX]; /*0x10 */
  3386. } MPI26_CONFIG_PAGE_PCIELINK_3, *PTR_MPI26_CONFIG_PAGE_PCIELINK_3,
  3387. Mpi26PcieLinkPage3_t, *pMpi26PcieLinkPage3_t;
  3388. #define MPI26_PCIELINK3_PAGEVERSION (0x00)
  3389. #endif