sh_eth.c 83 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462
  1. // SPDX-License-Identifier: GPL-2.0
  2. /* SuperH Ethernet device driver
  3. *
  4. * Copyright (C) 2014 Renesas Electronics Corporation
  5. * Copyright (C) 2006-2012 Nobuhiro Iwamatsu
  6. * Copyright (C) 2008-2014 Renesas Solutions Corp.
  7. * Copyright (C) 2013-2017 Cogent Embedded, Inc.
  8. * Copyright (C) 2014 Codethink Limited
  9. */
  10. #include <linux/module.h>
  11. #include <linux/kernel.h>
  12. #include <linux/spinlock.h>
  13. #include <linux/interrupt.h>
  14. #include <linux/dma-mapping.h>
  15. #include <linux/etherdevice.h>
  16. #include <linux/delay.h>
  17. #include <linux/platform_device.h>
  18. #include <linux/mdio-bitbang.h>
  19. #include <linux/netdevice.h>
  20. #include <linux/of.h>
  21. #include <linux/of_device.h>
  22. #include <linux/of_irq.h>
  23. #include <linux/of_net.h>
  24. #include <linux/phy.h>
  25. #include <linux/cache.h>
  26. #include <linux/io.h>
  27. #include <linux/pm_runtime.h>
  28. #include <linux/slab.h>
  29. #include <linux/ethtool.h>
  30. #include <linux/if_vlan.h>
  31. #include <linux/sh_eth.h>
  32. #include <linux/of_mdio.h>
  33. #include "sh_eth.h"
  34. #define SH_ETH_DEF_MSG_ENABLE \
  35. (NETIF_MSG_LINK | \
  36. NETIF_MSG_TIMER | \
  37. NETIF_MSG_RX_ERR| \
  38. NETIF_MSG_TX_ERR)
  39. #define SH_ETH_OFFSET_INVALID ((u16)~0)
  40. #define SH_ETH_OFFSET_DEFAULTS \
  41. [0 ... SH_ETH_MAX_REGISTER_OFFSET - 1] = SH_ETH_OFFSET_INVALID
  42. static const u16 sh_eth_offset_gigabit[SH_ETH_MAX_REGISTER_OFFSET] = {
  43. SH_ETH_OFFSET_DEFAULTS,
  44. [EDSR] = 0x0000,
  45. [EDMR] = 0x0400,
  46. [EDTRR] = 0x0408,
  47. [EDRRR] = 0x0410,
  48. [EESR] = 0x0428,
  49. [EESIPR] = 0x0430,
  50. [TDLAR] = 0x0010,
  51. [TDFAR] = 0x0014,
  52. [TDFXR] = 0x0018,
  53. [TDFFR] = 0x001c,
  54. [RDLAR] = 0x0030,
  55. [RDFAR] = 0x0034,
  56. [RDFXR] = 0x0038,
  57. [RDFFR] = 0x003c,
  58. [TRSCER] = 0x0438,
  59. [RMFCR] = 0x0440,
  60. [TFTR] = 0x0448,
  61. [FDR] = 0x0450,
  62. [RMCR] = 0x0458,
  63. [RPADIR] = 0x0460,
  64. [FCFTR] = 0x0468,
  65. [CSMR] = 0x04E4,
  66. [ECMR] = 0x0500,
  67. [ECSR] = 0x0510,
  68. [ECSIPR] = 0x0518,
  69. [PIR] = 0x0520,
  70. [PSR] = 0x0528,
  71. [PIPR] = 0x052c,
  72. [RFLR] = 0x0508,
  73. [APR] = 0x0554,
  74. [MPR] = 0x0558,
  75. [PFTCR] = 0x055c,
  76. [PFRCR] = 0x0560,
  77. [TPAUSER] = 0x0564,
  78. [GECMR] = 0x05b0,
  79. [BCULR] = 0x05b4,
  80. [MAHR] = 0x05c0,
  81. [MALR] = 0x05c8,
  82. [TROCR] = 0x0700,
  83. [CDCR] = 0x0708,
  84. [LCCR] = 0x0710,
  85. [CEFCR] = 0x0740,
  86. [FRECR] = 0x0748,
  87. [TSFRCR] = 0x0750,
  88. [TLFRCR] = 0x0758,
  89. [RFCR] = 0x0760,
  90. [CERCR] = 0x0768,
  91. [CEECR] = 0x0770,
  92. [MAFCR] = 0x0778,
  93. [RMII_MII] = 0x0790,
  94. [ARSTR] = 0x0000,
  95. [TSU_CTRST] = 0x0004,
  96. [TSU_FWEN0] = 0x0010,
  97. [TSU_FWEN1] = 0x0014,
  98. [TSU_FCM] = 0x0018,
  99. [TSU_BSYSL0] = 0x0020,
  100. [TSU_BSYSL1] = 0x0024,
  101. [TSU_PRISL0] = 0x0028,
  102. [TSU_PRISL1] = 0x002c,
  103. [TSU_FWSL0] = 0x0030,
  104. [TSU_FWSL1] = 0x0034,
  105. [TSU_FWSLC] = 0x0038,
  106. [TSU_QTAGM0] = 0x0040,
  107. [TSU_QTAGM1] = 0x0044,
  108. [TSU_FWSR] = 0x0050,
  109. [TSU_FWINMK] = 0x0054,
  110. [TSU_ADQT0] = 0x0048,
  111. [TSU_ADQT1] = 0x004c,
  112. [TSU_VTAG0] = 0x0058,
  113. [TSU_VTAG1] = 0x005c,
  114. [TSU_ADSBSY] = 0x0060,
  115. [TSU_TEN] = 0x0064,
  116. [TSU_POST1] = 0x0070,
  117. [TSU_POST2] = 0x0074,
  118. [TSU_POST3] = 0x0078,
  119. [TSU_POST4] = 0x007c,
  120. [TSU_ADRH0] = 0x0100,
  121. [TXNLCR0] = 0x0080,
  122. [TXALCR0] = 0x0084,
  123. [RXNLCR0] = 0x0088,
  124. [RXALCR0] = 0x008c,
  125. [FWNLCR0] = 0x0090,
  126. [FWALCR0] = 0x0094,
  127. [TXNLCR1] = 0x00a0,
  128. [TXALCR1] = 0x00a4,
  129. [RXNLCR1] = 0x00a8,
  130. [RXALCR1] = 0x00ac,
  131. [FWNLCR1] = 0x00b0,
  132. [FWALCR1] = 0x00b4,
  133. };
  134. static const u16 sh_eth_offset_fast_rz[SH_ETH_MAX_REGISTER_OFFSET] = {
  135. SH_ETH_OFFSET_DEFAULTS,
  136. [EDSR] = 0x0000,
  137. [EDMR] = 0x0400,
  138. [EDTRR] = 0x0408,
  139. [EDRRR] = 0x0410,
  140. [EESR] = 0x0428,
  141. [EESIPR] = 0x0430,
  142. [TDLAR] = 0x0010,
  143. [TDFAR] = 0x0014,
  144. [TDFXR] = 0x0018,
  145. [TDFFR] = 0x001c,
  146. [RDLAR] = 0x0030,
  147. [RDFAR] = 0x0034,
  148. [RDFXR] = 0x0038,
  149. [RDFFR] = 0x003c,
  150. [TRSCER] = 0x0438,
  151. [RMFCR] = 0x0440,
  152. [TFTR] = 0x0448,
  153. [FDR] = 0x0450,
  154. [RMCR] = 0x0458,
  155. [RPADIR] = 0x0460,
  156. [FCFTR] = 0x0468,
  157. [CSMR] = 0x04E4,
  158. [ECMR] = 0x0500,
  159. [RFLR] = 0x0508,
  160. [ECSR] = 0x0510,
  161. [ECSIPR] = 0x0518,
  162. [PIR] = 0x0520,
  163. [APR] = 0x0554,
  164. [MPR] = 0x0558,
  165. [PFTCR] = 0x055c,
  166. [PFRCR] = 0x0560,
  167. [TPAUSER] = 0x0564,
  168. [MAHR] = 0x05c0,
  169. [MALR] = 0x05c8,
  170. [CEFCR] = 0x0740,
  171. [FRECR] = 0x0748,
  172. [TSFRCR] = 0x0750,
  173. [TLFRCR] = 0x0758,
  174. [RFCR] = 0x0760,
  175. [MAFCR] = 0x0778,
  176. [ARSTR] = 0x0000,
  177. [TSU_CTRST] = 0x0004,
  178. [TSU_FWSLC] = 0x0038,
  179. [TSU_VTAG0] = 0x0058,
  180. [TSU_ADSBSY] = 0x0060,
  181. [TSU_TEN] = 0x0064,
  182. [TSU_POST1] = 0x0070,
  183. [TSU_POST2] = 0x0074,
  184. [TSU_POST3] = 0x0078,
  185. [TSU_POST4] = 0x007c,
  186. [TSU_ADRH0] = 0x0100,
  187. [TXNLCR0] = 0x0080,
  188. [TXALCR0] = 0x0084,
  189. [RXNLCR0] = 0x0088,
  190. [RXALCR0] = 0x008C,
  191. };
  192. static const u16 sh_eth_offset_fast_rcar[SH_ETH_MAX_REGISTER_OFFSET] = {
  193. SH_ETH_OFFSET_DEFAULTS,
  194. [ECMR] = 0x0300,
  195. [RFLR] = 0x0308,
  196. [ECSR] = 0x0310,
  197. [ECSIPR] = 0x0318,
  198. [PIR] = 0x0320,
  199. [PSR] = 0x0328,
  200. [RDMLR] = 0x0340,
  201. [IPGR] = 0x0350,
  202. [APR] = 0x0354,
  203. [MPR] = 0x0358,
  204. [RFCF] = 0x0360,
  205. [TPAUSER] = 0x0364,
  206. [TPAUSECR] = 0x0368,
  207. [MAHR] = 0x03c0,
  208. [MALR] = 0x03c8,
  209. [TROCR] = 0x03d0,
  210. [CDCR] = 0x03d4,
  211. [LCCR] = 0x03d8,
  212. [CNDCR] = 0x03dc,
  213. [CEFCR] = 0x03e4,
  214. [FRECR] = 0x03e8,
  215. [TSFRCR] = 0x03ec,
  216. [TLFRCR] = 0x03f0,
  217. [RFCR] = 0x03f4,
  218. [MAFCR] = 0x03f8,
  219. [EDMR] = 0x0200,
  220. [EDTRR] = 0x0208,
  221. [EDRRR] = 0x0210,
  222. [TDLAR] = 0x0218,
  223. [RDLAR] = 0x0220,
  224. [EESR] = 0x0228,
  225. [EESIPR] = 0x0230,
  226. [TRSCER] = 0x0238,
  227. [RMFCR] = 0x0240,
  228. [TFTR] = 0x0248,
  229. [FDR] = 0x0250,
  230. [RMCR] = 0x0258,
  231. [TFUCR] = 0x0264,
  232. [RFOCR] = 0x0268,
  233. [RMIIMODE] = 0x026c,
  234. [FCFTR] = 0x0270,
  235. [TRIMD] = 0x027c,
  236. };
  237. static const u16 sh_eth_offset_fast_sh4[SH_ETH_MAX_REGISTER_OFFSET] = {
  238. SH_ETH_OFFSET_DEFAULTS,
  239. [ECMR] = 0x0100,
  240. [RFLR] = 0x0108,
  241. [ECSR] = 0x0110,
  242. [ECSIPR] = 0x0118,
  243. [PIR] = 0x0120,
  244. [PSR] = 0x0128,
  245. [RDMLR] = 0x0140,
  246. [IPGR] = 0x0150,
  247. [APR] = 0x0154,
  248. [MPR] = 0x0158,
  249. [TPAUSER] = 0x0164,
  250. [RFCF] = 0x0160,
  251. [TPAUSECR] = 0x0168,
  252. [BCFRR] = 0x016c,
  253. [MAHR] = 0x01c0,
  254. [MALR] = 0x01c8,
  255. [TROCR] = 0x01d0,
  256. [CDCR] = 0x01d4,
  257. [LCCR] = 0x01d8,
  258. [CNDCR] = 0x01dc,
  259. [CEFCR] = 0x01e4,
  260. [FRECR] = 0x01e8,
  261. [TSFRCR] = 0x01ec,
  262. [TLFRCR] = 0x01f0,
  263. [RFCR] = 0x01f4,
  264. [MAFCR] = 0x01f8,
  265. [RTRATE] = 0x01fc,
  266. [EDMR] = 0x0000,
  267. [EDTRR] = 0x0008,
  268. [EDRRR] = 0x0010,
  269. [TDLAR] = 0x0018,
  270. [RDLAR] = 0x0020,
  271. [EESR] = 0x0028,
  272. [EESIPR] = 0x0030,
  273. [TRSCER] = 0x0038,
  274. [RMFCR] = 0x0040,
  275. [TFTR] = 0x0048,
  276. [FDR] = 0x0050,
  277. [RMCR] = 0x0058,
  278. [TFUCR] = 0x0064,
  279. [RFOCR] = 0x0068,
  280. [FCFTR] = 0x0070,
  281. [RPADIR] = 0x0078,
  282. [TRIMD] = 0x007c,
  283. [RBWAR] = 0x00c8,
  284. [RDFAR] = 0x00cc,
  285. [TBRAR] = 0x00d4,
  286. [TDFAR] = 0x00d8,
  287. };
  288. static const u16 sh_eth_offset_fast_sh3_sh2[SH_ETH_MAX_REGISTER_OFFSET] = {
  289. SH_ETH_OFFSET_DEFAULTS,
  290. [EDMR] = 0x0000,
  291. [EDTRR] = 0x0004,
  292. [EDRRR] = 0x0008,
  293. [TDLAR] = 0x000c,
  294. [RDLAR] = 0x0010,
  295. [EESR] = 0x0014,
  296. [EESIPR] = 0x0018,
  297. [TRSCER] = 0x001c,
  298. [RMFCR] = 0x0020,
  299. [TFTR] = 0x0024,
  300. [FDR] = 0x0028,
  301. [RMCR] = 0x002c,
  302. [EDOCR] = 0x0030,
  303. [FCFTR] = 0x0034,
  304. [RPADIR] = 0x0038,
  305. [TRIMD] = 0x003c,
  306. [RBWAR] = 0x0040,
  307. [RDFAR] = 0x0044,
  308. [TBRAR] = 0x004c,
  309. [TDFAR] = 0x0050,
  310. [ECMR] = 0x0160,
  311. [ECSR] = 0x0164,
  312. [ECSIPR] = 0x0168,
  313. [PIR] = 0x016c,
  314. [MAHR] = 0x0170,
  315. [MALR] = 0x0174,
  316. [RFLR] = 0x0178,
  317. [PSR] = 0x017c,
  318. [TROCR] = 0x0180,
  319. [CDCR] = 0x0184,
  320. [LCCR] = 0x0188,
  321. [CNDCR] = 0x018c,
  322. [CEFCR] = 0x0194,
  323. [FRECR] = 0x0198,
  324. [TSFRCR] = 0x019c,
  325. [TLFRCR] = 0x01a0,
  326. [RFCR] = 0x01a4,
  327. [MAFCR] = 0x01a8,
  328. [IPGR] = 0x01b4,
  329. [APR] = 0x01b8,
  330. [MPR] = 0x01bc,
  331. [TPAUSER] = 0x01c4,
  332. [BCFR] = 0x01cc,
  333. [ARSTR] = 0x0000,
  334. [TSU_CTRST] = 0x0004,
  335. [TSU_FWEN0] = 0x0010,
  336. [TSU_FWEN1] = 0x0014,
  337. [TSU_FCM] = 0x0018,
  338. [TSU_BSYSL0] = 0x0020,
  339. [TSU_BSYSL1] = 0x0024,
  340. [TSU_PRISL0] = 0x0028,
  341. [TSU_PRISL1] = 0x002c,
  342. [TSU_FWSL0] = 0x0030,
  343. [TSU_FWSL1] = 0x0034,
  344. [TSU_FWSLC] = 0x0038,
  345. [TSU_QTAGM0] = 0x0040,
  346. [TSU_QTAGM1] = 0x0044,
  347. [TSU_ADQT0] = 0x0048,
  348. [TSU_ADQT1] = 0x004c,
  349. [TSU_FWSR] = 0x0050,
  350. [TSU_FWINMK] = 0x0054,
  351. [TSU_ADSBSY] = 0x0060,
  352. [TSU_TEN] = 0x0064,
  353. [TSU_POST1] = 0x0070,
  354. [TSU_POST2] = 0x0074,
  355. [TSU_POST3] = 0x0078,
  356. [TSU_POST4] = 0x007c,
  357. [TXNLCR0] = 0x0080,
  358. [TXALCR0] = 0x0084,
  359. [RXNLCR0] = 0x0088,
  360. [RXALCR0] = 0x008c,
  361. [FWNLCR0] = 0x0090,
  362. [FWALCR0] = 0x0094,
  363. [TXNLCR1] = 0x00a0,
  364. [TXALCR1] = 0x00a4,
  365. [RXNLCR1] = 0x00a8,
  366. [RXALCR1] = 0x00ac,
  367. [FWNLCR1] = 0x00b0,
  368. [FWALCR1] = 0x00b4,
  369. [TSU_ADRH0] = 0x0100,
  370. };
  371. static void sh_eth_rcv_snd_disable(struct net_device *ndev);
  372. static struct net_device_stats *sh_eth_get_stats(struct net_device *ndev);
  373. static void sh_eth_write(struct net_device *ndev, u32 data, int enum_index)
  374. {
  375. struct sh_eth_private *mdp = netdev_priv(ndev);
  376. u16 offset = mdp->reg_offset[enum_index];
  377. if (WARN_ON(offset == SH_ETH_OFFSET_INVALID))
  378. return;
  379. iowrite32(data, mdp->addr + offset);
  380. }
  381. static u32 sh_eth_read(struct net_device *ndev, int enum_index)
  382. {
  383. struct sh_eth_private *mdp = netdev_priv(ndev);
  384. u16 offset = mdp->reg_offset[enum_index];
  385. if (WARN_ON(offset == SH_ETH_OFFSET_INVALID))
  386. return ~0U;
  387. return ioread32(mdp->addr + offset);
  388. }
  389. static void sh_eth_modify(struct net_device *ndev, int enum_index, u32 clear,
  390. u32 set)
  391. {
  392. sh_eth_write(ndev, (sh_eth_read(ndev, enum_index) & ~clear) | set,
  393. enum_index);
  394. }
  395. static u16 sh_eth_tsu_get_offset(struct sh_eth_private *mdp, int enum_index)
  396. {
  397. return mdp->reg_offset[enum_index];
  398. }
  399. static void sh_eth_tsu_write(struct sh_eth_private *mdp, u32 data,
  400. int enum_index)
  401. {
  402. u16 offset = sh_eth_tsu_get_offset(mdp, enum_index);
  403. if (WARN_ON(offset == SH_ETH_OFFSET_INVALID))
  404. return;
  405. iowrite32(data, mdp->tsu_addr + offset);
  406. }
  407. static u32 sh_eth_tsu_read(struct sh_eth_private *mdp, int enum_index)
  408. {
  409. u16 offset = sh_eth_tsu_get_offset(mdp, enum_index);
  410. if (WARN_ON(offset == SH_ETH_OFFSET_INVALID))
  411. return ~0U;
  412. return ioread32(mdp->tsu_addr + offset);
  413. }
  414. static void sh_eth_soft_swap(char *src, int len)
  415. {
  416. #ifdef __LITTLE_ENDIAN
  417. u32 *p = (u32 *)src;
  418. u32 *maxp = p + DIV_ROUND_UP(len, sizeof(u32));
  419. for (; p < maxp; p++)
  420. *p = swab32(*p);
  421. #endif
  422. }
  423. static void sh_eth_select_mii(struct net_device *ndev)
  424. {
  425. struct sh_eth_private *mdp = netdev_priv(ndev);
  426. u32 value;
  427. switch (mdp->phy_interface) {
  428. case PHY_INTERFACE_MODE_RGMII ... PHY_INTERFACE_MODE_RGMII_TXID:
  429. value = 0x3;
  430. break;
  431. case PHY_INTERFACE_MODE_GMII:
  432. value = 0x2;
  433. break;
  434. case PHY_INTERFACE_MODE_MII:
  435. value = 0x1;
  436. break;
  437. case PHY_INTERFACE_MODE_RMII:
  438. value = 0x0;
  439. break;
  440. default:
  441. netdev_warn(ndev,
  442. "PHY interface mode was not setup. Set to MII.\n");
  443. value = 0x1;
  444. break;
  445. }
  446. sh_eth_write(ndev, value, RMII_MII);
  447. }
  448. static void sh_eth_set_duplex(struct net_device *ndev)
  449. {
  450. struct sh_eth_private *mdp = netdev_priv(ndev);
  451. sh_eth_modify(ndev, ECMR, ECMR_DM, mdp->duplex ? ECMR_DM : 0);
  452. }
  453. static void sh_eth_chip_reset(struct net_device *ndev)
  454. {
  455. struct sh_eth_private *mdp = netdev_priv(ndev);
  456. /* reset device */
  457. sh_eth_tsu_write(mdp, ARSTR_ARST, ARSTR);
  458. mdelay(1);
  459. }
  460. static int sh_eth_soft_reset(struct net_device *ndev)
  461. {
  462. sh_eth_modify(ndev, EDMR, EDMR_SRST_ETHER, EDMR_SRST_ETHER);
  463. mdelay(3);
  464. sh_eth_modify(ndev, EDMR, EDMR_SRST_ETHER, 0);
  465. return 0;
  466. }
  467. static int sh_eth_check_soft_reset(struct net_device *ndev)
  468. {
  469. int cnt;
  470. for (cnt = 100; cnt > 0; cnt--) {
  471. if (!(sh_eth_read(ndev, EDMR) & EDMR_SRST_GETHER))
  472. return 0;
  473. mdelay(1);
  474. }
  475. netdev_err(ndev, "Device reset failed\n");
  476. return -ETIMEDOUT;
  477. }
  478. static int sh_eth_soft_reset_gether(struct net_device *ndev)
  479. {
  480. struct sh_eth_private *mdp = netdev_priv(ndev);
  481. int ret;
  482. sh_eth_write(ndev, EDSR_ENALL, EDSR);
  483. sh_eth_modify(ndev, EDMR, EDMR_SRST_GETHER, EDMR_SRST_GETHER);
  484. ret = sh_eth_check_soft_reset(ndev);
  485. if (ret)
  486. return ret;
  487. /* Table Init */
  488. sh_eth_write(ndev, 0, TDLAR);
  489. sh_eth_write(ndev, 0, TDFAR);
  490. sh_eth_write(ndev, 0, TDFXR);
  491. sh_eth_write(ndev, 0, TDFFR);
  492. sh_eth_write(ndev, 0, RDLAR);
  493. sh_eth_write(ndev, 0, RDFAR);
  494. sh_eth_write(ndev, 0, RDFXR);
  495. sh_eth_write(ndev, 0, RDFFR);
  496. /* Reset HW CRC register */
  497. if (mdp->cd->hw_checksum)
  498. sh_eth_write(ndev, 0, CSMR);
  499. /* Select MII mode */
  500. if (mdp->cd->select_mii)
  501. sh_eth_select_mii(ndev);
  502. return ret;
  503. }
  504. static void sh_eth_set_rate_gether(struct net_device *ndev)
  505. {
  506. struct sh_eth_private *mdp = netdev_priv(ndev);
  507. switch (mdp->speed) {
  508. case 10: /* 10BASE */
  509. sh_eth_write(ndev, GECMR_10, GECMR);
  510. break;
  511. case 100:/* 100BASE */
  512. sh_eth_write(ndev, GECMR_100, GECMR);
  513. break;
  514. case 1000: /* 1000BASE */
  515. sh_eth_write(ndev, GECMR_1000, GECMR);
  516. break;
  517. }
  518. }
  519. #ifdef CONFIG_OF
  520. /* R7S72100 */
  521. static struct sh_eth_cpu_data r7s72100_data = {
  522. .soft_reset = sh_eth_soft_reset_gether,
  523. .chip_reset = sh_eth_chip_reset,
  524. .set_duplex = sh_eth_set_duplex,
  525. .register_type = SH_ETH_REG_FAST_RZ,
  526. .edtrr_trns = EDTRR_TRNS_GETHER,
  527. .ecsr_value = ECSR_ICD,
  528. .ecsipr_value = ECSIPR_ICDIP,
  529. .eesipr_value = EESIPR_TWB1IP | EESIPR_TWBIP | EESIPR_TC1IP |
  530. EESIPR_TABTIP | EESIPR_RABTIP | EESIPR_RFCOFIP |
  531. EESIPR_ECIIP |
  532. EESIPR_FTCIP | EESIPR_TDEIP | EESIPR_TFUFIP |
  533. EESIPR_FRIP | EESIPR_RDEIP | EESIPR_RFOFIP |
  534. EESIPR_RMAFIP | EESIPR_RRFIP |
  535. EESIPR_RTLFIP | EESIPR_RTSFIP |
  536. EESIPR_PREIP | EESIPR_CERFIP,
  537. .tx_check = EESR_TC1 | EESR_FTC,
  538. .eesr_err_check = EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_RABT |
  539. EESR_RFE | EESR_RDE | EESR_RFRMER | EESR_TFE |
  540. EESR_TDE,
  541. .fdr_value = 0x0000070f,
  542. .no_psr = 1,
  543. .apr = 1,
  544. .mpr = 1,
  545. .tpauser = 1,
  546. .hw_swap = 1,
  547. .rpadir = 1,
  548. .no_trimd = 1,
  549. .no_ade = 1,
  550. .xdfar_rw = 1,
  551. .hw_checksum = 1,
  552. .tsu = 1,
  553. .no_tx_cntrs = 1,
  554. };
  555. static void sh_eth_chip_reset_r8a7740(struct net_device *ndev)
  556. {
  557. sh_eth_chip_reset(ndev);
  558. sh_eth_select_mii(ndev);
  559. }
  560. /* R8A7740 */
  561. static struct sh_eth_cpu_data r8a7740_data = {
  562. .soft_reset = sh_eth_soft_reset_gether,
  563. .chip_reset = sh_eth_chip_reset_r8a7740,
  564. .set_duplex = sh_eth_set_duplex,
  565. .set_rate = sh_eth_set_rate_gether,
  566. .register_type = SH_ETH_REG_GIGABIT,
  567. .edtrr_trns = EDTRR_TRNS_GETHER,
  568. .ecsr_value = ECSR_ICD | ECSR_MPD,
  569. .ecsipr_value = ECSIPR_LCHNGIP | ECSIPR_ICDIP | ECSIPR_MPDIP,
  570. .eesipr_value = EESIPR_RFCOFIP | EESIPR_ECIIP |
  571. EESIPR_FTCIP | EESIPR_TDEIP | EESIPR_TFUFIP |
  572. EESIPR_FRIP | EESIPR_RDEIP | EESIPR_RFOFIP |
  573. 0x0000f000 | EESIPR_CNDIP | EESIPR_DLCIP |
  574. EESIPR_CDIP | EESIPR_TROIP | EESIPR_RMAFIP |
  575. EESIPR_CEEFIP | EESIPR_CELFIP |
  576. EESIPR_RRFIP | EESIPR_RTLFIP | EESIPR_RTSFIP |
  577. EESIPR_PREIP | EESIPR_CERFIP,
  578. .tx_check = EESR_TC1 | EESR_FTC,
  579. .eesr_err_check = EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_RABT |
  580. EESR_RFE | EESR_RDE | EESR_RFRMER | EESR_TFE |
  581. EESR_TDE,
  582. .fdr_value = 0x0000070f,
  583. .apr = 1,
  584. .mpr = 1,
  585. .tpauser = 1,
  586. .bculr = 1,
  587. .hw_swap = 1,
  588. .rpadir = 1,
  589. .no_trimd = 1,
  590. .no_ade = 1,
  591. .xdfar_rw = 1,
  592. .hw_checksum = 1,
  593. .tsu = 1,
  594. .select_mii = 1,
  595. .magic = 1,
  596. .cexcr = 1,
  597. };
  598. /* There is CPU dependent code */
  599. static void sh_eth_set_rate_rcar(struct net_device *ndev)
  600. {
  601. struct sh_eth_private *mdp = netdev_priv(ndev);
  602. switch (mdp->speed) {
  603. case 10: /* 10BASE */
  604. sh_eth_modify(ndev, ECMR, ECMR_ELB, 0);
  605. break;
  606. case 100:/* 100BASE */
  607. sh_eth_modify(ndev, ECMR, ECMR_ELB, ECMR_ELB);
  608. break;
  609. }
  610. }
  611. /* R-Car Gen1 */
  612. static struct sh_eth_cpu_data rcar_gen1_data = {
  613. .soft_reset = sh_eth_soft_reset,
  614. .set_duplex = sh_eth_set_duplex,
  615. .set_rate = sh_eth_set_rate_rcar,
  616. .register_type = SH_ETH_REG_FAST_RCAR,
  617. .edtrr_trns = EDTRR_TRNS_ETHER,
  618. .ecsr_value = ECSR_PSRTO | ECSR_LCHNG | ECSR_ICD,
  619. .ecsipr_value = ECSIPR_PSRTOIP | ECSIPR_LCHNGIP | ECSIPR_ICDIP,
  620. .eesipr_value = EESIPR_RFCOFIP | EESIPR_ADEIP | EESIPR_ECIIP |
  621. EESIPR_FTCIP | EESIPR_TDEIP | EESIPR_TFUFIP |
  622. EESIPR_FRIP | EESIPR_RDEIP | EESIPR_RFOFIP |
  623. EESIPR_RMAFIP | EESIPR_RRFIP |
  624. EESIPR_RTLFIP | EESIPR_RTSFIP |
  625. EESIPR_PREIP | EESIPR_CERFIP,
  626. .tx_check = EESR_FTC | EESR_CND | EESR_DLC | EESR_CD | EESR_TRO,
  627. .eesr_err_check = EESR_TWB | EESR_TABT | EESR_RABT | EESR_RFE |
  628. EESR_RDE | EESR_RFRMER | EESR_TFE | EESR_TDE,
  629. .fdr_value = 0x00000f0f,
  630. .apr = 1,
  631. .mpr = 1,
  632. .tpauser = 1,
  633. .hw_swap = 1,
  634. .no_xdfar = 1,
  635. };
  636. /* R-Car Gen2 and RZ/G1 */
  637. static struct sh_eth_cpu_data rcar_gen2_data = {
  638. .soft_reset = sh_eth_soft_reset,
  639. .set_duplex = sh_eth_set_duplex,
  640. .set_rate = sh_eth_set_rate_rcar,
  641. .register_type = SH_ETH_REG_FAST_RCAR,
  642. .edtrr_trns = EDTRR_TRNS_ETHER,
  643. .ecsr_value = ECSR_PSRTO | ECSR_LCHNG | ECSR_ICD | ECSR_MPD,
  644. .ecsipr_value = ECSIPR_PSRTOIP | ECSIPR_LCHNGIP | ECSIPR_ICDIP |
  645. ECSIPR_MPDIP,
  646. .eesipr_value = EESIPR_RFCOFIP | EESIPR_ADEIP | EESIPR_ECIIP |
  647. EESIPR_FTCIP | EESIPR_TDEIP | EESIPR_TFUFIP |
  648. EESIPR_FRIP | EESIPR_RDEIP | EESIPR_RFOFIP |
  649. EESIPR_RMAFIP | EESIPR_RRFIP |
  650. EESIPR_RTLFIP | EESIPR_RTSFIP |
  651. EESIPR_PREIP | EESIPR_CERFIP,
  652. .tx_check = EESR_FTC | EESR_CND | EESR_DLC | EESR_CD | EESR_TRO,
  653. .eesr_err_check = EESR_TWB | EESR_TABT | EESR_RABT | EESR_RFE |
  654. EESR_RDE | EESR_RFRMER | EESR_TFE | EESR_TDE,
  655. .fdr_value = 0x00000f0f,
  656. .trscer_err_mask = DESC_I_RINT8,
  657. .apr = 1,
  658. .mpr = 1,
  659. .tpauser = 1,
  660. .hw_swap = 1,
  661. .no_xdfar = 1,
  662. .rmiimode = 1,
  663. .magic = 1,
  664. };
  665. /* R8A77980 */
  666. static struct sh_eth_cpu_data r8a77980_data = {
  667. .soft_reset = sh_eth_soft_reset_gether,
  668. .set_duplex = sh_eth_set_duplex,
  669. .set_rate = sh_eth_set_rate_gether,
  670. .register_type = SH_ETH_REG_GIGABIT,
  671. .edtrr_trns = EDTRR_TRNS_GETHER,
  672. .ecsr_value = ECSR_PSRTO | ECSR_LCHNG | ECSR_ICD | ECSR_MPD,
  673. .ecsipr_value = ECSIPR_PSRTOIP | ECSIPR_LCHNGIP | ECSIPR_ICDIP |
  674. ECSIPR_MPDIP,
  675. .eesipr_value = EESIPR_RFCOFIP | EESIPR_ECIIP |
  676. EESIPR_FTCIP | EESIPR_TDEIP | EESIPR_TFUFIP |
  677. EESIPR_FRIP | EESIPR_RDEIP | EESIPR_RFOFIP |
  678. EESIPR_RMAFIP | EESIPR_RRFIP |
  679. EESIPR_RTLFIP | EESIPR_RTSFIP |
  680. EESIPR_PREIP | EESIPR_CERFIP,
  681. .tx_check = EESR_FTC | EESR_CD | EESR_TRO,
  682. .eesr_err_check = EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_RABT |
  683. EESR_RFE | EESR_RDE | EESR_RFRMER |
  684. EESR_TFE | EESR_TDE | EESR_ECI,
  685. .fdr_value = 0x0000070f,
  686. .apr = 1,
  687. .mpr = 1,
  688. .tpauser = 1,
  689. .bculr = 1,
  690. .hw_swap = 1,
  691. .nbst = 1,
  692. .rpadir = 1,
  693. .no_trimd = 1,
  694. .no_ade = 1,
  695. .xdfar_rw = 1,
  696. .hw_checksum = 1,
  697. .select_mii = 1,
  698. .magic = 1,
  699. .cexcr = 1,
  700. };
  701. #endif /* CONFIG_OF */
  702. static void sh_eth_set_rate_sh7724(struct net_device *ndev)
  703. {
  704. struct sh_eth_private *mdp = netdev_priv(ndev);
  705. switch (mdp->speed) {
  706. case 10: /* 10BASE */
  707. sh_eth_modify(ndev, ECMR, ECMR_RTM, 0);
  708. break;
  709. case 100:/* 100BASE */
  710. sh_eth_modify(ndev, ECMR, ECMR_RTM, ECMR_RTM);
  711. break;
  712. }
  713. }
  714. /* SH7724 */
  715. static struct sh_eth_cpu_data sh7724_data = {
  716. .soft_reset = sh_eth_soft_reset,
  717. .set_duplex = sh_eth_set_duplex,
  718. .set_rate = sh_eth_set_rate_sh7724,
  719. .register_type = SH_ETH_REG_FAST_SH4,
  720. .edtrr_trns = EDTRR_TRNS_ETHER,
  721. .ecsr_value = ECSR_PSRTO | ECSR_LCHNG | ECSR_ICD,
  722. .ecsipr_value = ECSIPR_PSRTOIP | ECSIPR_LCHNGIP | ECSIPR_ICDIP,
  723. .eesipr_value = EESIPR_RFCOFIP | EESIPR_ADEIP | EESIPR_ECIIP |
  724. EESIPR_FTCIP | EESIPR_TDEIP | EESIPR_TFUFIP |
  725. EESIPR_FRIP | EESIPR_RDEIP | EESIPR_RFOFIP |
  726. EESIPR_RMAFIP | EESIPR_RRFIP |
  727. EESIPR_RTLFIP | EESIPR_RTSFIP |
  728. EESIPR_PREIP | EESIPR_CERFIP,
  729. .tx_check = EESR_FTC | EESR_CND | EESR_DLC | EESR_CD | EESR_TRO,
  730. .eesr_err_check = EESR_TWB | EESR_TABT | EESR_RABT | EESR_RFE |
  731. EESR_RDE | EESR_RFRMER | EESR_TFE | EESR_TDE,
  732. .apr = 1,
  733. .mpr = 1,
  734. .tpauser = 1,
  735. .hw_swap = 1,
  736. .rpadir = 1,
  737. };
  738. static void sh_eth_set_rate_sh7757(struct net_device *ndev)
  739. {
  740. struct sh_eth_private *mdp = netdev_priv(ndev);
  741. switch (mdp->speed) {
  742. case 10: /* 10BASE */
  743. sh_eth_write(ndev, 0, RTRATE);
  744. break;
  745. case 100:/* 100BASE */
  746. sh_eth_write(ndev, 1, RTRATE);
  747. break;
  748. }
  749. }
  750. /* SH7757 */
  751. static struct sh_eth_cpu_data sh7757_data = {
  752. .soft_reset = sh_eth_soft_reset,
  753. .set_duplex = sh_eth_set_duplex,
  754. .set_rate = sh_eth_set_rate_sh7757,
  755. .register_type = SH_ETH_REG_FAST_SH4,
  756. .edtrr_trns = EDTRR_TRNS_ETHER,
  757. .eesipr_value = EESIPR_RFCOFIP | EESIPR_ECIIP |
  758. EESIPR_FTCIP | EESIPR_TDEIP | EESIPR_TFUFIP |
  759. EESIPR_FRIP | EESIPR_RDEIP | EESIPR_RFOFIP |
  760. 0x0000f000 | EESIPR_CNDIP | EESIPR_DLCIP |
  761. EESIPR_CDIP | EESIPR_TROIP | EESIPR_RMAFIP |
  762. EESIPR_CEEFIP | EESIPR_CELFIP |
  763. EESIPR_RRFIP | EESIPR_RTLFIP | EESIPR_RTSFIP |
  764. EESIPR_PREIP | EESIPR_CERFIP,
  765. .tx_check = EESR_FTC | EESR_CND | EESR_DLC | EESR_CD | EESR_TRO,
  766. .eesr_err_check = EESR_TWB | EESR_TABT | EESR_RABT | EESR_RFE |
  767. EESR_RDE | EESR_RFRMER | EESR_TFE | EESR_TDE,
  768. .irq_flags = IRQF_SHARED,
  769. .apr = 1,
  770. .mpr = 1,
  771. .tpauser = 1,
  772. .hw_swap = 1,
  773. .no_ade = 1,
  774. .rpadir = 1,
  775. .rtrate = 1,
  776. .dual_port = 1,
  777. };
  778. #define SH_GIGA_ETH_BASE 0xfee00000UL
  779. #define GIGA_MALR(port) (SH_GIGA_ETH_BASE + 0x800 * (port) + 0x05c8)
  780. #define GIGA_MAHR(port) (SH_GIGA_ETH_BASE + 0x800 * (port) + 0x05c0)
  781. static void sh_eth_chip_reset_giga(struct net_device *ndev)
  782. {
  783. u32 mahr[2], malr[2];
  784. int i;
  785. /* save MAHR and MALR */
  786. for (i = 0; i < 2; i++) {
  787. malr[i] = ioread32((void *)GIGA_MALR(i));
  788. mahr[i] = ioread32((void *)GIGA_MAHR(i));
  789. }
  790. sh_eth_chip_reset(ndev);
  791. /* restore MAHR and MALR */
  792. for (i = 0; i < 2; i++) {
  793. iowrite32(malr[i], (void *)GIGA_MALR(i));
  794. iowrite32(mahr[i], (void *)GIGA_MAHR(i));
  795. }
  796. }
  797. static void sh_eth_set_rate_giga(struct net_device *ndev)
  798. {
  799. struct sh_eth_private *mdp = netdev_priv(ndev);
  800. switch (mdp->speed) {
  801. case 10: /* 10BASE */
  802. sh_eth_write(ndev, 0x00000000, GECMR);
  803. break;
  804. case 100:/* 100BASE */
  805. sh_eth_write(ndev, 0x00000010, GECMR);
  806. break;
  807. case 1000: /* 1000BASE */
  808. sh_eth_write(ndev, 0x00000020, GECMR);
  809. break;
  810. }
  811. }
  812. /* SH7757(GETHERC) */
  813. static struct sh_eth_cpu_data sh7757_data_giga = {
  814. .soft_reset = sh_eth_soft_reset_gether,
  815. .chip_reset = sh_eth_chip_reset_giga,
  816. .set_duplex = sh_eth_set_duplex,
  817. .set_rate = sh_eth_set_rate_giga,
  818. .register_type = SH_ETH_REG_GIGABIT,
  819. .edtrr_trns = EDTRR_TRNS_GETHER,
  820. .ecsr_value = ECSR_ICD | ECSR_MPD,
  821. .ecsipr_value = ECSIPR_LCHNGIP | ECSIPR_ICDIP | ECSIPR_MPDIP,
  822. .eesipr_value = EESIPR_RFCOFIP | EESIPR_ECIIP |
  823. EESIPR_FTCIP | EESIPR_TDEIP | EESIPR_TFUFIP |
  824. EESIPR_FRIP | EESIPR_RDEIP | EESIPR_RFOFIP |
  825. 0x0000f000 | EESIPR_CNDIP | EESIPR_DLCIP |
  826. EESIPR_CDIP | EESIPR_TROIP | EESIPR_RMAFIP |
  827. EESIPR_CEEFIP | EESIPR_CELFIP |
  828. EESIPR_RRFIP | EESIPR_RTLFIP | EESIPR_RTSFIP |
  829. EESIPR_PREIP | EESIPR_CERFIP,
  830. .tx_check = EESR_TC1 | EESR_FTC,
  831. .eesr_err_check = EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_RABT |
  832. EESR_RFE | EESR_RDE | EESR_RFRMER | EESR_TFE |
  833. EESR_TDE,
  834. .fdr_value = 0x0000072f,
  835. .irq_flags = IRQF_SHARED,
  836. .apr = 1,
  837. .mpr = 1,
  838. .tpauser = 1,
  839. .bculr = 1,
  840. .hw_swap = 1,
  841. .rpadir = 1,
  842. .no_trimd = 1,
  843. .no_ade = 1,
  844. .xdfar_rw = 1,
  845. .tsu = 1,
  846. .cexcr = 1,
  847. .dual_port = 1,
  848. };
  849. /* SH7734 */
  850. static struct sh_eth_cpu_data sh7734_data = {
  851. .soft_reset = sh_eth_soft_reset_gether,
  852. .chip_reset = sh_eth_chip_reset,
  853. .set_duplex = sh_eth_set_duplex,
  854. .set_rate = sh_eth_set_rate_gether,
  855. .register_type = SH_ETH_REG_GIGABIT,
  856. .edtrr_trns = EDTRR_TRNS_GETHER,
  857. .ecsr_value = ECSR_ICD | ECSR_MPD,
  858. .ecsipr_value = ECSIPR_LCHNGIP | ECSIPR_ICDIP | ECSIPR_MPDIP,
  859. .eesipr_value = EESIPR_RFCOFIP | EESIPR_ECIIP |
  860. EESIPR_FTCIP | EESIPR_TDEIP | EESIPR_TFUFIP |
  861. EESIPR_FRIP | EESIPR_RDEIP | EESIPR_RFOFIP |
  862. EESIPR_DLCIP | EESIPR_CDIP | EESIPR_TROIP |
  863. EESIPR_RMAFIP | EESIPR_CEEFIP | EESIPR_CELFIP |
  864. EESIPR_RRFIP | EESIPR_RTLFIP | EESIPR_RTSFIP |
  865. EESIPR_PREIP | EESIPR_CERFIP,
  866. .tx_check = EESR_TC1 | EESR_FTC,
  867. .eesr_err_check = EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_RABT |
  868. EESR_RFE | EESR_RDE | EESR_RFRMER | EESR_TFE |
  869. EESR_TDE,
  870. .apr = 1,
  871. .mpr = 1,
  872. .tpauser = 1,
  873. .bculr = 1,
  874. .hw_swap = 1,
  875. .no_trimd = 1,
  876. .no_ade = 1,
  877. .xdfar_rw = 1,
  878. .tsu = 1,
  879. .hw_checksum = 1,
  880. .select_mii = 1,
  881. .magic = 1,
  882. .cexcr = 1,
  883. };
  884. /* SH7763 */
  885. static struct sh_eth_cpu_data sh7763_data = {
  886. .soft_reset = sh_eth_soft_reset_gether,
  887. .chip_reset = sh_eth_chip_reset,
  888. .set_duplex = sh_eth_set_duplex,
  889. .set_rate = sh_eth_set_rate_gether,
  890. .register_type = SH_ETH_REG_GIGABIT,
  891. .edtrr_trns = EDTRR_TRNS_GETHER,
  892. .ecsr_value = ECSR_ICD | ECSR_MPD,
  893. .ecsipr_value = ECSIPR_LCHNGIP | ECSIPR_ICDIP | ECSIPR_MPDIP,
  894. .eesipr_value = EESIPR_RFCOFIP | EESIPR_ECIIP |
  895. EESIPR_FTCIP | EESIPR_TDEIP | EESIPR_TFUFIP |
  896. EESIPR_FRIP | EESIPR_RDEIP | EESIPR_RFOFIP |
  897. EESIPR_DLCIP | EESIPR_CDIP | EESIPR_TROIP |
  898. EESIPR_RMAFIP | EESIPR_CEEFIP | EESIPR_CELFIP |
  899. EESIPR_RRFIP | EESIPR_RTLFIP | EESIPR_RTSFIP |
  900. EESIPR_PREIP | EESIPR_CERFIP,
  901. .tx_check = EESR_TC1 | EESR_FTC,
  902. .eesr_err_check = EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_RABT |
  903. EESR_RDE | EESR_RFRMER | EESR_TFE | EESR_TDE,
  904. .apr = 1,
  905. .mpr = 1,
  906. .tpauser = 1,
  907. .bculr = 1,
  908. .hw_swap = 1,
  909. .no_trimd = 1,
  910. .no_ade = 1,
  911. .xdfar_rw = 1,
  912. .tsu = 1,
  913. .irq_flags = IRQF_SHARED,
  914. .magic = 1,
  915. .cexcr = 1,
  916. .dual_port = 1,
  917. };
  918. static struct sh_eth_cpu_data sh7619_data = {
  919. .soft_reset = sh_eth_soft_reset,
  920. .register_type = SH_ETH_REG_FAST_SH3_SH2,
  921. .edtrr_trns = EDTRR_TRNS_ETHER,
  922. .eesipr_value = EESIPR_RFCOFIP | EESIPR_ECIIP |
  923. EESIPR_FTCIP | EESIPR_TDEIP | EESIPR_TFUFIP |
  924. EESIPR_FRIP | EESIPR_RDEIP | EESIPR_RFOFIP |
  925. 0x0000f000 | EESIPR_CNDIP | EESIPR_DLCIP |
  926. EESIPR_CDIP | EESIPR_TROIP | EESIPR_RMAFIP |
  927. EESIPR_CEEFIP | EESIPR_CELFIP |
  928. EESIPR_RRFIP | EESIPR_RTLFIP | EESIPR_RTSFIP |
  929. EESIPR_PREIP | EESIPR_CERFIP,
  930. .apr = 1,
  931. .mpr = 1,
  932. .tpauser = 1,
  933. .hw_swap = 1,
  934. };
  935. static struct sh_eth_cpu_data sh771x_data = {
  936. .soft_reset = sh_eth_soft_reset,
  937. .register_type = SH_ETH_REG_FAST_SH3_SH2,
  938. .edtrr_trns = EDTRR_TRNS_ETHER,
  939. .eesipr_value = EESIPR_RFCOFIP | EESIPR_ECIIP |
  940. EESIPR_FTCIP | EESIPR_TDEIP | EESIPR_TFUFIP |
  941. EESIPR_FRIP | EESIPR_RDEIP | EESIPR_RFOFIP |
  942. 0x0000f000 | EESIPR_CNDIP | EESIPR_DLCIP |
  943. EESIPR_CDIP | EESIPR_TROIP | EESIPR_RMAFIP |
  944. EESIPR_CEEFIP | EESIPR_CELFIP |
  945. EESIPR_RRFIP | EESIPR_RTLFIP | EESIPR_RTSFIP |
  946. EESIPR_PREIP | EESIPR_CERFIP,
  947. .tsu = 1,
  948. .dual_port = 1,
  949. };
  950. static void sh_eth_set_default_cpu_data(struct sh_eth_cpu_data *cd)
  951. {
  952. if (!cd->ecsr_value)
  953. cd->ecsr_value = DEFAULT_ECSR_INIT;
  954. if (!cd->ecsipr_value)
  955. cd->ecsipr_value = DEFAULT_ECSIPR_INIT;
  956. if (!cd->fcftr_value)
  957. cd->fcftr_value = DEFAULT_FIFO_F_D_RFF |
  958. DEFAULT_FIFO_F_D_RFD;
  959. if (!cd->fdr_value)
  960. cd->fdr_value = DEFAULT_FDR_INIT;
  961. if (!cd->tx_check)
  962. cd->tx_check = DEFAULT_TX_CHECK;
  963. if (!cd->eesr_err_check)
  964. cd->eesr_err_check = DEFAULT_EESR_ERR_CHECK;
  965. if (!cd->trscer_err_mask)
  966. cd->trscer_err_mask = DEFAULT_TRSCER_ERR_MASK;
  967. }
  968. static void sh_eth_set_receive_align(struct sk_buff *skb)
  969. {
  970. uintptr_t reserve = (uintptr_t)skb->data & (SH_ETH_RX_ALIGN - 1);
  971. if (reserve)
  972. skb_reserve(skb, SH_ETH_RX_ALIGN - reserve);
  973. }
  974. /* Program the hardware MAC address from dev->dev_addr. */
  975. static void update_mac_address(struct net_device *ndev)
  976. {
  977. sh_eth_write(ndev,
  978. (ndev->dev_addr[0] << 24) | (ndev->dev_addr[1] << 16) |
  979. (ndev->dev_addr[2] << 8) | (ndev->dev_addr[3]), MAHR);
  980. sh_eth_write(ndev,
  981. (ndev->dev_addr[4] << 8) | (ndev->dev_addr[5]), MALR);
  982. }
  983. /* Get MAC address from SuperH MAC address register
  984. *
  985. * SuperH's Ethernet device doesn't have 'ROM' to MAC address.
  986. * This driver get MAC address that use by bootloader(U-boot or sh-ipl+g).
  987. * When you want use this device, you must set MAC address in bootloader.
  988. *
  989. */
  990. static void read_mac_address(struct net_device *ndev, unsigned char *mac)
  991. {
  992. if (mac[0] || mac[1] || mac[2] || mac[3] || mac[4] || mac[5]) {
  993. memcpy(ndev->dev_addr, mac, ETH_ALEN);
  994. } else {
  995. u32 mahr = sh_eth_read(ndev, MAHR);
  996. u32 malr = sh_eth_read(ndev, MALR);
  997. ndev->dev_addr[0] = (mahr >> 24) & 0xFF;
  998. ndev->dev_addr[1] = (mahr >> 16) & 0xFF;
  999. ndev->dev_addr[2] = (mahr >> 8) & 0xFF;
  1000. ndev->dev_addr[3] = (mahr >> 0) & 0xFF;
  1001. ndev->dev_addr[4] = (malr >> 8) & 0xFF;
  1002. ndev->dev_addr[5] = (malr >> 0) & 0xFF;
  1003. }
  1004. }
  1005. struct bb_info {
  1006. void (*set_gate)(void *addr);
  1007. struct mdiobb_ctrl ctrl;
  1008. void *addr;
  1009. };
  1010. static void sh_mdio_ctrl(struct mdiobb_ctrl *ctrl, u32 mask, int set)
  1011. {
  1012. struct bb_info *bitbang = container_of(ctrl, struct bb_info, ctrl);
  1013. u32 pir;
  1014. if (bitbang->set_gate)
  1015. bitbang->set_gate(bitbang->addr);
  1016. pir = ioread32(bitbang->addr);
  1017. if (set)
  1018. pir |= mask;
  1019. else
  1020. pir &= ~mask;
  1021. iowrite32(pir, bitbang->addr);
  1022. }
  1023. /* Data I/O pin control */
  1024. static void sh_mmd_ctrl(struct mdiobb_ctrl *ctrl, int bit)
  1025. {
  1026. sh_mdio_ctrl(ctrl, PIR_MMD, bit);
  1027. }
  1028. /* Set bit data*/
  1029. static void sh_set_mdio(struct mdiobb_ctrl *ctrl, int bit)
  1030. {
  1031. sh_mdio_ctrl(ctrl, PIR_MDO, bit);
  1032. }
  1033. /* Get bit data*/
  1034. static int sh_get_mdio(struct mdiobb_ctrl *ctrl)
  1035. {
  1036. struct bb_info *bitbang = container_of(ctrl, struct bb_info, ctrl);
  1037. if (bitbang->set_gate)
  1038. bitbang->set_gate(bitbang->addr);
  1039. return (ioread32(bitbang->addr) & PIR_MDI) != 0;
  1040. }
  1041. /* MDC pin control */
  1042. static void sh_mdc_ctrl(struct mdiobb_ctrl *ctrl, int bit)
  1043. {
  1044. sh_mdio_ctrl(ctrl, PIR_MDC, bit);
  1045. }
  1046. /* mdio bus control struct */
  1047. static struct mdiobb_ops bb_ops = {
  1048. .owner = THIS_MODULE,
  1049. .set_mdc = sh_mdc_ctrl,
  1050. .set_mdio_dir = sh_mmd_ctrl,
  1051. .set_mdio_data = sh_set_mdio,
  1052. .get_mdio_data = sh_get_mdio,
  1053. };
  1054. /* free Tx skb function */
  1055. static int sh_eth_tx_free(struct net_device *ndev, bool sent_only)
  1056. {
  1057. struct sh_eth_private *mdp = netdev_priv(ndev);
  1058. struct sh_eth_txdesc *txdesc;
  1059. int free_num = 0;
  1060. int entry;
  1061. bool sent;
  1062. for (; mdp->cur_tx - mdp->dirty_tx > 0; mdp->dirty_tx++) {
  1063. entry = mdp->dirty_tx % mdp->num_tx_ring;
  1064. txdesc = &mdp->tx_ring[entry];
  1065. sent = !(txdesc->status & cpu_to_le32(TD_TACT));
  1066. if (sent_only && !sent)
  1067. break;
  1068. /* TACT bit must be checked before all the following reads */
  1069. dma_rmb();
  1070. netif_info(mdp, tx_done, ndev,
  1071. "tx entry %d status 0x%08x\n",
  1072. entry, le32_to_cpu(txdesc->status));
  1073. /* Free the original skb. */
  1074. if (mdp->tx_skbuff[entry]) {
  1075. dma_unmap_single(&mdp->pdev->dev,
  1076. le32_to_cpu(txdesc->addr),
  1077. le32_to_cpu(txdesc->len) >> 16,
  1078. DMA_TO_DEVICE);
  1079. dev_kfree_skb_irq(mdp->tx_skbuff[entry]);
  1080. mdp->tx_skbuff[entry] = NULL;
  1081. free_num++;
  1082. }
  1083. txdesc->status = cpu_to_le32(TD_TFP);
  1084. if (entry >= mdp->num_tx_ring - 1)
  1085. txdesc->status |= cpu_to_le32(TD_TDLE);
  1086. if (sent) {
  1087. ndev->stats.tx_packets++;
  1088. ndev->stats.tx_bytes += le32_to_cpu(txdesc->len) >> 16;
  1089. }
  1090. }
  1091. return free_num;
  1092. }
  1093. /* free skb and descriptor buffer */
  1094. static void sh_eth_ring_free(struct net_device *ndev)
  1095. {
  1096. struct sh_eth_private *mdp = netdev_priv(ndev);
  1097. int ringsize, i;
  1098. if (mdp->rx_ring) {
  1099. for (i = 0; i < mdp->num_rx_ring; i++) {
  1100. if (mdp->rx_skbuff[i]) {
  1101. struct sh_eth_rxdesc *rxdesc = &mdp->rx_ring[i];
  1102. dma_unmap_single(&mdp->pdev->dev,
  1103. le32_to_cpu(rxdesc->addr),
  1104. ALIGN(mdp->rx_buf_sz, 32),
  1105. DMA_FROM_DEVICE);
  1106. }
  1107. }
  1108. ringsize = sizeof(struct sh_eth_rxdesc) * mdp->num_rx_ring;
  1109. dma_free_coherent(&mdp->pdev->dev, ringsize, mdp->rx_ring,
  1110. mdp->rx_desc_dma);
  1111. mdp->rx_ring = NULL;
  1112. }
  1113. /* Free Rx skb ringbuffer */
  1114. if (mdp->rx_skbuff) {
  1115. for (i = 0; i < mdp->num_rx_ring; i++)
  1116. dev_kfree_skb(mdp->rx_skbuff[i]);
  1117. }
  1118. kfree(mdp->rx_skbuff);
  1119. mdp->rx_skbuff = NULL;
  1120. if (mdp->tx_ring) {
  1121. sh_eth_tx_free(ndev, false);
  1122. ringsize = sizeof(struct sh_eth_txdesc) * mdp->num_tx_ring;
  1123. dma_free_coherent(&mdp->pdev->dev, ringsize, mdp->tx_ring,
  1124. mdp->tx_desc_dma);
  1125. mdp->tx_ring = NULL;
  1126. }
  1127. /* Free Tx skb ringbuffer */
  1128. kfree(mdp->tx_skbuff);
  1129. mdp->tx_skbuff = NULL;
  1130. }
  1131. /* format skb and descriptor buffer */
  1132. static void sh_eth_ring_format(struct net_device *ndev)
  1133. {
  1134. struct sh_eth_private *mdp = netdev_priv(ndev);
  1135. int i;
  1136. struct sk_buff *skb;
  1137. struct sh_eth_rxdesc *rxdesc = NULL;
  1138. struct sh_eth_txdesc *txdesc = NULL;
  1139. int rx_ringsize = sizeof(*rxdesc) * mdp->num_rx_ring;
  1140. int tx_ringsize = sizeof(*txdesc) * mdp->num_tx_ring;
  1141. int skbuff_size = mdp->rx_buf_sz + SH_ETH_RX_ALIGN + 32 - 1;
  1142. dma_addr_t dma_addr;
  1143. u32 buf_len;
  1144. mdp->cur_rx = 0;
  1145. mdp->cur_tx = 0;
  1146. mdp->dirty_rx = 0;
  1147. mdp->dirty_tx = 0;
  1148. memset(mdp->rx_ring, 0, rx_ringsize);
  1149. /* build Rx ring buffer */
  1150. for (i = 0; i < mdp->num_rx_ring; i++) {
  1151. /* skb */
  1152. mdp->rx_skbuff[i] = NULL;
  1153. skb = netdev_alloc_skb(ndev, skbuff_size);
  1154. if (skb == NULL)
  1155. break;
  1156. sh_eth_set_receive_align(skb);
  1157. /* The size of the buffer is a multiple of 32 bytes. */
  1158. buf_len = ALIGN(mdp->rx_buf_sz, 32);
  1159. dma_addr = dma_map_single(&mdp->pdev->dev, skb->data, buf_len,
  1160. DMA_FROM_DEVICE);
  1161. if (dma_mapping_error(&mdp->pdev->dev, dma_addr)) {
  1162. kfree_skb(skb);
  1163. break;
  1164. }
  1165. mdp->rx_skbuff[i] = skb;
  1166. /* RX descriptor */
  1167. rxdesc = &mdp->rx_ring[i];
  1168. rxdesc->len = cpu_to_le32(buf_len << 16);
  1169. rxdesc->addr = cpu_to_le32(dma_addr);
  1170. rxdesc->status = cpu_to_le32(RD_RACT | RD_RFP);
  1171. /* Rx descriptor address set */
  1172. if (i == 0) {
  1173. sh_eth_write(ndev, mdp->rx_desc_dma, RDLAR);
  1174. if (mdp->cd->xdfar_rw)
  1175. sh_eth_write(ndev, mdp->rx_desc_dma, RDFAR);
  1176. }
  1177. }
  1178. mdp->dirty_rx = (u32) (i - mdp->num_rx_ring);
  1179. /* Mark the last entry as wrapping the ring. */
  1180. if (rxdesc)
  1181. rxdesc->status |= cpu_to_le32(RD_RDLE);
  1182. memset(mdp->tx_ring, 0, tx_ringsize);
  1183. /* build Tx ring buffer */
  1184. for (i = 0; i < mdp->num_tx_ring; i++) {
  1185. mdp->tx_skbuff[i] = NULL;
  1186. txdesc = &mdp->tx_ring[i];
  1187. txdesc->status = cpu_to_le32(TD_TFP);
  1188. txdesc->len = cpu_to_le32(0);
  1189. if (i == 0) {
  1190. /* Tx descriptor address set */
  1191. sh_eth_write(ndev, mdp->tx_desc_dma, TDLAR);
  1192. if (mdp->cd->xdfar_rw)
  1193. sh_eth_write(ndev, mdp->tx_desc_dma, TDFAR);
  1194. }
  1195. }
  1196. txdesc->status |= cpu_to_le32(TD_TDLE);
  1197. }
  1198. /* Get skb and descriptor buffer */
  1199. static int sh_eth_ring_init(struct net_device *ndev)
  1200. {
  1201. struct sh_eth_private *mdp = netdev_priv(ndev);
  1202. int rx_ringsize, tx_ringsize;
  1203. /* +26 gets the maximum ethernet encapsulation, +7 & ~7 because the
  1204. * card needs room to do 8 byte alignment, +2 so we can reserve
  1205. * the first 2 bytes, and +16 gets room for the status word from the
  1206. * card.
  1207. */
  1208. mdp->rx_buf_sz = (ndev->mtu <= 1492 ? PKT_BUF_SZ :
  1209. (((ndev->mtu + 26 + 7) & ~7) + 2 + 16));
  1210. if (mdp->cd->rpadir)
  1211. mdp->rx_buf_sz += NET_IP_ALIGN;
  1212. /* Allocate RX and TX skb rings */
  1213. mdp->rx_skbuff = kcalloc(mdp->num_rx_ring, sizeof(*mdp->rx_skbuff),
  1214. GFP_KERNEL);
  1215. if (!mdp->rx_skbuff)
  1216. return -ENOMEM;
  1217. mdp->tx_skbuff = kcalloc(mdp->num_tx_ring, sizeof(*mdp->tx_skbuff),
  1218. GFP_KERNEL);
  1219. if (!mdp->tx_skbuff)
  1220. goto ring_free;
  1221. /* Allocate all Rx descriptors. */
  1222. rx_ringsize = sizeof(struct sh_eth_rxdesc) * mdp->num_rx_ring;
  1223. mdp->rx_ring = dma_alloc_coherent(&mdp->pdev->dev, rx_ringsize,
  1224. &mdp->rx_desc_dma, GFP_KERNEL);
  1225. if (!mdp->rx_ring)
  1226. goto ring_free;
  1227. mdp->dirty_rx = 0;
  1228. /* Allocate all Tx descriptors. */
  1229. tx_ringsize = sizeof(struct sh_eth_txdesc) * mdp->num_tx_ring;
  1230. mdp->tx_ring = dma_alloc_coherent(&mdp->pdev->dev, tx_ringsize,
  1231. &mdp->tx_desc_dma, GFP_KERNEL);
  1232. if (!mdp->tx_ring)
  1233. goto ring_free;
  1234. return 0;
  1235. ring_free:
  1236. /* Free Rx and Tx skb ring buffer and DMA buffer */
  1237. sh_eth_ring_free(ndev);
  1238. return -ENOMEM;
  1239. }
  1240. static int sh_eth_dev_init(struct net_device *ndev)
  1241. {
  1242. struct sh_eth_private *mdp = netdev_priv(ndev);
  1243. int ret;
  1244. /* Soft Reset */
  1245. ret = mdp->cd->soft_reset(ndev);
  1246. if (ret)
  1247. return ret;
  1248. if (mdp->cd->rmiimode)
  1249. sh_eth_write(ndev, 0x1, RMIIMODE);
  1250. /* Descriptor format */
  1251. sh_eth_ring_format(ndev);
  1252. if (mdp->cd->rpadir)
  1253. sh_eth_write(ndev, NET_IP_ALIGN << 16, RPADIR);
  1254. /* all sh_eth int mask */
  1255. sh_eth_write(ndev, 0, EESIPR);
  1256. #if defined(__LITTLE_ENDIAN)
  1257. if (mdp->cd->hw_swap)
  1258. sh_eth_write(ndev, EDMR_EL, EDMR);
  1259. else
  1260. #endif
  1261. sh_eth_write(ndev, 0, EDMR);
  1262. /* FIFO size set */
  1263. sh_eth_write(ndev, mdp->cd->fdr_value, FDR);
  1264. sh_eth_write(ndev, 0, TFTR);
  1265. /* Frame recv control (enable multiple-packets per rx irq) */
  1266. sh_eth_write(ndev, RMCR_RNC, RMCR);
  1267. sh_eth_write(ndev, mdp->cd->trscer_err_mask, TRSCER);
  1268. /* DMA transfer burst mode */
  1269. if (mdp->cd->nbst)
  1270. sh_eth_modify(ndev, EDMR, EDMR_NBST, EDMR_NBST);
  1271. /* Burst cycle count upper-limit */
  1272. if (mdp->cd->bculr)
  1273. sh_eth_write(ndev, 0x800, BCULR);
  1274. sh_eth_write(ndev, mdp->cd->fcftr_value, FCFTR);
  1275. if (!mdp->cd->no_trimd)
  1276. sh_eth_write(ndev, 0, TRIMD);
  1277. /* Recv frame limit set register */
  1278. sh_eth_write(ndev, ndev->mtu + ETH_HLEN + VLAN_HLEN + ETH_FCS_LEN,
  1279. RFLR);
  1280. sh_eth_modify(ndev, EESR, 0, 0);
  1281. mdp->irq_enabled = true;
  1282. sh_eth_write(ndev, mdp->cd->eesipr_value, EESIPR);
  1283. /* PAUSE Prohibition */
  1284. sh_eth_write(ndev, ECMR_ZPF | (mdp->duplex ? ECMR_DM : 0) |
  1285. ECMR_TE | ECMR_RE, ECMR);
  1286. if (mdp->cd->set_rate)
  1287. mdp->cd->set_rate(ndev);
  1288. /* E-MAC Status Register clear */
  1289. sh_eth_write(ndev, mdp->cd->ecsr_value, ECSR);
  1290. /* E-MAC Interrupt Enable register */
  1291. sh_eth_write(ndev, mdp->cd->ecsipr_value, ECSIPR);
  1292. /* Set MAC address */
  1293. update_mac_address(ndev);
  1294. /* mask reset */
  1295. if (mdp->cd->apr)
  1296. sh_eth_write(ndev, 1, APR);
  1297. if (mdp->cd->mpr)
  1298. sh_eth_write(ndev, 1, MPR);
  1299. if (mdp->cd->tpauser)
  1300. sh_eth_write(ndev, TPAUSER_UNLIMITED, TPAUSER);
  1301. /* Setting the Rx mode will start the Rx process. */
  1302. sh_eth_write(ndev, EDRRR_R, EDRRR);
  1303. return ret;
  1304. }
  1305. static void sh_eth_dev_exit(struct net_device *ndev)
  1306. {
  1307. struct sh_eth_private *mdp = netdev_priv(ndev);
  1308. int i;
  1309. /* Deactivate all TX descriptors, so DMA should stop at next
  1310. * packet boundary if it's currently running
  1311. */
  1312. for (i = 0; i < mdp->num_tx_ring; i++)
  1313. mdp->tx_ring[i].status &= ~cpu_to_le32(TD_TACT);
  1314. /* Disable TX FIFO egress to MAC */
  1315. sh_eth_rcv_snd_disable(ndev);
  1316. /* Stop RX DMA at next packet boundary */
  1317. sh_eth_write(ndev, 0, EDRRR);
  1318. /* Aside from TX DMA, we can't tell when the hardware is
  1319. * really stopped, so we need to reset to make sure.
  1320. * Before doing that, wait for long enough to *probably*
  1321. * finish transmitting the last packet and poll stats.
  1322. */
  1323. msleep(2); /* max frame time at 10 Mbps < 1250 us */
  1324. sh_eth_get_stats(ndev);
  1325. mdp->cd->soft_reset(ndev);
  1326. /* Set MAC address again */
  1327. update_mac_address(ndev);
  1328. }
  1329. /* Packet receive function */
  1330. static int sh_eth_rx(struct net_device *ndev, u32 intr_status, int *quota)
  1331. {
  1332. struct sh_eth_private *mdp = netdev_priv(ndev);
  1333. struct sh_eth_rxdesc *rxdesc;
  1334. int entry = mdp->cur_rx % mdp->num_rx_ring;
  1335. int boguscnt = (mdp->dirty_rx + mdp->num_rx_ring) - mdp->cur_rx;
  1336. int limit;
  1337. struct sk_buff *skb;
  1338. u32 desc_status;
  1339. int skbuff_size = mdp->rx_buf_sz + SH_ETH_RX_ALIGN + 32 - 1;
  1340. dma_addr_t dma_addr;
  1341. u16 pkt_len;
  1342. u32 buf_len;
  1343. boguscnt = min(boguscnt, *quota);
  1344. limit = boguscnt;
  1345. rxdesc = &mdp->rx_ring[entry];
  1346. while (!(rxdesc->status & cpu_to_le32(RD_RACT))) {
  1347. /* RACT bit must be checked before all the following reads */
  1348. dma_rmb();
  1349. desc_status = le32_to_cpu(rxdesc->status);
  1350. pkt_len = le32_to_cpu(rxdesc->len) & RD_RFL;
  1351. if (--boguscnt < 0)
  1352. break;
  1353. netif_info(mdp, rx_status, ndev,
  1354. "rx entry %d status 0x%08x len %d\n",
  1355. entry, desc_status, pkt_len);
  1356. if (!(desc_status & RDFEND))
  1357. ndev->stats.rx_length_errors++;
  1358. /* In case of almost all GETHER/ETHERs, the Receive Frame State
  1359. * (RFS) bits in the Receive Descriptor 0 are from bit 9 to
  1360. * bit 0. However, in case of the R8A7740 and R7S72100
  1361. * the RFS bits are from bit 25 to bit 16. So, the
  1362. * driver needs right shifting by 16.
  1363. */
  1364. if (mdp->cd->hw_checksum)
  1365. desc_status >>= 16;
  1366. skb = mdp->rx_skbuff[entry];
  1367. if (desc_status & (RD_RFS1 | RD_RFS2 | RD_RFS3 | RD_RFS4 |
  1368. RD_RFS5 | RD_RFS6 | RD_RFS10)) {
  1369. ndev->stats.rx_errors++;
  1370. if (desc_status & RD_RFS1)
  1371. ndev->stats.rx_crc_errors++;
  1372. if (desc_status & RD_RFS2)
  1373. ndev->stats.rx_frame_errors++;
  1374. if (desc_status & RD_RFS3)
  1375. ndev->stats.rx_length_errors++;
  1376. if (desc_status & RD_RFS4)
  1377. ndev->stats.rx_length_errors++;
  1378. if (desc_status & RD_RFS6)
  1379. ndev->stats.rx_missed_errors++;
  1380. if (desc_status & RD_RFS10)
  1381. ndev->stats.rx_over_errors++;
  1382. } else if (skb) {
  1383. dma_addr = le32_to_cpu(rxdesc->addr);
  1384. if (!mdp->cd->hw_swap)
  1385. sh_eth_soft_swap(
  1386. phys_to_virt(ALIGN(dma_addr, 4)),
  1387. pkt_len + 2);
  1388. mdp->rx_skbuff[entry] = NULL;
  1389. if (mdp->cd->rpadir)
  1390. skb_reserve(skb, NET_IP_ALIGN);
  1391. dma_unmap_single(&mdp->pdev->dev, dma_addr,
  1392. ALIGN(mdp->rx_buf_sz, 32),
  1393. DMA_FROM_DEVICE);
  1394. skb_put(skb, pkt_len);
  1395. skb->protocol = eth_type_trans(skb, ndev);
  1396. netif_receive_skb(skb);
  1397. ndev->stats.rx_packets++;
  1398. ndev->stats.rx_bytes += pkt_len;
  1399. if (desc_status & RD_RFS8)
  1400. ndev->stats.multicast++;
  1401. }
  1402. entry = (++mdp->cur_rx) % mdp->num_rx_ring;
  1403. rxdesc = &mdp->rx_ring[entry];
  1404. }
  1405. /* Refill the Rx ring buffers. */
  1406. for (; mdp->cur_rx - mdp->dirty_rx > 0; mdp->dirty_rx++) {
  1407. entry = mdp->dirty_rx % mdp->num_rx_ring;
  1408. rxdesc = &mdp->rx_ring[entry];
  1409. /* The size of the buffer is 32 byte boundary. */
  1410. buf_len = ALIGN(mdp->rx_buf_sz, 32);
  1411. rxdesc->len = cpu_to_le32(buf_len << 16);
  1412. if (mdp->rx_skbuff[entry] == NULL) {
  1413. skb = netdev_alloc_skb(ndev, skbuff_size);
  1414. if (skb == NULL)
  1415. break; /* Better luck next round. */
  1416. sh_eth_set_receive_align(skb);
  1417. dma_addr = dma_map_single(&mdp->pdev->dev, skb->data,
  1418. buf_len, DMA_FROM_DEVICE);
  1419. if (dma_mapping_error(&mdp->pdev->dev, dma_addr)) {
  1420. kfree_skb(skb);
  1421. break;
  1422. }
  1423. mdp->rx_skbuff[entry] = skb;
  1424. skb_checksum_none_assert(skb);
  1425. rxdesc->addr = cpu_to_le32(dma_addr);
  1426. }
  1427. dma_wmb(); /* RACT bit must be set after all the above writes */
  1428. if (entry >= mdp->num_rx_ring - 1)
  1429. rxdesc->status |=
  1430. cpu_to_le32(RD_RACT | RD_RFP | RD_RDLE);
  1431. else
  1432. rxdesc->status |= cpu_to_le32(RD_RACT | RD_RFP);
  1433. }
  1434. /* Restart Rx engine if stopped. */
  1435. /* If we don't need to check status, don't. -KDU */
  1436. if (!(sh_eth_read(ndev, EDRRR) & EDRRR_R)) {
  1437. /* fix the values for the next receiving if RDE is set */
  1438. if (intr_status & EESR_RDE && !mdp->cd->no_xdfar) {
  1439. u32 count = (sh_eth_read(ndev, RDFAR) -
  1440. sh_eth_read(ndev, RDLAR)) >> 4;
  1441. mdp->cur_rx = count;
  1442. mdp->dirty_rx = count;
  1443. }
  1444. sh_eth_write(ndev, EDRRR_R, EDRRR);
  1445. }
  1446. *quota -= limit - boguscnt - 1;
  1447. return *quota <= 0;
  1448. }
  1449. static void sh_eth_rcv_snd_disable(struct net_device *ndev)
  1450. {
  1451. /* disable tx and rx */
  1452. sh_eth_modify(ndev, ECMR, ECMR_RE | ECMR_TE, 0);
  1453. }
  1454. static void sh_eth_rcv_snd_enable(struct net_device *ndev)
  1455. {
  1456. /* enable tx and rx */
  1457. sh_eth_modify(ndev, ECMR, ECMR_RE | ECMR_TE, ECMR_RE | ECMR_TE);
  1458. }
  1459. /* E-MAC interrupt handler */
  1460. static void sh_eth_emac_interrupt(struct net_device *ndev)
  1461. {
  1462. struct sh_eth_private *mdp = netdev_priv(ndev);
  1463. u32 felic_stat;
  1464. u32 link_stat;
  1465. felic_stat = sh_eth_read(ndev, ECSR) & sh_eth_read(ndev, ECSIPR);
  1466. sh_eth_write(ndev, felic_stat, ECSR); /* clear int */
  1467. if (felic_stat & ECSR_ICD)
  1468. ndev->stats.tx_carrier_errors++;
  1469. if (felic_stat & ECSR_MPD)
  1470. pm_wakeup_event(&mdp->pdev->dev, 0);
  1471. if (felic_stat & ECSR_LCHNG) {
  1472. /* Link Changed */
  1473. if (mdp->cd->no_psr || mdp->no_ether_link)
  1474. return;
  1475. link_stat = sh_eth_read(ndev, PSR);
  1476. if (mdp->ether_link_active_low)
  1477. link_stat = ~link_stat;
  1478. if (!(link_stat & PHY_ST_LINK)) {
  1479. sh_eth_rcv_snd_disable(ndev);
  1480. } else {
  1481. /* Link Up */
  1482. sh_eth_modify(ndev, EESIPR, EESIPR_ECIIP, 0);
  1483. /* clear int */
  1484. sh_eth_modify(ndev, ECSR, 0, 0);
  1485. sh_eth_modify(ndev, EESIPR, EESIPR_ECIIP, EESIPR_ECIIP);
  1486. /* enable tx and rx */
  1487. sh_eth_rcv_snd_enable(ndev);
  1488. }
  1489. }
  1490. }
  1491. /* error control function */
  1492. static void sh_eth_error(struct net_device *ndev, u32 intr_status)
  1493. {
  1494. struct sh_eth_private *mdp = netdev_priv(ndev);
  1495. u32 mask;
  1496. if (intr_status & EESR_TWB) {
  1497. /* Unused write back interrupt */
  1498. if (intr_status & EESR_TABT) { /* Transmit Abort int */
  1499. ndev->stats.tx_aborted_errors++;
  1500. netif_err(mdp, tx_err, ndev, "Transmit Abort\n");
  1501. }
  1502. }
  1503. if (intr_status & EESR_RABT) {
  1504. /* Receive Abort int */
  1505. if (intr_status & EESR_RFRMER) {
  1506. /* Receive Frame Overflow int */
  1507. ndev->stats.rx_frame_errors++;
  1508. }
  1509. }
  1510. if (intr_status & EESR_TDE) {
  1511. /* Transmit Descriptor Empty int */
  1512. ndev->stats.tx_fifo_errors++;
  1513. netif_err(mdp, tx_err, ndev, "Transmit Descriptor Empty\n");
  1514. }
  1515. if (intr_status & EESR_TFE) {
  1516. /* FIFO under flow */
  1517. ndev->stats.tx_fifo_errors++;
  1518. netif_err(mdp, tx_err, ndev, "Transmit FIFO Under flow\n");
  1519. }
  1520. if (intr_status & EESR_RDE) {
  1521. /* Receive Descriptor Empty int */
  1522. ndev->stats.rx_over_errors++;
  1523. }
  1524. if (intr_status & EESR_RFE) {
  1525. /* Receive FIFO Overflow int */
  1526. ndev->stats.rx_fifo_errors++;
  1527. }
  1528. if (!mdp->cd->no_ade && (intr_status & EESR_ADE)) {
  1529. /* Address Error */
  1530. ndev->stats.tx_fifo_errors++;
  1531. netif_err(mdp, tx_err, ndev, "Address Error\n");
  1532. }
  1533. mask = EESR_TWB | EESR_TABT | EESR_ADE | EESR_TDE | EESR_TFE;
  1534. if (mdp->cd->no_ade)
  1535. mask &= ~EESR_ADE;
  1536. if (intr_status & mask) {
  1537. /* Tx error */
  1538. u32 edtrr = sh_eth_read(ndev, EDTRR);
  1539. /* dmesg */
  1540. netdev_err(ndev, "TX error. status=%8.8x cur_tx=%8.8x dirty_tx=%8.8x state=%8.8x EDTRR=%8.8x.\n",
  1541. intr_status, mdp->cur_tx, mdp->dirty_tx,
  1542. (u32)ndev->state, edtrr);
  1543. /* dirty buffer free */
  1544. sh_eth_tx_free(ndev, true);
  1545. /* SH7712 BUG */
  1546. if (edtrr ^ mdp->cd->edtrr_trns) {
  1547. /* tx dma start */
  1548. sh_eth_write(ndev, mdp->cd->edtrr_trns, EDTRR);
  1549. }
  1550. /* wakeup */
  1551. netif_wake_queue(ndev);
  1552. }
  1553. }
  1554. static irqreturn_t sh_eth_interrupt(int irq, void *netdev)
  1555. {
  1556. struct net_device *ndev = netdev;
  1557. struct sh_eth_private *mdp = netdev_priv(ndev);
  1558. struct sh_eth_cpu_data *cd = mdp->cd;
  1559. irqreturn_t ret = IRQ_NONE;
  1560. u32 intr_status, intr_enable;
  1561. spin_lock(&mdp->lock);
  1562. /* Get interrupt status */
  1563. intr_status = sh_eth_read(ndev, EESR);
  1564. /* Mask it with the interrupt mask, forcing ECI interrupt to be always
  1565. * enabled since it's the one that comes thru regardless of the mask,
  1566. * and we need to fully handle it in sh_eth_emac_interrupt() in order
  1567. * to quench it as it doesn't get cleared by just writing 1 to the ECI
  1568. * bit...
  1569. */
  1570. intr_enable = sh_eth_read(ndev, EESIPR);
  1571. intr_status &= intr_enable | EESIPR_ECIIP;
  1572. if (intr_status & (EESR_RX_CHECK | cd->tx_check | EESR_ECI |
  1573. cd->eesr_err_check))
  1574. ret = IRQ_HANDLED;
  1575. else
  1576. goto out;
  1577. if (unlikely(!mdp->irq_enabled)) {
  1578. sh_eth_write(ndev, 0, EESIPR);
  1579. goto out;
  1580. }
  1581. if (intr_status & EESR_RX_CHECK) {
  1582. if (napi_schedule_prep(&mdp->napi)) {
  1583. /* Mask Rx interrupts */
  1584. sh_eth_write(ndev, intr_enable & ~EESR_RX_CHECK,
  1585. EESIPR);
  1586. __napi_schedule(&mdp->napi);
  1587. } else {
  1588. netdev_warn(ndev,
  1589. "ignoring interrupt, status 0x%08x, mask 0x%08x.\n",
  1590. intr_status, intr_enable);
  1591. }
  1592. }
  1593. /* Tx Check */
  1594. if (intr_status & cd->tx_check) {
  1595. /* Clear Tx interrupts */
  1596. sh_eth_write(ndev, intr_status & cd->tx_check, EESR);
  1597. sh_eth_tx_free(ndev, true);
  1598. netif_wake_queue(ndev);
  1599. }
  1600. /* E-MAC interrupt */
  1601. if (intr_status & EESR_ECI)
  1602. sh_eth_emac_interrupt(ndev);
  1603. if (intr_status & cd->eesr_err_check) {
  1604. /* Clear error interrupts */
  1605. sh_eth_write(ndev, intr_status & cd->eesr_err_check, EESR);
  1606. sh_eth_error(ndev, intr_status);
  1607. }
  1608. out:
  1609. spin_unlock(&mdp->lock);
  1610. return ret;
  1611. }
  1612. static int sh_eth_poll(struct napi_struct *napi, int budget)
  1613. {
  1614. struct sh_eth_private *mdp = container_of(napi, struct sh_eth_private,
  1615. napi);
  1616. struct net_device *ndev = napi->dev;
  1617. int quota = budget;
  1618. u32 intr_status;
  1619. for (;;) {
  1620. intr_status = sh_eth_read(ndev, EESR);
  1621. if (!(intr_status & EESR_RX_CHECK))
  1622. break;
  1623. /* Clear Rx interrupts */
  1624. sh_eth_write(ndev, intr_status & EESR_RX_CHECK, EESR);
  1625. if (sh_eth_rx(ndev, intr_status, &quota))
  1626. goto out;
  1627. }
  1628. napi_complete(napi);
  1629. /* Reenable Rx interrupts */
  1630. if (mdp->irq_enabled)
  1631. sh_eth_write(ndev, mdp->cd->eesipr_value, EESIPR);
  1632. out:
  1633. return budget - quota;
  1634. }
  1635. /* PHY state control function */
  1636. static void sh_eth_adjust_link(struct net_device *ndev)
  1637. {
  1638. struct sh_eth_private *mdp = netdev_priv(ndev);
  1639. struct phy_device *phydev = ndev->phydev;
  1640. unsigned long flags;
  1641. int new_state = 0;
  1642. spin_lock_irqsave(&mdp->lock, flags);
  1643. /* Disable TX and RX right over here, if E-MAC change is ignored */
  1644. if (mdp->cd->no_psr || mdp->no_ether_link)
  1645. sh_eth_rcv_snd_disable(ndev);
  1646. if (phydev->link) {
  1647. if (phydev->duplex != mdp->duplex) {
  1648. new_state = 1;
  1649. mdp->duplex = phydev->duplex;
  1650. if (mdp->cd->set_duplex)
  1651. mdp->cd->set_duplex(ndev);
  1652. }
  1653. if (phydev->speed != mdp->speed) {
  1654. new_state = 1;
  1655. mdp->speed = phydev->speed;
  1656. if (mdp->cd->set_rate)
  1657. mdp->cd->set_rate(ndev);
  1658. }
  1659. if (!mdp->link) {
  1660. sh_eth_modify(ndev, ECMR, ECMR_TXF, 0);
  1661. new_state = 1;
  1662. mdp->link = phydev->link;
  1663. }
  1664. } else if (mdp->link) {
  1665. new_state = 1;
  1666. mdp->link = 0;
  1667. mdp->speed = 0;
  1668. mdp->duplex = -1;
  1669. }
  1670. /* Enable TX and RX right over here, if E-MAC change is ignored */
  1671. if ((mdp->cd->no_psr || mdp->no_ether_link) && phydev->link)
  1672. sh_eth_rcv_snd_enable(ndev);
  1673. mmiowb();
  1674. spin_unlock_irqrestore(&mdp->lock, flags);
  1675. if (new_state && netif_msg_link(mdp))
  1676. phy_print_status(phydev);
  1677. }
  1678. /* PHY init function */
  1679. static int sh_eth_phy_init(struct net_device *ndev)
  1680. {
  1681. struct device_node *np = ndev->dev.parent->of_node;
  1682. struct sh_eth_private *mdp = netdev_priv(ndev);
  1683. struct phy_device *phydev;
  1684. mdp->link = 0;
  1685. mdp->speed = 0;
  1686. mdp->duplex = -1;
  1687. /* Try connect to PHY */
  1688. if (np) {
  1689. struct device_node *pn;
  1690. pn = of_parse_phandle(np, "phy-handle", 0);
  1691. phydev = of_phy_connect(ndev, pn,
  1692. sh_eth_adjust_link, 0,
  1693. mdp->phy_interface);
  1694. of_node_put(pn);
  1695. if (!phydev)
  1696. phydev = ERR_PTR(-ENOENT);
  1697. } else {
  1698. char phy_id[MII_BUS_ID_SIZE + 3];
  1699. snprintf(phy_id, sizeof(phy_id), PHY_ID_FMT,
  1700. mdp->mii_bus->id, mdp->phy_id);
  1701. phydev = phy_connect(ndev, phy_id, sh_eth_adjust_link,
  1702. mdp->phy_interface);
  1703. }
  1704. if (IS_ERR(phydev)) {
  1705. netdev_err(ndev, "failed to connect PHY\n");
  1706. return PTR_ERR(phydev);
  1707. }
  1708. /* mask with MAC supported features */
  1709. if (mdp->cd->register_type != SH_ETH_REG_GIGABIT) {
  1710. int err = phy_set_max_speed(phydev, SPEED_100);
  1711. if (err) {
  1712. netdev_err(ndev, "failed to limit PHY to 100 Mbit/s\n");
  1713. phy_disconnect(phydev);
  1714. return err;
  1715. }
  1716. }
  1717. phy_attached_info(phydev);
  1718. return 0;
  1719. }
  1720. /* PHY control start function */
  1721. static int sh_eth_phy_start(struct net_device *ndev)
  1722. {
  1723. int ret;
  1724. ret = sh_eth_phy_init(ndev);
  1725. if (ret)
  1726. return ret;
  1727. phy_start(ndev->phydev);
  1728. return 0;
  1729. }
  1730. /* If it is ever necessary to increase SH_ETH_REG_DUMP_MAX_REGS, the
  1731. * version must be bumped as well. Just adding registers up to that
  1732. * limit is fine, as long as the existing register indices don't
  1733. * change.
  1734. */
  1735. #define SH_ETH_REG_DUMP_VERSION 1
  1736. #define SH_ETH_REG_DUMP_MAX_REGS 256
  1737. static size_t __sh_eth_get_regs(struct net_device *ndev, u32 *buf)
  1738. {
  1739. struct sh_eth_private *mdp = netdev_priv(ndev);
  1740. struct sh_eth_cpu_data *cd = mdp->cd;
  1741. u32 *valid_map;
  1742. size_t len;
  1743. BUILD_BUG_ON(SH_ETH_MAX_REGISTER_OFFSET > SH_ETH_REG_DUMP_MAX_REGS);
  1744. /* Dump starts with a bitmap that tells ethtool which
  1745. * registers are defined for this chip.
  1746. */
  1747. len = DIV_ROUND_UP(SH_ETH_REG_DUMP_MAX_REGS, 32);
  1748. if (buf) {
  1749. valid_map = buf;
  1750. buf += len;
  1751. } else {
  1752. valid_map = NULL;
  1753. }
  1754. /* Add a register to the dump, if it has a defined offset.
  1755. * This automatically skips most undefined registers, but for
  1756. * some it is also necessary to check a capability flag in
  1757. * struct sh_eth_cpu_data.
  1758. */
  1759. #define mark_reg_valid(reg) valid_map[reg / 32] |= 1U << (reg % 32)
  1760. #define add_reg_from(reg, read_expr) do { \
  1761. if (mdp->reg_offset[reg] != SH_ETH_OFFSET_INVALID) { \
  1762. if (buf) { \
  1763. mark_reg_valid(reg); \
  1764. *buf++ = read_expr; \
  1765. } \
  1766. ++len; \
  1767. } \
  1768. } while (0)
  1769. #define add_reg(reg) add_reg_from(reg, sh_eth_read(ndev, reg))
  1770. #define add_tsu_reg(reg) add_reg_from(reg, sh_eth_tsu_read(mdp, reg))
  1771. add_reg(EDSR);
  1772. add_reg(EDMR);
  1773. add_reg(EDTRR);
  1774. add_reg(EDRRR);
  1775. add_reg(EESR);
  1776. add_reg(EESIPR);
  1777. add_reg(TDLAR);
  1778. add_reg(TDFAR);
  1779. add_reg(TDFXR);
  1780. add_reg(TDFFR);
  1781. add_reg(RDLAR);
  1782. add_reg(RDFAR);
  1783. add_reg(RDFXR);
  1784. add_reg(RDFFR);
  1785. add_reg(TRSCER);
  1786. add_reg(RMFCR);
  1787. add_reg(TFTR);
  1788. add_reg(FDR);
  1789. add_reg(RMCR);
  1790. add_reg(TFUCR);
  1791. add_reg(RFOCR);
  1792. if (cd->rmiimode)
  1793. add_reg(RMIIMODE);
  1794. add_reg(FCFTR);
  1795. if (cd->rpadir)
  1796. add_reg(RPADIR);
  1797. if (!cd->no_trimd)
  1798. add_reg(TRIMD);
  1799. add_reg(ECMR);
  1800. add_reg(ECSR);
  1801. add_reg(ECSIPR);
  1802. add_reg(PIR);
  1803. if (!cd->no_psr)
  1804. add_reg(PSR);
  1805. add_reg(RDMLR);
  1806. add_reg(RFLR);
  1807. add_reg(IPGR);
  1808. if (cd->apr)
  1809. add_reg(APR);
  1810. if (cd->mpr)
  1811. add_reg(MPR);
  1812. add_reg(RFCR);
  1813. add_reg(RFCF);
  1814. if (cd->tpauser)
  1815. add_reg(TPAUSER);
  1816. add_reg(TPAUSECR);
  1817. add_reg(GECMR);
  1818. if (cd->bculr)
  1819. add_reg(BCULR);
  1820. add_reg(MAHR);
  1821. add_reg(MALR);
  1822. add_reg(TROCR);
  1823. add_reg(CDCR);
  1824. add_reg(LCCR);
  1825. add_reg(CNDCR);
  1826. add_reg(CEFCR);
  1827. add_reg(FRECR);
  1828. add_reg(TSFRCR);
  1829. add_reg(TLFRCR);
  1830. add_reg(CERCR);
  1831. add_reg(CEECR);
  1832. add_reg(MAFCR);
  1833. if (cd->rtrate)
  1834. add_reg(RTRATE);
  1835. if (cd->hw_checksum)
  1836. add_reg(CSMR);
  1837. if (cd->select_mii)
  1838. add_reg(RMII_MII);
  1839. if (cd->tsu) {
  1840. add_tsu_reg(ARSTR);
  1841. add_tsu_reg(TSU_CTRST);
  1842. add_tsu_reg(TSU_FWEN0);
  1843. add_tsu_reg(TSU_FWEN1);
  1844. add_tsu_reg(TSU_FCM);
  1845. add_tsu_reg(TSU_BSYSL0);
  1846. add_tsu_reg(TSU_BSYSL1);
  1847. add_tsu_reg(TSU_PRISL0);
  1848. add_tsu_reg(TSU_PRISL1);
  1849. add_tsu_reg(TSU_FWSL0);
  1850. add_tsu_reg(TSU_FWSL1);
  1851. add_tsu_reg(TSU_FWSLC);
  1852. add_tsu_reg(TSU_QTAGM0);
  1853. add_tsu_reg(TSU_QTAGM1);
  1854. add_tsu_reg(TSU_FWSR);
  1855. add_tsu_reg(TSU_FWINMK);
  1856. add_tsu_reg(TSU_ADQT0);
  1857. add_tsu_reg(TSU_ADQT1);
  1858. add_tsu_reg(TSU_VTAG0);
  1859. add_tsu_reg(TSU_VTAG1);
  1860. add_tsu_reg(TSU_ADSBSY);
  1861. add_tsu_reg(TSU_TEN);
  1862. add_tsu_reg(TSU_POST1);
  1863. add_tsu_reg(TSU_POST2);
  1864. add_tsu_reg(TSU_POST3);
  1865. add_tsu_reg(TSU_POST4);
  1866. /* This is the start of a table, not just a single register. */
  1867. if (buf) {
  1868. unsigned int i;
  1869. mark_reg_valid(TSU_ADRH0);
  1870. for (i = 0; i < SH_ETH_TSU_CAM_ENTRIES * 2; i++)
  1871. *buf++ = ioread32(mdp->tsu_addr +
  1872. mdp->reg_offset[TSU_ADRH0] +
  1873. i * 4);
  1874. }
  1875. len += SH_ETH_TSU_CAM_ENTRIES * 2;
  1876. }
  1877. #undef mark_reg_valid
  1878. #undef add_reg_from
  1879. #undef add_reg
  1880. #undef add_tsu_reg
  1881. return len * 4;
  1882. }
  1883. static int sh_eth_get_regs_len(struct net_device *ndev)
  1884. {
  1885. return __sh_eth_get_regs(ndev, NULL);
  1886. }
  1887. static void sh_eth_get_regs(struct net_device *ndev, struct ethtool_regs *regs,
  1888. void *buf)
  1889. {
  1890. struct sh_eth_private *mdp = netdev_priv(ndev);
  1891. regs->version = SH_ETH_REG_DUMP_VERSION;
  1892. pm_runtime_get_sync(&mdp->pdev->dev);
  1893. __sh_eth_get_regs(ndev, buf);
  1894. pm_runtime_put_sync(&mdp->pdev->dev);
  1895. }
  1896. static u32 sh_eth_get_msglevel(struct net_device *ndev)
  1897. {
  1898. struct sh_eth_private *mdp = netdev_priv(ndev);
  1899. return mdp->msg_enable;
  1900. }
  1901. static void sh_eth_set_msglevel(struct net_device *ndev, u32 value)
  1902. {
  1903. struct sh_eth_private *mdp = netdev_priv(ndev);
  1904. mdp->msg_enable = value;
  1905. }
  1906. static const char sh_eth_gstrings_stats[][ETH_GSTRING_LEN] = {
  1907. "rx_current", "tx_current",
  1908. "rx_dirty", "tx_dirty",
  1909. };
  1910. #define SH_ETH_STATS_LEN ARRAY_SIZE(sh_eth_gstrings_stats)
  1911. static int sh_eth_get_sset_count(struct net_device *netdev, int sset)
  1912. {
  1913. switch (sset) {
  1914. case ETH_SS_STATS:
  1915. return SH_ETH_STATS_LEN;
  1916. default:
  1917. return -EOPNOTSUPP;
  1918. }
  1919. }
  1920. static void sh_eth_get_ethtool_stats(struct net_device *ndev,
  1921. struct ethtool_stats *stats, u64 *data)
  1922. {
  1923. struct sh_eth_private *mdp = netdev_priv(ndev);
  1924. int i = 0;
  1925. /* device-specific stats */
  1926. data[i++] = mdp->cur_rx;
  1927. data[i++] = mdp->cur_tx;
  1928. data[i++] = mdp->dirty_rx;
  1929. data[i++] = mdp->dirty_tx;
  1930. }
  1931. static void sh_eth_get_strings(struct net_device *ndev, u32 stringset, u8 *data)
  1932. {
  1933. switch (stringset) {
  1934. case ETH_SS_STATS:
  1935. memcpy(data, *sh_eth_gstrings_stats,
  1936. sizeof(sh_eth_gstrings_stats));
  1937. break;
  1938. }
  1939. }
  1940. static void sh_eth_get_ringparam(struct net_device *ndev,
  1941. struct ethtool_ringparam *ring)
  1942. {
  1943. struct sh_eth_private *mdp = netdev_priv(ndev);
  1944. ring->rx_max_pending = RX_RING_MAX;
  1945. ring->tx_max_pending = TX_RING_MAX;
  1946. ring->rx_pending = mdp->num_rx_ring;
  1947. ring->tx_pending = mdp->num_tx_ring;
  1948. }
  1949. static int sh_eth_set_ringparam(struct net_device *ndev,
  1950. struct ethtool_ringparam *ring)
  1951. {
  1952. struct sh_eth_private *mdp = netdev_priv(ndev);
  1953. int ret;
  1954. if (ring->tx_pending > TX_RING_MAX ||
  1955. ring->rx_pending > RX_RING_MAX ||
  1956. ring->tx_pending < TX_RING_MIN ||
  1957. ring->rx_pending < RX_RING_MIN)
  1958. return -EINVAL;
  1959. if (ring->rx_mini_pending || ring->rx_jumbo_pending)
  1960. return -EINVAL;
  1961. if (netif_running(ndev)) {
  1962. netif_device_detach(ndev);
  1963. netif_tx_disable(ndev);
  1964. /* Serialise with the interrupt handler and NAPI, then
  1965. * disable interrupts. We have to clear the
  1966. * irq_enabled flag first to ensure that interrupts
  1967. * won't be re-enabled.
  1968. */
  1969. mdp->irq_enabled = false;
  1970. synchronize_irq(ndev->irq);
  1971. napi_synchronize(&mdp->napi);
  1972. sh_eth_write(ndev, 0x0000, EESIPR);
  1973. sh_eth_dev_exit(ndev);
  1974. /* Free all the skbuffs in the Rx queue and the DMA buffers. */
  1975. sh_eth_ring_free(ndev);
  1976. }
  1977. /* Set new parameters */
  1978. mdp->num_rx_ring = ring->rx_pending;
  1979. mdp->num_tx_ring = ring->tx_pending;
  1980. if (netif_running(ndev)) {
  1981. ret = sh_eth_ring_init(ndev);
  1982. if (ret < 0) {
  1983. netdev_err(ndev, "%s: sh_eth_ring_init failed.\n",
  1984. __func__);
  1985. return ret;
  1986. }
  1987. ret = sh_eth_dev_init(ndev);
  1988. if (ret < 0) {
  1989. netdev_err(ndev, "%s: sh_eth_dev_init failed.\n",
  1990. __func__);
  1991. return ret;
  1992. }
  1993. netif_device_attach(ndev);
  1994. }
  1995. return 0;
  1996. }
  1997. static void sh_eth_get_wol(struct net_device *ndev, struct ethtool_wolinfo *wol)
  1998. {
  1999. struct sh_eth_private *mdp = netdev_priv(ndev);
  2000. wol->supported = 0;
  2001. wol->wolopts = 0;
  2002. if (mdp->cd->magic) {
  2003. wol->supported = WAKE_MAGIC;
  2004. wol->wolopts = mdp->wol_enabled ? WAKE_MAGIC : 0;
  2005. }
  2006. }
  2007. static int sh_eth_set_wol(struct net_device *ndev, struct ethtool_wolinfo *wol)
  2008. {
  2009. struct sh_eth_private *mdp = netdev_priv(ndev);
  2010. if (!mdp->cd->magic || wol->wolopts & ~WAKE_MAGIC)
  2011. return -EOPNOTSUPP;
  2012. mdp->wol_enabled = !!(wol->wolopts & WAKE_MAGIC);
  2013. device_set_wakeup_enable(&mdp->pdev->dev, mdp->wol_enabled);
  2014. return 0;
  2015. }
  2016. static const struct ethtool_ops sh_eth_ethtool_ops = {
  2017. .get_regs_len = sh_eth_get_regs_len,
  2018. .get_regs = sh_eth_get_regs,
  2019. .nway_reset = phy_ethtool_nway_reset,
  2020. .get_msglevel = sh_eth_get_msglevel,
  2021. .set_msglevel = sh_eth_set_msglevel,
  2022. .get_link = ethtool_op_get_link,
  2023. .get_strings = sh_eth_get_strings,
  2024. .get_ethtool_stats = sh_eth_get_ethtool_stats,
  2025. .get_sset_count = sh_eth_get_sset_count,
  2026. .get_ringparam = sh_eth_get_ringparam,
  2027. .set_ringparam = sh_eth_set_ringparam,
  2028. .get_link_ksettings = phy_ethtool_get_link_ksettings,
  2029. .set_link_ksettings = phy_ethtool_set_link_ksettings,
  2030. .get_wol = sh_eth_get_wol,
  2031. .set_wol = sh_eth_set_wol,
  2032. };
  2033. /* network device open function */
  2034. static int sh_eth_open(struct net_device *ndev)
  2035. {
  2036. struct sh_eth_private *mdp = netdev_priv(ndev);
  2037. int ret;
  2038. pm_runtime_get_sync(&mdp->pdev->dev);
  2039. napi_enable(&mdp->napi);
  2040. ret = request_irq(ndev->irq, sh_eth_interrupt,
  2041. mdp->cd->irq_flags, ndev->name, ndev);
  2042. if (ret) {
  2043. netdev_err(ndev, "Can not assign IRQ number\n");
  2044. goto out_napi_off;
  2045. }
  2046. /* Descriptor set */
  2047. ret = sh_eth_ring_init(ndev);
  2048. if (ret)
  2049. goto out_free_irq;
  2050. /* device init */
  2051. ret = sh_eth_dev_init(ndev);
  2052. if (ret)
  2053. goto out_free_irq;
  2054. /* PHY control start*/
  2055. ret = sh_eth_phy_start(ndev);
  2056. if (ret)
  2057. goto out_free_irq;
  2058. netif_start_queue(ndev);
  2059. mdp->is_opened = 1;
  2060. return ret;
  2061. out_free_irq:
  2062. free_irq(ndev->irq, ndev);
  2063. out_napi_off:
  2064. napi_disable(&mdp->napi);
  2065. pm_runtime_put_sync(&mdp->pdev->dev);
  2066. return ret;
  2067. }
  2068. /* Timeout function */
  2069. static void sh_eth_tx_timeout(struct net_device *ndev)
  2070. {
  2071. struct sh_eth_private *mdp = netdev_priv(ndev);
  2072. struct sh_eth_rxdesc *rxdesc;
  2073. int i;
  2074. netif_stop_queue(ndev);
  2075. netif_err(mdp, timer, ndev,
  2076. "transmit timed out, status %8.8x, resetting...\n",
  2077. sh_eth_read(ndev, EESR));
  2078. /* tx_errors count up */
  2079. ndev->stats.tx_errors++;
  2080. /* Free all the skbuffs in the Rx queue. */
  2081. for (i = 0; i < mdp->num_rx_ring; i++) {
  2082. rxdesc = &mdp->rx_ring[i];
  2083. rxdesc->status = cpu_to_le32(0);
  2084. rxdesc->addr = cpu_to_le32(0xBADF00D0);
  2085. dev_kfree_skb(mdp->rx_skbuff[i]);
  2086. mdp->rx_skbuff[i] = NULL;
  2087. }
  2088. for (i = 0; i < mdp->num_tx_ring; i++) {
  2089. dev_kfree_skb(mdp->tx_skbuff[i]);
  2090. mdp->tx_skbuff[i] = NULL;
  2091. }
  2092. /* device init */
  2093. sh_eth_dev_init(ndev);
  2094. netif_start_queue(ndev);
  2095. }
  2096. /* Packet transmit function */
  2097. static int sh_eth_start_xmit(struct sk_buff *skb, struct net_device *ndev)
  2098. {
  2099. struct sh_eth_private *mdp = netdev_priv(ndev);
  2100. struct sh_eth_txdesc *txdesc;
  2101. dma_addr_t dma_addr;
  2102. u32 entry;
  2103. unsigned long flags;
  2104. spin_lock_irqsave(&mdp->lock, flags);
  2105. if ((mdp->cur_tx - mdp->dirty_tx) >= (mdp->num_tx_ring - 4)) {
  2106. if (!sh_eth_tx_free(ndev, true)) {
  2107. netif_warn(mdp, tx_queued, ndev, "TxFD exhausted.\n");
  2108. netif_stop_queue(ndev);
  2109. spin_unlock_irqrestore(&mdp->lock, flags);
  2110. return NETDEV_TX_BUSY;
  2111. }
  2112. }
  2113. spin_unlock_irqrestore(&mdp->lock, flags);
  2114. if (skb_put_padto(skb, ETH_ZLEN))
  2115. return NETDEV_TX_OK;
  2116. entry = mdp->cur_tx % mdp->num_tx_ring;
  2117. mdp->tx_skbuff[entry] = skb;
  2118. txdesc = &mdp->tx_ring[entry];
  2119. /* soft swap. */
  2120. if (!mdp->cd->hw_swap)
  2121. sh_eth_soft_swap(PTR_ALIGN(skb->data, 4), skb->len + 2);
  2122. dma_addr = dma_map_single(&mdp->pdev->dev, skb->data, skb->len,
  2123. DMA_TO_DEVICE);
  2124. if (dma_mapping_error(&mdp->pdev->dev, dma_addr)) {
  2125. kfree_skb(skb);
  2126. return NETDEV_TX_OK;
  2127. }
  2128. txdesc->addr = cpu_to_le32(dma_addr);
  2129. txdesc->len = cpu_to_le32(skb->len << 16);
  2130. dma_wmb(); /* TACT bit must be set after all the above writes */
  2131. if (entry >= mdp->num_tx_ring - 1)
  2132. txdesc->status |= cpu_to_le32(TD_TACT | TD_TDLE);
  2133. else
  2134. txdesc->status |= cpu_to_le32(TD_TACT);
  2135. mdp->cur_tx++;
  2136. if (!(sh_eth_read(ndev, EDTRR) & mdp->cd->edtrr_trns))
  2137. sh_eth_write(ndev, mdp->cd->edtrr_trns, EDTRR);
  2138. return NETDEV_TX_OK;
  2139. }
  2140. /* The statistics registers have write-clear behaviour, which means we
  2141. * will lose any increment between the read and write. We mitigate
  2142. * this by only clearing when we read a non-zero value, so we will
  2143. * never falsely report a total of zero.
  2144. */
  2145. static void
  2146. sh_eth_update_stat(struct net_device *ndev, unsigned long *stat, int reg)
  2147. {
  2148. u32 delta = sh_eth_read(ndev, reg);
  2149. if (delta) {
  2150. *stat += delta;
  2151. sh_eth_write(ndev, 0, reg);
  2152. }
  2153. }
  2154. static struct net_device_stats *sh_eth_get_stats(struct net_device *ndev)
  2155. {
  2156. struct sh_eth_private *mdp = netdev_priv(ndev);
  2157. if (mdp->cd->no_tx_cntrs)
  2158. return &ndev->stats;
  2159. if (!mdp->is_opened)
  2160. return &ndev->stats;
  2161. sh_eth_update_stat(ndev, &ndev->stats.tx_dropped, TROCR);
  2162. sh_eth_update_stat(ndev, &ndev->stats.collisions, CDCR);
  2163. sh_eth_update_stat(ndev, &ndev->stats.tx_carrier_errors, LCCR);
  2164. if (mdp->cd->cexcr) {
  2165. sh_eth_update_stat(ndev, &ndev->stats.tx_carrier_errors,
  2166. CERCR);
  2167. sh_eth_update_stat(ndev, &ndev->stats.tx_carrier_errors,
  2168. CEECR);
  2169. } else {
  2170. sh_eth_update_stat(ndev, &ndev->stats.tx_carrier_errors,
  2171. CNDCR);
  2172. }
  2173. return &ndev->stats;
  2174. }
  2175. /* device close function */
  2176. static int sh_eth_close(struct net_device *ndev)
  2177. {
  2178. struct sh_eth_private *mdp = netdev_priv(ndev);
  2179. netif_stop_queue(ndev);
  2180. /* Serialise with the interrupt handler and NAPI, then disable
  2181. * interrupts. We have to clear the irq_enabled flag first to
  2182. * ensure that interrupts won't be re-enabled.
  2183. */
  2184. mdp->irq_enabled = false;
  2185. synchronize_irq(ndev->irq);
  2186. napi_disable(&mdp->napi);
  2187. sh_eth_write(ndev, 0x0000, EESIPR);
  2188. sh_eth_dev_exit(ndev);
  2189. /* PHY Disconnect */
  2190. if (ndev->phydev) {
  2191. phy_stop(ndev->phydev);
  2192. phy_disconnect(ndev->phydev);
  2193. }
  2194. free_irq(ndev->irq, ndev);
  2195. /* Free all the skbuffs in the Rx queue and the DMA buffer. */
  2196. sh_eth_ring_free(ndev);
  2197. pm_runtime_put_sync(&mdp->pdev->dev);
  2198. mdp->is_opened = 0;
  2199. return 0;
  2200. }
  2201. /* ioctl to device function */
  2202. static int sh_eth_do_ioctl(struct net_device *ndev, struct ifreq *rq, int cmd)
  2203. {
  2204. struct phy_device *phydev = ndev->phydev;
  2205. if (!netif_running(ndev))
  2206. return -EINVAL;
  2207. if (!phydev)
  2208. return -ENODEV;
  2209. return phy_mii_ioctl(phydev, rq, cmd);
  2210. }
  2211. static int sh_eth_change_mtu(struct net_device *ndev, int new_mtu)
  2212. {
  2213. if (netif_running(ndev))
  2214. return -EBUSY;
  2215. ndev->mtu = new_mtu;
  2216. netdev_update_features(ndev);
  2217. return 0;
  2218. }
  2219. /* For TSU_POSTn. Please refer to the manual about this (strange) bitfields */
  2220. static u32 sh_eth_tsu_get_post_mask(int entry)
  2221. {
  2222. return 0x0f << (28 - ((entry % 8) * 4));
  2223. }
  2224. static u32 sh_eth_tsu_get_post_bit(struct sh_eth_private *mdp, int entry)
  2225. {
  2226. return (0x08 >> (mdp->port << 1)) << (28 - ((entry % 8) * 4));
  2227. }
  2228. static void sh_eth_tsu_enable_cam_entry_post(struct net_device *ndev,
  2229. int entry)
  2230. {
  2231. struct sh_eth_private *mdp = netdev_priv(ndev);
  2232. int reg = TSU_POST1 + entry / 8;
  2233. u32 tmp;
  2234. tmp = sh_eth_tsu_read(mdp, reg);
  2235. sh_eth_tsu_write(mdp, tmp | sh_eth_tsu_get_post_bit(mdp, entry), reg);
  2236. }
  2237. static bool sh_eth_tsu_disable_cam_entry_post(struct net_device *ndev,
  2238. int entry)
  2239. {
  2240. struct sh_eth_private *mdp = netdev_priv(ndev);
  2241. int reg = TSU_POST1 + entry / 8;
  2242. u32 post_mask, ref_mask, tmp;
  2243. post_mask = sh_eth_tsu_get_post_mask(entry);
  2244. ref_mask = sh_eth_tsu_get_post_bit(mdp, entry) & ~post_mask;
  2245. tmp = sh_eth_tsu_read(mdp, reg);
  2246. sh_eth_tsu_write(mdp, tmp & ~post_mask, reg);
  2247. /* If other port enables, the function returns "true" */
  2248. return tmp & ref_mask;
  2249. }
  2250. static int sh_eth_tsu_busy(struct net_device *ndev)
  2251. {
  2252. int timeout = SH_ETH_TSU_TIMEOUT_MS * 100;
  2253. struct sh_eth_private *mdp = netdev_priv(ndev);
  2254. while ((sh_eth_tsu_read(mdp, TSU_ADSBSY) & TSU_ADSBSY_0)) {
  2255. udelay(10);
  2256. timeout--;
  2257. if (timeout <= 0) {
  2258. netdev_err(ndev, "%s: timeout\n", __func__);
  2259. return -ETIMEDOUT;
  2260. }
  2261. }
  2262. return 0;
  2263. }
  2264. static int sh_eth_tsu_write_entry(struct net_device *ndev, u16 offset,
  2265. const u8 *addr)
  2266. {
  2267. struct sh_eth_private *mdp = netdev_priv(ndev);
  2268. u32 val;
  2269. val = addr[0] << 24 | addr[1] << 16 | addr[2] << 8 | addr[3];
  2270. iowrite32(val, mdp->tsu_addr + offset);
  2271. if (sh_eth_tsu_busy(ndev) < 0)
  2272. return -EBUSY;
  2273. val = addr[4] << 8 | addr[5];
  2274. iowrite32(val, mdp->tsu_addr + offset + 4);
  2275. if (sh_eth_tsu_busy(ndev) < 0)
  2276. return -EBUSY;
  2277. return 0;
  2278. }
  2279. static void sh_eth_tsu_read_entry(struct net_device *ndev, u16 offset, u8 *addr)
  2280. {
  2281. struct sh_eth_private *mdp = netdev_priv(ndev);
  2282. u32 val;
  2283. val = ioread32(mdp->tsu_addr + offset);
  2284. addr[0] = (val >> 24) & 0xff;
  2285. addr[1] = (val >> 16) & 0xff;
  2286. addr[2] = (val >> 8) & 0xff;
  2287. addr[3] = val & 0xff;
  2288. val = ioread32(mdp->tsu_addr + offset + 4);
  2289. addr[4] = (val >> 8) & 0xff;
  2290. addr[5] = val & 0xff;
  2291. }
  2292. static int sh_eth_tsu_find_entry(struct net_device *ndev, const u8 *addr)
  2293. {
  2294. struct sh_eth_private *mdp = netdev_priv(ndev);
  2295. u16 reg_offset = sh_eth_tsu_get_offset(mdp, TSU_ADRH0);
  2296. int i;
  2297. u8 c_addr[ETH_ALEN];
  2298. for (i = 0; i < SH_ETH_TSU_CAM_ENTRIES; i++, reg_offset += 8) {
  2299. sh_eth_tsu_read_entry(ndev, reg_offset, c_addr);
  2300. if (ether_addr_equal(addr, c_addr))
  2301. return i;
  2302. }
  2303. return -ENOENT;
  2304. }
  2305. static int sh_eth_tsu_find_empty(struct net_device *ndev)
  2306. {
  2307. u8 blank[ETH_ALEN];
  2308. int entry;
  2309. memset(blank, 0, sizeof(blank));
  2310. entry = sh_eth_tsu_find_entry(ndev, blank);
  2311. return (entry < 0) ? -ENOMEM : entry;
  2312. }
  2313. static int sh_eth_tsu_disable_cam_entry_table(struct net_device *ndev,
  2314. int entry)
  2315. {
  2316. struct sh_eth_private *mdp = netdev_priv(ndev);
  2317. u16 reg_offset = sh_eth_tsu_get_offset(mdp, TSU_ADRH0);
  2318. int ret;
  2319. u8 blank[ETH_ALEN];
  2320. sh_eth_tsu_write(mdp, sh_eth_tsu_read(mdp, TSU_TEN) &
  2321. ~(1 << (31 - entry)), TSU_TEN);
  2322. memset(blank, 0, sizeof(blank));
  2323. ret = sh_eth_tsu_write_entry(ndev, reg_offset + entry * 8, blank);
  2324. if (ret < 0)
  2325. return ret;
  2326. return 0;
  2327. }
  2328. static int sh_eth_tsu_add_entry(struct net_device *ndev, const u8 *addr)
  2329. {
  2330. struct sh_eth_private *mdp = netdev_priv(ndev);
  2331. u16 reg_offset = sh_eth_tsu_get_offset(mdp, TSU_ADRH0);
  2332. int i, ret;
  2333. if (!mdp->cd->tsu)
  2334. return 0;
  2335. i = sh_eth_tsu_find_entry(ndev, addr);
  2336. if (i < 0) {
  2337. /* No entry found, create one */
  2338. i = sh_eth_tsu_find_empty(ndev);
  2339. if (i < 0)
  2340. return -ENOMEM;
  2341. ret = sh_eth_tsu_write_entry(ndev, reg_offset + i * 8, addr);
  2342. if (ret < 0)
  2343. return ret;
  2344. /* Enable the entry */
  2345. sh_eth_tsu_write(mdp, sh_eth_tsu_read(mdp, TSU_TEN) |
  2346. (1 << (31 - i)), TSU_TEN);
  2347. }
  2348. /* Entry found or created, enable POST */
  2349. sh_eth_tsu_enable_cam_entry_post(ndev, i);
  2350. return 0;
  2351. }
  2352. static int sh_eth_tsu_del_entry(struct net_device *ndev, const u8 *addr)
  2353. {
  2354. struct sh_eth_private *mdp = netdev_priv(ndev);
  2355. int i, ret;
  2356. if (!mdp->cd->tsu)
  2357. return 0;
  2358. i = sh_eth_tsu_find_entry(ndev, addr);
  2359. if (i) {
  2360. /* Entry found */
  2361. if (sh_eth_tsu_disable_cam_entry_post(ndev, i))
  2362. goto done;
  2363. /* Disable the entry if both ports was disabled */
  2364. ret = sh_eth_tsu_disable_cam_entry_table(ndev, i);
  2365. if (ret < 0)
  2366. return ret;
  2367. }
  2368. done:
  2369. return 0;
  2370. }
  2371. static int sh_eth_tsu_purge_all(struct net_device *ndev)
  2372. {
  2373. struct sh_eth_private *mdp = netdev_priv(ndev);
  2374. int i, ret;
  2375. if (!mdp->cd->tsu)
  2376. return 0;
  2377. for (i = 0; i < SH_ETH_TSU_CAM_ENTRIES; i++) {
  2378. if (sh_eth_tsu_disable_cam_entry_post(ndev, i))
  2379. continue;
  2380. /* Disable the entry if both ports was disabled */
  2381. ret = sh_eth_tsu_disable_cam_entry_table(ndev, i);
  2382. if (ret < 0)
  2383. return ret;
  2384. }
  2385. return 0;
  2386. }
  2387. static void sh_eth_tsu_purge_mcast(struct net_device *ndev)
  2388. {
  2389. struct sh_eth_private *mdp = netdev_priv(ndev);
  2390. u16 reg_offset = sh_eth_tsu_get_offset(mdp, TSU_ADRH0);
  2391. u8 addr[ETH_ALEN];
  2392. int i;
  2393. if (!mdp->cd->tsu)
  2394. return;
  2395. for (i = 0; i < SH_ETH_TSU_CAM_ENTRIES; i++, reg_offset += 8) {
  2396. sh_eth_tsu_read_entry(ndev, reg_offset, addr);
  2397. if (is_multicast_ether_addr(addr))
  2398. sh_eth_tsu_del_entry(ndev, addr);
  2399. }
  2400. }
  2401. /* Update promiscuous flag and multicast filter */
  2402. static void sh_eth_set_rx_mode(struct net_device *ndev)
  2403. {
  2404. struct sh_eth_private *mdp = netdev_priv(ndev);
  2405. u32 ecmr_bits;
  2406. int mcast_all = 0;
  2407. unsigned long flags;
  2408. spin_lock_irqsave(&mdp->lock, flags);
  2409. /* Initial condition is MCT = 1, PRM = 0.
  2410. * Depending on ndev->flags, set PRM or clear MCT
  2411. */
  2412. ecmr_bits = sh_eth_read(ndev, ECMR) & ~ECMR_PRM;
  2413. if (mdp->cd->tsu)
  2414. ecmr_bits |= ECMR_MCT;
  2415. if (!(ndev->flags & IFF_MULTICAST)) {
  2416. sh_eth_tsu_purge_mcast(ndev);
  2417. mcast_all = 1;
  2418. }
  2419. if (ndev->flags & IFF_ALLMULTI) {
  2420. sh_eth_tsu_purge_mcast(ndev);
  2421. ecmr_bits &= ~ECMR_MCT;
  2422. mcast_all = 1;
  2423. }
  2424. if (ndev->flags & IFF_PROMISC) {
  2425. sh_eth_tsu_purge_all(ndev);
  2426. ecmr_bits = (ecmr_bits & ~ECMR_MCT) | ECMR_PRM;
  2427. } else if (mdp->cd->tsu) {
  2428. struct netdev_hw_addr *ha;
  2429. netdev_for_each_mc_addr(ha, ndev) {
  2430. if (mcast_all && is_multicast_ether_addr(ha->addr))
  2431. continue;
  2432. if (sh_eth_tsu_add_entry(ndev, ha->addr) < 0) {
  2433. if (!mcast_all) {
  2434. sh_eth_tsu_purge_mcast(ndev);
  2435. ecmr_bits &= ~ECMR_MCT;
  2436. mcast_all = 1;
  2437. }
  2438. }
  2439. }
  2440. }
  2441. /* update the ethernet mode */
  2442. sh_eth_write(ndev, ecmr_bits, ECMR);
  2443. spin_unlock_irqrestore(&mdp->lock, flags);
  2444. }
  2445. static int sh_eth_get_vtag_index(struct sh_eth_private *mdp)
  2446. {
  2447. if (!mdp->port)
  2448. return TSU_VTAG0;
  2449. else
  2450. return TSU_VTAG1;
  2451. }
  2452. static int sh_eth_vlan_rx_add_vid(struct net_device *ndev,
  2453. __be16 proto, u16 vid)
  2454. {
  2455. struct sh_eth_private *mdp = netdev_priv(ndev);
  2456. int vtag_reg_index = sh_eth_get_vtag_index(mdp);
  2457. if (unlikely(!mdp->cd->tsu))
  2458. return -EPERM;
  2459. /* No filtering if vid = 0 */
  2460. if (!vid)
  2461. return 0;
  2462. mdp->vlan_num_ids++;
  2463. /* The controller has one VLAN tag HW filter. So, if the filter is
  2464. * already enabled, the driver disables it and the filte
  2465. */
  2466. if (mdp->vlan_num_ids > 1) {
  2467. /* disable VLAN filter */
  2468. sh_eth_tsu_write(mdp, 0, vtag_reg_index);
  2469. return 0;
  2470. }
  2471. sh_eth_tsu_write(mdp, TSU_VTAG_ENABLE | (vid & TSU_VTAG_VID_MASK),
  2472. vtag_reg_index);
  2473. return 0;
  2474. }
  2475. static int sh_eth_vlan_rx_kill_vid(struct net_device *ndev,
  2476. __be16 proto, u16 vid)
  2477. {
  2478. struct sh_eth_private *mdp = netdev_priv(ndev);
  2479. int vtag_reg_index = sh_eth_get_vtag_index(mdp);
  2480. if (unlikely(!mdp->cd->tsu))
  2481. return -EPERM;
  2482. /* No filtering if vid = 0 */
  2483. if (!vid)
  2484. return 0;
  2485. mdp->vlan_num_ids--;
  2486. sh_eth_tsu_write(mdp, 0, vtag_reg_index);
  2487. return 0;
  2488. }
  2489. /* SuperH's TSU register init function */
  2490. static void sh_eth_tsu_init(struct sh_eth_private *mdp)
  2491. {
  2492. if (!mdp->cd->dual_port) {
  2493. sh_eth_tsu_write(mdp, 0, TSU_TEN); /* Disable all CAM entry */
  2494. sh_eth_tsu_write(mdp, TSU_FWSLC_POSTENU | TSU_FWSLC_POSTENL,
  2495. TSU_FWSLC); /* Enable POST registers */
  2496. return;
  2497. }
  2498. sh_eth_tsu_write(mdp, 0, TSU_FWEN0); /* Disable forward(0->1) */
  2499. sh_eth_tsu_write(mdp, 0, TSU_FWEN1); /* Disable forward(1->0) */
  2500. sh_eth_tsu_write(mdp, 0, TSU_FCM); /* forward fifo 3k-3k */
  2501. sh_eth_tsu_write(mdp, 0xc, TSU_BSYSL0);
  2502. sh_eth_tsu_write(mdp, 0xc, TSU_BSYSL1);
  2503. sh_eth_tsu_write(mdp, 0, TSU_PRISL0);
  2504. sh_eth_tsu_write(mdp, 0, TSU_PRISL1);
  2505. sh_eth_tsu_write(mdp, 0, TSU_FWSL0);
  2506. sh_eth_tsu_write(mdp, 0, TSU_FWSL1);
  2507. sh_eth_tsu_write(mdp, TSU_FWSLC_POSTENU | TSU_FWSLC_POSTENL, TSU_FWSLC);
  2508. sh_eth_tsu_write(mdp, 0, TSU_QTAGM0); /* Disable QTAG(0->1) */
  2509. sh_eth_tsu_write(mdp, 0, TSU_QTAGM1); /* Disable QTAG(1->0) */
  2510. sh_eth_tsu_write(mdp, 0, TSU_FWSR); /* all interrupt status clear */
  2511. sh_eth_tsu_write(mdp, 0, TSU_FWINMK); /* Disable all interrupt */
  2512. sh_eth_tsu_write(mdp, 0, TSU_TEN); /* Disable all CAM entry */
  2513. sh_eth_tsu_write(mdp, 0, TSU_POST1); /* Disable CAM entry [ 0- 7] */
  2514. sh_eth_tsu_write(mdp, 0, TSU_POST2); /* Disable CAM entry [ 8-15] */
  2515. sh_eth_tsu_write(mdp, 0, TSU_POST3); /* Disable CAM entry [16-23] */
  2516. sh_eth_tsu_write(mdp, 0, TSU_POST4); /* Disable CAM entry [24-31] */
  2517. }
  2518. /* MDIO bus release function */
  2519. static int sh_mdio_release(struct sh_eth_private *mdp)
  2520. {
  2521. /* unregister mdio bus */
  2522. mdiobus_unregister(mdp->mii_bus);
  2523. /* free bitbang info */
  2524. free_mdio_bitbang(mdp->mii_bus);
  2525. return 0;
  2526. }
  2527. /* MDIO bus init function */
  2528. static int sh_mdio_init(struct sh_eth_private *mdp,
  2529. struct sh_eth_plat_data *pd)
  2530. {
  2531. int ret;
  2532. struct bb_info *bitbang;
  2533. struct platform_device *pdev = mdp->pdev;
  2534. struct device *dev = &mdp->pdev->dev;
  2535. /* create bit control struct for PHY */
  2536. bitbang = devm_kzalloc(dev, sizeof(struct bb_info), GFP_KERNEL);
  2537. if (!bitbang)
  2538. return -ENOMEM;
  2539. /* bitbang init */
  2540. bitbang->addr = mdp->addr + mdp->reg_offset[PIR];
  2541. bitbang->set_gate = pd->set_mdio_gate;
  2542. bitbang->ctrl.ops = &bb_ops;
  2543. /* MII controller setting */
  2544. mdp->mii_bus = alloc_mdio_bitbang(&bitbang->ctrl);
  2545. if (!mdp->mii_bus)
  2546. return -ENOMEM;
  2547. /* Hook up MII support for ethtool */
  2548. mdp->mii_bus->name = "sh_mii";
  2549. mdp->mii_bus->parent = dev;
  2550. snprintf(mdp->mii_bus->id, MII_BUS_ID_SIZE, "%s-%x",
  2551. pdev->name, pdev->id);
  2552. /* register MDIO bus */
  2553. if (pd->phy_irq > 0)
  2554. mdp->mii_bus->irq[pd->phy] = pd->phy_irq;
  2555. ret = of_mdiobus_register(mdp->mii_bus, dev->of_node);
  2556. if (ret)
  2557. goto out_free_bus;
  2558. return 0;
  2559. out_free_bus:
  2560. free_mdio_bitbang(mdp->mii_bus);
  2561. return ret;
  2562. }
  2563. static const u16 *sh_eth_get_register_offset(int register_type)
  2564. {
  2565. const u16 *reg_offset = NULL;
  2566. switch (register_type) {
  2567. case SH_ETH_REG_GIGABIT:
  2568. reg_offset = sh_eth_offset_gigabit;
  2569. break;
  2570. case SH_ETH_REG_FAST_RZ:
  2571. reg_offset = sh_eth_offset_fast_rz;
  2572. break;
  2573. case SH_ETH_REG_FAST_RCAR:
  2574. reg_offset = sh_eth_offset_fast_rcar;
  2575. break;
  2576. case SH_ETH_REG_FAST_SH4:
  2577. reg_offset = sh_eth_offset_fast_sh4;
  2578. break;
  2579. case SH_ETH_REG_FAST_SH3_SH2:
  2580. reg_offset = sh_eth_offset_fast_sh3_sh2;
  2581. break;
  2582. }
  2583. return reg_offset;
  2584. }
  2585. static const struct net_device_ops sh_eth_netdev_ops = {
  2586. .ndo_open = sh_eth_open,
  2587. .ndo_stop = sh_eth_close,
  2588. .ndo_start_xmit = sh_eth_start_xmit,
  2589. .ndo_get_stats = sh_eth_get_stats,
  2590. .ndo_set_rx_mode = sh_eth_set_rx_mode,
  2591. .ndo_tx_timeout = sh_eth_tx_timeout,
  2592. .ndo_do_ioctl = sh_eth_do_ioctl,
  2593. .ndo_change_mtu = sh_eth_change_mtu,
  2594. .ndo_validate_addr = eth_validate_addr,
  2595. .ndo_set_mac_address = eth_mac_addr,
  2596. };
  2597. static const struct net_device_ops sh_eth_netdev_ops_tsu = {
  2598. .ndo_open = sh_eth_open,
  2599. .ndo_stop = sh_eth_close,
  2600. .ndo_start_xmit = sh_eth_start_xmit,
  2601. .ndo_get_stats = sh_eth_get_stats,
  2602. .ndo_set_rx_mode = sh_eth_set_rx_mode,
  2603. .ndo_vlan_rx_add_vid = sh_eth_vlan_rx_add_vid,
  2604. .ndo_vlan_rx_kill_vid = sh_eth_vlan_rx_kill_vid,
  2605. .ndo_tx_timeout = sh_eth_tx_timeout,
  2606. .ndo_do_ioctl = sh_eth_do_ioctl,
  2607. .ndo_change_mtu = sh_eth_change_mtu,
  2608. .ndo_validate_addr = eth_validate_addr,
  2609. .ndo_set_mac_address = eth_mac_addr,
  2610. };
  2611. #ifdef CONFIG_OF
  2612. static struct sh_eth_plat_data *sh_eth_parse_dt(struct device *dev)
  2613. {
  2614. struct device_node *np = dev->of_node;
  2615. struct sh_eth_plat_data *pdata;
  2616. const char *mac_addr;
  2617. pdata = devm_kzalloc(dev, sizeof(*pdata), GFP_KERNEL);
  2618. if (!pdata)
  2619. return NULL;
  2620. pdata->phy_interface = of_get_phy_mode(np);
  2621. mac_addr = of_get_mac_address(np);
  2622. if (mac_addr)
  2623. memcpy(pdata->mac_addr, mac_addr, ETH_ALEN);
  2624. pdata->no_ether_link =
  2625. of_property_read_bool(np, "renesas,no-ether-link");
  2626. pdata->ether_link_active_low =
  2627. of_property_read_bool(np, "renesas,ether-link-active-low");
  2628. return pdata;
  2629. }
  2630. static const struct of_device_id sh_eth_match_table[] = {
  2631. { .compatible = "renesas,gether-r8a7740", .data = &r8a7740_data },
  2632. { .compatible = "renesas,ether-r8a7743", .data = &rcar_gen2_data },
  2633. { .compatible = "renesas,ether-r8a7745", .data = &rcar_gen2_data },
  2634. { .compatible = "renesas,ether-r8a7778", .data = &rcar_gen1_data },
  2635. { .compatible = "renesas,ether-r8a7779", .data = &rcar_gen1_data },
  2636. { .compatible = "renesas,ether-r8a7790", .data = &rcar_gen2_data },
  2637. { .compatible = "renesas,ether-r8a7791", .data = &rcar_gen2_data },
  2638. { .compatible = "renesas,ether-r8a7793", .data = &rcar_gen2_data },
  2639. { .compatible = "renesas,ether-r8a7794", .data = &rcar_gen2_data },
  2640. { .compatible = "renesas,gether-r8a77980", .data = &r8a77980_data },
  2641. { .compatible = "renesas,ether-r7s72100", .data = &r7s72100_data },
  2642. { .compatible = "renesas,rcar-gen1-ether", .data = &rcar_gen1_data },
  2643. { .compatible = "renesas,rcar-gen2-ether", .data = &rcar_gen2_data },
  2644. { }
  2645. };
  2646. MODULE_DEVICE_TABLE(of, sh_eth_match_table);
  2647. #else
  2648. static inline struct sh_eth_plat_data *sh_eth_parse_dt(struct device *dev)
  2649. {
  2650. return NULL;
  2651. }
  2652. #endif
  2653. static int sh_eth_drv_probe(struct platform_device *pdev)
  2654. {
  2655. struct resource *res;
  2656. struct sh_eth_plat_data *pd = dev_get_platdata(&pdev->dev);
  2657. const struct platform_device_id *id = platform_get_device_id(pdev);
  2658. struct sh_eth_private *mdp;
  2659. struct net_device *ndev;
  2660. int ret;
  2661. /* get base addr */
  2662. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  2663. ndev = alloc_etherdev(sizeof(struct sh_eth_private));
  2664. if (!ndev)
  2665. return -ENOMEM;
  2666. pm_runtime_enable(&pdev->dev);
  2667. pm_runtime_get_sync(&pdev->dev);
  2668. ret = platform_get_irq(pdev, 0);
  2669. if (ret < 0)
  2670. goto out_release;
  2671. ndev->irq = ret;
  2672. SET_NETDEV_DEV(ndev, &pdev->dev);
  2673. mdp = netdev_priv(ndev);
  2674. mdp->num_tx_ring = TX_RING_SIZE;
  2675. mdp->num_rx_ring = RX_RING_SIZE;
  2676. mdp->addr = devm_ioremap_resource(&pdev->dev, res);
  2677. if (IS_ERR(mdp->addr)) {
  2678. ret = PTR_ERR(mdp->addr);
  2679. goto out_release;
  2680. }
  2681. ndev->base_addr = res->start;
  2682. spin_lock_init(&mdp->lock);
  2683. mdp->pdev = pdev;
  2684. if (pdev->dev.of_node)
  2685. pd = sh_eth_parse_dt(&pdev->dev);
  2686. if (!pd) {
  2687. dev_err(&pdev->dev, "no platform data\n");
  2688. ret = -EINVAL;
  2689. goto out_release;
  2690. }
  2691. /* get PHY ID */
  2692. mdp->phy_id = pd->phy;
  2693. mdp->phy_interface = pd->phy_interface;
  2694. mdp->no_ether_link = pd->no_ether_link;
  2695. mdp->ether_link_active_low = pd->ether_link_active_low;
  2696. /* set cpu data */
  2697. if (id)
  2698. mdp->cd = (struct sh_eth_cpu_data *)id->driver_data;
  2699. else
  2700. mdp->cd = (struct sh_eth_cpu_data *)of_device_get_match_data(&pdev->dev);
  2701. mdp->reg_offset = sh_eth_get_register_offset(mdp->cd->register_type);
  2702. if (!mdp->reg_offset) {
  2703. dev_err(&pdev->dev, "Unknown register type (%d)\n",
  2704. mdp->cd->register_type);
  2705. ret = -EINVAL;
  2706. goto out_release;
  2707. }
  2708. sh_eth_set_default_cpu_data(mdp->cd);
  2709. /* User's manual states max MTU should be 2048 but due to the
  2710. * alignment calculations in sh_eth_ring_init() the practical
  2711. * MTU is a bit less. Maybe this can be optimized some more.
  2712. */
  2713. ndev->max_mtu = 2000 - (ETH_HLEN + VLAN_HLEN + ETH_FCS_LEN);
  2714. ndev->min_mtu = ETH_MIN_MTU;
  2715. /* set function */
  2716. if (mdp->cd->tsu)
  2717. ndev->netdev_ops = &sh_eth_netdev_ops_tsu;
  2718. else
  2719. ndev->netdev_ops = &sh_eth_netdev_ops;
  2720. ndev->ethtool_ops = &sh_eth_ethtool_ops;
  2721. ndev->watchdog_timeo = TX_TIMEOUT;
  2722. /* debug message level */
  2723. mdp->msg_enable = SH_ETH_DEF_MSG_ENABLE;
  2724. /* read and set MAC address */
  2725. read_mac_address(ndev, pd->mac_addr);
  2726. if (!is_valid_ether_addr(ndev->dev_addr)) {
  2727. dev_warn(&pdev->dev,
  2728. "no valid MAC address supplied, using a random one.\n");
  2729. eth_hw_addr_random(ndev);
  2730. }
  2731. if (mdp->cd->tsu) {
  2732. int port = pdev->id < 0 ? 0 : pdev->id % 2;
  2733. struct resource *rtsu;
  2734. rtsu = platform_get_resource(pdev, IORESOURCE_MEM, 1);
  2735. if (!rtsu) {
  2736. dev_err(&pdev->dev, "no TSU resource\n");
  2737. ret = -ENODEV;
  2738. goto out_release;
  2739. }
  2740. /* We can only request the TSU region for the first port
  2741. * of the two sharing this TSU for the probe to succeed...
  2742. */
  2743. if (port == 0 &&
  2744. !devm_request_mem_region(&pdev->dev, rtsu->start,
  2745. resource_size(rtsu),
  2746. dev_name(&pdev->dev))) {
  2747. dev_err(&pdev->dev, "can't request TSU resource.\n");
  2748. ret = -EBUSY;
  2749. goto out_release;
  2750. }
  2751. /* ioremap the TSU registers */
  2752. mdp->tsu_addr = devm_ioremap(&pdev->dev, rtsu->start,
  2753. resource_size(rtsu));
  2754. if (!mdp->tsu_addr) {
  2755. dev_err(&pdev->dev, "TSU region ioremap() failed.\n");
  2756. ret = -ENOMEM;
  2757. goto out_release;
  2758. }
  2759. mdp->port = port;
  2760. ndev->features = NETIF_F_HW_VLAN_CTAG_FILTER;
  2761. /* Need to init only the first port of the two sharing a TSU */
  2762. if (port == 0) {
  2763. if (mdp->cd->chip_reset)
  2764. mdp->cd->chip_reset(ndev);
  2765. /* TSU init (Init only)*/
  2766. sh_eth_tsu_init(mdp);
  2767. }
  2768. }
  2769. if (mdp->cd->rmiimode)
  2770. sh_eth_write(ndev, 0x1, RMIIMODE);
  2771. /* MDIO bus init */
  2772. ret = sh_mdio_init(mdp, pd);
  2773. if (ret) {
  2774. if (ret != -EPROBE_DEFER)
  2775. dev_err(&pdev->dev, "MDIO init failed: %d\n", ret);
  2776. goto out_release;
  2777. }
  2778. netif_napi_add(ndev, &mdp->napi, sh_eth_poll, 64);
  2779. /* network device register */
  2780. ret = register_netdev(ndev);
  2781. if (ret)
  2782. goto out_napi_del;
  2783. if (mdp->cd->magic)
  2784. device_set_wakeup_capable(&pdev->dev, 1);
  2785. /* print device information */
  2786. netdev_info(ndev, "Base address at 0x%x, %pM, IRQ %d.\n",
  2787. (u32)ndev->base_addr, ndev->dev_addr, ndev->irq);
  2788. pm_runtime_put(&pdev->dev);
  2789. platform_set_drvdata(pdev, ndev);
  2790. return ret;
  2791. out_napi_del:
  2792. netif_napi_del(&mdp->napi);
  2793. sh_mdio_release(mdp);
  2794. out_release:
  2795. /* net_dev free */
  2796. free_netdev(ndev);
  2797. pm_runtime_put(&pdev->dev);
  2798. pm_runtime_disable(&pdev->dev);
  2799. return ret;
  2800. }
  2801. static int sh_eth_drv_remove(struct platform_device *pdev)
  2802. {
  2803. struct net_device *ndev = platform_get_drvdata(pdev);
  2804. struct sh_eth_private *mdp = netdev_priv(ndev);
  2805. unregister_netdev(ndev);
  2806. netif_napi_del(&mdp->napi);
  2807. sh_mdio_release(mdp);
  2808. pm_runtime_disable(&pdev->dev);
  2809. free_netdev(ndev);
  2810. return 0;
  2811. }
  2812. #ifdef CONFIG_PM
  2813. #ifdef CONFIG_PM_SLEEP
  2814. static int sh_eth_wol_setup(struct net_device *ndev)
  2815. {
  2816. struct sh_eth_private *mdp = netdev_priv(ndev);
  2817. /* Only allow ECI interrupts */
  2818. synchronize_irq(ndev->irq);
  2819. napi_disable(&mdp->napi);
  2820. sh_eth_write(ndev, EESIPR_ECIIP, EESIPR);
  2821. /* Enable MagicPacket */
  2822. sh_eth_modify(ndev, ECMR, ECMR_MPDE, ECMR_MPDE);
  2823. return enable_irq_wake(ndev->irq);
  2824. }
  2825. static int sh_eth_wol_restore(struct net_device *ndev)
  2826. {
  2827. struct sh_eth_private *mdp = netdev_priv(ndev);
  2828. int ret;
  2829. napi_enable(&mdp->napi);
  2830. /* Disable MagicPacket */
  2831. sh_eth_modify(ndev, ECMR, ECMR_MPDE, 0);
  2832. /* The device needs to be reset to restore MagicPacket logic
  2833. * for next wakeup. If we close and open the device it will
  2834. * both be reset and all registers restored. This is what
  2835. * happens during suspend and resume without WoL enabled.
  2836. */
  2837. ret = sh_eth_close(ndev);
  2838. if (ret < 0)
  2839. return ret;
  2840. ret = sh_eth_open(ndev);
  2841. if (ret < 0)
  2842. return ret;
  2843. return disable_irq_wake(ndev->irq);
  2844. }
  2845. static int sh_eth_suspend(struct device *dev)
  2846. {
  2847. struct net_device *ndev = dev_get_drvdata(dev);
  2848. struct sh_eth_private *mdp = netdev_priv(ndev);
  2849. int ret = 0;
  2850. if (!netif_running(ndev))
  2851. return 0;
  2852. netif_device_detach(ndev);
  2853. if (mdp->wol_enabled)
  2854. ret = sh_eth_wol_setup(ndev);
  2855. else
  2856. ret = sh_eth_close(ndev);
  2857. return ret;
  2858. }
  2859. static int sh_eth_resume(struct device *dev)
  2860. {
  2861. struct net_device *ndev = dev_get_drvdata(dev);
  2862. struct sh_eth_private *mdp = netdev_priv(ndev);
  2863. int ret = 0;
  2864. if (!netif_running(ndev))
  2865. return 0;
  2866. if (mdp->wol_enabled)
  2867. ret = sh_eth_wol_restore(ndev);
  2868. else
  2869. ret = sh_eth_open(ndev);
  2870. if (ret < 0)
  2871. return ret;
  2872. netif_device_attach(ndev);
  2873. return ret;
  2874. }
  2875. #endif
  2876. static int sh_eth_runtime_nop(struct device *dev)
  2877. {
  2878. /* Runtime PM callback shared between ->runtime_suspend()
  2879. * and ->runtime_resume(). Simply returns success.
  2880. *
  2881. * This driver re-initializes all registers after
  2882. * pm_runtime_get_sync() anyway so there is no need
  2883. * to save and restore registers here.
  2884. */
  2885. return 0;
  2886. }
  2887. static const struct dev_pm_ops sh_eth_dev_pm_ops = {
  2888. SET_SYSTEM_SLEEP_PM_OPS(sh_eth_suspend, sh_eth_resume)
  2889. SET_RUNTIME_PM_OPS(sh_eth_runtime_nop, sh_eth_runtime_nop, NULL)
  2890. };
  2891. #define SH_ETH_PM_OPS (&sh_eth_dev_pm_ops)
  2892. #else
  2893. #define SH_ETH_PM_OPS NULL
  2894. #endif
  2895. static const struct platform_device_id sh_eth_id_table[] = {
  2896. { "sh7619-ether", (kernel_ulong_t)&sh7619_data },
  2897. { "sh771x-ether", (kernel_ulong_t)&sh771x_data },
  2898. { "sh7724-ether", (kernel_ulong_t)&sh7724_data },
  2899. { "sh7734-gether", (kernel_ulong_t)&sh7734_data },
  2900. { "sh7757-ether", (kernel_ulong_t)&sh7757_data },
  2901. { "sh7757-gether", (kernel_ulong_t)&sh7757_data_giga },
  2902. { "sh7763-gether", (kernel_ulong_t)&sh7763_data },
  2903. { }
  2904. };
  2905. MODULE_DEVICE_TABLE(platform, sh_eth_id_table);
  2906. static struct platform_driver sh_eth_driver = {
  2907. .probe = sh_eth_drv_probe,
  2908. .remove = sh_eth_drv_remove,
  2909. .id_table = sh_eth_id_table,
  2910. .driver = {
  2911. .name = CARDNAME,
  2912. .pm = SH_ETH_PM_OPS,
  2913. .of_match_table = of_match_ptr(sh_eth_match_table),
  2914. },
  2915. };
  2916. module_platform_driver(sh_eth_driver);
  2917. MODULE_AUTHOR("Nobuhiro Iwamatsu, Yoshihiro Shimoda");
  2918. MODULE_DESCRIPTION("Renesas SuperH Ethernet driver");
  2919. MODULE_LICENSE("GPL v2");