ravb_main.c 58 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334
  1. // SPDX-License-Identifier: GPL-2.0
  2. /* Renesas Ethernet AVB device driver
  3. *
  4. * Copyright (C) 2014-2015 Renesas Electronics Corporation
  5. * Copyright (C) 2015 Renesas Solutions Corp.
  6. * Copyright (C) 2015-2016 Cogent Embedded, Inc. <source@cogentembedded.com>
  7. *
  8. * Based on the SuperH Ethernet driver
  9. */
  10. #include <linux/cache.h>
  11. #include <linux/clk.h>
  12. #include <linux/delay.h>
  13. #include <linux/dma-mapping.h>
  14. #include <linux/err.h>
  15. #include <linux/etherdevice.h>
  16. #include <linux/ethtool.h>
  17. #include <linux/if_vlan.h>
  18. #include <linux/kernel.h>
  19. #include <linux/list.h>
  20. #include <linux/module.h>
  21. #include <linux/net_tstamp.h>
  22. #include <linux/of.h>
  23. #include <linux/of_device.h>
  24. #include <linux/of_irq.h>
  25. #include <linux/of_mdio.h>
  26. #include <linux/of_net.h>
  27. #include <linux/pm_runtime.h>
  28. #include <linux/slab.h>
  29. #include <linux/spinlock.h>
  30. #include <linux/sys_soc.h>
  31. #include <asm/div64.h>
  32. #include "ravb.h"
  33. #define RAVB_DEF_MSG_ENABLE \
  34. (NETIF_MSG_LINK | \
  35. NETIF_MSG_TIMER | \
  36. NETIF_MSG_RX_ERR | \
  37. NETIF_MSG_TX_ERR)
  38. static const char *ravb_rx_irqs[NUM_RX_QUEUE] = {
  39. "ch0", /* RAVB_BE */
  40. "ch1", /* RAVB_NC */
  41. };
  42. static const char *ravb_tx_irqs[NUM_TX_QUEUE] = {
  43. "ch18", /* RAVB_BE */
  44. "ch19", /* RAVB_NC */
  45. };
  46. void ravb_modify(struct net_device *ndev, enum ravb_reg reg, u32 clear,
  47. u32 set)
  48. {
  49. ravb_write(ndev, (ravb_read(ndev, reg) & ~clear) | set, reg);
  50. }
  51. int ravb_wait(struct net_device *ndev, enum ravb_reg reg, u32 mask, u32 value)
  52. {
  53. int i;
  54. for (i = 0; i < 10000; i++) {
  55. if ((ravb_read(ndev, reg) & mask) == value)
  56. return 0;
  57. udelay(10);
  58. }
  59. return -ETIMEDOUT;
  60. }
  61. static int ravb_config(struct net_device *ndev)
  62. {
  63. int error;
  64. /* Set config mode */
  65. ravb_modify(ndev, CCC, CCC_OPC, CCC_OPC_CONFIG);
  66. /* Check if the operating mode is changed to the config mode */
  67. error = ravb_wait(ndev, CSR, CSR_OPS, CSR_OPS_CONFIG);
  68. if (error)
  69. netdev_err(ndev, "failed to switch device to config mode\n");
  70. return error;
  71. }
  72. static void ravb_set_duplex(struct net_device *ndev)
  73. {
  74. struct ravb_private *priv = netdev_priv(ndev);
  75. ravb_modify(ndev, ECMR, ECMR_DM, priv->duplex ? ECMR_DM : 0);
  76. }
  77. static void ravb_set_rate(struct net_device *ndev)
  78. {
  79. struct ravb_private *priv = netdev_priv(ndev);
  80. switch (priv->speed) {
  81. case 100: /* 100BASE */
  82. ravb_write(ndev, GECMR_SPEED_100, GECMR);
  83. break;
  84. case 1000: /* 1000BASE */
  85. ravb_write(ndev, GECMR_SPEED_1000, GECMR);
  86. break;
  87. }
  88. }
  89. static void ravb_set_buffer_align(struct sk_buff *skb)
  90. {
  91. u32 reserve = (unsigned long)skb->data & (RAVB_ALIGN - 1);
  92. if (reserve)
  93. skb_reserve(skb, RAVB_ALIGN - reserve);
  94. }
  95. /* Get MAC address from the MAC address registers
  96. *
  97. * Ethernet AVB device doesn't have ROM for MAC address.
  98. * This function gets the MAC address that was used by a bootloader.
  99. */
  100. static void ravb_read_mac_address(struct net_device *ndev, const u8 *mac)
  101. {
  102. if (mac) {
  103. ether_addr_copy(ndev->dev_addr, mac);
  104. } else {
  105. u32 mahr = ravb_read(ndev, MAHR);
  106. u32 malr = ravb_read(ndev, MALR);
  107. ndev->dev_addr[0] = (mahr >> 24) & 0xFF;
  108. ndev->dev_addr[1] = (mahr >> 16) & 0xFF;
  109. ndev->dev_addr[2] = (mahr >> 8) & 0xFF;
  110. ndev->dev_addr[3] = (mahr >> 0) & 0xFF;
  111. ndev->dev_addr[4] = (malr >> 8) & 0xFF;
  112. ndev->dev_addr[5] = (malr >> 0) & 0xFF;
  113. }
  114. }
  115. static void ravb_mdio_ctrl(struct mdiobb_ctrl *ctrl, u32 mask, int set)
  116. {
  117. struct ravb_private *priv = container_of(ctrl, struct ravb_private,
  118. mdiobb);
  119. ravb_modify(priv->ndev, PIR, mask, set ? mask : 0);
  120. }
  121. /* MDC pin control */
  122. static void ravb_set_mdc(struct mdiobb_ctrl *ctrl, int level)
  123. {
  124. ravb_mdio_ctrl(ctrl, PIR_MDC, level);
  125. }
  126. /* Data I/O pin control */
  127. static void ravb_set_mdio_dir(struct mdiobb_ctrl *ctrl, int output)
  128. {
  129. ravb_mdio_ctrl(ctrl, PIR_MMD, output);
  130. }
  131. /* Set data bit */
  132. static void ravb_set_mdio_data(struct mdiobb_ctrl *ctrl, int value)
  133. {
  134. ravb_mdio_ctrl(ctrl, PIR_MDO, value);
  135. }
  136. /* Get data bit */
  137. static int ravb_get_mdio_data(struct mdiobb_ctrl *ctrl)
  138. {
  139. struct ravb_private *priv = container_of(ctrl, struct ravb_private,
  140. mdiobb);
  141. return (ravb_read(priv->ndev, PIR) & PIR_MDI) != 0;
  142. }
  143. /* MDIO bus control struct */
  144. static struct mdiobb_ops bb_ops = {
  145. .owner = THIS_MODULE,
  146. .set_mdc = ravb_set_mdc,
  147. .set_mdio_dir = ravb_set_mdio_dir,
  148. .set_mdio_data = ravb_set_mdio_data,
  149. .get_mdio_data = ravb_get_mdio_data,
  150. };
  151. /* Free TX skb function for AVB-IP */
  152. static int ravb_tx_free(struct net_device *ndev, int q, bool free_txed_only)
  153. {
  154. struct ravb_private *priv = netdev_priv(ndev);
  155. struct net_device_stats *stats = &priv->stats[q];
  156. struct ravb_tx_desc *desc;
  157. int free_num = 0;
  158. int entry;
  159. u32 size;
  160. for (; priv->cur_tx[q] - priv->dirty_tx[q] > 0; priv->dirty_tx[q]++) {
  161. bool txed;
  162. entry = priv->dirty_tx[q] % (priv->num_tx_ring[q] *
  163. NUM_TX_DESC);
  164. desc = &priv->tx_ring[q][entry];
  165. txed = desc->die_dt == DT_FEMPTY;
  166. if (free_txed_only && !txed)
  167. break;
  168. /* Descriptor type must be checked before all other reads */
  169. dma_rmb();
  170. size = le16_to_cpu(desc->ds_tagl) & TX_DS;
  171. /* Free the original skb. */
  172. if (priv->tx_skb[q][entry / NUM_TX_DESC]) {
  173. dma_unmap_single(ndev->dev.parent, le32_to_cpu(desc->dptr),
  174. size, DMA_TO_DEVICE);
  175. /* Last packet descriptor? */
  176. if (entry % NUM_TX_DESC == NUM_TX_DESC - 1) {
  177. entry /= NUM_TX_DESC;
  178. dev_kfree_skb_any(priv->tx_skb[q][entry]);
  179. priv->tx_skb[q][entry] = NULL;
  180. if (txed)
  181. stats->tx_packets++;
  182. }
  183. free_num++;
  184. }
  185. if (txed)
  186. stats->tx_bytes += size;
  187. desc->die_dt = DT_EEMPTY;
  188. }
  189. return free_num;
  190. }
  191. /* Free skb's and DMA buffers for Ethernet AVB */
  192. static void ravb_ring_free(struct net_device *ndev, int q)
  193. {
  194. struct ravb_private *priv = netdev_priv(ndev);
  195. int ring_size;
  196. int i;
  197. if (priv->rx_ring[q]) {
  198. for (i = 0; i < priv->num_rx_ring[q]; i++) {
  199. struct ravb_ex_rx_desc *desc = &priv->rx_ring[q][i];
  200. if (!dma_mapping_error(ndev->dev.parent,
  201. le32_to_cpu(desc->dptr)))
  202. dma_unmap_single(ndev->dev.parent,
  203. le32_to_cpu(desc->dptr),
  204. priv->rx_buf_sz,
  205. DMA_FROM_DEVICE);
  206. }
  207. ring_size = sizeof(struct ravb_ex_rx_desc) *
  208. (priv->num_rx_ring[q] + 1);
  209. dma_free_coherent(ndev->dev.parent, ring_size, priv->rx_ring[q],
  210. priv->rx_desc_dma[q]);
  211. priv->rx_ring[q] = NULL;
  212. }
  213. if (priv->tx_ring[q]) {
  214. ravb_tx_free(ndev, q, false);
  215. ring_size = sizeof(struct ravb_tx_desc) *
  216. (priv->num_tx_ring[q] * NUM_TX_DESC + 1);
  217. dma_free_coherent(ndev->dev.parent, ring_size, priv->tx_ring[q],
  218. priv->tx_desc_dma[q]);
  219. priv->tx_ring[q] = NULL;
  220. }
  221. /* Free RX skb ringbuffer */
  222. if (priv->rx_skb[q]) {
  223. for (i = 0; i < priv->num_rx_ring[q]; i++)
  224. dev_kfree_skb(priv->rx_skb[q][i]);
  225. }
  226. kfree(priv->rx_skb[q]);
  227. priv->rx_skb[q] = NULL;
  228. /* Free aligned TX buffers */
  229. kfree(priv->tx_align[q]);
  230. priv->tx_align[q] = NULL;
  231. /* Free TX skb ringbuffer.
  232. * SKBs are freed by ravb_tx_free() call above.
  233. */
  234. kfree(priv->tx_skb[q]);
  235. priv->tx_skb[q] = NULL;
  236. }
  237. /* Format skb and descriptor buffer for Ethernet AVB */
  238. static void ravb_ring_format(struct net_device *ndev, int q)
  239. {
  240. struct ravb_private *priv = netdev_priv(ndev);
  241. struct ravb_ex_rx_desc *rx_desc;
  242. struct ravb_tx_desc *tx_desc;
  243. struct ravb_desc *desc;
  244. int rx_ring_size = sizeof(*rx_desc) * priv->num_rx_ring[q];
  245. int tx_ring_size = sizeof(*tx_desc) * priv->num_tx_ring[q] *
  246. NUM_TX_DESC;
  247. dma_addr_t dma_addr;
  248. int i;
  249. priv->cur_rx[q] = 0;
  250. priv->cur_tx[q] = 0;
  251. priv->dirty_rx[q] = 0;
  252. priv->dirty_tx[q] = 0;
  253. memset(priv->rx_ring[q], 0, rx_ring_size);
  254. /* Build RX ring buffer */
  255. for (i = 0; i < priv->num_rx_ring[q]; i++) {
  256. /* RX descriptor */
  257. rx_desc = &priv->rx_ring[q][i];
  258. rx_desc->ds_cc = cpu_to_le16(priv->rx_buf_sz);
  259. dma_addr = dma_map_single(ndev->dev.parent, priv->rx_skb[q][i]->data,
  260. priv->rx_buf_sz,
  261. DMA_FROM_DEVICE);
  262. /* We just set the data size to 0 for a failed mapping which
  263. * should prevent DMA from happening...
  264. */
  265. if (dma_mapping_error(ndev->dev.parent, dma_addr))
  266. rx_desc->ds_cc = cpu_to_le16(0);
  267. rx_desc->dptr = cpu_to_le32(dma_addr);
  268. rx_desc->die_dt = DT_FEMPTY;
  269. }
  270. rx_desc = &priv->rx_ring[q][i];
  271. rx_desc->dptr = cpu_to_le32((u32)priv->rx_desc_dma[q]);
  272. rx_desc->die_dt = DT_LINKFIX; /* type */
  273. memset(priv->tx_ring[q], 0, tx_ring_size);
  274. /* Build TX ring buffer */
  275. for (i = 0, tx_desc = priv->tx_ring[q]; i < priv->num_tx_ring[q];
  276. i++, tx_desc++) {
  277. tx_desc->die_dt = DT_EEMPTY;
  278. tx_desc++;
  279. tx_desc->die_dt = DT_EEMPTY;
  280. }
  281. tx_desc->dptr = cpu_to_le32((u32)priv->tx_desc_dma[q]);
  282. tx_desc->die_dt = DT_LINKFIX; /* type */
  283. /* RX descriptor base address for best effort */
  284. desc = &priv->desc_bat[RX_QUEUE_OFFSET + q];
  285. desc->die_dt = DT_LINKFIX; /* type */
  286. desc->dptr = cpu_to_le32((u32)priv->rx_desc_dma[q]);
  287. /* TX descriptor base address for best effort */
  288. desc = &priv->desc_bat[q];
  289. desc->die_dt = DT_LINKFIX; /* type */
  290. desc->dptr = cpu_to_le32((u32)priv->tx_desc_dma[q]);
  291. }
  292. /* Init skb and descriptor buffer for Ethernet AVB */
  293. static int ravb_ring_init(struct net_device *ndev, int q)
  294. {
  295. struct ravb_private *priv = netdev_priv(ndev);
  296. struct sk_buff *skb;
  297. int ring_size;
  298. int i;
  299. priv->rx_buf_sz = (ndev->mtu <= 1492 ? PKT_BUF_SZ : ndev->mtu) +
  300. ETH_HLEN + VLAN_HLEN;
  301. /* Allocate RX and TX skb rings */
  302. priv->rx_skb[q] = kcalloc(priv->num_rx_ring[q],
  303. sizeof(*priv->rx_skb[q]), GFP_KERNEL);
  304. priv->tx_skb[q] = kcalloc(priv->num_tx_ring[q],
  305. sizeof(*priv->tx_skb[q]), GFP_KERNEL);
  306. if (!priv->rx_skb[q] || !priv->tx_skb[q])
  307. goto error;
  308. for (i = 0; i < priv->num_rx_ring[q]; i++) {
  309. skb = netdev_alloc_skb(ndev, priv->rx_buf_sz + RAVB_ALIGN - 1);
  310. if (!skb)
  311. goto error;
  312. ravb_set_buffer_align(skb);
  313. priv->rx_skb[q][i] = skb;
  314. }
  315. /* Allocate rings for the aligned buffers */
  316. priv->tx_align[q] = kmalloc(DPTR_ALIGN * priv->num_tx_ring[q] +
  317. DPTR_ALIGN - 1, GFP_KERNEL);
  318. if (!priv->tx_align[q])
  319. goto error;
  320. /* Allocate all RX descriptors. */
  321. ring_size = sizeof(struct ravb_ex_rx_desc) * (priv->num_rx_ring[q] + 1);
  322. priv->rx_ring[q] = dma_alloc_coherent(ndev->dev.parent, ring_size,
  323. &priv->rx_desc_dma[q],
  324. GFP_KERNEL);
  325. if (!priv->rx_ring[q])
  326. goto error;
  327. priv->dirty_rx[q] = 0;
  328. /* Allocate all TX descriptors. */
  329. ring_size = sizeof(struct ravb_tx_desc) *
  330. (priv->num_tx_ring[q] * NUM_TX_DESC + 1);
  331. priv->tx_ring[q] = dma_alloc_coherent(ndev->dev.parent, ring_size,
  332. &priv->tx_desc_dma[q],
  333. GFP_KERNEL);
  334. if (!priv->tx_ring[q])
  335. goto error;
  336. return 0;
  337. error:
  338. ravb_ring_free(ndev, q);
  339. return -ENOMEM;
  340. }
  341. /* E-MAC init function */
  342. static void ravb_emac_init(struct net_device *ndev)
  343. {
  344. struct ravb_private *priv = netdev_priv(ndev);
  345. /* Receive frame limit set register */
  346. ravb_write(ndev, ndev->mtu + ETH_HLEN + VLAN_HLEN + ETH_FCS_LEN, RFLR);
  347. /* EMAC Mode: PAUSE prohibition; Duplex; RX Checksum; TX; RX */
  348. ravb_write(ndev, ECMR_ZPF | (priv->duplex ? ECMR_DM : 0) |
  349. (ndev->features & NETIF_F_RXCSUM ? ECMR_RCSC : 0) |
  350. ECMR_TE | ECMR_RE, ECMR);
  351. ravb_set_rate(ndev);
  352. /* Set MAC address */
  353. ravb_write(ndev,
  354. (ndev->dev_addr[0] << 24) | (ndev->dev_addr[1] << 16) |
  355. (ndev->dev_addr[2] << 8) | (ndev->dev_addr[3]), MAHR);
  356. ravb_write(ndev,
  357. (ndev->dev_addr[4] << 8) | (ndev->dev_addr[5]), MALR);
  358. /* E-MAC status register clear */
  359. ravb_write(ndev, ECSR_ICD | ECSR_MPD, ECSR);
  360. /* E-MAC interrupt enable register */
  361. ravb_write(ndev, ECSIPR_ICDIP | ECSIPR_MPDIP | ECSIPR_LCHNGIP, ECSIPR);
  362. }
  363. /* Device init function for Ethernet AVB */
  364. static int ravb_dmac_init(struct net_device *ndev)
  365. {
  366. struct ravb_private *priv = netdev_priv(ndev);
  367. int error;
  368. /* Set CONFIG mode */
  369. error = ravb_config(ndev);
  370. if (error)
  371. return error;
  372. error = ravb_ring_init(ndev, RAVB_BE);
  373. if (error)
  374. return error;
  375. error = ravb_ring_init(ndev, RAVB_NC);
  376. if (error) {
  377. ravb_ring_free(ndev, RAVB_BE);
  378. return error;
  379. }
  380. /* Descriptor format */
  381. ravb_ring_format(ndev, RAVB_BE);
  382. ravb_ring_format(ndev, RAVB_NC);
  383. #if defined(__LITTLE_ENDIAN)
  384. ravb_modify(ndev, CCC, CCC_BOC, 0);
  385. #else
  386. ravb_modify(ndev, CCC, CCC_BOC, CCC_BOC);
  387. #endif
  388. /* Set AVB RX */
  389. ravb_write(ndev,
  390. RCR_EFFS | RCR_ENCF | RCR_ETS0 | RCR_ESF | 0x18000000, RCR);
  391. /* Set FIFO size */
  392. ravb_write(ndev, TGC_TQP_AVBMODE1 | 0x00222200, TGC);
  393. /* Timestamp enable */
  394. ravb_write(ndev, TCCR_TFEN, TCCR);
  395. /* Interrupt init: */
  396. if (priv->chip_id == RCAR_GEN3) {
  397. /* Clear DIL.DPLx */
  398. ravb_write(ndev, 0, DIL);
  399. /* Set queue specific interrupt */
  400. ravb_write(ndev, CIE_CRIE | CIE_CTIE | CIE_CL0M, CIE);
  401. }
  402. /* Frame receive */
  403. ravb_write(ndev, RIC0_FRE0 | RIC0_FRE1, RIC0);
  404. /* Disable FIFO full warning */
  405. ravb_write(ndev, 0, RIC1);
  406. /* Receive FIFO full error, descriptor empty */
  407. ravb_write(ndev, RIC2_QFE0 | RIC2_QFE1 | RIC2_RFFE, RIC2);
  408. /* Frame transmitted, timestamp FIFO updated */
  409. ravb_write(ndev, TIC_FTE0 | TIC_FTE1 | TIC_TFUE, TIC);
  410. /* Setting the control will start the AVB-DMAC process. */
  411. ravb_modify(ndev, CCC, CCC_OPC, CCC_OPC_OPERATION);
  412. return 0;
  413. }
  414. static void ravb_get_tx_tstamp(struct net_device *ndev)
  415. {
  416. struct ravb_private *priv = netdev_priv(ndev);
  417. struct ravb_tstamp_skb *ts_skb, *ts_skb2;
  418. struct skb_shared_hwtstamps shhwtstamps;
  419. struct sk_buff *skb;
  420. struct timespec64 ts;
  421. u16 tag, tfa_tag;
  422. int count;
  423. u32 tfa2;
  424. count = (ravb_read(ndev, TSR) & TSR_TFFL) >> 8;
  425. while (count--) {
  426. tfa2 = ravb_read(ndev, TFA2);
  427. tfa_tag = (tfa2 & TFA2_TST) >> 16;
  428. ts.tv_nsec = (u64)ravb_read(ndev, TFA0);
  429. ts.tv_sec = ((u64)(tfa2 & TFA2_TSV) << 32) |
  430. ravb_read(ndev, TFA1);
  431. memset(&shhwtstamps, 0, sizeof(shhwtstamps));
  432. shhwtstamps.hwtstamp = timespec64_to_ktime(ts);
  433. list_for_each_entry_safe(ts_skb, ts_skb2, &priv->ts_skb_list,
  434. list) {
  435. skb = ts_skb->skb;
  436. tag = ts_skb->tag;
  437. list_del(&ts_skb->list);
  438. kfree(ts_skb);
  439. if (tag == tfa_tag) {
  440. skb_tstamp_tx(skb, &shhwtstamps);
  441. break;
  442. }
  443. }
  444. ravb_modify(ndev, TCCR, TCCR_TFR, TCCR_TFR);
  445. }
  446. }
  447. static void ravb_rx_csum(struct sk_buff *skb)
  448. {
  449. u8 *hw_csum;
  450. /* The hardware checksum is 2 bytes appended to packet data */
  451. if (unlikely(skb->len < 2))
  452. return;
  453. hw_csum = skb_tail_pointer(skb) - 2;
  454. skb->csum = csum_unfold((__force __sum16)get_unaligned_le16(hw_csum));
  455. skb->ip_summed = CHECKSUM_COMPLETE;
  456. skb_trim(skb, skb->len - 2);
  457. }
  458. /* Packet receive function for Ethernet AVB */
  459. static bool ravb_rx(struct net_device *ndev, int *quota, int q)
  460. {
  461. struct ravb_private *priv = netdev_priv(ndev);
  462. int entry = priv->cur_rx[q] % priv->num_rx_ring[q];
  463. int boguscnt = (priv->dirty_rx[q] + priv->num_rx_ring[q]) -
  464. priv->cur_rx[q];
  465. struct net_device_stats *stats = &priv->stats[q];
  466. struct ravb_ex_rx_desc *desc;
  467. struct sk_buff *skb;
  468. dma_addr_t dma_addr;
  469. struct timespec64 ts;
  470. u8 desc_status;
  471. u16 pkt_len;
  472. int limit;
  473. boguscnt = min(boguscnt, *quota);
  474. limit = boguscnt;
  475. desc = &priv->rx_ring[q][entry];
  476. while (desc->die_dt != DT_FEMPTY) {
  477. /* Descriptor type must be checked before all other reads */
  478. dma_rmb();
  479. desc_status = desc->msc;
  480. pkt_len = le16_to_cpu(desc->ds_cc) & RX_DS;
  481. if (--boguscnt < 0)
  482. break;
  483. /* We use 0-byte descriptors to mark the DMA mapping errors */
  484. if (!pkt_len)
  485. continue;
  486. if (desc_status & MSC_MC)
  487. stats->multicast++;
  488. if (desc_status & (MSC_CRC | MSC_RFE | MSC_RTSF | MSC_RTLF |
  489. MSC_CEEF)) {
  490. stats->rx_errors++;
  491. if (desc_status & MSC_CRC)
  492. stats->rx_crc_errors++;
  493. if (desc_status & MSC_RFE)
  494. stats->rx_frame_errors++;
  495. if (desc_status & (MSC_RTLF | MSC_RTSF))
  496. stats->rx_length_errors++;
  497. if (desc_status & MSC_CEEF)
  498. stats->rx_missed_errors++;
  499. } else {
  500. u32 get_ts = priv->tstamp_rx_ctrl & RAVB_RXTSTAMP_TYPE;
  501. skb = priv->rx_skb[q][entry];
  502. priv->rx_skb[q][entry] = NULL;
  503. dma_unmap_single(ndev->dev.parent, le32_to_cpu(desc->dptr),
  504. priv->rx_buf_sz,
  505. DMA_FROM_DEVICE);
  506. get_ts &= (q == RAVB_NC) ?
  507. RAVB_RXTSTAMP_TYPE_V2_L2_EVENT :
  508. ~RAVB_RXTSTAMP_TYPE_V2_L2_EVENT;
  509. if (get_ts) {
  510. struct skb_shared_hwtstamps *shhwtstamps;
  511. shhwtstamps = skb_hwtstamps(skb);
  512. memset(shhwtstamps, 0, sizeof(*shhwtstamps));
  513. ts.tv_sec = ((u64) le16_to_cpu(desc->ts_sh) <<
  514. 32) | le32_to_cpu(desc->ts_sl);
  515. ts.tv_nsec = le32_to_cpu(desc->ts_n);
  516. shhwtstamps->hwtstamp = timespec64_to_ktime(ts);
  517. }
  518. skb_put(skb, pkt_len);
  519. skb->protocol = eth_type_trans(skb, ndev);
  520. if (ndev->features & NETIF_F_RXCSUM)
  521. ravb_rx_csum(skb);
  522. napi_gro_receive(&priv->napi[q], skb);
  523. stats->rx_packets++;
  524. stats->rx_bytes += pkt_len;
  525. }
  526. entry = (++priv->cur_rx[q]) % priv->num_rx_ring[q];
  527. desc = &priv->rx_ring[q][entry];
  528. }
  529. /* Refill the RX ring buffers. */
  530. for (; priv->cur_rx[q] - priv->dirty_rx[q] > 0; priv->dirty_rx[q]++) {
  531. entry = priv->dirty_rx[q] % priv->num_rx_ring[q];
  532. desc = &priv->rx_ring[q][entry];
  533. desc->ds_cc = cpu_to_le16(priv->rx_buf_sz);
  534. if (!priv->rx_skb[q][entry]) {
  535. skb = netdev_alloc_skb(ndev,
  536. priv->rx_buf_sz +
  537. RAVB_ALIGN - 1);
  538. if (!skb)
  539. break; /* Better luck next round. */
  540. ravb_set_buffer_align(skb);
  541. dma_addr = dma_map_single(ndev->dev.parent, skb->data,
  542. le16_to_cpu(desc->ds_cc),
  543. DMA_FROM_DEVICE);
  544. skb_checksum_none_assert(skb);
  545. /* We just set the data size to 0 for a failed mapping
  546. * which should prevent DMA from happening...
  547. */
  548. if (dma_mapping_error(ndev->dev.parent, dma_addr))
  549. desc->ds_cc = cpu_to_le16(0);
  550. desc->dptr = cpu_to_le32(dma_addr);
  551. priv->rx_skb[q][entry] = skb;
  552. }
  553. /* Descriptor type must be set after all the above writes */
  554. dma_wmb();
  555. desc->die_dt = DT_FEMPTY;
  556. }
  557. *quota -= limit - (++boguscnt);
  558. return boguscnt <= 0;
  559. }
  560. static void ravb_rcv_snd_disable(struct net_device *ndev)
  561. {
  562. /* Disable TX and RX */
  563. ravb_modify(ndev, ECMR, ECMR_RE | ECMR_TE, 0);
  564. }
  565. static void ravb_rcv_snd_enable(struct net_device *ndev)
  566. {
  567. /* Enable TX and RX */
  568. ravb_modify(ndev, ECMR, ECMR_RE | ECMR_TE, ECMR_RE | ECMR_TE);
  569. }
  570. /* function for waiting dma process finished */
  571. static int ravb_stop_dma(struct net_device *ndev)
  572. {
  573. int error;
  574. /* Wait for stopping the hardware TX process */
  575. error = ravb_wait(ndev, TCCR,
  576. TCCR_TSRQ0 | TCCR_TSRQ1 | TCCR_TSRQ2 | TCCR_TSRQ3, 0);
  577. if (error)
  578. return error;
  579. error = ravb_wait(ndev, CSR, CSR_TPO0 | CSR_TPO1 | CSR_TPO2 | CSR_TPO3,
  580. 0);
  581. if (error)
  582. return error;
  583. /* Stop the E-MAC's RX/TX processes. */
  584. ravb_rcv_snd_disable(ndev);
  585. /* Wait for stopping the RX DMA process */
  586. error = ravb_wait(ndev, CSR, CSR_RPO, 0);
  587. if (error)
  588. return error;
  589. /* Stop AVB-DMAC process */
  590. return ravb_config(ndev);
  591. }
  592. /* E-MAC interrupt handler */
  593. static void ravb_emac_interrupt_unlocked(struct net_device *ndev)
  594. {
  595. struct ravb_private *priv = netdev_priv(ndev);
  596. u32 ecsr, psr;
  597. ecsr = ravb_read(ndev, ECSR);
  598. ravb_write(ndev, ecsr, ECSR); /* clear interrupt */
  599. if (ecsr & ECSR_MPD)
  600. pm_wakeup_event(&priv->pdev->dev, 0);
  601. if (ecsr & ECSR_ICD)
  602. ndev->stats.tx_carrier_errors++;
  603. if (ecsr & ECSR_LCHNG) {
  604. /* Link changed */
  605. if (priv->no_avb_link)
  606. return;
  607. psr = ravb_read(ndev, PSR);
  608. if (priv->avb_link_active_low)
  609. psr ^= PSR_LMON;
  610. if (!(psr & PSR_LMON)) {
  611. /* DIsable RX and TX */
  612. ravb_rcv_snd_disable(ndev);
  613. } else {
  614. /* Enable RX and TX */
  615. ravb_rcv_snd_enable(ndev);
  616. }
  617. }
  618. }
  619. static irqreturn_t ravb_emac_interrupt(int irq, void *dev_id)
  620. {
  621. struct net_device *ndev = dev_id;
  622. struct ravb_private *priv = netdev_priv(ndev);
  623. spin_lock(&priv->lock);
  624. ravb_emac_interrupt_unlocked(ndev);
  625. mmiowb();
  626. spin_unlock(&priv->lock);
  627. return IRQ_HANDLED;
  628. }
  629. /* Error interrupt handler */
  630. static void ravb_error_interrupt(struct net_device *ndev)
  631. {
  632. struct ravb_private *priv = netdev_priv(ndev);
  633. u32 eis, ris2;
  634. eis = ravb_read(ndev, EIS);
  635. ravb_write(ndev, ~EIS_QFS, EIS);
  636. if (eis & EIS_QFS) {
  637. ris2 = ravb_read(ndev, RIS2);
  638. ravb_write(ndev, ~(RIS2_QFF0 | RIS2_RFFF), RIS2);
  639. /* Receive Descriptor Empty int */
  640. if (ris2 & RIS2_QFF0)
  641. priv->stats[RAVB_BE].rx_over_errors++;
  642. /* Receive Descriptor Empty int */
  643. if (ris2 & RIS2_QFF1)
  644. priv->stats[RAVB_NC].rx_over_errors++;
  645. /* Receive FIFO Overflow int */
  646. if (ris2 & RIS2_RFFF)
  647. priv->rx_fifo_errors++;
  648. }
  649. }
  650. static bool ravb_queue_interrupt(struct net_device *ndev, int q)
  651. {
  652. struct ravb_private *priv = netdev_priv(ndev);
  653. u32 ris0 = ravb_read(ndev, RIS0);
  654. u32 ric0 = ravb_read(ndev, RIC0);
  655. u32 tis = ravb_read(ndev, TIS);
  656. u32 tic = ravb_read(ndev, TIC);
  657. if (((ris0 & ric0) & BIT(q)) || ((tis & tic) & BIT(q))) {
  658. if (napi_schedule_prep(&priv->napi[q])) {
  659. /* Mask RX and TX interrupts */
  660. if (priv->chip_id == RCAR_GEN2) {
  661. ravb_write(ndev, ric0 & ~BIT(q), RIC0);
  662. ravb_write(ndev, tic & ~BIT(q), TIC);
  663. } else {
  664. ravb_write(ndev, BIT(q), RID0);
  665. ravb_write(ndev, BIT(q), TID);
  666. }
  667. __napi_schedule(&priv->napi[q]);
  668. } else {
  669. netdev_warn(ndev,
  670. "ignoring interrupt, rx status 0x%08x, rx mask 0x%08x,\n",
  671. ris0, ric0);
  672. netdev_warn(ndev,
  673. " tx status 0x%08x, tx mask 0x%08x.\n",
  674. tis, tic);
  675. }
  676. return true;
  677. }
  678. return false;
  679. }
  680. static bool ravb_timestamp_interrupt(struct net_device *ndev)
  681. {
  682. u32 tis = ravb_read(ndev, TIS);
  683. if (tis & TIS_TFUF) {
  684. ravb_write(ndev, ~TIS_TFUF, TIS);
  685. ravb_get_tx_tstamp(ndev);
  686. return true;
  687. }
  688. return false;
  689. }
  690. static irqreturn_t ravb_interrupt(int irq, void *dev_id)
  691. {
  692. struct net_device *ndev = dev_id;
  693. struct ravb_private *priv = netdev_priv(ndev);
  694. irqreturn_t result = IRQ_NONE;
  695. u32 iss;
  696. spin_lock(&priv->lock);
  697. /* Get interrupt status */
  698. iss = ravb_read(ndev, ISS);
  699. /* Received and transmitted interrupts */
  700. if (iss & (ISS_FRS | ISS_FTS | ISS_TFUS)) {
  701. int q;
  702. /* Timestamp updated */
  703. if (ravb_timestamp_interrupt(ndev))
  704. result = IRQ_HANDLED;
  705. /* Network control and best effort queue RX/TX */
  706. for (q = RAVB_NC; q >= RAVB_BE; q--) {
  707. if (ravb_queue_interrupt(ndev, q))
  708. result = IRQ_HANDLED;
  709. }
  710. }
  711. /* E-MAC status summary */
  712. if (iss & ISS_MS) {
  713. ravb_emac_interrupt_unlocked(ndev);
  714. result = IRQ_HANDLED;
  715. }
  716. /* Error status summary */
  717. if (iss & ISS_ES) {
  718. ravb_error_interrupt(ndev);
  719. result = IRQ_HANDLED;
  720. }
  721. /* gPTP interrupt status summary */
  722. if (iss & ISS_CGIS) {
  723. ravb_ptp_interrupt(ndev);
  724. result = IRQ_HANDLED;
  725. }
  726. mmiowb();
  727. spin_unlock(&priv->lock);
  728. return result;
  729. }
  730. /* Timestamp/Error/gPTP interrupt handler */
  731. static irqreturn_t ravb_multi_interrupt(int irq, void *dev_id)
  732. {
  733. struct net_device *ndev = dev_id;
  734. struct ravb_private *priv = netdev_priv(ndev);
  735. irqreturn_t result = IRQ_NONE;
  736. u32 iss;
  737. spin_lock(&priv->lock);
  738. /* Get interrupt status */
  739. iss = ravb_read(ndev, ISS);
  740. /* Timestamp updated */
  741. if ((iss & ISS_TFUS) && ravb_timestamp_interrupt(ndev))
  742. result = IRQ_HANDLED;
  743. /* Error status summary */
  744. if (iss & ISS_ES) {
  745. ravb_error_interrupt(ndev);
  746. result = IRQ_HANDLED;
  747. }
  748. /* gPTP interrupt status summary */
  749. if (iss & ISS_CGIS) {
  750. ravb_ptp_interrupt(ndev);
  751. result = IRQ_HANDLED;
  752. }
  753. mmiowb();
  754. spin_unlock(&priv->lock);
  755. return result;
  756. }
  757. static irqreturn_t ravb_dma_interrupt(int irq, void *dev_id, int q)
  758. {
  759. struct net_device *ndev = dev_id;
  760. struct ravb_private *priv = netdev_priv(ndev);
  761. irqreturn_t result = IRQ_NONE;
  762. spin_lock(&priv->lock);
  763. /* Network control/Best effort queue RX/TX */
  764. if (ravb_queue_interrupt(ndev, q))
  765. result = IRQ_HANDLED;
  766. mmiowb();
  767. spin_unlock(&priv->lock);
  768. return result;
  769. }
  770. static irqreturn_t ravb_be_interrupt(int irq, void *dev_id)
  771. {
  772. return ravb_dma_interrupt(irq, dev_id, RAVB_BE);
  773. }
  774. static irqreturn_t ravb_nc_interrupt(int irq, void *dev_id)
  775. {
  776. return ravb_dma_interrupt(irq, dev_id, RAVB_NC);
  777. }
  778. static int ravb_poll(struct napi_struct *napi, int budget)
  779. {
  780. struct net_device *ndev = napi->dev;
  781. struct ravb_private *priv = netdev_priv(ndev);
  782. unsigned long flags;
  783. int q = napi - priv->napi;
  784. int mask = BIT(q);
  785. int quota = budget;
  786. u32 ris0, tis;
  787. for (;;) {
  788. tis = ravb_read(ndev, TIS);
  789. ris0 = ravb_read(ndev, RIS0);
  790. if (!((ris0 & mask) || (tis & mask)))
  791. break;
  792. /* Processing RX Descriptor Ring */
  793. if (ris0 & mask) {
  794. /* Clear RX interrupt */
  795. ravb_write(ndev, ~mask, RIS0);
  796. if (ravb_rx(ndev, &quota, q))
  797. goto out;
  798. }
  799. /* Processing TX Descriptor Ring */
  800. if (tis & mask) {
  801. spin_lock_irqsave(&priv->lock, flags);
  802. /* Clear TX interrupt */
  803. ravb_write(ndev, ~mask, TIS);
  804. ravb_tx_free(ndev, q, true);
  805. netif_wake_subqueue(ndev, q);
  806. mmiowb();
  807. spin_unlock_irqrestore(&priv->lock, flags);
  808. }
  809. }
  810. napi_complete(napi);
  811. /* Re-enable RX/TX interrupts */
  812. spin_lock_irqsave(&priv->lock, flags);
  813. if (priv->chip_id == RCAR_GEN2) {
  814. ravb_modify(ndev, RIC0, mask, mask);
  815. ravb_modify(ndev, TIC, mask, mask);
  816. } else {
  817. ravb_write(ndev, mask, RIE0);
  818. ravb_write(ndev, mask, TIE);
  819. }
  820. mmiowb();
  821. spin_unlock_irqrestore(&priv->lock, flags);
  822. /* Receive error message handling */
  823. priv->rx_over_errors = priv->stats[RAVB_BE].rx_over_errors;
  824. priv->rx_over_errors += priv->stats[RAVB_NC].rx_over_errors;
  825. if (priv->rx_over_errors != ndev->stats.rx_over_errors)
  826. ndev->stats.rx_over_errors = priv->rx_over_errors;
  827. if (priv->rx_fifo_errors != ndev->stats.rx_fifo_errors)
  828. ndev->stats.rx_fifo_errors = priv->rx_fifo_errors;
  829. out:
  830. return budget - quota;
  831. }
  832. /* PHY state control function */
  833. static void ravb_adjust_link(struct net_device *ndev)
  834. {
  835. struct ravb_private *priv = netdev_priv(ndev);
  836. struct phy_device *phydev = ndev->phydev;
  837. bool new_state = false;
  838. unsigned long flags;
  839. spin_lock_irqsave(&priv->lock, flags);
  840. /* Disable TX and RX right over here, if E-MAC change is ignored */
  841. if (priv->no_avb_link)
  842. ravb_rcv_snd_disable(ndev);
  843. if (phydev->link) {
  844. if (phydev->duplex != priv->duplex) {
  845. new_state = true;
  846. priv->duplex = phydev->duplex;
  847. ravb_set_duplex(ndev);
  848. }
  849. if (phydev->speed != priv->speed) {
  850. new_state = true;
  851. priv->speed = phydev->speed;
  852. ravb_set_rate(ndev);
  853. }
  854. if (!priv->link) {
  855. ravb_modify(ndev, ECMR, ECMR_TXF, 0);
  856. new_state = true;
  857. priv->link = phydev->link;
  858. }
  859. } else if (priv->link) {
  860. new_state = true;
  861. priv->link = 0;
  862. priv->speed = 0;
  863. priv->duplex = -1;
  864. }
  865. /* Enable TX and RX right over here, if E-MAC change is ignored */
  866. if (priv->no_avb_link && phydev->link)
  867. ravb_rcv_snd_enable(ndev);
  868. mmiowb();
  869. spin_unlock_irqrestore(&priv->lock, flags);
  870. if (new_state && netif_msg_link(priv))
  871. phy_print_status(phydev);
  872. }
  873. static const struct soc_device_attribute r8a7795es10[] = {
  874. { .soc_id = "r8a7795", .revision = "ES1.0", },
  875. { /* sentinel */ }
  876. };
  877. /* PHY init function */
  878. static int ravb_phy_init(struct net_device *ndev)
  879. {
  880. struct device_node *np = ndev->dev.parent->of_node;
  881. struct ravb_private *priv = netdev_priv(ndev);
  882. struct phy_device *phydev;
  883. struct device_node *pn;
  884. int err;
  885. priv->link = 0;
  886. priv->speed = 0;
  887. priv->duplex = -1;
  888. /* Try connecting to PHY */
  889. pn = of_parse_phandle(np, "phy-handle", 0);
  890. if (!pn) {
  891. /* In the case of a fixed PHY, the DT node associated
  892. * to the PHY is the Ethernet MAC DT node.
  893. */
  894. if (of_phy_is_fixed_link(np)) {
  895. err = of_phy_register_fixed_link(np);
  896. if (err)
  897. return err;
  898. }
  899. pn = of_node_get(np);
  900. }
  901. phydev = of_phy_connect(ndev, pn, ravb_adjust_link, 0,
  902. priv->phy_interface);
  903. of_node_put(pn);
  904. if (!phydev) {
  905. netdev_err(ndev, "failed to connect PHY\n");
  906. err = -ENOENT;
  907. goto err_deregister_fixed_link;
  908. }
  909. /* This driver only support 10/100Mbit speeds on R-Car H3 ES1.0
  910. * at this time.
  911. */
  912. if (soc_device_match(r8a7795es10)) {
  913. err = phy_set_max_speed(phydev, SPEED_100);
  914. if (err) {
  915. netdev_err(ndev, "failed to limit PHY to 100Mbit/s\n");
  916. goto err_phy_disconnect;
  917. }
  918. netdev_info(ndev, "limited PHY to 100Mbit/s\n");
  919. }
  920. /* 10BASE is not supported */
  921. phydev->supported &= ~PHY_10BT_FEATURES;
  922. phy_attached_info(phydev);
  923. return 0;
  924. err_phy_disconnect:
  925. phy_disconnect(phydev);
  926. err_deregister_fixed_link:
  927. if (of_phy_is_fixed_link(np))
  928. of_phy_deregister_fixed_link(np);
  929. return err;
  930. }
  931. /* PHY control start function */
  932. static int ravb_phy_start(struct net_device *ndev)
  933. {
  934. int error;
  935. error = ravb_phy_init(ndev);
  936. if (error)
  937. return error;
  938. phy_start(ndev->phydev);
  939. return 0;
  940. }
  941. static u32 ravb_get_msglevel(struct net_device *ndev)
  942. {
  943. struct ravb_private *priv = netdev_priv(ndev);
  944. return priv->msg_enable;
  945. }
  946. static void ravb_set_msglevel(struct net_device *ndev, u32 value)
  947. {
  948. struct ravb_private *priv = netdev_priv(ndev);
  949. priv->msg_enable = value;
  950. }
  951. static const char ravb_gstrings_stats[][ETH_GSTRING_LEN] = {
  952. "rx_queue_0_current",
  953. "tx_queue_0_current",
  954. "rx_queue_0_dirty",
  955. "tx_queue_0_dirty",
  956. "rx_queue_0_packets",
  957. "tx_queue_0_packets",
  958. "rx_queue_0_bytes",
  959. "tx_queue_0_bytes",
  960. "rx_queue_0_mcast_packets",
  961. "rx_queue_0_errors",
  962. "rx_queue_0_crc_errors",
  963. "rx_queue_0_frame_errors",
  964. "rx_queue_0_length_errors",
  965. "rx_queue_0_missed_errors",
  966. "rx_queue_0_over_errors",
  967. "rx_queue_1_current",
  968. "tx_queue_1_current",
  969. "rx_queue_1_dirty",
  970. "tx_queue_1_dirty",
  971. "rx_queue_1_packets",
  972. "tx_queue_1_packets",
  973. "rx_queue_1_bytes",
  974. "tx_queue_1_bytes",
  975. "rx_queue_1_mcast_packets",
  976. "rx_queue_1_errors",
  977. "rx_queue_1_crc_errors",
  978. "rx_queue_1_frame_errors",
  979. "rx_queue_1_length_errors",
  980. "rx_queue_1_missed_errors",
  981. "rx_queue_1_over_errors",
  982. };
  983. #define RAVB_STATS_LEN ARRAY_SIZE(ravb_gstrings_stats)
  984. static int ravb_get_sset_count(struct net_device *netdev, int sset)
  985. {
  986. switch (sset) {
  987. case ETH_SS_STATS:
  988. return RAVB_STATS_LEN;
  989. default:
  990. return -EOPNOTSUPP;
  991. }
  992. }
  993. static void ravb_get_ethtool_stats(struct net_device *ndev,
  994. struct ethtool_stats *estats, u64 *data)
  995. {
  996. struct ravb_private *priv = netdev_priv(ndev);
  997. int i = 0;
  998. int q;
  999. /* Device-specific stats */
  1000. for (q = RAVB_BE; q < NUM_RX_QUEUE; q++) {
  1001. struct net_device_stats *stats = &priv->stats[q];
  1002. data[i++] = priv->cur_rx[q];
  1003. data[i++] = priv->cur_tx[q];
  1004. data[i++] = priv->dirty_rx[q];
  1005. data[i++] = priv->dirty_tx[q];
  1006. data[i++] = stats->rx_packets;
  1007. data[i++] = stats->tx_packets;
  1008. data[i++] = stats->rx_bytes;
  1009. data[i++] = stats->tx_bytes;
  1010. data[i++] = stats->multicast;
  1011. data[i++] = stats->rx_errors;
  1012. data[i++] = stats->rx_crc_errors;
  1013. data[i++] = stats->rx_frame_errors;
  1014. data[i++] = stats->rx_length_errors;
  1015. data[i++] = stats->rx_missed_errors;
  1016. data[i++] = stats->rx_over_errors;
  1017. }
  1018. }
  1019. static void ravb_get_strings(struct net_device *ndev, u32 stringset, u8 *data)
  1020. {
  1021. switch (stringset) {
  1022. case ETH_SS_STATS:
  1023. memcpy(data, ravb_gstrings_stats, sizeof(ravb_gstrings_stats));
  1024. break;
  1025. }
  1026. }
  1027. static void ravb_get_ringparam(struct net_device *ndev,
  1028. struct ethtool_ringparam *ring)
  1029. {
  1030. struct ravb_private *priv = netdev_priv(ndev);
  1031. ring->rx_max_pending = BE_RX_RING_MAX;
  1032. ring->tx_max_pending = BE_TX_RING_MAX;
  1033. ring->rx_pending = priv->num_rx_ring[RAVB_BE];
  1034. ring->tx_pending = priv->num_tx_ring[RAVB_BE];
  1035. }
  1036. static int ravb_set_ringparam(struct net_device *ndev,
  1037. struct ethtool_ringparam *ring)
  1038. {
  1039. struct ravb_private *priv = netdev_priv(ndev);
  1040. int error;
  1041. if (ring->tx_pending > BE_TX_RING_MAX ||
  1042. ring->rx_pending > BE_RX_RING_MAX ||
  1043. ring->tx_pending < BE_TX_RING_MIN ||
  1044. ring->rx_pending < BE_RX_RING_MIN)
  1045. return -EINVAL;
  1046. if (ring->rx_mini_pending || ring->rx_jumbo_pending)
  1047. return -EINVAL;
  1048. if (netif_running(ndev)) {
  1049. netif_device_detach(ndev);
  1050. /* Stop PTP Clock driver */
  1051. if (priv->chip_id == RCAR_GEN2)
  1052. ravb_ptp_stop(ndev);
  1053. /* Wait for DMA stopping */
  1054. error = ravb_stop_dma(ndev);
  1055. if (error) {
  1056. netdev_err(ndev,
  1057. "cannot set ringparam! Any AVB processes are still running?\n");
  1058. return error;
  1059. }
  1060. synchronize_irq(ndev->irq);
  1061. /* Free all the skb's in the RX queue and the DMA buffers. */
  1062. ravb_ring_free(ndev, RAVB_BE);
  1063. ravb_ring_free(ndev, RAVB_NC);
  1064. }
  1065. /* Set new parameters */
  1066. priv->num_rx_ring[RAVB_BE] = ring->rx_pending;
  1067. priv->num_tx_ring[RAVB_BE] = ring->tx_pending;
  1068. if (netif_running(ndev)) {
  1069. error = ravb_dmac_init(ndev);
  1070. if (error) {
  1071. netdev_err(ndev,
  1072. "%s: ravb_dmac_init() failed, error %d\n",
  1073. __func__, error);
  1074. return error;
  1075. }
  1076. ravb_emac_init(ndev);
  1077. /* Initialise PTP Clock driver */
  1078. if (priv->chip_id == RCAR_GEN2)
  1079. ravb_ptp_init(ndev, priv->pdev);
  1080. netif_device_attach(ndev);
  1081. }
  1082. return 0;
  1083. }
  1084. static int ravb_get_ts_info(struct net_device *ndev,
  1085. struct ethtool_ts_info *info)
  1086. {
  1087. struct ravb_private *priv = netdev_priv(ndev);
  1088. info->so_timestamping =
  1089. SOF_TIMESTAMPING_TX_SOFTWARE |
  1090. SOF_TIMESTAMPING_RX_SOFTWARE |
  1091. SOF_TIMESTAMPING_SOFTWARE |
  1092. SOF_TIMESTAMPING_TX_HARDWARE |
  1093. SOF_TIMESTAMPING_RX_HARDWARE |
  1094. SOF_TIMESTAMPING_RAW_HARDWARE;
  1095. info->tx_types = (1 << HWTSTAMP_TX_OFF) | (1 << HWTSTAMP_TX_ON);
  1096. info->rx_filters =
  1097. (1 << HWTSTAMP_FILTER_NONE) |
  1098. (1 << HWTSTAMP_FILTER_PTP_V2_L2_EVENT) |
  1099. (1 << HWTSTAMP_FILTER_ALL);
  1100. info->phc_index = ptp_clock_index(priv->ptp.clock);
  1101. return 0;
  1102. }
  1103. static void ravb_get_wol(struct net_device *ndev, struct ethtool_wolinfo *wol)
  1104. {
  1105. struct ravb_private *priv = netdev_priv(ndev);
  1106. wol->supported = WAKE_MAGIC;
  1107. wol->wolopts = priv->wol_enabled ? WAKE_MAGIC : 0;
  1108. }
  1109. static int ravb_set_wol(struct net_device *ndev, struct ethtool_wolinfo *wol)
  1110. {
  1111. struct ravb_private *priv = netdev_priv(ndev);
  1112. if (wol->wolopts & ~WAKE_MAGIC)
  1113. return -EOPNOTSUPP;
  1114. priv->wol_enabled = !!(wol->wolopts & WAKE_MAGIC);
  1115. device_set_wakeup_enable(&priv->pdev->dev, priv->wol_enabled);
  1116. return 0;
  1117. }
  1118. static const struct ethtool_ops ravb_ethtool_ops = {
  1119. .nway_reset = phy_ethtool_nway_reset,
  1120. .get_msglevel = ravb_get_msglevel,
  1121. .set_msglevel = ravb_set_msglevel,
  1122. .get_link = ethtool_op_get_link,
  1123. .get_strings = ravb_get_strings,
  1124. .get_ethtool_stats = ravb_get_ethtool_stats,
  1125. .get_sset_count = ravb_get_sset_count,
  1126. .get_ringparam = ravb_get_ringparam,
  1127. .set_ringparam = ravb_set_ringparam,
  1128. .get_ts_info = ravb_get_ts_info,
  1129. .get_link_ksettings = phy_ethtool_get_link_ksettings,
  1130. .set_link_ksettings = phy_ethtool_set_link_ksettings,
  1131. .get_wol = ravb_get_wol,
  1132. .set_wol = ravb_set_wol,
  1133. };
  1134. static inline int ravb_hook_irq(unsigned int irq, irq_handler_t handler,
  1135. struct net_device *ndev, struct device *dev,
  1136. const char *ch)
  1137. {
  1138. char *name;
  1139. int error;
  1140. name = devm_kasprintf(dev, GFP_KERNEL, "%s:%s", ndev->name, ch);
  1141. if (!name)
  1142. return -ENOMEM;
  1143. error = request_irq(irq, handler, 0, name, ndev);
  1144. if (error)
  1145. netdev_err(ndev, "cannot request IRQ %s\n", name);
  1146. return error;
  1147. }
  1148. /* Network device open function for Ethernet AVB */
  1149. static int ravb_open(struct net_device *ndev)
  1150. {
  1151. struct ravb_private *priv = netdev_priv(ndev);
  1152. struct platform_device *pdev = priv->pdev;
  1153. struct device *dev = &pdev->dev;
  1154. int error;
  1155. napi_enable(&priv->napi[RAVB_BE]);
  1156. napi_enable(&priv->napi[RAVB_NC]);
  1157. if (priv->chip_id == RCAR_GEN2) {
  1158. error = request_irq(ndev->irq, ravb_interrupt, IRQF_SHARED,
  1159. ndev->name, ndev);
  1160. if (error) {
  1161. netdev_err(ndev, "cannot request IRQ\n");
  1162. goto out_napi_off;
  1163. }
  1164. } else {
  1165. error = ravb_hook_irq(ndev->irq, ravb_multi_interrupt, ndev,
  1166. dev, "ch22:multi");
  1167. if (error)
  1168. goto out_napi_off;
  1169. error = ravb_hook_irq(priv->emac_irq, ravb_emac_interrupt, ndev,
  1170. dev, "ch24:emac");
  1171. if (error)
  1172. goto out_free_irq;
  1173. error = ravb_hook_irq(priv->rx_irqs[RAVB_BE], ravb_be_interrupt,
  1174. ndev, dev, "ch0:rx_be");
  1175. if (error)
  1176. goto out_free_irq_emac;
  1177. error = ravb_hook_irq(priv->tx_irqs[RAVB_BE], ravb_be_interrupt,
  1178. ndev, dev, "ch18:tx_be");
  1179. if (error)
  1180. goto out_free_irq_be_rx;
  1181. error = ravb_hook_irq(priv->rx_irqs[RAVB_NC], ravb_nc_interrupt,
  1182. ndev, dev, "ch1:rx_nc");
  1183. if (error)
  1184. goto out_free_irq_be_tx;
  1185. error = ravb_hook_irq(priv->tx_irqs[RAVB_NC], ravb_nc_interrupt,
  1186. ndev, dev, "ch19:tx_nc");
  1187. if (error)
  1188. goto out_free_irq_nc_rx;
  1189. }
  1190. /* Device init */
  1191. error = ravb_dmac_init(ndev);
  1192. if (error)
  1193. goto out_free_irq_nc_tx;
  1194. ravb_emac_init(ndev);
  1195. /* Initialise PTP Clock driver */
  1196. if (priv->chip_id == RCAR_GEN2)
  1197. ravb_ptp_init(ndev, priv->pdev);
  1198. netif_tx_start_all_queues(ndev);
  1199. /* PHY control start */
  1200. error = ravb_phy_start(ndev);
  1201. if (error)
  1202. goto out_ptp_stop;
  1203. return 0;
  1204. out_ptp_stop:
  1205. /* Stop PTP Clock driver */
  1206. if (priv->chip_id == RCAR_GEN2)
  1207. ravb_ptp_stop(ndev);
  1208. out_free_irq_nc_tx:
  1209. if (priv->chip_id == RCAR_GEN2)
  1210. goto out_free_irq;
  1211. free_irq(priv->tx_irqs[RAVB_NC], ndev);
  1212. out_free_irq_nc_rx:
  1213. free_irq(priv->rx_irqs[RAVB_NC], ndev);
  1214. out_free_irq_be_tx:
  1215. free_irq(priv->tx_irqs[RAVB_BE], ndev);
  1216. out_free_irq_be_rx:
  1217. free_irq(priv->rx_irqs[RAVB_BE], ndev);
  1218. out_free_irq_emac:
  1219. free_irq(priv->emac_irq, ndev);
  1220. out_free_irq:
  1221. free_irq(ndev->irq, ndev);
  1222. out_napi_off:
  1223. napi_disable(&priv->napi[RAVB_NC]);
  1224. napi_disable(&priv->napi[RAVB_BE]);
  1225. return error;
  1226. }
  1227. /* Timeout function for Ethernet AVB */
  1228. static void ravb_tx_timeout(struct net_device *ndev)
  1229. {
  1230. struct ravb_private *priv = netdev_priv(ndev);
  1231. netif_err(priv, tx_err, ndev,
  1232. "transmit timed out, status %08x, resetting...\n",
  1233. ravb_read(ndev, ISS));
  1234. /* tx_errors count up */
  1235. ndev->stats.tx_errors++;
  1236. schedule_work(&priv->work);
  1237. }
  1238. static void ravb_tx_timeout_work(struct work_struct *work)
  1239. {
  1240. struct ravb_private *priv = container_of(work, struct ravb_private,
  1241. work);
  1242. struct net_device *ndev = priv->ndev;
  1243. netif_tx_stop_all_queues(ndev);
  1244. /* Stop PTP Clock driver */
  1245. if (priv->chip_id == RCAR_GEN2)
  1246. ravb_ptp_stop(ndev);
  1247. /* Wait for DMA stopping */
  1248. ravb_stop_dma(ndev);
  1249. ravb_ring_free(ndev, RAVB_BE);
  1250. ravb_ring_free(ndev, RAVB_NC);
  1251. /* Device init */
  1252. ravb_dmac_init(ndev);
  1253. ravb_emac_init(ndev);
  1254. /* Initialise PTP Clock driver */
  1255. if (priv->chip_id == RCAR_GEN2)
  1256. ravb_ptp_init(ndev, priv->pdev);
  1257. netif_tx_start_all_queues(ndev);
  1258. }
  1259. /* Packet transmit function for Ethernet AVB */
  1260. static netdev_tx_t ravb_start_xmit(struct sk_buff *skb, struct net_device *ndev)
  1261. {
  1262. struct ravb_private *priv = netdev_priv(ndev);
  1263. u16 q = skb_get_queue_mapping(skb);
  1264. struct ravb_tstamp_skb *ts_skb;
  1265. struct ravb_tx_desc *desc;
  1266. unsigned long flags;
  1267. u32 dma_addr;
  1268. void *buffer;
  1269. u32 entry;
  1270. u32 len;
  1271. spin_lock_irqsave(&priv->lock, flags);
  1272. if (priv->cur_tx[q] - priv->dirty_tx[q] > (priv->num_tx_ring[q] - 1) *
  1273. NUM_TX_DESC) {
  1274. netif_err(priv, tx_queued, ndev,
  1275. "still transmitting with the full ring!\n");
  1276. netif_stop_subqueue(ndev, q);
  1277. spin_unlock_irqrestore(&priv->lock, flags);
  1278. return NETDEV_TX_BUSY;
  1279. }
  1280. if (skb_put_padto(skb, ETH_ZLEN))
  1281. goto exit;
  1282. entry = priv->cur_tx[q] % (priv->num_tx_ring[q] * NUM_TX_DESC);
  1283. priv->tx_skb[q][entry / NUM_TX_DESC] = skb;
  1284. buffer = PTR_ALIGN(priv->tx_align[q], DPTR_ALIGN) +
  1285. entry / NUM_TX_DESC * DPTR_ALIGN;
  1286. len = PTR_ALIGN(skb->data, DPTR_ALIGN) - skb->data;
  1287. /* Zero length DMA descriptors are problematic as they seem to
  1288. * terminate DMA transfers. Avoid them by simply using a length of
  1289. * DPTR_ALIGN (4) when skb data is aligned to DPTR_ALIGN.
  1290. *
  1291. * As skb is guaranteed to have at least ETH_ZLEN (60) bytes of
  1292. * data by the call to skb_put_padto() above this is safe with
  1293. * respect to both the length of the first DMA descriptor (len)
  1294. * overflowing the available data and the length of the second DMA
  1295. * descriptor (skb->len - len) being negative.
  1296. */
  1297. if (len == 0)
  1298. len = DPTR_ALIGN;
  1299. memcpy(buffer, skb->data, len);
  1300. dma_addr = dma_map_single(ndev->dev.parent, buffer, len, DMA_TO_DEVICE);
  1301. if (dma_mapping_error(ndev->dev.parent, dma_addr))
  1302. goto drop;
  1303. desc = &priv->tx_ring[q][entry];
  1304. desc->ds_tagl = cpu_to_le16(len);
  1305. desc->dptr = cpu_to_le32(dma_addr);
  1306. buffer = skb->data + len;
  1307. len = skb->len - len;
  1308. dma_addr = dma_map_single(ndev->dev.parent, buffer, len, DMA_TO_DEVICE);
  1309. if (dma_mapping_error(ndev->dev.parent, dma_addr))
  1310. goto unmap;
  1311. desc++;
  1312. desc->ds_tagl = cpu_to_le16(len);
  1313. desc->dptr = cpu_to_le32(dma_addr);
  1314. /* TX timestamp required */
  1315. if (q == RAVB_NC) {
  1316. ts_skb = kmalloc(sizeof(*ts_skb), GFP_ATOMIC);
  1317. if (!ts_skb) {
  1318. desc--;
  1319. dma_unmap_single(ndev->dev.parent, dma_addr, len,
  1320. DMA_TO_DEVICE);
  1321. goto unmap;
  1322. }
  1323. ts_skb->skb = skb;
  1324. ts_skb->tag = priv->ts_skb_tag++;
  1325. priv->ts_skb_tag &= 0x3ff;
  1326. list_add_tail(&ts_skb->list, &priv->ts_skb_list);
  1327. /* TAG and timestamp required flag */
  1328. skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
  1329. desc->tagh_tsr = (ts_skb->tag >> 4) | TX_TSR;
  1330. desc->ds_tagl |= cpu_to_le16(ts_skb->tag << 12);
  1331. }
  1332. skb_tx_timestamp(skb);
  1333. /* Descriptor type must be set after all the above writes */
  1334. dma_wmb();
  1335. desc->die_dt = DT_FEND;
  1336. desc--;
  1337. desc->die_dt = DT_FSTART;
  1338. ravb_modify(ndev, TCCR, TCCR_TSRQ0 << q, TCCR_TSRQ0 << q);
  1339. priv->cur_tx[q] += NUM_TX_DESC;
  1340. if (priv->cur_tx[q] - priv->dirty_tx[q] >
  1341. (priv->num_tx_ring[q] - 1) * NUM_TX_DESC &&
  1342. !ravb_tx_free(ndev, q, true))
  1343. netif_stop_subqueue(ndev, q);
  1344. exit:
  1345. mmiowb();
  1346. spin_unlock_irqrestore(&priv->lock, flags);
  1347. return NETDEV_TX_OK;
  1348. unmap:
  1349. dma_unmap_single(ndev->dev.parent, le32_to_cpu(desc->dptr),
  1350. le16_to_cpu(desc->ds_tagl), DMA_TO_DEVICE);
  1351. drop:
  1352. dev_kfree_skb_any(skb);
  1353. priv->tx_skb[q][entry / NUM_TX_DESC] = NULL;
  1354. goto exit;
  1355. }
  1356. static u16 ravb_select_queue(struct net_device *ndev, struct sk_buff *skb,
  1357. struct net_device *sb_dev,
  1358. select_queue_fallback_t fallback)
  1359. {
  1360. /* If skb needs TX timestamp, it is handled in network control queue */
  1361. return (skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP) ? RAVB_NC :
  1362. RAVB_BE;
  1363. }
  1364. static struct net_device_stats *ravb_get_stats(struct net_device *ndev)
  1365. {
  1366. struct ravb_private *priv = netdev_priv(ndev);
  1367. struct net_device_stats *nstats, *stats0, *stats1;
  1368. nstats = &ndev->stats;
  1369. stats0 = &priv->stats[RAVB_BE];
  1370. stats1 = &priv->stats[RAVB_NC];
  1371. nstats->tx_dropped += ravb_read(ndev, TROCR);
  1372. ravb_write(ndev, 0, TROCR); /* (write clear) */
  1373. nstats->collisions += ravb_read(ndev, CDCR);
  1374. ravb_write(ndev, 0, CDCR); /* (write clear) */
  1375. nstats->tx_carrier_errors += ravb_read(ndev, LCCR);
  1376. ravb_write(ndev, 0, LCCR); /* (write clear) */
  1377. nstats->tx_carrier_errors += ravb_read(ndev, CERCR);
  1378. ravb_write(ndev, 0, CERCR); /* (write clear) */
  1379. nstats->tx_carrier_errors += ravb_read(ndev, CEECR);
  1380. ravb_write(ndev, 0, CEECR); /* (write clear) */
  1381. nstats->rx_packets = stats0->rx_packets + stats1->rx_packets;
  1382. nstats->tx_packets = stats0->tx_packets + stats1->tx_packets;
  1383. nstats->rx_bytes = stats0->rx_bytes + stats1->rx_bytes;
  1384. nstats->tx_bytes = stats0->tx_bytes + stats1->tx_bytes;
  1385. nstats->multicast = stats0->multicast + stats1->multicast;
  1386. nstats->rx_errors = stats0->rx_errors + stats1->rx_errors;
  1387. nstats->rx_crc_errors = stats0->rx_crc_errors + stats1->rx_crc_errors;
  1388. nstats->rx_frame_errors =
  1389. stats0->rx_frame_errors + stats1->rx_frame_errors;
  1390. nstats->rx_length_errors =
  1391. stats0->rx_length_errors + stats1->rx_length_errors;
  1392. nstats->rx_missed_errors =
  1393. stats0->rx_missed_errors + stats1->rx_missed_errors;
  1394. nstats->rx_over_errors =
  1395. stats0->rx_over_errors + stats1->rx_over_errors;
  1396. return nstats;
  1397. }
  1398. /* Update promiscuous bit */
  1399. static void ravb_set_rx_mode(struct net_device *ndev)
  1400. {
  1401. struct ravb_private *priv = netdev_priv(ndev);
  1402. unsigned long flags;
  1403. spin_lock_irqsave(&priv->lock, flags);
  1404. ravb_modify(ndev, ECMR, ECMR_PRM,
  1405. ndev->flags & IFF_PROMISC ? ECMR_PRM : 0);
  1406. mmiowb();
  1407. spin_unlock_irqrestore(&priv->lock, flags);
  1408. }
  1409. /* Device close function for Ethernet AVB */
  1410. static int ravb_close(struct net_device *ndev)
  1411. {
  1412. struct device_node *np = ndev->dev.parent->of_node;
  1413. struct ravb_private *priv = netdev_priv(ndev);
  1414. struct ravb_tstamp_skb *ts_skb, *ts_skb2;
  1415. netif_tx_stop_all_queues(ndev);
  1416. /* Disable interrupts by clearing the interrupt masks. */
  1417. ravb_write(ndev, 0, RIC0);
  1418. ravb_write(ndev, 0, RIC2);
  1419. ravb_write(ndev, 0, TIC);
  1420. /* Stop PTP Clock driver */
  1421. if (priv->chip_id == RCAR_GEN2)
  1422. ravb_ptp_stop(ndev);
  1423. /* Set the config mode to stop the AVB-DMAC's processes */
  1424. if (ravb_stop_dma(ndev) < 0)
  1425. netdev_err(ndev,
  1426. "device will be stopped after h/w processes are done.\n");
  1427. /* Clear the timestamp list */
  1428. list_for_each_entry_safe(ts_skb, ts_skb2, &priv->ts_skb_list, list) {
  1429. list_del(&ts_skb->list);
  1430. kfree(ts_skb);
  1431. }
  1432. /* PHY disconnect */
  1433. if (ndev->phydev) {
  1434. phy_stop(ndev->phydev);
  1435. phy_disconnect(ndev->phydev);
  1436. if (of_phy_is_fixed_link(np))
  1437. of_phy_deregister_fixed_link(np);
  1438. }
  1439. if (priv->chip_id != RCAR_GEN2) {
  1440. free_irq(priv->tx_irqs[RAVB_NC], ndev);
  1441. free_irq(priv->rx_irqs[RAVB_NC], ndev);
  1442. free_irq(priv->tx_irqs[RAVB_BE], ndev);
  1443. free_irq(priv->rx_irqs[RAVB_BE], ndev);
  1444. free_irq(priv->emac_irq, ndev);
  1445. }
  1446. free_irq(ndev->irq, ndev);
  1447. napi_disable(&priv->napi[RAVB_NC]);
  1448. napi_disable(&priv->napi[RAVB_BE]);
  1449. /* Free all the skb's in the RX queue and the DMA buffers. */
  1450. ravb_ring_free(ndev, RAVB_BE);
  1451. ravb_ring_free(ndev, RAVB_NC);
  1452. return 0;
  1453. }
  1454. static int ravb_hwtstamp_get(struct net_device *ndev, struct ifreq *req)
  1455. {
  1456. struct ravb_private *priv = netdev_priv(ndev);
  1457. struct hwtstamp_config config;
  1458. config.flags = 0;
  1459. config.tx_type = priv->tstamp_tx_ctrl ? HWTSTAMP_TX_ON :
  1460. HWTSTAMP_TX_OFF;
  1461. if (priv->tstamp_rx_ctrl & RAVB_RXTSTAMP_TYPE_V2_L2_EVENT)
  1462. config.rx_filter = HWTSTAMP_FILTER_PTP_V2_L2_EVENT;
  1463. else if (priv->tstamp_rx_ctrl & RAVB_RXTSTAMP_TYPE_ALL)
  1464. config.rx_filter = HWTSTAMP_FILTER_ALL;
  1465. else
  1466. config.rx_filter = HWTSTAMP_FILTER_NONE;
  1467. return copy_to_user(req->ifr_data, &config, sizeof(config)) ?
  1468. -EFAULT : 0;
  1469. }
  1470. /* Control hardware time stamping */
  1471. static int ravb_hwtstamp_set(struct net_device *ndev, struct ifreq *req)
  1472. {
  1473. struct ravb_private *priv = netdev_priv(ndev);
  1474. struct hwtstamp_config config;
  1475. u32 tstamp_rx_ctrl = RAVB_RXTSTAMP_ENABLED;
  1476. u32 tstamp_tx_ctrl;
  1477. if (copy_from_user(&config, req->ifr_data, sizeof(config)))
  1478. return -EFAULT;
  1479. /* Reserved for future extensions */
  1480. if (config.flags)
  1481. return -EINVAL;
  1482. switch (config.tx_type) {
  1483. case HWTSTAMP_TX_OFF:
  1484. tstamp_tx_ctrl = 0;
  1485. break;
  1486. case HWTSTAMP_TX_ON:
  1487. tstamp_tx_ctrl = RAVB_TXTSTAMP_ENABLED;
  1488. break;
  1489. default:
  1490. return -ERANGE;
  1491. }
  1492. switch (config.rx_filter) {
  1493. case HWTSTAMP_FILTER_NONE:
  1494. tstamp_rx_ctrl = 0;
  1495. break;
  1496. case HWTSTAMP_FILTER_PTP_V2_L2_EVENT:
  1497. tstamp_rx_ctrl |= RAVB_RXTSTAMP_TYPE_V2_L2_EVENT;
  1498. break;
  1499. default:
  1500. config.rx_filter = HWTSTAMP_FILTER_ALL;
  1501. tstamp_rx_ctrl |= RAVB_RXTSTAMP_TYPE_ALL;
  1502. }
  1503. priv->tstamp_tx_ctrl = tstamp_tx_ctrl;
  1504. priv->tstamp_rx_ctrl = tstamp_rx_ctrl;
  1505. return copy_to_user(req->ifr_data, &config, sizeof(config)) ?
  1506. -EFAULT : 0;
  1507. }
  1508. /* ioctl to device function */
  1509. static int ravb_do_ioctl(struct net_device *ndev, struct ifreq *req, int cmd)
  1510. {
  1511. struct phy_device *phydev = ndev->phydev;
  1512. if (!netif_running(ndev))
  1513. return -EINVAL;
  1514. if (!phydev)
  1515. return -ENODEV;
  1516. switch (cmd) {
  1517. case SIOCGHWTSTAMP:
  1518. return ravb_hwtstamp_get(ndev, req);
  1519. case SIOCSHWTSTAMP:
  1520. return ravb_hwtstamp_set(ndev, req);
  1521. }
  1522. return phy_mii_ioctl(phydev, req, cmd);
  1523. }
  1524. static int ravb_change_mtu(struct net_device *ndev, int new_mtu)
  1525. {
  1526. if (netif_running(ndev))
  1527. return -EBUSY;
  1528. ndev->mtu = new_mtu;
  1529. netdev_update_features(ndev);
  1530. return 0;
  1531. }
  1532. static void ravb_set_rx_csum(struct net_device *ndev, bool enable)
  1533. {
  1534. struct ravb_private *priv = netdev_priv(ndev);
  1535. unsigned long flags;
  1536. spin_lock_irqsave(&priv->lock, flags);
  1537. /* Disable TX and RX */
  1538. ravb_rcv_snd_disable(ndev);
  1539. /* Modify RX Checksum setting */
  1540. ravb_modify(ndev, ECMR, ECMR_RCSC, enable ? ECMR_RCSC : 0);
  1541. /* Enable TX and RX */
  1542. ravb_rcv_snd_enable(ndev);
  1543. spin_unlock_irqrestore(&priv->lock, flags);
  1544. }
  1545. static int ravb_set_features(struct net_device *ndev,
  1546. netdev_features_t features)
  1547. {
  1548. netdev_features_t changed = ndev->features ^ features;
  1549. if (changed & NETIF_F_RXCSUM)
  1550. ravb_set_rx_csum(ndev, features & NETIF_F_RXCSUM);
  1551. ndev->features = features;
  1552. return 0;
  1553. }
  1554. static const struct net_device_ops ravb_netdev_ops = {
  1555. .ndo_open = ravb_open,
  1556. .ndo_stop = ravb_close,
  1557. .ndo_start_xmit = ravb_start_xmit,
  1558. .ndo_select_queue = ravb_select_queue,
  1559. .ndo_get_stats = ravb_get_stats,
  1560. .ndo_set_rx_mode = ravb_set_rx_mode,
  1561. .ndo_tx_timeout = ravb_tx_timeout,
  1562. .ndo_do_ioctl = ravb_do_ioctl,
  1563. .ndo_change_mtu = ravb_change_mtu,
  1564. .ndo_validate_addr = eth_validate_addr,
  1565. .ndo_set_mac_address = eth_mac_addr,
  1566. .ndo_set_features = ravb_set_features,
  1567. };
  1568. /* MDIO bus init function */
  1569. static int ravb_mdio_init(struct ravb_private *priv)
  1570. {
  1571. struct platform_device *pdev = priv->pdev;
  1572. struct device *dev = &pdev->dev;
  1573. int error;
  1574. /* Bitbang init */
  1575. priv->mdiobb.ops = &bb_ops;
  1576. /* MII controller setting */
  1577. priv->mii_bus = alloc_mdio_bitbang(&priv->mdiobb);
  1578. if (!priv->mii_bus)
  1579. return -ENOMEM;
  1580. /* Hook up MII support for ethtool */
  1581. priv->mii_bus->name = "ravb_mii";
  1582. priv->mii_bus->parent = dev;
  1583. snprintf(priv->mii_bus->id, MII_BUS_ID_SIZE, "%s-%x",
  1584. pdev->name, pdev->id);
  1585. /* Register MDIO bus */
  1586. error = of_mdiobus_register(priv->mii_bus, dev->of_node);
  1587. if (error)
  1588. goto out_free_bus;
  1589. return 0;
  1590. out_free_bus:
  1591. free_mdio_bitbang(priv->mii_bus);
  1592. return error;
  1593. }
  1594. /* MDIO bus release function */
  1595. static int ravb_mdio_release(struct ravb_private *priv)
  1596. {
  1597. /* Unregister mdio bus */
  1598. mdiobus_unregister(priv->mii_bus);
  1599. /* Free bitbang info */
  1600. free_mdio_bitbang(priv->mii_bus);
  1601. return 0;
  1602. }
  1603. static const struct of_device_id ravb_match_table[] = {
  1604. { .compatible = "renesas,etheravb-r8a7790", .data = (void *)RCAR_GEN2 },
  1605. { .compatible = "renesas,etheravb-r8a7794", .data = (void *)RCAR_GEN2 },
  1606. { .compatible = "renesas,etheravb-rcar-gen2", .data = (void *)RCAR_GEN2 },
  1607. { .compatible = "renesas,etheravb-r8a7795", .data = (void *)RCAR_GEN3 },
  1608. { .compatible = "renesas,etheravb-rcar-gen3", .data = (void *)RCAR_GEN3 },
  1609. { }
  1610. };
  1611. MODULE_DEVICE_TABLE(of, ravb_match_table);
  1612. static int ravb_set_gti(struct net_device *ndev)
  1613. {
  1614. struct ravb_private *priv = netdev_priv(ndev);
  1615. struct device *dev = ndev->dev.parent;
  1616. unsigned long rate;
  1617. uint64_t inc;
  1618. rate = clk_get_rate(priv->clk);
  1619. if (!rate)
  1620. return -EINVAL;
  1621. inc = 1000000000ULL << 20;
  1622. do_div(inc, rate);
  1623. if (inc < GTI_TIV_MIN || inc > GTI_TIV_MAX) {
  1624. dev_err(dev, "gti.tiv increment 0x%llx is outside the range 0x%x - 0x%x\n",
  1625. inc, GTI_TIV_MIN, GTI_TIV_MAX);
  1626. return -EINVAL;
  1627. }
  1628. ravb_write(ndev, inc, GTI);
  1629. return 0;
  1630. }
  1631. static void ravb_set_config_mode(struct net_device *ndev)
  1632. {
  1633. struct ravb_private *priv = netdev_priv(ndev);
  1634. if (priv->chip_id == RCAR_GEN2) {
  1635. ravb_modify(ndev, CCC, CCC_OPC, CCC_OPC_CONFIG);
  1636. /* Set CSEL value */
  1637. ravb_modify(ndev, CCC, CCC_CSEL, CCC_CSEL_HPB);
  1638. } else {
  1639. ravb_modify(ndev, CCC, CCC_OPC, CCC_OPC_CONFIG |
  1640. CCC_GAC | CCC_CSEL_HPB);
  1641. }
  1642. }
  1643. /* Set tx and rx clock internal delay modes */
  1644. static void ravb_set_delay_mode(struct net_device *ndev)
  1645. {
  1646. struct ravb_private *priv = netdev_priv(ndev);
  1647. int set = 0;
  1648. if (priv->phy_interface == PHY_INTERFACE_MODE_RGMII_ID ||
  1649. priv->phy_interface == PHY_INTERFACE_MODE_RGMII_RXID)
  1650. set |= APSR_DM_RDM;
  1651. if (priv->phy_interface == PHY_INTERFACE_MODE_RGMII_ID ||
  1652. priv->phy_interface == PHY_INTERFACE_MODE_RGMII_TXID)
  1653. set |= APSR_DM_TDM;
  1654. ravb_modify(ndev, APSR, APSR_DM, set);
  1655. }
  1656. static int ravb_probe(struct platform_device *pdev)
  1657. {
  1658. struct device_node *np = pdev->dev.of_node;
  1659. struct ravb_private *priv;
  1660. enum ravb_chip_id chip_id;
  1661. struct net_device *ndev;
  1662. int error, irq, q;
  1663. struct resource *res;
  1664. int i;
  1665. if (!np) {
  1666. dev_err(&pdev->dev,
  1667. "this driver is required to be instantiated from device tree\n");
  1668. return -EINVAL;
  1669. }
  1670. /* Get base address */
  1671. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1672. if (!res) {
  1673. dev_err(&pdev->dev, "invalid resource\n");
  1674. return -EINVAL;
  1675. }
  1676. ndev = alloc_etherdev_mqs(sizeof(struct ravb_private),
  1677. NUM_TX_QUEUE, NUM_RX_QUEUE);
  1678. if (!ndev)
  1679. return -ENOMEM;
  1680. ndev->features = NETIF_F_RXCSUM;
  1681. ndev->hw_features = NETIF_F_RXCSUM;
  1682. pm_runtime_enable(&pdev->dev);
  1683. pm_runtime_get_sync(&pdev->dev);
  1684. /* The Ether-specific entries in the device structure. */
  1685. ndev->base_addr = res->start;
  1686. chip_id = (enum ravb_chip_id)of_device_get_match_data(&pdev->dev);
  1687. if (chip_id == RCAR_GEN3)
  1688. irq = platform_get_irq_byname(pdev, "ch22");
  1689. else
  1690. irq = platform_get_irq(pdev, 0);
  1691. if (irq < 0) {
  1692. error = irq;
  1693. goto out_release;
  1694. }
  1695. ndev->irq = irq;
  1696. SET_NETDEV_DEV(ndev, &pdev->dev);
  1697. priv = netdev_priv(ndev);
  1698. priv->ndev = ndev;
  1699. priv->pdev = pdev;
  1700. priv->num_tx_ring[RAVB_BE] = BE_TX_RING_SIZE;
  1701. priv->num_rx_ring[RAVB_BE] = BE_RX_RING_SIZE;
  1702. priv->num_tx_ring[RAVB_NC] = NC_TX_RING_SIZE;
  1703. priv->num_rx_ring[RAVB_NC] = NC_RX_RING_SIZE;
  1704. priv->addr = devm_ioremap_resource(&pdev->dev, res);
  1705. if (IS_ERR(priv->addr)) {
  1706. error = PTR_ERR(priv->addr);
  1707. goto out_release;
  1708. }
  1709. spin_lock_init(&priv->lock);
  1710. INIT_WORK(&priv->work, ravb_tx_timeout_work);
  1711. priv->phy_interface = of_get_phy_mode(np);
  1712. priv->no_avb_link = of_property_read_bool(np, "renesas,no-ether-link");
  1713. priv->avb_link_active_low =
  1714. of_property_read_bool(np, "renesas,ether-link-active-low");
  1715. if (chip_id == RCAR_GEN3) {
  1716. irq = platform_get_irq_byname(pdev, "ch24");
  1717. if (irq < 0) {
  1718. error = irq;
  1719. goto out_release;
  1720. }
  1721. priv->emac_irq = irq;
  1722. for (i = 0; i < NUM_RX_QUEUE; i++) {
  1723. irq = platform_get_irq_byname(pdev, ravb_rx_irqs[i]);
  1724. if (irq < 0) {
  1725. error = irq;
  1726. goto out_release;
  1727. }
  1728. priv->rx_irqs[i] = irq;
  1729. }
  1730. for (i = 0; i < NUM_TX_QUEUE; i++) {
  1731. irq = platform_get_irq_byname(pdev, ravb_tx_irqs[i]);
  1732. if (irq < 0) {
  1733. error = irq;
  1734. goto out_release;
  1735. }
  1736. priv->tx_irqs[i] = irq;
  1737. }
  1738. }
  1739. priv->chip_id = chip_id;
  1740. priv->clk = devm_clk_get(&pdev->dev, NULL);
  1741. if (IS_ERR(priv->clk)) {
  1742. error = PTR_ERR(priv->clk);
  1743. goto out_release;
  1744. }
  1745. ndev->max_mtu = 2048 - (ETH_HLEN + VLAN_HLEN + ETH_FCS_LEN);
  1746. ndev->min_mtu = ETH_MIN_MTU;
  1747. /* Set function */
  1748. ndev->netdev_ops = &ravb_netdev_ops;
  1749. ndev->ethtool_ops = &ravb_ethtool_ops;
  1750. /* Set AVB config mode */
  1751. ravb_set_config_mode(ndev);
  1752. /* Set GTI value */
  1753. error = ravb_set_gti(ndev);
  1754. if (error)
  1755. goto out_release;
  1756. /* Request GTI loading */
  1757. ravb_modify(ndev, GCCR, GCCR_LTI, GCCR_LTI);
  1758. if (priv->chip_id != RCAR_GEN2)
  1759. ravb_set_delay_mode(ndev);
  1760. /* Allocate descriptor base address table */
  1761. priv->desc_bat_size = sizeof(struct ravb_desc) * DBAT_ENTRY_NUM;
  1762. priv->desc_bat = dma_alloc_coherent(ndev->dev.parent, priv->desc_bat_size,
  1763. &priv->desc_bat_dma, GFP_KERNEL);
  1764. if (!priv->desc_bat) {
  1765. dev_err(&pdev->dev,
  1766. "Cannot allocate desc base address table (size %d bytes)\n",
  1767. priv->desc_bat_size);
  1768. error = -ENOMEM;
  1769. goto out_release;
  1770. }
  1771. for (q = RAVB_BE; q < DBAT_ENTRY_NUM; q++)
  1772. priv->desc_bat[q].die_dt = DT_EOS;
  1773. ravb_write(ndev, priv->desc_bat_dma, DBAT);
  1774. /* Initialise HW timestamp list */
  1775. INIT_LIST_HEAD(&priv->ts_skb_list);
  1776. /* Initialise PTP Clock driver */
  1777. if (chip_id != RCAR_GEN2)
  1778. ravb_ptp_init(ndev, pdev);
  1779. /* Debug message level */
  1780. priv->msg_enable = RAVB_DEF_MSG_ENABLE;
  1781. /* Read and set MAC address */
  1782. ravb_read_mac_address(ndev, of_get_mac_address(np));
  1783. if (!is_valid_ether_addr(ndev->dev_addr)) {
  1784. dev_warn(&pdev->dev,
  1785. "no valid MAC address supplied, using a random one\n");
  1786. eth_hw_addr_random(ndev);
  1787. }
  1788. /* MDIO bus init */
  1789. error = ravb_mdio_init(priv);
  1790. if (error) {
  1791. dev_err(&pdev->dev, "failed to initialize MDIO\n");
  1792. goto out_dma_free;
  1793. }
  1794. netif_napi_add(ndev, &priv->napi[RAVB_BE], ravb_poll, 64);
  1795. netif_napi_add(ndev, &priv->napi[RAVB_NC], ravb_poll, 64);
  1796. /* Network device register */
  1797. error = register_netdev(ndev);
  1798. if (error)
  1799. goto out_napi_del;
  1800. device_set_wakeup_capable(&pdev->dev, 1);
  1801. /* Print device information */
  1802. netdev_info(ndev, "Base address at %#x, %pM, IRQ %d.\n",
  1803. (u32)ndev->base_addr, ndev->dev_addr, ndev->irq);
  1804. platform_set_drvdata(pdev, ndev);
  1805. return 0;
  1806. out_napi_del:
  1807. netif_napi_del(&priv->napi[RAVB_NC]);
  1808. netif_napi_del(&priv->napi[RAVB_BE]);
  1809. ravb_mdio_release(priv);
  1810. out_dma_free:
  1811. dma_free_coherent(ndev->dev.parent, priv->desc_bat_size, priv->desc_bat,
  1812. priv->desc_bat_dma);
  1813. /* Stop PTP Clock driver */
  1814. if (chip_id != RCAR_GEN2)
  1815. ravb_ptp_stop(ndev);
  1816. out_release:
  1817. free_netdev(ndev);
  1818. pm_runtime_put(&pdev->dev);
  1819. pm_runtime_disable(&pdev->dev);
  1820. return error;
  1821. }
  1822. static int ravb_remove(struct platform_device *pdev)
  1823. {
  1824. struct net_device *ndev = platform_get_drvdata(pdev);
  1825. struct ravb_private *priv = netdev_priv(ndev);
  1826. /* Stop PTP Clock driver */
  1827. if (priv->chip_id != RCAR_GEN2)
  1828. ravb_ptp_stop(ndev);
  1829. dma_free_coherent(ndev->dev.parent, priv->desc_bat_size, priv->desc_bat,
  1830. priv->desc_bat_dma);
  1831. /* Set reset mode */
  1832. ravb_write(ndev, CCC_OPC_RESET, CCC);
  1833. pm_runtime_put_sync(&pdev->dev);
  1834. unregister_netdev(ndev);
  1835. netif_napi_del(&priv->napi[RAVB_NC]);
  1836. netif_napi_del(&priv->napi[RAVB_BE]);
  1837. ravb_mdio_release(priv);
  1838. pm_runtime_disable(&pdev->dev);
  1839. free_netdev(ndev);
  1840. platform_set_drvdata(pdev, NULL);
  1841. return 0;
  1842. }
  1843. static int ravb_wol_setup(struct net_device *ndev)
  1844. {
  1845. struct ravb_private *priv = netdev_priv(ndev);
  1846. /* Disable interrupts by clearing the interrupt masks. */
  1847. ravb_write(ndev, 0, RIC0);
  1848. ravb_write(ndev, 0, RIC2);
  1849. ravb_write(ndev, 0, TIC);
  1850. /* Only allow ECI interrupts */
  1851. synchronize_irq(priv->emac_irq);
  1852. napi_disable(&priv->napi[RAVB_NC]);
  1853. napi_disable(&priv->napi[RAVB_BE]);
  1854. ravb_write(ndev, ECSIPR_MPDIP, ECSIPR);
  1855. /* Enable MagicPacket */
  1856. ravb_modify(ndev, ECMR, ECMR_MPDE, ECMR_MPDE);
  1857. return enable_irq_wake(priv->emac_irq);
  1858. }
  1859. static int ravb_wol_restore(struct net_device *ndev)
  1860. {
  1861. struct ravb_private *priv = netdev_priv(ndev);
  1862. int ret;
  1863. napi_enable(&priv->napi[RAVB_NC]);
  1864. napi_enable(&priv->napi[RAVB_BE]);
  1865. /* Disable MagicPacket */
  1866. ravb_modify(ndev, ECMR, ECMR_MPDE, 0);
  1867. ret = ravb_close(ndev);
  1868. if (ret < 0)
  1869. return ret;
  1870. return disable_irq_wake(priv->emac_irq);
  1871. }
  1872. static int __maybe_unused ravb_suspend(struct device *dev)
  1873. {
  1874. struct net_device *ndev = dev_get_drvdata(dev);
  1875. struct ravb_private *priv = netdev_priv(ndev);
  1876. int ret;
  1877. if (!netif_running(ndev))
  1878. return 0;
  1879. netif_device_detach(ndev);
  1880. if (priv->wol_enabled)
  1881. ret = ravb_wol_setup(ndev);
  1882. else
  1883. ret = ravb_close(ndev);
  1884. return ret;
  1885. }
  1886. static int __maybe_unused ravb_resume(struct device *dev)
  1887. {
  1888. struct net_device *ndev = dev_get_drvdata(dev);
  1889. struct ravb_private *priv = netdev_priv(ndev);
  1890. int ret = 0;
  1891. /* If WoL is enabled set reset mode to rearm the WoL logic */
  1892. if (priv->wol_enabled)
  1893. ravb_write(ndev, CCC_OPC_RESET, CCC);
  1894. /* All register have been reset to default values.
  1895. * Restore all registers which where setup at probe time and
  1896. * reopen device if it was running before system suspended.
  1897. */
  1898. /* Set AVB config mode */
  1899. ravb_set_config_mode(ndev);
  1900. /* Set GTI value */
  1901. ret = ravb_set_gti(ndev);
  1902. if (ret)
  1903. return ret;
  1904. /* Request GTI loading */
  1905. ravb_modify(ndev, GCCR, GCCR_LTI, GCCR_LTI);
  1906. if (priv->chip_id != RCAR_GEN2)
  1907. ravb_set_delay_mode(ndev);
  1908. /* Restore descriptor base address table */
  1909. ravb_write(ndev, priv->desc_bat_dma, DBAT);
  1910. if (netif_running(ndev)) {
  1911. if (priv->wol_enabled) {
  1912. ret = ravb_wol_restore(ndev);
  1913. if (ret)
  1914. return ret;
  1915. }
  1916. ret = ravb_open(ndev);
  1917. if (ret < 0)
  1918. return ret;
  1919. netif_device_attach(ndev);
  1920. }
  1921. return ret;
  1922. }
  1923. static int __maybe_unused ravb_runtime_nop(struct device *dev)
  1924. {
  1925. /* Runtime PM callback shared between ->runtime_suspend()
  1926. * and ->runtime_resume(). Simply returns success.
  1927. *
  1928. * This driver re-initializes all registers after
  1929. * pm_runtime_get_sync() anyway so there is no need
  1930. * to save and restore registers here.
  1931. */
  1932. return 0;
  1933. }
  1934. static const struct dev_pm_ops ravb_dev_pm_ops = {
  1935. SET_SYSTEM_SLEEP_PM_OPS(ravb_suspend, ravb_resume)
  1936. SET_RUNTIME_PM_OPS(ravb_runtime_nop, ravb_runtime_nop, NULL)
  1937. };
  1938. static struct platform_driver ravb_driver = {
  1939. .probe = ravb_probe,
  1940. .remove = ravb_remove,
  1941. .driver = {
  1942. .name = "ravb",
  1943. .pm = &ravb_dev_pm_ops,
  1944. .of_match_table = ravb_match_table,
  1945. },
  1946. };
  1947. module_platform_driver(ravb_driver);
  1948. MODULE_AUTHOR("Mitsuhiro Kimura, Masaru Nagai");
  1949. MODULE_DESCRIPTION("Renesas Ethernet AVB driver");
  1950. MODULE_LICENSE("GPL v2");