qed_mcp.c 90 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342
  1. /* QLogic qed NIC Driver
  2. * Copyright (c) 2015-2017 QLogic Corporation
  3. *
  4. * This software is available to you under a choice of one of two
  5. * licenses. You may choose to be licensed under the terms of the GNU
  6. * General Public License (GPL) Version 2, available from the file
  7. * COPYING in the main directory of this source tree, or the
  8. * OpenIB.org BSD license below:
  9. *
  10. * Redistribution and use in source and binary forms, with or
  11. * without modification, are permitted provided that the following
  12. * conditions are met:
  13. *
  14. * - Redistributions of source code must retain the above
  15. * copyright notice, this list of conditions and the following
  16. * disclaimer.
  17. *
  18. * - Redistributions in binary form must reproduce the above
  19. * copyright notice, this list of conditions and the following
  20. * disclaimer in the documentation and /or other materials
  21. * provided with the distribution.
  22. *
  23. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  24. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  25. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  26. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  27. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  28. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  29. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  30. * SOFTWARE.
  31. */
  32. #include <linux/types.h>
  33. #include <asm/byteorder.h>
  34. #include <linux/delay.h>
  35. #include <linux/errno.h>
  36. #include <linux/kernel.h>
  37. #include <linux/slab.h>
  38. #include <linux/spinlock.h>
  39. #include <linux/string.h>
  40. #include <linux/etherdevice.h>
  41. #include "qed.h"
  42. #include "qed_cxt.h"
  43. #include "qed_dcbx.h"
  44. #include "qed_hsi.h"
  45. #include "qed_hw.h"
  46. #include "qed_mcp.h"
  47. #include "qed_reg_addr.h"
  48. #include "qed_sriov.h"
  49. #define QED_MCP_RESP_ITER_US 10
  50. #define QED_DRV_MB_MAX_RETRIES (500 * 1000) /* Account for 5 sec */
  51. #define QED_MCP_RESET_RETRIES (50 * 1000) /* Account for 500 msec */
  52. #define DRV_INNER_WR(_p_hwfn, _p_ptt, _ptr, _offset, _val) \
  53. qed_wr(_p_hwfn, _p_ptt, (_p_hwfn->mcp_info->_ptr + _offset), \
  54. _val)
  55. #define DRV_INNER_RD(_p_hwfn, _p_ptt, _ptr, _offset) \
  56. qed_rd(_p_hwfn, _p_ptt, (_p_hwfn->mcp_info->_ptr + _offset))
  57. #define DRV_MB_WR(_p_hwfn, _p_ptt, _field, _val) \
  58. DRV_INNER_WR(p_hwfn, _p_ptt, drv_mb_addr, \
  59. offsetof(struct public_drv_mb, _field), _val)
  60. #define DRV_MB_RD(_p_hwfn, _p_ptt, _field) \
  61. DRV_INNER_RD(_p_hwfn, _p_ptt, drv_mb_addr, \
  62. offsetof(struct public_drv_mb, _field))
  63. #define PDA_COMP (((FW_MAJOR_VERSION) + (FW_MINOR_VERSION << 8)) << \
  64. DRV_ID_PDA_COMP_VER_SHIFT)
  65. #define MCP_BYTES_PER_MBIT_SHIFT 17
  66. bool qed_mcp_is_init(struct qed_hwfn *p_hwfn)
  67. {
  68. if (!p_hwfn->mcp_info || !p_hwfn->mcp_info->public_base)
  69. return false;
  70. return true;
  71. }
  72. void qed_mcp_cmd_port_init(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
  73. {
  74. u32 addr = SECTION_OFFSIZE_ADDR(p_hwfn->mcp_info->public_base,
  75. PUBLIC_PORT);
  76. u32 mfw_mb_offsize = qed_rd(p_hwfn, p_ptt, addr);
  77. p_hwfn->mcp_info->port_addr = SECTION_ADDR(mfw_mb_offsize,
  78. MFW_PORT(p_hwfn));
  79. DP_VERBOSE(p_hwfn, QED_MSG_SP,
  80. "port_addr = 0x%x, port_id 0x%02x\n",
  81. p_hwfn->mcp_info->port_addr, MFW_PORT(p_hwfn));
  82. }
  83. void qed_mcp_read_mb(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
  84. {
  85. u32 length = MFW_DRV_MSG_MAX_DWORDS(p_hwfn->mcp_info->mfw_mb_length);
  86. u32 tmp, i;
  87. if (!p_hwfn->mcp_info->public_base)
  88. return;
  89. for (i = 0; i < length; i++) {
  90. tmp = qed_rd(p_hwfn, p_ptt,
  91. p_hwfn->mcp_info->mfw_mb_addr +
  92. (i << 2) + sizeof(u32));
  93. /* The MB data is actually BE; Need to force it to cpu */
  94. ((u32 *)p_hwfn->mcp_info->mfw_mb_cur)[i] =
  95. be32_to_cpu((__force __be32)tmp);
  96. }
  97. }
  98. struct qed_mcp_cmd_elem {
  99. struct list_head list;
  100. struct qed_mcp_mb_params *p_mb_params;
  101. u16 expected_seq_num;
  102. bool b_is_completed;
  103. };
  104. /* Must be called while cmd_lock is acquired */
  105. static struct qed_mcp_cmd_elem *
  106. qed_mcp_cmd_add_elem(struct qed_hwfn *p_hwfn,
  107. struct qed_mcp_mb_params *p_mb_params,
  108. u16 expected_seq_num)
  109. {
  110. struct qed_mcp_cmd_elem *p_cmd_elem = NULL;
  111. p_cmd_elem = kzalloc(sizeof(*p_cmd_elem), GFP_ATOMIC);
  112. if (!p_cmd_elem)
  113. goto out;
  114. p_cmd_elem->p_mb_params = p_mb_params;
  115. p_cmd_elem->expected_seq_num = expected_seq_num;
  116. list_add(&p_cmd_elem->list, &p_hwfn->mcp_info->cmd_list);
  117. out:
  118. return p_cmd_elem;
  119. }
  120. /* Must be called while cmd_lock is acquired */
  121. static void qed_mcp_cmd_del_elem(struct qed_hwfn *p_hwfn,
  122. struct qed_mcp_cmd_elem *p_cmd_elem)
  123. {
  124. list_del(&p_cmd_elem->list);
  125. kfree(p_cmd_elem);
  126. }
  127. /* Must be called while cmd_lock is acquired */
  128. static struct qed_mcp_cmd_elem *qed_mcp_cmd_get_elem(struct qed_hwfn *p_hwfn,
  129. u16 seq_num)
  130. {
  131. struct qed_mcp_cmd_elem *p_cmd_elem = NULL;
  132. list_for_each_entry(p_cmd_elem, &p_hwfn->mcp_info->cmd_list, list) {
  133. if (p_cmd_elem->expected_seq_num == seq_num)
  134. return p_cmd_elem;
  135. }
  136. return NULL;
  137. }
  138. int qed_mcp_free(struct qed_hwfn *p_hwfn)
  139. {
  140. if (p_hwfn->mcp_info) {
  141. struct qed_mcp_cmd_elem *p_cmd_elem, *p_tmp;
  142. kfree(p_hwfn->mcp_info->mfw_mb_cur);
  143. kfree(p_hwfn->mcp_info->mfw_mb_shadow);
  144. spin_lock_bh(&p_hwfn->mcp_info->cmd_lock);
  145. list_for_each_entry_safe(p_cmd_elem,
  146. p_tmp,
  147. &p_hwfn->mcp_info->cmd_list, list) {
  148. qed_mcp_cmd_del_elem(p_hwfn, p_cmd_elem);
  149. }
  150. spin_unlock_bh(&p_hwfn->mcp_info->cmd_lock);
  151. }
  152. kfree(p_hwfn->mcp_info);
  153. p_hwfn->mcp_info = NULL;
  154. return 0;
  155. }
  156. /* Maximum of 1 sec to wait for the SHMEM ready indication */
  157. #define QED_MCP_SHMEM_RDY_MAX_RETRIES 20
  158. #define QED_MCP_SHMEM_RDY_ITER_MS 50
  159. static int qed_load_mcp_offsets(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
  160. {
  161. struct qed_mcp_info *p_info = p_hwfn->mcp_info;
  162. u8 cnt = QED_MCP_SHMEM_RDY_MAX_RETRIES;
  163. u8 msec = QED_MCP_SHMEM_RDY_ITER_MS;
  164. u32 drv_mb_offsize, mfw_mb_offsize;
  165. u32 mcp_pf_id = MCP_PF_ID(p_hwfn);
  166. p_info->public_base = qed_rd(p_hwfn, p_ptt, MISC_REG_SHARED_MEM_ADDR);
  167. if (!p_info->public_base) {
  168. DP_NOTICE(p_hwfn,
  169. "The address of the MCP scratch-pad is not configured\n");
  170. return -EINVAL;
  171. }
  172. p_info->public_base |= GRCBASE_MCP;
  173. /* Get the MFW MB address and number of supported messages */
  174. mfw_mb_offsize = qed_rd(p_hwfn, p_ptt,
  175. SECTION_OFFSIZE_ADDR(p_info->public_base,
  176. PUBLIC_MFW_MB));
  177. p_info->mfw_mb_addr = SECTION_ADDR(mfw_mb_offsize, mcp_pf_id);
  178. p_info->mfw_mb_length = (u16)qed_rd(p_hwfn, p_ptt,
  179. p_info->mfw_mb_addr +
  180. offsetof(struct public_mfw_mb,
  181. sup_msgs));
  182. /* The driver can notify that there was an MCP reset, and might read the
  183. * SHMEM values before the MFW has completed initializing them.
  184. * To avoid this, the "sup_msgs" field in the MFW mailbox is used as a
  185. * data ready indication.
  186. */
  187. while (!p_info->mfw_mb_length && --cnt) {
  188. msleep(msec);
  189. p_info->mfw_mb_length =
  190. (u16)qed_rd(p_hwfn, p_ptt,
  191. p_info->mfw_mb_addr +
  192. offsetof(struct public_mfw_mb, sup_msgs));
  193. }
  194. if (!cnt) {
  195. DP_NOTICE(p_hwfn,
  196. "Failed to get the SHMEM ready notification after %d msec\n",
  197. QED_MCP_SHMEM_RDY_MAX_RETRIES * msec);
  198. return -EBUSY;
  199. }
  200. /* Calculate the driver and MFW mailbox address */
  201. drv_mb_offsize = qed_rd(p_hwfn, p_ptt,
  202. SECTION_OFFSIZE_ADDR(p_info->public_base,
  203. PUBLIC_DRV_MB));
  204. p_info->drv_mb_addr = SECTION_ADDR(drv_mb_offsize, mcp_pf_id);
  205. DP_VERBOSE(p_hwfn, QED_MSG_SP,
  206. "drv_mb_offsiz = 0x%x, drv_mb_addr = 0x%x mcp_pf_id = 0x%x\n",
  207. drv_mb_offsize, p_info->drv_mb_addr, mcp_pf_id);
  208. /* Get the current driver mailbox sequence before sending
  209. * the first command
  210. */
  211. p_info->drv_mb_seq = DRV_MB_RD(p_hwfn, p_ptt, drv_mb_header) &
  212. DRV_MSG_SEQ_NUMBER_MASK;
  213. /* Get current FW pulse sequence */
  214. p_info->drv_pulse_seq = DRV_MB_RD(p_hwfn, p_ptt, drv_pulse_mb) &
  215. DRV_PULSE_SEQ_MASK;
  216. p_info->mcp_hist = qed_rd(p_hwfn, p_ptt, MISCS_REG_GENERIC_POR_0);
  217. return 0;
  218. }
  219. int qed_mcp_cmd_init(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
  220. {
  221. struct qed_mcp_info *p_info;
  222. u32 size;
  223. /* Allocate mcp_info structure */
  224. p_hwfn->mcp_info = kzalloc(sizeof(*p_hwfn->mcp_info), GFP_KERNEL);
  225. if (!p_hwfn->mcp_info)
  226. goto err;
  227. p_info = p_hwfn->mcp_info;
  228. /* Initialize the MFW spinlock */
  229. spin_lock_init(&p_info->cmd_lock);
  230. spin_lock_init(&p_info->link_lock);
  231. INIT_LIST_HEAD(&p_info->cmd_list);
  232. if (qed_load_mcp_offsets(p_hwfn, p_ptt) != 0) {
  233. DP_NOTICE(p_hwfn, "MCP is not initialized\n");
  234. /* Do not free mcp_info here, since public_base indicate that
  235. * the MCP is not initialized
  236. */
  237. return 0;
  238. }
  239. size = MFW_DRV_MSG_MAX_DWORDS(p_info->mfw_mb_length) * sizeof(u32);
  240. p_info->mfw_mb_cur = kzalloc(size, GFP_KERNEL);
  241. p_info->mfw_mb_shadow = kzalloc(size, GFP_KERNEL);
  242. if (!p_info->mfw_mb_cur || !p_info->mfw_mb_shadow)
  243. goto err;
  244. return 0;
  245. err:
  246. qed_mcp_free(p_hwfn);
  247. return -ENOMEM;
  248. }
  249. static void qed_mcp_reread_offsets(struct qed_hwfn *p_hwfn,
  250. struct qed_ptt *p_ptt)
  251. {
  252. u32 generic_por_0 = qed_rd(p_hwfn, p_ptt, MISCS_REG_GENERIC_POR_0);
  253. /* Use MCP history register to check if MCP reset occurred between init
  254. * time and now.
  255. */
  256. if (p_hwfn->mcp_info->mcp_hist != generic_por_0) {
  257. DP_VERBOSE(p_hwfn,
  258. QED_MSG_SP,
  259. "Rereading MCP offsets [mcp_hist 0x%08x, generic_por_0 0x%08x]\n",
  260. p_hwfn->mcp_info->mcp_hist, generic_por_0);
  261. qed_load_mcp_offsets(p_hwfn, p_ptt);
  262. qed_mcp_cmd_port_init(p_hwfn, p_ptt);
  263. }
  264. }
  265. int qed_mcp_reset(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
  266. {
  267. u32 org_mcp_reset_seq, seq, delay = QED_MCP_RESP_ITER_US, cnt = 0;
  268. int rc = 0;
  269. if (p_hwfn->mcp_info->b_block_cmd) {
  270. DP_NOTICE(p_hwfn,
  271. "The MFW is not responsive. Avoid sending MCP_RESET mailbox command.\n");
  272. return -EBUSY;
  273. }
  274. /* Ensure that only a single thread is accessing the mailbox */
  275. spin_lock_bh(&p_hwfn->mcp_info->cmd_lock);
  276. org_mcp_reset_seq = qed_rd(p_hwfn, p_ptt, MISCS_REG_GENERIC_POR_0);
  277. /* Set drv command along with the updated sequence */
  278. qed_mcp_reread_offsets(p_hwfn, p_ptt);
  279. seq = ++p_hwfn->mcp_info->drv_mb_seq;
  280. DRV_MB_WR(p_hwfn, p_ptt, drv_mb_header, (DRV_MSG_CODE_MCP_RESET | seq));
  281. do {
  282. /* Wait for MFW response */
  283. udelay(delay);
  284. /* Give the FW up to 500 second (50*1000*10usec) */
  285. } while ((org_mcp_reset_seq == qed_rd(p_hwfn, p_ptt,
  286. MISCS_REG_GENERIC_POR_0)) &&
  287. (cnt++ < QED_MCP_RESET_RETRIES));
  288. if (org_mcp_reset_seq !=
  289. qed_rd(p_hwfn, p_ptt, MISCS_REG_GENERIC_POR_0)) {
  290. DP_VERBOSE(p_hwfn, QED_MSG_SP,
  291. "MCP was reset after %d usec\n", cnt * delay);
  292. } else {
  293. DP_ERR(p_hwfn, "Failed to reset MCP\n");
  294. rc = -EAGAIN;
  295. }
  296. spin_unlock_bh(&p_hwfn->mcp_info->cmd_lock);
  297. return rc;
  298. }
  299. /* Must be called while cmd_lock is acquired */
  300. static bool qed_mcp_has_pending_cmd(struct qed_hwfn *p_hwfn)
  301. {
  302. struct qed_mcp_cmd_elem *p_cmd_elem;
  303. /* There is at most one pending command at a certain time, and if it
  304. * exists - it is placed at the HEAD of the list.
  305. */
  306. if (!list_empty(&p_hwfn->mcp_info->cmd_list)) {
  307. p_cmd_elem = list_first_entry(&p_hwfn->mcp_info->cmd_list,
  308. struct qed_mcp_cmd_elem, list);
  309. return !p_cmd_elem->b_is_completed;
  310. }
  311. return false;
  312. }
  313. /* Must be called while cmd_lock is acquired */
  314. static int
  315. qed_mcp_update_pending_cmd(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
  316. {
  317. struct qed_mcp_mb_params *p_mb_params;
  318. struct qed_mcp_cmd_elem *p_cmd_elem;
  319. u32 mcp_resp;
  320. u16 seq_num;
  321. mcp_resp = DRV_MB_RD(p_hwfn, p_ptt, fw_mb_header);
  322. seq_num = (u16)(mcp_resp & FW_MSG_SEQ_NUMBER_MASK);
  323. /* Return if no new non-handled response has been received */
  324. if (seq_num != p_hwfn->mcp_info->drv_mb_seq)
  325. return -EAGAIN;
  326. p_cmd_elem = qed_mcp_cmd_get_elem(p_hwfn, seq_num);
  327. if (!p_cmd_elem) {
  328. DP_ERR(p_hwfn,
  329. "Failed to find a pending mailbox cmd that expects sequence number %d\n",
  330. seq_num);
  331. return -EINVAL;
  332. }
  333. p_mb_params = p_cmd_elem->p_mb_params;
  334. /* Get the MFW response along with the sequence number */
  335. p_mb_params->mcp_resp = mcp_resp;
  336. /* Get the MFW param */
  337. p_mb_params->mcp_param = DRV_MB_RD(p_hwfn, p_ptt, fw_mb_param);
  338. /* Get the union data */
  339. if (p_mb_params->p_data_dst != NULL && p_mb_params->data_dst_size) {
  340. u32 union_data_addr = p_hwfn->mcp_info->drv_mb_addr +
  341. offsetof(struct public_drv_mb,
  342. union_data);
  343. qed_memcpy_from(p_hwfn, p_ptt, p_mb_params->p_data_dst,
  344. union_data_addr, p_mb_params->data_dst_size);
  345. }
  346. p_cmd_elem->b_is_completed = true;
  347. return 0;
  348. }
  349. /* Must be called while cmd_lock is acquired */
  350. static void __qed_mcp_cmd_and_union(struct qed_hwfn *p_hwfn,
  351. struct qed_ptt *p_ptt,
  352. struct qed_mcp_mb_params *p_mb_params,
  353. u16 seq_num)
  354. {
  355. union drv_union_data union_data;
  356. u32 union_data_addr;
  357. /* Set the union data */
  358. union_data_addr = p_hwfn->mcp_info->drv_mb_addr +
  359. offsetof(struct public_drv_mb, union_data);
  360. memset(&union_data, 0, sizeof(union_data));
  361. if (p_mb_params->p_data_src != NULL && p_mb_params->data_src_size)
  362. memcpy(&union_data, p_mb_params->p_data_src,
  363. p_mb_params->data_src_size);
  364. qed_memcpy_to(p_hwfn, p_ptt, union_data_addr, &union_data,
  365. sizeof(union_data));
  366. /* Set the drv param */
  367. DRV_MB_WR(p_hwfn, p_ptt, drv_mb_param, p_mb_params->param);
  368. /* Set the drv command along with the sequence number */
  369. DRV_MB_WR(p_hwfn, p_ptt, drv_mb_header, (p_mb_params->cmd | seq_num));
  370. DP_VERBOSE(p_hwfn, QED_MSG_SP,
  371. "MFW mailbox: command 0x%08x param 0x%08x\n",
  372. (p_mb_params->cmd | seq_num), p_mb_params->param);
  373. }
  374. static void qed_mcp_cmd_set_blocking(struct qed_hwfn *p_hwfn, bool block_cmd)
  375. {
  376. p_hwfn->mcp_info->b_block_cmd = block_cmd;
  377. DP_INFO(p_hwfn, "%s sending of mailbox commands to the MFW\n",
  378. block_cmd ? "Block" : "Unblock");
  379. }
  380. static void qed_mcp_print_cpu_info(struct qed_hwfn *p_hwfn,
  381. struct qed_ptt *p_ptt)
  382. {
  383. u32 cpu_mode, cpu_state, cpu_pc_0, cpu_pc_1, cpu_pc_2;
  384. u32 delay = QED_MCP_RESP_ITER_US;
  385. cpu_mode = qed_rd(p_hwfn, p_ptt, MCP_REG_CPU_MODE);
  386. cpu_state = qed_rd(p_hwfn, p_ptt, MCP_REG_CPU_STATE);
  387. cpu_pc_0 = qed_rd(p_hwfn, p_ptt, MCP_REG_CPU_PROGRAM_COUNTER);
  388. udelay(delay);
  389. cpu_pc_1 = qed_rd(p_hwfn, p_ptt, MCP_REG_CPU_PROGRAM_COUNTER);
  390. udelay(delay);
  391. cpu_pc_2 = qed_rd(p_hwfn, p_ptt, MCP_REG_CPU_PROGRAM_COUNTER);
  392. DP_NOTICE(p_hwfn,
  393. "MCP CPU info: mode 0x%08x, state 0x%08x, pc {0x%08x, 0x%08x, 0x%08x}\n",
  394. cpu_mode, cpu_state, cpu_pc_0, cpu_pc_1, cpu_pc_2);
  395. }
  396. static int
  397. _qed_mcp_cmd_and_union(struct qed_hwfn *p_hwfn,
  398. struct qed_ptt *p_ptt,
  399. struct qed_mcp_mb_params *p_mb_params,
  400. u32 max_retries, u32 usecs)
  401. {
  402. u32 cnt = 0, msecs = DIV_ROUND_UP(usecs, 1000);
  403. struct qed_mcp_cmd_elem *p_cmd_elem;
  404. u16 seq_num;
  405. int rc = 0;
  406. /* Wait until the mailbox is non-occupied */
  407. do {
  408. /* Exit the loop if there is no pending command, or if the
  409. * pending command is completed during this iteration.
  410. * The spinlock stays locked until the command is sent.
  411. */
  412. spin_lock_bh(&p_hwfn->mcp_info->cmd_lock);
  413. if (!qed_mcp_has_pending_cmd(p_hwfn))
  414. break;
  415. rc = qed_mcp_update_pending_cmd(p_hwfn, p_ptt);
  416. if (!rc)
  417. break;
  418. else if (rc != -EAGAIN)
  419. goto err;
  420. spin_unlock_bh(&p_hwfn->mcp_info->cmd_lock);
  421. if (QED_MB_FLAGS_IS_SET(p_mb_params, CAN_SLEEP))
  422. msleep(msecs);
  423. else
  424. udelay(usecs);
  425. } while (++cnt < max_retries);
  426. if (cnt >= max_retries) {
  427. DP_NOTICE(p_hwfn,
  428. "The MFW mailbox is occupied by an uncompleted command. Failed to send command 0x%08x [param 0x%08x].\n",
  429. p_mb_params->cmd, p_mb_params->param);
  430. return -EAGAIN;
  431. }
  432. /* Send the mailbox command */
  433. qed_mcp_reread_offsets(p_hwfn, p_ptt);
  434. seq_num = ++p_hwfn->mcp_info->drv_mb_seq;
  435. p_cmd_elem = qed_mcp_cmd_add_elem(p_hwfn, p_mb_params, seq_num);
  436. if (!p_cmd_elem) {
  437. rc = -ENOMEM;
  438. goto err;
  439. }
  440. __qed_mcp_cmd_and_union(p_hwfn, p_ptt, p_mb_params, seq_num);
  441. spin_unlock_bh(&p_hwfn->mcp_info->cmd_lock);
  442. /* Wait for the MFW response */
  443. do {
  444. /* Exit the loop if the command is already completed, or if the
  445. * command is completed during this iteration.
  446. * The spinlock stays locked until the list element is removed.
  447. */
  448. if (QED_MB_FLAGS_IS_SET(p_mb_params, CAN_SLEEP))
  449. msleep(msecs);
  450. else
  451. udelay(usecs);
  452. spin_lock_bh(&p_hwfn->mcp_info->cmd_lock);
  453. if (p_cmd_elem->b_is_completed)
  454. break;
  455. rc = qed_mcp_update_pending_cmd(p_hwfn, p_ptt);
  456. if (!rc)
  457. break;
  458. else if (rc != -EAGAIN)
  459. goto err;
  460. spin_unlock_bh(&p_hwfn->mcp_info->cmd_lock);
  461. } while (++cnt < max_retries);
  462. if (cnt >= max_retries) {
  463. DP_NOTICE(p_hwfn,
  464. "The MFW failed to respond to command 0x%08x [param 0x%08x].\n",
  465. p_mb_params->cmd, p_mb_params->param);
  466. qed_mcp_print_cpu_info(p_hwfn, p_ptt);
  467. spin_lock_bh(&p_hwfn->mcp_info->cmd_lock);
  468. qed_mcp_cmd_del_elem(p_hwfn, p_cmd_elem);
  469. spin_unlock_bh(&p_hwfn->mcp_info->cmd_lock);
  470. if (!QED_MB_FLAGS_IS_SET(p_mb_params, AVOID_BLOCK))
  471. qed_mcp_cmd_set_blocking(p_hwfn, true);
  472. return -EAGAIN;
  473. }
  474. qed_mcp_cmd_del_elem(p_hwfn, p_cmd_elem);
  475. spin_unlock_bh(&p_hwfn->mcp_info->cmd_lock);
  476. DP_VERBOSE(p_hwfn,
  477. QED_MSG_SP,
  478. "MFW mailbox: response 0x%08x param 0x%08x [after %d.%03d ms]\n",
  479. p_mb_params->mcp_resp,
  480. p_mb_params->mcp_param,
  481. (cnt * usecs) / 1000, (cnt * usecs) % 1000);
  482. /* Clear the sequence number from the MFW response */
  483. p_mb_params->mcp_resp &= FW_MSG_CODE_MASK;
  484. return 0;
  485. err:
  486. spin_unlock_bh(&p_hwfn->mcp_info->cmd_lock);
  487. return rc;
  488. }
  489. static int qed_mcp_cmd_and_union(struct qed_hwfn *p_hwfn,
  490. struct qed_ptt *p_ptt,
  491. struct qed_mcp_mb_params *p_mb_params)
  492. {
  493. size_t union_data_size = sizeof(union drv_union_data);
  494. u32 max_retries = QED_DRV_MB_MAX_RETRIES;
  495. u32 usecs = QED_MCP_RESP_ITER_US;
  496. /* MCP not initialized */
  497. if (!qed_mcp_is_init(p_hwfn)) {
  498. DP_NOTICE(p_hwfn, "MFW is not initialized!\n");
  499. return -EBUSY;
  500. }
  501. if (p_hwfn->mcp_info->b_block_cmd) {
  502. DP_NOTICE(p_hwfn,
  503. "The MFW is not responsive. Avoid sending mailbox command 0x%08x [param 0x%08x].\n",
  504. p_mb_params->cmd, p_mb_params->param);
  505. return -EBUSY;
  506. }
  507. if (p_mb_params->data_src_size > union_data_size ||
  508. p_mb_params->data_dst_size > union_data_size) {
  509. DP_ERR(p_hwfn,
  510. "The provided size is larger than the union data size [src_size %u, dst_size %u, union_data_size %zu]\n",
  511. p_mb_params->data_src_size,
  512. p_mb_params->data_dst_size, union_data_size);
  513. return -EINVAL;
  514. }
  515. if (QED_MB_FLAGS_IS_SET(p_mb_params, CAN_SLEEP)) {
  516. max_retries = DIV_ROUND_UP(max_retries, 1000);
  517. usecs *= 1000;
  518. }
  519. return _qed_mcp_cmd_and_union(p_hwfn, p_ptt, p_mb_params, max_retries,
  520. usecs);
  521. }
  522. int qed_mcp_cmd(struct qed_hwfn *p_hwfn,
  523. struct qed_ptt *p_ptt,
  524. u32 cmd,
  525. u32 param,
  526. u32 *o_mcp_resp,
  527. u32 *o_mcp_param)
  528. {
  529. struct qed_mcp_mb_params mb_params;
  530. int rc;
  531. memset(&mb_params, 0, sizeof(mb_params));
  532. mb_params.cmd = cmd;
  533. mb_params.param = param;
  534. rc = qed_mcp_cmd_and_union(p_hwfn, p_ptt, &mb_params);
  535. if (rc)
  536. return rc;
  537. *o_mcp_resp = mb_params.mcp_resp;
  538. *o_mcp_param = mb_params.mcp_param;
  539. return 0;
  540. }
  541. static int
  542. qed_mcp_nvm_wr_cmd(struct qed_hwfn *p_hwfn,
  543. struct qed_ptt *p_ptt,
  544. u32 cmd,
  545. u32 param,
  546. u32 *o_mcp_resp,
  547. u32 *o_mcp_param, u32 i_txn_size, u32 *i_buf)
  548. {
  549. struct qed_mcp_mb_params mb_params;
  550. int rc;
  551. memset(&mb_params, 0, sizeof(mb_params));
  552. mb_params.cmd = cmd;
  553. mb_params.param = param;
  554. mb_params.p_data_src = i_buf;
  555. mb_params.data_src_size = (u8)i_txn_size;
  556. rc = qed_mcp_cmd_and_union(p_hwfn, p_ptt, &mb_params);
  557. if (rc)
  558. return rc;
  559. *o_mcp_resp = mb_params.mcp_resp;
  560. *o_mcp_param = mb_params.mcp_param;
  561. /* nvm_info needs to be updated */
  562. p_hwfn->nvm_info.valid = false;
  563. return 0;
  564. }
  565. int qed_mcp_nvm_rd_cmd(struct qed_hwfn *p_hwfn,
  566. struct qed_ptt *p_ptt,
  567. u32 cmd,
  568. u32 param,
  569. u32 *o_mcp_resp,
  570. u32 *o_mcp_param, u32 *o_txn_size, u32 *o_buf)
  571. {
  572. struct qed_mcp_mb_params mb_params;
  573. u8 raw_data[MCP_DRV_NVM_BUF_LEN];
  574. int rc;
  575. memset(&mb_params, 0, sizeof(mb_params));
  576. mb_params.cmd = cmd;
  577. mb_params.param = param;
  578. mb_params.p_data_dst = raw_data;
  579. /* Use the maximal value since the actual one is part of the response */
  580. mb_params.data_dst_size = MCP_DRV_NVM_BUF_LEN;
  581. rc = qed_mcp_cmd_and_union(p_hwfn, p_ptt, &mb_params);
  582. if (rc)
  583. return rc;
  584. *o_mcp_resp = mb_params.mcp_resp;
  585. *o_mcp_param = mb_params.mcp_param;
  586. *o_txn_size = *o_mcp_param;
  587. memcpy(o_buf, raw_data, *o_txn_size);
  588. return 0;
  589. }
  590. static bool
  591. qed_mcp_can_force_load(u8 drv_role,
  592. u8 exist_drv_role,
  593. enum qed_override_force_load override_force_load)
  594. {
  595. bool can_force_load = false;
  596. switch (override_force_load) {
  597. case QED_OVERRIDE_FORCE_LOAD_ALWAYS:
  598. can_force_load = true;
  599. break;
  600. case QED_OVERRIDE_FORCE_LOAD_NEVER:
  601. can_force_load = false;
  602. break;
  603. default:
  604. can_force_load = (drv_role == DRV_ROLE_OS &&
  605. exist_drv_role == DRV_ROLE_PREBOOT) ||
  606. (drv_role == DRV_ROLE_KDUMP &&
  607. exist_drv_role == DRV_ROLE_OS);
  608. break;
  609. }
  610. return can_force_load;
  611. }
  612. static int qed_mcp_cancel_load_req(struct qed_hwfn *p_hwfn,
  613. struct qed_ptt *p_ptt)
  614. {
  615. u32 resp = 0, param = 0;
  616. int rc;
  617. rc = qed_mcp_cmd(p_hwfn, p_ptt, DRV_MSG_CODE_CANCEL_LOAD_REQ, 0,
  618. &resp, &param);
  619. if (rc)
  620. DP_NOTICE(p_hwfn,
  621. "Failed to send cancel load request, rc = %d\n", rc);
  622. return rc;
  623. }
  624. #define CONFIG_QEDE_BITMAP_IDX BIT(0)
  625. #define CONFIG_QED_SRIOV_BITMAP_IDX BIT(1)
  626. #define CONFIG_QEDR_BITMAP_IDX BIT(2)
  627. #define CONFIG_QEDF_BITMAP_IDX BIT(4)
  628. #define CONFIG_QEDI_BITMAP_IDX BIT(5)
  629. #define CONFIG_QED_LL2_BITMAP_IDX BIT(6)
  630. static u32 qed_get_config_bitmap(void)
  631. {
  632. u32 config_bitmap = 0x0;
  633. if (IS_ENABLED(CONFIG_QEDE))
  634. config_bitmap |= CONFIG_QEDE_BITMAP_IDX;
  635. if (IS_ENABLED(CONFIG_QED_SRIOV))
  636. config_bitmap |= CONFIG_QED_SRIOV_BITMAP_IDX;
  637. if (IS_ENABLED(CONFIG_QED_RDMA))
  638. config_bitmap |= CONFIG_QEDR_BITMAP_IDX;
  639. if (IS_ENABLED(CONFIG_QED_FCOE))
  640. config_bitmap |= CONFIG_QEDF_BITMAP_IDX;
  641. if (IS_ENABLED(CONFIG_QED_ISCSI))
  642. config_bitmap |= CONFIG_QEDI_BITMAP_IDX;
  643. if (IS_ENABLED(CONFIG_QED_LL2))
  644. config_bitmap |= CONFIG_QED_LL2_BITMAP_IDX;
  645. return config_bitmap;
  646. }
  647. struct qed_load_req_in_params {
  648. u8 hsi_ver;
  649. #define QED_LOAD_REQ_HSI_VER_DEFAULT 0
  650. #define QED_LOAD_REQ_HSI_VER_1 1
  651. u32 drv_ver_0;
  652. u32 drv_ver_1;
  653. u32 fw_ver;
  654. u8 drv_role;
  655. u8 timeout_val;
  656. u8 force_cmd;
  657. bool avoid_eng_reset;
  658. };
  659. struct qed_load_req_out_params {
  660. u32 load_code;
  661. u32 exist_drv_ver_0;
  662. u32 exist_drv_ver_1;
  663. u32 exist_fw_ver;
  664. u8 exist_drv_role;
  665. u8 mfw_hsi_ver;
  666. bool drv_exists;
  667. };
  668. static int
  669. __qed_mcp_load_req(struct qed_hwfn *p_hwfn,
  670. struct qed_ptt *p_ptt,
  671. struct qed_load_req_in_params *p_in_params,
  672. struct qed_load_req_out_params *p_out_params)
  673. {
  674. struct qed_mcp_mb_params mb_params;
  675. struct load_req_stc load_req;
  676. struct load_rsp_stc load_rsp;
  677. u32 hsi_ver;
  678. int rc;
  679. memset(&load_req, 0, sizeof(load_req));
  680. load_req.drv_ver_0 = p_in_params->drv_ver_0;
  681. load_req.drv_ver_1 = p_in_params->drv_ver_1;
  682. load_req.fw_ver = p_in_params->fw_ver;
  683. QED_MFW_SET_FIELD(load_req.misc0, LOAD_REQ_ROLE, p_in_params->drv_role);
  684. QED_MFW_SET_FIELD(load_req.misc0, LOAD_REQ_LOCK_TO,
  685. p_in_params->timeout_val);
  686. QED_MFW_SET_FIELD(load_req.misc0, LOAD_REQ_FORCE,
  687. p_in_params->force_cmd);
  688. QED_MFW_SET_FIELD(load_req.misc0, LOAD_REQ_FLAGS0,
  689. p_in_params->avoid_eng_reset);
  690. hsi_ver = (p_in_params->hsi_ver == QED_LOAD_REQ_HSI_VER_DEFAULT) ?
  691. DRV_ID_MCP_HSI_VER_CURRENT :
  692. (p_in_params->hsi_ver << DRV_ID_MCP_HSI_VER_SHIFT);
  693. memset(&mb_params, 0, sizeof(mb_params));
  694. mb_params.cmd = DRV_MSG_CODE_LOAD_REQ;
  695. mb_params.param = PDA_COMP | hsi_ver | p_hwfn->cdev->drv_type;
  696. mb_params.p_data_src = &load_req;
  697. mb_params.data_src_size = sizeof(load_req);
  698. mb_params.p_data_dst = &load_rsp;
  699. mb_params.data_dst_size = sizeof(load_rsp);
  700. mb_params.flags = QED_MB_FLAG_CAN_SLEEP | QED_MB_FLAG_AVOID_BLOCK;
  701. DP_VERBOSE(p_hwfn, QED_MSG_SP,
  702. "Load Request: param 0x%08x [init_hw %d, drv_type %d, hsi_ver %d, pda 0x%04x]\n",
  703. mb_params.param,
  704. QED_MFW_GET_FIELD(mb_params.param, DRV_ID_DRV_INIT_HW),
  705. QED_MFW_GET_FIELD(mb_params.param, DRV_ID_DRV_TYPE),
  706. QED_MFW_GET_FIELD(mb_params.param, DRV_ID_MCP_HSI_VER),
  707. QED_MFW_GET_FIELD(mb_params.param, DRV_ID_PDA_COMP_VER));
  708. if (p_in_params->hsi_ver != QED_LOAD_REQ_HSI_VER_1) {
  709. DP_VERBOSE(p_hwfn, QED_MSG_SP,
  710. "Load Request: drv_ver 0x%08x_0x%08x, fw_ver 0x%08x, misc0 0x%08x [role %d, timeout %d, force %d, flags0 0x%x]\n",
  711. load_req.drv_ver_0,
  712. load_req.drv_ver_1,
  713. load_req.fw_ver,
  714. load_req.misc0,
  715. QED_MFW_GET_FIELD(load_req.misc0, LOAD_REQ_ROLE),
  716. QED_MFW_GET_FIELD(load_req.misc0,
  717. LOAD_REQ_LOCK_TO),
  718. QED_MFW_GET_FIELD(load_req.misc0, LOAD_REQ_FORCE),
  719. QED_MFW_GET_FIELD(load_req.misc0, LOAD_REQ_FLAGS0));
  720. }
  721. rc = qed_mcp_cmd_and_union(p_hwfn, p_ptt, &mb_params);
  722. if (rc) {
  723. DP_NOTICE(p_hwfn, "Failed to send load request, rc = %d\n", rc);
  724. return rc;
  725. }
  726. DP_VERBOSE(p_hwfn, QED_MSG_SP,
  727. "Load Response: resp 0x%08x\n", mb_params.mcp_resp);
  728. p_out_params->load_code = mb_params.mcp_resp;
  729. if (p_in_params->hsi_ver != QED_LOAD_REQ_HSI_VER_1 &&
  730. p_out_params->load_code != FW_MSG_CODE_DRV_LOAD_REFUSED_HSI_1) {
  731. DP_VERBOSE(p_hwfn,
  732. QED_MSG_SP,
  733. "Load Response: exist_drv_ver 0x%08x_0x%08x, exist_fw_ver 0x%08x, misc0 0x%08x [exist_role %d, mfw_hsi %d, flags0 0x%x]\n",
  734. load_rsp.drv_ver_0,
  735. load_rsp.drv_ver_1,
  736. load_rsp.fw_ver,
  737. load_rsp.misc0,
  738. QED_MFW_GET_FIELD(load_rsp.misc0, LOAD_RSP_ROLE),
  739. QED_MFW_GET_FIELD(load_rsp.misc0, LOAD_RSP_HSI),
  740. QED_MFW_GET_FIELD(load_rsp.misc0, LOAD_RSP_FLAGS0));
  741. p_out_params->exist_drv_ver_0 = load_rsp.drv_ver_0;
  742. p_out_params->exist_drv_ver_1 = load_rsp.drv_ver_1;
  743. p_out_params->exist_fw_ver = load_rsp.fw_ver;
  744. p_out_params->exist_drv_role =
  745. QED_MFW_GET_FIELD(load_rsp.misc0, LOAD_RSP_ROLE);
  746. p_out_params->mfw_hsi_ver =
  747. QED_MFW_GET_FIELD(load_rsp.misc0, LOAD_RSP_HSI);
  748. p_out_params->drv_exists =
  749. QED_MFW_GET_FIELD(load_rsp.misc0, LOAD_RSP_FLAGS0) &
  750. LOAD_RSP_FLAGS0_DRV_EXISTS;
  751. }
  752. return 0;
  753. }
  754. static int eocre_get_mfw_drv_role(struct qed_hwfn *p_hwfn,
  755. enum qed_drv_role drv_role,
  756. u8 *p_mfw_drv_role)
  757. {
  758. switch (drv_role) {
  759. case QED_DRV_ROLE_OS:
  760. *p_mfw_drv_role = DRV_ROLE_OS;
  761. break;
  762. case QED_DRV_ROLE_KDUMP:
  763. *p_mfw_drv_role = DRV_ROLE_KDUMP;
  764. break;
  765. default:
  766. DP_ERR(p_hwfn, "Unexpected driver role %d\n", drv_role);
  767. return -EINVAL;
  768. }
  769. return 0;
  770. }
  771. enum qed_load_req_force {
  772. QED_LOAD_REQ_FORCE_NONE,
  773. QED_LOAD_REQ_FORCE_PF,
  774. QED_LOAD_REQ_FORCE_ALL,
  775. };
  776. static void qed_get_mfw_force_cmd(struct qed_hwfn *p_hwfn,
  777. enum qed_load_req_force force_cmd,
  778. u8 *p_mfw_force_cmd)
  779. {
  780. switch (force_cmd) {
  781. case QED_LOAD_REQ_FORCE_NONE:
  782. *p_mfw_force_cmd = LOAD_REQ_FORCE_NONE;
  783. break;
  784. case QED_LOAD_REQ_FORCE_PF:
  785. *p_mfw_force_cmd = LOAD_REQ_FORCE_PF;
  786. break;
  787. case QED_LOAD_REQ_FORCE_ALL:
  788. *p_mfw_force_cmd = LOAD_REQ_FORCE_ALL;
  789. break;
  790. }
  791. }
  792. int qed_mcp_load_req(struct qed_hwfn *p_hwfn,
  793. struct qed_ptt *p_ptt,
  794. struct qed_load_req_params *p_params)
  795. {
  796. struct qed_load_req_out_params out_params;
  797. struct qed_load_req_in_params in_params;
  798. u8 mfw_drv_role, mfw_force_cmd;
  799. int rc;
  800. memset(&in_params, 0, sizeof(in_params));
  801. in_params.hsi_ver = QED_LOAD_REQ_HSI_VER_DEFAULT;
  802. in_params.drv_ver_0 = QED_VERSION;
  803. in_params.drv_ver_1 = qed_get_config_bitmap();
  804. in_params.fw_ver = STORM_FW_VERSION;
  805. rc = eocre_get_mfw_drv_role(p_hwfn, p_params->drv_role, &mfw_drv_role);
  806. if (rc)
  807. return rc;
  808. in_params.drv_role = mfw_drv_role;
  809. in_params.timeout_val = p_params->timeout_val;
  810. qed_get_mfw_force_cmd(p_hwfn,
  811. QED_LOAD_REQ_FORCE_NONE, &mfw_force_cmd);
  812. in_params.force_cmd = mfw_force_cmd;
  813. in_params.avoid_eng_reset = p_params->avoid_eng_reset;
  814. memset(&out_params, 0, sizeof(out_params));
  815. rc = __qed_mcp_load_req(p_hwfn, p_ptt, &in_params, &out_params);
  816. if (rc)
  817. return rc;
  818. /* First handle cases where another load request should/might be sent:
  819. * - MFW expects the old interface [HSI version = 1]
  820. * - MFW responds that a force load request is required
  821. */
  822. if (out_params.load_code == FW_MSG_CODE_DRV_LOAD_REFUSED_HSI_1) {
  823. DP_INFO(p_hwfn,
  824. "MFW refused a load request due to HSI > 1. Resending with HSI = 1\n");
  825. in_params.hsi_ver = QED_LOAD_REQ_HSI_VER_1;
  826. memset(&out_params, 0, sizeof(out_params));
  827. rc = __qed_mcp_load_req(p_hwfn, p_ptt, &in_params, &out_params);
  828. if (rc)
  829. return rc;
  830. } else if (out_params.load_code ==
  831. FW_MSG_CODE_DRV_LOAD_REFUSED_REQUIRES_FORCE) {
  832. if (qed_mcp_can_force_load(in_params.drv_role,
  833. out_params.exist_drv_role,
  834. p_params->override_force_load)) {
  835. DP_INFO(p_hwfn,
  836. "A force load is required [{role, fw_ver, drv_ver}: loading={%d, 0x%08x, x%08x_0x%08x}, existing={%d, 0x%08x, 0x%08x_0x%08x}]\n",
  837. in_params.drv_role, in_params.fw_ver,
  838. in_params.drv_ver_0, in_params.drv_ver_1,
  839. out_params.exist_drv_role,
  840. out_params.exist_fw_ver,
  841. out_params.exist_drv_ver_0,
  842. out_params.exist_drv_ver_1);
  843. qed_get_mfw_force_cmd(p_hwfn,
  844. QED_LOAD_REQ_FORCE_ALL,
  845. &mfw_force_cmd);
  846. in_params.force_cmd = mfw_force_cmd;
  847. memset(&out_params, 0, sizeof(out_params));
  848. rc = __qed_mcp_load_req(p_hwfn, p_ptt, &in_params,
  849. &out_params);
  850. if (rc)
  851. return rc;
  852. } else {
  853. DP_NOTICE(p_hwfn,
  854. "A force load is required [{role, fw_ver, drv_ver}: loading={%d, 0x%08x, x%08x_0x%08x}, existing={%d, 0x%08x, 0x%08x_0x%08x}] - Avoid\n",
  855. in_params.drv_role, in_params.fw_ver,
  856. in_params.drv_ver_0, in_params.drv_ver_1,
  857. out_params.exist_drv_role,
  858. out_params.exist_fw_ver,
  859. out_params.exist_drv_ver_0,
  860. out_params.exist_drv_ver_1);
  861. DP_NOTICE(p_hwfn,
  862. "Avoid sending a force load request to prevent disruption of active PFs\n");
  863. qed_mcp_cancel_load_req(p_hwfn, p_ptt);
  864. return -EBUSY;
  865. }
  866. }
  867. /* Now handle the other types of responses.
  868. * The "REFUSED_HSI_1" and "REFUSED_REQUIRES_FORCE" responses are not
  869. * expected here after the additional revised load requests were sent.
  870. */
  871. switch (out_params.load_code) {
  872. case FW_MSG_CODE_DRV_LOAD_ENGINE:
  873. case FW_MSG_CODE_DRV_LOAD_PORT:
  874. case FW_MSG_CODE_DRV_LOAD_FUNCTION:
  875. if (out_params.mfw_hsi_ver != QED_LOAD_REQ_HSI_VER_1 &&
  876. out_params.drv_exists) {
  877. /* The role and fw/driver version match, but the PF is
  878. * already loaded and has not been unloaded gracefully.
  879. */
  880. DP_NOTICE(p_hwfn,
  881. "PF is already loaded\n");
  882. return -EINVAL;
  883. }
  884. break;
  885. default:
  886. DP_NOTICE(p_hwfn,
  887. "Unexpected refusal to load request [resp 0x%08x]. Aborting.\n",
  888. out_params.load_code);
  889. return -EBUSY;
  890. }
  891. p_params->load_code = out_params.load_code;
  892. return 0;
  893. }
  894. int qed_mcp_unload_req(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
  895. {
  896. struct qed_mcp_mb_params mb_params;
  897. u32 wol_param;
  898. switch (p_hwfn->cdev->wol_config) {
  899. case QED_OV_WOL_DISABLED:
  900. wol_param = DRV_MB_PARAM_UNLOAD_WOL_DISABLED;
  901. break;
  902. case QED_OV_WOL_ENABLED:
  903. wol_param = DRV_MB_PARAM_UNLOAD_WOL_ENABLED;
  904. break;
  905. default:
  906. DP_NOTICE(p_hwfn,
  907. "Unknown WoL configuration %02x\n",
  908. p_hwfn->cdev->wol_config);
  909. /* Fallthrough */
  910. case QED_OV_WOL_DEFAULT:
  911. wol_param = DRV_MB_PARAM_UNLOAD_WOL_MCP;
  912. }
  913. memset(&mb_params, 0, sizeof(mb_params));
  914. mb_params.cmd = DRV_MSG_CODE_UNLOAD_REQ;
  915. mb_params.param = wol_param;
  916. mb_params.flags = QED_MB_FLAG_CAN_SLEEP | QED_MB_FLAG_AVOID_BLOCK;
  917. return qed_mcp_cmd_and_union(p_hwfn, p_ptt, &mb_params);
  918. }
  919. int qed_mcp_unload_done(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
  920. {
  921. struct qed_mcp_mb_params mb_params;
  922. struct mcp_mac wol_mac;
  923. memset(&mb_params, 0, sizeof(mb_params));
  924. mb_params.cmd = DRV_MSG_CODE_UNLOAD_DONE;
  925. /* Set the primary MAC if WoL is enabled */
  926. if (p_hwfn->cdev->wol_config == QED_OV_WOL_ENABLED) {
  927. u8 *p_mac = p_hwfn->cdev->wol_mac;
  928. memset(&wol_mac, 0, sizeof(wol_mac));
  929. wol_mac.mac_upper = p_mac[0] << 8 | p_mac[1];
  930. wol_mac.mac_lower = p_mac[2] << 24 | p_mac[3] << 16 |
  931. p_mac[4] << 8 | p_mac[5];
  932. DP_VERBOSE(p_hwfn,
  933. (QED_MSG_SP | NETIF_MSG_IFDOWN),
  934. "Setting WoL MAC: %pM --> [%08x,%08x]\n",
  935. p_mac, wol_mac.mac_upper, wol_mac.mac_lower);
  936. mb_params.p_data_src = &wol_mac;
  937. mb_params.data_src_size = sizeof(wol_mac);
  938. }
  939. return qed_mcp_cmd_and_union(p_hwfn, p_ptt, &mb_params);
  940. }
  941. static void qed_mcp_handle_vf_flr(struct qed_hwfn *p_hwfn,
  942. struct qed_ptt *p_ptt)
  943. {
  944. u32 addr = SECTION_OFFSIZE_ADDR(p_hwfn->mcp_info->public_base,
  945. PUBLIC_PATH);
  946. u32 mfw_path_offsize = qed_rd(p_hwfn, p_ptt, addr);
  947. u32 path_addr = SECTION_ADDR(mfw_path_offsize,
  948. QED_PATH_ID(p_hwfn));
  949. u32 disabled_vfs[VF_MAX_STATIC / 32];
  950. int i;
  951. DP_VERBOSE(p_hwfn,
  952. QED_MSG_SP,
  953. "Reading Disabled VF information from [offset %08x], path_addr %08x\n",
  954. mfw_path_offsize, path_addr);
  955. for (i = 0; i < (VF_MAX_STATIC / 32); i++) {
  956. disabled_vfs[i] = qed_rd(p_hwfn, p_ptt,
  957. path_addr +
  958. offsetof(struct public_path,
  959. mcp_vf_disabled) +
  960. sizeof(u32) * i);
  961. DP_VERBOSE(p_hwfn, (QED_MSG_SP | QED_MSG_IOV),
  962. "FLR-ed VFs [%08x,...,%08x] - %08x\n",
  963. i * 32, (i + 1) * 32 - 1, disabled_vfs[i]);
  964. }
  965. if (qed_iov_mark_vf_flr(p_hwfn, disabled_vfs))
  966. qed_schedule_iov(p_hwfn, QED_IOV_WQ_FLR_FLAG);
  967. }
  968. int qed_mcp_ack_vf_flr(struct qed_hwfn *p_hwfn,
  969. struct qed_ptt *p_ptt, u32 *vfs_to_ack)
  970. {
  971. u32 addr = SECTION_OFFSIZE_ADDR(p_hwfn->mcp_info->public_base,
  972. PUBLIC_FUNC);
  973. u32 mfw_func_offsize = qed_rd(p_hwfn, p_ptt, addr);
  974. u32 func_addr = SECTION_ADDR(mfw_func_offsize,
  975. MCP_PF_ID(p_hwfn));
  976. struct qed_mcp_mb_params mb_params;
  977. int rc;
  978. int i;
  979. for (i = 0; i < (VF_MAX_STATIC / 32); i++)
  980. DP_VERBOSE(p_hwfn, (QED_MSG_SP | QED_MSG_IOV),
  981. "Acking VFs [%08x,...,%08x] - %08x\n",
  982. i * 32, (i + 1) * 32 - 1, vfs_to_ack[i]);
  983. memset(&mb_params, 0, sizeof(mb_params));
  984. mb_params.cmd = DRV_MSG_CODE_VF_DISABLED_DONE;
  985. mb_params.p_data_src = vfs_to_ack;
  986. mb_params.data_src_size = VF_MAX_STATIC / 8;
  987. rc = qed_mcp_cmd_and_union(p_hwfn, p_ptt, &mb_params);
  988. if (rc) {
  989. DP_NOTICE(p_hwfn, "Failed to pass ACK for VF flr to MFW\n");
  990. return -EBUSY;
  991. }
  992. /* Clear the ACK bits */
  993. for (i = 0; i < (VF_MAX_STATIC / 32); i++)
  994. qed_wr(p_hwfn, p_ptt,
  995. func_addr +
  996. offsetof(struct public_func, drv_ack_vf_disabled) +
  997. i * sizeof(u32), 0);
  998. return rc;
  999. }
  1000. static void qed_mcp_handle_transceiver_change(struct qed_hwfn *p_hwfn,
  1001. struct qed_ptt *p_ptt)
  1002. {
  1003. u32 transceiver_state;
  1004. transceiver_state = qed_rd(p_hwfn, p_ptt,
  1005. p_hwfn->mcp_info->port_addr +
  1006. offsetof(struct public_port,
  1007. transceiver_data));
  1008. DP_VERBOSE(p_hwfn,
  1009. (NETIF_MSG_HW | QED_MSG_SP),
  1010. "Received transceiver state update [0x%08x] from mfw [Addr 0x%x]\n",
  1011. transceiver_state,
  1012. (u32)(p_hwfn->mcp_info->port_addr +
  1013. offsetof(struct public_port, transceiver_data)));
  1014. transceiver_state = GET_FIELD(transceiver_state,
  1015. ETH_TRANSCEIVER_STATE);
  1016. if (transceiver_state == ETH_TRANSCEIVER_STATE_PRESENT)
  1017. DP_NOTICE(p_hwfn, "Transceiver is present.\n");
  1018. else
  1019. DP_NOTICE(p_hwfn, "Transceiver is unplugged.\n");
  1020. }
  1021. static void qed_mcp_read_eee_config(struct qed_hwfn *p_hwfn,
  1022. struct qed_ptt *p_ptt,
  1023. struct qed_mcp_link_state *p_link)
  1024. {
  1025. u32 eee_status, val;
  1026. p_link->eee_adv_caps = 0;
  1027. p_link->eee_lp_adv_caps = 0;
  1028. eee_status = qed_rd(p_hwfn,
  1029. p_ptt,
  1030. p_hwfn->mcp_info->port_addr +
  1031. offsetof(struct public_port, eee_status));
  1032. p_link->eee_active = !!(eee_status & EEE_ACTIVE_BIT);
  1033. val = (eee_status & EEE_LD_ADV_STATUS_MASK) >> EEE_LD_ADV_STATUS_OFFSET;
  1034. if (val & EEE_1G_ADV)
  1035. p_link->eee_adv_caps |= QED_EEE_1G_ADV;
  1036. if (val & EEE_10G_ADV)
  1037. p_link->eee_adv_caps |= QED_EEE_10G_ADV;
  1038. val = (eee_status & EEE_LP_ADV_STATUS_MASK) >> EEE_LP_ADV_STATUS_OFFSET;
  1039. if (val & EEE_1G_ADV)
  1040. p_link->eee_lp_adv_caps |= QED_EEE_1G_ADV;
  1041. if (val & EEE_10G_ADV)
  1042. p_link->eee_lp_adv_caps |= QED_EEE_10G_ADV;
  1043. }
  1044. static void qed_mcp_handle_link_change(struct qed_hwfn *p_hwfn,
  1045. struct qed_ptt *p_ptt, bool b_reset)
  1046. {
  1047. struct qed_mcp_link_state *p_link;
  1048. u8 max_bw, min_bw;
  1049. u32 status = 0;
  1050. /* Prevent SW/attentions from doing this at the same time */
  1051. spin_lock_bh(&p_hwfn->mcp_info->link_lock);
  1052. p_link = &p_hwfn->mcp_info->link_output;
  1053. memset(p_link, 0, sizeof(*p_link));
  1054. if (!b_reset) {
  1055. status = qed_rd(p_hwfn, p_ptt,
  1056. p_hwfn->mcp_info->port_addr +
  1057. offsetof(struct public_port, link_status));
  1058. DP_VERBOSE(p_hwfn, (NETIF_MSG_LINK | QED_MSG_SP),
  1059. "Received link update [0x%08x] from mfw [Addr 0x%x]\n",
  1060. status,
  1061. (u32)(p_hwfn->mcp_info->port_addr +
  1062. offsetof(struct public_port, link_status)));
  1063. } else {
  1064. DP_VERBOSE(p_hwfn, NETIF_MSG_LINK,
  1065. "Resetting link indications\n");
  1066. goto out;
  1067. }
  1068. if (p_hwfn->b_drv_link_init)
  1069. p_link->link_up = !!(status & LINK_STATUS_LINK_UP);
  1070. else
  1071. p_link->link_up = false;
  1072. p_link->full_duplex = true;
  1073. switch ((status & LINK_STATUS_SPEED_AND_DUPLEX_MASK)) {
  1074. case LINK_STATUS_SPEED_AND_DUPLEX_100G:
  1075. p_link->speed = 100000;
  1076. break;
  1077. case LINK_STATUS_SPEED_AND_DUPLEX_50G:
  1078. p_link->speed = 50000;
  1079. break;
  1080. case LINK_STATUS_SPEED_AND_DUPLEX_40G:
  1081. p_link->speed = 40000;
  1082. break;
  1083. case LINK_STATUS_SPEED_AND_DUPLEX_25G:
  1084. p_link->speed = 25000;
  1085. break;
  1086. case LINK_STATUS_SPEED_AND_DUPLEX_20G:
  1087. p_link->speed = 20000;
  1088. break;
  1089. case LINK_STATUS_SPEED_AND_DUPLEX_10G:
  1090. p_link->speed = 10000;
  1091. break;
  1092. case LINK_STATUS_SPEED_AND_DUPLEX_1000THD:
  1093. p_link->full_duplex = false;
  1094. /* Fall-through */
  1095. case LINK_STATUS_SPEED_AND_DUPLEX_1000TFD:
  1096. p_link->speed = 1000;
  1097. break;
  1098. default:
  1099. p_link->speed = 0;
  1100. p_link->link_up = 0;
  1101. }
  1102. if (p_link->link_up && p_link->speed)
  1103. p_link->line_speed = p_link->speed;
  1104. else
  1105. p_link->line_speed = 0;
  1106. max_bw = p_hwfn->mcp_info->func_info.bandwidth_max;
  1107. min_bw = p_hwfn->mcp_info->func_info.bandwidth_min;
  1108. /* Max bandwidth configuration */
  1109. __qed_configure_pf_max_bandwidth(p_hwfn, p_ptt, p_link, max_bw);
  1110. /* Min bandwidth configuration */
  1111. __qed_configure_pf_min_bandwidth(p_hwfn, p_ptt, p_link, min_bw);
  1112. qed_configure_vp_wfq_on_link_change(p_hwfn->cdev, p_ptt,
  1113. p_link->min_pf_rate);
  1114. p_link->an = !!(status & LINK_STATUS_AUTO_NEGOTIATE_ENABLED);
  1115. p_link->an_complete = !!(status &
  1116. LINK_STATUS_AUTO_NEGOTIATE_COMPLETE);
  1117. p_link->parallel_detection = !!(status &
  1118. LINK_STATUS_PARALLEL_DETECTION_USED);
  1119. p_link->pfc_enabled = !!(status & LINK_STATUS_PFC_ENABLED);
  1120. p_link->partner_adv_speed |=
  1121. (status & LINK_STATUS_LINK_PARTNER_1000TFD_CAPABLE) ?
  1122. QED_LINK_PARTNER_SPEED_1G_FD : 0;
  1123. p_link->partner_adv_speed |=
  1124. (status & LINK_STATUS_LINK_PARTNER_1000THD_CAPABLE) ?
  1125. QED_LINK_PARTNER_SPEED_1G_HD : 0;
  1126. p_link->partner_adv_speed |=
  1127. (status & LINK_STATUS_LINK_PARTNER_10G_CAPABLE) ?
  1128. QED_LINK_PARTNER_SPEED_10G : 0;
  1129. p_link->partner_adv_speed |=
  1130. (status & LINK_STATUS_LINK_PARTNER_20G_CAPABLE) ?
  1131. QED_LINK_PARTNER_SPEED_20G : 0;
  1132. p_link->partner_adv_speed |=
  1133. (status & LINK_STATUS_LINK_PARTNER_25G_CAPABLE) ?
  1134. QED_LINK_PARTNER_SPEED_25G : 0;
  1135. p_link->partner_adv_speed |=
  1136. (status & LINK_STATUS_LINK_PARTNER_40G_CAPABLE) ?
  1137. QED_LINK_PARTNER_SPEED_40G : 0;
  1138. p_link->partner_adv_speed |=
  1139. (status & LINK_STATUS_LINK_PARTNER_50G_CAPABLE) ?
  1140. QED_LINK_PARTNER_SPEED_50G : 0;
  1141. p_link->partner_adv_speed |=
  1142. (status & LINK_STATUS_LINK_PARTNER_100G_CAPABLE) ?
  1143. QED_LINK_PARTNER_SPEED_100G : 0;
  1144. p_link->partner_tx_flow_ctrl_en =
  1145. !!(status & LINK_STATUS_TX_FLOW_CONTROL_ENABLED);
  1146. p_link->partner_rx_flow_ctrl_en =
  1147. !!(status & LINK_STATUS_RX_FLOW_CONTROL_ENABLED);
  1148. switch (status & LINK_STATUS_LINK_PARTNER_FLOW_CONTROL_MASK) {
  1149. case LINK_STATUS_LINK_PARTNER_SYMMETRIC_PAUSE:
  1150. p_link->partner_adv_pause = QED_LINK_PARTNER_SYMMETRIC_PAUSE;
  1151. break;
  1152. case LINK_STATUS_LINK_PARTNER_ASYMMETRIC_PAUSE:
  1153. p_link->partner_adv_pause = QED_LINK_PARTNER_ASYMMETRIC_PAUSE;
  1154. break;
  1155. case LINK_STATUS_LINK_PARTNER_BOTH_PAUSE:
  1156. p_link->partner_adv_pause = QED_LINK_PARTNER_BOTH_PAUSE;
  1157. break;
  1158. default:
  1159. p_link->partner_adv_pause = 0;
  1160. }
  1161. p_link->sfp_tx_fault = !!(status & LINK_STATUS_SFP_TX_FAULT);
  1162. if (p_hwfn->mcp_info->capabilities & FW_MB_PARAM_FEATURE_SUPPORT_EEE)
  1163. qed_mcp_read_eee_config(p_hwfn, p_ptt, p_link);
  1164. qed_link_update(p_hwfn);
  1165. out:
  1166. spin_unlock_bh(&p_hwfn->mcp_info->link_lock);
  1167. }
  1168. int qed_mcp_set_link(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt, bool b_up)
  1169. {
  1170. struct qed_mcp_link_params *params = &p_hwfn->mcp_info->link_input;
  1171. struct qed_mcp_mb_params mb_params;
  1172. struct eth_phy_cfg phy_cfg;
  1173. int rc = 0;
  1174. u32 cmd;
  1175. /* Set the shmem configuration according to params */
  1176. memset(&phy_cfg, 0, sizeof(phy_cfg));
  1177. cmd = b_up ? DRV_MSG_CODE_INIT_PHY : DRV_MSG_CODE_LINK_RESET;
  1178. if (!params->speed.autoneg)
  1179. phy_cfg.speed = params->speed.forced_speed;
  1180. phy_cfg.pause |= (params->pause.autoneg) ? ETH_PAUSE_AUTONEG : 0;
  1181. phy_cfg.pause |= (params->pause.forced_rx) ? ETH_PAUSE_RX : 0;
  1182. phy_cfg.pause |= (params->pause.forced_tx) ? ETH_PAUSE_TX : 0;
  1183. phy_cfg.adv_speed = params->speed.advertised_speeds;
  1184. phy_cfg.loopback_mode = params->loopback_mode;
  1185. /* There are MFWs that share this capability regardless of whether
  1186. * this is feasible or not. And given that at the very least adv_caps
  1187. * would be set internally by qed, we want to make sure LFA would
  1188. * still work.
  1189. */
  1190. if ((p_hwfn->mcp_info->capabilities &
  1191. FW_MB_PARAM_FEATURE_SUPPORT_EEE) && params->eee.enable) {
  1192. phy_cfg.eee_cfg |= EEE_CFG_EEE_ENABLED;
  1193. if (params->eee.tx_lpi_enable)
  1194. phy_cfg.eee_cfg |= EEE_CFG_TX_LPI;
  1195. if (params->eee.adv_caps & QED_EEE_1G_ADV)
  1196. phy_cfg.eee_cfg |= EEE_CFG_ADV_SPEED_1G;
  1197. if (params->eee.adv_caps & QED_EEE_10G_ADV)
  1198. phy_cfg.eee_cfg |= EEE_CFG_ADV_SPEED_10G;
  1199. phy_cfg.eee_cfg |= (params->eee.tx_lpi_timer <<
  1200. EEE_TX_TIMER_USEC_OFFSET) &
  1201. EEE_TX_TIMER_USEC_MASK;
  1202. }
  1203. p_hwfn->b_drv_link_init = b_up;
  1204. if (b_up) {
  1205. DP_VERBOSE(p_hwfn, NETIF_MSG_LINK,
  1206. "Configuring Link: Speed 0x%08x, Pause 0x%08x, adv_speed 0x%08x, loopback 0x%08x, features 0x%08x\n",
  1207. phy_cfg.speed,
  1208. phy_cfg.pause,
  1209. phy_cfg.adv_speed,
  1210. phy_cfg.loopback_mode,
  1211. phy_cfg.feature_config_flags);
  1212. } else {
  1213. DP_VERBOSE(p_hwfn, NETIF_MSG_LINK,
  1214. "Resetting link\n");
  1215. }
  1216. memset(&mb_params, 0, sizeof(mb_params));
  1217. mb_params.cmd = cmd;
  1218. mb_params.p_data_src = &phy_cfg;
  1219. mb_params.data_src_size = sizeof(phy_cfg);
  1220. rc = qed_mcp_cmd_and_union(p_hwfn, p_ptt, &mb_params);
  1221. /* if mcp fails to respond we must abort */
  1222. if (rc) {
  1223. DP_ERR(p_hwfn, "MCP response failure, aborting\n");
  1224. return rc;
  1225. }
  1226. /* Mimic link-change attention, done for several reasons:
  1227. * - On reset, there's no guarantee MFW would trigger
  1228. * an attention.
  1229. * - On initialization, older MFWs might not indicate link change
  1230. * during LFA, so we'll never get an UP indication.
  1231. */
  1232. qed_mcp_handle_link_change(p_hwfn, p_ptt, !b_up);
  1233. return 0;
  1234. }
  1235. static void qed_mcp_send_protocol_stats(struct qed_hwfn *p_hwfn,
  1236. struct qed_ptt *p_ptt,
  1237. enum MFW_DRV_MSG_TYPE type)
  1238. {
  1239. enum qed_mcp_protocol_type stats_type;
  1240. union qed_mcp_protocol_stats stats;
  1241. struct qed_mcp_mb_params mb_params;
  1242. u32 hsi_param;
  1243. switch (type) {
  1244. case MFW_DRV_MSG_GET_LAN_STATS:
  1245. stats_type = QED_MCP_LAN_STATS;
  1246. hsi_param = DRV_MSG_CODE_STATS_TYPE_LAN;
  1247. break;
  1248. case MFW_DRV_MSG_GET_FCOE_STATS:
  1249. stats_type = QED_MCP_FCOE_STATS;
  1250. hsi_param = DRV_MSG_CODE_STATS_TYPE_FCOE;
  1251. break;
  1252. case MFW_DRV_MSG_GET_ISCSI_STATS:
  1253. stats_type = QED_MCP_ISCSI_STATS;
  1254. hsi_param = DRV_MSG_CODE_STATS_TYPE_ISCSI;
  1255. break;
  1256. case MFW_DRV_MSG_GET_RDMA_STATS:
  1257. stats_type = QED_MCP_RDMA_STATS;
  1258. hsi_param = DRV_MSG_CODE_STATS_TYPE_RDMA;
  1259. break;
  1260. default:
  1261. DP_NOTICE(p_hwfn, "Invalid protocol type %d\n", type);
  1262. return;
  1263. }
  1264. qed_get_protocol_stats(p_hwfn->cdev, stats_type, &stats);
  1265. memset(&mb_params, 0, sizeof(mb_params));
  1266. mb_params.cmd = DRV_MSG_CODE_GET_STATS;
  1267. mb_params.param = hsi_param;
  1268. mb_params.p_data_src = &stats;
  1269. mb_params.data_src_size = sizeof(stats);
  1270. qed_mcp_cmd_and_union(p_hwfn, p_ptt, &mb_params);
  1271. }
  1272. static void qed_read_pf_bandwidth(struct qed_hwfn *p_hwfn,
  1273. struct public_func *p_shmem_info)
  1274. {
  1275. struct qed_mcp_function_info *p_info;
  1276. p_info = &p_hwfn->mcp_info->func_info;
  1277. p_info->bandwidth_min = (p_shmem_info->config &
  1278. FUNC_MF_CFG_MIN_BW_MASK) >>
  1279. FUNC_MF_CFG_MIN_BW_SHIFT;
  1280. if (p_info->bandwidth_min < 1 || p_info->bandwidth_min > 100) {
  1281. DP_INFO(p_hwfn,
  1282. "bandwidth minimum out of bounds [%02x]. Set to 1\n",
  1283. p_info->bandwidth_min);
  1284. p_info->bandwidth_min = 1;
  1285. }
  1286. p_info->bandwidth_max = (p_shmem_info->config &
  1287. FUNC_MF_CFG_MAX_BW_MASK) >>
  1288. FUNC_MF_CFG_MAX_BW_SHIFT;
  1289. if (p_info->bandwidth_max < 1 || p_info->bandwidth_max > 100) {
  1290. DP_INFO(p_hwfn,
  1291. "bandwidth maximum out of bounds [%02x]. Set to 100\n",
  1292. p_info->bandwidth_max);
  1293. p_info->bandwidth_max = 100;
  1294. }
  1295. }
  1296. static u32 qed_mcp_get_shmem_func(struct qed_hwfn *p_hwfn,
  1297. struct qed_ptt *p_ptt,
  1298. struct public_func *p_data, int pfid)
  1299. {
  1300. u32 addr = SECTION_OFFSIZE_ADDR(p_hwfn->mcp_info->public_base,
  1301. PUBLIC_FUNC);
  1302. u32 mfw_path_offsize = qed_rd(p_hwfn, p_ptt, addr);
  1303. u32 func_addr = SECTION_ADDR(mfw_path_offsize, pfid);
  1304. u32 i, size;
  1305. memset(p_data, 0, sizeof(*p_data));
  1306. size = min_t(u32, sizeof(*p_data), QED_SECTION_SIZE(mfw_path_offsize));
  1307. for (i = 0; i < size / sizeof(u32); i++)
  1308. ((u32 *)p_data)[i] = qed_rd(p_hwfn, p_ptt,
  1309. func_addr + (i << 2));
  1310. return size;
  1311. }
  1312. static void qed_mcp_update_bw(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
  1313. {
  1314. struct qed_mcp_function_info *p_info;
  1315. struct public_func shmem_info;
  1316. u32 resp = 0, param = 0;
  1317. qed_mcp_get_shmem_func(p_hwfn, p_ptt, &shmem_info, MCP_PF_ID(p_hwfn));
  1318. qed_read_pf_bandwidth(p_hwfn, &shmem_info);
  1319. p_info = &p_hwfn->mcp_info->func_info;
  1320. qed_configure_pf_min_bandwidth(p_hwfn->cdev, p_info->bandwidth_min);
  1321. qed_configure_pf_max_bandwidth(p_hwfn->cdev, p_info->bandwidth_max);
  1322. /* Acknowledge the MFW */
  1323. qed_mcp_cmd(p_hwfn, p_ptt, DRV_MSG_CODE_BW_UPDATE_ACK, 0, &resp,
  1324. &param);
  1325. }
  1326. static void qed_mcp_update_stag(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
  1327. {
  1328. struct public_func shmem_info;
  1329. u32 resp = 0, param = 0;
  1330. qed_mcp_get_shmem_func(p_hwfn, p_ptt, &shmem_info, MCP_PF_ID(p_hwfn));
  1331. p_hwfn->mcp_info->func_info.ovlan = (u16)shmem_info.ovlan_stag &
  1332. FUNC_MF_CFG_OV_STAG_MASK;
  1333. p_hwfn->hw_info.ovlan = p_hwfn->mcp_info->func_info.ovlan;
  1334. if ((p_hwfn->hw_info.hw_mode & BIT(MODE_MF_SD)) &&
  1335. (p_hwfn->hw_info.ovlan != QED_MCP_VLAN_UNSET)) {
  1336. qed_wr(p_hwfn, p_ptt,
  1337. NIG_REG_LLH_FUNC_TAG_VALUE, p_hwfn->hw_info.ovlan);
  1338. qed_sp_pf_update_stag(p_hwfn);
  1339. }
  1340. /* Acknowledge the MFW */
  1341. qed_mcp_cmd(p_hwfn, p_ptt, DRV_MSG_CODE_S_TAG_UPDATE_ACK, 0,
  1342. &resp, &param);
  1343. }
  1344. void qed_mcp_read_ufp_config(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
  1345. {
  1346. struct public_func shmem_info;
  1347. u32 port_cfg, val;
  1348. if (!test_bit(QED_MF_UFP_SPECIFIC, &p_hwfn->cdev->mf_bits))
  1349. return;
  1350. memset(&p_hwfn->ufp_info, 0, sizeof(p_hwfn->ufp_info));
  1351. port_cfg = qed_rd(p_hwfn, p_ptt, p_hwfn->mcp_info->port_addr +
  1352. offsetof(struct public_port, oem_cfg_port));
  1353. val = (port_cfg & OEM_CFG_CHANNEL_TYPE_MASK) >>
  1354. OEM_CFG_CHANNEL_TYPE_OFFSET;
  1355. if (val != OEM_CFG_CHANNEL_TYPE_STAGGED)
  1356. DP_NOTICE(p_hwfn, "Incorrect UFP Channel type %d\n", val);
  1357. val = (port_cfg & OEM_CFG_SCHED_TYPE_MASK) >> OEM_CFG_SCHED_TYPE_OFFSET;
  1358. if (val == OEM_CFG_SCHED_TYPE_ETS) {
  1359. p_hwfn->ufp_info.mode = QED_UFP_MODE_ETS;
  1360. } else if (val == OEM_CFG_SCHED_TYPE_VNIC_BW) {
  1361. p_hwfn->ufp_info.mode = QED_UFP_MODE_VNIC_BW;
  1362. } else {
  1363. p_hwfn->ufp_info.mode = QED_UFP_MODE_UNKNOWN;
  1364. DP_NOTICE(p_hwfn, "Unknown UFP scheduling mode %d\n", val);
  1365. }
  1366. qed_mcp_get_shmem_func(p_hwfn, p_ptt, &shmem_info, MCP_PF_ID(p_hwfn));
  1367. val = (shmem_info.oem_cfg_func & OEM_CFG_FUNC_TC_MASK) >>
  1368. OEM_CFG_FUNC_TC_OFFSET;
  1369. p_hwfn->ufp_info.tc = (u8)val;
  1370. val = (shmem_info.oem_cfg_func & OEM_CFG_FUNC_HOST_PRI_CTRL_MASK) >>
  1371. OEM_CFG_FUNC_HOST_PRI_CTRL_OFFSET;
  1372. if (val == OEM_CFG_FUNC_HOST_PRI_CTRL_VNIC) {
  1373. p_hwfn->ufp_info.pri_type = QED_UFP_PRI_VNIC;
  1374. } else if (val == OEM_CFG_FUNC_HOST_PRI_CTRL_OS) {
  1375. p_hwfn->ufp_info.pri_type = QED_UFP_PRI_OS;
  1376. } else {
  1377. p_hwfn->ufp_info.pri_type = QED_UFP_PRI_UNKNOWN;
  1378. DP_NOTICE(p_hwfn, "Unknown Host priority control %d\n", val);
  1379. }
  1380. DP_NOTICE(p_hwfn,
  1381. "UFP shmem config: mode = %d tc = %d pri_type = %d\n",
  1382. p_hwfn->ufp_info.mode,
  1383. p_hwfn->ufp_info.tc, p_hwfn->ufp_info.pri_type);
  1384. }
  1385. static int
  1386. qed_mcp_handle_ufp_event(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
  1387. {
  1388. qed_mcp_read_ufp_config(p_hwfn, p_ptt);
  1389. if (p_hwfn->ufp_info.mode == QED_UFP_MODE_VNIC_BW) {
  1390. p_hwfn->qm_info.ooo_tc = p_hwfn->ufp_info.tc;
  1391. qed_hw_info_set_offload_tc(&p_hwfn->hw_info,
  1392. p_hwfn->ufp_info.tc);
  1393. qed_qm_reconf(p_hwfn, p_ptt);
  1394. } else if (p_hwfn->ufp_info.mode == QED_UFP_MODE_ETS) {
  1395. /* Merge UFP TC with the dcbx TC data */
  1396. qed_dcbx_mib_update_event(p_hwfn, p_ptt,
  1397. QED_DCBX_OPERATIONAL_MIB);
  1398. } else {
  1399. DP_ERR(p_hwfn, "Invalid sched type, discard the UFP config\n");
  1400. return -EINVAL;
  1401. }
  1402. /* update storm FW with negotiation results */
  1403. qed_sp_pf_update_ufp(p_hwfn);
  1404. /* update stag pcp value */
  1405. qed_sp_pf_update_stag(p_hwfn);
  1406. return 0;
  1407. }
  1408. int qed_mcp_handle_events(struct qed_hwfn *p_hwfn,
  1409. struct qed_ptt *p_ptt)
  1410. {
  1411. struct qed_mcp_info *info = p_hwfn->mcp_info;
  1412. int rc = 0;
  1413. bool found = false;
  1414. u16 i;
  1415. DP_VERBOSE(p_hwfn, QED_MSG_SP, "Received message from MFW\n");
  1416. /* Read Messages from MFW */
  1417. qed_mcp_read_mb(p_hwfn, p_ptt);
  1418. /* Compare current messages to old ones */
  1419. for (i = 0; i < info->mfw_mb_length; i++) {
  1420. if (info->mfw_mb_cur[i] == info->mfw_mb_shadow[i])
  1421. continue;
  1422. found = true;
  1423. DP_VERBOSE(p_hwfn, NETIF_MSG_LINK,
  1424. "Msg [%d] - old CMD 0x%02x, new CMD 0x%02x\n",
  1425. i, info->mfw_mb_shadow[i], info->mfw_mb_cur[i]);
  1426. switch (i) {
  1427. case MFW_DRV_MSG_LINK_CHANGE:
  1428. qed_mcp_handle_link_change(p_hwfn, p_ptt, false);
  1429. break;
  1430. case MFW_DRV_MSG_VF_DISABLED:
  1431. qed_mcp_handle_vf_flr(p_hwfn, p_ptt);
  1432. break;
  1433. case MFW_DRV_MSG_LLDP_DATA_UPDATED:
  1434. qed_dcbx_mib_update_event(p_hwfn, p_ptt,
  1435. QED_DCBX_REMOTE_LLDP_MIB);
  1436. break;
  1437. case MFW_DRV_MSG_DCBX_REMOTE_MIB_UPDATED:
  1438. qed_dcbx_mib_update_event(p_hwfn, p_ptt,
  1439. QED_DCBX_REMOTE_MIB);
  1440. break;
  1441. case MFW_DRV_MSG_DCBX_OPERATIONAL_MIB_UPDATED:
  1442. qed_dcbx_mib_update_event(p_hwfn, p_ptt,
  1443. QED_DCBX_OPERATIONAL_MIB);
  1444. break;
  1445. case MFW_DRV_MSG_OEM_CFG_UPDATE:
  1446. qed_mcp_handle_ufp_event(p_hwfn, p_ptt);
  1447. break;
  1448. case MFW_DRV_MSG_TRANSCEIVER_STATE_CHANGE:
  1449. qed_mcp_handle_transceiver_change(p_hwfn, p_ptt);
  1450. break;
  1451. case MFW_DRV_MSG_GET_LAN_STATS:
  1452. case MFW_DRV_MSG_GET_FCOE_STATS:
  1453. case MFW_DRV_MSG_GET_ISCSI_STATS:
  1454. case MFW_DRV_MSG_GET_RDMA_STATS:
  1455. qed_mcp_send_protocol_stats(p_hwfn, p_ptt, i);
  1456. break;
  1457. case MFW_DRV_MSG_BW_UPDATE:
  1458. qed_mcp_update_bw(p_hwfn, p_ptt);
  1459. break;
  1460. case MFW_DRV_MSG_S_TAG_UPDATE:
  1461. qed_mcp_update_stag(p_hwfn, p_ptt);
  1462. break;
  1463. case MFW_DRV_MSG_GET_TLV_REQ:
  1464. qed_mfw_tlv_req(p_hwfn);
  1465. break;
  1466. default:
  1467. DP_INFO(p_hwfn, "Unimplemented MFW message %d\n", i);
  1468. rc = -EINVAL;
  1469. }
  1470. }
  1471. /* ACK everything */
  1472. for (i = 0; i < MFW_DRV_MSG_MAX_DWORDS(info->mfw_mb_length); i++) {
  1473. __be32 val = cpu_to_be32(((u32 *)info->mfw_mb_cur)[i]);
  1474. /* MFW expect answer in BE, so we force write in that format */
  1475. qed_wr(p_hwfn, p_ptt,
  1476. info->mfw_mb_addr + sizeof(u32) +
  1477. MFW_DRV_MSG_MAX_DWORDS(info->mfw_mb_length) *
  1478. sizeof(u32) + i * sizeof(u32),
  1479. (__force u32)val);
  1480. }
  1481. if (!found) {
  1482. DP_NOTICE(p_hwfn,
  1483. "Received an MFW message indication but no new message!\n");
  1484. rc = -EINVAL;
  1485. }
  1486. /* Copy the new mfw messages into the shadow */
  1487. memcpy(info->mfw_mb_shadow, info->mfw_mb_cur, info->mfw_mb_length);
  1488. return rc;
  1489. }
  1490. int qed_mcp_get_mfw_ver(struct qed_hwfn *p_hwfn,
  1491. struct qed_ptt *p_ptt,
  1492. u32 *p_mfw_ver, u32 *p_running_bundle_id)
  1493. {
  1494. u32 global_offsize;
  1495. if (IS_VF(p_hwfn->cdev)) {
  1496. if (p_hwfn->vf_iov_info) {
  1497. struct pfvf_acquire_resp_tlv *p_resp;
  1498. p_resp = &p_hwfn->vf_iov_info->acquire_resp;
  1499. *p_mfw_ver = p_resp->pfdev_info.mfw_ver;
  1500. return 0;
  1501. } else {
  1502. DP_VERBOSE(p_hwfn,
  1503. QED_MSG_IOV,
  1504. "VF requested MFW version prior to ACQUIRE\n");
  1505. return -EINVAL;
  1506. }
  1507. }
  1508. global_offsize = qed_rd(p_hwfn, p_ptt,
  1509. SECTION_OFFSIZE_ADDR(p_hwfn->
  1510. mcp_info->public_base,
  1511. PUBLIC_GLOBAL));
  1512. *p_mfw_ver =
  1513. qed_rd(p_hwfn, p_ptt,
  1514. SECTION_ADDR(global_offsize,
  1515. 0) + offsetof(struct public_global, mfw_ver));
  1516. if (p_running_bundle_id != NULL) {
  1517. *p_running_bundle_id = qed_rd(p_hwfn, p_ptt,
  1518. SECTION_ADDR(global_offsize, 0) +
  1519. offsetof(struct public_global,
  1520. running_bundle_id));
  1521. }
  1522. return 0;
  1523. }
  1524. int qed_mcp_get_mbi_ver(struct qed_hwfn *p_hwfn,
  1525. struct qed_ptt *p_ptt, u32 *p_mbi_ver)
  1526. {
  1527. u32 nvm_cfg_addr, nvm_cfg1_offset, mbi_ver_addr;
  1528. if (IS_VF(p_hwfn->cdev))
  1529. return -EINVAL;
  1530. /* Read the address of the nvm_cfg */
  1531. nvm_cfg_addr = qed_rd(p_hwfn, p_ptt, MISC_REG_GEN_PURP_CR0);
  1532. if (!nvm_cfg_addr) {
  1533. DP_NOTICE(p_hwfn, "Shared memory not initialized\n");
  1534. return -EINVAL;
  1535. }
  1536. /* Read the offset of nvm_cfg1 */
  1537. nvm_cfg1_offset = qed_rd(p_hwfn, p_ptt, nvm_cfg_addr + 4);
  1538. mbi_ver_addr = MCP_REG_SCRATCH + nvm_cfg1_offset +
  1539. offsetof(struct nvm_cfg1, glob) +
  1540. offsetof(struct nvm_cfg1_glob, mbi_version);
  1541. *p_mbi_ver = qed_rd(p_hwfn, p_ptt,
  1542. mbi_ver_addr) &
  1543. (NVM_CFG1_GLOB_MBI_VERSION_0_MASK |
  1544. NVM_CFG1_GLOB_MBI_VERSION_1_MASK |
  1545. NVM_CFG1_GLOB_MBI_VERSION_2_MASK);
  1546. return 0;
  1547. }
  1548. int qed_mcp_get_media_type(struct qed_dev *cdev, u32 *p_media_type)
  1549. {
  1550. struct qed_hwfn *p_hwfn = &cdev->hwfns[0];
  1551. struct qed_ptt *p_ptt;
  1552. if (IS_VF(cdev))
  1553. return -EINVAL;
  1554. if (!qed_mcp_is_init(p_hwfn)) {
  1555. DP_NOTICE(p_hwfn, "MFW is not initialized!\n");
  1556. return -EBUSY;
  1557. }
  1558. *p_media_type = MEDIA_UNSPECIFIED;
  1559. p_ptt = qed_ptt_acquire(p_hwfn);
  1560. if (!p_ptt)
  1561. return -EBUSY;
  1562. *p_media_type = qed_rd(p_hwfn, p_ptt, p_hwfn->mcp_info->port_addr +
  1563. offsetof(struct public_port, media_type));
  1564. qed_ptt_release(p_hwfn, p_ptt);
  1565. return 0;
  1566. }
  1567. /* Old MFW has a global configuration for all PFs regarding RDMA support */
  1568. static void
  1569. qed_mcp_get_shmem_proto_legacy(struct qed_hwfn *p_hwfn,
  1570. enum qed_pci_personality *p_proto)
  1571. {
  1572. /* There wasn't ever a legacy MFW that published iwarp.
  1573. * So at this point, this is either plain l2 or RoCE.
  1574. */
  1575. if (test_bit(QED_DEV_CAP_ROCE, &p_hwfn->hw_info.device_capabilities))
  1576. *p_proto = QED_PCI_ETH_ROCE;
  1577. else
  1578. *p_proto = QED_PCI_ETH;
  1579. DP_VERBOSE(p_hwfn, NETIF_MSG_IFUP,
  1580. "According to Legacy capabilities, L2 personality is %08x\n",
  1581. (u32) *p_proto);
  1582. }
  1583. static int
  1584. qed_mcp_get_shmem_proto_mfw(struct qed_hwfn *p_hwfn,
  1585. struct qed_ptt *p_ptt,
  1586. enum qed_pci_personality *p_proto)
  1587. {
  1588. u32 resp = 0, param = 0;
  1589. int rc;
  1590. rc = qed_mcp_cmd(p_hwfn, p_ptt,
  1591. DRV_MSG_CODE_GET_PF_RDMA_PROTOCOL, 0, &resp, &param);
  1592. if (rc)
  1593. return rc;
  1594. if (resp != FW_MSG_CODE_OK) {
  1595. DP_VERBOSE(p_hwfn, NETIF_MSG_IFUP,
  1596. "MFW lacks support for command; Returns %08x\n",
  1597. resp);
  1598. return -EINVAL;
  1599. }
  1600. switch (param) {
  1601. case FW_MB_PARAM_GET_PF_RDMA_NONE:
  1602. *p_proto = QED_PCI_ETH;
  1603. break;
  1604. case FW_MB_PARAM_GET_PF_RDMA_ROCE:
  1605. *p_proto = QED_PCI_ETH_ROCE;
  1606. break;
  1607. case FW_MB_PARAM_GET_PF_RDMA_IWARP:
  1608. *p_proto = QED_PCI_ETH_IWARP;
  1609. break;
  1610. case FW_MB_PARAM_GET_PF_RDMA_BOTH:
  1611. *p_proto = QED_PCI_ETH_RDMA;
  1612. break;
  1613. default:
  1614. DP_NOTICE(p_hwfn,
  1615. "MFW answers GET_PF_RDMA_PROTOCOL but param is %08x\n",
  1616. param);
  1617. return -EINVAL;
  1618. }
  1619. DP_VERBOSE(p_hwfn,
  1620. NETIF_MSG_IFUP,
  1621. "According to capabilities, L2 personality is %08x [resp %08x param %08x]\n",
  1622. (u32) *p_proto, resp, param);
  1623. return 0;
  1624. }
  1625. static int
  1626. qed_mcp_get_shmem_proto(struct qed_hwfn *p_hwfn,
  1627. struct public_func *p_info,
  1628. struct qed_ptt *p_ptt,
  1629. enum qed_pci_personality *p_proto)
  1630. {
  1631. int rc = 0;
  1632. switch (p_info->config & FUNC_MF_CFG_PROTOCOL_MASK) {
  1633. case FUNC_MF_CFG_PROTOCOL_ETHERNET:
  1634. if (!IS_ENABLED(CONFIG_QED_RDMA))
  1635. *p_proto = QED_PCI_ETH;
  1636. else if (qed_mcp_get_shmem_proto_mfw(p_hwfn, p_ptt, p_proto))
  1637. qed_mcp_get_shmem_proto_legacy(p_hwfn, p_proto);
  1638. break;
  1639. case FUNC_MF_CFG_PROTOCOL_ISCSI:
  1640. *p_proto = QED_PCI_ISCSI;
  1641. break;
  1642. case FUNC_MF_CFG_PROTOCOL_FCOE:
  1643. *p_proto = QED_PCI_FCOE;
  1644. break;
  1645. case FUNC_MF_CFG_PROTOCOL_ROCE:
  1646. DP_NOTICE(p_hwfn, "RoCE personality is not a valid value!\n");
  1647. /* Fallthrough */
  1648. default:
  1649. rc = -EINVAL;
  1650. }
  1651. return rc;
  1652. }
  1653. int qed_mcp_fill_shmem_func_info(struct qed_hwfn *p_hwfn,
  1654. struct qed_ptt *p_ptt)
  1655. {
  1656. struct qed_mcp_function_info *info;
  1657. struct public_func shmem_info;
  1658. qed_mcp_get_shmem_func(p_hwfn, p_ptt, &shmem_info, MCP_PF_ID(p_hwfn));
  1659. info = &p_hwfn->mcp_info->func_info;
  1660. info->pause_on_host = (shmem_info.config &
  1661. FUNC_MF_CFG_PAUSE_ON_HOST_RING) ? 1 : 0;
  1662. if (qed_mcp_get_shmem_proto(p_hwfn, &shmem_info, p_ptt,
  1663. &info->protocol)) {
  1664. DP_ERR(p_hwfn, "Unknown personality %08x\n",
  1665. (u32)(shmem_info.config & FUNC_MF_CFG_PROTOCOL_MASK));
  1666. return -EINVAL;
  1667. }
  1668. qed_read_pf_bandwidth(p_hwfn, &shmem_info);
  1669. if (shmem_info.mac_upper || shmem_info.mac_lower) {
  1670. info->mac[0] = (u8)(shmem_info.mac_upper >> 8);
  1671. info->mac[1] = (u8)(shmem_info.mac_upper);
  1672. info->mac[2] = (u8)(shmem_info.mac_lower >> 24);
  1673. info->mac[3] = (u8)(shmem_info.mac_lower >> 16);
  1674. info->mac[4] = (u8)(shmem_info.mac_lower >> 8);
  1675. info->mac[5] = (u8)(shmem_info.mac_lower);
  1676. /* Store primary MAC for later possible WoL */
  1677. memcpy(&p_hwfn->cdev->wol_mac, info->mac, ETH_ALEN);
  1678. } else {
  1679. DP_NOTICE(p_hwfn, "MAC is 0 in shmem\n");
  1680. }
  1681. info->wwn_port = (u64)shmem_info.fcoe_wwn_port_name_lower |
  1682. (((u64)shmem_info.fcoe_wwn_port_name_upper) << 32);
  1683. info->wwn_node = (u64)shmem_info.fcoe_wwn_node_name_lower |
  1684. (((u64)shmem_info.fcoe_wwn_node_name_upper) << 32);
  1685. info->ovlan = (u16)(shmem_info.ovlan_stag & FUNC_MF_CFG_OV_STAG_MASK);
  1686. info->mtu = (u16)shmem_info.mtu_size;
  1687. p_hwfn->hw_info.b_wol_support = QED_WOL_SUPPORT_NONE;
  1688. p_hwfn->cdev->wol_config = (u8)QED_OV_WOL_DEFAULT;
  1689. if (qed_mcp_is_init(p_hwfn)) {
  1690. u32 resp = 0, param = 0;
  1691. int rc;
  1692. rc = qed_mcp_cmd(p_hwfn, p_ptt,
  1693. DRV_MSG_CODE_OS_WOL, 0, &resp, &param);
  1694. if (rc)
  1695. return rc;
  1696. if (resp == FW_MSG_CODE_OS_WOL_SUPPORTED)
  1697. p_hwfn->hw_info.b_wol_support = QED_WOL_SUPPORT_PME;
  1698. }
  1699. DP_VERBOSE(p_hwfn, (QED_MSG_SP | NETIF_MSG_IFUP),
  1700. "Read configuration from shmem: pause_on_host %02x protocol %02x BW [%02x - %02x] MAC %02x:%02x:%02x:%02x:%02x:%02x wwn port %llx node %llx ovlan %04x wol %02x\n",
  1701. info->pause_on_host, info->protocol,
  1702. info->bandwidth_min, info->bandwidth_max,
  1703. info->mac[0], info->mac[1], info->mac[2],
  1704. info->mac[3], info->mac[4], info->mac[5],
  1705. info->wwn_port, info->wwn_node,
  1706. info->ovlan, (u8)p_hwfn->hw_info.b_wol_support);
  1707. return 0;
  1708. }
  1709. struct qed_mcp_link_params
  1710. *qed_mcp_get_link_params(struct qed_hwfn *p_hwfn)
  1711. {
  1712. if (!p_hwfn || !p_hwfn->mcp_info)
  1713. return NULL;
  1714. return &p_hwfn->mcp_info->link_input;
  1715. }
  1716. struct qed_mcp_link_state
  1717. *qed_mcp_get_link_state(struct qed_hwfn *p_hwfn)
  1718. {
  1719. if (!p_hwfn || !p_hwfn->mcp_info)
  1720. return NULL;
  1721. return &p_hwfn->mcp_info->link_output;
  1722. }
  1723. struct qed_mcp_link_capabilities
  1724. *qed_mcp_get_link_capabilities(struct qed_hwfn *p_hwfn)
  1725. {
  1726. if (!p_hwfn || !p_hwfn->mcp_info)
  1727. return NULL;
  1728. return &p_hwfn->mcp_info->link_capabilities;
  1729. }
  1730. int qed_mcp_drain(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
  1731. {
  1732. u32 resp = 0, param = 0;
  1733. int rc;
  1734. rc = qed_mcp_cmd(p_hwfn, p_ptt,
  1735. DRV_MSG_CODE_NIG_DRAIN, 1000, &resp, &param);
  1736. /* Wait for the drain to complete before returning */
  1737. msleep(1020);
  1738. return rc;
  1739. }
  1740. int qed_mcp_get_flash_size(struct qed_hwfn *p_hwfn,
  1741. struct qed_ptt *p_ptt, u32 *p_flash_size)
  1742. {
  1743. u32 flash_size;
  1744. if (IS_VF(p_hwfn->cdev))
  1745. return -EINVAL;
  1746. flash_size = qed_rd(p_hwfn, p_ptt, MCP_REG_NVM_CFG4);
  1747. flash_size = (flash_size & MCP_REG_NVM_CFG4_FLASH_SIZE) >>
  1748. MCP_REG_NVM_CFG4_FLASH_SIZE_SHIFT;
  1749. flash_size = (1 << (flash_size + MCP_BYTES_PER_MBIT_SHIFT));
  1750. *p_flash_size = flash_size;
  1751. return 0;
  1752. }
  1753. static int
  1754. qed_mcp_config_vf_msix_bb(struct qed_hwfn *p_hwfn,
  1755. struct qed_ptt *p_ptt, u8 vf_id, u8 num)
  1756. {
  1757. u32 resp = 0, param = 0, rc_param = 0;
  1758. int rc;
  1759. /* Only Leader can configure MSIX, and need to take CMT into account */
  1760. if (!IS_LEAD_HWFN(p_hwfn))
  1761. return 0;
  1762. num *= p_hwfn->cdev->num_hwfns;
  1763. param |= (vf_id << DRV_MB_PARAM_CFG_VF_MSIX_VF_ID_SHIFT) &
  1764. DRV_MB_PARAM_CFG_VF_MSIX_VF_ID_MASK;
  1765. param |= (num << DRV_MB_PARAM_CFG_VF_MSIX_SB_NUM_SHIFT) &
  1766. DRV_MB_PARAM_CFG_VF_MSIX_SB_NUM_MASK;
  1767. rc = qed_mcp_cmd(p_hwfn, p_ptt, DRV_MSG_CODE_CFG_VF_MSIX, param,
  1768. &resp, &rc_param);
  1769. if (resp != FW_MSG_CODE_DRV_CFG_VF_MSIX_DONE) {
  1770. DP_NOTICE(p_hwfn, "VF[%d]: MFW failed to set MSI-X\n", vf_id);
  1771. rc = -EINVAL;
  1772. } else {
  1773. DP_VERBOSE(p_hwfn, QED_MSG_IOV,
  1774. "Requested 0x%02x MSI-x interrupts from VF 0x%02x\n",
  1775. num, vf_id);
  1776. }
  1777. return rc;
  1778. }
  1779. static int
  1780. qed_mcp_config_vf_msix_ah(struct qed_hwfn *p_hwfn,
  1781. struct qed_ptt *p_ptt, u8 num)
  1782. {
  1783. u32 resp = 0, param = num, rc_param = 0;
  1784. int rc;
  1785. rc = qed_mcp_cmd(p_hwfn, p_ptt, DRV_MSG_CODE_CFG_PF_VFS_MSIX,
  1786. param, &resp, &rc_param);
  1787. if (resp != FW_MSG_CODE_DRV_CFG_PF_VFS_MSIX_DONE) {
  1788. DP_NOTICE(p_hwfn, "MFW failed to set MSI-X for VFs\n");
  1789. rc = -EINVAL;
  1790. } else {
  1791. DP_VERBOSE(p_hwfn, QED_MSG_IOV,
  1792. "Requested 0x%02x MSI-x interrupts for VFs\n", num);
  1793. }
  1794. return rc;
  1795. }
  1796. int qed_mcp_config_vf_msix(struct qed_hwfn *p_hwfn,
  1797. struct qed_ptt *p_ptt, u8 vf_id, u8 num)
  1798. {
  1799. if (QED_IS_BB(p_hwfn->cdev))
  1800. return qed_mcp_config_vf_msix_bb(p_hwfn, p_ptt, vf_id, num);
  1801. else
  1802. return qed_mcp_config_vf_msix_ah(p_hwfn, p_ptt, num);
  1803. }
  1804. int
  1805. qed_mcp_send_drv_version(struct qed_hwfn *p_hwfn,
  1806. struct qed_ptt *p_ptt,
  1807. struct qed_mcp_drv_version *p_ver)
  1808. {
  1809. struct qed_mcp_mb_params mb_params;
  1810. struct drv_version_stc drv_version;
  1811. __be32 val;
  1812. u32 i;
  1813. int rc;
  1814. memset(&drv_version, 0, sizeof(drv_version));
  1815. drv_version.version = p_ver->version;
  1816. for (i = 0; i < (MCP_DRV_VER_STR_SIZE - 4) / sizeof(u32); i++) {
  1817. val = cpu_to_be32(*((u32 *)&p_ver->name[i * sizeof(u32)]));
  1818. *(__be32 *)&drv_version.name[i * sizeof(u32)] = val;
  1819. }
  1820. memset(&mb_params, 0, sizeof(mb_params));
  1821. mb_params.cmd = DRV_MSG_CODE_SET_VERSION;
  1822. mb_params.p_data_src = &drv_version;
  1823. mb_params.data_src_size = sizeof(drv_version);
  1824. rc = qed_mcp_cmd_and_union(p_hwfn, p_ptt, &mb_params);
  1825. if (rc)
  1826. DP_ERR(p_hwfn, "MCP response failure, aborting\n");
  1827. return rc;
  1828. }
  1829. /* A maximal 100 msec waiting time for the MCP to halt */
  1830. #define QED_MCP_HALT_SLEEP_MS 10
  1831. #define QED_MCP_HALT_MAX_RETRIES 10
  1832. int qed_mcp_halt(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
  1833. {
  1834. u32 resp = 0, param = 0, cpu_state, cnt = 0;
  1835. int rc;
  1836. rc = qed_mcp_cmd(p_hwfn, p_ptt, DRV_MSG_CODE_MCP_HALT, 0, &resp,
  1837. &param);
  1838. if (rc) {
  1839. DP_ERR(p_hwfn, "MCP response failure, aborting\n");
  1840. return rc;
  1841. }
  1842. do {
  1843. msleep(QED_MCP_HALT_SLEEP_MS);
  1844. cpu_state = qed_rd(p_hwfn, p_ptt, MCP_REG_CPU_STATE);
  1845. if (cpu_state & MCP_REG_CPU_STATE_SOFT_HALTED)
  1846. break;
  1847. } while (++cnt < QED_MCP_HALT_MAX_RETRIES);
  1848. if (cnt == QED_MCP_HALT_MAX_RETRIES) {
  1849. DP_NOTICE(p_hwfn,
  1850. "Failed to halt the MCP [CPU_MODE = 0x%08x, CPU_STATE = 0x%08x]\n",
  1851. qed_rd(p_hwfn, p_ptt, MCP_REG_CPU_MODE), cpu_state);
  1852. return -EBUSY;
  1853. }
  1854. qed_mcp_cmd_set_blocking(p_hwfn, true);
  1855. return 0;
  1856. }
  1857. #define QED_MCP_RESUME_SLEEP_MS 10
  1858. int qed_mcp_resume(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
  1859. {
  1860. u32 cpu_mode, cpu_state;
  1861. qed_wr(p_hwfn, p_ptt, MCP_REG_CPU_STATE, 0xffffffff);
  1862. cpu_mode = qed_rd(p_hwfn, p_ptt, MCP_REG_CPU_MODE);
  1863. cpu_mode &= ~MCP_REG_CPU_MODE_SOFT_HALT;
  1864. qed_wr(p_hwfn, p_ptt, MCP_REG_CPU_MODE, cpu_mode);
  1865. msleep(QED_MCP_RESUME_SLEEP_MS);
  1866. cpu_state = qed_rd(p_hwfn, p_ptt, MCP_REG_CPU_STATE);
  1867. if (cpu_state & MCP_REG_CPU_STATE_SOFT_HALTED) {
  1868. DP_NOTICE(p_hwfn,
  1869. "Failed to resume the MCP [CPU_MODE = 0x%08x, CPU_STATE = 0x%08x]\n",
  1870. cpu_mode, cpu_state);
  1871. return -EBUSY;
  1872. }
  1873. qed_mcp_cmd_set_blocking(p_hwfn, false);
  1874. return 0;
  1875. }
  1876. int qed_mcp_ov_update_current_config(struct qed_hwfn *p_hwfn,
  1877. struct qed_ptt *p_ptt,
  1878. enum qed_ov_client client)
  1879. {
  1880. u32 resp = 0, param = 0;
  1881. u32 drv_mb_param;
  1882. int rc;
  1883. switch (client) {
  1884. case QED_OV_CLIENT_DRV:
  1885. drv_mb_param = DRV_MB_PARAM_OV_CURR_CFG_OS;
  1886. break;
  1887. case QED_OV_CLIENT_USER:
  1888. drv_mb_param = DRV_MB_PARAM_OV_CURR_CFG_OTHER;
  1889. break;
  1890. case QED_OV_CLIENT_VENDOR_SPEC:
  1891. drv_mb_param = DRV_MB_PARAM_OV_CURR_CFG_VENDOR_SPEC;
  1892. break;
  1893. default:
  1894. DP_NOTICE(p_hwfn, "Invalid client type %d\n", client);
  1895. return -EINVAL;
  1896. }
  1897. rc = qed_mcp_cmd(p_hwfn, p_ptt, DRV_MSG_CODE_OV_UPDATE_CURR_CFG,
  1898. drv_mb_param, &resp, &param);
  1899. if (rc)
  1900. DP_ERR(p_hwfn, "MCP response failure, aborting\n");
  1901. return rc;
  1902. }
  1903. int qed_mcp_ov_update_driver_state(struct qed_hwfn *p_hwfn,
  1904. struct qed_ptt *p_ptt,
  1905. enum qed_ov_driver_state drv_state)
  1906. {
  1907. u32 resp = 0, param = 0;
  1908. u32 drv_mb_param;
  1909. int rc;
  1910. switch (drv_state) {
  1911. case QED_OV_DRIVER_STATE_NOT_LOADED:
  1912. drv_mb_param = DRV_MSG_CODE_OV_UPDATE_DRIVER_STATE_NOT_LOADED;
  1913. break;
  1914. case QED_OV_DRIVER_STATE_DISABLED:
  1915. drv_mb_param = DRV_MSG_CODE_OV_UPDATE_DRIVER_STATE_DISABLED;
  1916. break;
  1917. case QED_OV_DRIVER_STATE_ACTIVE:
  1918. drv_mb_param = DRV_MSG_CODE_OV_UPDATE_DRIVER_STATE_ACTIVE;
  1919. break;
  1920. default:
  1921. DP_NOTICE(p_hwfn, "Invalid driver state %d\n", drv_state);
  1922. return -EINVAL;
  1923. }
  1924. rc = qed_mcp_cmd(p_hwfn, p_ptt, DRV_MSG_CODE_OV_UPDATE_DRIVER_STATE,
  1925. drv_mb_param, &resp, &param);
  1926. if (rc)
  1927. DP_ERR(p_hwfn, "Failed to send driver state\n");
  1928. return rc;
  1929. }
  1930. int qed_mcp_ov_update_mtu(struct qed_hwfn *p_hwfn,
  1931. struct qed_ptt *p_ptt, u16 mtu)
  1932. {
  1933. u32 resp = 0, param = 0;
  1934. u32 drv_mb_param;
  1935. int rc;
  1936. drv_mb_param = (u32)mtu << DRV_MB_PARAM_OV_MTU_SIZE_SHIFT;
  1937. rc = qed_mcp_cmd(p_hwfn, p_ptt, DRV_MSG_CODE_OV_UPDATE_MTU,
  1938. drv_mb_param, &resp, &param);
  1939. if (rc)
  1940. DP_ERR(p_hwfn, "Failed to send mtu value, rc = %d\n", rc);
  1941. return rc;
  1942. }
  1943. int qed_mcp_ov_update_mac(struct qed_hwfn *p_hwfn,
  1944. struct qed_ptt *p_ptt, u8 *mac)
  1945. {
  1946. struct qed_mcp_mb_params mb_params;
  1947. u32 mfw_mac[2];
  1948. int rc;
  1949. memset(&mb_params, 0, sizeof(mb_params));
  1950. mb_params.cmd = DRV_MSG_CODE_SET_VMAC;
  1951. mb_params.param = DRV_MSG_CODE_VMAC_TYPE_MAC <<
  1952. DRV_MSG_CODE_VMAC_TYPE_SHIFT;
  1953. mb_params.param |= MCP_PF_ID(p_hwfn);
  1954. /* MCP is BE, and on LE platforms PCI would swap access to SHMEM
  1955. * in 32-bit granularity.
  1956. * So the MAC has to be set in native order [and not byte order],
  1957. * otherwise it would be read incorrectly by MFW after swap.
  1958. */
  1959. mfw_mac[0] = mac[0] << 24 | mac[1] << 16 | mac[2] << 8 | mac[3];
  1960. mfw_mac[1] = mac[4] << 24 | mac[5] << 16;
  1961. mb_params.p_data_src = (u8 *)mfw_mac;
  1962. mb_params.data_src_size = 8;
  1963. rc = qed_mcp_cmd_and_union(p_hwfn, p_ptt, &mb_params);
  1964. if (rc)
  1965. DP_ERR(p_hwfn, "Failed to send mac address, rc = %d\n", rc);
  1966. /* Store primary MAC for later possible WoL */
  1967. memcpy(p_hwfn->cdev->wol_mac, mac, ETH_ALEN);
  1968. return rc;
  1969. }
  1970. int qed_mcp_ov_update_wol(struct qed_hwfn *p_hwfn,
  1971. struct qed_ptt *p_ptt, enum qed_ov_wol wol)
  1972. {
  1973. u32 resp = 0, param = 0;
  1974. u32 drv_mb_param;
  1975. int rc;
  1976. if (p_hwfn->hw_info.b_wol_support == QED_WOL_SUPPORT_NONE) {
  1977. DP_VERBOSE(p_hwfn, QED_MSG_SP,
  1978. "Can't change WoL configuration when WoL isn't supported\n");
  1979. return -EINVAL;
  1980. }
  1981. switch (wol) {
  1982. case QED_OV_WOL_DEFAULT:
  1983. drv_mb_param = DRV_MB_PARAM_WOL_DEFAULT;
  1984. break;
  1985. case QED_OV_WOL_DISABLED:
  1986. drv_mb_param = DRV_MB_PARAM_WOL_DISABLED;
  1987. break;
  1988. case QED_OV_WOL_ENABLED:
  1989. drv_mb_param = DRV_MB_PARAM_WOL_ENABLED;
  1990. break;
  1991. default:
  1992. DP_ERR(p_hwfn, "Invalid wol state %d\n", wol);
  1993. return -EINVAL;
  1994. }
  1995. rc = qed_mcp_cmd(p_hwfn, p_ptt, DRV_MSG_CODE_OV_UPDATE_WOL,
  1996. drv_mb_param, &resp, &param);
  1997. if (rc)
  1998. DP_ERR(p_hwfn, "Failed to send wol mode, rc = %d\n", rc);
  1999. /* Store the WoL update for a future unload */
  2000. p_hwfn->cdev->wol_config = (u8)wol;
  2001. return rc;
  2002. }
  2003. int qed_mcp_ov_update_eswitch(struct qed_hwfn *p_hwfn,
  2004. struct qed_ptt *p_ptt,
  2005. enum qed_ov_eswitch eswitch)
  2006. {
  2007. u32 resp = 0, param = 0;
  2008. u32 drv_mb_param;
  2009. int rc;
  2010. switch (eswitch) {
  2011. case QED_OV_ESWITCH_NONE:
  2012. drv_mb_param = DRV_MB_PARAM_ESWITCH_MODE_NONE;
  2013. break;
  2014. case QED_OV_ESWITCH_VEB:
  2015. drv_mb_param = DRV_MB_PARAM_ESWITCH_MODE_VEB;
  2016. break;
  2017. case QED_OV_ESWITCH_VEPA:
  2018. drv_mb_param = DRV_MB_PARAM_ESWITCH_MODE_VEPA;
  2019. break;
  2020. default:
  2021. DP_ERR(p_hwfn, "Invalid eswitch mode %d\n", eswitch);
  2022. return -EINVAL;
  2023. }
  2024. rc = qed_mcp_cmd(p_hwfn, p_ptt, DRV_MSG_CODE_OV_UPDATE_ESWITCH_MODE,
  2025. drv_mb_param, &resp, &param);
  2026. if (rc)
  2027. DP_ERR(p_hwfn, "Failed to send eswitch mode, rc = %d\n", rc);
  2028. return rc;
  2029. }
  2030. int qed_mcp_set_led(struct qed_hwfn *p_hwfn,
  2031. struct qed_ptt *p_ptt, enum qed_led_mode mode)
  2032. {
  2033. u32 resp = 0, param = 0, drv_mb_param;
  2034. int rc;
  2035. switch (mode) {
  2036. case QED_LED_MODE_ON:
  2037. drv_mb_param = DRV_MB_PARAM_SET_LED_MODE_ON;
  2038. break;
  2039. case QED_LED_MODE_OFF:
  2040. drv_mb_param = DRV_MB_PARAM_SET_LED_MODE_OFF;
  2041. break;
  2042. case QED_LED_MODE_RESTORE:
  2043. drv_mb_param = DRV_MB_PARAM_SET_LED_MODE_OPER;
  2044. break;
  2045. default:
  2046. DP_NOTICE(p_hwfn, "Invalid LED mode %d\n", mode);
  2047. return -EINVAL;
  2048. }
  2049. rc = qed_mcp_cmd(p_hwfn, p_ptt, DRV_MSG_CODE_SET_LED_MODE,
  2050. drv_mb_param, &resp, &param);
  2051. return rc;
  2052. }
  2053. int qed_mcp_mask_parities(struct qed_hwfn *p_hwfn,
  2054. struct qed_ptt *p_ptt, u32 mask_parities)
  2055. {
  2056. u32 resp = 0, param = 0;
  2057. int rc;
  2058. rc = qed_mcp_cmd(p_hwfn, p_ptt, DRV_MSG_CODE_MASK_PARITIES,
  2059. mask_parities, &resp, &param);
  2060. if (rc) {
  2061. DP_ERR(p_hwfn,
  2062. "MCP response failure for mask parities, aborting\n");
  2063. } else if (resp != FW_MSG_CODE_OK) {
  2064. DP_ERR(p_hwfn,
  2065. "MCP did not acknowledge mask parity request. Old MFW?\n");
  2066. rc = -EINVAL;
  2067. }
  2068. return rc;
  2069. }
  2070. int qed_mcp_nvm_read(struct qed_dev *cdev, u32 addr, u8 *p_buf, u32 len)
  2071. {
  2072. u32 bytes_left = len, offset = 0, bytes_to_copy, read_len = 0;
  2073. struct qed_hwfn *p_hwfn = QED_LEADING_HWFN(cdev);
  2074. u32 resp = 0, resp_param = 0;
  2075. struct qed_ptt *p_ptt;
  2076. int rc = 0;
  2077. p_ptt = qed_ptt_acquire(p_hwfn);
  2078. if (!p_ptt)
  2079. return -EBUSY;
  2080. while (bytes_left > 0) {
  2081. bytes_to_copy = min_t(u32, bytes_left, MCP_DRV_NVM_BUF_LEN);
  2082. rc = qed_mcp_nvm_rd_cmd(p_hwfn, p_ptt,
  2083. DRV_MSG_CODE_NVM_READ_NVRAM,
  2084. addr + offset +
  2085. (bytes_to_copy <<
  2086. DRV_MB_PARAM_NVM_LEN_OFFSET),
  2087. &resp, &resp_param,
  2088. &read_len,
  2089. (u32 *)(p_buf + offset));
  2090. if (rc || (resp != FW_MSG_CODE_NVM_OK)) {
  2091. DP_NOTICE(cdev, "MCP command rc = %d\n", rc);
  2092. break;
  2093. }
  2094. /* This can be a lengthy process, and it's possible scheduler
  2095. * isn't preemptable. Sleep a bit to prevent CPU hogging.
  2096. */
  2097. if (bytes_left % 0x1000 <
  2098. (bytes_left - read_len) % 0x1000)
  2099. usleep_range(1000, 2000);
  2100. offset += read_len;
  2101. bytes_left -= read_len;
  2102. }
  2103. cdev->mcp_nvm_resp = resp;
  2104. qed_ptt_release(p_hwfn, p_ptt);
  2105. return rc;
  2106. }
  2107. int qed_mcp_nvm_resp(struct qed_dev *cdev, u8 *p_buf)
  2108. {
  2109. struct qed_hwfn *p_hwfn = QED_LEADING_HWFN(cdev);
  2110. struct qed_ptt *p_ptt;
  2111. p_ptt = qed_ptt_acquire(p_hwfn);
  2112. if (!p_ptt)
  2113. return -EBUSY;
  2114. memcpy(p_buf, &cdev->mcp_nvm_resp, sizeof(cdev->mcp_nvm_resp));
  2115. qed_ptt_release(p_hwfn, p_ptt);
  2116. return 0;
  2117. }
  2118. int qed_mcp_nvm_put_file_begin(struct qed_dev *cdev, u32 addr)
  2119. {
  2120. struct qed_hwfn *p_hwfn = QED_LEADING_HWFN(cdev);
  2121. struct qed_ptt *p_ptt;
  2122. u32 resp, param;
  2123. int rc;
  2124. p_ptt = qed_ptt_acquire(p_hwfn);
  2125. if (!p_ptt)
  2126. return -EBUSY;
  2127. rc = qed_mcp_cmd(p_hwfn, p_ptt, DRV_MSG_CODE_NVM_PUT_FILE_BEGIN, addr,
  2128. &resp, &param);
  2129. cdev->mcp_nvm_resp = resp;
  2130. qed_ptt_release(p_hwfn, p_ptt);
  2131. return rc;
  2132. }
  2133. int qed_mcp_nvm_write(struct qed_dev *cdev,
  2134. u32 cmd, u32 addr, u8 *p_buf, u32 len)
  2135. {
  2136. u32 buf_idx = 0, buf_size, nvm_cmd, nvm_offset, resp = 0, param;
  2137. struct qed_hwfn *p_hwfn = QED_LEADING_HWFN(cdev);
  2138. struct qed_ptt *p_ptt;
  2139. int rc = -EINVAL;
  2140. p_ptt = qed_ptt_acquire(p_hwfn);
  2141. if (!p_ptt)
  2142. return -EBUSY;
  2143. switch (cmd) {
  2144. case QED_PUT_FILE_DATA:
  2145. nvm_cmd = DRV_MSG_CODE_NVM_PUT_FILE_DATA;
  2146. break;
  2147. case QED_NVM_WRITE_NVRAM:
  2148. nvm_cmd = DRV_MSG_CODE_NVM_WRITE_NVRAM;
  2149. break;
  2150. default:
  2151. DP_NOTICE(p_hwfn, "Invalid nvm write command 0x%x\n", cmd);
  2152. rc = -EINVAL;
  2153. goto out;
  2154. }
  2155. while (buf_idx < len) {
  2156. buf_size = min_t(u32, (len - buf_idx), MCP_DRV_NVM_BUF_LEN);
  2157. nvm_offset = ((buf_size << DRV_MB_PARAM_NVM_LEN_OFFSET) |
  2158. addr) + buf_idx;
  2159. rc = qed_mcp_nvm_wr_cmd(p_hwfn, p_ptt, nvm_cmd, nvm_offset,
  2160. &resp, &param, buf_size,
  2161. (u32 *)&p_buf[buf_idx]);
  2162. if (rc) {
  2163. DP_NOTICE(cdev, "nvm write failed, rc = %d\n", rc);
  2164. resp = FW_MSG_CODE_ERROR;
  2165. break;
  2166. }
  2167. if (resp != FW_MSG_CODE_OK &&
  2168. resp != FW_MSG_CODE_NVM_OK &&
  2169. resp != FW_MSG_CODE_NVM_PUT_FILE_FINISH_OK) {
  2170. DP_NOTICE(cdev,
  2171. "nvm write failed, resp = 0x%08x\n", resp);
  2172. rc = -EINVAL;
  2173. break;
  2174. }
  2175. /* This can be a lengthy process, and it's possible scheduler
  2176. * isn't pre-emptable. Sleep a bit to prevent CPU hogging.
  2177. */
  2178. if (buf_idx % 0x1000 > (buf_idx + buf_size) % 0x1000)
  2179. usleep_range(1000, 2000);
  2180. buf_idx += buf_size;
  2181. }
  2182. cdev->mcp_nvm_resp = resp;
  2183. out:
  2184. qed_ptt_release(p_hwfn, p_ptt);
  2185. return rc;
  2186. }
  2187. int qed_mcp_phy_sfp_read(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt,
  2188. u32 port, u32 addr, u32 offset, u32 len, u8 *p_buf)
  2189. {
  2190. u32 bytes_left, bytes_to_copy, buf_size, nvm_offset = 0;
  2191. u32 resp, param;
  2192. int rc;
  2193. nvm_offset |= (port << DRV_MB_PARAM_TRANSCEIVER_PORT_OFFSET) &
  2194. DRV_MB_PARAM_TRANSCEIVER_PORT_MASK;
  2195. nvm_offset |= (addr << DRV_MB_PARAM_TRANSCEIVER_I2C_ADDRESS_OFFSET) &
  2196. DRV_MB_PARAM_TRANSCEIVER_I2C_ADDRESS_MASK;
  2197. addr = offset;
  2198. offset = 0;
  2199. bytes_left = len;
  2200. while (bytes_left > 0) {
  2201. bytes_to_copy = min_t(u32, bytes_left,
  2202. MAX_I2C_TRANSACTION_SIZE);
  2203. nvm_offset &= (DRV_MB_PARAM_TRANSCEIVER_I2C_ADDRESS_MASK |
  2204. DRV_MB_PARAM_TRANSCEIVER_PORT_MASK);
  2205. nvm_offset |= ((addr + offset) <<
  2206. DRV_MB_PARAM_TRANSCEIVER_OFFSET_OFFSET) &
  2207. DRV_MB_PARAM_TRANSCEIVER_OFFSET_MASK;
  2208. nvm_offset |= (bytes_to_copy <<
  2209. DRV_MB_PARAM_TRANSCEIVER_SIZE_OFFSET) &
  2210. DRV_MB_PARAM_TRANSCEIVER_SIZE_MASK;
  2211. rc = qed_mcp_nvm_rd_cmd(p_hwfn, p_ptt,
  2212. DRV_MSG_CODE_TRANSCEIVER_READ,
  2213. nvm_offset, &resp, &param, &buf_size,
  2214. (u32 *)(p_buf + offset));
  2215. if (rc) {
  2216. DP_NOTICE(p_hwfn,
  2217. "Failed to send a transceiver read command to the MFW. rc = %d.\n",
  2218. rc);
  2219. return rc;
  2220. }
  2221. if (resp == FW_MSG_CODE_TRANSCEIVER_NOT_PRESENT)
  2222. return -ENODEV;
  2223. else if (resp != FW_MSG_CODE_TRANSCEIVER_DIAG_OK)
  2224. return -EINVAL;
  2225. offset += buf_size;
  2226. bytes_left -= buf_size;
  2227. }
  2228. return 0;
  2229. }
  2230. int qed_mcp_bist_register_test(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
  2231. {
  2232. u32 drv_mb_param = 0, rsp, param;
  2233. int rc = 0;
  2234. drv_mb_param = (DRV_MB_PARAM_BIST_REGISTER_TEST <<
  2235. DRV_MB_PARAM_BIST_TEST_INDEX_SHIFT);
  2236. rc = qed_mcp_cmd(p_hwfn, p_ptt, DRV_MSG_CODE_BIST_TEST,
  2237. drv_mb_param, &rsp, &param);
  2238. if (rc)
  2239. return rc;
  2240. if (((rsp & FW_MSG_CODE_MASK) != FW_MSG_CODE_OK) ||
  2241. (param != DRV_MB_PARAM_BIST_RC_PASSED))
  2242. rc = -EAGAIN;
  2243. return rc;
  2244. }
  2245. int qed_mcp_bist_clock_test(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
  2246. {
  2247. u32 drv_mb_param, rsp, param;
  2248. int rc = 0;
  2249. drv_mb_param = (DRV_MB_PARAM_BIST_CLOCK_TEST <<
  2250. DRV_MB_PARAM_BIST_TEST_INDEX_SHIFT);
  2251. rc = qed_mcp_cmd(p_hwfn, p_ptt, DRV_MSG_CODE_BIST_TEST,
  2252. drv_mb_param, &rsp, &param);
  2253. if (rc)
  2254. return rc;
  2255. if (((rsp & FW_MSG_CODE_MASK) != FW_MSG_CODE_OK) ||
  2256. (param != DRV_MB_PARAM_BIST_RC_PASSED))
  2257. rc = -EAGAIN;
  2258. return rc;
  2259. }
  2260. int qed_mcp_bist_nvm_get_num_images(struct qed_hwfn *p_hwfn,
  2261. struct qed_ptt *p_ptt,
  2262. u32 *num_images)
  2263. {
  2264. u32 drv_mb_param = 0, rsp;
  2265. int rc = 0;
  2266. drv_mb_param = (DRV_MB_PARAM_BIST_NVM_TEST_NUM_IMAGES <<
  2267. DRV_MB_PARAM_BIST_TEST_INDEX_SHIFT);
  2268. rc = qed_mcp_cmd(p_hwfn, p_ptt, DRV_MSG_CODE_BIST_TEST,
  2269. drv_mb_param, &rsp, num_images);
  2270. if (rc)
  2271. return rc;
  2272. if (((rsp & FW_MSG_CODE_MASK) != FW_MSG_CODE_OK))
  2273. rc = -EINVAL;
  2274. return rc;
  2275. }
  2276. int qed_mcp_bist_nvm_get_image_att(struct qed_hwfn *p_hwfn,
  2277. struct qed_ptt *p_ptt,
  2278. struct bist_nvm_image_att *p_image_att,
  2279. u32 image_index)
  2280. {
  2281. u32 buf_size = 0, param, resp = 0, resp_param = 0;
  2282. int rc;
  2283. param = DRV_MB_PARAM_BIST_NVM_TEST_IMAGE_BY_INDEX <<
  2284. DRV_MB_PARAM_BIST_TEST_INDEX_SHIFT;
  2285. param |= image_index << DRV_MB_PARAM_BIST_TEST_IMAGE_INDEX_SHIFT;
  2286. rc = qed_mcp_nvm_rd_cmd(p_hwfn, p_ptt,
  2287. DRV_MSG_CODE_BIST_TEST, param,
  2288. &resp, &resp_param,
  2289. &buf_size,
  2290. (u32 *)p_image_att);
  2291. if (rc)
  2292. return rc;
  2293. if (((resp & FW_MSG_CODE_MASK) != FW_MSG_CODE_OK) ||
  2294. (p_image_att->return_code != 1))
  2295. rc = -EINVAL;
  2296. return rc;
  2297. }
  2298. int qed_mcp_nvm_info_populate(struct qed_hwfn *p_hwfn)
  2299. {
  2300. struct qed_nvm_image_info nvm_info;
  2301. struct qed_ptt *p_ptt;
  2302. int rc;
  2303. u32 i;
  2304. if (p_hwfn->nvm_info.valid)
  2305. return 0;
  2306. p_ptt = qed_ptt_acquire(p_hwfn);
  2307. if (!p_ptt) {
  2308. DP_ERR(p_hwfn, "failed to acquire ptt\n");
  2309. return -EBUSY;
  2310. }
  2311. /* Acquire from MFW the amount of available images */
  2312. nvm_info.num_images = 0;
  2313. rc = qed_mcp_bist_nvm_get_num_images(p_hwfn,
  2314. p_ptt, &nvm_info.num_images);
  2315. if (rc == -EOPNOTSUPP) {
  2316. DP_INFO(p_hwfn, "DRV_MSG_CODE_BIST_TEST is not supported\n");
  2317. goto out;
  2318. } else if (rc || !nvm_info.num_images) {
  2319. DP_ERR(p_hwfn, "Failed getting number of images\n");
  2320. goto err0;
  2321. }
  2322. nvm_info.image_att = kmalloc_array(nvm_info.num_images,
  2323. sizeof(struct bist_nvm_image_att),
  2324. GFP_KERNEL);
  2325. if (!nvm_info.image_att) {
  2326. rc = -ENOMEM;
  2327. goto err0;
  2328. }
  2329. /* Iterate over images and get their attributes */
  2330. for (i = 0; i < nvm_info.num_images; i++) {
  2331. rc = qed_mcp_bist_nvm_get_image_att(p_hwfn, p_ptt,
  2332. &nvm_info.image_att[i], i);
  2333. if (rc) {
  2334. DP_ERR(p_hwfn,
  2335. "Failed getting image index %d attributes\n", i);
  2336. goto err1;
  2337. }
  2338. DP_VERBOSE(p_hwfn, QED_MSG_SP, "image index %d, size %x\n", i,
  2339. nvm_info.image_att[i].len);
  2340. }
  2341. out:
  2342. /* Update hwfn's nvm_info */
  2343. if (nvm_info.num_images) {
  2344. p_hwfn->nvm_info.num_images = nvm_info.num_images;
  2345. kfree(p_hwfn->nvm_info.image_att);
  2346. p_hwfn->nvm_info.image_att = nvm_info.image_att;
  2347. p_hwfn->nvm_info.valid = true;
  2348. }
  2349. qed_ptt_release(p_hwfn, p_ptt);
  2350. return 0;
  2351. err1:
  2352. kfree(nvm_info.image_att);
  2353. err0:
  2354. qed_ptt_release(p_hwfn, p_ptt);
  2355. return rc;
  2356. }
  2357. int
  2358. qed_mcp_get_nvm_image_att(struct qed_hwfn *p_hwfn,
  2359. enum qed_nvm_images image_id,
  2360. struct qed_nvm_image_att *p_image_att)
  2361. {
  2362. enum nvm_image_type type;
  2363. u32 i;
  2364. /* Translate image_id into MFW definitions */
  2365. switch (image_id) {
  2366. case QED_NVM_IMAGE_ISCSI_CFG:
  2367. type = NVM_TYPE_ISCSI_CFG;
  2368. break;
  2369. case QED_NVM_IMAGE_FCOE_CFG:
  2370. type = NVM_TYPE_FCOE_CFG;
  2371. break;
  2372. case QED_NVM_IMAGE_NVM_CFG1:
  2373. type = NVM_TYPE_NVM_CFG1;
  2374. break;
  2375. case QED_NVM_IMAGE_DEFAULT_CFG:
  2376. type = NVM_TYPE_DEFAULT_CFG;
  2377. break;
  2378. case QED_NVM_IMAGE_NVM_META:
  2379. type = NVM_TYPE_META;
  2380. break;
  2381. default:
  2382. DP_NOTICE(p_hwfn, "Unknown request of image_id %08x\n",
  2383. image_id);
  2384. return -EINVAL;
  2385. }
  2386. qed_mcp_nvm_info_populate(p_hwfn);
  2387. for (i = 0; i < p_hwfn->nvm_info.num_images; i++)
  2388. if (type == p_hwfn->nvm_info.image_att[i].image_type)
  2389. break;
  2390. if (i == p_hwfn->nvm_info.num_images) {
  2391. DP_VERBOSE(p_hwfn, QED_MSG_STORAGE,
  2392. "Failed to find nvram image of type %08x\n",
  2393. image_id);
  2394. return -ENOENT;
  2395. }
  2396. p_image_att->start_addr = p_hwfn->nvm_info.image_att[i].nvm_start_addr;
  2397. p_image_att->length = p_hwfn->nvm_info.image_att[i].len;
  2398. return 0;
  2399. }
  2400. int qed_mcp_get_nvm_image(struct qed_hwfn *p_hwfn,
  2401. enum qed_nvm_images image_id,
  2402. u8 *p_buffer, u32 buffer_len)
  2403. {
  2404. struct qed_nvm_image_att image_att;
  2405. int rc;
  2406. memset(p_buffer, 0, buffer_len);
  2407. rc = qed_mcp_get_nvm_image_att(p_hwfn, image_id, &image_att);
  2408. if (rc)
  2409. return rc;
  2410. /* Validate sizes - both the image's and the supplied buffer's */
  2411. if (image_att.length <= 4) {
  2412. DP_VERBOSE(p_hwfn, QED_MSG_STORAGE,
  2413. "Image [%d] is too small - only %d bytes\n",
  2414. image_id, image_att.length);
  2415. return -EINVAL;
  2416. }
  2417. if (image_att.length > buffer_len) {
  2418. DP_VERBOSE(p_hwfn,
  2419. QED_MSG_STORAGE,
  2420. "Image [%d] is too big - %08x bytes where only %08x are available\n",
  2421. image_id, image_att.length, buffer_len);
  2422. return -ENOMEM;
  2423. }
  2424. return qed_mcp_nvm_read(p_hwfn->cdev, image_att.start_addr,
  2425. p_buffer, image_att.length);
  2426. }
  2427. static enum resource_id_enum qed_mcp_get_mfw_res_id(enum qed_resources res_id)
  2428. {
  2429. enum resource_id_enum mfw_res_id = RESOURCE_NUM_INVALID;
  2430. switch (res_id) {
  2431. case QED_SB:
  2432. mfw_res_id = RESOURCE_NUM_SB_E;
  2433. break;
  2434. case QED_L2_QUEUE:
  2435. mfw_res_id = RESOURCE_NUM_L2_QUEUE_E;
  2436. break;
  2437. case QED_VPORT:
  2438. mfw_res_id = RESOURCE_NUM_VPORT_E;
  2439. break;
  2440. case QED_RSS_ENG:
  2441. mfw_res_id = RESOURCE_NUM_RSS_ENGINES_E;
  2442. break;
  2443. case QED_PQ:
  2444. mfw_res_id = RESOURCE_NUM_PQ_E;
  2445. break;
  2446. case QED_RL:
  2447. mfw_res_id = RESOURCE_NUM_RL_E;
  2448. break;
  2449. case QED_MAC:
  2450. case QED_VLAN:
  2451. /* Each VFC resource can accommodate both a MAC and a VLAN */
  2452. mfw_res_id = RESOURCE_VFC_FILTER_E;
  2453. break;
  2454. case QED_ILT:
  2455. mfw_res_id = RESOURCE_ILT_E;
  2456. break;
  2457. case QED_LL2_QUEUE:
  2458. mfw_res_id = RESOURCE_LL2_QUEUE_E;
  2459. break;
  2460. case QED_RDMA_CNQ_RAM:
  2461. case QED_CMDQS_CQS:
  2462. /* CNQ/CMDQS are the same resource */
  2463. mfw_res_id = RESOURCE_CQS_E;
  2464. break;
  2465. case QED_RDMA_STATS_QUEUE:
  2466. mfw_res_id = RESOURCE_RDMA_STATS_QUEUE_E;
  2467. break;
  2468. case QED_BDQ:
  2469. mfw_res_id = RESOURCE_BDQ_E;
  2470. break;
  2471. default:
  2472. break;
  2473. }
  2474. return mfw_res_id;
  2475. }
  2476. #define QED_RESC_ALLOC_VERSION_MAJOR 2
  2477. #define QED_RESC_ALLOC_VERSION_MINOR 0
  2478. #define QED_RESC_ALLOC_VERSION \
  2479. ((QED_RESC_ALLOC_VERSION_MAJOR << \
  2480. DRV_MB_PARAM_RESOURCE_ALLOC_VERSION_MAJOR_SHIFT) | \
  2481. (QED_RESC_ALLOC_VERSION_MINOR << \
  2482. DRV_MB_PARAM_RESOURCE_ALLOC_VERSION_MINOR_SHIFT))
  2483. struct qed_resc_alloc_in_params {
  2484. u32 cmd;
  2485. enum qed_resources res_id;
  2486. u32 resc_max_val;
  2487. };
  2488. struct qed_resc_alloc_out_params {
  2489. u32 mcp_resp;
  2490. u32 mcp_param;
  2491. u32 resc_num;
  2492. u32 resc_start;
  2493. u32 vf_resc_num;
  2494. u32 vf_resc_start;
  2495. u32 flags;
  2496. };
  2497. static int
  2498. qed_mcp_resc_allocation_msg(struct qed_hwfn *p_hwfn,
  2499. struct qed_ptt *p_ptt,
  2500. struct qed_resc_alloc_in_params *p_in_params,
  2501. struct qed_resc_alloc_out_params *p_out_params)
  2502. {
  2503. struct qed_mcp_mb_params mb_params;
  2504. struct resource_info mfw_resc_info;
  2505. int rc;
  2506. memset(&mfw_resc_info, 0, sizeof(mfw_resc_info));
  2507. mfw_resc_info.res_id = qed_mcp_get_mfw_res_id(p_in_params->res_id);
  2508. if (mfw_resc_info.res_id == RESOURCE_NUM_INVALID) {
  2509. DP_ERR(p_hwfn,
  2510. "Failed to match resource %d [%s] with the MFW resources\n",
  2511. p_in_params->res_id,
  2512. qed_hw_get_resc_name(p_in_params->res_id));
  2513. return -EINVAL;
  2514. }
  2515. switch (p_in_params->cmd) {
  2516. case DRV_MSG_SET_RESOURCE_VALUE_MSG:
  2517. mfw_resc_info.size = p_in_params->resc_max_val;
  2518. /* Fallthrough */
  2519. case DRV_MSG_GET_RESOURCE_ALLOC_MSG:
  2520. break;
  2521. default:
  2522. DP_ERR(p_hwfn, "Unexpected resource alloc command [0x%08x]\n",
  2523. p_in_params->cmd);
  2524. return -EINVAL;
  2525. }
  2526. memset(&mb_params, 0, sizeof(mb_params));
  2527. mb_params.cmd = p_in_params->cmd;
  2528. mb_params.param = QED_RESC_ALLOC_VERSION;
  2529. mb_params.p_data_src = &mfw_resc_info;
  2530. mb_params.data_src_size = sizeof(mfw_resc_info);
  2531. mb_params.p_data_dst = mb_params.p_data_src;
  2532. mb_params.data_dst_size = mb_params.data_src_size;
  2533. DP_VERBOSE(p_hwfn,
  2534. QED_MSG_SP,
  2535. "Resource message request: cmd 0x%08x, res_id %d [%s], hsi_version %d.%d, val 0x%x\n",
  2536. p_in_params->cmd,
  2537. p_in_params->res_id,
  2538. qed_hw_get_resc_name(p_in_params->res_id),
  2539. QED_MFW_GET_FIELD(mb_params.param,
  2540. DRV_MB_PARAM_RESOURCE_ALLOC_VERSION_MAJOR),
  2541. QED_MFW_GET_FIELD(mb_params.param,
  2542. DRV_MB_PARAM_RESOURCE_ALLOC_VERSION_MINOR),
  2543. p_in_params->resc_max_val);
  2544. rc = qed_mcp_cmd_and_union(p_hwfn, p_ptt, &mb_params);
  2545. if (rc)
  2546. return rc;
  2547. p_out_params->mcp_resp = mb_params.mcp_resp;
  2548. p_out_params->mcp_param = mb_params.mcp_param;
  2549. p_out_params->resc_num = mfw_resc_info.size;
  2550. p_out_params->resc_start = mfw_resc_info.offset;
  2551. p_out_params->vf_resc_num = mfw_resc_info.vf_size;
  2552. p_out_params->vf_resc_start = mfw_resc_info.vf_offset;
  2553. p_out_params->flags = mfw_resc_info.flags;
  2554. DP_VERBOSE(p_hwfn,
  2555. QED_MSG_SP,
  2556. "Resource message response: mfw_hsi_version %d.%d, num 0x%x, start 0x%x, vf_num 0x%x, vf_start 0x%x, flags 0x%08x\n",
  2557. QED_MFW_GET_FIELD(p_out_params->mcp_param,
  2558. FW_MB_PARAM_RESOURCE_ALLOC_VERSION_MAJOR),
  2559. QED_MFW_GET_FIELD(p_out_params->mcp_param,
  2560. FW_MB_PARAM_RESOURCE_ALLOC_VERSION_MINOR),
  2561. p_out_params->resc_num,
  2562. p_out_params->resc_start,
  2563. p_out_params->vf_resc_num,
  2564. p_out_params->vf_resc_start, p_out_params->flags);
  2565. return 0;
  2566. }
  2567. int
  2568. qed_mcp_set_resc_max_val(struct qed_hwfn *p_hwfn,
  2569. struct qed_ptt *p_ptt,
  2570. enum qed_resources res_id,
  2571. u32 resc_max_val, u32 *p_mcp_resp)
  2572. {
  2573. struct qed_resc_alloc_out_params out_params;
  2574. struct qed_resc_alloc_in_params in_params;
  2575. int rc;
  2576. memset(&in_params, 0, sizeof(in_params));
  2577. in_params.cmd = DRV_MSG_SET_RESOURCE_VALUE_MSG;
  2578. in_params.res_id = res_id;
  2579. in_params.resc_max_val = resc_max_val;
  2580. memset(&out_params, 0, sizeof(out_params));
  2581. rc = qed_mcp_resc_allocation_msg(p_hwfn, p_ptt, &in_params,
  2582. &out_params);
  2583. if (rc)
  2584. return rc;
  2585. *p_mcp_resp = out_params.mcp_resp;
  2586. return 0;
  2587. }
  2588. int
  2589. qed_mcp_get_resc_info(struct qed_hwfn *p_hwfn,
  2590. struct qed_ptt *p_ptt,
  2591. enum qed_resources res_id,
  2592. u32 *p_mcp_resp, u32 *p_resc_num, u32 *p_resc_start)
  2593. {
  2594. struct qed_resc_alloc_out_params out_params;
  2595. struct qed_resc_alloc_in_params in_params;
  2596. int rc;
  2597. memset(&in_params, 0, sizeof(in_params));
  2598. in_params.cmd = DRV_MSG_GET_RESOURCE_ALLOC_MSG;
  2599. in_params.res_id = res_id;
  2600. memset(&out_params, 0, sizeof(out_params));
  2601. rc = qed_mcp_resc_allocation_msg(p_hwfn, p_ptt, &in_params,
  2602. &out_params);
  2603. if (rc)
  2604. return rc;
  2605. *p_mcp_resp = out_params.mcp_resp;
  2606. if (*p_mcp_resp == FW_MSG_CODE_RESOURCE_ALLOC_OK) {
  2607. *p_resc_num = out_params.resc_num;
  2608. *p_resc_start = out_params.resc_start;
  2609. }
  2610. return 0;
  2611. }
  2612. int qed_mcp_initiate_pf_flr(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
  2613. {
  2614. u32 mcp_resp, mcp_param;
  2615. return qed_mcp_cmd(p_hwfn, p_ptt, DRV_MSG_CODE_INITIATE_PF_FLR, 0,
  2616. &mcp_resp, &mcp_param);
  2617. }
  2618. static int qed_mcp_resource_cmd(struct qed_hwfn *p_hwfn,
  2619. struct qed_ptt *p_ptt,
  2620. u32 param, u32 *p_mcp_resp, u32 *p_mcp_param)
  2621. {
  2622. int rc;
  2623. rc = qed_mcp_cmd(p_hwfn, p_ptt, DRV_MSG_CODE_RESOURCE_CMD, param,
  2624. p_mcp_resp, p_mcp_param);
  2625. if (rc)
  2626. return rc;
  2627. if (*p_mcp_resp == FW_MSG_CODE_UNSUPPORTED) {
  2628. DP_INFO(p_hwfn,
  2629. "The resource command is unsupported by the MFW\n");
  2630. return -EINVAL;
  2631. }
  2632. if (*p_mcp_param == RESOURCE_OPCODE_UNKNOWN_CMD) {
  2633. u8 opcode = QED_MFW_GET_FIELD(param, RESOURCE_CMD_REQ_OPCODE);
  2634. DP_NOTICE(p_hwfn,
  2635. "The resource command is unknown to the MFW [param 0x%08x, opcode %d]\n",
  2636. param, opcode);
  2637. return -EINVAL;
  2638. }
  2639. return rc;
  2640. }
  2641. static int
  2642. __qed_mcp_resc_lock(struct qed_hwfn *p_hwfn,
  2643. struct qed_ptt *p_ptt,
  2644. struct qed_resc_lock_params *p_params)
  2645. {
  2646. u32 param = 0, mcp_resp, mcp_param;
  2647. u8 opcode;
  2648. int rc;
  2649. switch (p_params->timeout) {
  2650. case QED_MCP_RESC_LOCK_TO_DEFAULT:
  2651. opcode = RESOURCE_OPCODE_REQ;
  2652. p_params->timeout = 0;
  2653. break;
  2654. case QED_MCP_RESC_LOCK_TO_NONE:
  2655. opcode = RESOURCE_OPCODE_REQ_WO_AGING;
  2656. p_params->timeout = 0;
  2657. break;
  2658. default:
  2659. opcode = RESOURCE_OPCODE_REQ_W_AGING;
  2660. break;
  2661. }
  2662. QED_MFW_SET_FIELD(param, RESOURCE_CMD_REQ_RESC, p_params->resource);
  2663. QED_MFW_SET_FIELD(param, RESOURCE_CMD_REQ_OPCODE, opcode);
  2664. QED_MFW_SET_FIELD(param, RESOURCE_CMD_REQ_AGE, p_params->timeout);
  2665. DP_VERBOSE(p_hwfn,
  2666. QED_MSG_SP,
  2667. "Resource lock request: param 0x%08x [age %d, opcode %d, resource %d]\n",
  2668. param, p_params->timeout, opcode, p_params->resource);
  2669. /* Attempt to acquire the resource */
  2670. rc = qed_mcp_resource_cmd(p_hwfn, p_ptt, param, &mcp_resp, &mcp_param);
  2671. if (rc)
  2672. return rc;
  2673. /* Analyze the response */
  2674. p_params->owner = QED_MFW_GET_FIELD(mcp_param, RESOURCE_CMD_RSP_OWNER);
  2675. opcode = QED_MFW_GET_FIELD(mcp_param, RESOURCE_CMD_RSP_OPCODE);
  2676. DP_VERBOSE(p_hwfn,
  2677. QED_MSG_SP,
  2678. "Resource lock response: mcp_param 0x%08x [opcode %d, owner %d]\n",
  2679. mcp_param, opcode, p_params->owner);
  2680. switch (opcode) {
  2681. case RESOURCE_OPCODE_GNT:
  2682. p_params->b_granted = true;
  2683. break;
  2684. case RESOURCE_OPCODE_BUSY:
  2685. p_params->b_granted = false;
  2686. break;
  2687. default:
  2688. DP_NOTICE(p_hwfn,
  2689. "Unexpected opcode in resource lock response [mcp_param 0x%08x, opcode %d]\n",
  2690. mcp_param, opcode);
  2691. return -EINVAL;
  2692. }
  2693. return 0;
  2694. }
  2695. int
  2696. qed_mcp_resc_lock(struct qed_hwfn *p_hwfn,
  2697. struct qed_ptt *p_ptt, struct qed_resc_lock_params *p_params)
  2698. {
  2699. u32 retry_cnt = 0;
  2700. int rc;
  2701. do {
  2702. /* No need for an interval before the first iteration */
  2703. if (retry_cnt) {
  2704. if (p_params->sleep_b4_retry) {
  2705. u16 retry_interval_in_ms =
  2706. DIV_ROUND_UP(p_params->retry_interval,
  2707. 1000);
  2708. msleep(retry_interval_in_ms);
  2709. } else {
  2710. udelay(p_params->retry_interval);
  2711. }
  2712. }
  2713. rc = __qed_mcp_resc_lock(p_hwfn, p_ptt, p_params);
  2714. if (rc)
  2715. return rc;
  2716. if (p_params->b_granted)
  2717. break;
  2718. } while (retry_cnt++ < p_params->retry_num);
  2719. return 0;
  2720. }
  2721. int
  2722. qed_mcp_resc_unlock(struct qed_hwfn *p_hwfn,
  2723. struct qed_ptt *p_ptt,
  2724. struct qed_resc_unlock_params *p_params)
  2725. {
  2726. u32 param = 0, mcp_resp, mcp_param;
  2727. u8 opcode;
  2728. int rc;
  2729. opcode = p_params->b_force ? RESOURCE_OPCODE_FORCE_RELEASE
  2730. : RESOURCE_OPCODE_RELEASE;
  2731. QED_MFW_SET_FIELD(param, RESOURCE_CMD_REQ_RESC, p_params->resource);
  2732. QED_MFW_SET_FIELD(param, RESOURCE_CMD_REQ_OPCODE, opcode);
  2733. DP_VERBOSE(p_hwfn, QED_MSG_SP,
  2734. "Resource unlock request: param 0x%08x [opcode %d, resource %d]\n",
  2735. param, opcode, p_params->resource);
  2736. /* Attempt to release the resource */
  2737. rc = qed_mcp_resource_cmd(p_hwfn, p_ptt, param, &mcp_resp, &mcp_param);
  2738. if (rc)
  2739. return rc;
  2740. /* Analyze the response */
  2741. opcode = QED_MFW_GET_FIELD(mcp_param, RESOURCE_CMD_RSP_OPCODE);
  2742. DP_VERBOSE(p_hwfn, QED_MSG_SP,
  2743. "Resource unlock response: mcp_param 0x%08x [opcode %d]\n",
  2744. mcp_param, opcode);
  2745. switch (opcode) {
  2746. case RESOURCE_OPCODE_RELEASED_PREVIOUS:
  2747. DP_INFO(p_hwfn,
  2748. "Resource unlock request for an already released resource [%d]\n",
  2749. p_params->resource);
  2750. /* Fallthrough */
  2751. case RESOURCE_OPCODE_RELEASED:
  2752. p_params->b_released = true;
  2753. break;
  2754. case RESOURCE_OPCODE_WRONG_OWNER:
  2755. p_params->b_released = false;
  2756. break;
  2757. default:
  2758. DP_NOTICE(p_hwfn,
  2759. "Unexpected opcode in resource unlock response [mcp_param 0x%08x, opcode %d]\n",
  2760. mcp_param, opcode);
  2761. return -EINVAL;
  2762. }
  2763. return 0;
  2764. }
  2765. void qed_mcp_resc_lock_default_init(struct qed_resc_lock_params *p_lock,
  2766. struct qed_resc_unlock_params *p_unlock,
  2767. enum qed_resc_lock
  2768. resource, bool b_is_permanent)
  2769. {
  2770. if (p_lock) {
  2771. memset(p_lock, 0, sizeof(*p_lock));
  2772. /* Permanent resources don't require aging, and there's no
  2773. * point in trying to acquire them more than once since it's
  2774. * unexpected another entity would release them.
  2775. */
  2776. if (b_is_permanent) {
  2777. p_lock->timeout = QED_MCP_RESC_LOCK_TO_NONE;
  2778. } else {
  2779. p_lock->retry_num = QED_MCP_RESC_LOCK_RETRY_CNT_DFLT;
  2780. p_lock->retry_interval =
  2781. QED_MCP_RESC_LOCK_RETRY_VAL_DFLT;
  2782. p_lock->sleep_b4_retry = true;
  2783. }
  2784. p_lock->resource = resource;
  2785. }
  2786. if (p_unlock) {
  2787. memset(p_unlock, 0, sizeof(*p_unlock));
  2788. p_unlock->resource = resource;
  2789. }
  2790. }
  2791. int qed_mcp_get_capabilities(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
  2792. {
  2793. u32 mcp_resp;
  2794. int rc;
  2795. rc = qed_mcp_cmd(p_hwfn, p_ptt, DRV_MSG_CODE_GET_MFW_FEATURE_SUPPORT,
  2796. 0, &mcp_resp, &p_hwfn->mcp_info->capabilities);
  2797. if (!rc)
  2798. DP_VERBOSE(p_hwfn, (QED_MSG_SP | NETIF_MSG_PROBE),
  2799. "MFW supported features: %08x\n",
  2800. p_hwfn->mcp_info->capabilities);
  2801. return rc;
  2802. }
  2803. int qed_mcp_set_capabilities(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
  2804. {
  2805. u32 mcp_resp, mcp_param, features;
  2806. features = DRV_MB_PARAM_FEATURE_SUPPORT_PORT_EEE;
  2807. return qed_mcp_cmd(p_hwfn, p_ptt, DRV_MSG_CODE_FEATURE_SUPPORT,
  2808. features, &mcp_resp, &mcp_param);
  2809. }