igb_ethtool.c 97 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515
  1. // SPDX-License-Identifier: GPL-2.0
  2. /* Copyright(c) 2007 - 2018 Intel Corporation. */
  3. /* ethtool support for igb */
  4. #include <linux/vmalloc.h>
  5. #include <linux/netdevice.h>
  6. #include <linux/pci.h>
  7. #include <linux/delay.h>
  8. #include <linux/interrupt.h>
  9. #include <linux/if_ether.h>
  10. #include <linux/ethtool.h>
  11. #include <linux/sched.h>
  12. #include <linux/slab.h>
  13. #include <linux/pm_runtime.h>
  14. #include <linux/highmem.h>
  15. #include <linux/mdio.h>
  16. #include "igb.h"
  17. struct igb_stats {
  18. char stat_string[ETH_GSTRING_LEN];
  19. int sizeof_stat;
  20. int stat_offset;
  21. };
  22. #define IGB_STAT(_name, _stat) { \
  23. .stat_string = _name, \
  24. .sizeof_stat = FIELD_SIZEOF(struct igb_adapter, _stat), \
  25. .stat_offset = offsetof(struct igb_adapter, _stat) \
  26. }
  27. static const struct igb_stats igb_gstrings_stats[] = {
  28. IGB_STAT("rx_packets", stats.gprc),
  29. IGB_STAT("tx_packets", stats.gptc),
  30. IGB_STAT("rx_bytes", stats.gorc),
  31. IGB_STAT("tx_bytes", stats.gotc),
  32. IGB_STAT("rx_broadcast", stats.bprc),
  33. IGB_STAT("tx_broadcast", stats.bptc),
  34. IGB_STAT("rx_multicast", stats.mprc),
  35. IGB_STAT("tx_multicast", stats.mptc),
  36. IGB_STAT("multicast", stats.mprc),
  37. IGB_STAT("collisions", stats.colc),
  38. IGB_STAT("rx_crc_errors", stats.crcerrs),
  39. IGB_STAT("rx_no_buffer_count", stats.rnbc),
  40. IGB_STAT("rx_missed_errors", stats.mpc),
  41. IGB_STAT("tx_aborted_errors", stats.ecol),
  42. IGB_STAT("tx_carrier_errors", stats.tncrs),
  43. IGB_STAT("tx_window_errors", stats.latecol),
  44. IGB_STAT("tx_abort_late_coll", stats.latecol),
  45. IGB_STAT("tx_deferred_ok", stats.dc),
  46. IGB_STAT("tx_single_coll_ok", stats.scc),
  47. IGB_STAT("tx_multi_coll_ok", stats.mcc),
  48. IGB_STAT("tx_timeout_count", tx_timeout_count),
  49. IGB_STAT("rx_long_length_errors", stats.roc),
  50. IGB_STAT("rx_short_length_errors", stats.ruc),
  51. IGB_STAT("rx_align_errors", stats.algnerrc),
  52. IGB_STAT("tx_tcp_seg_good", stats.tsctc),
  53. IGB_STAT("tx_tcp_seg_failed", stats.tsctfc),
  54. IGB_STAT("rx_flow_control_xon", stats.xonrxc),
  55. IGB_STAT("rx_flow_control_xoff", stats.xoffrxc),
  56. IGB_STAT("tx_flow_control_xon", stats.xontxc),
  57. IGB_STAT("tx_flow_control_xoff", stats.xofftxc),
  58. IGB_STAT("rx_long_byte_count", stats.gorc),
  59. IGB_STAT("tx_dma_out_of_sync", stats.doosync),
  60. IGB_STAT("tx_smbus", stats.mgptc),
  61. IGB_STAT("rx_smbus", stats.mgprc),
  62. IGB_STAT("dropped_smbus", stats.mgpdc),
  63. IGB_STAT("os2bmc_rx_by_bmc", stats.o2bgptc),
  64. IGB_STAT("os2bmc_tx_by_bmc", stats.b2ospc),
  65. IGB_STAT("os2bmc_tx_by_host", stats.o2bspc),
  66. IGB_STAT("os2bmc_rx_by_host", stats.b2ogprc),
  67. IGB_STAT("tx_hwtstamp_timeouts", tx_hwtstamp_timeouts),
  68. IGB_STAT("tx_hwtstamp_skipped", tx_hwtstamp_skipped),
  69. IGB_STAT("rx_hwtstamp_cleared", rx_hwtstamp_cleared),
  70. };
  71. #define IGB_NETDEV_STAT(_net_stat) { \
  72. .stat_string = __stringify(_net_stat), \
  73. .sizeof_stat = FIELD_SIZEOF(struct rtnl_link_stats64, _net_stat), \
  74. .stat_offset = offsetof(struct rtnl_link_stats64, _net_stat) \
  75. }
  76. static const struct igb_stats igb_gstrings_net_stats[] = {
  77. IGB_NETDEV_STAT(rx_errors),
  78. IGB_NETDEV_STAT(tx_errors),
  79. IGB_NETDEV_STAT(tx_dropped),
  80. IGB_NETDEV_STAT(rx_length_errors),
  81. IGB_NETDEV_STAT(rx_over_errors),
  82. IGB_NETDEV_STAT(rx_frame_errors),
  83. IGB_NETDEV_STAT(rx_fifo_errors),
  84. IGB_NETDEV_STAT(tx_fifo_errors),
  85. IGB_NETDEV_STAT(tx_heartbeat_errors)
  86. };
  87. #define IGB_GLOBAL_STATS_LEN \
  88. (sizeof(igb_gstrings_stats) / sizeof(struct igb_stats))
  89. #define IGB_NETDEV_STATS_LEN \
  90. (sizeof(igb_gstrings_net_stats) / sizeof(struct igb_stats))
  91. #define IGB_RX_QUEUE_STATS_LEN \
  92. (sizeof(struct igb_rx_queue_stats) / sizeof(u64))
  93. #define IGB_TX_QUEUE_STATS_LEN 3 /* packets, bytes, restart_queue */
  94. #define IGB_QUEUE_STATS_LEN \
  95. ((((struct igb_adapter *)netdev_priv(netdev))->num_rx_queues * \
  96. IGB_RX_QUEUE_STATS_LEN) + \
  97. (((struct igb_adapter *)netdev_priv(netdev))->num_tx_queues * \
  98. IGB_TX_QUEUE_STATS_LEN))
  99. #define IGB_STATS_LEN \
  100. (IGB_GLOBAL_STATS_LEN + IGB_NETDEV_STATS_LEN + IGB_QUEUE_STATS_LEN)
  101. enum igb_diagnostics_results {
  102. TEST_REG = 0,
  103. TEST_EEP,
  104. TEST_IRQ,
  105. TEST_LOOP,
  106. TEST_LINK
  107. };
  108. static const char igb_gstrings_test[][ETH_GSTRING_LEN] = {
  109. [TEST_REG] = "Register test (offline)",
  110. [TEST_EEP] = "Eeprom test (offline)",
  111. [TEST_IRQ] = "Interrupt test (offline)",
  112. [TEST_LOOP] = "Loopback test (offline)",
  113. [TEST_LINK] = "Link test (on/offline)"
  114. };
  115. #define IGB_TEST_LEN (sizeof(igb_gstrings_test) / ETH_GSTRING_LEN)
  116. static const char igb_priv_flags_strings[][ETH_GSTRING_LEN] = {
  117. #define IGB_PRIV_FLAGS_LEGACY_RX BIT(0)
  118. "legacy-rx",
  119. };
  120. #define IGB_PRIV_FLAGS_STR_LEN ARRAY_SIZE(igb_priv_flags_strings)
  121. static int igb_get_link_ksettings(struct net_device *netdev,
  122. struct ethtool_link_ksettings *cmd)
  123. {
  124. struct igb_adapter *adapter = netdev_priv(netdev);
  125. struct e1000_hw *hw = &adapter->hw;
  126. struct e1000_dev_spec_82575 *dev_spec = &hw->dev_spec._82575;
  127. struct e1000_sfp_flags *eth_flags = &dev_spec->eth_flags;
  128. u32 status;
  129. u32 speed;
  130. u32 supported, advertising;
  131. status = rd32(E1000_STATUS);
  132. if (hw->phy.media_type == e1000_media_type_copper) {
  133. supported = (SUPPORTED_10baseT_Half |
  134. SUPPORTED_10baseT_Full |
  135. SUPPORTED_100baseT_Half |
  136. SUPPORTED_100baseT_Full |
  137. SUPPORTED_1000baseT_Full|
  138. SUPPORTED_Autoneg |
  139. SUPPORTED_TP |
  140. SUPPORTED_Pause);
  141. advertising = ADVERTISED_TP;
  142. if (hw->mac.autoneg == 1) {
  143. advertising |= ADVERTISED_Autoneg;
  144. /* the e1000 autoneg seems to match ethtool nicely */
  145. advertising |= hw->phy.autoneg_advertised;
  146. }
  147. cmd->base.port = PORT_TP;
  148. cmd->base.phy_address = hw->phy.addr;
  149. } else {
  150. supported = (SUPPORTED_FIBRE |
  151. SUPPORTED_1000baseKX_Full |
  152. SUPPORTED_Autoneg |
  153. SUPPORTED_Pause);
  154. advertising = (ADVERTISED_FIBRE |
  155. ADVERTISED_1000baseKX_Full);
  156. if (hw->mac.type == e1000_i354) {
  157. if ((hw->device_id ==
  158. E1000_DEV_ID_I354_BACKPLANE_2_5GBPS) &&
  159. !(status & E1000_STATUS_2P5_SKU_OVER)) {
  160. supported |= SUPPORTED_2500baseX_Full;
  161. supported &= ~SUPPORTED_1000baseKX_Full;
  162. advertising |= ADVERTISED_2500baseX_Full;
  163. advertising &= ~ADVERTISED_1000baseKX_Full;
  164. }
  165. }
  166. if (eth_flags->e100_base_fx) {
  167. supported |= SUPPORTED_100baseT_Full;
  168. advertising |= ADVERTISED_100baseT_Full;
  169. }
  170. if (hw->mac.autoneg == 1)
  171. advertising |= ADVERTISED_Autoneg;
  172. cmd->base.port = PORT_FIBRE;
  173. }
  174. if (hw->mac.autoneg != 1)
  175. advertising &= ~(ADVERTISED_Pause |
  176. ADVERTISED_Asym_Pause);
  177. switch (hw->fc.requested_mode) {
  178. case e1000_fc_full:
  179. advertising |= ADVERTISED_Pause;
  180. break;
  181. case e1000_fc_rx_pause:
  182. advertising |= (ADVERTISED_Pause |
  183. ADVERTISED_Asym_Pause);
  184. break;
  185. case e1000_fc_tx_pause:
  186. advertising |= ADVERTISED_Asym_Pause;
  187. break;
  188. default:
  189. advertising &= ~(ADVERTISED_Pause |
  190. ADVERTISED_Asym_Pause);
  191. }
  192. if (status & E1000_STATUS_LU) {
  193. if ((status & E1000_STATUS_2P5_SKU) &&
  194. !(status & E1000_STATUS_2P5_SKU_OVER)) {
  195. speed = SPEED_2500;
  196. } else if (status & E1000_STATUS_SPEED_1000) {
  197. speed = SPEED_1000;
  198. } else if (status & E1000_STATUS_SPEED_100) {
  199. speed = SPEED_100;
  200. } else {
  201. speed = SPEED_10;
  202. }
  203. if ((status & E1000_STATUS_FD) ||
  204. hw->phy.media_type != e1000_media_type_copper)
  205. cmd->base.duplex = DUPLEX_FULL;
  206. else
  207. cmd->base.duplex = DUPLEX_HALF;
  208. } else {
  209. speed = SPEED_UNKNOWN;
  210. cmd->base.duplex = DUPLEX_UNKNOWN;
  211. }
  212. cmd->base.speed = speed;
  213. if ((hw->phy.media_type == e1000_media_type_fiber) ||
  214. hw->mac.autoneg)
  215. cmd->base.autoneg = AUTONEG_ENABLE;
  216. else
  217. cmd->base.autoneg = AUTONEG_DISABLE;
  218. /* MDI-X => 2; MDI =>1; Invalid =>0 */
  219. if (hw->phy.media_type == e1000_media_type_copper)
  220. cmd->base.eth_tp_mdix = hw->phy.is_mdix ? ETH_TP_MDI_X :
  221. ETH_TP_MDI;
  222. else
  223. cmd->base.eth_tp_mdix = ETH_TP_MDI_INVALID;
  224. if (hw->phy.mdix == AUTO_ALL_MODES)
  225. cmd->base.eth_tp_mdix_ctrl = ETH_TP_MDI_AUTO;
  226. else
  227. cmd->base.eth_tp_mdix_ctrl = hw->phy.mdix;
  228. ethtool_convert_legacy_u32_to_link_mode(cmd->link_modes.supported,
  229. supported);
  230. ethtool_convert_legacy_u32_to_link_mode(cmd->link_modes.advertising,
  231. advertising);
  232. return 0;
  233. }
  234. static int igb_set_link_ksettings(struct net_device *netdev,
  235. const struct ethtool_link_ksettings *cmd)
  236. {
  237. struct igb_adapter *adapter = netdev_priv(netdev);
  238. struct e1000_hw *hw = &adapter->hw;
  239. u32 advertising;
  240. /* When SoL/IDER sessions are active, autoneg/speed/duplex
  241. * cannot be changed
  242. */
  243. if (igb_check_reset_block(hw)) {
  244. dev_err(&adapter->pdev->dev,
  245. "Cannot change link characteristics when SoL/IDER is active.\n");
  246. return -EINVAL;
  247. }
  248. /* MDI setting is only allowed when autoneg enabled because
  249. * some hardware doesn't allow MDI setting when speed or
  250. * duplex is forced.
  251. */
  252. if (cmd->base.eth_tp_mdix_ctrl) {
  253. if (hw->phy.media_type != e1000_media_type_copper)
  254. return -EOPNOTSUPP;
  255. if ((cmd->base.eth_tp_mdix_ctrl != ETH_TP_MDI_AUTO) &&
  256. (cmd->base.autoneg != AUTONEG_ENABLE)) {
  257. dev_err(&adapter->pdev->dev, "forcing MDI/MDI-X state is not supported when link speed and/or duplex are forced\n");
  258. return -EINVAL;
  259. }
  260. }
  261. while (test_and_set_bit(__IGB_RESETTING, &adapter->state))
  262. usleep_range(1000, 2000);
  263. ethtool_convert_link_mode_to_legacy_u32(&advertising,
  264. cmd->link_modes.advertising);
  265. if (cmd->base.autoneg == AUTONEG_ENABLE) {
  266. hw->mac.autoneg = 1;
  267. if (hw->phy.media_type == e1000_media_type_fiber) {
  268. hw->phy.autoneg_advertised = advertising |
  269. ADVERTISED_FIBRE |
  270. ADVERTISED_Autoneg;
  271. switch (adapter->link_speed) {
  272. case SPEED_2500:
  273. hw->phy.autoneg_advertised =
  274. ADVERTISED_2500baseX_Full;
  275. break;
  276. case SPEED_1000:
  277. hw->phy.autoneg_advertised =
  278. ADVERTISED_1000baseT_Full;
  279. break;
  280. case SPEED_100:
  281. hw->phy.autoneg_advertised =
  282. ADVERTISED_100baseT_Full;
  283. break;
  284. default:
  285. break;
  286. }
  287. } else {
  288. hw->phy.autoneg_advertised = advertising |
  289. ADVERTISED_TP |
  290. ADVERTISED_Autoneg;
  291. }
  292. advertising = hw->phy.autoneg_advertised;
  293. if (adapter->fc_autoneg)
  294. hw->fc.requested_mode = e1000_fc_default;
  295. } else {
  296. u32 speed = cmd->base.speed;
  297. /* calling this overrides forced MDI setting */
  298. if (igb_set_spd_dplx(adapter, speed, cmd->base.duplex)) {
  299. clear_bit(__IGB_RESETTING, &adapter->state);
  300. return -EINVAL;
  301. }
  302. }
  303. /* MDI-X => 2; MDI => 1; Auto => 3 */
  304. if (cmd->base.eth_tp_mdix_ctrl) {
  305. /* fix up the value for auto (3 => 0) as zero is mapped
  306. * internally to auto
  307. */
  308. if (cmd->base.eth_tp_mdix_ctrl == ETH_TP_MDI_AUTO)
  309. hw->phy.mdix = AUTO_ALL_MODES;
  310. else
  311. hw->phy.mdix = cmd->base.eth_tp_mdix_ctrl;
  312. }
  313. /* reset the link */
  314. if (netif_running(adapter->netdev)) {
  315. igb_down(adapter);
  316. igb_up(adapter);
  317. } else
  318. igb_reset(adapter);
  319. clear_bit(__IGB_RESETTING, &adapter->state);
  320. return 0;
  321. }
  322. static u32 igb_get_link(struct net_device *netdev)
  323. {
  324. struct igb_adapter *adapter = netdev_priv(netdev);
  325. struct e1000_mac_info *mac = &adapter->hw.mac;
  326. /* If the link is not reported up to netdev, interrupts are disabled,
  327. * and so the physical link state may have changed since we last
  328. * looked. Set get_link_status to make sure that the true link
  329. * state is interrogated, rather than pulling a cached and possibly
  330. * stale link state from the driver.
  331. */
  332. if (!netif_carrier_ok(netdev))
  333. mac->get_link_status = 1;
  334. return igb_has_link(adapter);
  335. }
  336. static void igb_get_pauseparam(struct net_device *netdev,
  337. struct ethtool_pauseparam *pause)
  338. {
  339. struct igb_adapter *adapter = netdev_priv(netdev);
  340. struct e1000_hw *hw = &adapter->hw;
  341. pause->autoneg =
  342. (adapter->fc_autoneg ? AUTONEG_ENABLE : AUTONEG_DISABLE);
  343. if (hw->fc.current_mode == e1000_fc_rx_pause)
  344. pause->rx_pause = 1;
  345. else if (hw->fc.current_mode == e1000_fc_tx_pause)
  346. pause->tx_pause = 1;
  347. else if (hw->fc.current_mode == e1000_fc_full) {
  348. pause->rx_pause = 1;
  349. pause->tx_pause = 1;
  350. }
  351. }
  352. static int igb_set_pauseparam(struct net_device *netdev,
  353. struct ethtool_pauseparam *pause)
  354. {
  355. struct igb_adapter *adapter = netdev_priv(netdev);
  356. struct e1000_hw *hw = &adapter->hw;
  357. int retval = 0;
  358. /* 100basefx does not support setting link flow control */
  359. if (hw->dev_spec._82575.eth_flags.e100_base_fx)
  360. return -EINVAL;
  361. adapter->fc_autoneg = pause->autoneg;
  362. while (test_and_set_bit(__IGB_RESETTING, &adapter->state))
  363. usleep_range(1000, 2000);
  364. if (adapter->fc_autoneg == AUTONEG_ENABLE) {
  365. hw->fc.requested_mode = e1000_fc_default;
  366. if (netif_running(adapter->netdev)) {
  367. igb_down(adapter);
  368. igb_up(adapter);
  369. } else {
  370. igb_reset(adapter);
  371. }
  372. } else {
  373. if (pause->rx_pause && pause->tx_pause)
  374. hw->fc.requested_mode = e1000_fc_full;
  375. else if (pause->rx_pause && !pause->tx_pause)
  376. hw->fc.requested_mode = e1000_fc_rx_pause;
  377. else if (!pause->rx_pause && pause->tx_pause)
  378. hw->fc.requested_mode = e1000_fc_tx_pause;
  379. else if (!pause->rx_pause && !pause->tx_pause)
  380. hw->fc.requested_mode = e1000_fc_none;
  381. hw->fc.current_mode = hw->fc.requested_mode;
  382. retval = ((hw->phy.media_type == e1000_media_type_copper) ?
  383. igb_force_mac_fc(hw) : igb_setup_link(hw));
  384. }
  385. clear_bit(__IGB_RESETTING, &adapter->state);
  386. return retval;
  387. }
  388. static u32 igb_get_msglevel(struct net_device *netdev)
  389. {
  390. struct igb_adapter *adapter = netdev_priv(netdev);
  391. return adapter->msg_enable;
  392. }
  393. static void igb_set_msglevel(struct net_device *netdev, u32 data)
  394. {
  395. struct igb_adapter *adapter = netdev_priv(netdev);
  396. adapter->msg_enable = data;
  397. }
  398. static int igb_get_regs_len(struct net_device *netdev)
  399. {
  400. #define IGB_REGS_LEN 739
  401. return IGB_REGS_LEN * sizeof(u32);
  402. }
  403. static void igb_get_regs(struct net_device *netdev,
  404. struct ethtool_regs *regs, void *p)
  405. {
  406. struct igb_adapter *adapter = netdev_priv(netdev);
  407. struct e1000_hw *hw = &adapter->hw;
  408. u32 *regs_buff = p;
  409. u8 i;
  410. memset(p, 0, IGB_REGS_LEN * sizeof(u32));
  411. regs->version = (1u << 24) | (hw->revision_id << 16) | hw->device_id;
  412. /* General Registers */
  413. regs_buff[0] = rd32(E1000_CTRL);
  414. regs_buff[1] = rd32(E1000_STATUS);
  415. regs_buff[2] = rd32(E1000_CTRL_EXT);
  416. regs_buff[3] = rd32(E1000_MDIC);
  417. regs_buff[4] = rd32(E1000_SCTL);
  418. regs_buff[5] = rd32(E1000_CONNSW);
  419. regs_buff[6] = rd32(E1000_VET);
  420. regs_buff[7] = rd32(E1000_LEDCTL);
  421. regs_buff[8] = rd32(E1000_PBA);
  422. regs_buff[9] = rd32(E1000_PBS);
  423. regs_buff[10] = rd32(E1000_FRTIMER);
  424. regs_buff[11] = rd32(E1000_TCPTIMER);
  425. /* NVM Register */
  426. regs_buff[12] = rd32(E1000_EECD);
  427. /* Interrupt */
  428. /* Reading EICS for EICR because they read the
  429. * same but EICS does not clear on read
  430. */
  431. regs_buff[13] = rd32(E1000_EICS);
  432. regs_buff[14] = rd32(E1000_EICS);
  433. regs_buff[15] = rd32(E1000_EIMS);
  434. regs_buff[16] = rd32(E1000_EIMC);
  435. regs_buff[17] = rd32(E1000_EIAC);
  436. regs_buff[18] = rd32(E1000_EIAM);
  437. /* Reading ICS for ICR because they read the
  438. * same but ICS does not clear on read
  439. */
  440. regs_buff[19] = rd32(E1000_ICS);
  441. regs_buff[20] = rd32(E1000_ICS);
  442. regs_buff[21] = rd32(E1000_IMS);
  443. regs_buff[22] = rd32(E1000_IMC);
  444. regs_buff[23] = rd32(E1000_IAC);
  445. regs_buff[24] = rd32(E1000_IAM);
  446. regs_buff[25] = rd32(E1000_IMIRVP);
  447. /* Flow Control */
  448. regs_buff[26] = rd32(E1000_FCAL);
  449. regs_buff[27] = rd32(E1000_FCAH);
  450. regs_buff[28] = rd32(E1000_FCTTV);
  451. regs_buff[29] = rd32(E1000_FCRTL);
  452. regs_buff[30] = rd32(E1000_FCRTH);
  453. regs_buff[31] = rd32(E1000_FCRTV);
  454. /* Receive */
  455. regs_buff[32] = rd32(E1000_RCTL);
  456. regs_buff[33] = rd32(E1000_RXCSUM);
  457. regs_buff[34] = rd32(E1000_RLPML);
  458. regs_buff[35] = rd32(E1000_RFCTL);
  459. regs_buff[36] = rd32(E1000_MRQC);
  460. regs_buff[37] = rd32(E1000_VT_CTL);
  461. /* Transmit */
  462. regs_buff[38] = rd32(E1000_TCTL);
  463. regs_buff[39] = rd32(E1000_TCTL_EXT);
  464. regs_buff[40] = rd32(E1000_TIPG);
  465. regs_buff[41] = rd32(E1000_DTXCTL);
  466. /* Wake Up */
  467. regs_buff[42] = rd32(E1000_WUC);
  468. regs_buff[43] = rd32(E1000_WUFC);
  469. regs_buff[44] = rd32(E1000_WUS);
  470. regs_buff[45] = rd32(E1000_IPAV);
  471. regs_buff[46] = rd32(E1000_WUPL);
  472. /* MAC */
  473. regs_buff[47] = rd32(E1000_PCS_CFG0);
  474. regs_buff[48] = rd32(E1000_PCS_LCTL);
  475. regs_buff[49] = rd32(E1000_PCS_LSTAT);
  476. regs_buff[50] = rd32(E1000_PCS_ANADV);
  477. regs_buff[51] = rd32(E1000_PCS_LPAB);
  478. regs_buff[52] = rd32(E1000_PCS_NPTX);
  479. regs_buff[53] = rd32(E1000_PCS_LPABNP);
  480. /* Statistics */
  481. regs_buff[54] = adapter->stats.crcerrs;
  482. regs_buff[55] = adapter->stats.algnerrc;
  483. regs_buff[56] = adapter->stats.symerrs;
  484. regs_buff[57] = adapter->stats.rxerrc;
  485. regs_buff[58] = adapter->stats.mpc;
  486. regs_buff[59] = adapter->stats.scc;
  487. regs_buff[60] = adapter->stats.ecol;
  488. regs_buff[61] = adapter->stats.mcc;
  489. regs_buff[62] = adapter->stats.latecol;
  490. regs_buff[63] = adapter->stats.colc;
  491. regs_buff[64] = adapter->stats.dc;
  492. regs_buff[65] = adapter->stats.tncrs;
  493. regs_buff[66] = adapter->stats.sec;
  494. regs_buff[67] = adapter->stats.htdpmc;
  495. regs_buff[68] = adapter->stats.rlec;
  496. regs_buff[69] = adapter->stats.xonrxc;
  497. regs_buff[70] = adapter->stats.xontxc;
  498. regs_buff[71] = adapter->stats.xoffrxc;
  499. regs_buff[72] = adapter->stats.xofftxc;
  500. regs_buff[73] = adapter->stats.fcruc;
  501. regs_buff[74] = adapter->stats.prc64;
  502. regs_buff[75] = adapter->stats.prc127;
  503. regs_buff[76] = adapter->stats.prc255;
  504. regs_buff[77] = adapter->stats.prc511;
  505. regs_buff[78] = adapter->stats.prc1023;
  506. regs_buff[79] = adapter->stats.prc1522;
  507. regs_buff[80] = adapter->stats.gprc;
  508. regs_buff[81] = adapter->stats.bprc;
  509. regs_buff[82] = adapter->stats.mprc;
  510. regs_buff[83] = adapter->stats.gptc;
  511. regs_buff[84] = adapter->stats.gorc;
  512. regs_buff[86] = adapter->stats.gotc;
  513. regs_buff[88] = adapter->stats.rnbc;
  514. regs_buff[89] = adapter->stats.ruc;
  515. regs_buff[90] = adapter->stats.rfc;
  516. regs_buff[91] = adapter->stats.roc;
  517. regs_buff[92] = adapter->stats.rjc;
  518. regs_buff[93] = adapter->stats.mgprc;
  519. regs_buff[94] = adapter->stats.mgpdc;
  520. regs_buff[95] = adapter->stats.mgptc;
  521. regs_buff[96] = adapter->stats.tor;
  522. regs_buff[98] = adapter->stats.tot;
  523. regs_buff[100] = adapter->stats.tpr;
  524. regs_buff[101] = adapter->stats.tpt;
  525. regs_buff[102] = adapter->stats.ptc64;
  526. regs_buff[103] = adapter->stats.ptc127;
  527. regs_buff[104] = adapter->stats.ptc255;
  528. regs_buff[105] = adapter->stats.ptc511;
  529. regs_buff[106] = adapter->stats.ptc1023;
  530. regs_buff[107] = adapter->stats.ptc1522;
  531. regs_buff[108] = adapter->stats.mptc;
  532. regs_buff[109] = adapter->stats.bptc;
  533. regs_buff[110] = adapter->stats.tsctc;
  534. regs_buff[111] = adapter->stats.iac;
  535. regs_buff[112] = adapter->stats.rpthc;
  536. regs_buff[113] = adapter->stats.hgptc;
  537. regs_buff[114] = adapter->stats.hgorc;
  538. regs_buff[116] = adapter->stats.hgotc;
  539. regs_buff[118] = adapter->stats.lenerrs;
  540. regs_buff[119] = adapter->stats.scvpc;
  541. regs_buff[120] = adapter->stats.hrmpc;
  542. for (i = 0; i < 4; i++)
  543. regs_buff[121 + i] = rd32(E1000_SRRCTL(i));
  544. for (i = 0; i < 4; i++)
  545. regs_buff[125 + i] = rd32(E1000_PSRTYPE(i));
  546. for (i = 0; i < 4; i++)
  547. regs_buff[129 + i] = rd32(E1000_RDBAL(i));
  548. for (i = 0; i < 4; i++)
  549. regs_buff[133 + i] = rd32(E1000_RDBAH(i));
  550. for (i = 0; i < 4; i++)
  551. regs_buff[137 + i] = rd32(E1000_RDLEN(i));
  552. for (i = 0; i < 4; i++)
  553. regs_buff[141 + i] = rd32(E1000_RDH(i));
  554. for (i = 0; i < 4; i++)
  555. regs_buff[145 + i] = rd32(E1000_RDT(i));
  556. for (i = 0; i < 4; i++)
  557. regs_buff[149 + i] = rd32(E1000_RXDCTL(i));
  558. for (i = 0; i < 10; i++)
  559. regs_buff[153 + i] = rd32(E1000_EITR(i));
  560. for (i = 0; i < 8; i++)
  561. regs_buff[163 + i] = rd32(E1000_IMIR(i));
  562. for (i = 0; i < 8; i++)
  563. regs_buff[171 + i] = rd32(E1000_IMIREXT(i));
  564. for (i = 0; i < 16; i++)
  565. regs_buff[179 + i] = rd32(E1000_RAL(i));
  566. for (i = 0; i < 16; i++)
  567. regs_buff[195 + i] = rd32(E1000_RAH(i));
  568. for (i = 0; i < 4; i++)
  569. regs_buff[211 + i] = rd32(E1000_TDBAL(i));
  570. for (i = 0; i < 4; i++)
  571. regs_buff[215 + i] = rd32(E1000_TDBAH(i));
  572. for (i = 0; i < 4; i++)
  573. regs_buff[219 + i] = rd32(E1000_TDLEN(i));
  574. for (i = 0; i < 4; i++)
  575. regs_buff[223 + i] = rd32(E1000_TDH(i));
  576. for (i = 0; i < 4; i++)
  577. regs_buff[227 + i] = rd32(E1000_TDT(i));
  578. for (i = 0; i < 4; i++)
  579. regs_buff[231 + i] = rd32(E1000_TXDCTL(i));
  580. for (i = 0; i < 4; i++)
  581. regs_buff[235 + i] = rd32(E1000_TDWBAL(i));
  582. for (i = 0; i < 4; i++)
  583. regs_buff[239 + i] = rd32(E1000_TDWBAH(i));
  584. for (i = 0; i < 4; i++)
  585. regs_buff[243 + i] = rd32(E1000_DCA_TXCTRL(i));
  586. for (i = 0; i < 4; i++)
  587. regs_buff[247 + i] = rd32(E1000_IP4AT_REG(i));
  588. for (i = 0; i < 4; i++)
  589. regs_buff[251 + i] = rd32(E1000_IP6AT_REG(i));
  590. for (i = 0; i < 32; i++)
  591. regs_buff[255 + i] = rd32(E1000_WUPM_REG(i));
  592. for (i = 0; i < 128; i++)
  593. regs_buff[287 + i] = rd32(E1000_FFMT_REG(i));
  594. for (i = 0; i < 128; i++)
  595. regs_buff[415 + i] = rd32(E1000_FFVT_REG(i));
  596. for (i = 0; i < 4; i++)
  597. regs_buff[543 + i] = rd32(E1000_FFLT_REG(i));
  598. regs_buff[547] = rd32(E1000_TDFH);
  599. regs_buff[548] = rd32(E1000_TDFT);
  600. regs_buff[549] = rd32(E1000_TDFHS);
  601. regs_buff[550] = rd32(E1000_TDFPC);
  602. if (hw->mac.type > e1000_82580) {
  603. regs_buff[551] = adapter->stats.o2bgptc;
  604. regs_buff[552] = adapter->stats.b2ospc;
  605. regs_buff[553] = adapter->stats.o2bspc;
  606. regs_buff[554] = adapter->stats.b2ogprc;
  607. }
  608. if (hw->mac.type != e1000_82576)
  609. return;
  610. for (i = 0; i < 12; i++)
  611. regs_buff[555 + i] = rd32(E1000_SRRCTL(i + 4));
  612. for (i = 0; i < 4; i++)
  613. regs_buff[567 + i] = rd32(E1000_PSRTYPE(i + 4));
  614. for (i = 0; i < 12; i++)
  615. regs_buff[571 + i] = rd32(E1000_RDBAL(i + 4));
  616. for (i = 0; i < 12; i++)
  617. regs_buff[583 + i] = rd32(E1000_RDBAH(i + 4));
  618. for (i = 0; i < 12; i++)
  619. regs_buff[595 + i] = rd32(E1000_RDLEN(i + 4));
  620. for (i = 0; i < 12; i++)
  621. regs_buff[607 + i] = rd32(E1000_RDH(i + 4));
  622. for (i = 0; i < 12; i++)
  623. regs_buff[619 + i] = rd32(E1000_RDT(i + 4));
  624. for (i = 0; i < 12; i++)
  625. regs_buff[631 + i] = rd32(E1000_RXDCTL(i + 4));
  626. for (i = 0; i < 12; i++)
  627. regs_buff[643 + i] = rd32(E1000_TDBAL(i + 4));
  628. for (i = 0; i < 12; i++)
  629. regs_buff[655 + i] = rd32(E1000_TDBAH(i + 4));
  630. for (i = 0; i < 12; i++)
  631. regs_buff[667 + i] = rd32(E1000_TDLEN(i + 4));
  632. for (i = 0; i < 12; i++)
  633. regs_buff[679 + i] = rd32(E1000_TDH(i + 4));
  634. for (i = 0; i < 12; i++)
  635. regs_buff[691 + i] = rd32(E1000_TDT(i + 4));
  636. for (i = 0; i < 12; i++)
  637. regs_buff[703 + i] = rd32(E1000_TXDCTL(i + 4));
  638. for (i = 0; i < 12; i++)
  639. regs_buff[715 + i] = rd32(E1000_TDWBAL(i + 4));
  640. for (i = 0; i < 12; i++)
  641. regs_buff[727 + i] = rd32(E1000_TDWBAH(i + 4));
  642. }
  643. static int igb_get_eeprom_len(struct net_device *netdev)
  644. {
  645. struct igb_adapter *adapter = netdev_priv(netdev);
  646. return adapter->hw.nvm.word_size * 2;
  647. }
  648. static int igb_get_eeprom(struct net_device *netdev,
  649. struct ethtool_eeprom *eeprom, u8 *bytes)
  650. {
  651. struct igb_adapter *adapter = netdev_priv(netdev);
  652. struct e1000_hw *hw = &adapter->hw;
  653. u16 *eeprom_buff;
  654. int first_word, last_word;
  655. int ret_val = 0;
  656. u16 i;
  657. if (eeprom->len == 0)
  658. return -EINVAL;
  659. eeprom->magic = hw->vendor_id | (hw->device_id << 16);
  660. first_word = eeprom->offset >> 1;
  661. last_word = (eeprom->offset + eeprom->len - 1) >> 1;
  662. eeprom_buff = kmalloc_array(last_word - first_word + 1, sizeof(u16),
  663. GFP_KERNEL);
  664. if (!eeprom_buff)
  665. return -ENOMEM;
  666. if (hw->nvm.type == e1000_nvm_eeprom_spi)
  667. ret_val = hw->nvm.ops.read(hw, first_word,
  668. last_word - first_word + 1,
  669. eeprom_buff);
  670. else {
  671. for (i = 0; i < last_word - first_word + 1; i++) {
  672. ret_val = hw->nvm.ops.read(hw, first_word + i, 1,
  673. &eeprom_buff[i]);
  674. if (ret_val)
  675. break;
  676. }
  677. }
  678. /* Device's eeprom is always little-endian, word addressable */
  679. for (i = 0; i < last_word - first_word + 1; i++)
  680. le16_to_cpus(&eeprom_buff[i]);
  681. memcpy(bytes, (u8 *)eeprom_buff + (eeprom->offset & 1),
  682. eeprom->len);
  683. kfree(eeprom_buff);
  684. return ret_val;
  685. }
  686. static int igb_set_eeprom(struct net_device *netdev,
  687. struct ethtool_eeprom *eeprom, u8 *bytes)
  688. {
  689. struct igb_adapter *adapter = netdev_priv(netdev);
  690. struct e1000_hw *hw = &adapter->hw;
  691. u16 *eeprom_buff;
  692. void *ptr;
  693. int max_len, first_word, last_word, ret_val = 0;
  694. u16 i;
  695. if (eeprom->len == 0)
  696. return -EOPNOTSUPP;
  697. if ((hw->mac.type >= e1000_i210) &&
  698. !igb_get_flash_presence_i210(hw)) {
  699. return -EOPNOTSUPP;
  700. }
  701. if (eeprom->magic != (hw->vendor_id | (hw->device_id << 16)))
  702. return -EFAULT;
  703. max_len = hw->nvm.word_size * 2;
  704. first_word = eeprom->offset >> 1;
  705. last_word = (eeprom->offset + eeprom->len - 1) >> 1;
  706. eeprom_buff = kmalloc(max_len, GFP_KERNEL);
  707. if (!eeprom_buff)
  708. return -ENOMEM;
  709. ptr = (void *)eeprom_buff;
  710. if (eeprom->offset & 1) {
  711. /* need read/modify/write of first changed EEPROM word
  712. * only the second byte of the word is being modified
  713. */
  714. ret_val = hw->nvm.ops.read(hw, first_word, 1,
  715. &eeprom_buff[0]);
  716. ptr++;
  717. }
  718. if (((eeprom->offset + eeprom->len) & 1) && (ret_val == 0)) {
  719. /* need read/modify/write of last changed EEPROM word
  720. * only the first byte of the word is being modified
  721. */
  722. ret_val = hw->nvm.ops.read(hw, last_word, 1,
  723. &eeprom_buff[last_word - first_word]);
  724. }
  725. /* Device's eeprom is always little-endian, word addressable */
  726. for (i = 0; i < last_word - first_word + 1; i++)
  727. le16_to_cpus(&eeprom_buff[i]);
  728. memcpy(ptr, bytes, eeprom->len);
  729. for (i = 0; i < last_word - first_word + 1; i++)
  730. eeprom_buff[i] = cpu_to_le16(eeprom_buff[i]);
  731. ret_val = hw->nvm.ops.write(hw, first_word,
  732. last_word - first_word + 1, eeprom_buff);
  733. /* Update the checksum if nvm write succeeded */
  734. if (ret_val == 0)
  735. hw->nvm.ops.update(hw);
  736. igb_set_fw_version(adapter);
  737. kfree(eeprom_buff);
  738. return ret_val;
  739. }
  740. static void igb_get_drvinfo(struct net_device *netdev,
  741. struct ethtool_drvinfo *drvinfo)
  742. {
  743. struct igb_adapter *adapter = netdev_priv(netdev);
  744. strlcpy(drvinfo->driver, igb_driver_name, sizeof(drvinfo->driver));
  745. strlcpy(drvinfo->version, igb_driver_version, sizeof(drvinfo->version));
  746. /* EEPROM image version # is reported as firmware version # for
  747. * 82575 controllers
  748. */
  749. strlcpy(drvinfo->fw_version, adapter->fw_version,
  750. sizeof(drvinfo->fw_version));
  751. strlcpy(drvinfo->bus_info, pci_name(adapter->pdev),
  752. sizeof(drvinfo->bus_info));
  753. drvinfo->n_priv_flags = IGB_PRIV_FLAGS_STR_LEN;
  754. }
  755. static void igb_get_ringparam(struct net_device *netdev,
  756. struct ethtool_ringparam *ring)
  757. {
  758. struct igb_adapter *adapter = netdev_priv(netdev);
  759. ring->rx_max_pending = IGB_MAX_RXD;
  760. ring->tx_max_pending = IGB_MAX_TXD;
  761. ring->rx_pending = adapter->rx_ring_count;
  762. ring->tx_pending = adapter->tx_ring_count;
  763. }
  764. static int igb_set_ringparam(struct net_device *netdev,
  765. struct ethtool_ringparam *ring)
  766. {
  767. struct igb_adapter *adapter = netdev_priv(netdev);
  768. struct igb_ring *temp_ring;
  769. int i, err = 0;
  770. u16 new_rx_count, new_tx_count;
  771. if ((ring->rx_mini_pending) || (ring->rx_jumbo_pending))
  772. return -EINVAL;
  773. new_rx_count = min_t(u32, ring->rx_pending, IGB_MAX_RXD);
  774. new_rx_count = max_t(u16, new_rx_count, IGB_MIN_RXD);
  775. new_rx_count = ALIGN(new_rx_count, REQ_RX_DESCRIPTOR_MULTIPLE);
  776. new_tx_count = min_t(u32, ring->tx_pending, IGB_MAX_TXD);
  777. new_tx_count = max_t(u16, new_tx_count, IGB_MIN_TXD);
  778. new_tx_count = ALIGN(new_tx_count, REQ_TX_DESCRIPTOR_MULTIPLE);
  779. if ((new_tx_count == adapter->tx_ring_count) &&
  780. (new_rx_count == adapter->rx_ring_count)) {
  781. /* nothing to do */
  782. return 0;
  783. }
  784. while (test_and_set_bit(__IGB_RESETTING, &adapter->state))
  785. usleep_range(1000, 2000);
  786. if (!netif_running(adapter->netdev)) {
  787. for (i = 0; i < adapter->num_tx_queues; i++)
  788. adapter->tx_ring[i]->count = new_tx_count;
  789. for (i = 0; i < adapter->num_rx_queues; i++)
  790. adapter->rx_ring[i]->count = new_rx_count;
  791. adapter->tx_ring_count = new_tx_count;
  792. adapter->rx_ring_count = new_rx_count;
  793. goto clear_reset;
  794. }
  795. if (adapter->num_tx_queues > adapter->num_rx_queues)
  796. temp_ring = vmalloc(array_size(sizeof(struct igb_ring),
  797. adapter->num_tx_queues));
  798. else
  799. temp_ring = vmalloc(array_size(sizeof(struct igb_ring),
  800. adapter->num_rx_queues));
  801. if (!temp_ring) {
  802. err = -ENOMEM;
  803. goto clear_reset;
  804. }
  805. igb_down(adapter);
  806. /* We can't just free everything and then setup again,
  807. * because the ISRs in MSI-X mode get passed pointers
  808. * to the Tx and Rx ring structs.
  809. */
  810. if (new_tx_count != adapter->tx_ring_count) {
  811. for (i = 0; i < adapter->num_tx_queues; i++) {
  812. memcpy(&temp_ring[i], adapter->tx_ring[i],
  813. sizeof(struct igb_ring));
  814. temp_ring[i].count = new_tx_count;
  815. err = igb_setup_tx_resources(&temp_ring[i]);
  816. if (err) {
  817. while (i) {
  818. i--;
  819. igb_free_tx_resources(&temp_ring[i]);
  820. }
  821. goto err_setup;
  822. }
  823. }
  824. for (i = 0; i < adapter->num_tx_queues; i++) {
  825. igb_free_tx_resources(adapter->tx_ring[i]);
  826. memcpy(adapter->tx_ring[i], &temp_ring[i],
  827. sizeof(struct igb_ring));
  828. }
  829. adapter->tx_ring_count = new_tx_count;
  830. }
  831. if (new_rx_count != adapter->rx_ring_count) {
  832. for (i = 0; i < adapter->num_rx_queues; i++) {
  833. memcpy(&temp_ring[i], adapter->rx_ring[i],
  834. sizeof(struct igb_ring));
  835. temp_ring[i].count = new_rx_count;
  836. err = igb_setup_rx_resources(&temp_ring[i]);
  837. if (err) {
  838. while (i) {
  839. i--;
  840. igb_free_rx_resources(&temp_ring[i]);
  841. }
  842. goto err_setup;
  843. }
  844. }
  845. for (i = 0; i < adapter->num_rx_queues; i++) {
  846. igb_free_rx_resources(adapter->rx_ring[i]);
  847. memcpy(adapter->rx_ring[i], &temp_ring[i],
  848. sizeof(struct igb_ring));
  849. }
  850. adapter->rx_ring_count = new_rx_count;
  851. }
  852. err_setup:
  853. igb_up(adapter);
  854. vfree(temp_ring);
  855. clear_reset:
  856. clear_bit(__IGB_RESETTING, &adapter->state);
  857. return err;
  858. }
  859. /* ethtool register test data */
  860. struct igb_reg_test {
  861. u16 reg;
  862. u16 reg_offset;
  863. u16 array_len;
  864. u16 test_type;
  865. u32 mask;
  866. u32 write;
  867. };
  868. /* In the hardware, registers are laid out either singly, in arrays
  869. * spaced 0x100 bytes apart, or in contiguous tables. We assume
  870. * most tests take place on arrays or single registers (handled
  871. * as a single-element array) and special-case the tables.
  872. * Table tests are always pattern tests.
  873. *
  874. * We also make provision for some required setup steps by specifying
  875. * registers to be written without any read-back testing.
  876. */
  877. #define PATTERN_TEST 1
  878. #define SET_READ_TEST 2
  879. #define WRITE_NO_TEST 3
  880. #define TABLE32_TEST 4
  881. #define TABLE64_TEST_LO 5
  882. #define TABLE64_TEST_HI 6
  883. /* i210 reg test */
  884. static struct igb_reg_test reg_test_i210[] = {
  885. { E1000_FCAL, 0x100, 1, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
  886. { E1000_FCAH, 0x100, 1, PATTERN_TEST, 0x0000FFFF, 0xFFFFFFFF },
  887. { E1000_FCT, 0x100, 1, PATTERN_TEST, 0x0000FFFF, 0xFFFFFFFF },
  888. { E1000_RDBAL(0), 0x100, 4, PATTERN_TEST, 0xFFFFFF80, 0xFFFFFFFF },
  889. { E1000_RDBAH(0), 0x100, 4, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
  890. { E1000_RDLEN(0), 0x100, 4, PATTERN_TEST, 0x000FFF80, 0x000FFFFF },
  891. /* RDH is read-only for i210, only test RDT. */
  892. { E1000_RDT(0), 0x100, 4, PATTERN_TEST, 0x0000FFFF, 0x0000FFFF },
  893. { E1000_FCRTH, 0x100, 1, PATTERN_TEST, 0x0000FFF0, 0x0000FFF0 },
  894. { E1000_FCTTV, 0x100, 1, PATTERN_TEST, 0x0000FFFF, 0x0000FFFF },
  895. { E1000_TIPG, 0x100, 1, PATTERN_TEST, 0x3FFFFFFF, 0x3FFFFFFF },
  896. { E1000_TDBAL(0), 0x100, 4, PATTERN_TEST, 0xFFFFFF80, 0xFFFFFFFF },
  897. { E1000_TDBAH(0), 0x100, 4, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
  898. { E1000_TDLEN(0), 0x100, 4, PATTERN_TEST, 0x000FFF80, 0x000FFFFF },
  899. { E1000_TDT(0), 0x100, 4, PATTERN_TEST, 0x0000FFFF, 0x0000FFFF },
  900. { E1000_RCTL, 0x100, 1, SET_READ_TEST, 0xFFFFFFFF, 0x00000000 },
  901. { E1000_RCTL, 0x100, 1, SET_READ_TEST, 0x04CFB0FE, 0x003FFFFB },
  902. { E1000_RCTL, 0x100, 1, SET_READ_TEST, 0x04CFB0FE, 0xFFFFFFFF },
  903. { E1000_TCTL, 0x100, 1, SET_READ_TEST, 0xFFFFFFFF, 0x00000000 },
  904. { E1000_RA, 0, 16, TABLE64_TEST_LO,
  905. 0xFFFFFFFF, 0xFFFFFFFF },
  906. { E1000_RA, 0, 16, TABLE64_TEST_HI,
  907. 0x900FFFFF, 0xFFFFFFFF },
  908. { E1000_MTA, 0, 128, TABLE32_TEST,
  909. 0xFFFFFFFF, 0xFFFFFFFF },
  910. { 0, 0, 0, 0, 0 }
  911. };
  912. /* i350 reg test */
  913. static struct igb_reg_test reg_test_i350[] = {
  914. { E1000_FCAL, 0x100, 1, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
  915. { E1000_FCAH, 0x100, 1, PATTERN_TEST, 0x0000FFFF, 0xFFFFFFFF },
  916. { E1000_FCT, 0x100, 1, PATTERN_TEST, 0x0000FFFF, 0xFFFFFFFF },
  917. { E1000_VET, 0x100, 1, PATTERN_TEST, 0xFFFF0000, 0xFFFF0000 },
  918. { E1000_RDBAL(0), 0x100, 4, PATTERN_TEST, 0xFFFFFF80, 0xFFFFFFFF },
  919. { E1000_RDBAH(0), 0x100, 4, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
  920. { E1000_RDLEN(0), 0x100, 4, PATTERN_TEST, 0x000FFF80, 0x000FFFFF },
  921. { E1000_RDBAL(4), 0x40, 4, PATTERN_TEST, 0xFFFFFF80, 0xFFFFFFFF },
  922. { E1000_RDBAH(4), 0x40, 4, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
  923. { E1000_RDLEN(4), 0x40, 4, PATTERN_TEST, 0x000FFF80, 0x000FFFFF },
  924. /* RDH is read-only for i350, only test RDT. */
  925. { E1000_RDT(0), 0x100, 4, PATTERN_TEST, 0x0000FFFF, 0x0000FFFF },
  926. { E1000_RDT(4), 0x40, 4, PATTERN_TEST, 0x0000FFFF, 0x0000FFFF },
  927. { E1000_FCRTH, 0x100, 1, PATTERN_TEST, 0x0000FFF0, 0x0000FFF0 },
  928. { E1000_FCTTV, 0x100, 1, PATTERN_TEST, 0x0000FFFF, 0x0000FFFF },
  929. { E1000_TIPG, 0x100, 1, PATTERN_TEST, 0x3FFFFFFF, 0x3FFFFFFF },
  930. { E1000_TDBAL(0), 0x100, 4, PATTERN_TEST, 0xFFFFFF80, 0xFFFFFFFF },
  931. { E1000_TDBAH(0), 0x100, 4, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
  932. { E1000_TDLEN(0), 0x100, 4, PATTERN_TEST, 0x000FFF80, 0x000FFFFF },
  933. { E1000_TDBAL(4), 0x40, 4, PATTERN_TEST, 0xFFFFFF80, 0xFFFFFFFF },
  934. { E1000_TDBAH(4), 0x40, 4, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
  935. { E1000_TDLEN(4), 0x40, 4, PATTERN_TEST, 0x000FFF80, 0x000FFFFF },
  936. { E1000_TDT(0), 0x100, 4, PATTERN_TEST, 0x0000FFFF, 0x0000FFFF },
  937. { E1000_TDT(4), 0x40, 4, PATTERN_TEST, 0x0000FFFF, 0x0000FFFF },
  938. { E1000_RCTL, 0x100, 1, SET_READ_TEST, 0xFFFFFFFF, 0x00000000 },
  939. { E1000_RCTL, 0x100, 1, SET_READ_TEST, 0x04CFB0FE, 0x003FFFFB },
  940. { E1000_RCTL, 0x100, 1, SET_READ_TEST, 0x04CFB0FE, 0xFFFFFFFF },
  941. { E1000_TCTL, 0x100, 1, SET_READ_TEST, 0xFFFFFFFF, 0x00000000 },
  942. { E1000_RA, 0, 16, TABLE64_TEST_LO,
  943. 0xFFFFFFFF, 0xFFFFFFFF },
  944. { E1000_RA, 0, 16, TABLE64_TEST_HI,
  945. 0xC3FFFFFF, 0xFFFFFFFF },
  946. { E1000_RA2, 0, 16, TABLE64_TEST_LO,
  947. 0xFFFFFFFF, 0xFFFFFFFF },
  948. { E1000_RA2, 0, 16, TABLE64_TEST_HI,
  949. 0xC3FFFFFF, 0xFFFFFFFF },
  950. { E1000_MTA, 0, 128, TABLE32_TEST,
  951. 0xFFFFFFFF, 0xFFFFFFFF },
  952. { 0, 0, 0, 0 }
  953. };
  954. /* 82580 reg test */
  955. static struct igb_reg_test reg_test_82580[] = {
  956. { E1000_FCAL, 0x100, 1, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
  957. { E1000_FCAH, 0x100, 1, PATTERN_TEST, 0x0000FFFF, 0xFFFFFFFF },
  958. { E1000_FCT, 0x100, 1, PATTERN_TEST, 0x0000FFFF, 0xFFFFFFFF },
  959. { E1000_VET, 0x100, 1, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
  960. { E1000_RDBAL(0), 0x100, 4, PATTERN_TEST, 0xFFFFFF80, 0xFFFFFFFF },
  961. { E1000_RDBAH(0), 0x100, 4, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
  962. { E1000_RDLEN(0), 0x100, 4, PATTERN_TEST, 0x000FFFF0, 0x000FFFFF },
  963. { E1000_RDBAL(4), 0x40, 4, PATTERN_TEST, 0xFFFFFF80, 0xFFFFFFFF },
  964. { E1000_RDBAH(4), 0x40, 4, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
  965. { E1000_RDLEN(4), 0x40, 4, PATTERN_TEST, 0x000FFFF0, 0x000FFFFF },
  966. /* RDH is read-only for 82580, only test RDT. */
  967. { E1000_RDT(0), 0x100, 4, PATTERN_TEST, 0x0000FFFF, 0x0000FFFF },
  968. { E1000_RDT(4), 0x40, 4, PATTERN_TEST, 0x0000FFFF, 0x0000FFFF },
  969. { E1000_FCRTH, 0x100, 1, PATTERN_TEST, 0x0000FFF0, 0x0000FFF0 },
  970. { E1000_FCTTV, 0x100, 1, PATTERN_TEST, 0x0000FFFF, 0x0000FFFF },
  971. { E1000_TIPG, 0x100, 1, PATTERN_TEST, 0x3FFFFFFF, 0x3FFFFFFF },
  972. { E1000_TDBAL(0), 0x100, 4, PATTERN_TEST, 0xFFFFFF80, 0xFFFFFFFF },
  973. { E1000_TDBAH(0), 0x100, 4, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
  974. { E1000_TDLEN(0), 0x100, 4, PATTERN_TEST, 0x000FFFF0, 0x000FFFFF },
  975. { E1000_TDBAL(4), 0x40, 4, PATTERN_TEST, 0xFFFFFF80, 0xFFFFFFFF },
  976. { E1000_TDBAH(4), 0x40, 4, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
  977. { E1000_TDLEN(4), 0x40, 4, PATTERN_TEST, 0x000FFFF0, 0x000FFFFF },
  978. { E1000_TDT(0), 0x100, 4, PATTERN_TEST, 0x0000FFFF, 0x0000FFFF },
  979. { E1000_TDT(4), 0x40, 4, PATTERN_TEST, 0x0000FFFF, 0x0000FFFF },
  980. { E1000_RCTL, 0x100, 1, SET_READ_TEST, 0xFFFFFFFF, 0x00000000 },
  981. { E1000_RCTL, 0x100, 1, SET_READ_TEST, 0x04CFB0FE, 0x003FFFFB },
  982. { E1000_RCTL, 0x100, 1, SET_READ_TEST, 0x04CFB0FE, 0xFFFFFFFF },
  983. { E1000_TCTL, 0x100, 1, SET_READ_TEST, 0xFFFFFFFF, 0x00000000 },
  984. { E1000_RA, 0, 16, TABLE64_TEST_LO,
  985. 0xFFFFFFFF, 0xFFFFFFFF },
  986. { E1000_RA, 0, 16, TABLE64_TEST_HI,
  987. 0x83FFFFFF, 0xFFFFFFFF },
  988. { E1000_RA2, 0, 8, TABLE64_TEST_LO,
  989. 0xFFFFFFFF, 0xFFFFFFFF },
  990. { E1000_RA2, 0, 8, TABLE64_TEST_HI,
  991. 0x83FFFFFF, 0xFFFFFFFF },
  992. { E1000_MTA, 0, 128, TABLE32_TEST,
  993. 0xFFFFFFFF, 0xFFFFFFFF },
  994. { 0, 0, 0, 0 }
  995. };
  996. /* 82576 reg test */
  997. static struct igb_reg_test reg_test_82576[] = {
  998. { E1000_FCAL, 0x100, 1, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
  999. { E1000_FCAH, 0x100, 1, PATTERN_TEST, 0x0000FFFF, 0xFFFFFFFF },
  1000. { E1000_FCT, 0x100, 1, PATTERN_TEST, 0x0000FFFF, 0xFFFFFFFF },
  1001. { E1000_VET, 0x100, 1, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
  1002. { E1000_RDBAL(0), 0x100, 4, PATTERN_TEST, 0xFFFFFF80, 0xFFFFFFFF },
  1003. { E1000_RDBAH(0), 0x100, 4, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
  1004. { E1000_RDLEN(0), 0x100, 4, PATTERN_TEST, 0x000FFFF0, 0x000FFFFF },
  1005. { E1000_RDBAL(4), 0x40, 12, PATTERN_TEST, 0xFFFFFF80, 0xFFFFFFFF },
  1006. { E1000_RDBAH(4), 0x40, 12, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
  1007. { E1000_RDLEN(4), 0x40, 12, PATTERN_TEST, 0x000FFFF0, 0x000FFFFF },
  1008. /* Enable all RX queues before testing. */
  1009. { E1000_RXDCTL(0), 0x100, 4, WRITE_NO_TEST, 0,
  1010. E1000_RXDCTL_QUEUE_ENABLE },
  1011. { E1000_RXDCTL(4), 0x40, 12, WRITE_NO_TEST, 0,
  1012. E1000_RXDCTL_QUEUE_ENABLE },
  1013. /* RDH is read-only for 82576, only test RDT. */
  1014. { E1000_RDT(0), 0x100, 4, PATTERN_TEST, 0x0000FFFF, 0x0000FFFF },
  1015. { E1000_RDT(4), 0x40, 12, PATTERN_TEST, 0x0000FFFF, 0x0000FFFF },
  1016. { E1000_RXDCTL(0), 0x100, 4, WRITE_NO_TEST, 0, 0 },
  1017. { E1000_RXDCTL(4), 0x40, 12, WRITE_NO_TEST, 0, 0 },
  1018. { E1000_FCRTH, 0x100, 1, PATTERN_TEST, 0x0000FFF0, 0x0000FFF0 },
  1019. { E1000_FCTTV, 0x100, 1, PATTERN_TEST, 0x0000FFFF, 0x0000FFFF },
  1020. { E1000_TIPG, 0x100, 1, PATTERN_TEST, 0x3FFFFFFF, 0x3FFFFFFF },
  1021. { E1000_TDBAL(0), 0x100, 4, PATTERN_TEST, 0xFFFFFF80, 0xFFFFFFFF },
  1022. { E1000_TDBAH(0), 0x100, 4, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
  1023. { E1000_TDLEN(0), 0x100, 4, PATTERN_TEST, 0x000FFFF0, 0x000FFFFF },
  1024. { E1000_TDBAL(4), 0x40, 12, PATTERN_TEST, 0xFFFFFF80, 0xFFFFFFFF },
  1025. { E1000_TDBAH(4), 0x40, 12, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
  1026. { E1000_TDLEN(4), 0x40, 12, PATTERN_TEST, 0x000FFFF0, 0x000FFFFF },
  1027. { E1000_RCTL, 0x100, 1, SET_READ_TEST, 0xFFFFFFFF, 0x00000000 },
  1028. { E1000_RCTL, 0x100, 1, SET_READ_TEST, 0x04CFB0FE, 0x003FFFFB },
  1029. { E1000_RCTL, 0x100, 1, SET_READ_TEST, 0x04CFB0FE, 0xFFFFFFFF },
  1030. { E1000_TCTL, 0x100, 1, SET_READ_TEST, 0xFFFFFFFF, 0x00000000 },
  1031. { E1000_RA, 0, 16, TABLE64_TEST_LO, 0xFFFFFFFF, 0xFFFFFFFF },
  1032. { E1000_RA, 0, 16, TABLE64_TEST_HI, 0x83FFFFFF, 0xFFFFFFFF },
  1033. { E1000_RA2, 0, 8, TABLE64_TEST_LO, 0xFFFFFFFF, 0xFFFFFFFF },
  1034. { E1000_RA2, 0, 8, TABLE64_TEST_HI, 0x83FFFFFF, 0xFFFFFFFF },
  1035. { E1000_MTA, 0, 128, TABLE32_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
  1036. { 0, 0, 0, 0 }
  1037. };
  1038. /* 82575 register test */
  1039. static struct igb_reg_test reg_test_82575[] = {
  1040. { E1000_FCAL, 0x100, 1, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
  1041. { E1000_FCAH, 0x100, 1, PATTERN_TEST, 0x0000FFFF, 0xFFFFFFFF },
  1042. { E1000_FCT, 0x100, 1, PATTERN_TEST, 0x0000FFFF, 0xFFFFFFFF },
  1043. { E1000_VET, 0x100, 1, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
  1044. { E1000_RDBAL(0), 0x100, 4, PATTERN_TEST, 0xFFFFFF80, 0xFFFFFFFF },
  1045. { E1000_RDBAH(0), 0x100, 4, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
  1046. { E1000_RDLEN(0), 0x100, 4, PATTERN_TEST, 0x000FFF80, 0x000FFFFF },
  1047. /* Enable all four RX queues before testing. */
  1048. { E1000_RXDCTL(0), 0x100, 4, WRITE_NO_TEST, 0,
  1049. E1000_RXDCTL_QUEUE_ENABLE },
  1050. /* RDH is read-only for 82575, only test RDT. */
  1051. { E1000_RDT(0), 0x100, 4, PATTERN_TEST, 0x0000FFFF, 0x0000FFFF },
  1052. { E1000_RXDCTL(0), 0x100, 4, WRITE_NO_TEST, 0, 0 },
  1053. { E1000_FCRTH, 0x100, 1, PATTERN_TEST, 0x0000FFF0, 0x0000FFF0 },
  1054. { E1000_FCTTV, 0x100, 1, PATTERN_TEST, 0x0000FFFF, 0x0000FFFF },
  1055. { E1000_TIPG, 0x100, 1, PATTERN_TEST, 0x3FFFFFFF, 0x3FFFFFFF },
  1056. { E1000_TDBAL(0), 0x100, 4, PATTERN_TEST, 0xFFFFFF80, 0xFFFFFFFF },
  1057. { E1000_TDBAH(0), 0x100, 4, PATTERN_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
  1058. { E1000_TDLEN(0), 0x100, 4, PATTERN_TEST, 0x000FFF80, 0x000FFFFF },
  1059. { E1000_RCTL, 0x100, 1, SET_READ_TEST, 0xFFFFFFFF, 0x00000000 },
  1060. { E1000_RCTL, 0x100, 1, SET_READ_TEST, 0x04CFB3FE, 0x003FFFFB },
  1061. { E1000_RCTL, 0x100, 1, SET_READ_TEST, 0x04CFB3FE, 0xFFFFFFFF },
  1062. { E1000_TCTL, 0x100, 1, SET_READ_TEST, 0xFFFFFFFF, 0x00000000 },
  1063. { E1000_TXCW, 0x100, 1, PATTERN_TEST, 0xC000FFFF, 0x0000FFFF },
  1064. { E1000_RA, 0, 16, TABLE64_TEST_LO, 0xFFFFFFFF, 0xFFFFFFFF },
  1065. { E1000_RA, 0, 16, TABLE64_TEST_HI, 0x800FFFFF, 0xFFFFFFFF },
  1066. { E1000_MTA, 0, 128, TABLE32_TEST, 0xFFFFFFFF, 0xFFFFFFFF },
  1067. { 0, 0, 0, 0 }
  1068. };
  1069. static bool reg_pattern_test(struct igb_adapter *adapter, u64 *data,
  1070. int reg, u32 mask, u32 write)
  1071. {
  1072. struct e1000_hw *hw = &adapter->hw;
  1073. u32 pat, val;
  1074. static const u32 _test[] = {
  1075. 0x5A5A5A5A, 0xA5A5A5A5, 0x00000000, 0xFFFFFFFF};
  1076. for (pat = 0; pat < ARRAY_SIZE(_test); pat++) {
  1077. wr32(reg, (_test[pat] & write));
  1078. val = rd32(reg) & mask;
  1079. if (val != (_test[pat] & write & mask)) {
  1080. dev_err(&adapter->pdev->dev,
  1081. "pattern test reg %04X failed: got 0x%08X expected 0x%08X\n",
  1082. reg, val, (_test[pat] & write & mask));
  1083. *data = reg;
  1084. return true;
  1085. }
  1086. }
  1087. return false;
  1088. }
  1089. static bool reg_set_and_check(struct igb_adapter *adapter, u64 *data,
  1090. int reg, u32 mask, u32 write)
  1091. {
  1092. struct e1000_hw *hw = &adapter->hw;
  1093. u32 val;
  1094. wr32(reg, write & mask);
  1095. val = rd32(reg);
  1096. if ((write & mask) != (val & mask)) {
  1097. dev_err(&adapter->pdev->dev,
  1098. "set/check reg %04X test failed: got 0x%08X expected 0x%08X\n",
  1099. reg, (val & mask), (write & mask));
  1100. *data = reg;
  1101. return true;
  1102. }
  1103. return false;
  1104. }
  1105. #define REG_PATTERN_TEST(reg, mask, write) \
  1106. do { \
  1107. if (reg_pattern_test(adapter, data, reg, mask, write)) \
  1108. return 1; \
  1109. } while (0)
  1110. #define REG_SET_AND_CHECK(reg, mask, write) \
  1111. do { \
  1112. if (reg_set_and_check(adapter, data, reg, mask, write)) \
  1113. return 1; \
  1114. } while (0)
  1115. static int igb_reg_test(struct igb_adapter *adapter, u64 *data)
  1116. {
  1117. struct e1000_hw *hw = &adapter->hw;
  1118. struct igb_reg_test *test;
  1119. u32 value, before, after;
  1120. u32 i, toggle;
  1121. switch (adapter->hw.mac.type) {
  1122. case e1000_i350:
  1123. case e1000_i354:
  1124. test = reg_test_i350;
  1125. toggle = 0x7FEFF3FF;
  1126. break;
  1127. case e1000_i210:
  1128. case e1000_i211:
  1129. test = reg_test_i210;
  1130. toggle = 0x7FEFF3FF;
  1131. break;
  1132. case e1000_82580:
  1133. test = reg_test_82580;
  1134. toggle = 0x7FEFF3FF;
  1135. break;
  1136. case e1000_82576:
  1137. test = reg_test_82576;
  1138. toggle = 0x7FFFF3FF;
  1139. break;
  1140. default:
  1141. test = reg_test_82575;
  1142. toggle = 0x7FFFF3FF;
  1143. break;
  1144. }
  1145. /* Because the status register is such a special case,
  1146. * we handle it separately from the rest of the register
  1147. * tests. Some bits are read-only, some toggle, and some
  1148. * are writable on newer MACs.
  1149. */
  1150. before = rd32(E1000_STATUS);
  1151. value = (rd32(E1000_STATUS) & toggle);
  1152. wr32(E1000_STATUS, toggle);
  1153. after = rd32(E1000_STATUS) & toggle;
  1154. if (value != after) {
  1155. dev_err(&adapter->pdev->dev,
  1156. "failed STATUS register test got: 0x%08X expected: 0x%08X\n",
  1157. after, value);
  1158. *data = 1;
  1159. return 1;
  1160. }
  1161. /* restore previous status */
  1162. wr32(E1000_STATUS, before);
  1163. /* Perform the remainder of the register test, looping through
  1164. * the test table until we either fail or reach the null entry.
  1165. */
  1166. while (test->reg) {
  1167. for (i = 0; i < test->array_len; i++) {
  1168. switch (test->test_type) {
  1169. case PATTERN_TEST:
  1170. REG_PATTERN_TEST(test->reg +
  1171. (i * test->reg_offset),
  1172. test->mask,
  1173. test->write);
  1174. break;
  1175. case SET_READ_TEST:
  1176. REG_SET_AND_CHECK(test->reg +
  1177. (i * test->reg_offset),
  1178. test->mask,
  1179. test->write);
  1180. break;
  1181. case WRITE_NO_TEST:
  1182. writel(test->write,
  1183. (adapter->hw.hw_addr + test->reg)
  1184. + (i * test->reg_offset));
  1185. break;
  1186. case TABLE32_TEST:
  1187. REG_PATTERN_TEST(test->reg + (i * 4),
  1188. test->mask,
  1189. test->write);
  1190. break;
  1191. case TABLE64_TEST_LO:
  1192. REG_PATTERN_TEST(test->reg + (i * 8),
  1193. test->mask,
  1194. test->write);
  1195. break;
  1196. case TABLE64_TEST_HI:
  1197. REG_PATTERN_TEST((test->reg + 4) + (i * 8),
  1198. test->mask,
  1199. test->write);
  1200. break;
  1201. }
  1202. }
  1203. test++;
  1204. }
  1205. *data = 0;
  1206. return 0;
  1207. }
  1208. static int igb_eeprom_test(struct igb_adapter *adapter, u64 *data)
  1209. {
  1210. struct e1000_hw *hw = &adapter->hw;
  1211. *data = 0;
  1212. /* Validate eeprom on all parts but flashless */
  1213. switch (hw->mac.type) {
  1214. case e1000_i210:
  1215. case e1000_i211:
  1216. if (igb_get_flash_presence_i210(hw)) {
  1217. if (adapter->hw.nvm.ops.validate(&adapter->hw) < 0)
  1218. *data = 2;
  1219. }
  1220. break;
  1221. default:
  1222. if (adapter->hw.nvm.ops.validate(&adapter->hw) < 0)
  1223. *data = 2;
  1224. break;
  1225. }
  1226. return *data;
  1227. }
  1228. static irqreturn_t igb_test_intr(int irq, void *data)
  1229. {
  1230. struct igb_adapter *adapter = (struct igb_adapter *) data;
  1231. struct e1000_hw *hw = &adapter->hw;
  1232. adapter->test_icr |= rd32(E1000_ICR);
  1233. return IRQ_HANDLED;
  1234. }
  1235. static int igb_intr_test(struct igb_adapter *adapter, u64 *data)
  1236. {
  1237. struct e1000_hw *hw = &adapter->hw;
  1238. struct net_device *netdev = adapter->netdev;
  1239. u32 mask, ics_mask, i = 0, shared_int = true;
  1240. u32 irq = adapter->pdev->irq;
  1241. *data = 0;
  1242. /* Hook up test interrupt handler just for this test */
  1243. if (adapter->flags & IGB_FLAG_HAS_MSIX) {
  1244. if (request_irq(adapter->msix_entries[0].vector,
  1245. igb_test_intr, 0, netdev->name, adapter)) {
  1246. *data = 1;
  1247. return -1;
  1248. }
  1249. } else if (adapter->flags & IGB_FLAG_HAS_MSI) {
  1250. shared_int = false;
  1251. if (request_irq(irq,
  1252. igb_test_intr, 0, netdev->name, adapter)) {
  1253. *data = 1;
  1254. return -1;
  1255. }
  1256. } else if (!request_irq(irq, igb_test_intr, IRQF_PROBE_SHARED,
  1257. netdev->name, adapter)) {
  1258. shared_int = false;
  1259. } else if (request_irq(irq, igb_test_intr, IRQF_SHARED,
  1260. netdev->name, adapter)) {
  1261. *data = 1;
  1262. return -1;
  1263. }
  1264. dev_info(&adapter->pdev->dev, "testing %s interrupt\n",
  1265. (shared_int ? "shared" : "unshared"));
  1266. /* Disable all the interrupts */
  1267. wr32(E1000_IMC, ~0);
  1268. wrfl();
  1269. usleep_range(10000, 11000);
  1270. /* Define all writable bits for ICS */
  1271. switch (hw->mac.type) {
  1272. case e1000_82575:
  1273. ics_mask = 0x37F47EDD;
  1274. break;
  1275. case e1000_82576:
  1276. ics_mask = 0x77D4FBFD;
  1277. break;
  1278. case e1000_82580:
  1279. ics_mask = 0x77DCFED5;
  1280. break;
  1281. case e1000_i350:
  1282. case e1000_i354:
  1283. case e1000_i210:
  1284. case e1000_i211:
  1285. ics_mask = 0x77DCFED5;
  1286. break;
  1287. default:
  1288. ics_mask = 0x7FFFFFFF;
  1289. break;
  1290. }
  1291. /* Test each interrupt */
  1292. for (; i < 31; i++) {
  1293. /* Interrupt to test */
  1294. mask = BIT(i);
  1295. if (!(mask & ics_mask))
  1296. continue;
  1297. if (!shared_int) {
  1298. /* Disable the interrupt to be reported in
  1299. * the cause register and then force the same
  1300. * interrupt and see if one gets posted. If
  1301. * an interrupt was posted to the bus, the
  1302. * test failed.
  1303. */
  1304. adapter->test_icr = 0;
  1305. /* Flush any pending interrupts */
  1306. wr32(E1000_ICR, ~0);
  1307. wr32(E1000_IMC, mask);
  1308. wr32(E1000_ICS, mask);
  1309. wrfl();
  1310. usleep_range(10000, 11000);
  1311. if (adapter->test_icr & mask) {
  1312. *data = 3;
  1313. break;
  1314. }
  1315. }
  1316. /* Enable the interrupt to be reported in
  1317. * the cause register and then force the same
  1318. * interrupt and see if one gets posted. If
  1319. * an interrupt was not posted to the bus, the
  1320. * test failed.
  1321. */
  1322. adapter->test_icr = 0;
  1323. /* Flush any pending interrupts */
  1324. wr32(E1000_ICR, ~0);
  1325. wr32(E1000_IMS, mask);
  1326. wr32(E1000_ICS, mask);
  1327. wrfl();
  1328. usleep_range(10000, 11000);
  1329. if (!(adapter->test_icr & mask)) {
  1330. *data = 4;
  1331. break;
  1332. }
  1333. if (!shared_int) {
  1334. /* Disable the other interrupts to be reported in
  1335. * the cause register and then force the other
  1336. * interrupts and see if any get posted. If
  1337. * an interrupt was posted to the bus, the
  1338. * test failed.
  1339. */
  1340. adapter->test_icr = 0;
  1341. /* Flush any pending interrupts */
  1342. wr32(E1000_ICR, ~0);
  1343. wr32(E1000_IMC, ~mask);
  1344. wr32(E1000_ICS, ~mask);
  1345. wrfl();
  1346. usleep_range(10000, 11000);
  1347. if (adapter->test_icr & mask) {
  1348. *data = 5;
  1349. break;
  1350. }
  1351. }
  1352. }
  1353. /* Disable all the interrupts */
  1354. wr32(E1000_IMC, ~0);
  1355. wrfl();
  1356. usleep_range(10000, 11000);
  1357. /* Unhook test interrupt handler */
  1358. if (adapter->flags & IGB_FLAG_HAS_MSIX)
  1359. free_irq(adapter->msix_entries[0].vector, adapter);
  1360. else
  1361. free_irq(irq, adapter);
  1362. return *data;
  1363. }
  1364. static void igb_free_desc_rings(struct igb_adapter *adapter)
  1365. {
  1366. igb_free_tx_resources(&adapter->test_tx_ring);
  1367. igb_free_rx_resources(&adapter->test_rx_ring);
  1368. }
  1369. static int igb_setup_desc_rings(struct igb_adapter *adapter)
  1370. {
  1371. struct igb_ring *tx_ring = &adapter->test_tx_ring;
  1372. struct igb_ring *rx_ring = &adapter->test_rx_ring;
  1373. struct e1000_hw *hw = &adapter->hw;
  1374. int ret_val;
  1375. /* Setup Tx descriptor ring and Tx buffers */
  1376. tx_ring->count = IGB_DEFAULT_TXD;
  1377. tx_ring->dev = &adapter->pdev->dev;
  1378. tx_ring->netdev = adapter->netdev;
  1379. tx_ring->reg_idx = adapter->vfs_allocated_count;
  1380. if (igb_setup_tx_resources(tx_ring)) {
  1381. ret_val = 1;
  1382. goto err_nomem;
  1383. }
  1384. igb_setup_tctl(adapter);
  1385. igb_configure_tx_ring(adapter, tx_ring);
  1386. /* Setup Rx descriptor ring and Rx buffers */
  1387. rx_ring->count = IGB_DEFAULT_RXD;
  1388. rx_ring->dev = &adapter->pdev->dev;
  1389. rx_ring->netdev = adapter->netdev;
  1390. rx_ring->reg_idx = adapter->vfs_allocated_count;
  1391. if (igb_setup_rx_resources(rx_ring)) {
  1392. ret_val = 3;
  1393. goto err_nomem;
  1394. }
  1395. /* set the default queue to queue 0 of PF */
  1396. wr32(E1000_MRQC, adapter->vfs_allocated_count << 3);
  1397. /* enable receive ring */
  1398. igb_setup_rctl(adapter);
  1399. igb_configure_rx_ring(adapter, rx_ring);
  1400. igb_alloc_rx_buffers(rx_ring, igb_desc_unused(rx_ring));
  1401. return 0;
  1402. err_nomem:
  1403. igb_free_desc_rings(adapter);
  1404. return ret_val;
  1405. }
  1406. static void igb_phy_disable_receiver(struct igb_adapter *adapter)
  1407. {
  1408. struct e1000_hw *hw = &adapter->hw;
  1409. /* Write out to PHY registers 29 and 30 to disable the Receiver. */
  1410. igb_write_phy_reg(hw, 29, 0x001F);
  1411. igb_write_phy_reg(hw, 30, 0x8FFC);
  1412. igb_write_phy_reg(hw, 29, 0x001A);
  1413. igb_write_phy_reg(hw, 30, 0x8FF0);
  1414. }
  1415. static int igb_integrated_phy_loopback(struct igb_adapter *adapter)
  1416. {
  1417. struct e1000_hw *hw = &adapter->hw;
  1418. u32 ctrl_reg = 0;
  1419. hw->mac.autoneg = false;
  1420. if (hw->phy.type == e1000_phy_m88) {
  1421. if (hw->phy.id != I210_I_PHY_ID) {
  1422. /* Auto-MDI/MDIX Off */
  1423. igb_write_phy_reg(hw, M88E1000_PHY_SPEC_CTRL, 0x0808);
  1424. /* reset to update Auto-MDI/MDIX */
  1425. igb_write_phy_reg(hw, PHY_CONTROL, 0x9140);
  1426. /* autoneg off */
  1427. igb_write_phy_reg(hw, PHY_CONTROL, 0x8140);
  1428. } else {
  1429. /* force 1000, set loopback */
  1430. igb_write_phy_reg(hw, I347AT4_PAGE_SELECT, 0);
  1431. igb_write_phy_reg(hw, PHY_CONTROL, 0x4140);
  1432. }
  1433. } else if (hw->phy.type == e1000_phy_82580) {
  1434. /* enable MII loopback */
  1435. igb_write_phy_reg(hw, I82580_PHY_LBK_CTRL, 0x8041);
  1436. }
  1437. /* add small delay to avoid loopback test failure */
  1438. msleep(50);
  1439. /* force 1000, set loopback */
  1440. igb_write_phy_reg(hw, PHY_CONTROL, 0x4140);
  1441. /* Now set up the MAC to the same speed/duplex as the PHY. */
  1442. ctrl_reg = rd32(E1000_CTRL);
  1443. ctrl_reg &= ~E1000_CTRL_SPD_SEL; /* Clear the speed sel bits */
  1444. ctrl_reg |= (E1000_CTRL_FRCSPD | /* Set the Force Speed Bit */
  1445. E1000_CTRL_FRCDPX | /* Set the Force Duplex Bit */
  1446. E1000_CTRL_SPD_1000 |/* Force Speed to 1000 */
  1447. E1000_CTRL_FD | /* Force Duplex to FULL */
  1448. E1000_CTRL_SLU); /* Set link up enable bit */
  1449. if (hw->phy.type == e1000_phy_m88)
  1450. ctrl_reg |= E1000_CTRL_ILOS; /* Invert Loss of Signal */
  1451. wr32(E1000_CTRL, ctrl_reg);
  1452. /* Disable the receiver on the PHY so when a cable is plugged in, the
  1453. * PHY does not begin to autoneg when a cable is reconnected to the NIC.
  1454. */
  1455. if (hw->phy.type == e1000_phy_m88)
  1456. igb_phy_disable_receiver(adapter);
  1457. msleep(500);
  1458. return 0;
  1459. }
  1460. static int igb_set_phy_loopback(struct igb_adapter *adapter)
  1461. {
  1462. return igb_integrated_phy_loopback(adapter);
  1463. }
  1464. static int igb_setup_loopback_test(struct igb_adapter *adapter)
  1465. {
  1466. struct e1000_hw *hw = &adapter->hw;
  1467. u32 reg;
  1468. reg = rd32(E1000_CTRL_EXT);
  1469. /* use CTRL_EXT to identify link type as SGMII can appear as copper */
  1470. if (reg & E1000_CTRL_EXT_LINK_MODE_MASK) {
  1471. if ((hw->device_id == E1000_DEV_ID_DH89XXCC_SGMII) ||
  1472. (hw->device_id == E1000_DEV_ID_DH89XXCC_SERDES) ||
  1473. (hw->device_id == E1000_DEV_ID_DH89XXCC_BACKPLANE) ||
  1474. (hw->device_id == E1000_DEV_ID_DH89XXCC_SFP) ||
  1475. (hw->device_id == E1000_DEV_ID_I354_SGMII) ||
  1476. (hw->device_id == E1000_DEV_ID_I354_BACKPLANE_2_5GBPS)) {
  1477. /* Enable DH89xxCC MPHY for near end loopback */
  1478. reg = rd32(E1000_MPHY_ADDR_CTL);
  1479. reg = (reg & E1000_MPHY_ADDR_CTL_OFFSET_MASK) |
  1480. E1000_MPHY_PCS_CLK_REG_OFFSET;
  1481. wr32(E1000_MPHY_ADDR_CTL, reg);
  1482. reg = rd32(E1000_MPHY_DATA);
  1483. reg |= E1000_MPHY_PCS_CLK_REG_DIGINELBEN;
  1484. wr32(E1000_MPHY_DATA, reg);
  1485. }
  1486. reg = rd32(E1000_RCTL);
  1487. reg |= E1000_RCTL_LBM_TCVR;
  1488. wr32(E1000_RCTL, reg);
  1489. wr32(E1000_SCTL, E1000_ENABLE_SERDES_LOOPBACK);
  1490. reg = rd32(E1000_CTRL);
  1491. reg &= ~(E1000_CTRL_RFCE |
  1492. E1000_CTRL_TFCE |
  1493. E1000_CTRL_LRST);
  1494. reg |= E1000_CTRL_SLU |
  1495. E1000_CTRL_FD;
  1496. wr32(E1000_CTRL, reg);
  1497. /* Unset switch control to serdes energy detect */
  1498. reg = rd32(E1000_CONNSW);
  1499. reg &= ~E1000_CONNSW_ENRGSRC;
  1500. wr32(E1000_CONNSW, reg);
  1501. /* Unset sigdetect for SERDES loopback on
  1502. * 82580 and newer devices.
  1503. */
  1504. if (hw->mac.type >= e1000_82580) {
  1505. reg = rd32(E1000_PCS_CFG0);
  1506. reg |= E1000_PCS_CFG_IGN_SD;
  1507. wr32(E1000_PCS_CFG0, reg);
  1508. }
  1509. /* Set PCS register for forced speed */
  1510. reg = rd32(E1000_PCS_LCTL);
  1511. reg &= ~E1000_PCS_LCTL_AN_ENABLE; /* Disable Autoneg*/
  1512. reg |= E1000_PCS_LCTL_FLV_LINK_UP | /* Force link up */
  1513. E1000_PCS_LCTL_FSV_1000 | /* Force 1000 */
  1514. E1000_PCS_LCTL_FDV_FULL | /* SerDes Full duplex */
  1515. E1000_PCS_LCTL_FSD | /* Force Speed */
  1516. E1000_PCS_LCTL_FORCE_LINK; /* Force Link */
  1517. wr32(E1000_PCS_LCTL, reg);
  1518. return 0;
  1519. }
  1520. return igb_set_phy_loopback(adapter);
  1521. }
  1522. static void igb_loopback_cleanup(struct igb_adapter *adapter)
  1523. {
  1524. struct e1000_hw *hw = &adapter->hw;
  1525. u32 rctl;
  1526. u16 phy_reg;
  1527. if ((hw->device_id == E1000_DEV_ID_DH89XXCC_SGMII) ||
  1528. (hw->device_id == E1000_DEV_ID_DH89XXCC_SERDES) ||
  1529. (hw->device_id == E1000_DEV_ID_DH89XXCC_BACKPLANE) ||
  1530. (hw->device_id == E1000_DEV_ID_DH89XXCC_SFP) ||
  1531. (hw->device_id == E1000_DEV_ID_I354_SGMII)) {
  1532. u32 reg;
  1533. /* Disable near end loopback on DH89xxCC */
  1534. reg = rd32(E1000_MPHY_ADDR_CTL);
  1535. reg = (reg & E1000_MPHY_ADDR_CTL_OFFSET_MASK) |
  1536. E1000_MPHY_PCS_CLK_REG_OFFSET;
  1537. wr32(E1000_MPHY_ADDR_CTL, reg);
  1538. reg = rd32(E1000_MPHY_DATA);
  1539. reg &= ~E1000_MPHY_PCS_CLK_REG_DIGINELBEN;
  1540. wr32(E1000_MPHY_DATA, reg);
  1541. }
  1542. rctl = rd32(E1000_RCTL);
  1543. rctl &= ~(E1000_RCTL_LBM_TCVR | E1000_RCTL_LBM_MAC);
  1544. wr32(E1000_RCTL, rctl);
  1545. hw->mac.autoneg = true;
  1546. igb_read_phy_reg(hw, PHY_CONTROL, &phy_reg);
  1547. if (phy_reg & MII_CR_LOOPBACK) {
  1548. phy_reg &= ~MII_CR_LOOPBACK;
  1549. igb_write_phy_reg(hw, PHY_CONTROL, phy_reg);
  1550. igb_phy_sw_reset(hw);
  1551. }
  1552. }
  1553. static void igb_create_lbtest_frame(struct sk_buff *skb,
  1554. unsigned int frame_size)
  1555. {
  1556. memset(skb->data, 0xFF, frame_size);
  1557. frame_size /= 2;
  1558. memset(&skb->data[frame_size], 0xAA, frame_size - 1);
  1559. memset(&skb->data[frame_size + 10], 0xBE, 1);
  1560. memset(&skb->data[frame_size + 12], 0xAF, 1);
  1561. }
  1562. static int igb_check_lbtest_frame(struct igb_rx_buffer *rx_buffer,
  1563. unsigned int frame_size)
  1564. {
  1565. unsigned char *data;
  1566. bool match = true;
  1567. frame_size >>= 1;
  1568. data = kmap(rx_buffer->page);
  1569. if (data[3] != 0xFF ||
  1570. data[frame_size + 10] != 0xBE ||
  1571. data[frame_size + 12] != 0xAF)
  1572. match = false;
  1573. kunmap(rx_buffer->page);
  1574. return match;
  1575. }
  1576. static int igb_clean_test_rings(struct igb_ring *rx_ring,
  1577. struct igb_ring *tx_ring,
  1578. unsigned int size)
  1579. {
  1580. union e1000_adv_rx_desc *rx_desc;
  1581. struct igb_rx_buffer *rx_buffer_info;
  1582. struct igb_tx_buffer *tx_buffer_info;
  1583. u16 rx_ntc, tx_ntc, count = 0;
  1584. /* initialize next to clean and descriptor values */
  1585. rx_ntc = rx_ring->next_to_clean;
  1586. tx_ntc = tx_ring->next_to_clean;
  1587. rx_desc = IGB_RX_DESC(rx_ring, rx_ntc);
  1588. while (rx_desc->wb.upper.length) {
  1589. /* check Rx buffer */
  1590. rx_buffer_info = &rx_ring->rx_buffer_info[rx_ntc];
  1591. /* sync Rx buffer for CPU read */
  1592. dma_sync_single_for_cpu(rx_ring->dev,
  1593. rx_buffer_info->dma,
  1594. size,
  1595. DMA_FROM_DEVICE);
  1596. /* verify contents of skb */
  1597. if (igb_check_lbtest_frame(rx_buffer_info, size))
  1598. count++;
  1599. /* sync Rx buffer for device write */
  1600. dma_sync_single_for_device(rx_ring->dev,
  1601. rx_buffer_info->dma,
  1602. size,
  1603. DMA_FROM_DEVICE);
  1604. /* unmap buffer on Tx side */
  1605. tx_buffer_info = &tx_ring->tx_buffer_info[tx_ntc];
  1606. /* Free all the Tx ring sk_buffs */
  1607. dev_kfree_skb_any(tx_buffer_info->skb);
  1608. /* unmap skb header data */
  1609. dma_unmap_single(tx_ring->dev,
  1610. dma_unmap_addr(tx_buffer_info, dma),
  1611. dma_unmap_len(tx_buffer_info, len),
  1612. DMA_TO_DEVICE);
  1613. dma_unmap_len_set(tx_buffer_info, len, 0);
  1614. /* increment Rx/Tx next to clean counters */
  1615. rx_ntc++;
  1616. if (rx_ntc == rx_ring->count)
  1617. rx_ntc = 0;
  1618. tx_ntc++;
  1619. if (tx_ntc == tx_ring->count)
  1620. tx_ntc = 0;
  1621. /* fetch next descriptor */
  1622. rx_desc = IGB_RX_DESC(rx_ring, rx_ntc);
  1623. }
  1624. netdev_tx_reset_queue(txring_txq(tx_ring));
  1625. /* re-map buffers to ring, store next to clean values */
  1626. igb_alloc_rx_buffers(rx_ring, count);
  1627. rx_ring->next_to_clean = rx_ntc;
  1628. tx_ring->next_to_clean = tx_ntc;
  1629. return count;
  1630. }
  1631. static int igb_run_loopback_test(struct igb_adapter *adapter)
  1632. {
  1633. struct igb_ring *tx_ring = &adapter->test_tx_ring;
  1634. struct igb_ring *rx_ring = &adapter->test_rx_ring;
  1635. u16 i, j, lc, good_cnt;
  1636. int ret_val = 0;
  1637. unsigned int size = IGB_RX_HDR_LEN;
  1638. netdev_tx_t tx_ret_val;
  1639. struct sk_buff *skb;
  1640. /* allocate test skb */
  1641. skb = alloc_skb(size, GFP_KERNEL);
  1642. if (!skb)
  1643. return 11;
  1644. /* place data into test skb */
  1645. igb_create_lbtest_frame(skb, size);
  1646. skb_put(skb, size);
  1647. /* Calculate the loop count based on the largest descriptor ring
  1648. * The idea is to wrap the largest ring a number of times using 64
  1649. * send/receive pairs during each loop
  1650. */
  1651. if (rx_ring->count <= tx_ring->count)
  1652. lc = ((tx_ring->count / 64) * 2) + 1;
  1653. else
  1654. lc = ((rx_ring->count / 64) * 2) + 1;
  1655. for (j = 0; j <= lc; j++) { /* loop count loop */
  1656. /* reset count of good packets */
  1657. good_cnt = 0;
  1658. /* place 64 packets on the transmit queue*/
  1659. for (i = 0; i < 64; i++) {
  1660. skb_get(skb);
  1661. tx_ret_val = igb_xmit_frame_ring(skb, tx_ring);
  1662. if (tx_ret_val == NETDEV_TX_OK)
  1663. good_cnt++;
  1664. }
  1665. if (good_cnt != 64) {
  1666. ret_val = 12;
  1667. break;
  1668. }
  1669. /* allow 200 milliseconds for packets to go from Tx to Rx */
  1670. msleep(200);
  1671. good_cnt = igb_clean_test_rings(rx_ring, tx_ring, size);
  1672. if (good_cnt != 64) {
  1673. ret_val = 13;
  1674. break;
  1675. }
  1676. } /* end loop count loop */
  1677. /* free the original skb */
  1678. kfree_skb(skb);
  1679. return ret_val;
  1680. }
  1681. static int igb_loopback_test(struct igb_adapter *adapter, u64 *data)
  1682. {
  1683. /* PHY loopback cannot be performed if SoL/IDER
  1684. * sessions are active
  1685. */
  1686. if (igb_check_reset_block(&adapter->hw)) {
  1687. dev_err(&adapter->pdev->dev,
  1688. "Cannot do PHY loopback test when SoL/IDER is active.\n");
  1689. *data = 0;
  1690. goto out;
  1691. }
  1692. if (adapter->hw.mac.type == e1000_i354) {
  1693. dev_info(&adapter->pdev->dev,
  1694. "Loopback test not supported on i354.\n");
  1695. *data = 0;
  1696. goto out;
  1697. }
  1698. *data = igb_setup_desc_rings(adapter);
  1699. if (*data)
  1700. goto out;
  1701. *data = igb_setup_loopback_test(adapter);
  1702. if (*data)
  1703. goto err_loopback;
  1704. *data = igb_run_loopback_test(adapter);
  1705. igb_loopback_cleanup(adapter);
  1706. err_loopback:
  1707. igb_free_desc_rings(adapter);
  1708. out:
  1709. return *data;
  1710. }
  1711. static int igb_link_test(struct igb_adapter *adapter, u64 *data)
  1712. {
  1713. struct e1000_hw *hw = &adapter->hw;
  1714. *data = 0;
  1715. if (hw->phy.media_type == e1000_media_type_internal_serdes) {
  1716. int i = 0;
  1717. hw->mac.serdes_has_link = false;
  1718. /* On some blade server designs, link establishment
  1719. * could take as long as 2-3 minutes
  1720. */
  1721. do {
  1722. hw->mac.ops.check_for_link(&adapter->hw);
  1723. if (hw->mac.serdes_has_link)
  1724. return *data;
  1725. msleep(20);
  1726. } while (i++ < 3750);
  1727. *data = 1;
  1728. } else {
  1729. hw->mac.ops.check_for_link(&adapter->hw);
  1730. if (hw->mac.autoneg)
  1731. msleep(5000);
  1732. if (!(rd32(E1000_STATUS) & E1000_STATUS_LU))
  1733. *data = 1;
  1734. }
  1735. return *data;
  1736. }
  1737. static void igb_diag_test(struct net_device *netdev,
  1738. struct ethtool_test *eth_test, u64 *data)
  1739. {
  1740. struct igb_adapter *adapter = netdev_priv(netdev);
  1741. u16 autoneg_advertised;
  1742. u8 forced_speed_duplex, autoneg;
  1743. bool if_running = netif_running(netdev);
  1744. set_bit(__IGB_TESTING, &adapter->state);
  1745. /* can't do offline tests on media switching devices */
  1746. if (adapter->hw.dev_spec._82575.mas_capable)
  1747. eth_test->flags &= ~ETH_TEST_FL_OFFLINE;
  1748. if (eth_test->flags == ETH_TEST_FL_OFFLINE) {
  1749. /* Offline tests */
  1750. /* save speed, duplex, autoneg settings */
  1751. autoneg_advertised = adapter->hw.phy.autoneg_advertised;
  1752. forced_speed_duplex = adapter->hw.mac.forced_speed_duplex;
  1753. autoneg = adapter->hw.mac.autoneg;
  1754. dev_info(&adapter->pdev->dev, "offline testing starting\n");
  1755. /* power up link for link test */
  1756. igb_power_up_link(adapter);
  1757. /* Link test performed before hardware reset so autoneg doesn't
  1758. * interfere with test result
  1759. */
  1760. if (igb_link_test(adapter, &data[TEST_LINK]))
  1761. eth_test->flags |= ETH_TEST_FL_FAILED;
  1762. if (if_running)
  1763. /* indicate we're in test mode */
  1764. igb_close(netdev);
  1765. else
  1766. igb_reset(adapter);
  1767. if (igb_reg_test(adapter, &data[TEST_REG]))
  1768. eth_test->flags |= ETH_TEST_FL_FAILED;
  1769. igb_reset(adapter);
  1770. if (igb_eeprom_test(adapter, &data[TEST_EEP]))
  1771. eth_test->flags |= ETH_TEST_FL_FAILED;
  1772. igb_reset(adapter);
  1773. if (igb_intr_test(adapter, &data[TEST_IRQ]))
  1774. eth_test->flags |= ETH_TEST_FL_FAILED;
  1775. igb_reset(adapter);
  1776. /* power up link for loopback test */
  1777. igb_power_up_link(adapter);
  1778. if (igb_loopback_test(adapter, &data[TEST_LOOP]))
  1779. eth_test->flags |= ETH_TEST_FL_FAILED;
  1780. /* restore speed, duplex, autoneg settings */
  1781. adapter->hw.phy.autoneg_advertised = autoneg_advertised;
  1782. adapter->hw.mac.forced_speed_duplex = forced_speed_duplex;
  1783. adapter->hw.mac.autoneg = autoneg;
  1784. /* force this routine to wait until autoneg complete/timeout */
  1785. adapter->hw.phy.autoneg_wait_to_complete = true;
  1786. igb_reset(adapter);
  1787. adapter->hw.phy.autoneg_wait_to_complete = false;
  1788. clear_bit(__IGB_TESTING, &adapter->state);
  1789. if (if_running)
  1790. igb_open(netdev);
  1791. } else {
  1792. dev_info(&adapter->pdev->dev, "online testing starting\n");
  1793. /* PHY is powered down when interface is down */
  1794. if (if_running && igb_link_test(adapter, &data[TEST_LINK]))
  1795. eth_test->flags |= ETH_TEST_FL_FAILED;
  1796. else
  1797. data[TEST_LINK] = 0;
  1798. /* Online tests aren't run; pass by default */
  1799. data[TEST_REG] = 0;
  1800. data[TEST_EEP] = 0;
  1801. data[TEST_IRQ] = 0;
  1802. data[TEST_LOOP] = 0;
  1803. clear_bit(__IGB_TESTING, &adapter->state);
  1804. }
  1805. msleep_interruptible(4 * 1000);
  1806. }
  1807. static void igb_get_wol(struct net_device *netdev, struct ethtool_wolinfo *wol)
  1808. {
  1809. struct igb_adapter *adapter = netdev_priv(netdev);
  1810. wol->wolopts = 0;
  1811. if (!(adapter->flags & IGB_FLAG_WOL_SUPPORTED))
  1812. return;
  1813. wol->supported = WAKE_UCAST | WAKE_MCAST |
  1814. WAKE_BCAST | WAKE_MAGIC |
  1815. WAKE_PHY;
  1816. /* apply any specific unsupported masks here */
  1817. switch (adapter->hw.device_id) {
  1818. default:
  1819. break;
  1820. }
  1821. if (adapter->wol & E1000_WUFC_EX)
  1822. wol->wolopts |= WAKE_UCAST;
  1823. if (adapter->wol & E1000_WUFC_MC)
  1824. wol->wolopts |= WAKE_MCAST;
  1825. if (adapter->wol & E1000_WUFC_BC)
  1826. wol->wolopts |= WAKE_BCAST;
  1827. if (adapter->wol & E1000_WUFC_MAG)
  1828. wol->wolopts |= WAKE_MAGIC;
  1829. if (adapter->wol & E1000_WUFC_LNKC)
  1830. wol->wolopts |= WAKE_PHY;
  1831. }
  1832. static int igb_set_wol(struct net_device *netdev, struct ethtool_wolinfo *wol)
  1833. {
  1834. struct igb_adapter *adapter = netdev_priv(netdev);
  1835. if (wol->wolopts & (WAKE_ARP | WAKE_MAGICSECURE))
  1836. return -EOPNOTSUPP;
  1837. if (!(adapter->flags & IGB_FLAG_WOL_SUPPORTED))
  1838. return wol->wolopts ? -EOPNOTSUPP : 0;
  1839. /* these settings will always override what we currently have */
  1840. adapter->wol = 0;
  1841. if (wol->wolopts & WAKE_UCAST)
  1842. adapter->wol |= E1000_WUFC_EX;
  1843. if (wol->wolopts & WAKE_MCAST)
  1844. adapter->wol |= E1000_WUFC_MC;
  1845. if (wol->wolopts & WAKE_BCAST)
  1846. adapter->wol |= E1000_WUFC_BC;
  1847. if (wol->wolopts & WAKE_MAGIC)
  1848. adapter->wol |= E1000_WUFC_MAG;
  1849. if (wol->wolopts & WAKE_PHY)
  1850. adapter->wol |= E1000_WUFC_LNKC;
  1851. device_set_wakeup_enable(&adapter->pdev->dev, adapter->wol);
  1852. return 0;
  1853. }
  1854. /* bit defines for adapter->led_status */
  1855. #define IGB_LED_ON 0
  1856. static int igb_set_phys_id(struct net_device *netdev,
  1857. enum ethtool_phys_id_state state)
  1858. {
  1859. struct igb_adapter *adapter = netdev_priv(netdev);
  1860. struct e1000_hw *hw = &adapter->hw;
  1861. switch (state) {
  1862. case ETHTOOL_ID_ACTIVE:
  1863. igb_blink_led(hw);
  1864. return 2;
  1865. case ETHTOOL_ID_ON:
  1866. igb_blink_led(hw);
  1867. break;
  1868. case ETHTOOL_ID_OFF:
  1869. igb_led_off(hw);
  1870. break;
  1871. case ETHTOOL_ID_INACTIVE:
  1872. igb_led_off(hw);
  1873. clear_bit(IGB_LED_ON, &adapter->led_status);
  1874. igb_cleanup_led(hw);
  1875. break;
  1876. }
  1877. return 0;
  1878. }
  1879. static int igb_set_coalesce(struct net_device *netdev,
  1880. struct ethtool_coalesce *ec)
  1881. {
  1882. struct igb_adapter *adapter = netdev_priv(netdev);
  1883. int i;
  1884. if (ec->rx_max_coalesced_frames ||
  1885. ec->rx_coalesce_usecs_irq ||
  1886. ec->rx_max_coalesced_frames_irq ||
  1887. ec->tx_max_coalesced_frames ||
  1888. ec->tx_coalesce_usecs_irq ||
  1889. ec->stats_block_coalesce_usecs ||
  1890. ec->use_adaptive_rx_coalesce ||
  1891. ec->use_adaptive_tx_coalesce ||
  1892. ec->pkt_rate_low ||
  1893. ec->rx_coalesce_usecs_low ||
  1894. ec->rx_max_coalesced_frames_low ||
  1895. ec->tx_coalesce_usecs_low ||
  1896. ec->tx_max_coalesced_frames_low ||
  1897. ec->pkt_rate_high ||
  1898. ec->rx_coalesce_usecs_high ||
  1899. ec->rx_max_coalesced_frames_high ||
  1900. ec->tx_coalesce_usecs_high ||
  1901. ec->tx_max_coalesced_frames_high ||
  1902. ec->rate_sample_interval)
  1903. return -ENOTSUPP;
  1904. if ((ec->rx_coalesce_usecs > IGB_MAX_ITR_USECS) ||
  1905. ((ec->rx_coalesce_usecs > 3) &&
  1906. (ec->rx_coalesce_usecs < IGB_MIN_ITR_USECS)) ||
  1907. (ec->rx_coalesce_usecs == 2))
  1908. return -EINVAL;
  1909. if ((ec->tx_coalesce_usecs > IGB_MAX_ITR_USECS) ||
  1910. ((ec->tx_coalesce_usecs > 3) &&
  1911. (ec->tx_coalesce_usecs < IGB_MIN_ITR_USECS)) ||
  1912. (ec->tx_coalesce_usecs == 2))
  1913. return -EINVAL;
  1914. if ((adapter->flags & IGB_FLAG_QUEUE_PAIRS) && ec->tx_coalesce_usecs)
  1915. return -EINVAL;
  1916. /* If ITR is disabled, disable DMAC */
  1917. if (ec->rx_coalesce_usecs == 0) {
  1918. if (adapter->flags & IGB_FLAG_DMAC)
  1919. adapter->flags &= ~IGB_FLAG_DMAC;
  1920. }
  1921. /* convert to rate of irq's per second */
  1922. if (ec->rx_coalesce_usecs && ec->rx_coalesce_usecs <= 3)
  1923. adapter->rx_itr_setting = ec->rx_coalesce_usecs;
  1924. else
  1925. adapter->rx_itr_setting = ec->rx_coalesce_usecs << 2;
  1926. /* convert to rate of irq's per second */
  1927. if (adapter->flags & IGB_FLAG_QUEUE_PAIRS)
  1928. adapter->tx_itr_setting = adapter->rx_itr_setting;
  1929. else if (ec->tx_coalesce_usecs && ec->tx_coalesce_usecs <= 3)
  1930. adapter->tx_itr_setting = ec->tx_coalesce_usecs;
  1931. else
  1932. adapter->tx_itr_setting = ec->tx_coalesce_usecs << 2;
  1933. for (i = 0; i < adapter->num_q_vectors; i++) {
  1934. struct igb_q_vector *q_vector = adapter->q_vector[i];
  1935. q_vector->tx.work_limit = adapter->tx_work_limit;
  1936. if (q_vector->rx.ring)
  1937. q_vector->itr_val = adapter->rx_itr_setting;
  1938. else
  1939. q_vector->itr_val = adapter->tx_itr_setting;
  1940. if (q_vector->itr_val && q_vector->itr_val <= 3)
  1941. q_vector->itr_val = IGB_START_ITR;
  1942. q_vector->set_itr = 1;
  1943. }
  1944. return 0;
  1945. }
  1946. static int igb_get_coalesce(struct net_device *netdev,
  1947. struct ethtool_coalesce *ec)
  1948. {
  1949. struct igb_adapter *adapter = netdev_priv(netdev);
  1950. if (adapter->rx_itr_setting <= 3)
  1951. ec->rx_coalesce_usecs = adapter->rx_itr_setting;
  1952. else
  1953. ec->rx_coalesce_usecs = adapter->rx_itr_setting >> 2;
  1954. if (!(adapter->flags & IGB_FLAG_QUEUE_PAIRS)) {
  1955. if (adapter->tx_itr_setting <= 3)
  1956. ec->tx_coalesce_usecs = adapter->tx_itr_setting;
  1957. else
  1958. ec->tx_coalesce_usecs = adapter->tx_itr_setting >> 2;
  1959. }
  1960. return 0;
  1961. }
  1962. static int igb_nway_reset(struct net_device *netdev)
  1963. {
  1964. struct igb_adapter *adapter = netdev_priv(netdev);
  1965. if (netif_running(netdev))
  1966. igb_reinit_locked(adapter);
  1967. return 0;
  1968. }
  1969. static int igb_get_sset_count(struct net_device *netdev, int sset)
  1970. {
  1971. switch (sset) {
  1972. case ETH_SS_STATS:
  1973. return IGB_STATS_LEN;
  1974. case ETH_SS_TEST:
  1975. return IGB_TEST_LEN;
  1976. case ETH_SS_PRIV_FLAGS:
  1977. return IGB_PRIV_FLAGS_STR_LEN;
  1978. default:
  1979. return -ENOTSUPP;
  1980. }
  1981. }
  1982. static void igb_get_ethtool_stats(struct net_device *netdev,
  1983. struct ethtool_stats *stats, u64 *data)
  1984. {
  1985. struct igb_adapter *adapter = netdev_priv(netdev);
  1986. struct rtnl_link_stats64 *net_stats = &adapter->stats64;
  1987. unsigned int start;
  1988. struct igb_ring *ring;
  1989. int i, j;
  1990. char *p;
  1991. spin_lock(&adapter->stats64_lock);
  1992. igb_update_stats(adapter);
  1993. for (i = 0; i < IGB_GLOBAL_STATS_LEN; i++) {
  1994. p = (char *)adapter + igb_gstrings_stats[i].stat_offset;
  1995. data[i] = (igb_gstrings_stats[i].sizeof_stat ==
  1996. sizeof(u64)) ? *(u64 *)p : *(u32 *)p;
  1997. }
  1998. for (j = 0; j < IGB_NETDEV_STATS_LEN; j++, i++) {
  1999. p = (char *)net_stats + igb_gstrings_net_stats[j].stat_offset;
  2000. data[i] = (igb_gstrings_net_stats[j].sizeof_stat ==
  2001. sizeof(u64)) ? *(u64 *)p : *(u32 *)p;
  2002. }
  2003. for (j = 0; j < adapter->num_tx_queues; j++) {
  2004. u64 restart2;
  2005. ring = adapter->tx_ring[j];
  2006. do {
  2007. start = u64_stats_fetch_begin_irq(&ring->tx_syncp);
  2008. data[i] = ring->tx_stats.packets;
  2009. data[i+1] = ring->tx_stats.bytes;
  2010. data[i+2] = ring->tx_stats.restart_queue;
  2011. } while (u64_stats_fetch_retry_irq(&ring->tx_syncp, start));
  2012. do {
  2013. start = u64_stats_fetch_begin_irq(&ring->tx_syncp2);
  2014. restart2 = ring->tx_stats.restart_queue2;
  2015. } while (u64_stats_fetch_retry_irq(&ring->tx_syncp2, start));
  2016. data[i+2] += restart2;
  2017. i += IGB_TX_QUEUE_STATS_LEN;
  2018. }
  2019. for (j = 0; j < adapter->num_rx_queues; j++) {
  2020. ring = adapter->rx_ring[j];
  2021. do {
  2022. start = u64_stats_fetch_begin_irq(&ring->rx_syncp);
  2023. data[i] = ring->rx_stats.packets;
  2024. data[i+1] = ring->rx_stats.bytes;
  2025. data[i+2] = ring->rx_stats.drops;
  2026. data[i+3] = ring->rx_stats.csum_err;
  2027. data[i+4] = ring->rx_stats.alloc_failed;
  2028. } while (u64_stats_fetch_retry_irq(&ring->rx_syncp, start));
  2029. i += IGB_RX_QUEUE_STATS_LEN;
  2030. }
  2031. spin_unlock(&adapter->stats64_lock);
  2032. }
  2033. static void igb_get_strings(struct net_device *netdev, u32 stringset, u8 *data)
  2034. {
  2035. struct igb_adapter *adapter = netdev_priv(netdev);
  2036. u8 *p = data;
  2037. int i;
  2038. switch (stringset) {
  2039. case ETH_SS_TEST:
  2040. memcpy(data, *igb_gstrings_test,
  2041. IGB_TEST_LEN*ETH_GSTRING_LEN);
  2042. break;
  2043. case ETH_SS_STATS:
  2044. for (i = 0; i < IGB_GLOBAL_STATS_LEN; i++) {
  2045. memcpy(p, igb_gstrings_stats[i].stat_string,
  2046. ETH_GSTRING_LEN);
  2047. p += ETH_GSTRING_LEN;
  2048. }
  2049. for (i = 0; i < IGB_NETDEV_STATS_LEN; i++) {
  2050. memcpy(p, igb_gstrings_net_stats[i].stat_string,
  2051. ETH_GSTRING_LEN);
  2052. p += ETH_GSTRING_LEN;
  2053. }
  2054. for (i = 0; i < adapter->num_tx_queues; i++) {
  2055. sprintf(p, "tx_queue_%u_packets", i);
  2056. p += ETH_GSTRING_LEN;
  2057. sprintf(p, "tx_queue_%u_bytes", i);
  2058. p += ETH_GSTRING_LEN;
  2059. sprintf(p, "tx_queue_%u_restart", i);
  2060. p += ETH_GSTRING_LEN;
  2061. }
  2062. for (i = 0; i < adapter->num_rx_queues; i++) {
  2063. sprintf(p, "rx_queue_%u_packets", i);
  2064. p += ETH_GSTRING_LEN;
  2065. sprintf(p, "rx_queue_%u_bytes", i);
  2066. p += ETH_GSTRING_LEN;
  2067. sprintf(p, "rx_queue_%u_drops", i);
  2068. p += ETH_GSTRING_LEN;
  2069. sprintf(p, "rx_queue_%u_csum_err", i);
  2070. p += ETH_GSTRING_LEN;
  2071. sprintf(p, "rx_queue_%u_alloc_failed", i);
  2072. p += ETH_GSTRING_LEN;
  2073. }
  2074. /* BUG_ON(p - data != IGB_STATS_LEN * ETH_GSTRING_LEN); */
  2075. break;
  2076. case ETH_SS_PRIV_FLAGS:
  2077. memcpy(data, igb_priv_flags_strings,
  2078. IGB_PRIV_FLAGS_STR_LEN * ETH_GSTRING_LEN);
  2079. break;
  2080. }
  2081. }
  2082. static int igb_get_ts_info(struct net_device *dev,
  2083. struct ethtool_ts_info *info)
  2084. {
  2085. struct igb_adapter *adapter = netdev_priv(dev);
  2086. if (adapter->ptp_clock)
  2087. info->phc_index = ptp_clock_index(adapter->ptp_clock);
  2088. else
  2089. info->phc_index = -1;
  2090. switch (adapter->hw.mac.type) {
  2091. case e1000_82575:
  2092. info->so_timestamping =
  2093. SOF_TIMESTAMPING_TX_SOFTWARE |
  2094. SOF_TIMESTAMPING_RX_SOFTWARE |
  2095. SOF_TIMESTAMPING_SOFTWARE;
  2096. return 0;
  2097. case e1000_82576:
  2098. case e1000_82580:
  2099. case e1000_i350:
  2100. case e1000_i354:
  2101. case e1000_i210:
  2102. case e1000_i211:
  2103. info->so_timestamping =
  2104. SOF_TIMESTAMPING_TX_SOFTWARE |
  2105. SOF_TIMESTAMPING_RX_SOFTWARE |
  2106. SOF_TIMESTAMPING_SOFTWARE |
  2107. SOF_TIMESTAMPING_TX_HARDWARE |
  2108. SOF_TIMESTAMPING_RX_HARDWARE |
  2109. SOF_TIMESTAMPING_RAW_HARDWARE;
  2110. info->tx_types =
  2111. BIT(HWTSTAMP_TX_OFF) |
  2112. BIT(HWTSTAMP_TX_ON);
  2113. info->rx_filters = BIT(HWTSTAMP_FILTER_NONE);
  2114. /* 82576 does not support timestamping all packets. */
  2115. if (adapter->hw.mac.type >= e1000_82580)
  2116. info->rx_filters |= BIT(HWTSTAMP_FILTER_ALL);
  2117. else
  2118. info->rx_filters |=
  2119. BIT(HWTSTAMP_FILTER_PTP_V1_L4_SYNC) |
  2120. BIT(HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ) |
  2121. BIT(HWTSTAMP_FILTER_PTP_V2_EVENT);
  2122. return 0;
  2123. default:
  2124. return -EOPNOTSUPP;
  2125. }
  2126. }
  2127. #define ETHER_TYPE_FULL_MASK ((__force __be16)~0)
  2128. static int igb_get_ethtool_nfc_entry(struct igb_adapter *adapter,
  2129. struct ethtool_rxnfc *cmd)
  2130. {
  2131. struct ethtool_rx_flow_spec *fsp = &cmd->fs;
  2132. struct igb_nfc_filter *rule = NULL;
  2133. /* report total rule count */
  2134. cmd->data = IGB_MAX_RXNFC_FILTERS;
  2135. hlist_for_each_entry(rule, &adapter->nfc_filter_list, nfc_node) {
  2136. if (fsp->location <= rule->sw_idx)
  2137. break;
  2138. }
  2139. if (!rule || fsp->location != rule->sw_idx)
  2140. return -EINVAL;
  2141. if (rule->filter.match_flags) {
  2142. fsp->flow_type = ETHER_FLOW;
  2143. fsp->ring_cookie = rule->action;
  2144. if (rule->filter.match_flags & IGB_FILTER_FLAG_ETHER_TYPE) {
  2145. fsp->h_u.ether_spec.h_proto = rule->filter.etype;
  2146. fsp->m_u.ether_spec.h_proto = ETHER_TYPE_FULL_MASK;
  2147. }
  2148. if (rule->filter.match_flags & IGB_FILTER_FLAG_VLAN_TCI) {
  2149. fsp->flow_type |= FLOW_EXT;
  2150. fsp->h_ext.vlan_tci = rule->filter.vlan_tci;
  2151. fsp->m_ext.vlan_tci = htons(VLAN_PRIO_MASK);
  2152. }
  2153. if (rule->filter.match_flags & IGB_FILTER_FLAG_DST_MAC_ADDR) {
  2154. ether_addr_copy(fsp->h_u.ether_spec.h_dest,
  2155. rule->filter.dst_addr);
  2156. /* As we only support matching by the full
  2157. * mask, return the mask to userspace
  2158. */
  2159. eth_broadcast_addr(fsp->m_u.ether_spec.h_dest);
  2160. }
  2161. if (rule->filter.match_flags & IGB_FILTER_FLAG_SRC_MAC_ADDR) {
  2162. ether_addr_copy(fsp->h_u.ether_spec.h_source,
  2163. rule->filter.src_addr);
  2164. /* As we only support matching by the full
  2165. * mask, return the mask to userspace
  2166. */
  2167. eth_broadcast_addr(fsp->m_u.ether_spec.h_source);
  2168. }
  2169. return 0;
  2170. }
  2171. return -EINVAL;
  2172. }
  2173. static int igb_get_ethtool_nfc_all(struct igb_adapter *adapter,
  2174. struct ethtool_rxnfc *cmd,
  2175. u32 *rule_locs)
  2176. {
  2177. struct igb_nfc_filter *rule;
  2178. int cnt = 0;
  2179. /* report total rule count */
  2180. cmd->data = IGB_MAX_RXNFC_FILTERS;
  2181. hlist_for_each_entry(rule, &adapter->nfc_filter_list, nfc_node) {
  2182. if (cnt == cmd->rule_cnt)
  2183. return -EMSGSIZE;
  2184. rule_locs[cnt] = rule->sw_idx;
  2185. cnt++;
  2186. }
  2187. cmd->rule_cnt = cnt;
  2188. return 0;
  2189. }
  2190. static int igb_get_rss_hash_opts(struct igb_adapter *adapter,
  2191. struct ethtool_rxnfc *cmd)
  2192. {
  2193. cmd->data = 0;
  2194. /* Report default options for RSS on igb */
  2195. switch (cmd->flow_type) {
  2196. case TCP_V4_FLOW:
  2197. cmd->data |= RXH_L4_B_0_1 | RXH_L4_B_2_3;
  2198. /* Fall through */
  2199. case UDP_V4_FLOW:
  2200. if (adapter->flags & IGB_FLAG_RSS_FIELD_IPV4_UDP)
  2201. cmd->data |= RXH_L4_B_0_1 | RXH_L4_B_2_3;
  2202. /* Fall through */
  2203. case SCTP_V4_FLOW:
  2204. case AH_ESP_V4_FLOW:
  2205. case AH_V4_FLOW:
  2206. case ESP_V4_FLOW:
  2207. case IPV4_FLOW:
  2208. cmd->data |= RXH_IP_SRC | RXH_IP_DST;
  2209. break;
  2210. case TCP_V6_FLOW:
  2211. cmd->data |= RXH_L4_B_0_1 | RXH_L4_B_2_3;
  2212. /* Fall through */
  2213. case UDP_V6_FLOW:
  2214. if (adapter->flags & IGB_FLAG_RSS_FIELD_IPV6_UDP)
  2215. cmd->data |= RXH_L4_B_0_1 | RXH_L4_B_2_3;
  2216. /* Fall through */
  2217. case SCTP_V6_FLOW:
  2218. case AH_ESP_V6_FLOW:
  2219. case AH_V6_FLOW:
  2220. case ESP_V6_FLOW:
  2221. case IPV6_FLOW:
  2222. cmd->data |= RXH_IP_SRC | RXH_IP_DST;
  2223. break;
  2224. default:
  2225. return -EINVAL;
  2226. }
  2227. return 0;
  2228. }
  2229. static int igb_get_rxnfc(struct net_device *dev, struct ethtool_rxnfc *cmd,
  2230. u32 *rule_locs)
  2231. {
  2232. struct igb_adapter *adapter = netdev_priv(dev);
  2233. int ret = -EOPNOTSUPP;
  2234. switch (cmd->cmd) {
  2235. case ETHTOOL_GRXRINGS:
  2236. cmd->data = adapter->num_rx_queues;
  2237. ret = 0;
  2238. break;
  2239. case ETHTOOL_GRXCLSRLCNT:
  2240. cmd->rule_cnt = adapter->nfc_filter_count;
  2241. ret = 0;
  2242. break;
  2243. case ETHTOOL_GRXCLSRULE:
  2244. ret = igb_get_ethtool_nfc_entry(adapter, cmd);
  2245. break;
  2246. case ETHTOOL_GRXCLSRLALL:
  2247. ret = igb_get_ethtool_nfc_all(adapter, cmd, rule_locs);
  2248. break;
  2249. case ETHTOOL_GRXFH:
  2250. ret = igb_get_rss_hash_opts(adapter, cmd);
  2251. break;
  2252. default:
  2253. break;
  2254. }
  2255. return ret;
  2256. }
  2257. #define UDP_RSS_FLAGS (IGB_FLAG_RSS_FIELD_IPV4_UDP | \
  2258. IGB_FLAG_RSS_FIELD_IPV6_UDP)
  2259. static int igb_set_rss_hash_opt(struct igb_adapter *adapter,
  2260. struct ethtool_rxnfc *nfc)
  2261. {
  2262. u32 flags = adapter->flags;
  2263. /* RSS does not support anything other than hashing
  2264. * to queues on src and dst IPs and ports
  2265. */
  2266. if (nfc->data & ~(RXH_IP_SRC | RXH_IP_DST |
  2267. RXH_L4_B_0_1 | RXH_L4_B_2_3))
  2268. return -EINVAL;
  2269. switch (nfc->flow_type) {
  2270. case TCP_V4_FLOW:
  2271. case TCP_V6_FLOW:
  2272. if (!(nfc->data & RXH_IP_SRC) ||
  2273. !(nfc->data & RXH_IP_DST) ||
  2274. !(nfc->data & RXH_L4_B_0_1) ||
  2275. !(nfc->data & RXH_L4_B_2_3))
  2276. return -EINVAL;
  2277. break;
  2278. case UDP_V4_FLOW:
  2279. if (!(nfc->data & RXH_IP_SRC) ||
  2280. !(nfc->data & RXH_IP_DST))
  2281. return -EINVAL;
  2282. switch (nfc->data & (RXH_L4_B_0_1 | RXH_L4_B_2_3)) {
  2283. case 0:
  2284. flags &= ~IGB_FLAG_RSS_FIELD_IPV4_UDP;
  2285. break;
  2286. case (RXH_L4_B_0_1 | RXH_L4_B_2_3):
  2287. flags |= IGB_FLAG_RSS_FIELD_IPV4_UDP;
  2288. break;
  2289. default:
  2290. return -EINVAL;
  2291. }
  2292. break;
  2293. case UDP_V6_FLOW:
  2294. if (!(nfc->data & RXH_IP_SRC) ||
  2295. !(nfc->data & RXH_IP_DST))
  2296. return -EINVAL;
  2297. switch (nfc->data & (RXH_L4_B_0_1 | RXH_L4_B_2_3)) {
  2298. case 0:
  2299. flags &= ~IGB_FLAG_RSS_FIELD_IPV6_UDP;
  2300. break;
  2301. case (RXH_L4_B_0_1 | RXH_L4_B_2_3):
  2302. flags |= IGB_FLAG_RSS_FIELD_IPV6_UDP;
  2303. break;
  2304. default:
  2305. return -EINVAL;
  2306. }
  2307. break;
  2308. case AH_ESP_V4_FLOW:
  2309. case AH_V4_FLOW:
  2310. case ESP_V4_FLOW:
  2311. case SCTP_V4_FLOW:
  2312. case AH_ESP_V6_FLOW:
  2313. case AH_V6_FLOW:
  2314. case ESP_V6_FLOW:
  2315. case SCTP_V6_FLOW:
  2316. if (!(nfc->data & RXH_IP_SRC) ||
  2317. !(nfc->data & RXH_IP_DST) ||
  2318. (nfc->data & RXH_L4_B_0_1) ||
  2319. (nfc->data & RXH_L4_B_2_3))
  2320. return -EINVAL;
  2321. break;
  2322. default:
  2323. return -EINVAL;
  2324. }
  2325. /* if we changed something we need to update flags */
  2326. if (flags != adapter->flags) {
  2327. struct e1000_hw *hw = &adapter->hw;
  2328. u32 mrqc = rd32(E1000_MRQC);
  2329. if ((flags & UDP_RSS_FLAGS) &&
  2330. !(adapter->flags & UDP_RSS_FLAGS))
  2331. dev_err(&adapter->pdev->dev,
  2332. "enabling UDP RSS: fragmented packets may arrive out of order to the stack above\n");
  2333. adapter->flags = flags;
  2334. /* Perform hash on these packet types */
  2335. mrqc |= E1000_MRQC_RSS_FIELD_IPV4 |
  2336. E1000_MRQC_RSS_FIELD_IPV4_TCP |
  2337. E1000_MRQC_RSS_FIELD_IPV6 |
  2338. E1000_MRQC_RSS_FIELD_IPV6_TCP;
  2339. mrqc &= ~(E1000_MRQC_RSS_FIELD_IPV4_UDP |
  2340. E1000_MRQC_RSS_FIELD_IPV6_UDP);
  2341. if (flags & IGB_FLAG_RSS_FIELD_IPV4_UDP)
  2342. mrqc |= E1000_MRQC_RSS_FIELD_IPV4_UDP;
  2343. if (flags & IGB_FLAG_RSS_FIELD_IPV6_UDP)
  2344. mrqc |= E1000_MRQC_RSS_FIELD_IPV6_UDP;
  2345. wr32(E1000_MRQC, mrqc);
  2346. }
  2347. return 0;
  2348. }
  2349. static int igb_rxnfc_write_etype_filter(struct igb_adapter *adapter,
  2350. struct igb_nfc_filter *input)
  2351. {
  2352. struct e1000_hw *hw = &adapter->hw;
  2353. u8 i;
  2354. u32 etqf;
  2355. u16 etype;
  2356. /* find an empty etype filter register */
  2357. for (i = 0; i < MAX_ETYPE_FILTER; ++i) {
  2358. if (!adapter->etype_bitmap[i])
  2359. break;
  2360. }
  2361. if (i == MAX_ETYPE_FILTER) {
  2362. dev_err(&adapter->pdev->dev, "ethtool -N: etype filters are all used.\n");
  2363. return -EINVAL;
  2364. }
  2365. adapter->etype_bitmap[i] = true;
  2366. etqf = rd32(E1000_ETQF(i));
  2367. etype = ntohs(input->filter.etype & ETHER_TYPE_FULL_MASK);
  2368. etqf |= E1000_ETQF_FILTER_ENABLE;
  2369. etqf &= ~E1000_ETQF_ETYPE_MASK;
  2370. etqf |= (etype & E1000_ETQF_ETYPE_MASK);
  2371. etqf &= ~E1000_ETQF_QUEUE_MASK;
  2372. etqf |= ((input->action << E1000_ETQF_QUEUE_SHIFT)
  2373. & E1000_ETQF_QUEUE_MASK);
  2374. etqf |= E1000_ETQF_QUEUE_ENABLE;
  2375. wr32(E1000_ETQF(i), etqf);
  2376. input->etype_reg_index = i;
  2377. return 0;
  2378. }
  2379. static int igb_rxnfc_write_vlan_prio_filter(struct igb_adapter *adapter,
  2380. struct igb_nfc_filter *input)
  2381. {
  2382. struct e1000_hw *hw = &adapter->hw;
  2383. u8 vlan_priority;
  2384. u16 queue_index;
  2385. u32 vlapqf;
  2386. vlapqf = rd32(E1000_VLAPQF);
  2387. vlan_priority = (ntohs(input->filter.vlan_tci) & VLAN_PRIO_MASK)
  2388. >> VLAN_PRIO_SHIFT;
  2389. queue_index = (vlapqf >> (vlan_priority * 4)) & E1000_VLAPQF_QUEUE_MASK;
  2390. /* check whether this vlan prio is already set */
  2391. if ((vlapqf & E1000_VLAPQF_P_VALID(vlan_priority)) &&
  2392. (queue_index != input->action)) {
  2393. dev_err(&adapter->pdev->dev, "ethtool rxnfc set vlan prio filter failed.\n");
  2394. return -EEXIST;
  2395. }
  2396. vlapqf |= E1000_VLAPQF_P_VALID(vlan_priority);
  2397. vlapqf |= E1000_VLAPQF_QUEUE_SEL(vlan_priority, input->action);
  2398. wr32(E1000_VLAPQF, vlapqf);
  2399. return 0;
  2400. }
  2401. int igb_add_filter(struct igb_adapter *adapter, struct igb_nfc_filter *input)
  2402. {
  2403. struct e1000_hw *hw = &adapter->hw;
  2404. int err = -EINVAL;
  2405. if (hw->mac.type == e1000_i210 &&
  2406. !(input->filter.match_flags & ~IGB_FILTER_FLAG_SRC_MAC_ADDR)) {
  2407. dev_err(&adapter->pdev->dev,
  2408. "i210 doesn't support flow classification rules specifying only source addresses.\n");
  2409. return -EOPNOTSUPP;
  2410. }
  2411. if (input->filter.match_flags & IGB_FILTER_FLAG_ETHER_TYPE) {
  2412. err = igb_rxnfc_write_etype_filter(adapter, input);
  2413. if (err)
  2414. return err;
  2415. }
  2416. if (input->filter.match_flags & IGB_FILTER_FLAG_DST_MAC_ADDR) {
  2417. err = igb_add_mac_steering_filter(adapter,
  2418. input->filter.dst_addr,
  2419. input->action, 0);
  2420. err = min_t(int, err, 0);
  2421. if (err)
  2422. return err;
  2423. }
  2424. if (input->filter.match_flags & IGB_FILTER_FLAG_SRC_MAC_ADDR) {
  2425. err = igb_add_mac_steering_filter(adapter,
  2426. input->filter.src_addr,
  2427. input->action,
  2428. IGB_MAC_STATE_SRC_ADDR);
  2429. err = min_t(int, err, 0);
  2430. if (err)
  2431. return err;
  2432. }
  2433. if (input->filter.match_flags & IGB_FILTER_FLAG_VLAN_TCI)
  2434. err = igb_rxnfc_write_vlan_prio_filter(adapter, input);
  2435. return err;
  2436. }
  2437. static void igb_clear_etype_filter_regs(struct igb_adapter *adapter,
  2438. u16 reg_index)
  2439. {
  2440. struct e1000_hw *hw = &adapter->hw;
  2441. u32 etqf = rd32(E1000_ETQF(reg_index));
  2442. etqf &= ~E1000_ETQF_QUEUE_ENABLE;
  2443. etqf &= ~E1000_ETQF_QUEUE_MASK;
  2444. etqf &= ~E1000_ETQF_FILTER_ENABLE;
  2445. wr32(E1000_ETQF(reg_index), etqf);
  2446. adapter->etype_bitmap[reg_index] = false;
  2447. }
  2448. static void igb_clear_vlan_prio_filter(struct igb_adapter *adapter,
  2449. u16 vlan_tci)
  2450. {
  2451. struct e1000_hw *hw = &adapter->hw;
  2452. u8 vlan_priority;
  2453. u32 vlapqf;
  2454. vlan_priority = (vlan_tci & VLAN_PRIO_MASK) >> VLAN_PRIO_SHIFT;
  2455. vlapqf = rd32(E1000_VLAPQF);
  2456. vlapqf &= ~E1000_VLAPQF_P_VALID(vlan_priority);
  2457. vlapqf &= ~E1000_VLAPQF_QUEUE_SEL(vlan_priority,
  2458. E1000_VLAPQF_QUEUE_MASK);
  2459. wr32(E1000_VLAPQF, vlapqf);
  2460. }
  2461. int igb_erase_filter(struct igb_adapter *adapter, struct igb_nfc_filter *input)
  2462. {
  2463. if (input->filter.match_flags & IGB_FILTER_FLAG_ETHER_TYPE)
  2464. igb_clear_etype_filter_regs(adapter,
  2465. input->etype_reg_index);
  2466. if (input->filter.match_flags & IGB_FILTER_FLAG_VLAN_TCI)
  2467. igb_clear_vlan_prio_filter(adapter,
  2468. ntohs(input->filter.vlan_tci));
  2469. if (input->filter.match_flags & IGB_FILTER_FLAG_SRC_MAC_ADDR)
  2470. igb_del_mac_steering_filter(adapter, input->filter.src_addr,
  2471. input->action,
  2472. IGB_MAC_STATE_SRC_ADDR);
  2473. if (input->filter.match_flags & IGB_FILTER_FLAG_DST_MAC_ADDR)
  2474. igb_del_mac_steering_filter(adapter, input->filter.dst_addr,
  2475. input->action, 0);
  2476. return 0;
  2477. }
  2478. static int igb_update_ethtool_nfc_entry(struct igb_adapter *adapter,
  2479. struct igb_nfc_filter *input,
  2480. u16 sw_idx)
  2481. {
  2482. struct igb_nfc_filter *rule, *parent;
  2483. int err = -EINVAL;
  2484. parent = NULL;
  2485. rule = NULL;
  2486. hlist_for_each_entry(rule, &adapter->nfc_filter_list, nfc_node) {
  2487. /* hash found, or no matching entry */
  2488. if (rule->sw_idx >= sw_idx)
  2489. break;
  2490. parent = rule;
  2491. }
  2492. /* if there is an old rule occupying our place remove it */
  2493. if (rule && (rule->sw_idx == sw_idx)) {
  2494. if (!input)
  2495. err = igb_erase_filter(adapter, rule);
  2496. hlist_del(&rule->nfc_node);
  2497. kfree(rule);
  2498. adapter->nfc_filter_count--;
  2499. }
  2500. /* If no input this was a delete, err should be 0 if a rule was
  2501. * successfully found and removed from the list else -EINVAL
  2502. */
  2503. if (!input)
  2504. return err;
  2505. /* initialize node */
  2506. INIT_HLIST_NODE(&input->nfc_node);
  2507. /* add filter to the list */
  2508. if (parent)
  2509. hlist_add_behind(&input->nfc_node, &parent->nfc_node);
  2510. else
  2511. hlist_add_head(&input->nfc_node, &adapter->nfc_filter_list);
  2512. /* update counts */
  2513. adapter->nfc_filter_count++;
  2514. return 0;
  2515. }
  2516. static int igb_add_ethtool_nfc_entry(struct igb_adapter *adapter,
  2517. struct ethtool_rxnfc *cmd)
  2518. {
  2519. struct net_device *netdev = adapter->netdev;
  2520. struct ethtool_rx_flow_spec *fsp =
  2521. (struct ethtool_rx_flow_spec *)&cmd->fs;
  2522. struct igb_nfc_filter *input, *rule;
  2523. int err = 0;
  2524. if (!(netdev->hw_features & NETIF_F_NTUPLE))
  2525. return -EOPNOTSUPP;
  2526. /* Don't allow programming if the action is a queue greater than
  2527. * the number of online Rx queues.
  2528. */
  2529. if ((fsp->ring_cookie == RX_CLS_FLOW_DISC) ||
  2530. (fsp->ring_cookie >= adapter->num_rx_queues)) {
  2531. dev_err(&adapter->pdev->dev, "ethtool -N: The specified action is invalid\n");
  2532. return -EINVAL;
  2533. }
  2534. /* Don't allow indexes to exist outside of available space */
  2535. if (fsp->location >= IGB_MAX_RXNFC_FILTERS) {
  2536. dev_err(&adapter->pdev->dev, "Location out of range\n");
  2537. return -EINVAL;
  2538. }
  2539. if ((fsp->flow_type & ~FLOW_EXT) != ETHER_FLOW)
  2540. return -EINVAL;
  2541. input = kzalloc(sizeof(*input), GFP_KERNEL);
  2542. if (!input)
  2543. return -ENOMEM;
  2544. if (fsp->m_u.ether_spec.h_proto == ETHER_TYPE_FULL_MASK) {
  2545. input->filter.etype = fsp->h_u.ether_spec.h_proto;
  2546. input->filter.match_flags = IGB_FILTER_FLAG_ETHER_TYPE;
  2547. }
  2548. /* Only support matching addresses by the full mask */
  2549. if (is_broadcast_ether_addr(fsp->m_u.ether_spec.h_source)) {
  2550. input->filter.match_flags |= IGB_FILTER_FLAG_SRC_MAC_ADDR;
  2551. ether_addr_copy(input->filter.src_addr,
  2552. fsp->h_u.ether_spec.h_source);
  2553. }
  2554. /* Only support matching addresses by the full mask */
  2555. if (is_broadcast_ether_addr(fsp->m_u.ether_spec.h_dest)) {
  2556. input->filter.match_flags |= IGB_FILTER_FLAG_DST_MAC_ADDR;
  2557. ether_addr_copy(input->filter.dst_addr,
  2558. fsp->h_u.ether_spec.h_dest);
  2559. }
  2560. if ((fsp->flow_type & FLOW_EXT) && fsp->m_ext.vlan_tci) {
  2561. if (fsp->m_ext.vlan_tci != htons(VLAN_PRIO_MASK)) {
  2562. err = -EINVAL;
  2563. goto err_out;
  2564. }
  2565. input->filter.vlan_tci = fsp->h_ext.vlan_tci;
  2566. input->filter.match_flags |= IGB_FILTER_FLAG_VLAN_TCI;
  2567. }
  2568. input->action = fsp->ring_cookie;
  2569. input->sw_idx = fsp->location;
  2570. spin_lock(&adapter->nfc_lock);
  2571. hlist_for_each_entry(rule, &adapter->nfc_filter_list, nfc_node) {
  2572. if (!memcmp(&input->filter, &rule->filter,
  2573. sizeof(input->filter))) {
  2574. err = -EEXIST;
  2575. dev_err(&adapter->pdev->dev,
  2576. "ethtool: this filter is already set\n");
  2577. goto err_out_w_lock;
  2578. }
  2579. }
  2580. err = igb_add_filter(adapter, input);
  2581. if (err)
  2582. goto err_out_w_lock;
  2583. igb_update_ethtool_nfc_entry(adapter, input, input->sw_idx);
  2584. spin_unlock(&adapter->nfc_lock);
  2585. return 0;
  2586. err_out_w_lock:
  2587. spin_unlock(&adapter->nfc_lock);
  2588. err_out:
  2589. kfree(input);
  2590. return err;
  2591. }
  2592. static int igb_del_ethtool_nfc_entry(struct igb_adapter *adapter,
  2593. struct ethtool_rxnfc *cmd)
  2594. {
  2595. struct ethtool_rx_flow_spec *fsp =
  2596. (struct ethtool_rx_flow_spec *)&cmd->fs;
  2597. int err;
  2598. spin_lock(&adapter->nfc_lock);
  2599. err = igb_update_ethtool_nfc_entry(adapter, NULL, fsp->location);
  2600. spin_unlock(&adapter->nfc_lock);
  2601. return err;
  2602. }
  2603. static int igb_set_rxnfc(struct net_device *dev, struct ethtool_rxnfc *cmd)
  2604. {
  2605. struct igb_adapter *adapter = netdev_priv(dev);
  2606. int ret = -EOPNOTSUPP;
  2607. switch (cmd->cmd) {
  2608. case ETHTOOL_SRXFH:
  2609. ret = igb_set_rss_hash_opt(adapter, cmd);
  2610. break;
  2611. case ETHTOOL_SRXCLSRLINS:
  2612. ret = igb_add_ethtool_nfc_entry(adapter, cmd);
  2613. break;
  2614. case ETHTOOL_SRXCLSRLDEL:
  2615. ret = igb_del_ethtool_nfc_entry(adapter, cmd);
  2616. default:
  2617. break;
  2618. }
  2619. return ret;
  2620. }
  2621. static int igb_get_eee(struct net_device *netdev, struct ethtool_eee *edata)
  2622. {
  2623. struct igb_adapter *adapter = netdev_priv(netdev);
  2624. struct e1000_hw *hw = &adapter->hw;
  2625. u32 ret_val;
  2626. u16 phy_data;
  2627. if ((hw->mac.type < e1000_i350) ||
  2628. (hw->phy.media_type != e1000_media_type_copper))
  2629. return -EOPNOTSUPP;
  2630. edata->supported = (SUPPORTED_1000baseT_Full |
  2631. SUPPORTED_100baseT_Full);
  2632. if (!hw->dev_spec._82575.eee_disable)
  2633. edata->advertised =
  2634. mmd_eee_adv_to_ethtool_adv_t(adapter->eee_advert);
  2635. /* The IPCNFG and EEER registers are not supported on I354. */
  2636. if (hw->mac.type == e1000_i354) {
  2637. igb_get_eee_status_i354(hw, (bool *)&edata->eee_active);
  2638. } else {
  2639. u32 eeer;
  2640. eeer = rd32(E1000_EEER);
  2641. /* EEE status on negotiated link */
  2642. if (eeer & E1000_EEER_EEE_NEG)
  2643. edata->eee_active = true;
  2644. if (eeer & E1000_EEER_TX_LPI_EN)
  2645. edata->tx_lpi_enabled = true;
  2646. }
  2647. /* EEE Link Partner Advertised */
  2648. switch (hw->mac.type) {
  2649. case e1000_i350:
  2650. ret_val = igb_read_emi_reg(hw, E1000_EEE_LP_ADV_ADDR_I350,
  2651. &phy_data);
  2652. if (ret_val)
  2653. return -ENODATA;
  2654. edata->lp_advertised = mmd_eee_adv_to_ethtool_adv_t(phy_data);
  2655. break;
  2656. case e1000_i354:
  2657. case e1000_i210:
  2658. case e1000_i211:
  2659. ret_val = igb_read_xmdio_reg(hw, E1000_EEE_LP_ADV_ADDR_I210,
  2660. E1000_EEE_LP_ADV_DEV_I210,
  2661. &phy_data);
  2662. if (ret_val)
  2663. return -ENODATA;
  2664. edata->lp_advertised = mmd_eee_adv_to_ethtool_adv_t(phy_data);
  2665. break;
  2666. default:
  2667. break;
  2668. }
  2669. edata->eee_enabled = !hw->dev_spec._82575.eee_disable;
  2670. if ((hw->mac.type == e1000_i354) &&
  2671. (edata->eee_enabled))
  2672. edata->tx_lpi_enabled = true;
  2673. /* Report correct negotiated EEE status for devices that
  2674. * wrongly report EEE at half-duplex
  2675. */
  2676. if (adapter->link_duplex == HALF_DUPLEX) {
  2677. edata->eee_enabled = false;
  2678. edata->eee_active = false;
  2679. edata->tx_lpi_enabled = false;
  2680. edata->advertised &= ~edata->advertised;
  2681. }
  2682. return 0;
  2683. }
  2684. static int igb_set_eee(struct net_device *netdev,
  2685. struct ethtool_eee *edata)
  2686. {
  2687. struct igb_adapter *adapter = netdev_priv(netdev);
  2688. struct e1000_hw *hw = &adapter->hw;
  2689. struct ethtool_eee eee_curr;
  2690. bool adv1g_eee = true, adv100m_eee = true;
  2691. s32 ret_val;
  2692. if ((hw->mac.type < e1000_i350) ||
  2693. (hw->phy.media_type != e1000_media_type_copper))
  2694. return -EOPNOTSUPP;
  2695. memset(&eee_curr, 0, sizeof(struct ethtool_eee));
  2696. ret_val = igb_get_eee(netdev, &eee_curr);
  2697. if (ret_val)
  2698. return ret_val;
  2699. if (eee_curr.eee_enabled) {
  2700. if (eee_curr.tx_lpi_enabled != edata->tx_lpi_enabled) {
  2701. dev_err(&adapter->pdev->dev,
  2702. "Setting EEE tx-lpi is not supported\n");
  2703. return -EINVAL;
  2704. }
  2705. /* Tx LPI timer is not implemented currently */
  2706. if (edata->tx_lpi_timer) {
  2707. dev_err(&adapter->pdev->dev,
  2708. "Setting EEE Tx LPI timer is not supported\n");
  2709. return -EINVAL;
  2710. }
  2711. if (!edata->advertised || (edata->advertised &
  2712. ~(ADVERTISE_100_FULL | ADVERTISE_1000_FULL))) {
  2713. dev_err(&adapter->pdev->dev,
  2714. "EEE Advertisement supports only 100Tx and/or 100T full duplex\n");
  2715. return -EINVAL;
  2716. }
  2717. adv100m_eee = !!(edata->advertised & ADVERTISE_100_FULL);
  2718. adv1g_eee = !!(edata->advertised & ADVERTISE_1000_FULL);
  2719. } else if (!edata->eee_enabled) {
  2720. dev_err(&adapter->pdev->dev,
  2721. "Setting EEE options are not supported with EEE disabled\n");
  2722. return -EINVAL;
  2723. }
  2724. adapter->eee_advert = ethtool_adv_to_mmd_eee_adv_t(edata->advertised);
  2725. if (hw->dev_spec._82575.eee_disable != !edata->eee_enabled) {
  2726. hw->dev_spec._82575.eee_disable = !edata->eee_enabled;
  2727. adapter->flags |= IGB_FLAG_EEE;
  2728. /* reset link */
  2729. if (netif_running(netdev))
  2730. igb_reinit_locked(adapter);
  2731. else
  2732. igb_reset(adapter);
  2733. }
  2734. if (hw->mac.type == e1000_i354)
  2735. ret_val = igb_set_eee_i354(hw, adv1g_eee, adv100m_eee);
  2736. else
  2737. ret_val = igb_set_eee_i350(hw, adv1g_eee, adv100m_eee);
  2738. if (ret_val) {
  2739. dev_err(&adapter->pdev->dev,
  2740. "Problem setting EEE advertisement options\n");
  2741. return -EINVAL;
  2742. }
  2743. return 0;
  2744. }
  2745. static int igb_get_module_info(struct net_device *netdev,
  2746. struct ethtool_modinfo *modinfo)
  2747. {
  2748. struct igb_adapter *adapter = netdev_priv(netdev);
  2749. struct e1000_hw *hw = &adapter->hw;
  2750. u32 status = 0;
  2751. u16 sff8472_rev, addr_mode;
  2752. bool page_swap = false;
  2753. if ((hw->phy.media_type == e1000_media_type_copper) ||
  2754. (hw->phy.media_type == e1000_media_type_unknown))
  2755. return -EOPNOTSUPP;
  2756. /* Check whether we support SFF-8472 or not */
  2757. status = igb_read_phy_reg_i2c(hw, IGB_SFF_8472_COMP, &sff8472_rev);
  2758. if (status)
  2759. return -EIO;
  2760. /* addressing mode is not supported */
  2761. status = igb_read_phy_reg_i2c(hw, IGB_SFF_8472_SWAP, &addr_mode);
  2762. if (status)
  2763. return -EIO;
  2764. /* addressing mode is not supported */
  2765. if ((addr_mode & 0xFF) & IGB_SFF_ADDRESSING_MODE) {
  2766. hw_dbg("Address change required to access page 0xA2, but not supported. Please report the module type to the driver maintainers.\n");
  2767. page_swap = true;
  2768. }
  2769. if ((sff8472_rev & 0xFF) == IGB_SFF_8472_UNSUP || page_swap) {
  2770. /* We have an SFP, but it does not support SFF-8472 */
  2771. modinfo->type = ETH_MODULE_SFF_8079;
  2772. modinfo->eeprom_len = ETH_MODULE_SFF_8079_LEN;
  2773. } else {
  2774. /* We have an SFP which supports a revision of SFF-8472 */
  2775. modinfo->type = ETH_MODULE_SFF_8472;
  2776. modinfo->eeprom_len = ETH_MODULE_SFF_8472_LEN;
  2777. }
  2778. return 0;
  2779. }
  2780. static int igb_get_module_eeprom(struct net_device *netdev,
  2781. struct ethtool_eeprom *ee, u8 *data)
  2782. {
  2783. struct igb_adapter *adapter = netdev_priv(netdev);
  2784. struct e1000_hw *hw = &adapter->hw;
  2785. u32 status = 0;
  2786. u16 *dataword;
  2787. u16 first_word, last_word;
  2788. int i = 0;
  2789. if (ee->len == 0)
  2790. return -EINVAL;
  2791. first_word = ee->offset >> 1;
  2792. last_word = (ee->offset + ee->len - 1) >> 1;
  2793. dataword = kmalloc_array(last_word - first_word + 1, sizeof(u16),
  2794. GFP_KERNEL);
  2795. if (!dataword)
  2796. return -ENOMEM;
  2797. /* Read EEPROM block, SFF-8079/SFF-8472, word at a time */
  2798. for (i = 0; i < last_word - first_word + 1; i++) {
  2799. status = igb_read_phy_reg_i2c(hw, (first_word + i) * 2,
  2800. &dataword[i]);
  2801. if (status) {
  2802. /* Error occurred while reading module */
  2803. kfree(dataword);
  2804. return -EIO;
  2805. }
  2806. be16_to_cpus(&dataword[i]);
  2807. }
  2808. memcpy(data, (u8 *)dataword + (ee->offset & 1), ee->len);
  2809. kfree(dataword);
  2810. return 0;
  2811. }
  2812. static int igb_ethtool_begin(struct net_device *netdev)
  2813. {
  2814. struct igb_adapter *adapter = netdev_priv(netdev);
  2815. pm_runtime_get_sync(&adapter->pdev->dev);
  2816. return 0;
  2817. }
  2818. static void igb_ethtool_complete(struct net_device *netdev)
  2819. {
  2820. struct igb_adapter *adapter = netdev_priv(netdev);
  2821. pm_runtime_put(&adapter->pdev->dev);
  2822. }
  2823. static u32 igb_get_rxfh_indir_size(struct net_device *netdev)
  2824. {
  2825. return IGB_RETA_SIZE;
  2826. }
  2827. static int igb_get_rxfh(struct net_device *netdev, u32 *indir, u8 *key,
  2828. u8 *hfunc)
  2829. {
  2830. struct igb_adapter *adapter = netdev_priv(netdev);
  2831. int i;
  2832. if (hfunc)
  2833. *hfunc = ETH_RSS_HASH_TOP;
  2834. if (!indir)
  2835. return 0;
  2836. for (i = 0; i < IGB_RETA_SIZE; i++)
  2837. indir[i] = adapter->rss_indir_tbl[i];
  2838. return 0;
  2839. }
  2840. void igb_write_rss_indir_tbl(struct igb_adapter *adapter)
  2841. {
  2842. struct e1000_hw *hw = &adapter->hw;
  2843. u32 reg = E1000_RETA(0);
  2844. u32 shift = 0;
  2845. int i = 0;
  2846. switch (hw->mac.type) {
  2847. case e1000_82575:
  2848. shift = 6;
  2849. break;
  2850. case e1000_82576:
  2851. /* 82576 supports 2 RSS queues for SR-IOV */
  2852. if (adapter->vfs_allocated_count)
  2853. shift = 3;
  2854. break;
  2855. default:
  2856. break;
  2857. }
  2858. while (i < IGB_RETA_SIZE) {
  2859. u32 val = 0;
  2860. int j;
  2861. for (j = 3; j >= 0; j--) {
  2862. val <<= 8;
  2863. val |= adapter->rss_indir_tbl[i + j];
  2864. }
  2865. wr32(reg, val << shift);
  2866. reg += 4;
  2867. i += 4;
  2868. }
  2869. }
  2870. static int igb_set_rxfh(struct net_device *netdev, const u32 *indir,
  2871. const u8 *key, const u8 hfunc)
  2872. {
  2873. struct igb_adapter *adapter = netdev_priv(netdev);
  2874. struct e1000_hw *hw = &adapter->hw;
  2875. int i;
  2876. u32 num_queues;
  2877. /* We do not allow change in unsupported parameters */
  2878. if (key ||
  2879. (hfunc != ETH_RSS_HASH_NO_CHANGE && hfunc != ETH_RSS_HASH_TOP))
  2880. return -EOPNOTSUPP;
  2881. if (!indir)
  2882. return 0;
  2883. num_queues = adapter->rss_queues;
  2884. switch (hw->mac.type) {
  2885. case e1000_82576:
  2886. /* 82576 supports 2 RSS queues for SR-IOV */
  2887. if (adapter->vfs_allocated_count)
  2888. num_queues = 2;
  2889. break;
  2890. default:
  2891. break;
  2892. }
  2893. /* Verify user input. */
  2894. for (i = 0; i < IGB_RETA_SIZE; i++)
  2895. if (indir[i] >= num_queues)
  2896. return -EINVAL;
  2897. for (i = 0; i < IGB_RETA_SIZE; i++)
  2898. adapter->rss_indir_tbl[i] = indir[i];
  2899. igb_write_rss_indir_tbl(adapter);
  2900. return 0;
  2901. }
  2902. static unsigned int igb_max_channels(struct igb_adapter *adapter)
  2903. {
  2904. return igb_get_max_rss_queues(adapter);
  2905. }
  2906. static void igb_get_channels(struct net_device *netdev,
  2907. struct ethtool_channels *ch)
  2908. {
  2909. struct igb_adapter *adapter = netdev_priv(netdev);
  2910. /* Report maximum channels */
  2911. ch->max_combined = igb_max_channels(adapter);
  2912. /* Report info for other vector */
  2913. if (adapter->flags & IGB_FLAG_HAS_MSIX) {
  2914. ch->max_other = NON_Q_VECTORS;
  2915. ch->other_count = NON_Q_VECTORS;
  2916. }
  2917. ch->combined_count = adapter->rss_queues;
  2918. }
  2919. static int igb_set_channels(struct net_device *netdev,
  2920. struct ethtool_channels *ch)
  2921. {
  2922. struct igb_adapter *adapter = netdev_priv(netdev);
  2923. unsigned int count = ch->combined_count;
  2924. unsigned int max_combined = 0;
  2925. /* Verify they are not requesting separate vectors */
  2926. if (!count || ch->rx_count || ch->tx_count)
  2927. return -EINVAL;
  2928. /* Verify other_count is valid and has not been changed */
  2929. if (ch->other_count != NON_Q_VECTORS)
  2930. return -EINVAL;
  2931. /* Verify the number of channels doesn't exceed hw limits */
  2932. max_combined = igb_max_channels(adapter);
  2933. if (count > max_combined)
  2934. return -EINVAL;
  2935. if (count != adapter->rss_queues) {
  2936. adapter->rss_queues = count;
  2937. igb_set_flag_queue_pairs(adapter, max_combined);
  2938. /* Hardware has to reinitialize queues and interrupts to
  2939. * match the new configuration.
  2940. */
  2941. return igb_reinit_queues(adapter);
  2942. }
  2943. return 0;
  2944. }
  2945. static u32 igb_get_priv_flags(struct net_device *netdev)
  2946. {
  2947. struct igb_adapter *adapter = netdev_priv(netdev);
  2948. u32 priv_flags = 0;
  2949. if (adapter->flags & IGB_FLAG_RX_LEGACY)
  2950. priv_flags |= IGB_PRIV_FLAGS_LEGACY_RX;
  2951. return priv_flags;
  2952. }
  2953. static int igb_set_priv_flags(struct net_device *netdev, u32 priv_flags)
  2954. {
  2955. struct igb_adapter *adapter = netdev_priv(netdev);
  2956. unsigned int flags = adapter->flags;
  2957. flags &= ~IGB_FLAG_RX_LEGACY;
  2958. if (priv_flags & IGB_PRIV_FLAGS_LEGACY_RX)
  2959. flags |= IGB_FLAG_RX_LEGACY;
  2960. if (flags != adapter->flags) {
  2961. adapter->flags = flags;
  2962. /* reset interface to repopulate queues */
  2963. if (netif_running(netdev))
  2964. igb_reinit_locked(adapter);
  2965. }
  2966. return 0;
  2967. }
  2968. static const struct ethtool_ops igb_ethtool_ops = {
  2969. .get_drvinfo = igb_get_drvinfo,
  2970. .get_regs_len = igb_get_regs_len,
  2971. .get_regs = igb_get_regs,
  2972. .get_wol = igb_get_wol,
  2973. .set_wol = igb_set_wol,
  2974. .get_msglevel = igb_get_msglevel,
  2975. .set_msglevel = igb_set_msglevel,
  2976. .nway_reset = igb_nway_reset,
  2977. .get_link = igb_get_link,
  2978. .get_eeprom_len = igb_get_eeprom_len,
  2979. .get_eeprom = igb_get_eeprom,
  2980. .set_eeprom = igb_set_eeprom,
  2981. .get_ringparam = igb_get_ringparam,
  2982. .set_ringparam = igb_set_ringparam,
  2983. .get_pauseparam = igb_get_pauseparam,
  2984. .set_pauseparam = igb_set_pauseparam,
  2985. .self_test = igb_diag_test,
  2986. .get_strings = igb_get_strings,
  2987. .set_phys_id = igb_set_phys_id,
  2988. .get_sset_count = igb_get_sset_count,
  2989. .get_ethtool_stats = igb_get_ethtool_stats,
  2990. .get_coalesce = igb_get_coalesce,
  2991. .set_coalesce = igb_set_coalesce,
  2992. .get_ts_info = igb_get_ts_info,
  2993. .get_rxnfc = igb_get_rxnfc,
  2994. .set_rxnfc = igb_set_rxnfc,
  2995. .get_eee = igb_get_eee,
  2996. .set_eee = igb_set_eee,
  2997. .get_module_info = igb_get_module_info,
  2998. .get_module_eeprom = igb_get_module_eeprom,
  2999. .get_rxfh_indir_size = igb_get_rxfh_indir_size,
  3000. .get_rxfh = igb_get_rxfh,
  3001. .set_rxfh = igb_set_rxfh,
  3002. .get_channels = igb_get_channels,
  3003. .set_channels = igb_set_channels,
  3004. .get_priv_flags = igb_get_priv_flags,
  3005. .set_priv_flags = igb_set_priv_flags,
  3006. .begin = igb_ethtool_begin,
  3007. .complete = igb_ethtool_complete,
  3008. .get_link_ksettings = igb_get_link_ksettings,
  3009. .set_link_ksettings = igb_set_link_ksettings,
  3010. };
  3011. void igb_set_ethtool_ops(struct net_device *netdev)
  3012. {
  3013. netdev->ethtool_ops = &igb_ethtool_ops;
  3014. }