cik_sdma.c 37 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351
  1. /*
  2. * Copyright 2013 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Alex Deucher
  23. */
  24. #include <linux/firmware.h>
  25. #include <drm/drmP.h>
  26. #include "amdgpu.h"
  27. #include "amdgpu_ucode.h"
  28. #include "amdgpu_trace.h"
  29. #include "cikd.h"
  30. #include "cik.h"
  31. #include "bif/bif_4_1_d.h"
  32. #include "bif/bif_4_1_sh_mask.h"
  33. #include "gca/gfx_7_2_d.h"
  34. #include "gca/gfx_7_2_enum.h"
  35. #include "gca/gfx_7_2_sh_mask.h"
  36. #include "gmc/gmc_7_1_d.h"
  37. #include "gmc/gmc_7_1_sh_mask.h"
  38. #include "oss/oss_2_0_d.h"
  39. #include "oss/oss_2_0_sh_mask.h"
  40. static const u32 sdma_offsets[SDMA_MAX_INSTANCE] =
  41. {
  42. SDMA0_REGISTER_OFFSET,
  43. SDMA1_REGISTER_OFFSET
  44. };
  45. static void cik_sdma_set_ring_funcs(struct amdgpu_device *adev);
  46. static void cik_sdma_set_irq_funcs(struct amdgpu_device *adev);
  47. static void cik_sdma_set_buffer_funcs(struct amdgpu_device *adev);
  48. static void cik_sdma_set_vm_pte_funcs(struct amdgpu_device *adev);
  49. static int cik_sdma_soft_reset(void *handle);
  50. MODULE_FIRMWARE("radeon/bonaire_sdma.bin");
  51. MODULE_FIRMWARE("radeon/bonaire_sdma1.bin");
  52. MODULE_FIRMWARE("radeon/hawaii_sdma.bin");
  53. MODULE_FIRMWARE("radeon/hawaii_sdma1.bin");
  54. MODULE_FIRMWARE("radeon/kaveri_sdma.bin");
  55. MODULE_FIRMWARE("radeon/kaveri_sdma1.bin");
  56. MODULE_FIRMWARE("radeon/kabini_sdma.bin");
  57. MODULE_FIRMWARE("radeon/kabini_sdma1.bin");
  58. MODULE_FIRMWARE("radeon/mullins_sdma.bin");
  59. MODULE_FIRMWARE("radeon/mullins_sdma1.bin");
  60. u32 amdgpu_cik_gpu_check_soft_reset(struct amdgpu_device *adev);
  61. static void cik_sdma_free_microcode(struct amdgpu_device *adev)
  62. {
  63. int i;
  64. for (i = 0; i < adev->sdma.num_instances; i++) {
  65. release_firmware(adev->sdma.instance[i].fw);
  66. adev->sdma.instance[i].fw = NULL;
  67. }
  68. }
  69. /*
  70. * sDMA - System DMA
  71. * Starting with CIK, the GPU has new asynchronous
  72. * DMA engines. These engines are used for compute
  73. * and gfx. There are two DMA engines (SDMA0, SDMA1)
  74. * and each one supports 1 ring buffer used for gfx
  75. * and 2 queues used for compute.
  76. *
  77. * The programming model is very similar to the CP
  78. * (ring buffer, IBs, etc.), but sDMA has it's own
  79. * packet format that is different from the PM4 format
  80. * used by the CP. sDMA supports copying data, writing
  81. * embedded data, solid fills, and a number of other
  82. * things. It also has support for tiling/detiling of
  83. * buffers.
  84. */
  85. /**
  86. * cik_sdma_init_microcode - load ucode images from disk
  87. *
  88. * @adev: amdgpu_device pointer
  89. *
  90. * Use the firmware interface to load the ucode images into
  91. * the driver (not loaded into hw).
  92. * Returns 0 on success, error on failure.
  93. */
  94. static int cik_sdma_init_microcode(struct amdgpu_device *adev)
  95. {
  96. const char *chip_name;
  97. char fw_name[30];
  98. int err = 0, i;
  99. DRM_DEBUG("\n");
  100. switch (adev->asic_type) {
  101. case CHIP_BONAIRE:
  102. chip_name = "bonaire";
  103. break;
  104. case CHIP_HAWAII:
  105. chip_name = "hawaii";
  106. break;
  107. case CHIP_KAVERI:
  108. chip_name = "kaveri";
  109. break;
  110. case CHIP_KABINI:
  111. chip_name = "kabini";
  112. break;
  113. case CHIP_MULLINS:
  114. chip_name = "mullins";
  115. break;
  116. default: BUG();
  117. }
  118. for (i = 0; i < adev->sdma.num_instances; i++) {
  119. if (i == 0)
  120. snprintf(fw_name, sizeof(fw_name), "radeon/%s_sdma.bin", chip_name);
  121. else
  122. snprintf(fw_name, sizeof(fw_name), "radeon/%s_sdma1.bin", chip_name);
  123. err = request_firmware(&adev->sdma.instance[i].fw, fw_name, adev->dev);
  124. if (err)
  125. goto out;
  126. err = amdgpu_ucode_validate(adev->sdma.instance[i].fw);
  127. }
  128. out:
  129. if (err) {
  130. pr_err("cik_sdma: Failed to load firmware \"%s\"\n", fw_name);
  131. for (i = 0; i < adev->sdma.num_instances; i++) {
  132. release_firmware(adev->sdma.instance[i].fw);
  133. adev->sdma.instance[i].fw = NULL;
  134. }
  135. }
  136. return err;
  137. }
  138. /**
  139. * cik_sdma_ring_get_rptr - get the current read pointer
  140. *
  141. * @ring: amdgpu ring pointer
  142. *
  143. * Get the current rptr from the hardware (CIK+).
  144. */
  145. static uint32_t cik_sdma_ring_get_rptr(struct amdgpu_ring *ring)
  146. {
  147. u32 rptr;
  148. rptr = ring->adev->wb.wb[ring->rptr_offs];
  149. return (rptr & 0x3fffc) >> 2;
  150. }
  151. /**
  152. * cik_sdma_ring_get_wptr - get the current write pointer
  153. *
  154. * @ring: amdgpu ring pointer
  155. *
  156. * Get the current wptr from the hardware (CIK+).
  157. */
  158. static uint32_t cik_sdma_ring_get_wptr(struct amdgpu_ring *ring)
  159. {
  160. struct amdgpu_device *adev = ring->adev;
  161. u32 me = (ring == &adev->sdma.instance[0].ring) ? 0 : 1;
  162. return (RREG32(mmSDMA0_GFX_RB_WPTR + sdma_offsets[me]) & 0x3fffc) >> 2;
  163. }
  164. /**
  165. * cik_sdma_ring_set_wptr - commit the write pointer
  166. *
  167. * @ring: amdgpu ring pointer
  168. *
  169. * Write the wptr back to the hardware (CIK+).
  170. */
  171. static void cik_sdma_ring_set_wptr(struct amdgpu_ring *ring)
  172. {
  173. struct amdgpu_device *adev = ring->adev;
  174. u32 me = (ring == &adev->sdma.instance[0].ring) ? 0 : 1;
  175. WREG32(mmSDMA0_GFX_RB_WPTR + sdma_offsets[me], (ring->wptr << 2) & 0x3fffc);
  176. }
  177. static void cik_sdma_ring_insert_nop(struct amdgpu_ring *ring, uint32_t count)
  178. {
  179. struct amdgpu_sdma_instance *sdma = amdgpu_get_sdma_instance(ring);
  180. int i;
  181. for (i = 0; i < count; i++)
  182. if (sdma && sdma->burst_nop && (i == 0))
  183. amdgpu_ring_write(ring, ring->funcs->nop |
  184. SDMA_NOP_COUNT(count - 1));
  185. else
  186. amdgpu_ring_write(ring, ring->funcs->nop);
  187. }
  188. /**
  189. * cik_sdma_ring_emit_ib - Schedule an IB on the DMA engine
  190. *
  191. * @ring: amdgpu ring pointer
  192. * @ib: IB object to schedule
  193. *
  194. * Schedule an IB in the DMA ring (CIK).
  195. */
  196. static void cik_sdma_ring_emit_ib(struct amdgpu_ring *ring,
  197. struct amdgpu_ib *ib,
  198. unsigned vm_id, bool ctx_switch)
  199. {
  200. u32 extra_bits = vm_id & 0xf;
  201. /* IB packet must end on a 8 DW boundary */
  202. cik_sdma_ring_insert_nop(ring, (12 - (ring->wptr & 7)) % 8);
  203. amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_INDIRECT_BUFFER, 0, extra_bits));
  204. amdgpu_ring_write(ring, ib->gpu_addr & 0xffffffe0); /* base must be 32 byte aligned */
  205. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xffffffff);
  206. amdgpu_ring_write(ring, ib->length_dw);
  207. }
  208. /**
  209. * cik_sdma_ring_emit_hdp_flush - emit an hdp flush on the DMA ring
  210. *
  211. * @ring: amdgpu ring pointer
  212. *
  213. * Emit an hdp flush packet on the requested DMA ring.
  214. */
  215. static void cik_sdma_ring_emit_hdp_flush(struct amdgpu_ring *ring)
  216. {
  217. u32 extra_bits = (SDMA_POLL_REG_MEM_EXTRA_OP(1) |
  218. SDMA_POLL_REG_MEM_EXTRA_FUNC(3)); /* == */
  219. u32 ref_and_mask;
  220. if (ring == &ring->adev->sdma.instance[0].ring)
  221. ref_and_mask = GPU_HDP_FLUSH_DONE__SDMA0_MASK;
  222. else
  223. ref_and_mask = GPU_HDP_FLUSH_DONE__SDMA1_MASK;
  224. amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_POLL_REG_MEM, 0, extra_bits));
  225. amdgpu_ring_write(ring, mmGPU_HDP_FLUSH_DONE << 2);
  226. amdgpu_ring_write(ring, mmGPU_HDP_FLUSH_REQ << 2);
  227. amdgpu_ring_write(ring, ref_and_mask); /* reference */
  228. amdgpu_ring_write(ring, ref_and_mask); /* mask */
  229. amdgpu_ring_write(ring, (0xfff << 16) | 10); /* retry count, poll interval */
  230. }
  231. static void cik_sdma_ring_emit_hdp_invalidate(struct amdgpu_ring *ring)
  232. {
  233. amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_SRBM_WRITE, 0, 0xf000));
  234. amdgpu_ring_write(ring, mmHDP_DEBUG0);
  235. amdgpu_ring_write(ring, 1);
  236. }
  237. /**
  238. * cik_sdma_ring_emit_fence - emit a fence on the DMA ring
  239. *
  240. * @ring: amdgpu ring pointer
  241. * @fence: amdgpu fence object
  242. *
  243. * Add a DMA fence packet to the ring to write
  244. * the fence seq number and DMA trap packet to generate
  245. * an interrupt if needed (CIK).
  246. */
  247. static void cik_sdma_ring_emit_fence(struct amdgpu_ring *ring, u64 addr, u64 seq,
  248. unsigned flags)
  249. {
  250. bool write64bit = flags & AMDGPU_FENCE_FLAG_64BIT;
  251. /* write the fence */
  252. amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_FENCE, 0, 0));
  253. amdgpu_ring_write(ring, lower_32_bits(addr));
  254. amdgpu_ring_write(ring, upper_32_bits(addr));
  255. amdgpu_ring_write(ring, lower_32_bits(seq));
  256. /* optionally write high bits as well */
  257. if (write64bit) {
  258. addr += 4;
  259. amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_FENCE, 0, 0));
  260. amdgpu_ring_write(ring, lower_32_bits(addr));
  261. amdgpu_ring_write(ring, upper_32_bits(addr));
  262. amdgpu_ring_write(ring, upper_32_bits(seq));
  263. }
  264. /* generate an interrupt */
  265. amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_TRAP, 0, 0));
  266. }
  267. /**
  268. * cik_sdma_gfx_stop - stop the gfx async dma engines
  269. *
  270. * @adev: amdgpu_device pointer
  271. *
  272. * Stop the gfx async dma ring buffers (CIK).
  273. */
  274. static void cik_sdma_gfx_stop(struct amdgpu_device *adev)
  275. {
  276. struct amdgpu_ring *sdma0 = &adev->sdma.instance[0].ring;
  277. struct amdgpu_ring *sdma1 = &adev->sdma.instance[1].ring;
  278. u32 rb_cntl;
  279. int i;
  280. if ((adev->mman.buffer_funcs_ring == sdma0) ||
  281. (adev->mman.buffer_funcs_ring == sdma1))
  282. amdgpu_ttm_set_active_vram_size(adev, adev->mc.visible_vram_size);
  283. for (i = 0; i < adev->sdma.num_instances; i++) {
  284. rb_cntl = RREG32(mmSDMA0_GFX_RB_CNTL + sdma_offsets[i]);
  285. rb_cntl &= ~SDMA0_GFX_RB_CNTL__RB_ENABLE_MASK;
  286. WREG32(mmSDMA0_GFX_RB_CNTL + sdma_offsets[i], rb_cntl);
  287. WREG32(mmSDMA0_GFX_IB_CNTL + sdma_offsets[i], 0);
  288. }
  289. sdma0->ready = false;
  290. sdma1->ready = false;
  291. }
  292. /**
  293. * cik_sdma_rlc_stop - stop the compute async dma engines
  294. *
  295. * @adev: amdgpu_device pointer
  296. *
  297. * Stop the compute async dma queues (CIK).
  298. */
  299. static void cik_sdma_rlc_stop(struct amdgpu_device *adev)
  300. {
  301. /* XXX todo */
  302. }
  303. /**
  304. * cik_sdma_enable - stop the async dma engines
  305. *
  306. * @adev: amdgpu_device pointer
  307. * @enable: enable/disable the DMA MEs.
  308. *
  309. * Halt or unhalt the async dma engines (CIK).
  310. */
  311. static void cik_sdma_enable(struct amdgpu_device *adev, bool enable)
  312. {
  313. u32 me_cntl;
  314. int i;
  315. if (!enable) {
  316. cik_sdma_gfx_stop(adev);
  317. cik_sdma_rlc_stop(adev);
  318. }
  319. for (i = 0; i < adev->sdma.num_instances; i++) {
  320. me_cntl = RREG32(mmSDMA0_F32_CNTL + sdma_offsets[i]);
  321. if (enable)
  322. me_cntl &= ~SDMA0_F32_CNTL__HALT_MASK;
  323. else
  324. me_cntl |= SDMA0_F32_CNTL__HALT_MASK;
  325. WREG32(mmSDMA0_F32_CNTL + sdma_offsets[i], me_cntl);
  326. }
  327. }
  328. /**
  329. * cik_sdma_gfx_resume - setup and start the async dma engines
  330. *
  331. * @adev: amdgpu_device pointer
  332. *
  333. * Set up the gfx DMA ring buffers and enable them (CIK).
  334. * Returns 0 for success, error for failure.
  335. */
  336. static int cik_sdma_gfx_resume(struct amdgpu_device *adev)
  337. {
  338. struct amdgpu_ring *ring;
  339. u32 rb_cntl, ib_cntl;
  340. u32 rb_bufsz;
  341. u32 wb_offset;
  342. int i, j, r;
  343. for (i = 0; i < adev->sdma.num_instances; i++) {
  344. ring = &adev->sdma.instance[i].ring;
  345. wb_offset = (ring->rptr_offs * 4);
  346. mutex_lock(&adev->srbm_mutex);
  347. for (j = 0; j < 16; j++) {
  348. cik_srbm_select(adev, 0, 0, 0, j);
  349. /* SDMA GFX */
  350. WREG32(mmSDMA0_GFX_VIRTUAL_ADDR + sdma_offsets[i], 0);
  351. WREG32(mmSDMA0_GFX_APE1_CNTL + sdma_offsets[i], 0);
  352. /* XXX SDMA RLC - todo */
  353. }
  354. cik_srbm_select(adev, 0, 0, 0, 0);
  355. mutex_unlock(&adev->srbm_mutex);
  356. WREG32(mmSDMA0_TILING_CONFIG + sdma_offsets[i],
  357. adev->gfx.config.gb_addr_config & 0x70);
  358. WREG32(mmSDMA0_SEM_INCOMPLETE_TIMER_CNTL + sdma_offsets[i], 0);
  359. WREG32(mmSDMA0_SEM_WAIT_FAIL_TIMER_CNTL + sdma_offsets[i], 0);
  360. /* Set ring buffer size in dwords */
  361. rb_bufsz = order_base_2(ring->ring_size / 4);
  362. rb_cntl = rb_bufsz << 1;
  363. #ifdef __BIG_ENDIAN
  364. rb_cntl |= SDMA0_GFX_RB_CNTL__RB_SWAP_ENABLE_MASK |
  365. SDMA0_GFX_RB_CNTL__RPTR_WRITEBACK_SWAP_ENABLE_MASK;
  366. #endif
  367. WREG32(mmSDMA0_GFX_RB_CNTL + sdma_offsets[i], rb_cntl);
  368. /* Initialize the ring buffer's read and write pointers */
  369. WREG32(mmSDMA0_GFX_RB_RPTR + sdma_offsets[i], 0);
  370. WREG32(mmSDMA0_GFX_RB_WPTR + sdma_offsets[i], 0);
  371. WREG32(mmSDMA0_GFX_IB_RPTR + sdma_offsets[i], 0);
  372. WREG32(mmSDMA0_GFX_IB_OFFSET + sdma_offsets[i], 0);
  373. /* set the wb address whether it's enabled or not */
  374. WREG32(mmSDMA0_GFX_RB_RPTR_ADDR_HI + sdma_offsets[i],
  375. upper_32_bits(adev->wb.gpu_addr + wb_offset) & 0xFFFFFFFF);
  376. WREG32(mmSDMA0_GFX_RB_RPTR_ADDR_LO + sdma_offsets[i],
  377. ((adev->wb.gpu_addr + wb_offset) & 0xFFFFFFFC));
  378. rb_cntl |= SDMA0_GFX_RB_CNTL__RPTR_WRITEBACK_ENABLE_MASK;
  379. WREG32(mmSDMA0_GFX_RB_BASE + sdma_offsets[i], ring->gpu_addr >> 8);
  380. WREG32(mmSDMA0_GFX_RB_BASE_HI + sdma_offsets[i], ring->gpu_addr >> 40);
  381. ring->wptr = 0;
  382. WREG32(mmSDMA0_GFX_RB_WPTR + sdma_offsets[i], ring->wptr << 2);
  383. /* enable DMA RB */
  384. WREG32(mmSDMA0_GFX_RB_CNTL + sdma_offsets[i],
  385. rb_cntl | SDMA0_GFX_RB_CNTL__RB_ENABLE_MASK);
  386. ib_cntl = SDMA0_GFX_IB_CNTL__IB_ENABLE_MASK;
  387. #ifdef __BIG_ENDIAN
  388. ib_cntl |= SDMA0_GFX_IB_CNTL__IB_SWAP_ENABLE_MASK;
  389. #endif
  390. /* enable DMA IBs */
  391. WREG32(mmSDMA0_GFX_IB_CNTL + sdma_offsets[i], ib_cntl);
  392. ring->ready = true;
  393. }
  394. cik_sdma_enable(adev, true);
  395. for (i = 0; i < adev->sdma.num_instances; i++) {
  396. ring = &adev->sdma.instance[i].ring;
  397. r = amdgpu_ring_test_ring(ring);
  398. if (r) {
  399. ring->ready = false;
  400. return r;
  401. }
  402. if (adev->mman.buffer_funcs_ring == ring)
  403. amdgpu_ttm_set_active_vram_size(adev, adev->mc.real_vram_size);
  404. }
  405. return 0;
  406. }
  407. /**
  408. * cik_sdma_rlc_resume - setup and start the async dma engines
  409. *
  410. * @adev: amdgpu_device pointer
  411. *
  412. * Set up the compute DMA queues and enable them (CIK).
  413. * Returns 0 for success, error for failure.
  414. */
  415. static int cik_sdma_rlc_resume(struct amdgpu_device *adev)
  416. {
  417. /* XXX todo */
  418. return 0;
  419. }
  420. /**
  421. * cik_sdma_load_microcode - load the sDMA ME ucode
  422. *
  423. * @adev: amdgpu_device pointer
  424. *
  425. * Loads the sDMA0/1 ucode.
  426. * Returns 0 for success, -EINVAL if the ucode is not available.
  427. */
  428. static int cik_sdma_load_microcode(struct amdgpu_device *adev)
  429. {
  430. const struct sdma_firmware_header_v1_0 *hdr;
  431. const __le32 *fw_data;
  432. u32 fw_size;
  433. int i, j;
  434. /* halt the MEs */
  435. cik_sdma_enable(adev, false);
  436. for (i = 0; i < adev->sdma.num_instances; i++) {
  437. if (!adev->sdma.instance[i].fw)
  438. return -EINVAL;
  439. hdr = (const struct sdma_firmware_header_v1_0 *)adev->sdma.instance[i].fw->data;
  440. amdgpu_ucode_print_sdma_hdr(&hdr->header);
  441. fw_size = le32_to_cpu(hdr->header.ucode_size_bytes) / 4;
  442. adev->sdma.instance[i].fw_version = le32_to_cpu(hdr->header.ucode_version);
  443. adev->sdma.instance[i].feature_version = le32_to_cpu(hdr->ucode_feature_version);
  444. if (adev->sdma.instance[i].feature_version >= 20)
  445. adev->sdma.instance[i].burst_nop = true;
  446. fw_data = (const __le32 *)
  447. (adev->sdma.instance[i].fw->data + le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  448. WREG32(mmSDMA0_UCODE_ADDR + sdma_offsets[i], 0);
  449. for (j = 0; j < fw_size; j++)
  450. WREG32(mmSDMA0_UCODE_DATA + sdma_offsets[i], le32_to_cpup(fw_data++));
  451. WREG32(mmSDMA0_UCODE_ADDR + sdma_offsets[i], adev->sdma.instance[i].fw_version);
  452. }
  453. return 0;
  454. }
  455. /**
  456. * cik_sdma_start - setup and start the async dma engines
  457. *
  458. * @adev: amdgpu_device pointer
  459. *
  460. * Set up the DMA engines and enable them (CIK).
  461. * Returns 0 for success, error for failure.
  462. */
  463. static int cik_sdma_start(struct amdgpu_device *adev)
  464. {
  465. int r;
  466. r = cik_sdma_load_microcode(adev);
  467. if (r)
  468. return r;
  469. /* halt the engine before programing */
  470. cik_sdma_enable(adev, false);
  471. /* start the gfx rings and rlc compute queues */
  472. r = cik_sdma_gfx_resume(adev);
  473. if (r)
  474. return r;
  475. r = cik_sdma_rlc_resume(adev);
  476. if (r)
  477. return r;
  478. return 0;
  479. }
  480. /**
  481. * cik_sdma_ring_test_ring - simple async dma engine test
  482. *
  483. * @ring: amdgpu_ring structure holding ring information
  484. *
  485. * Test the DMA engine by writing using it to write an
  486. * value to memory. (CIK).
  487. * Returns 0 for success, error for failure.
  488. */
  489. static int cik_sdma_ring_test_ring(struct amdgpu_ring *ring)
  490. {
  491. struct amdgpu_device *adev = ring->adev;
  492. unsigned i;
  493. unsigned index;
  494. int r;
  495. u32 tmp;
  496. u64 gpu_addr;
  497. r = amdgpu_wb_get(adev, &index);
  498. if (r) {
  499. dev_err(adev->dev, "(%d) failed to allocate wb slot\n", r);
  500. return r;
  501. }
  502. gpu_addr = adev->wb.gpu_addr + (index * 4);
  503. tmp = 0xCAFEDEAD;
  504. adev->wb.wb[index] = cpu_to_le32(tmp);
  505. r = amdgpu_ring_alloc(ring, 5);
  506. if (r) {
  507. DRM_ERROR("amdgpu: dma failed to lock ring %d (%d).\n", ring->idx, r);
  508. amdgpu_wb_free(adev, index);
  509. return r;
  510. }
  511. amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_WRITE, SDMA_WRITE_SUB_OPCODE_LINEAR, 0));
  512. amdgpu_ring_write(ring, lower_32_bits(gpu_addr));
  513. amdgpu_ring_write(ring, upper_32_bits(gpu_addr));
  514. amdgpu_ring_write(ring, 1); /* number of DWs to follow */
  515. amdgpu_ring_write(ring, 0xDEADBEEF);
  516. amdgpu_ring_commit(ring);
  517. for (i = 0; i < adev->usec_timeout; i++) {
  518. tmp = le32_to_cpu(adev->wb.wb[index]);
  519. if (tmp == 0xDEADBEEF)
  520. break;
  521. DRM_UDELAY(1);
  522. }
  523. if (i < adev->usec_timeout) {
  524. DRM_INFO("ring test on %d succeeded in %d usecs\n", ring->idx, i);
  525. } else {
  526. DRM_ERROR("amdgpu: ring %d test failed (0x%08X)\n",
  527. ring->idx, tmp);
  528. r = -EINVAL;
  529. }
  530. amdgpu_wb_free(adev, index);
  531. return r;
  532. }
  533. /**
  534. * cik_sdma_ring_test_ib - test an IB on the DMA engine
  535. *
  536. * @ring: amdgpu_ring structure holding ring information
  537. *
  538. * Test a simple IB in the DMA ring (CIK).
  539. * Returns 0 on success, error on failure.
  540. */
  541. static int cik_sdma_ring_test_ib(struct amdgpu_ring *ring, long timeout)
  542. {
  543. struct amdgpu_device *adev = ring->adev;
  544. struct amdgpu_ib ib;
  545. struct dma_fence *f = NULL;
  546. unsigned index;
  547. u32 tmp = 0;
  548. u64 gpu_addr;
  549. long r;
  550. r = amdgpu_wb_get(adev, &index);
  551. if (r) {
  552. dev_err(adev->dev, "(%ld) failed to allocate wb slot\n", r);
  553. return r;
  554. }
  555. gpu_addr = adev->wb.gpu_addr + (index * 4);
  556. tmp = 0xCAFEDEAD;
  557. adev->wb.wb[index] = cpu_to_le32(tmp);
  558. memset(&ib, 0, sizeof(ib));
  559. r = amdgpu_ib_get(adev, NULL, 256, &ib);
  560. if (r) {
  561. DRM_ERROR("amdgpu: failed to get ib (%ld).\n", r);
  562. goto err0;
  563. }
  564. ib.ptr[0] = SDMA_PACKET(SDMA_OPCODE_WRITE,
  565. SDMA_WRITE_SUB_OPCODE_LINEAR, 0);
  566. ib.ptr[1] = lower_32_bits(gpu_addr);
  567. ib.ptr[2] = upper_32_bits(gpu_addr);
  568. ib.ptr[3] = 1;
  569. ib.ptr[4] = 0xDEADBEEF;
  570. ib.length_dw = 5;
  571. r = amdgpu_ib_schedule(ring, 1, &ib, NULL, &f);
  572. if (r)
  573. goto err1;
  574. r = dma_fence_wait_timeout(f, false, timeout);
  575. if (r == 0) {
  576. DRM_ERROR("amdgpu: IB test timed out\n");
  577. r = -ETIMEDOUT;
  578. goto err1;
  579. } else if (r < 0) {
  580. DRM_ERROR("amdgpu: fence wait failed (%ld).\n", r);
  581. goto err1;
  582. }
  583. tmp = le32_to_cpu(adev->wb.wb[index]);
  584. if (tmp == 0xDEADBEEF) {
  585. DRM_INFO("ib test on ring %d succeeded\n", ring->idx);
  586. r = 0;
  587. } else {
  588. DRM_ERROR("amdgpu: ib test failed (0x%08X)\n", tmp);
  589. r = -EINVAL;
  590. }
  591. err1:
  592. amdgpu_ib_free(adev, &ib, NULL);
  593. dma_fence_put(f);
  594. err0:
  595. amdgpu_wb_free(adev, index);
  596. return r;
  597. }
  598. /**
  599. * cik_sdma_vm_copy_pages - update PTEs by copying them from the GART
  600. *
  601. * @ib: indirect buffer to fill with commands
  602. * @pe: addr of the page entry
  603. * @src: src addr to copy from
  604. * @count: number of page entries to update
  605. *
  606. * Update PTEs by copying them from the GART using sDMA (CIK).
  607. */
  608. static void cik_sdma_vm_copy_pte(struct amdgpu_ib *ib,
  609. uint64_t pe, uint64_t src,
  610. unsigned count)
  611. {
  612. unsigned bytes = count * 8;
  613. ib->ptr[ib->length_dw++] = SDMA_PACKET(SDMA_OPCODE_COPY,
  614. SDMA_WRITE_SUB_OPCODE_LINEAR, 0);
  615. ib->ptr[ib->length_dw++] = bytes;
  616. ib->ptr[ib->length_dw++] = 0; /* src/dst endian swap */
  617. ib->ptr[ib->length_dw++] = lower_32_bits(src);
  618. ib->ptr[ib->length_dw++] = upper_32_bits(src);
  619. ib->ptr[ib->length_dw++] = lower_32_bits(pe);
  620. ib->ptr[ib->length_dw++] = upper_32_bits(pe);
  621. }
  622. /**
  623. * cik_sdma_vm_write_pages - update PTEs by writing them manually
  624. *
  625. * @ib: indirect buffer to fill with commands
  626. * @pe: addr of the page entry
  627. * @value: dst addr to write into pe
  628. * @count: number of page entries to update
  629. * @incr: increase next addr by incr bytes
  630. *
  631. * Update PTEs by writing them manually using sDMA (CIK).
  632. */
  633. static void cik_sdma_vm_write_pte(struct amdgpu_ib *ib, uint64_t pe,
  634. uint64_t value, unsigned count,
  635. uint32_t incr)
  636. {
  637. unsigned ndw = count * 2;
  638. ib->ptr[ib->length_dw++] = SDMA_PACKET(SDMA_OPCODE_WRITE,
  639. SDMA_WRITE_SUB_OPCODE_LINEAR, 0);
  640. ib->ptr[ib->length_dw++] = lower_32_bits(pe);
  641. ib->ptr[ib->length_dw++] = upper_32_bits(pe);
  642. ib->ptr[ib->length_dw++] = ndw;
  643. for (; ndw > 0; ndw -= 2) {
  644. ib->ptr[ib->length_dw++] = lower_32_bits(value);
  645. ib->ptr[ib->length_dw++] = upper_32_bits(value);
  646. value += incr;
  647. }
  648. }
  649. /**
  650. * cik_sdma_vm_set_pages - update the page tables using sDMA
  651. *
  652. * @ib: indirect buffer to fill with commands
  653. * @pe: addr of the page entry
  654. * @addr: dst addr to write into pe
  655. * @count: number of page entries to update
  656. * @incr: increase next addr by incr bytes
  657. * @flags: access flags
  658. *
  659. * Update the page tables using sDMA (CIK).
  660. */
  661. static void cik_sdma_vm_set_pte_pde(struct amdgpu_ib *ib, uint64_t pe,
  662. uint64_t addr, unsigned count,
  663. uint32_t incr, uint32_t flags)
  664. {
  665. /* for physically contiguous pages (vram) */
  666. ib->ptr[ib->length_dw++] = SDMA_PACKET(SDMA_OPCODE_GENERATE_PTE_PDE, 0, 0);
  667. ib->ptr[ib->length_dw++] = lower_32_bits(pe); /* dst addr */
  668. ib->ptr[ib->length_dw++] = upper_32_bits(pe);
  669. ib->ptr[ib->length_dw++] = flags; /* mask */
  670. ib->ptr[ib->length_dw++] = 0;
  671. ib->ptr[ib->length_dw++] = lower_32_bits(addr); /* value */
  672. ib->ptr[ib->length_dw++] = upper_32_bits(addr);
  673. ib->ptr[ib->length_dw++] = incr; /* increment size */
  674. ib->ptr[ib->length_dw++] = 0;
  675. ib->ptr[ib->length_dw++] = count; /* number of entries */
  676. }
  677. /**
  678. * cik_sdma_vm_pad_ib - pad the IB to the required number of dw
  679. *
  680. * @ib: indirect buffer to fill with padding
  681. *
  682. */
  683. static void cik_sdma_ring_pad_ib(struct amdgpu_ring *ring, struct amdgpu_ib *ib)
  684. {
  685. struct amdgpu_sdma_instance *sdma = amdgpu_get_sdma_instance(ring);
  686. u32 pad_count;
  687. int i;
  688. pad_count = (8 - (ib->length_dw & 0x7)) % 8;
  689. for (i = 0; i < pad_count; i++)
  690. if (sdma && sdma->burst_nop && (i == 0))
  691. ib->ptr[ib->length_dw++] =
  692. SDMA_PACKET(SDMA_OPCODE_NOP, 0, 0) |
  693. SDMA_NOP_COUNT(pad_count - 1);
  694. else
  695. ib->ptr[ib->length_dw++] =
  696. SDMA_PACKET(SDMA_OPCODE_NOP, 0, 0);
  697. }
  698. /**
  699. * cik_sdma_ring_emit_pipeline_sync - sync the pipeline
  700. *
  701. * @ring: amdgpu_ring pointer
  702. *
  703. * Make sure all previous operations are completed (CIK).
  704. */
  705. static void cik_sdma_ring_emit_pipeline_sync(struct amdgpu_ring *ring)
  706. {
  707. uint32_t seq = ring->fence_drv.sync_seq;
  708. uint64_t addr = ring->fence_drv.gpu_addr;
  709. /* wait for idle */
  710. amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_POLL_REG_MEM, 0,
  711. SDMA_POLL_REG_MEM_EXTRA_OP(0) |
  712. SDMA_POLL_REG_MEM_EXTRA_FUNC(3) | /* equal */
  713. SDMA_POLL_REG_MEM_EXTRA_M));
  714. amdgpu_ring_write(ring, addr & 0xfffffffc);
  715. amdgpu_ring_write(ring, upper_32_bits(addr) & 0xffffffff);
  716. amdgpu_ring_write(ring, seq); /* reference */
  717. amdgpu_ring_write(ring, 0xfffffff); /* mask */
  718. amdgpu_ring_write(ring, (0xfff << 16) | 4); /* retry count, poll interval */
  719. }
  720. /**
  721. * cik_sdma_ring_emit_vm_flush - cik vm flush using sDMA
  722. *
  723. * @ring: amdgpu_ring pointer
  724. * @vm: amdgpu_vm pointer
  725. *
  726. * Update the page table base and flush the VM TLB
  727. * using sDMA (CIK).
  728. */
  729. static void cik_sdma_ring_emit_vm_flush(struct amdgpu_ring *ring,
  730. unsigned vm_id, uint64_t pd_addr)
  731. {
  732. u32 extra_bits = (SDMA_POLL_REG_MEM_EXTRA_OP(0) |
  733. SDMA_POLL_REG_MEM_EXTRA_FUNC(0)); /* always */
  734. amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_SRBM_WRITE, 0, 0xf000));
  735. if (vm_id < 8) {
  736. amdgpu_ring_write(ring, (mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR + vm_id));
  737. } else {
  738. amdgpu_ring_write(ring, (mmVM_CONTEXT8_PAGE_TABLE_BASE_ADDR + vm_id - 8));
  739. }
  740. amdgpu_ring_write(ring, pd_addr >> 12);
  741. /* flush TLB */
  742. amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_SRBM_WRITE, 0, 0xf000));
  743. amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST);
  744. amdgpu_ring_write(ring, 1 << vm_id);
  745. amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_POLL_REG_MEM, 0, extra_bits));
  746. amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST << 2);
  747. amdgpu_ring_write(ring, 0);
  748. amdgpu_ring_write(ring, 0); /* reference */
  749. amdgpu_ring_write(ring, 0); /* mask */
  750. amdgpu_ring_write(ring, (0xfff << 16) | 10); /* retry count, poll interval */
  751. }
  752. static void cik_enable_sdma_mgcg(struct amdgpu_device *adev,
  753. bool enable)
  754. {
  755. u32 orig, data;
  756. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_SDMA_MGCG)) {
  757. WREG32(mmSDMA0_CLK_CTRL + SDMA0_REGISTER_OFFSET, 0x00000100);
  758. WREG32(mmSDMA0_CLK_CTRL + SDMA1_REGISTER_OFFSET, 0x00000100);
  759. } else {
  760. orig = data = RREG32(mmSDMA0_CLK_CTRL + SDMA0_REGISTER_OFFSET);
  761. data |= 0xff000000;
  762. if (data != orig)
  763. WREG32(mmSDMA0_CLK_CTRL + SDMA0_REGISTER_OFFSET, data);
  764. orig = data = RREG32(mmSDMA0_CLK_CTRL + SDMA1_REGISTER_OFFSET);
  765. data |= 0xff000000;
  766. if (data != orig)
  767. WREG32(mmSDMA0_CLK_CTRL + SDMA1_REGISTER_OFFSET, data);
  768. }
  769. }
  770. static void cik_enable_sdma_mgls(struct amdgpu_device *adev,
  771. bool enable)
  772. {
  773. u32 orig, data;
  774. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_SDMA_LS)) {
  775. orig = data = RREG32(mmSDMA0_POWER_CNTL + SDMA0_REGISTER_OFFSET);
  776. data |= 0x100;
  777. if (orig != data)
  778. WREG32(mmSDMA0_POWER_CNTL + SDMA0_REGISTER_OFFSET, data);
  779. orig = data = RREG32(mmSDMA0_POWER_CNTL + SDMA1_REGISTER_OFFSET);
  780. data |= 0x100;
  781. if (orig != data)
  782. WREG32(mmSDMA0_POWER_CNTL + SDMA1_REGISTER_OFFSET, data);
  783. } else {
  784. orig = data = RREG32(mmSDMA0_POWER_CNTL + SDMA0_REGISTER_OFFSET);
  785. data &= ~0x100;
  786. if (orig != data)
  787. WREG32(mmSDMA0_POWER_CNTL + SDMA0_REGISTER_OFFSET, data);
  788. orig = data = RREG32(mmSDMA0_POWER_CNTL + SDMA1_REGISTER_OFFSET);
  789. data &= ~0x100;
  790. if (orig != data)
  791. WREG32(mmSDMA0_POWER_CNTL + SDMA1_REGISTER_OFFSET, data);
  792. }
  793. }
  794. static int cik_sdma_early_init(void *handle)
  795. {
  796. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  797. adev->sdma.num_instances = SDMA_MAX_INSTANCE;
  798. cik_sdma_set_ring_funcs(adev);
  799. cik_sdma_set_irq_funcs(adev);
  800. cik_sdma_set_buffer_funcs(adev);
  801. cik_sdma_set_vm_pte_funcs(adev);
  802. return 0;
  803. }
  804. static int cik_sdma_sw_init(void *handle)
  805. {
  806. struct amdgpu_ring *ring;
  807. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  808. int r, i;
  809. r = cik_sdma_init_microcode(adev);
  810. if (r) {
  811. DRM_ERROR("Failed to load sdma firmware!\n");
  812. return r;
  813. }
  814. /* SDMA trap event */
  815. r = amdgpu_irq_add_id(adev, 224, &adev->sdma.trap_irq);
  816. if (r)
  817. return r;
  818. /* SDMA Privileged inst */
  819. r = amdgpu_irq_add_id(adev, 241, &adev->sdma.illegal_inst_irq);
  820. if (r)
  821. return r;
  822. /* SDMA Privileged inst */
  823. r = amdgpu_irq_add_id(adev, 247, &adev->sdma.illegal_inst_irq);
  824. if (r)
  825. return r;
  826. for (i = 0; i < adev->sdma.num_instances; i++) {
  827. ring = &adev->sdma.instance[i].ring;
  828. ring->ring_obj = NULL;
  829. sprintf(ring->name, "sdma%d", i);
  830. r = amdgpu_ring_init(adev, ring, 1024,
  831. &adev->sdma.trap_irq,
  832. (i == 0) ?
  833. AMDGPU_SDMA_IRQ_TRAP0 :
  834. AMDGPU_SDMA_IRQ_TRAP1);
  835. if (r)
  836. return r;
  837. }
  838. return r;
  839. }
  840. static int cik_sdma_sw_fini(void *handle)
  841. {
  842. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  843. int i;
  844. for (i = 0; i < adev->sdma.num_instances; i++)
  845. amdgpu_ring_fini(&adev->sdma.instance[i].ring);
  846. cik_sdma_free_microcode(adev);
  847. return 0;
  848. }
  849. static int cik_sdma_hw_init(void *handle)
  850. {
  851. int r;
  852. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  853. r = cik_sdma_start(adev);
  854. if (r)
  855. return r;
  856. return r;
  857. }
  858. static int cik_sdma_hw_fini(void *handle)
  859. {
  860. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  861. cik_sdma_enable(adev, false);
  862. return 0;
  863. }
  864. static int cik_sdma_suspend(void *handle)
  865. {
  866. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  867. return cik_sdma_hw_fini(adev);
  868. }
  869. static int cik_sdma_resume(void *handle)
  870. {
  871. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  872. cik_sdma_soft_reset(handle);
  873. return cik_sdma_hw_init(adev);
  874. }
  875. static bool cik_sdma_is_idle(void *handle)
  876. {
  877. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  878. u32 tmp = RREG32(mmSRBM_STATUS2);
  879. if (tmp & (SRBM_STATUS2__SDMA_BUSY_MASK |
  880. SRBM_STATUS2__SDMA1_BUSY_MASK))
  881. return false;
  882. return true;
  883. }
  884. static int cik_sdma_wait_for_idle(void *handle)
  885. {
  886. unsigned i;
  887. u32 tmp;
  888. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  889. for (i = 0; i < adev->usec_timeout; i++) {
  890. tmp = RREG32(mmSRBM_STATUS2) & (SRBM_STATUS2__SDMA_BUSY_MASK |
  891. SRBM_STATUS2__SDMA1_BUSY_MASK);
  892. if (!tmp)
  893. return 0;
  894. udelay(1);
  895. }
  896. return -ETIMEDOUT;
  897. }
  898. static int cik_sdma_soft_reset(void *handle)
  899. {
  900. u32 srbm_soft_reset = 0;
  901. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  902. u32 tmp = RREG32(mmSRBM_STATUS2);
  903. if (tmp & SRBM_STATUS2__SDMA_BUSY_MASK) {
  904. /* sdma0 */
  905. tmp = RREG32(mmSDMA0_F32_CNTL + SDMA0_REGISTER_OFFSET);
  906. tmp |= SDMA0_F32_CNTL__HALT_MASK;
  907. WREG32(mmSDMA0_F32_CNTL + SDMA0_REGISTER_OFFSET, tmp);
  908. srbm_soft_reset |= SRBM_SOFT_RESET__SOFT_RESET_SDMA_MASK;
  909. }
  910. if (tmp & SRBM_STATUS2__SDMA1_BUSY_MASK) {
  911. /* sdma1 */
  912. tmp = RREG32(mmSDMA0_F32_CNTL + SDMA1_REGISTER_OFFSET);
  913. tmp |= SDMA0_F32_CNTL__HALT_MASK;
  914. WREG32(mmSDMA0_F32_CNTL + SDMA1_REGISTER_OFFSET, tmp);
  915. srbm_soft_reset |= SRBM_SOFT_RESET__SOFT_RESET_SDMA1_MASK;
  916. }
  917. if (srbm_soft_reset) {
  918. tmp = RREG32(mmSRBM_SOFT_RESET);
  919. tmp |= srbm_soft_reset;
  920. dev_info(adev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  921. WREG32(mmSRBM_SOFT_RESET, tmp);
  922. tmp = RREG32(mmSRBM_SOFT_RESET);
  923. udelay(50);
  924. tmp &= ~srbm_soft_reset;
  925. WREG32(mmSRBM_SOFT_RESET, tmp);
  926. tmp = RREG32(mmSRBM_SOFT_RESET);
  927. /* Wait a little for things to settle down */
  928. udelay(50);
  929. }
  930. return 0;
  931. }
  932. static int cik_sdma_set_trap_irq_state(struct amdgpu_device *adev,
  933. struct amdgpu_irq_src *src,
  934. unsigned type,
  935. enum amdgpu_interrupt_state state)
  936. {
  937. u32 sdma_cntl;
  938. switch (type) {
  939. case AMDGPU_SDMA_IRQ_TRAP0:
  940. switch (state) {
  941. case AMDGPU_IRQ_STATE_DISABLE:
  942. sdma_cntl = RREG32(mmSDMA0_CNTL + SDMA0_REGISTER_OFFSET);
  943. sdma_cntl &= ~SDMA0_CNTL__TRAP_ENABLE_MASK;
  944. WREG32(mmSDMA0_CNTL + SDMA0_REGISTER_OFFSET, sdma_cntl);
  945. break;
  946. case AMDGPU_IRQ_STATE_ENABLE:
  947. sdma_cntl = RREG32(mmSDMA0_CNTL + SDMA0_REGISTER_OFFSET);
  948. sdma_cntl |= SDMA0_CNTL__TRAP_ENABLE_MASK;
  949. WREG32(mmSDMA0_CNTL + SDMA0_REGISTER_OFFSET, sdma_cntl);
  950. break;
  951. default:
  952. break;
  953. }
  954. break;
  955. case AMDGPU_SDMA_IRQ_TRAP1:
  956. switch (state) {
  957. case AMDGPU_IRQ_STATE_DISABLE:
  958. sdma_cntl = RREG32(mmSDMA0_CNTL + SDMA1_REGISTER_OFFSET);
  959. sdma_cntl &= ~SDMA0_CNTL__TRAP_ENABLE_MASK;
  960. WREG32(mmSDMA0_CNTL + SDMA1_REGISTER_OFFSET, sdma_cntl);
  961. break;
  962. case AMDGPU_IRQ_STATE_ENABLE:
  963. sdma_cntl = RREG32(mmSDMA0_CNTL + SDMA1_REGISTER_OFFSET);
  964. sdma_cntl |= SDMA0_CNTL__TRAP_ENABLE_MASK;
  965. WREG32(mmSDMA0_CNTL + SDMA1_REGISTER_OFFSET, sdma_cntl);
  966. break;
  967. default:
  968. break;
  969. }
  970. break;
  971. default:
  972. break;
  973. }
  974. return 0;
  975. }
  976. static int cik_sdma_process_trap_irq(struct amdgpu_device *adev,
  977. struct amdgpu_irq_src *source,
  978. struct amdgpu_iv_entry *entry)
  979. {
  980. u8 instance_id, queue_id;
  981. instance_id = (entry->ring_id & 0x3) >> 0;
  982. queue_id = (entry->ring_id & 0xc) >> 2;
  983. DRM_DEBUG("IH: SDMA trap\n");
  984. switch (instance_id) {
  985. case 0:
  986. switch (queue_id) {
  987. case 0:
  988. amdgpu_fence_process(&adev->sdma.instance[0].ring);
  989. break;
  990. case 1:
  991. /* XXX compute */
  992. break;
  993. case 2:
  994. /* XXX compute */
  995. break;
  996. }
  997. break;
  998. case 1:
  999. switch (queue_id) {
  1000. case 0:
  1001. amdgpu_fence_process(&adev->sdma.instance[1].ring);
  1002. break;
  1003. case 1:
  1004. /* XXX compute */
  1005. break;
  1006. case 2:
  1007. /* XXX compute */
  1008. break;
  1009. }
  1010. break;
  1011. }
  1012. return 0;
  1013. }
  1014. static int cik_sdma_process_illegal_inst_irq(struct amdgpu_device *adev,
  1015. struct amdgpu_irq_src *source,
  1016. struct amdgpu_iv_entry *entry)
  1017. {
  1018. DRM_ERROR("Illegal instruction in SDMA command stream\n");
  1019. schedule_work(&adev->reset_work);
  1020. return 0;
  1021. }
  1022. static int cik_sdma_set_clockgating_state(void *handle,
  1023. enum amd_clockgating_state state)
  1024. {
  1025. bool gate = false;
  1026. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1027. if (state == AMD_CG_STATE_GATE)
  1028. gate = true;
  1029. cik_enable_sdma_mgcg(adev, gate);
  1030. cik_enable_sdma_mgls(adev, gate);
  1031. return 0;
  1032. }
  1033. static int cik_sdma_set_powergating_state(void *handle,
  1034. enum amd_powergating_state state)
  1035. {
  1036. return 0;
  1037. }
  1038. static const struct amd_ip_funcs cik_sdma_ip_funcs = {
  1039. .name = "cik_sdma",
  1040. .early_init = cik_sdma_early_init,
  1041. .late_init = NULL,
  1042. .sw_init = cik_sdma_sw_init,
  1043. .sw_fini = cik_sdma_sw_fini,
  1044. .hw_init = cik_sdma_hw_init,
  1045. .hw_fini = cik_sdma_hw_fini,
  1046. .suspend = cik_sdma_suspend,
  1047. .resume = cik_sdma_resume,
  1048. .is_idle = cik_sdma_is_idle,
  1049. .wait_for_idle = cik_sdma_wait_for_idle,
  1050. .soft_reset = cik_sdma_soft_reset,
  1051. .set_clockgating_state = cik_sdma_set_clockgating_state,
  1052. .set_powergating_state = cik_sdma_set_powergating_state,
  1053. };
  1054. static const struct amdgpu_ring_funcs cik_sdma_ring_funcs = {
  1055. .type = AMDGPU_RING_TYPE_SDMA,
  1056. .align_mask = 0xf,
  1057. .nop = SDMA_PACKET(SDMA_OPCODE_NOP, 0, 0),
  1058. .get_rptr = cik_sdma_ring_get_rptr,
  1059. .get_wptr = cik_sdma_ring_get_wptr,
  1060. .set_wptr = cik_sdma_ring_set_wptr,
  1061. .emit_frame_size =
  1062. 6 + /* cik_sdma_ring_emit_hdp_flush */
  1063. 3 + /* cik_sdma_ring_emit_hdp_invalidate */
  1064. 6 + /* cik_sdma_ring_emit_pipeline_sync */
  1065. 12 + /* cik_sdma_ring_emit_vm_flush */
  1066. 9 + 9 + 9, /* cik_sdma_ring_emit_fence x3 for user fence, vm fence */
  1067. .emit_ib_size = 7 + 4, /* cik_sdma_ring_emit_ib */
  1068. .emit_ib = cik_sdma_ring_emit_ib,
  1069. .emit_fence = cik_sdma_ring_emit_fence,
  1070. .emit_pipeline_sync = cik_sdma_ring_emit_pipeline_sync,
  1071. .emit_vm_flush = cik_sdma_ring_emit_vm_flush,
  1072. .emit_hdp_flush = cik_sdma_ring_emit_hdp_flush,
  1073. .emit_hdp_invalidate = cik_sdma_ring_emit_hdp_invalidate,
  1074. .test_ring = cik_sdma_ring_test_ring,
  1075. .test_ib = cik_sdma_ring_test_ib,
  1076. .insert_nop = cik_sdma_ring_insert_nop,
  1077. .pad_ib = cik_sdma_ring_pad_ib,
  1078. };
  1079. static void cik_sdma_set_ring_funcs(struct amdgpu_device *adev)
  1080. {
  1081. int i;
  1082. for (i = 0; i < adev->sdma.num_instances; i++)
  1083. adev->sdma.instance[i].ring.funcs = &cik_sdma_ring_funcs;
  1084. }
  1085. static const struct amdgpu_irq_src_funcs cik_sdma_trap_irq_funcs = {
  1086. .set = cik_sdma_set_trap_irq_state,
  1087. .process = cik_sdma_process_trap_irq,
  1088. };
  1089. static const struct amdgpu_irq_src_funcs cik_sdma_illegal_inst_irq_funcs = {
  1090. .process = cik_sdma_process_illegal_inst_irq,
  1091. };
  1092. static void cik_sdma_set_irq_funcs(struct amdgpu_device *adev)
  1093. {
  1094. adev->sdma.trap_irq.num_types = AMDGPU_SDMA_IRQ_LAST;
  1095. adev->sdma.trap_irq.funcs = &cik_sdma_trap_irq_funcs;
  1096. adev->sdma.illegal_inst_irq.funcs = &cik_sdma_illegal_inst_irq_funcs;
  1097. }
  1098. /**
  1099. * cik_sdma_emit_copy_buffer - copy buffer using the sDMA engine
  1100. *
  1101. * @ring: amdgpu_ring structure holding ring information
  1102. * @src_offset: src GPU address
  1103. * @dst_offset: dst GPU address
  1104. * @byte_count: number of bytes to xfer
  1105. *
  1106. * Copy GPU buffers using the DMA engine (CIK).
  1107. * Used by the amdgpu ttm implementation to move pages if
  1108. * registered as the asic copy callback.
  1109. */
  1110. static void cik_sdma_emit_copy_buffer(struct amdgpu_ib *ib,
  1111. uint64_t src_offset,
  1112. uint64_t dst_offset,
  1113. uint32_t byte_count)
  1114. {
  1115. ib->ptr[ib->length_dw++] = SDMA_PACKET(SDMA_OPCODE_COPY, SDMA_COPY_SUB_OPCODE_LINEAR, 0);
  1116. ib->ptr[ib->length_dw++] = byte_count;
  1117. ib->ptr[ib->length_dw++] = 0; /* src/dst endian swap */
  1118. ib->ptr[ib->length_dw++] = lower_32_bits(src_offset);
  1119. ib->ptr[ib->length_dw++] = upper_32_bits(src_offset);
  1120. ib->ptr[ib->length_dw++] = lower_32_bits(dst_offset);
  1121. ib->ptr[ib->length_dw++] = upper_32_bits(dst_offset);
  1122. }
  1123. /**
  1124. * cik_sdma_emit_fill_buffer - fill buffer using the sDMA engine
  1125. *
  1126. * @ring: amdgpu_ring structure holding ring information
  1127. * @src_data: value to write to buffer
  1128. * @dst_offset: dst GPU address
  1129. * @byte_count: number of bytes to xfer
  1130. *
  1131. * Fill GPU buffers using the DMA engine (CIK).
  1132. */
  1133. static void cik_sdma_emit_fill_buffer(struct amdgpu_ib *ib,
  1134. uint32_t src_data,
  1135. uint64_t dst_offset,
  1136. uint32_t byte_count)
  1137. {
  1138. ib->ptr[ib->length_dw++] = SDMA_PACKET(SDMA_OPCODE_CONSTANT_FILL, 0, 0);
  1139. ib->ptr[ib->length_dw++] = lower_32_bits(dst_offset);
  1140. ib->ptr[ib->length_dw++] = upper_32_bits(dst_offset);
  1141. ib->ptr[ib->length_dw++] = src_data;
  1142. ib->ptr[ib->length_dw++] = byte_count;
  1143. }
  1144. static const struct amdgpu_buffer_funcs cik_sdma_buffer_funcs = {
  1145. .copy_max_bytes = 0x1fffff,
  1146. .copy_num_dw = 7,
  1147. .emit_copy_buffer = cik_sdma_emit_copy_buffer,
  1148. .fill_max_bytes = 0x1fffff,
  1149. .fill_num_dw = 5,
  1150. .emit_fill_buffer = cik_sdma_emit_fill_buffer,
  1151. };
  1152. static void cik_sdma_set_buffer_funcs(struct amdgpu_device *adev)
  1153. {
  1154. if (adev->mman.buffer_funcs == NULL) {
  1155. adev->mman.buffer_funcs = &cik_sdma_buffer_funcs;
  1156. adev->mman.buffer_funcs_ring = &adev->sdma.instance[0].ring;
  1157. }
  1158. }
  1159. static const struct amdgpu_vm_pte_funcs cik_sdma_vm_pte_funcs = {
  1160. .copy_pte = cik_sdma_vm_copy_pte,
  1161. .write_pte = cik_sdma_vm_write_pte,
  1162. .set_pte_pde = cik_sdma_vm_set_pte_pde,
  1163. };
  1164. static void cik_sdma_set_vm_pte_funcs(struct amdgpu_device *adev)
  1165. {
  1166. unsigned i;
  1167. if (adev->vm_manager.vm_pte_funcs == NULL) {
  1168. adev->vm_manager.vm_pte_funcs = &cik_sdma_vm_pte_funcs;
  1169. for (i = 0; i < adev->sdma.num_instances; i++)
  1170. adev->vm_manager.vm_pte_rings[i] =
  1171. &adev->sdma.instance[i].ring;
  1172. adev->vm_manager.vm_pte_num_rings = adev->sdma.num_instances;
  1173. }
  1174. }
  1175. const struct amdgpu_ip_block_version cik_sdma_ip_block =
  1176. {
  1177. .type = AMD_IP_BLOCK_TYPE_SDMA,
  1178. .major = 2,
  1179. .minor = 0,
  1180. .rev = 0,
  1181. .funcs = &cik_sdma_ip_funcs,
  1182. };