amdgpu_device.c 85 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/kthread.h>
  29. #include <linux/console.h>
  30. #include <linux/slab.h>
  31. #include <linux/debugfs.h>
  32. #include <drm/drmP.h>
  33. #include <drm/drm_crtc_helper.h>
  34. #include <drm/amdgpu_drm.h>
  35. #include <linux/vgaarb.h>
  36. #include <linux/vga_switcheroo.h>
  37. #include <linux/efi.h>
  38. #include "amdgpu.h"
  39. #include "amdgpu_trace.h"
  40. #include "amdgpu_i2c.h"
  41. #include "atom.h"
  42. #include "amdgpu_atombios.h"
  43. #include "amd_pcie.h"
  44. #ifdef CONFIG_DRM_AMDGPU_SI
  45. #include "si.h"
  46. #endif
  47. #ifdef CONFIG_DRM_AMDGPU_CIK
  48. #include "cik.h"
  49. #endif
  50. #include "vi.h"
  51. #include "bif/bif_4_1_d.h"
  52. #include <linux/pci.h>
  53. #include <linux/firmware.h>
  54. static int amdgpu_debugfs_regs_init(struct amdgpu_device *adev);
  55. static void amdgpu_debugfs_regs_cleanup(struct amdgpu_device *adev);
  56. static const char *amdgpu_asic_name[] = {
  57. "TAHITI",
  58. "PITCAIRN",
  59. "VERDE",
  60. "OLAND",
  61. "HAINAN",
  62. "BONAIRE",
  63. "KAVERI",
  64. "KABINI",
  65. "HAWAII",
  66. "MULLINS",
  67. "TOPAZ",
  68. "TONGA",
  69. "FIJI",
  70. "CARRIZO",
  71. "STONEY",
  72. "POLARIS10",
  73. "POLARIS11",
  74. "POLARIS12",
  75. "LAST",
  76. };
  77. bool amdgpu_device_is_px(struct drm_device *dev)
  78. {
  79. struct amdgpu_device *adev = dev->dev_private;
  80. if (adev->flags & AMD_IS_PX)
  81. return true;
  82. return false;
  83. }
  84. /*
  85. * MMIO register access helper functions.
  86. */
  87. uint32_t amdgpu_mm_rreg(struct amdgpu_device *adev, uint32_t reg,
  88. uint32_t acc_flags)
  89. {
  90. uint32_t ret;
  91. if (!(acc_flags & AMDGPU_REGS_NO_KIQ) && amdgpu_sriov_runtime(adev)) {
  92. BUG_ON(in_interrupt());
  93. return amdgpu_virt_kiq_rreg(adev, reg);
  94. }
  95. if ((reg * 4) < adev->rmmio_size && !(acc_flags & AMDGPU_REGS_IDX))
  96. ret = readl(((void __iomem *)adev->rmmio) + (reg * 4));
  97. else {
  98. unsigned long flags;
  99. spin_lock_irqsave(&adev->mmio_idx_lock, flags);
  100. writel((reg * 4), ((void __iomem *)adev->rmmio) + (mmMM_INDEX * 4));
  101. ret = readl(((void __iomem *)adev->rmmio) + (mmMM_DATA * 4));
  102. spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
  103. }
  104. trace_amdgpu_mm_rreg(adev->pdev->device, reg, ret);
  105. return ret;
  106. }
  107. void amdgpu_mm_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v,
  108. uint32_t acc_flags)
  109. {
  110. trace_amdgpu_mm_wreg(adev->pdev->device, reg, v);
  111. if (!(acc_flags & AMDGPU_REGS_NO_KIQ) && amdgpu_sriov_runtime(adev)) {
  112. BUG_ON(in_interrupt());
  113. return amdgpu_virt_kiq_wreg(adev, reg, v);
  114. }
  115. if ((reg * 4) < adev->rmmio_size && !(acc_flags & AMDGPU_REGS_IDX))
  116. writel(v, ((void __iomem *)adev->rmmio) + (reg * 4));
  117. else {
  118. unsigned long flags;
  119. spin_lock_irqsave(&adev->mmio_idx_lock, flags);
  120. writel((reg * 4), ((void __iomem *)adev->rmmio) + (mmMM_INDEX * 4));
  121. writel(v, ((void __iomem *)adev->rmmio) + (mmMM_DATA * 4));
  122. spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
  123. }
  124. }
  125. u32 amdgpu_io_rreg(struct amdgpu_device *adev, u32 reg)
  126. {
  127. if ((reg * 4) < adev->rio_mem_size)
  128. return ioread32(adev->rio_mem + (reg * 4));
  129. else {
  130. iowrite32((reg * 4), adev->rio_mem + (mmMM_INDEX * 4));
  131. return ioread32(adev->rio_mem + (mmMM_DATA * 4));
  132. }
  133. }
  134. void amdgpu_io_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
  135. {
  136. if ((reg * 4) < adev->rio_mem_size)
  137. iowrite32(v, adev->rio_mem + (reg * 4));
  138. else {
  139. iowrite32((reg * 4), adev->rio_mem + (mmMM_INDEX * 4));
  140. iowrite32(v, adev->rio_mem + (mmMM_DATA * 4));
  141. }
  142. }
  143. /**
  144. * amdgpu_mm_rdoorbell - read a doorbell dword
  145. *
  146. * @adev: amdgpu_device pointer
  147. * @index: doorbell index
  148. *
  149. * Returns the value in the doorbell aperture at the
  150. * requested doorbell index (CIK).
  151. */
  152. u32 amdgpu_mm_rdoorbell(struct amdgpu_device *adev, u32 index)
  153. {
  154. if (index < adev->doorbell.num_doorbells) {
  155. return readl(adev->doorbell.ptr + index);
  156. } else {
  157. DRM_ERROR("reading beyond doorbell aperture: 0x%08x!\n", index);
  158. return 0;
  159. }
  160. }
  161. /**
  162. * amdgpu_mm_wdoorbell - write a doorbell dword
  163. *
  164. * @adev: amdgpu_device pointer
  165. * @index: doorbell index
  166. * @v: value to write
  167. *
  168. * Writes @v to the doorbell aperture at the
  169. * requested doorbell index (CIK).
  170. */
  171. void amdgpu_mm_wdoorbell(struct amdgpu_device *adev, u32 index, u32 v)
  172. {
  173. if (index < adev->doorbell.num_doorbells) {
  174. writel(v, adev->doorbell.ptr + index);
  175. } else {
  176. DRM_ERROR("writing beyond doorbell aperture: 0x%08x!\n", index);
  177. }
  178. }
  179. /**
  180. * amdgpu_invalid_rreg - dummy reg read function
  181. *
  182. * @adev: amdgpu device pointer
  183. * @reg: offset of register
  184. *
  185. * Dummy register read function. Used for register blocks
  186. * that certain asics don't have (all asics).
  187. * Returns the value in the register.
  188. */
  189. static uint32_t amdgpu_invalid_rreg(struct amdgpu_device *adev, uint32_t reg)
  190. {
  191. DRM_ERROR("Invalid callback to read register 0x%04X\n", reg);
  192. BUG();
  193. return 0;
  194. }
  195. /**
  196. * amdgpu_invalid_wreg - dummy reg write function
  197. *
  198. * @adev: amdgpu device pointer
  199. * @reg: offset of register
  200. * @v: value to write to the register
  201. *
  202. * Dummy register read function. Used for register blocks
  203. * that certain asics don't have (all asics).
  204. */
  205. static void amdgpu_invalid_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v)
  206. {
  207. DRM_ERROR("Invalid callback to write register 0x%04X with 0x%08X\n",
  208. reg, v);
  209. BUG();
  210. }
  211. /**
  212. * amdgpu_block_invalid_rreg - dummy reg read function
  213. *
  214. * @adev: amdgpu device pointer
  215. * @block: offset of instance
  216. * @reg: offset of register
  217. *
  218. * Dummy register read function. Used for register blocks
  219. * that certain asics don't have (all asics).
  220. * Returns the value in the register.
  221. */
  222. static uint32_t amdgpu_block_invalid_rreg(struct amdgpu_device *adev,
  223. uint32_t block, uint32_t reg)
  224. {
  225. DRM_ERROR("Invalid callback to read register 0x%04X in block 0x%04X\n",
  226. reg, block);
  227. BUG();
  228. return 0;
  229. }
  230. /**
  231. * amdgpu_block_invalid_wreg - dummy reg write function
  232. *
  233. * @adev: amdgpu device pointer
  234. * @block: offset of instance
  235. * @reg: offset of register
  236. * @v: value to write to the register
  237. *
  238. * Dummy register read function. Used for register blocks
  239. * that certain asics don't have (all asics).
  240. */
  241. static void amdgpu_block_invalid_wreg(struct amdgpu_device *adev,
  242. uint32_t block,
  243. uint32_t reg, uint32_t v)
  244. {
  245. DRM_ERROR("Invalid block callback to write register 0x%04X in block 0x%04X with 0x%08X\n",
  246. reg, block, v);
  247. BUG();
  248. }
  249. static int amdgpu_vram_scratch_init(struct amdgpu_device *adev)
  250. {
  251. int r;
  252. if (adev->vram_scratch.robj == NULL) {
  253. r = amdgpu_bo_create(adev, AMDGPU_GPU_PAGE_SIZE,
  254. PAGE_SIZE, true, AMDGPU_GEM_DOMAIN_VRAM,
  255. AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED |
  256. AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS,
  257. NULL, NULL, &adev->vram_scratch.robj);
  258. if (r) {
  259. return r;
  260. }
  261. }
  262. r = amdgpu_bo_reserve(adev->vram_scratch.robj, false);
  263. if (unlikely(r != 0))
  264. return r;
  265. r = amdgpu_bo_pin(adev->vram_scratch.robj,
  266. AMDGPU_GEM_DOMAIN_VRAM, &adev->vram_scratch.gpu_addr);
  267. if (r) {
  268. amdgpu_bo_unreserve(adev->vram_scratch.robj);
  269. return r;
  270. }
  271. r = amdgpu_bo_kmap(adev->vram_scratch.robj,
  272. (void **)&adev->vram_scratch.ptr);
  273. if (r)
  274. amdgpu_bo_unpin(adev->vram_scratch.robj);
  275. amdgpu_bo_unreserve(adev->vram_scratch.robj);
  276. return r;
  277. }
  278. static void amdgpu_vram_scratch_fini(struct amdgpu_device *adev)
  279. {
  280. int r;
  281. if (adev->vram_scratch.robj == NULL) {
  282. return;
  283. }
  284. r = amdgpu_bo_reserve(adev->vram_scratch.robj, false);
  285. if (likely(r == 0)) {
  286. amdgpu_bo_kunmap(adev->vram_scratch.robj);
  287. amdgpu_bo_unpin(adev->vram_scratch.robj);
  288. amdgpu_bo_unreserve(adev->vram_scratch.robj);
  289. }
  290. amdgpu_bo_unref(&adev->vram_scratch.robj);
  291. }
  292. /**
  293. * amdgpu_program_register_sequence - program an array of registers.
  294. *
  295. * @adev: amdgpu_device pointer
  296. * @registers: pointer to the register array
  297. * @array_size: size of the register array
  298. *
  299. * Programs an array or registers with and and or masks.
  300. * This is a helper for setting golden registers.
  301. */
  302. void amdgpu_program_register_sequence(struct amdgpu_device *adev,
  303. const u32 *registers,
  304. const u32 array_size)
  305. {
  306. u32 tmp, reg, and_mask, or_mask;
  307. int i;
  308. if (array_size % 3)
  309. return;
  310. for (i = 0; i < array_size; i +=3) {
  311. reg = registers[i + 0];
  312. and_mask = registers[i + 1];
  313. or_mask = registers[i + 2];
  314. if (and_mask == 0xffffffff) {
  315. tmp = or_mask;
  316. } else {
  317. tmp = RREG32(reg);
  318. tmp &= ~and_mask;
  319. tmp |= or_mask;
  320. }
  321. WREG32(reg, tmp);
  322. }
  323. }
  324. void amdgpu_pci_config_reset(struct amdgpu_device *adev)
  325. {
  326. pci_write_config_dword(adev->pdev, 0x7c, AMDGPU_ASIC_RESET_DATA);
  327. }
  328. /*
  329. * GPU doorbell aperture helpers function.
  330. */
  331. /**
  332. * amdgpu_doorbell_init - Init doorbell driver information.
  333. *
  334. * @adev: amdgpu_device pointer
  335. *
  336. * Init doorbell driver information (CIK)
  337. * Returns 0 on success, error on failure.
  338. */
  339. static int amdgpu_doorbell_init(struct amdgpu_device *adev)
  340. {
  341. /* doorbell bar mapping */
  342. adev->doorbell.base = pci_resource_start(adev->pdev, 2);
  343. adev->doorbell.size = pci_resource_len(adev->pdev, 2);
  344. adev->doorbell.num_doorbells = min_t(u32, adev->doorbell.size / sizeof(u32),
  345. AMDGPU_DOORBELL_MAX_ASSIGNMENT+1);
  346. if (adev->doorbell.num_doorbells == 0)
  347. return -EINVAL;
  348. adev->doorbell.ptr = ioremap(adev->doorbell.base, adev->doorbell.num_doorbells * sizeof(u32));
  349. if (adev->doorbell.ptr == NULL) {
  350. return -ENOMEM;
  351. }
  352. DRM_INFO("doorbell mmio base: 0x%08X\n", (uint32_t)adev->doorbell.base);
  353. DRM_INFO("doorbell mmio size: %u\n", (unsigned)adev->doorbell.size);
  354. return 0;
  355. }
  356. /**
  357. * amdgpu_doorbell_fini - Tear down doorbell driver information.
  358. *
  359. * @adev: amdgpu_device pointer
  360. *
  361. * Tear down doorbell driver information (CIK)
  362. */
  363. static void amdgpu_doorbell_fini(struct amdgpu_device *adev)
  364. {
  365. iounmap(adev->doorbell.ptr);
  366. adev->doorbell.ptr = NULL;
  367. }
  368. /**
  369. * amdgpu_doorbell_get_kfd_info - Report doorbell configuration required to
  370. * setup amdkfd
  371. *
  372. * @adev: amdgpu_device pointer
  373. * @aperture_base: output returning doorbell aperture base physical address
  374. * @aperture_size: output returning doorbell aperture size in bytes
  375. * @start_offset: output returning # of doorbell bytes reserved for amdgpu.
  376. *
  377. * amdgpu and amdkfd share the doorbell aperture. amdgpu sets it up,
  378. * takes doorbells required for its own rings and reports the setup to amdkfd.
  379. * amdgpu reserved doorbells are at the start of the doorbell aperture.
  380. */
  381. void amdgpu_doorbell_get_kfd_info(struct amdgpu_device *adev,
  382. phys_addr_t *aperture_base,
  383. size_t *aperture_size,
  384. size_t *start_offset)
  385. {
  386. /*
  387. * The first num_doorbells are used by amdgpu.
  388. * amdkfd takes whatever's left in the aperture.
  389. */
  390. if (adev->doorbell.size > adev->doorbell.num_doorbells * sizeof(u32)) {
  391. *aperture_base = adev->doorbell.base;
  392. *aperture_size = adev->doorbell.size;
  393. *start_offset = adev->doorbell.num_doorbells * sizeof(u32);
  394. } else {
  395. *aperture_base = 0;
  396. *aperture_size = 0;
  397. *start_offset = 0;
  398. }
  399. }
  400. /*
  401. * amdgpu_wb_*()
  402. * Writeback is the the method by which the the GPU updates special pages
  403. * in memory with the status of certain GPU events (fences, ring pointers,
  404. * etc.).
  405. */
  406. /**
  407. * amdgpu_wb_fini - Disable Writeback and free memory
  408. *
  409. * @adev: amdgpu_device pointer
  410. *
  411. * Disables Writeback and frees the Writeback memory (all asics).
  412. * Used at driver shutdown.
  413. */
  414. static void amdgpu_wb_fini(struct amdgpu_device *adev)
  415. {
  416. if (adev->wb.wb_obj) {
  417. amdgpu_bo_free_kernel(&adev->wb.wb_obj,
  418. &adev->wb.gpu_addr,
  419. (void **)&adev->wb.wb);
  420. adev->wb.wb_obj = NULL;
  421. }
  422. }
  423. /**
  424. * amdgpu_wb_init- Init Writeback driver info and allocate memory
  425. *
  426. * @adev: amdgpu_device pointer
  427. *
  428. * Disables Writeback and frees the Writeback memory (all asics).
  429. * Used at driver startup.
  430. * Returns 0 on success or an -error on failure.
  431. */
  432. static int amdgpu_wb_init(struct amdgpu_device *adev)
  433. {
  434. int r;
  435. if (adev->wb.wb_obj == NULL) {
  436. r = amdgpu_bo_create_kernel(adev, AMDGPU_MAX_WB * sizeof(uint32_t),
  437. PAGE_SIZE, AMDGPU_GEM_DOMAIN_GTT,
  438. &adev->wb.wb_obj, &adev->wb.gpu_addr,
  439. (void **)&adev->wb.wb);
  440. if (r) {
  441. dev_warn(adev->dev, "(%d) create WB bo failed\n", r);
  442. return r;
  443. }
  444. adev->wb.num_wb = AMDGPU_MAX_WB;
  445. memset(&adev->wb.used, 0, sizeof(adev->wb.used));
  446. /* clear wb memory */
  447. memset((char *)adev->wb.wb, 0, AMDGPU_MAX_WB * sizeof(uint32_t));
  448. }
  449. return 0;
  450. }
  451. /**
  452. * amdgpu_wb_get - Allocate a wb entry
  453. *
  454. * @adev: amdgpu_device pointer
  455. * @wb: wb index
  456. *
  457. * Allocate a wb slot for use by the driver (all asics).
  458. * Returns 0 on success or -EINVAL on failure.
  459. */
  460. int amdgpu_wb_get(struct amdgpu_device *adev, u32 *wb)
  461. {
  462. unsigned long offset = find_first_zero_bit(adev->wb.used, adev->wb.num_wb);
  463. if (offset < adev->wb.num_wb) {
  464. __set_bit(offset, adev->wb.used);
  465. *wb = offset;
  466. return 0;
  467. } else {
  468. return -EINVAL;
  469. }
  470. }
  471. /**
  472. * amdgpu_wb_free - Free a wb entry
  473. *
  474. * @adev: amdgpu_device pointer
  475. * @wb: wb index
  476. *
  477. * Free a wb slot allocated for use by the driver (all asics)
  478. */
  479. void amdgpu_wb_free(struct amdgpu_device *adev, u32 wb)
  480. {
  481. if (wb < adev->wb.num_wb)
  482. __clear_bit(wb, adev->wb.used);
  483. }
  484. /**
  485. * amdgpu_vram_location - try to find VRAM location
  486. * @adev: amdgpu device structure holding all necessary informations
  487. * @mc: memory controller structure holding memory informations
  488. * @base: base address at which to put VRAM
  489. *
  490. * Function will place try to place VRAM at base address provided
  491. * as parameter (which is so far either PCI aperture address or
  492. * for IGP TOM base address).
  493. *
  494. * If there is not enough space to fit the unvisible VRAM in the 32bits
  495. * address space then we limit the VRAM size to the aperture.
  496. *
  497. * Note: We don't explicitly enforce VRAM start to be aligned on VRAM size,
  498. * this shouldn't be a problem as we are using the PCI aperture as a reference.
  499. * Otherwise this would be needed for rv280, all r3xx, and all r4xx, but
  500. * not IGP.
  501. *
  502. * Note: we use mc_vram_size as on some board we need to program the mc to
  503. * cover the whole aperture even if VRAM size is inferior to aperture size
  504. * Novell bug 204882 + along with lots of ubuntu ones
  505. *
  506. * Note: when limiting vram it's safe to overwritte real_vram_size because
  507. * we are not in case where real_vram_size is inferior to mc_vram_size (ie
  508. * note afected by bogus hw of Novell bug 204882 + along with lots of ubuntu
  509. * ones)
  510. *
  511. * Note: IGP TOM addr should be the same as the aperture addr, we don't
  512. * explicitly check for that thought.
  513. *
  514. * FIXME: when reducing VRAM size align new size on power of 2.
  515. */
  516. void amdgpu_vram_location(struct amdgpu_device *adev, struct amdgpu_mc *mc, u64 base)
  517. {
  518. uint64_t limit = (uint64_t)amdgpu_vram_limit << 20;
  519. mc->vram_start = base;
  520. if (mc->mc_vram_size > (adev->mc.mc_mask - base + 1)) {
  521. dev_warn(adev->dev, "limiting VRAM to PCI aperture size\n");
  522. mc->real_vram_size = mc->aper_size;
  523. mc->mc_vram_size = mc->aper_size;
  524. }
  525. mc->vram_end = mc->vram_start + mc->mc_vram_size - 1;
  526. if (limit && limit < mc->real_vram_size)
  527. mc->real_vram_size = limit;
  528. dev_info(adev->dev, "VRAM: %lluM 0x%016llX - 0x%016llX (%lluM used)\n",
  529. mc->mc_vram_size >> 20, mc->vram_start,
  530. mc->vram_end, mc->real_vram_size >> 20);
  531. }
  532. /**
  533. * amdgpu_gtt_location - try to find GTT location
  534. * @adev: amdgpu device structure holding all necessary informations
  535. * @mc: memory controller structure holding memory informations
  536. *
  537. * Function will place try to place GTT before or after VRAM.
  538. *
  539. * If GTT size is bigger than space left then we ajust GTT size.
  540. * Thus function will never fails.
  541. *
  542. * FIXME: when reducing GTT size align new size on power of 2.
  543. */
  544. void amdgpu_gtt_location(struct amdgpu_device *adev, struct amdgpu_mc *mc)
  545. {
  546. u64 size_af, size_bf;
  547. size_af = ((adev->mc.mc_mask - mc->vram_end) + mc->gtt_base_align) & ~mc->gtt_base_align;
  548. size_bf = mc->vram_start & ~mc->gtt_base_align;
  549. if (size_bf > size_af) {
  550. if (mc->gtt_size > size_bf) {
  551. dev_warn(adev->dev, "limiting GTT\n");
  552. mc->gtt_size = size_bf;
  553. }
  554. mc->gtt_start = 0;
  555. } else {
  556. if (mc->gtt_size > size_af) {
  557. dev_warn(adev->dev, "limiting GTT\n");
  558. mc->gtt_size = size_af;
  559. }
  560. mc->gtt_start = (mc->vram_end + 1 + mc->gtt_base_align) & ~mc->gtt_base_align;
  561. }
  562. mc->gtt_end = mc->gtt_start + mc->gtt_size - 1;
  563. dev_info(adev->dev, "GTT: %lluM 0x%016llX - 0x%016llX\n",
  564. mc->gtt_size >> 20, mc->gtt_start, mc->gtt_end);
  565. }
  566. /*
  567. * GPU helpers function.
  568. */
  569. /**
  570. * amdgpu_need_post - check if the hw need post or not
  571. *
  572. * @adev: amdgpu_device pointer
  573. *
  574. * Check if the asic has been initialized (all asics) at driver startup
  575. * or post is needed if hw reset is performed.
  576. * Returns true if need or false if not.
  577. */
  578. bool amdgpu_need_post(struct amdgpu_device *adev)
  579. {
  580. uint32_t reg;
  581. if (adev->has_hw_reset) {
  582. adev->has_hw_reset = false;
  583. return true;
  584. }
  585. /* then check MEM_SIZE, in case the crtcs are off */
  586. reg = RREG32(mmCONFIG_MEMSIZE);
  587. if (reg)
  588. return false;
  589. return true;
  590. }
  591. static bool amdgpu_vpost_needed(struct amdgpu_device *adev)
  592. {
  593. if (amdgpu_sriov_vf(adev))
  594. return false;
  595. if (amdgpu_passthrough(adev)) {
  596. /* for FIJI: In whole GPU pass-through virtualization case, after VM reboot
  597. * some old smc fw still need driver do vPost otherwise gpu hang, while
  598. * those smc fw version above 22.15 doesn't have this flaw, so we force
  599. * vpost executed for smc version below 22.15
  600. */
  601. if (adev->asic_type == CHIP_FIJI) {
  602. int err;
  603. uint32_t fw_ver;
  604. err = request_firmware(&adev->pm.fw, "amdgpu/fiji_smc.bin", adev->dev);
  605. /* force vPost if error occured */
  606. if (err)
  607. return true;
  608. fw_ver = *((uint32_t *)adev->pm.fw->data + 69);
  609. if (fw_ver < 0x00160e00)
  610. return true;
  611. }
  612. }
  613. return amdgpu_need_post(adev);
  614. }
  615. /**
  616. * amdgpu_dummy_page_init - init dummy page used by the driver
  617. *
  618. * @adev: amdgpu_device pointer
  619. *
  620. * Allocate the dummy page used by the driver (all asics).
  621. * This dummy page is used by the driver as a filler for gart entries
  622. * when pages are taken out of the GART
  623. * Returns 0 on sucess, -ENOMEM on failure.
  624. */
  625. int amdgpu_dummy_page_init(struct amdgpu_device *adev)
  626. {
  627. if (adev->dummy_page.page)
  628. return 0;
  629. adev->dummy_page.page = alloc_page(GFP_DMA32 | GFP_KERNEL | __GFP_ZERO);
  630. if (adev->dummy_page.page == NULL)
  631. return -ENOMEM;
  632. adev->dummy_page.addr = pci_map_page(adev->pdev, adev->dummy_page.page,
  633. 0, PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  634. if (pci_dma_mapping_error(adev->pdev, adev->dummy_page.addr)) {
  635. dev_err(&adev->pdev->dev, "Failed to DMA MAP the dummy page\n");
  636. __free_page(adev->dummy_page.page);
  637. adev->dummy_page.page = NULL;
  638. return -ENOMEM;
  639. }
  640. return 0;
  641. }
  642. /**
  643. * amdgpu_dummy_page_fini - free dummy page used by the driver
  644. *
  645. * @adev: amdgpu_device pointer
  646. *
  647. * Frees the dummy page used by the driver (all asics).
  648. */
  649. void amdgpu_dummy_page_fini(struct amdgpu_device *adev)
  650. {
  651. if (adev->dummy_page.page == NULL)
  652. return;
  653. pci_unmap_page(adev->pdev, adev->dummy_page.addr,
  654. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  655. __free_page(adev->dummy_page.page);
  656. adev->dummy_page.page = NULL;
  657. }
  658. /* ATOM accessor methods */
  659. /*
  660. * ATOM is an interpreted byte code stored in tables in the vbios. The
  661. * driver registers callbacks to access registers and the interpreter
  662. * in the driver parses the tables and executes then to program specific
  663. * actions (set display modes, asic init, etc.). See amdgpu_atombios.c,
  664. * atombios.h, and atom.c
  665. */
  666. /**
  667. * cail_pll_read - read PLL register
  668. *
  669. * @info: atom card_info pointer
  670. * @reg: PLL register offset
  671. *
  672. * Provides a PLL register accessor for the atom interpreter (r4xx+).
  673. * Returns the value of the PLL register.
  674. */
  675. static uint32_t cail_pll_read(struct card_info *info, uint32_t reg)
  676. {
  677. return 0;
  678. }
  679. /**
  680. * cail_pll_write - write PLL register
  681. *
  682. * @info: atom card_info pointer
  683. * @reg: PLL register offset
  684. * @val: value to write to the pll register
  685. *
  686. * Provides a PLL register accessor for the atom interpreter (r4xx+).
  687. */
  688. static void cail_pll_write(struct card_info *info, uint32_t reg, uint32_t val)
  689. {
  690. }
  691. /**
  692. * cail_mc_read - read MC (Memory Controller) register
  693. *
  694. * @info: atom card_info pointer
  695. * @reg: MC register offset
  696. *
  697. * Provides an MC register accessor for the atom interpreter (r4xx+).
  698. * Returns the value of the MC register.
  699. */
  700. static uint32_t cail_mc_read(struct card_info *info, uint32_t reg)
  701. {
  702. return 0;
  703. }
  704. /**
  705. * cail_mc_write - write MC (Memory Controller) register
  706. *
  707. * @info: atom card_info pointer
  708. * @reg: MC register offset
  709. * @val: value to write to the pll register
  710. *
  711. * Provides a MC register accessor for the atom interpreter (r4xx+).
  712. */
  713. static void cail_mc_write(struct card_info *info, uint32_t reg, uint32_t val)
  714. {
  715. }
  716. /**
  717. * cail_reg_write - write MMIO register
  718. *
  719. * @info: atom card_info pointer
  720. * @reg: MMIO register offset
  721. * @val: value to write to the pll register
  722. *
  723. * Provides a MMIO register accessor for the atom interpreter (r4xx+).
  724. */
  725. static void cail_reg_write(struct card_info *info, uint32_t reg, uint32_t val)
  726. {
  727. struct amdgpu_device *adev = info->dev->dev_private;
  728. WREG32(reg, val);
  729. }
  730. /**
  731. * cail_reg_read - read MMIO register
  732. *
  733. * @info: atom card_info pointer
  734. * @reg: MMIO register offset
  735. *
  736. * Provides an MMIO register accessor for the atom interpreter (r4xx+).
  737. * Returns the value of the MMIO register.
  738. */
  739. static uint32_t cail_reg_read(struct card_info *info, uint32_t reg)
  740. {
  741. struct amdgpu_device *adev = info->dev->dev_private;
  742. uint32_t r;
  743. r = RREG32(reg);
  744. return r;
  745. }
  746. /**
  747. * cail_ioreg_write - write IO register
  748. *
  749. * @info: atom card_info pointer
  750. * @reg: IO register offset
  751. * @val: value to write to the pll register
  752. *
  753. * Provides a IO register accessor for the atom interpreter (r4xx+).
  754. */
  755. static void cail_ioreg_write(struct card_info *info, uint32_t reg, uint32_t val)
  756. {
  757. struct amdgpu_device *adev = info->dev->dev_private;
  758. WREG32_IO(reg, val);
  759. }
  760. /**
  761. * cail_ioreg_read - read IO register
  762. *
  763. * @info: atom card_info pointer
  764. * @reg: IO register offset
  765. *
  766. * Provides an IO register accessor for the atom interpreter (r4xx+).
  767. * Returns the value of the IO register.
  768. */
  769. static uint32_t cail_ioreg_read(struct card_info *info, uint32_t reg)
  770. {
  771. struct amdgpu_device *adev = info->dev->dev_private;
  772. uint32_t r;
  773. r = RREG32_IO(reg);
  774. return r;
  775. }
  776. /**
  777. * amdgpu_atombios_fini - free the driver info and callbacks for atombios
  778. *
  779. * @adev: amdgpu_device pointer
  780. *
  781. * Frees the driver info and register access callbacks for the ATOM
  782. * interpreter (r4xx+).
  783. * Called at driver shutdown.
  784. */
  785. static void amdgpu_atombios_fini(struct amdgpu_device *adev)
  786. {
  787. if (adev->mode_info.atom_context) {
  788. kfree(adev->mode_info.atom_context->scratch);
  789. kfree(adev->mode_info.atom_context->iio);
  790. }
  791. kfree(adev->mode_info.atom_context);
  792. adev->mode_info.atom_context = NULL;
  793. kfree(adev->mode_info.atom_card_info);
  794. adev->mode_info.atom_card_info = NULL;
  795. }
  796. /**
  797. * amdgpu_atombios_init - init the driver info and callbacks for atombios
  798. *
  799. * @adev: amdgpu_device pointer
  800. *
  801. * Initializes the driver info and register access callbacks for the
  802. * ATOM interpreter (r4xx+).
  803. * Returns 0 on sucess, -ENOMEM on failure.
  804. * Called at driver startup.
  805. */
  806. static int amdgpu_atombios_init(struct amdgpu_device *adev)
  807. {
  808. struct card_info *atom_card_info =
  809. kzalloc(sizeof(struct card_info), GFP_KERNEL);
  810. if (!atom_card_info)
  811. return -ENOMEM;
  812. adev->mode_info.atom_card_info = atom_card_info;
  813. atom_card_info->dev = adev->ddev;
  814. atom_card_info->reg_read = cail_reg_read;
  815. atom_card_info->reg_write = cail_reg_write;
  816. /* needed for iio ops */
  817. if (adev->rio_mem) {
  818. atom_card_info->ioreg_read = cail_ioreg_read;
  819. atom_card_info->ioreg_write = cail_ioreg_write;
  820. } else {
  821. DRM_INFO("PCI I/O BAR is not found. Using MMIO to access ATOM BIOS\n");
  822. atom_card_info->ioreg_read = cail_reg_read;
  823. atom_card_info->ioreg_write = cail_reg_write;
  824. }
  825. atom_card_info->mc_read = cail_mc_read;
  826. atom_card_info->mc_write = cail_mc_write;
  827. atom_card_info->pll_read = cail_pll_read;
  828. atom_card_info->pll_write = cail_pll_write;
  829. adev->mode_info.atom_context = amdgpu_atom_parse(atom_card_info, adev->bios);
  830. if (!adev->mode_info.atom_context) {
  831. amdgpu_atombios_fini(adev);
  832. return -ENOMEM;
  833. }
  834. mutex_init(&adev->mode_info.atom_context->mutex);
  835. amdgpu_atombios_scratch_regs_init(adev);
  836. amdgpu_atom_allocate_fb_scratch(adev->mode_info.atom_context);
  837. return 0;
  838. }
  839. /* if we get transitioned to only one device, take VGA back */
  840. /**
  841. * amdgpu_vga_set_decode - enable/disable vga decode
  842. *
  843. * @cookie: amdgpu_device pointer
  844. * @state: enable/disable vga decode
  845. *
  846. * Enable/disable vga decode (all asics).
  847. * Returns VGA resource flags.
  848. */
  849. static unsigned int amdgpu_vga_set_decode(void *cookie, bool state)
  850. {
  851. struct amdgpu_device *adev = cookie;
  852. amdgpu_asic_set_vga_state(adev, state);
  853. if (state)
  854. return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
  855. VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  856. else
  857. return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  858. }
  859. /**
  860. * amdgpu_check_pot_argument - check that argument is a power of two
  861. *
  862. * @arg: value to check
  863. *
  864. * Validates that a certain argument is a power of two (all asics).
  865. * Returns true if argument is valid.
  866. */
  867. static bool amdgpu_check_pot_argument(int arg)
  868. {
  869. return (arg & (arg - 1)) == 0;
  870. }
  871. /**
  872. * amdgpu_check_arguments - validate module params
  873. *
  874. * @adev: amdgpu_device pointer
  875. *
  876. * Validates certain module parameters and updates
  877. * the associated values used by the driver (all asics).
  878. */
  879. static void amdgpu_check_arguments(struct amdgpu_device *adev)
  880. {
  881. if (amdgpu_sched_jobs < 4) {
  882. dev_warn(adev->dev, "sched jobs (%d) must be at least 4\n",
  883. amdgpu_sched_jobs);
  884. amdgpu_sched_jobs = 4;
  885. } else if (!amdgpu_check_pot_argument(amdgpu_sched_jobs)){
  886. dev_warn(adev->dev, "sched jobs (%d) must be a power of 2\n",
  887. amdgpu_sched_jobs);
  888. amdgpu_sched_jobs = roundup_pow_of_two(amdgpu_sched_jobs);
  889. }
  890. if (amdgpu_gart_size != -1) {
  891. /* gtt size must be greater or equal to 32M */
  892. if (amdgpu_gart_size < 32) {
  893. dev_warn(adev->dev, "gart size (%d) too small\n",
  894. amdgpu_gart_size);
  895. amdgpu_gart_size = -1;
  896. }
  897. }
  898. if (!amdgpu_check_pot_argument(amdgpu_vm_size)) {
  899. dev_warn(adev->dev, "VM size (%d) must be a power of 2\n",
  900. amdgpu_vm_size);
  901. amdgpu_vm_size = 8;
  902. }
  903. if (amdgpu_vm_size < 1) {
  904. dev_warn(adev->dev, "VM size (%d) too small, min is 1GB\n",
  905. amdgpu_vm_size);
  906. amdgpu_vm_size = 8;
  907. }
  908. /*
  909. * Max GPUVM size for Cayman, SI and CI are 40 bits.
  910. */
  911. if (amdgpu_vm_size > 1024) {
  912. dev_warn(adev->dev, "VM size (%d) too large, max is 1TB\n",
  913. amdgpu_vm_size);
  914. amdgpu_vm_size = 8;
  915. }
  916. /* defines number of bits in page table versus page directory,
  917. * a page is 4KB so we have 12 bits offset, minimum 9 bits in the
  918. * page table and the remaining bits are in the page directory */
  919. if (amdgpu_vm_block_size == -1) {
  920. /* Total bits covered by PD + PTs */
  921. unsigned bits = ilog2(amdgpu_vm_size) + 18;
  922. /* Make sure the PD is 4K in size up to 8GB address space.
  923. Above that split equal between PD and PTs */
  924. if (amdgpu_vm_size <= 8)
  925. amdgpu_vm_block_size = bits - 9;
  926. else
  927. amdgpu_vm_block_size = (bits + 3) / 2;
  928. } else if (amdgpu_vm_block_size < 9) {
  929. dev_warn(adev->dev, "VM page table size (%d) too small\n",
  930. amdgpu_vm_block_size);
  931. amdgpu_vm_block_size = 9;
  932. }
  933. if (amdgpu_vm_block_size > 24 ||
  934. (amdgpu_vm_size * 1024) < (1ull << amdgpu_vm_block_size)) {
  935. dev_warn(adev->dev, "VM page table size (%d) too large\n",
  936. amdgpu_vm_block_size);
  937. amdgpu_vm_block_size = 9;
  938. }
  939. if (amdgpu_vram_page_split != -1 && (amdgpu_vram_page_split < 16 ||
  940. !amdgpu_check_pot_argument(amdgpu_vram_page_split))) {
  941. dev_warn(adev->dev, "invalid VRAM page split (%d)\n",
  942. amdgpu_vram_page_split);
  943. amdgpu_vram_page_split = 1024;
  944. }
  945. }
  946. /**
  947. * amdgpu_switcheroo_set_state - set switcheroo state
  948. *
  949. * @pdev: pci dev pointer
  950. * @state: vga_switcheroo state
  951. *
  952. * Callback for the switcheroo driver. Suspends or resumes the
  953. * the asics before or after it is powered up using ACPI methods.
  954. */
  955. static void amdgpu_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state)
  956. {
  957. struct drm_device *dev = pci_get_drvdata(pdev);
  958. if (amdgpu_device_is_px(dev) && state == VGA_SWITCHEROO_OFF)
  959. return;
  960. if (state == VGA_SWITCHEROO_ON) {
  961. unsigned d3_delay = dev->pdev->d3_delay;
  962. pr_info("amdgpu: switched on\n");
  963. /* don't suspend or resume card normally */
  964. dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
  965. amdgpu_device_resume(dev, true, true);
  966. dev->pdev->d3_delay = d3_delay;
  967. dev->switch_power_state = DRM_SWITCH_POWER_ON;
  968. drm_kms_helper_poll_enable(dev);
  969. } else {
  970. pr_info("amdgpu: switched off\n");
  971. drm_kms_helper_poll_disable(dev);
  972. dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
  973. amdgpu_device_suspend(dev, true, true);
  974. dev->switch_power_state = DRM_SWITCH_POWER_OFF;
  975. }
  976. }
  977. /**
  978. * amdgpu_switcheroo_can_switch - see if switcheroo state can change
  979. *
  980. * @pdev: pci dev pointer
  981. *
  982. * Callback for the switcheroo driver. Check of the switcheroo
  983. * state can be changed.
  984. * Returns true if the state can be changed, false if not.
  985. */
  986. static bool amdgpu_switcheroo_can_switch(struct pci_dev *pdev)
  987. {
  988. struct drm_device *dev = pci_get_drvdata(pdev);
  989. /*
  990. * FIXME: open_count is protected by drm_global_mutex but that would lead to
  991. * locking inversion with the driver load path. And the access here is
  992. * completely racy anyway. So don't bother with locking for now.
  993. */
  994. return dev->open_count == 0;
  995. }
  996. static const struct vga_switcheroo_client_ops amdgpu_switcheroo_ops = {
  997. .set_gpu_state = amdgpu_switcheroo_set_state,
  998. .reprobe = NULL,
  999. .can_switch = amdgpu_switcheroo_can_switch,
  1000. };
  1001. int amdgpu_set_clockgating_state(struct amdgpu_device *adev,
  1002. enum amd_ip_block_type block_type,
  1003. enum amd_clockgating_state state)
  1004. {
  1005. int i, r = 0;
  1006. for (i = 0; i < adev->num_ip_blocks; i++) {
  1007. if (!adev->ip_blocks[i].status.valid)
  1008. continue;
  1009. if (adev->ip_blocks[i].version->type == block_type) {
  1010. r = adev->ip_blocks[i].version->funcs->set_clockgating_state((void *)adev,
  1011. state);
  1012. if (r)
  1013. return r;
  1014. break;
  1015. }
  1016. }
  1017. return r;
  1018. }
  1019. int amdgpu_set_powergating_state(struct amdgpu_device *adev,
  1020. enum amd_ip_block_type block_type,
  1021. enum amd_powergating_state state)
  1022. {
  1023. int i, r = 0;
  1024. for (i = 0; i < adev->num_ip_blocks; i++) {
  1025. if (!adev->ip_blocks[i].status.valid)
  1026. continue;
  1027. if (adev->ip_blocks[i].version->type == block_type) {
  1028. r = adev->ip_blocks[i].version->funcs->set_powergating_state((void *)adev,
  1029. state);
  1030. if (r)
  1031. return r;
  1032. break;
  1033. }
  1034. }
  1035. return r;
  1036. }
  1037. void amdgpu_get_clockgating_state(struct amdgpu_device *adev, u32 *flags)
  1038. {
  1039. int i;
  1040. for (i = 0; i < adev->num_ip_blocks; i++) {
  1041. if (!adev->ip_blocks[i].status.valid)
  1042. continue;
  1043. if (adev->ip_blocks[i].version->funcs->get_clockgating_state)
  1044. adev->ip_blocks[i].version->funcs->get_clockgating_state((void *)adev, flags);
  1045. }
  1046. }
  1047. int amdgpu_wait_for_idle(struct amdgpu_device *adev,
  1048. enum amd_ip_block_type block_type)
  1049. {
  1050. int i, r;
  1051. for (i = 0; i < adev->num_ip_blocks; i++) {
  1052. if (!adev->ip_blocks[i].status.valid)
  1053. continue;
  1054. if (adev->ip_blocks[i].version->type == block_type) {
  1055. r = adev->ip_blocks[i].version->funcs->wait_for_idle((void *)adev);
  1056. if (r)
  1057. return r;
  1058. break;
  1059. }
  1060. }
  1061. return 0;
  1062. }
  1063. bool amdgpu_is_idle(struct amdgpu_device *adev,
  1064. enum amd_ip_block_type block_type)
  1065. {
  1066. int i;
  1067. for (i = 0; i < adev->num_ip_blocks; i++) {
  1068. if (!adev->ip_blocks[i].status.valid)
  1069. continue;
  1070. if (adev->ip_blocks[i].version->type == block_type)
  1071. return adev->ip_blocks[i].version->funcs->is_idle((void *)adev);
  1072. }
  1073. return true;
  1074. }
  1075. struct amdgpu_ip_block * amdgpu_get_ip_block(struct amdgpu_device *adev,
  1076. enum amd_ip_block_type type)
  1077. {
  1078. int i;
  1079. for (i = 0; i < adev->num_ip_blocks; i++)
  1080. if (adev->ip_blocks[i].version->type == type)
  1081. return &adev->ip_blocks[i];
  1082. return NULL;
  1083. }
  1084. /**
  1085. * amdgpu_ip_block_version_cmp
  1086. *
  1087. * @adev: amdgpu_device pointer
  1088. * @type: enum amd_ip_block_type
  1089. * @major: major version
  1090. * @minor: minor version
  1091. *
  1092. * return 0 if equal or greater
  1093. * return 1 if smaller or the ip_block doesn't exist
  1094. */
  1095. int amdgpu_ip_block_version_cmp(struct amdgpu_device *adev,
  1096. enum amd_ip_block_type type,
  1097. u32 major, u32 minor)
  1098. {
  1099. struct amdgpu_ip_block *ip_block = amdgpu_get_ip_block(adev, type);
  1100. if (ip_block && ((ip_block->version->major > major) ||
  1101. ((ip_block->version->major == major) &&
  1102. (ip_block->version->minor >= minor))))
  1103. return 0;
  1104. return 1;
  1105. }
  1106. /**
  1107. * amdgpu_ip_block_add
  1108. *
  1109. * @adev: amdgpu_device pointer
  1110. * @ip_block_version: pointer to the IP to add
  1111. *
  1112. * Adds the IP block driver information to the collection of IPs
  1113. * on the asic.
  1114. */
  1115. int amdgpu_ip_block_add(struct amdgpu_device *adev,
  1116. const struct amdgpu_ip_block_version *ip_block_version)
  1117. {
  1118. if (!ip_block_version)
  1119. return -EINVAL;
  1120. adev->ip_blocks[adev->num_ip_blocks++].version = ip_block_version;
  1121. return 0;
  1122. }
  1123. static void amdgpu_device_enable_virtual_display(struct amdgpu_device *adev)
  1124. {
  1125. adev->enable_virtual_display = false;
  1126. if (amdgpu_virtual_display) {
  1127. struct drm_device *ddev = adev->ddev;
  1128. const char *pci_address_name = pci_name(ddev->pdev);
  1129. char *pciaddstr, *pciaddstr_tmp, *pciaddname_tmp, *pciaddname;
  1130. pciaddstr = kstrdup(amdgpu_virtual_display, GFP_KERNEL);
  1131. pciaddstr_tmp = pciaddstr;
  1132. while ((pciaddname_tmp = strsep(&pciaddstr_tmp, ";"))) {
  1133. pciaddname = strsep(&pciaddname_tmp, ",");
  1134. if (!strcmp("all", pciaddname)
  1135. || !strcmp(pci_address_name, pciaddname)) {
  1136. long num_crtc;
  1137. int res = -1;
  1138. adev->enable_virtual_display = true;
  1139. if (pciaddname_tmp)
  1140. res = kstrtol(pciaddname_tmp, 10,
  1141. &num_crtc);
  1142. if (!res) {
  1143. if (num_crtc < 1)
  1144. num_crtc = 1;
  1145. if (num_crtc > 6)
  1146. num_crtc = 6;
  1147. adev->mode_info.num_crtc = num_crtc;
  1148. } else {
  1149. adev->mode_info.num_crtc = 1;
  1150. }
  1151. break;
  1152. }
  1153. }
  1154. DRM_INFO("virtual display string:%s, %s:virtual_display:%d, num_crtc:%d\n",
  1155. amdgpu_virtual_display, pci_address_name,
  1156. adev->enable_virtual_display, adev->mode_info.num_crtc);
  1157. kfree(pciaddstr);
  1158. }
  1159. }
  1160. static int amdgpu_early_init(struct amdgpu_device *adev)
  1161. {
  1162. int i, r;
  1163. amdgpu_device_enable_virtual_display(adev);
  1164. switch (adev->asic_type) {
  1165. case CHIP_TOPAZ:
  1166. case CHIP_TONGA:
  1167. case CHIP_FIJI:
  1168. case CHIP_POLARIS11:
  1169. case CHIP_POLARIS10:
  1170. case CHIP_POLARIS12:
  1171. case CHIP_CARRIZO:
  1172. case CHIP_STONEY:
  1173. if (adev->asic_type == CHIP_CARRIZO || adev->asic_type == CHIP_STONEY)
  1174. adev->family = AMDGPU_FAMILY_CZ;
  1175. else
  1176. adev->family = AMDGPU_FAMILY_VI;
  1177. r = vi_set_ip_blocks(adev);
  1178. if (r)
  1179. return r;
  1180. break;
  1181. #ifdef CONFIG_DRM_AMDGPU_SI
  1182. case CHIP_VERDE:
  1183. case CHIP_TAHITI:
  1184. case CHIP_PITCAIRN:
  1185. case CHIP_OLAND:
  1186. case CHIP_HAINAN:
  1187. adev->family = AMDGPU_FAMILY_SI;
  1188. r = si_set_ip_blocks(adev);
  1189. if (r)
  1190. return r;
  1191. break;
  1192. #endif
  1193. #ifdef CONFIG_DRM_AMDGPU_CIK
  1194. case CHIP_BONAIRE:
  1195. case CHIP_HAWAII:
  1196. case CHIP_KAVERI:
  1197. case CHIP_KABINI:
  1198. case CHIP_MULLINS:
  1199. if ((adev->asic_type == CHIP_BONAIRE) || (adev->asic_type == CHIP_HAWAII))
  1200. adev->family = AMDGPU_FAMILY_CI;
  1201. else
  1202. adev->family = AMDGPU_FAMILY_KV;
  1203. r = cik_set_ip_blocks(adev);
  1204. if (r)
  1205. return r;
  1206. break;
  1207. #endif
  1208. default:
  1209. /* FIXME: not supported yet */
  1210. return -EINVAL;
  1211. }
  1212. if (amdgpu_sriov_vf(adev)) {
  1213. r = amdgpu_virt_request_full_gpu(adev, true);
  1214. if (r)
  1215. return r;
  1216. }
  1217. for (i = 0; i < adev->num_ip_blocks; i++) {
  1218. if ((amdgpu_ip_block_mask & (1 << i)) == 0) {
  1219. DRM_ERROR("disabled ip block: %d\n", i);
  1220. adev->ip_blocks[i].status.valid = false;
  1221. } else {
  1222. if (adev->ip_blocks[i].version->funcs->early_init) {
  1223. r = adev->ip_blocks[i].version->funcs->early_init((void *)adev);
  1224. if (r == -ENOENT) {
  1225. adev->ip_blocks[i].status.valid = false;
  1226. } else if (r) {
  1227. DRM_ERROR("early_init of IP block <%s> failed %d\n",
  1228. adev->ip_blocks[i].version->funcs->name, r);
  1229. return r;
  1230. } else {
  1231. adev->ip_blocks[i].status.valid = true;
  1232. }
  1233. } else {
  1234. adev->ip_blocks[i].status.valid = true;
  1235. }
  1236. }
  1237. }
  1238. adev->cg_flags &= amdgpu_cg_mask;
  1239. adev->pg_flags &= amdgpu_pg_mask;
  1240. return 0;
  1241. }
  1242. static int amdgpu_init(struct amdgpu_device *adev)
  1243. {
  1244. int i, r;
  1245. for (i = 0; i < adev->num_ip_blocks; i++) {
  1246. if (!adev->ip_blocks[i].status.valid)
  1247. continue;
  1248. r = adev->ip_blocks[i].version->funcs->sw_init((void *)adev);
  1249. if (r) {
  1250. DRM_ERROR("sw_init of IP block <%s> failed %d\n",
  1251. adev->ip_blocks[i].version->funcs->name, r);
  1252. return r;
  1253. }
  1254. adev->ip_blocks[i].status.sw = true;
  1255. /* need to do gmc hw init early so we can allocate gpu mem */
  1256. if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC) {
  1257. r = amdgpu_vram_scratch_init(adev);
  1258. if (r) {
  1259. DRM_ERROR("amdgpu_vram_scratch_init failed %d\n", r);
  1260. return r;
  1261. }
  1262. r = adev->ip_blocks[i].version->funcs->hw_init((void *)adev);
  1263. if (r) {
  1264. DRM_ERROR("hw_init %d failed %d\n", i, r);
  1265. return r;
  1266. }
  1267. r = amdgpu_wb_init(adev);
  1268. if (r) {
  1269. DRM_ERROR("amdgpu_wb_init failed %d\n", r);
  1270. return r;
  1271. }
  1272. adev->ip_blocks[i].status.hw = true;
  1273. /* right after GMC hw init, we create CSA */
  1274. if (amdgpu_sriov_vf(adev)) {
  1275. r = amdgpu_allocate_static_csa(adev);
  1276. if (r) {
  1277. DRM_ERROR("allocate CSA failed %d\n", r);
  1278. return r;
  1279. }
  1280. }
  1281. }
  1282. }
  1283. for (i = 0; i < adev->num_ip_blocks; i++) {
  1284. if (!adev->ip_blocks[i].status.sw)
  1285. continue;
  1286. /* gmc hw init is done early */
  1287. if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC)
  1288. continue;
  1289. r = adev->ip_blocks[i].version->funcs->hw_init((void *)adev);
  1290. if (r) {
  1291. DRM_ERROR("hw_init of IP block <%s> failed %d\n",
  1292. adev->ip_blocks[i].version->funcs->name, r);
  1293. return r;
  1294. }
  1295. adev->ip_blocks[i].status.hw = true;
  1296. }
  1297. return 0;
  1298. }
  1299. static int amdgpu_late_init(struct amdgpu_device *adev)
  1300. {
  1301. int i = 0, r;
  1302. for (i = 0; i < adev->num_ip_blocks; i++) {
  1303. if (!adev->ip_blocks[i].status.valid)
  1304. continue;
  1305. if (adev->ip_blocks[i].version->funcs->late_init) {
  1306. r = adev->ip_blocks[i].version->funcs->late_init((void *)adev);
  1307. if (r) {
  1308. DRM_ERROR("late_init of IP block <%s> failed %d\n",
  1309. adev->ip_blocks[i].version->funcs->name, r);
  1310. return r;
  1311. }
  1312. adev->ip_blocks[i].status.late_initialized = true;
  1313. }
  1314. /* skip CG for VCE/UVD, it's handled specially */
  1315. if (adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_UVD &&
  1316. adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_VCE) {
  1317. /* enable clockgating to save power */
  1318. r = adev->ip_blocks[i].version->funcs->set_clockgating_state((void *)adev,
  1319. AMD_CG_STATE_GATE);
  1320. if (r) {
  1321. DRM_ERROR("set_clockgating_state(gate) of IP block <%s> failed %d\n",
  1322. adev->ip_blocks[i].version->funcs->name, r);
  1323. return r;
  1324. }
  1325. }
  1326. }
  1327. return 0;
  1328. }
  1329. static int amdgpu_fini(struct amdgpu_device *adev)
  1330. {
  1331. int i, r;
  1332. /* need to disable SMC first */
  1333. for (i = 0; i < adev->num_ip_blocks; i++) {
  1334. if (!adev->ip_blocks[i].status.hw)
  1335. continue;
  1336. if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_SMC) {
  1337. /* ungate blocks before hw fini so that we can shutdown the blocks safely */
  1338. r = adev->ip_blocks[i].version->funcs->set_clockgating_state((void *)adev,
  1339. AMD_CG_STATE_UNGATE);
  1340. if (r) {
  1341. DRM_ERROR("set_clockgating_state(ungate) of IP block <%s> failed %d\n",
  1342. adev->ip_blocks[i].version->funcs->name, r);
  1343. return r;
  1344. }
  1345. r = adev->ip_blocks[i].version->funcs->hw_fini((void *)adev);
  1346. /* XXX handle errors */
  1347. if (r) {
  1348. DRM_DEBUG("hw_fini of IP block <%s> failed %d\n",
  1349. adev->ip_blocks[i].version->funcs->name, r);
  1350. }
  1351. adev->ip_blocks[i].status.hw = false;
  1352. break;
  1353. }
  1354. }
  1355. for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
  1356. if (!adev->ip_blocks[i].status.hw)
  1357. continue;
  1358. if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC) {
  1359. amdgpu_wb_fini(adev);
  1360. amdgpu_vram_scratch_fini(adev);
  1361. }
  1362. if (adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_UVD &&
  1363. adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_VCE) {
  1364. /* ungate blocks before hw fini so that we can shutdown the blocks safely */
  1365. r = adev->ip_blocks[i].version->funcs->set_clockgating_state((void *)adev,
  1366. AMD_CG_STATE_UNGATE);
  1367. if (r) {
  1368. DRM_ERROR("set_clockgating_state(ungate) of IP block <%s> failed %d\n",
  1369. adev->ip_blocks[i].version->funcs->name, r);
  1370. return r;
  1371. }
  1372. }
  1373. r = adev->ip_blocks[i].version->funcs->hw_fini((void *)adev);
  1374. /* XXX handle errors */
  1375. if (r) {
  1376. DRM_DEBUG("hw_fini of IP block <%s> failed %d\n",
  1377. adev->ip_blocks[i].version->funcs->name, r);
  1378. }
  1379. adev->ip_blocks[i].status.hw = false;
  1380. }
  1381. for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
  1382. if (!adev->ip_blocks[i].status.sw)
  1383. continue;
  1384. r = adev->ip_blocks[i].version->funcs->sw_fini((void *)adev);
  1385. /* XXX handle errors */
  1386. if (r) {
  1387. DRM_DEBUG("sw_fini of IP block <%s> failed %d\n",
  1388. adev->ip_blocks[i].version->funcs->name, r);
  1389. }
  1390. adev->ip_blocks[i].status.sw = false;
  1391. adev->ip_blocks[i].status.valid = false;
  1392. }
  1393. for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
  1394. if (!adev->ip_blocks[i].status.late_initialized)
  1395. continue;
  1396. if (adev->ip_blocks[i].version->funcs->late_fini)
  1397. adev->ip_blocks[i].version->funcs->late_fini((void *)adev);
  1398. adev->ip_blocks[i].status.late_initialized = false;
  1399. }
  1400. if (amdgpu_sriov_vf(adev)) {
  1401. amdgpu_bo_free_kernel(&adev->virt.csa_obj, &adev->virt.csa_vmid0_addr, NULL);
  1402. amdgpu_virt_release_full_gpu(adev, false);
  1403. }
  1404. return 0;
  1405. }
  1406. int amdgpu_suspend(struct amdgpu_device *adev)
  1407. {
  1408. int i, r;
  1409. if (amdgpu_sriov_vf(adev))
  1410. amdgpu_virt_request_full_gpu(adev, false);
  1411. /* ungate SMC block first */
  1412. r = amdgpu_set_clockgating_state(adev, AMD_IP_BLOCK_TYPE_SMC,
  1413. AMD_CG_STATE_UNGATE);
  1414. if (r) {
  1415. DRM_ERROR("set_clockgating_state(ungate) SMC failed %d\n",r);
  1416. }
  1417. for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
  1418. if (!adev->ip_blocks[i].status.valid)
  1419. continue;
  1420. /* ungate blocks so that suspend can properly shut them down */
  1421. if (i != AMD_IP_BLOCK_TYPE_SMC) {
  1422. r = adev->ip_blocks[i].version->funcs->set_clockgating_state((void *)adev,
  1423. AMD_CG_STATE_UNGATE);
  1424. if (r) {
  1425. DRM_ERROR("set_clockgating_state(ungate) of IP block <%s> failed %d\n",
  1426. adev->ip_blocks[i].version->funcs->name, r);
  1427. }
  1428. }
  1429. /* XXX handle errors */
  1430. r = adev->ip_blocks[i].version->funcs->suspend(adev);
  1431. /* XXX handle errors */
  1432. if (r) {
  1433. DRM_ERROR("suspend of IP block <%s> failed %d\n",
  1434. adev->ip_blocks[i].version->funcs->name, r);
  1435. }
  1436. }
  1437. if (amdgpu_sriov_vf(adev))
  1438. amdgpu_virt_release_full_gpu(adev, false);
  1439. return 0;
  1440. }
  1441. static int amdgpu_sriov_reinit_early(struct amdgpu_device *adev)
  1442. {
  1443. int i, r;
  1444. for (i = 0; i < adev->num_ip_blocks; i++) {
  1445. if (!adev->ip_blocks[i].status.valid)
  1446. continue;
  1447. if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON ||
  1448. adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC ||
  1449. adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_IH)
  1450. r = adev->ip_blocks[i].version->funcs->hw_init(adev);
  1451. if (r) {
  1452. DRM_ERROR("resume of IP block <%s> failed %d\n",
  1453. adev->ip_blocks[i].version->funcs->name, r);
  1454. return r;
  1455. }
  1456. }
  1457. return 0;
  1458. }
  1459. static int amdgpu_sriov_reinit_late(struct amdgpu_device *adev)
  1460. {
  1461. int i, r;
  1462. for (i = 0; i < adev->num_ip_blocks; i++) {
  1463. if (!adev->ip_blocks[i].status.valid)
  1464. continue;
  1465. if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON ||
  1466. adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC ||
  1467. adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_IH )
  1468. continue;
  1469. r = adev->ip_blocks[i].version->funcs->hw_init(adev);
  1470. if (r) {
  1471. DRM_ERROR("resume of IP block <%s> failed %d\n",
  1472. adev->ip_blocks[i].version->funcs->name, r);
  1473. return r;
  1474. }
  1475. }
  1476. return 0;
  1477. }
  1478. static int amdgpu_resume(struct amdgpu_device *adev)
  1479. {
  1480. int i, r;
  1481. for (i = 0; i < adev->num_ip_blocks; i++) {
  1482. if (!adev->ip_blocks[i].status.valid)
  1483. continue;
  1484. r = adev->ip_blocks[i].version->funcs->resume(adev);
  1485. if (r) {
  1486. DRM_ERROR("resume of IP block <%s> failed %d\n",
  1487. adev->ip_blocks[i].version->funcs->name, r);
  1488. return r;
  1489. }
  1490. }
  1491. return 0;
  1492. }
  1493. static void amdgpu_device_detect_sriov_bios(struct amdgpu_device *adev)
  1494. {
  1495. if (amdgpu_atombios_has_gpu_virtualization_table(adev))
  1496. adev->virt.caps |= AMDGPU_SRIOV_CAPS_SRIOV_VBIOS;
  1497. }
  1498. /**
  1499. * amdgpu_device_init - initialize the driver
  1500. *
  1501. * @adev: amdgpu_device pointer
  1502. * @pdev: drm dev pointer
  1503. * @pdev: pci dev pointer
  1504. * @flags: driver flags
  1505. *
  1506. * Initializes the driver info and hw (all asics).
  1507. * Returns 0 for success or an error on failure.
  1508. * Called at driver startup.
  1509. */
  1510. int amdgpu_device_init(struct amdgpu_device *adev,
  1511. struct drm_device *ddev,
  1512. struct pci_dev *pdev,
  1513. uint32_t flags)
  1514. {
  1515. int r, i;
  1516. bool runtime = false;
  1517. u32 max_MBps;
  1518. adev->shutdown = false;
  1519. adev->dev = &pdev->dev;
  1520. adev->ddev = ddev;
  1521. adev->pdev = pdev;
  1522. adev->flags = flags;
  1523. adev->asic_type = flags & AMD_ASIC_MASK;
  1524. adev->usec_timeout = AMDGPU_MAX_USEC_TIMEOUT;
  1525. adev->mc.gtt_size = 512 * 1024 * 1024;
  1526. adev->accel_working = false;
  1527. adev->num_rings = 0;
  1528. adev->mman.buffer_funcs = NULL;
  1529. adev->mman.buffer_funcs_ring = NULL;
  1530. adev->vm_manager.vm_pte_funcs = NULL;
  1531. adev->vm_manager.vm_pte_num_rings = 0;
  1532. adev->gart.gart_funcs = NULL;
  1533. adev->fence_context = dma_fence_context_alloc(AMDGPU_MAX_RINGS);
  1534. adev->smc_rreg = &amdgpu_invalid_rreg;
  1535. adev->smc_wreg = &amdgpu_invalid_wreg;
  1536. adev->pcie_rreg = &amdgpu_invalid_rreg;
  1537. adev->pcie_wreg = &amdgpu_invalid_wreg;
  1538. adev->pciep_rreg = &amdgpu_invalid_rreg;
  1539. adev->pciep_wreg = &amdgpu_invalid_wreg;
  1540. adev->uvd_ctx_rreg = &amdgpu_invalid_rreg;
  1541. adev->uvd_ctx_wreg = &amdgpu_invalid_wreg;
  1542. adev->didt_rreg = &amdgpu_invalid_rreg;
  1543. adev->didt_wreg = &amdgpu_invalid_wreg;
  1544. adev->gc_cac_rreg = &amdgpu_invalid_rreg;
  1545. adev->gc_cac_wreg = &amdgpu_invalid_wreg;
  1546. adev->audio_endpt_rreg = &amdgpu_block_invalid_rreg;
  1547. adev->audio_endpt_wreg = &amdgpu_block_invalid_wreg;
  1548. DRM_INFO("initializing kernel modesetting (%s 0x%04X:0x%04X 0x%04X:0x%04X 0x%02X).\n",
  1549. amdgpu_asic_name[adev->asic_type], pdev->vendor, pdev->device,
  1550. pdev->subsystem_vendor, pdev->subsystem_device, pdev->revision);
  1551. /* mutex initialization are all done here so we
  1552. * can recall function without having locking issues */
  1553. mutex_init(&adev->vm_manager.lock);
  1554. atomic_set(&adev->irq.ih.lock, 0);
  1555. mutex_init(&adev->pm.mutex);
  1556. mutex_init(&adev->gfx.gpu_clock_mutex);
  1557. mutex_init(&adev->srbm_mutex);
  1558. mutex_init(&adev->grbm_idx_mutex);
  1559. mutex_init(&adev->mn_lock);
  1560. hash_init(adev->mn_hash);
  1561. amdgpu_check_arguments(adev);
  1562. /* Registers mapping */
  1563. /* TODO: block userspace mapping of io register */
  1564. spin_lock_init(&adev->mmio_idx_lock);
  1565. spin_lock_init(&adev->smc_idx_lock);
  1566. spin_lock_init(&adev->pcie_idx_lock);
  1567. spin_lock_init(&adev->uvd_ctx_idx_lock);
  1568. spin_lock_init(&adev->didt_idx_lock);
  1569. spin_lock_init(&adev->gc_cac_idx_lock);
  1570. spin_lock_init(&adev->audio_endpt_idx_lock);
  1571. spin_lock_init(&adev->mm_stats.lock);
  1572. INIT_LIST_HEAD(&adev->shadow_list);
  1573. mutex_init(&adev->shadow_list_lock);
  1574. INIT_LIST_HEAD(&adev->gtt_list);
  1575. spin_lock_init(&adev->gtt_list_lock);
  1576. if (adev->asic_type >= CHIP_BONAIRE) {
  1577. adev->rmmio_base = pci_resource_start(adev->pdev, 5);
  1578. adev->rmmio_size = pci_resource_len(adev->pdev, 5);
  1579. } else {
  1580. adev->rmmio_base = pci_resource_start(adev->pdev, 2);
  1581. adev->rmmio_size = pci_resource_len(adev->pdev, 2);
  1582. }
  1583. adev->rmmio = ioremap(adev->rmmio_base, adev->rmmio_size);
  1584. if (adev->rmmio == NULL) {
  1585. return -ENOMEM;
  1586. }
  1587. DRM_INFO("register mmio base: 0x%08X\n", (uint32_t)adev->rmmio_base);
  1588. DRM_INFO("register mmio size: %u\n", (unsigned)adev->rmmio_size);
  1589. if (adev->asic_type >= CHIP_BONAIRE)
  1590. /* doorbell bar mapping */
  1591. amdgpu_doorbell_init(adev);
  1592. /* io port mapping */
  1593. for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
  1594. if (pci_resource_flags(adev->pdev, i) & IORESOURCE_IO) {
  1595. adev->rio_mem_size = pci_resource_len(adev->pdev, i);
  1596. adev->rio_mem = pci_iomap(adev->pdev, i, adev->rio_mem_size);
  1597. break;
  1598. }
  1599. }
  1600. if (adev->rio_mem == NULL)
  1601. DRM_INFO("PCI I/O BAR is not found.\n");
  1602. /* early init functions */
  1603. r = amdgpu_early_init(adev);
  1604. if (r)
  1605. return r;
  1606. /* if we have > 1 VGA cards, then disable the amdgpu VGA resources */
  1607. /* this will fail for cards that aren't VGA class devices, just
  1608. * ignore it */
  1609. vga_client_register(adev->pdev, adev, NULL, amdgpu_vga_set_decode);
  1610. if (amdgpu_runtime_pm == 1)
  1611. runtime = true;
  1612. if (amdgpu_device_is_px(ddev))
  1613. runtime = true;
  1614. vga_switcheroo_register_client(adev->pdev, &amdgpu_switcheroo_ops, runtime);
  1615. if (runtime)
  1616. vga_switcheroo_init_domain_pm_ops(adev->dev, &adev->vga_pm_domain);
  1617. /* Read BIOS */
  1618. if (!amdgpu_get_bios(adev)) {
  1619. r = -EINVAL;
  1620. goto failed;
  1621. }
  1622. r = amdgpu_atombios_init(adev);
  1623. if (r) {
  1624. dev_err(adev->dev, "amdgpu_atombios_init failed\n");
  1625. goto failed;
  1626. }
  1627. /* detect if we are with an SRIOV vbios */
  1628. amdgpu_device_detect_sriov_bios(adev);
  1629. /* Post card if necessary */
  1630. if (amdgpu_vpost_needed(adev)) {
  1631. if (!adev->bios) {
  1632. dev_err(adev->dev, "no vBIOS found\n");
  1633. r = -EINVAL;
  1634. goto failed;
  1635. }
  1636. DRM_INFO("GPU posting now...\n");
  1637. r = amdgpu_atom_asic_init(adev->mode_info.atom_context);
  1638. if (r) {
  1639. dev_err(adev->dev, "gpu post error!\n");
  1640. goto failed;
  1641. }
  1642. } else {
  1643. DRM_INFO("GPU post is not needed\n");
  1644. }
  1645. /* Initialize clocks */
  1646. r = amdgpu_atombios_get_clock_info(adev);
  1647. if (r) {
  1648. dev_err(adev->dev, "amdgpu_atombios_get_clock_info failed\n");
  1649. goto failed;
  1650. }
  1651. /* init i2c buses */
  1652. amdgpu_atombios_i2c_init(adev);
  1653. /* Fence driver */
  1654. r = amdgpu_fence_driver_init(adev);
  1655. if (r) {
  1656. dev_err(adev->dev, "amdgpu_fence_driver_init failed\n");
  1657. goto failed;
  1658. }
  1659. /* init the mode config */
  1660. drm_mode_config_init(adev->ddev);
  1661. r = amdgpu_init(adev);
  1662. if (r) {
  1663. dev_err(adev->dev, "amdgpu_init failed\n");
  1664. amdgpu_fini(adev);
  1665. goto failed;
  1666. }
  1667. adev->accel_working = true;
  1668. /* Initialize the buffer migration limit. */
  1669. if (amdgpu_moverate >= 0)
  1670. max_MBps = amdgpu_moverate;
  1671. else
  1672. max_MBps = 8; /* Allow 8 MB/s. */
  1673. /* Get a log2 for easy divisions. */
  1674. adev->mm_stats.log2_max_MBps = ilog2(max(1u, max_MBps));
  1675. r = amdgpu_ib_pool_init(adev);
  1676. if (r) {
  1677. dev_err(adev->dev, "IB initialization failed (%d).\n", r);
  1678. goto failed;
  1679. }
  1680. r = amdgpu_ib_ring_tests(adev);
  1681. if (r)
  1682. DRM_ERROR("ib ring test failed (%d).\n", r);
  1683. amdgpu_fbdev_init(adev);
  1684. r = amdgpu_gem_debugfs_init(adev);
  1685. if (r)
  1686. DRM_ERROR("registering gem debugfs failed (%d).\n", r);
  1687. r = amdgpu_debugfs_regs_init(adev);
  1688. if (r)
  1689. DRM_ERROR("registering register debugfs failed (%d).\n", r);
  1690. r = amdgpu_debugfs_firmware_init(adev);
  1691. if (r)
  1692. DRM_ERROR("registering firmware debugfs failed (%d).\n", r);
  1693. if ((amdgpu_testing & 1)) {
  1694. if (adev->accel_working)
  1695. amdgpu_test_moves(adev);
  1696. else
  1697. DRM_INFO("amdgpu: acceleration disabled, skipping move tests\n");
  1698. }
  1699. if (amdgpu_benchmarking) {
  1700. if (adev->accel_working)
  1701. amdgpu_benchmark(adev, amdgpu_benchmarking);
  1702. else
  1703. DRM_INFO("amdgpu: acceleration disabled, skipping benchmarks\n");
  1704. }
  1705. /* enable clockgating, etc. after ib tests, etc. since some blocks require
  1706. * explicit gating rather than handling it automatically.
  1707. */
  1708. r = amdgpu_late_init(adev);
  1709. if (r) {
  1710. dev_err(adev->dev, "amdgpu_late_init failed\n");
  1711. goto failed;
  1712. }
  1713. return 0;
  1714. failed:
  1715. if (runtime)
  1716. vga_switcheroo_fini_domain_pm_ops(adev->dev);
  1717. return r;
  1718. }
  1719. /**
  1720. * amdgpu_device_fini - tear down the driver
  1721. *
  1722. * @adev: amdgpu_device pointer
  1723. *
  1724. * Tear down the driver info (all asics).
  1725. * Called at driver shutdown.
  1726. */
  1727. void amdgpu_device_fini(struct amdgpu_device *adev)
  1728. {
  1729. int r;
  1730. DRM_INFO("amdgpu: finishing device.\n");
  1731. adev->shutdown = true;
  1732. drm_crtc_force_disable_all(adev->ddev);
  1733. /* evict vram memory */
  1734. amdgpu_bo_evict_vram(adev);
  1735. amdgpu_ib_pool_fini(adev);
  1736. amdgpu_fence_driver_fini(adev);
  1737. amdgpu_fbdev_fini(adev);
  1738. r = amdgpu_fini(adev);
  1739. adev->accel_working = false;
  1740. /* free i2c buses */
  1741. amdgpu_i2c_fini(adev);
  1742. amdgpu_atombios_fini(adev);
  1743. kfree(adev->bios);
  1744. adev->bios = NULL;
  1745. vga_switcheroo_unregister_client(adev->pdev);
  1746. if (adev->flags & AMD_IS_PX)
  1747. vga_switcheroo_fini_domain_pm_ops(adev->dev);
  1748. vga_client_register(adev->pdev, NULL, NULL, NULL);
  1749. if (adev->rio_mem)
  1750. pci_iounmap(adev->pdev, adev->rio_mem);
  1751. adev->rio_mem = NULL;
  1752. iounmap(adev->rmmio);
  1753. adev->rmmio = NULL;
  1754. if (adev->asic_type >= CHIP_BONAIRE)
  1755. amdgpu_doorbell_fini(adev);
  1756. amdgpu_debugfs_regs_cleanup(adev);
  1757. }
  1758. /*
  1759. * Suspend & resume.
  1760. */
  1761. /**
  1762. * amdgpu_device_suspend - initiate device suspend
  1763. *
  1764. * @pdev: drm dev pointer
  1765. * @state: suspend state
  1766. *
  1767. * Puts the hw in the suspend state (all asics).
  1768. * Returns 0 for success or an error on failure.
  1769. * Called at driver suspend.
  1770. */
  1771. int amdgpu_device_suspend(struct drm_device *dev, bool suspend, bool fbcon)
  1772. {
  1773. struct amdgpu_device *adev;
  1774. struct drm_crtc *crtc;
  1775. struct drm_connector *connector;
  1776. int r;
  1777. if (dev == NULL || dev->dev_private == NULL) {
  1778. return -ENODEV;
  1779. }
  1780. adev = dev->dev_private;
  1781. if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
  1782. return 0;
  1783. drm_kms_helper_poll_disable(dev);
  1784. /* turn off display hw */
  1785. drm_modeset_lock_all(dev);
  1786. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  1787. drm_helper_connector_dpms(connector, DRM_MODE_DPMS_OFF);
  1788. }
  1789. drm_modeset_unlock_all(dev);
  1790. /* unpin the front buffers and cursors */
  1791. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  1792. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  1793. struct amdgpu_framebuffer *rfb = to_amdgpu_framebuffer(crtc->primary->fb);
  1794. struct amdgpu_bo *robj;
  1795. if (amdgpu_crtc->cursor_bo) {
  1796. struct amdgpu_bo *aobj = gem_to_amdgpu_bo(amdgpu_crtc->cursor_bo);
  1797. r = amdgpu_bo_reserve(aobj, false);
  1798. if (r == 0) {
  1799. amdgpu_bo_unpin(aobj);
  1800. amdgpu_bo_unreserve(aobj);
  1801. }
  1802. }
  1803. if (rfb == NULL || rfb->obj == NULL) {
  1804. continue;
  1805. }
  1806. robj = gem_to_amdgpu_bo(rfb->obj);
  1807. /* don't unpin kernel fb objects */
  1808. if (!amdgpu_fbdev_robj_is_fb(adev, robj)) {
  1809. r = amdgpu_bo_reserve(robj, false);
  1810. if (r == 0) {
  1811. amdgpu_bo_unpin(robj);
  1812. amdgpu_bo_unreserve(robj);
  1813. }
  1814. }
  1815. }
  1816. /* evict vram memory */
  1817. amdgpu_bo_evict_vram(adev);
  1818. amdgpu_fence_driver_suspend(adev);
  1819. r = amdgpu_suspend(adev);
  1820. /* evict remaining vram memory
  1821. * This second call to evict vram is to evict the gart page table
  1822. * using the CPU.
  1823. */
  1824. amdgpu_bo_evict_vram(adev);
  1825. amdgpu_atombios_scratch_regs_save(adev);
  1826. pci_save_state(dev->pdev);
  1827. if (suspend) {
  1828. /* Shut down the device */
  1829. pci_disable_device(dev->pdev);
  1830. pci_set_power_state(dev->pdev, PCI_D3hot);
  1831. } else {
  1832. r = amdgpu_asic_reset(adev);
  1833. if (r)
  1834. DRM_ERROR("amdgpu asic reset failed\n");
  1835. }
  1836. if (fbcon) {
  1837. console_lock();
  1838. amdgpu_fbdev_set_suspend(adev, 1);
  1839. console_unlock();
  1840. }
  1841. return 0;
  1842. }
  1843. /**
  1844. * amdgpu_device_resume - initiate device resume
  1845. *
  1846. * @pdev: drm dev pointer
  1847. *
  1848. * Bring the hw back to operating state (all asics).
  1849. * Returns 0 for success or an error on failure.
  1850. * Called at driver resume.
  1851. */
  1852. int amdgpu_device_resume(struct drm_device *dev, bool resume, bool fbcon)
  1853. {
  1854. struct drm_connector *connector;
  1855. struct amdgpu_device *adev = dev->dev_private;
  1856. struct drm_crtc *crtc;
  1857. int r;
  1858. if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
  1859. return 0;
  1860. if (fbcon)
  1861. console_lock();
  1862. if (resume) {
  1863. pci_set_power_state(dev->pdev, PCI_D0);
  1864. pci_restore_state(dev->pdev);
  1865. r = pci_enable_device(dev->pdev);
  1866. if (r) {
  1867. if (fbcon)
  1868. console_unlock();
  1869. return r;
  1870. }
  1871. }
  1872. amdgpu_atombios_scratch_regs_restore(adev);
  1873. /* post card */
  1874. if (amdgpu_need_post(adev)) {
  1875. r = amdgpu_atom_asic_init(adev->mode_info.atom_context);
  1876. if (r)
  1877. DRM_ERROR("amdgpu asic init failed\n");
  1878. }
  1879. r = amdgpu_resume(adev);
  1880. if (r)
  1881. DRM_ERROR("amdgpu_resume failed (%d).\n", r);
  1882. amdgpu_fence_driver_resume(adev);
  1883. if (resume) {
  1884. r = amdgpu_ib_ring_tests(adev);
  1885. if (r)
  1886. DRM_ERROR("ib ring test failed (%d).\n", r);
  1887. }
  1888. r = amdgpu_late_init(adev);
  1889. if (r) {
  1890. if (fbcon)
  1891. console_unlock();
  1892. return r;
  1893. }
  1894. /* pin cursors */
  1895. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  1896. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  1897. if (amdgpu_crtc->cursor_bo) {
  1898. struct amdgpu_bo *aobj = gem_to_amdgpu_bo(amdgpu_crtc->cursor_bo);
  1899. r = amdgpu_bo_reserve(aobj, false);
  1900. if (r == 0) {
  1901. r = amdgpu_bo_pin(aobj,
  1902. AMDGPU_GEM_DOMAIN_VRAM,
  1903. &amdgpu_crtc->cursor_addr);
  1904. if (r != 0)
  1905. DRM_ERROR("Failed to pin cursor BO (%d)\n", r);
  1906. amdgpu_bo_unreserve(aobj);
  1907. }
  1908. }
  1909. }
  1910. /* blat the mode back in */
  1911. if (fbcon) {
  1912. drm_helper_resume_force_mode(dev);
  1913. /* turn on display hw */
  1914. drm_modeset_lock_all(dev);
  1915. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  1916. drm_helper_connector_dpms(connector, DRM_MODE_DPMS_ON);
  1917. }
  1918. drm_modeset_unlock_all(dev);
  1919. }
  1920. drm_kms_helper_poll_enable(dev);
  1921. /*
  1922. * Most of the connector probing functions try to acquire runtime pm
  1923. * refs to ensure that the GPU is powered on when connector polling is
  1924. * performed. Since we're calling this from a runtime PM callback,
  1925. * trying to acquire rpm refs will cause us to deadlock.
  1926. *
  1927. * Since we're guaranteed to be holding the rpm lock, it's safe to
  1928. * temporarily disable the rpm helpers so this doesn't deadlock us.
  1929. */
  1930. #ifdef CONFIG_PM
  1931. dev->dev->power.disable_depth++;
  1932. #endif
  1933. drm_helper_hpd_irq_event(dev);
  1934. #ifdef CONFIG_PM
  1935. dev->dev->power.disable_depth--;
  1936. #endif
  1937. if (fbcon) {
  1938. amdgpu_fbdev_set_suspend(adev, 0);
  1939. console_unlock();
  1940. }
  1941. return 0;
  1942. }
  1943. static bool amdgpu_check_soft_reset(struct amdgpu_device *adev)
  1944. {
  1945. int i;
  1946. bool asic_hang = false;
  1947. for (i = 0; i < adev->num_ip_blocks; i++) {
  1948. if (!adev->ip_blocks[i].status.valid)
  1949. continue;
  1950. if (adev->ip_blocks[i].version->funcs->check_soft_reset)
  1951. adev->ip_blocks[i].status.hang =
  1952. adev->ip_blocks[i].version->funcs->check_soft_reset(adev);
  1953. if (adev->ip_blocks[i].status.hang) {
  1954. DRM_INFO("IP block:%s is hung!\n", adev->ip_blocks[i].version->funcs->name);
  1955. asic_hang = true;
  1956. }
  1957. }
  1958. return asic_hang;
  1959. }
  1960. static int amdgpu_pre_soft_reset(struct amdgpu_device *adev)
  1961. {
  1962. int i, r = 0;
  1963. for (i = 0; i < adev->num_ip_blocks; i++) {
  1964. if (!adev->ip_blocks[i].status.valid)
  1965. continue;
  1966. if (adev->ip_blocks[i].status.hang &&
  1967. adev->ip_blocks[i].version->funcs->pre_soft_reset) {
  1968. r = adev->ip_blocks[i].version->funcs->pre_soft_reset(adev);
  1969. if (r)
  1970. return r;
  1971. }
  1972. }
  1973. return 0;
  1974. }
  1975. static bool amdgpu_need_full_reset(struct amdgpu_device *adev)
  1976. {
  1977. int i;
  1978. for (i = 0; i < adev->num_ip_blocks; i++) {
  1979. if (!adev->ip_blocks[i].status.valid)
  1980. continue;
  1981. if ((adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC) ||
  1982. (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_SMC) ||
  1983. (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_ACP) ||
  1984. (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_DCE)) {
  1985. if (adev->ip_blocks[i].status.hang) {
  1986. DRM_INFO("Some block need full reset!\n");
  1987. return true;
  1988. }
  1989. }
  1990. }
  1991. return false;
  1992. }
  1993. static int amdgpu_soft_reset(struct amdgpu_device *adev)
  1994. {
  1995. int i, r = 0;
  1996. for (i = 0; i < adev->num_ip_blocks; i++) {
  1997. if (!adev->ip_blocks[i].status.valid)
  1998. continue;
  1999. if (adev->ip_blocks[i].status.hang &&
  2000. adev->ip_blocks[i].version->funcs->soft_reset) {
  2001. r = adev->ip_blocks[i].version->funcs->soft_reset(adev);
  2002. if (r)
  2003. return r;
  2004. }
  2005. }
  2006. return 0;
  2007. }
  2008. static int amdgpu_post_soft_reset(struct amdgpu_device *adev)
  2009. {
  2010. int i, r = 0;
  2011. for (i = 0; i < adev->num_ip_blocks; i++) {
  2012. if (!adev->ip_blocks[i].status.valid)
  2013. continue;
  2014. if (adev->ip_blocks[i].status.hang &&
  2015. adev->ip_blocks[i].version->funcs->post_soft_reset)
  2016. r = adev->ip_blocks[i].version->funcs->post_soft_reset(adev);
  2017. if (r)
  2018. return r;
  2019. }
  2020. return 0;
  2021. }
  2022. bool amdgpu_need_backup(struct amdgpu_device *adev)
  2023. {
  2024. if (adev->flags & AMD_IS_APU)
  2025. return false;
  2026. return amdgpu_lockup_timeout > 0 ? true : false;
  2027. }
  2028. static int amdgpu_recover_vram_from_shadow(struct amdgpu_device *adev,
  2029. struct amdgpu_ring *ring,
  2030. struct amdgpu_bo *bo,
  2031. struct dma_fence **fence)
  2032. {
  2033. uint32_t domain;
  2034. int r;
  2035. if (!bo->shadow)
  2036. return 0;
  2037. r = amdgpu_bo_reserve(bo, false);
  2038. if (r)
  2039. return r;
  2040. domain = amdgpu_mem_type_to_domain(bo->tbo.mem.mem_type);
  2041. /* if bo has been evicted, then no need to recover */
  2042. if (domain == AMDGPU_GEM_DOMAIN_VRAM) {
  2043. r = amdgpu_bo_restore_from_shadow(adev, ring, bo,
  2044. NULL, fence, true);
  2045. if (r) {
  2046. DRM_ERROR("recover page table failed!\n");
  2047. goto err;
  2048. }
  2049. }
  2050. err:
  2051. amdgpu_bo_unreserve(bo);
  2052. return r;
  2053. }
  2054. /**
  2055. * amdgpu_sriov_gpu_reset - reset the asic
  2056. *
  2057. * @adev: amdgpu device pointer
  2058. * @voluntary: if this reset is requested by guest.
  2059. * (true means by guest and false means by HYPERVISOR )
  2060. *
  2061. * Attempt the reset the GPU if it has hung (all asics).
  2062. * for SRIOV case.
  2063. * Returns 0 for success or an error on failure.
  2064. */
  2065. int amdgpu_sriov_gpu_reset(struct amdgpu_device *adev, bool voluntary)
  2066. {
  2067. int i, r = 0;
  2068. int resched;
  2069. struct amdgpu_bo *bo, *tmp;
  2070. struct amdgpu_ring *ring;
  2071. struct dma_fence *fence = NULL, *next = NULL;
  2072. mutex_lock(&adev->virt.lock_reset);
  2073. atomic_inc(&adev->gpu_reset_counter);
  2074. adev->gfx.in_reset = true;
  2075. /* block TTM */
  2076. resched = ttm_bo_lock_delayed_workqueue(&adev->mman.bdev);
  2077. /* block scheduler */
  2078. for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
  2079. ring = adev->rings[i];
  2080. if (!ring || !ring->sched.thread)
  2081. continue;
  2082. kthread_park(ring->sched.thread);
  2083. amd_sched_hw_job_reset(&ring->sched);
  2084. }
  2085. /* after all hw jobs are reset, hw fence is meaningless, so force_completion */
  2086. amdgpu_fence_driver_force_completion(adev);
  2087. /* request to take full control of GPU before re-initialization */
  2088. if (voluntary)
  2089. amdgpu_virt_reset_gpu(adev);
  2090. else
  2091. amdgpu_virt_request_full_gpu(adev, true);
  2092. /* Resume IP prior to SMC */
  2093. amdgpu_sriov_reinit_early(adev);
  2094. /* we need recover gart prior to run SMC/CP/SDMA resume */
  2095. amdgpu_ttm_recover_gart(adev);
  2096. /* now we are okay to resume SMC/CP/SDMA */
  2097. amdgpu_sriov_reinit_late(adev);
  2098. amdgpu_irq_gpu_reset_resume_helper(adev);
  2099. if (amdgpu_ib_ring_tests(adev))
  2100. dev_err(adev->dev, "[GPU_RESET] ib ring test failed (%d).\n", r);
  2101. /* release full control of GPU after ib test */
  2102. amdgpu_virt_release_full_gpu(adev, true);
  2103. DRM_INFO("recover vram bo from shadow\n");
  2104. ring = adev->mman.buffer_funcs_ring;
  2105. mutex_lock(&adev->shadow_list_lock);
  2106. list_for_each_entry_safe(bo, tmp, &adev->shadow_list, shadow_list) {
  2107. amdgpu_recover_vram_from_shadow(adev, ring, bo, &next);
  2108. if (fence) {
  2109. r = dma_fence_wait(fence, false);
  2110. if (r) {
  2111. WARN(r, "recovery from shadow isn't completed\n");
  2112. break;
  2113. }
  2114. }
  2115. dma_fence_put(fence);
  2116. fence = next;
  2117. }
  2118. mutex_unlock(&adev->shadow_list_lock);
  2119. if (fence) {
  2120. r = dma_fence_wait(fence, false);
  2121. if (r)
  2122. WARN(r, "recovery from shadow isn't completed\n");
  2123. }
  2124. dma_fence_put(fence);
  2125. for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
  2126. struct amdgpu_ring *ring = adev->rings[i];
  2127. if (!ring || !ring->sched.thread)
  2128. continue;
  2129. amd_sched_job_recovery(&ring->sched);
  2130. kthread_unpark(ring->sched.thread);
  2131. }
  2132. drm_helper_resume_force_mode(adev->ddev);
  2133. ttm_bo_unlock_delayed_workqueue(&adev->mman.bdev, resched);
  2134. if (r) {
  2135. /* bad news, how to tell it to userspace ? */
  2136. dev_info(adev->dev, "GPU reset failed\n");
  2137. }
  2138. adev->gfx.in_reset = false;
  2139. mutex_unlock(&adev->virt.lock_reset);
  2140. return r;
  2141. }
  2142. /**
  2143. * amdgpu_gpu_reset - reset the asic
  2144. *
  2145. * @adev: amdgpu device pointer
  2146. *
  2147. * Attempt the reset the GPU if it has hung (all asics).
  2148. * Returns 0 for success or an error on failure.
  2149. */
  2150. int amdgpu_gpu_reset(struct amdgpu_device *adev)
  2151. {
  2152. int i, r;
  2153. int resched;
  2154. bool need_full_reset;
  2155. if (amdgpu_sriov_vf(adev))
  2156. return amdgpu_sriov_gpu_reset(adev, true);
  2157. if (!amdgpu_check_soft_reset(adev)) {
  2158. DRM_INFO("No hardware hang detected. Did some blocks stall?\n");
  2159. return 0;
  2160. }
  2161. atomic_inc(&adev->gpu_reset_counter);
  2162. /* block TTM */
  2163. resched = ttm_bo_lock_delayed_workqueue(&adev->mman.bdev);
  2164. /* block scheduler */
  2165. for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
  2166. struct amdgpu_ring *ring = adev->rings[i];
  2167. if (!ring)
  2168. continue;
  2169. kthread_park(ring->sched.thread);
  2170. amd_sched_hw_job_reset(&ring->sched);
  2171. }
  2172. /* after all hw jobs are reset, hw fence is meaningless, so force_completion */
  2173. amdgpu_fence_driver_force_completion(adev);
  2174. need_full_reset = amdgpu_need_full_reset(adev);
  2175. if (!need_full_reset) {
  2176. amdgpu_pre_soft_reset(adev);
  2177. r = amdgpu_soft_reset(adev);
  2178. amdgpu_post_soft_reset(adev);
  2179. if (r || amdgpu_check_soft_reset(adev)) {
  2180. DRM_INFO("soft reset failed, will fallback to full reset!\n");
  2181. need_full_reset = true;
  2182. }
  2183. }
  2184. if (need_full_reset) {
  2185. r = amdgpu_suspend(adev);
  2186. retry:
  2187. /* Disable fb access */
  2188. if (adev->mode_info.num_crtc) {
  2189. struct amdgpu_mode_mc_save save;
  2190. amdgpu_display_stop_mc_access(adev, &save);
  2191. amdgpu_wait_for_idle(adev, AMD_IP_BLOCK_TYPE_GMC);
  2192. }
  2193. amdgpu_atombios_scratch_regs_save(adev);
  2194. r = amdgpu_asic_reset(adev);
  2195. amdgpu_atombios_scratch_regs_restore(adev);
  2196. /* post card */
  2197. amdgpu_atom_asic_init(adev->mode_info.atom_context);
  2198. if (!r) {
  2199. dev_info(adev->dev, "GPU reset succeeded, trying to resume\n");
  2200. r = amdgpu_resume(adev);
  2201. }
  2202. }
  2203. if (!r) {
  2204. amdgpu_irq_gpu_reset_resume_helper(adev);
  2205. if (need_full_reset && amdgpu_need_backup(adev)) {
  2206. r = amdgpu_ttm_recover_gart(adev);
  2207. if (r)
  2208. DRM_ERROR("gart recovery failed!!!\n");
  2209. }
  2210. r = amdgpu_ib_ring_tests(adev);
  2211. if (r) {
  2212. dev_err(adev->dev, "ib ring test failed (%d).\n", r);
  2213. r = amdgpu_suspend(adev);
  2214. need_full_reset = true;
  2215. goto retry;
  2216. }
  2217. /**
  2218. * recovery vm page tables, since we cannot depend on VRAM is
  2219. * consistent after gpu full reset.
  2220. */
  2221. if (need_full_reset && amdgpu_need_backup(adev)) {
  2222. struct amdgpu_ring *ring = adev->mman.buffer_funcs_ring;
  2223. struct amdgpu_bo *bo, *tmp;
  2224. struct dma_fence *fence = NULL, *next = NULL;
  2225. DRM_INFO("recover vram bo from shadow\n");
  2226. mutex_lock(&adev->shadow_list_lock);
  2227. list_for_each_entry_safe(bo, tmp, &adev->shadow_list, shadow_list) {
  2228. amdgpu_recover_vram_from_shadow(adev, ring, bo, &next);
  2229. if (fence) {
  2230. r = dma_fence_wait(fence, false);
  2231. if (r) {
  2232. WARN(r, "recovery from shadow isn't completed\n");
  2233. break;
  2234. }
  2235. }
  2236. dma_fence_put(fence);
  2237. fence = next;
  2238. }
  2239. mutex_unlock(&adev->shadow_list_lock);
  2240. if (fence) {
  2241. r = dma_fence_wait(fence, false);
  2242. if (r)
  2243. WARN(r, "recovery from shadow isn't completed\n");
  2244. }
  2245. dma_fence_put(fence);
  2246. }
  2247. for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
  2248. struct amdgpu_ring *ring = adev->rings[i];
  2249. if (!ring)
  2250. continue;
  2251. amd_sched_job_recovery(&ring->sched);
  2252. kthread_unpark(ring->sched.thread);
  2253. }
  2254. } else {
  2255. dev_err(adev->dev, "asic resume failed (%d).\n", r);
  2256. for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
  2257. if (adev->rings[i]) {
  2258. kthread_unpark(adev->rings[i]->sched.thread);
  2259. }
  2260. }
  2261. }
  2262. drm_helper_resume_force_mode(adev->ddev);
  2263. ttm_bo_unlock_delayed_workqueue(&adev->mman.bdev, resched);
  2264. if (r) {
  2265. /* bad news, how to tell it to userspace ? */
  2266. dev_info(adev->dev, "GPU reset failed\n");
  2267. }
  2268. return r;
  2269. }
  2270. void amdgpu_get_pcie_info(struct amdgpu_device *adev)
  2271. {
  2272. u32 mask;
  2273. int ret;
  2274. if (amdgpu_pcie_gen_cap)
  2275. adev->pm.pcie_gen_mask = amdgpu_pcie_gen_cap;
  2276. if (amdgpu_pcie_lane_cap)
  2277. adev->pm.pcie_mlw_mask = amdgpu_pcie_lane_cap;
  2278. /* covers APUs as well */
  2279. if (pci_is_root_bus(adev->pdev->bus)) {
  2280. if (adev->pm.pcie_gen_mask == 0)
  2281. adev->pm.pcie_gen_mask = AMDGPU_DEFAULT_PCIE_GEN_MASK;
  2282. if (adev->pm.pcie_mlw_mask == 0)
  2283. adev->pm.pcie_mlw_mask = AMDGPU_DEFAULT_PCIE_MLW_MASK;
  2284. return;
  2285. }
  2286. if (adev->pm.pcie_gen_mask == 0) {
  2287. ret = drm_pcie_get_speed_cap_mask(adev->ddev, &mask);
  2288. if (!ret) {
  2289. adev->pm.pcie_gen_mask = (CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN1 |
  2290. CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN2 |
  2291. CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN3);
  2292. if (mask & DRM_PCIE_SPEED_25)
  2293. adev->pm.pcie_gen_mask |= CAIL_PCIE_LINK_SPEED_SUPPORT_GEN1;
  2294. if (mask & DRM_PCIE_SPEED_50)
  2295. adev->pm.pcie_gen_mask |= CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2;
  2296. if (mask & DRM_PCIE_SPEED_80)
  2297. adev->pm.pcie_gen_mask |= CAIL_PCIE_LINK_SPEED_SUPPORT_GEN3;
  2298. } else {
  2299. adev->pm.pcie_gen_mask = AMDGPU_DEFAULT_PCIE_GEN_MASK;
  2300. }
  2301. }
  2302. if (adev->pm.pcie_mlw_mask == 0) {
  2303. ret = drm_pcie_get_max_link_width(adev->ddev, &mask);
  2304. if (!ret) {
  2305. switch (mask) {
  2306. case 32:
  2307. adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X32 |
  2308. CAIL_PCIE_LINK_WIDTH_SUPPORT_X16 |
  2309. CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 |
  2310. CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
  2311. CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
  2312. CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
  2313. CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
  2314. break;
  2315. case 16:
  2316. adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X16 |
  2317. CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 |
  2318. CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
  2319. CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
  2320. CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
  2321. CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
  2322. break;
  2323. case 12:
  2324. adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 |
  2325. CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
  2326. CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
  2327. CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
  2328. CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
  2329. break;
  2330. case 8:
  2331. adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
  2332. CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
  2333. CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
  2334. CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
  2335. break;
  2336. case 4:
  2337. adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
  2338. CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
  2339. CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
  2340. break;
  2341. case 2:
  2342. adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
  2343. CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
  2344. break;
  2345. case 1:
  2346. adev->pm.pcie_mlw_mask = CAIL_PCIE_LINK_WIDTH_SUPPORT_X1;
  2347. break;
  2348. default:
  2349. break;
  2350. }
  2351. } else {
  2352. adev->pm.pcie_mlw_mask = AMDGPU_DEFAULT_PCIE_MLW_MASK;
  2353. }
  2354. }
  2355. }
  2356. /*
  2357. * Debugfs
  2358. */
  2359. int amdgpu_debugfs_add_files(struct amdgpu_device *adev,
  2360. const struct drm_info_list *files,
  2361. unsigned nfiles)
  2362. {
  2363. unsigned i;
  2364. for (i = 0; i < adev->debugfs_count; i++) {
  2365. if (adev->debugfs[i].files == files) {
  2366. /* Already registered */
  2367. return 0;
  2368. }
  2369. }
  2370. i = adev->debugfs_count + 1;
  2371. if (i > AMDGPU_DEBUGFS_MAX_COMPONENTS) {
  2372. DRM_ERROR("Reached maximum number of debugfs components.\n");
  2373. DRM_ERROR("Report so we increase "
  2374. "AMDGPU_DEBUGFS_MAX_COMPONENTS.\n");
  2375. return -EINVAL;
  2376. }
  2377. adev->debugfs[adev->debugfs_count].files = files;
  2378. adev->debugfs[adev->debugfs_count].num_files = nfiles;
  2379. adev->debugfs_count = i;
  2380. #if defined(CONFIG_DEBUG_FS)
  2381. drm_debugfs_create_files(files, nfiles,
  2382. adev->ddev->primary->debugfs_root,
  2383. adev->ddev->primary);
  2384. #endif
  2385. return 0;
  2386. }
  2387. #if defined(CONFIG_DEBUG_FS)
  2388. static ssize_t amdgpu_debugfs_regs_read(struct file *f, char __user *buf,
  2389. size_t size, loff_t *pos)
  2390. {
  2391. struct amdgpu_device *adev = file_inode(f)->i_private;
  2392. ssize_t result = 0;
  2393. int r;
  2394. bool pm_pg_lock, use_bank;
  2395. unsigned instance_bank, sh_bank, se_bank;
  2396. if (size & 0x3 || *pos & 0x3)
  2397. return -EINVAL;
  2398. /* are we reading registers for which a PG lock is necessary? */
  2399. pm_pg_lock = (*pos >> 23) & 1;
  2400. if (*pos & (1ULL << 62)) {
  2401. se_bank = (*pos >> 24) & 0x3FF;
  2402. sh_bank = (*pos >> 34) & 0x3FF;
  2403. instance_bank = (*pos >> 44) & 0x3FF;
  2404. if (se_bank == 0x3FF)
  2405. se_bank = 0xFFFFFFFF;
  2406. if (sh_bank == 0x3FF)
  2407. sh_bank = 0xFFFFFFFF;
  2408. if (instance_bank == 0x3FF)
  2409. instance_bank = 0xFFFFFFFF;
  2410. use_bank = 1;
  2411. } else {
  2412. use_bank = 0;
  2413. }
  2414. *pos &= (1UL << 22) - 1;
  2415. if (use_bank) {
  2416. if ((sh_bank != 0xFFFFFFFF && sh_bank >= adev->gfx.config.max_sh_per_se) ||
  2417. (se_bank != 0xFFFFFFFF && se_bank >= adev->gfx.config.max_shader_engines))
  2418. return -EINVAL;
  2419. mutex_lock(&adev->grbm_idx_mutex);
  2420. amdgpu_gfx_select_se_sh(adev, se_bank,
  2421. sh_bank, instance_bank);
  2422. }
  2423. if (pm_pg_lock)
  2424. mutex_lock(&adev->pm.mutex);
  2425. while (size) {
  2426. uint32_t value;
  2427. if (*pos > adev->rmmio_size)
  2428. goto end;
  2429. value = RREG32(*pos >> 2);
  2430. r = put_user(value, (uint32_t *)buf);
  2431. if (r) {
  2432. result = r;
  2433. goto end;
  2434. }
  2435. result += 4;
  2436. buf += 4;
  2437. *pos += 4;
  2438. size -= 4;
  2439. }
  2440. end:
  2441. if (use_bank) {
  2442. amdgpu_gfx_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  2443. mutex_unlock(&adev->grbm_idx_mutex);
  2444. }
  2445. if (pm_pg_lock)
  2446. mutex_unlock(&adev->pm.mutex);
  2447. return result;
  2448. }
  2449. static ssize_t amdgpu_debugfs_regs_write(struct file *f, const char __user *buf,
  2450. size_t size, loff_t *pos)
  2451. {
  2452. struct amdgpu_device *adev = file_inode(f)->i_private;
  2453. ssize_t result = 0;
  2454. int r;
  2455. bool pm_pg_lock, use_bank;
  2456. unsigned instance_bank, sh_bank, se_bank;
  2457. if (size & 0x3 || *pos & 0x3)
  2458. return -EINVAL;
  2459. /* are we reading registers for which a PG lock is necessary? */
  2460. pm_pg_lock = (*pos >> 23) & 1;
  2461. if (*pos & (1ULL << 62)) {
  2462. se_bank = (*pos >> 24) & 0x3FF;
  2463. sh_bank = (*pos >> 34) & 0x3FF;
  2464. instance_bank = (*pos >> 44) & 0x3FF;
  2465. if (se_bank == 0x3FF)
  2466. se_bank = 0xFFFFFFFF;
  2467. if (sh_bank == 0x3FF)
  2468. sh_bank = 0xFFFFFFFF;
  2469. if (instance_bank == 0x3FF)
  2470. instance_bank = 0xFFFFFFFF;
  2471. use_bank = 1;
  2472. } else {
  2473. use_bank = 0;
  2474. }
  2475. *pos &= (1UL << 22) - 1;
  2476. if (use_bank) {
  2477. if ((sh_bank != 0xFFFFFFFF && sh_bank >= adev->gfx.config.max_sh_per_se) ||
  2478. (se_bank != 0xFFFFFFFF && se_bank >= adev->gfx.config.max_shader_engines))
  2479. return -EINVAL;
  2480. mutex_lock(&adev->grbm_idx_mutex);
  2481. amdgpu_gfx_select_se_sh(adev, se_bank,
  2482. sh_bank, instance_bank);
  2483. }
  2484. if (pm_pg_lock)
  2485. mutex_lock(&adev->pm.mutex);
  2486. while (size) {
  2487. uint32_t value;
  2488. if (*pos > adev->rmmio_size)
  2489. return result;
  2490. r = get_user(value, (uint32_t *)buf);
  2491. if (r)
  2492. return r;
  2493. WREG32(*pos >> 2, value);
  2494. result += 4;
  2495. buf += 4;
  2496. *pos += 4;
  2497. size -= 4;
  2498. }
  2499. if (use_bank) {
  2500. amdgpu_gfx_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  2501. mutex_unlock(&adev->grbm_idx_mutex);
  2502. }
  2503. if (pm_pg_lock)
  2504. mutex_unlock(&adev->pm.mutex);
  2505. return result;
  2506. }
  2507. static ssize_t amdgpu_debugfs_regs_pcie_read(struct file *f, char __user *buf,
  2508. size_t size, loff_t *pos)
  2509. {
  2510. struct amdgpu_device *adev = file_inode(f)->i_private;
  2511. ssize_t result = 0;
  2512. int r;
  2513. if (size & 0x3 || *pos & 0x3)
  2514. return -EINVAL;
  2515. while (size) {
  2516. uint32_t value;
  2517. value = RREG32_PCIE(*pos >> 2);
  2518. r = put_user(value, (uint32_t *)buf);
  2519. if (r)
  2520. return r;
  2521. result += 4;
  2522. buf += 4;
  2523. *pos += 4;
  2524. size -= 4;
  2525. }
  2526. return result;
  2527. }
  2528. static ssize_t amdgpu_debugfs_regs_pcie_write(struct file *f, const char __user *buf,
  2529. size_t size, loff_t *pos)
  2530. {
  2531. struct amdgpu_device *adev = file_inode(f)->i_private;
  2532. ssize_t result = 0;
  2533. int r;
  2534. if (size & 0x3 || *pos & 0x3)
  2535. return -EINVAL;
  2536. while (size) {
  2537. uint32_t value;
  2538. r = get_user(value, (uint32_t *)buf);
  2539. if (r)
  2540. return r;
  2541. WREG32_PCIE(*pos >> 2, value);
  2542. result += 4;
  2543. buf += 4;
  2544. *pos += 4;
  2545. size -= 4;
  2546. }
  2547. return result;
  2548. }
  2549. static ssize_t amdgpu_debugfs_regs_didt_read(struct file *f, char __user *buf,
  2550. size_t size, loff_t *pos)
  2551. {
  2552. struct amdgpu_device *adev = file_inode(f)->i_private;
  2553. ssize_t result = 0;
  2554. int r;
  2555. if (size & 0x3 || *pos & 0x3)
  2556. return -EINVAL;
  2557. while (size) {
  2558. uint32_t value;
  2559. value = RREG32_DIDT(*pos >> 2);
  2560. r = put_user(value, (uint32_t *)buf);
  2561. if (r)
  2562. return r;
  2563. result += 4;
  2564. buf += 4;
  2565. *pos += 4;
  2566. size -= 4;
  2567. }
  2568. return result;
  2569. }
  2570. static ssize_t amdgpu_debugfs_regs_didt_write(struct file *f, const char __user *buf,
  2571. size_t size, loff_t *pos)
  2572. {
  2573. struct amdgpu_device *adev = file_inode(f)->i_private;
  2574. ssize_t result = 0;
  2575. int r;
  2576. if (size & 0x3 || *pos & 0x3)
  2577. return -EINVAL;
  2578. while (size) {
  2579. uint32_t value;
  2580. r = get_user(value, (uint32_t *)buf);
  2581. if (r)
  2582. return r;
  2583. WREG32_DIDT(*pos >> 2, value);
  2584. result += 4;
  2585. buf += 4;
  2586. *pos += 4;
  2587. size -= 4;
  2588. }
  2589. return result;
  2590. }
  2591. static ssize_t amdgpu_debugfs_regs_smc_read(struct file *f, char __user *buf,
  2592. size_t size, loff_t *pos)
  2593. {
  2594. struct amdgpu_device *adev = file_inode(f)->i_private;
  2595. ssize_t result = 0;
  2596. int r;
  2597. if (size & 0x3 || *pos & 0x3)
  2598. return -EINVAL;
  2599. while (size) {
  2600. uint32_t value;
  2601. value = RREG32_SMC(*pos);
  2602. r = put_user(value, (uint32_t *)buf);
  2603. if (r)
  2604. return r;
  2605. result += 4;
  2606. buf += 4;
  2607. *pos += 4;
  2608. size -= 4;
  2609. }
  2610. return result;
  2611. }
  2612. static ssize_t amdgpu_debugfs_regs_smc_write(struct file *f, const char __user *buf,
  2613. size_t size, loff_t *pos)
  2614. {
  2615. struct amdgpu_device *adev = file_inode(f)->i_private;
  2616. ssize_t result = 0;
  2617. int r;
  2618. if (size & 0x3 || *pos & 0x3)
  2619. return -EINVAL;
  2620. while (size) {
  2621. uint32_t value;
  2622. r = get_user(value, (uint32_t *)buf);
  2623. if (r)
  2624. return r;
  2625. WREG32_SMC(*pos, value);
  2626. result += 4;
  2627. buf += 4;
  2628. *pos += 4;
  2629. size -= 4;
  2630. }
  2631. return result;
  2632. }
  2633. static ssize_t amdgpu_debugfs_gca_config_read(struct file *f, char __user *buf,
  2634. size_t size, loff_t *pos)
  2635. {
  2636. struct amdgpu_device *adev = file_inode(f)->i_private;
  2637. ssize_t result = 0;
  2638. int r;
  2639. uint32_t *config, no_regs = 0;
  2640. if (size & 0x3 || *pos & 0x3)
  2641. return -EINVAL;
  2642. config = kmalloc_array(256, sizeof(*config), GFP_KERNEL);
  2643. if (!config)
  2644. return -ENOMEM;
  2645. /* version, increment each time something is added */
  2646. config[no_regs++] = 3;
  2647. config[no_regs++] = adev->gfx.config.max_shader_engines;
  2648. config[no_regs++] = adev->gfx.config.max_tile_pipes;
  2649. config[no_regs++] = adev->gfx.config.max_cu_per_sh;
  2650. config[no_regs++] = adev->gfx.config.max_sh_per_se;
  2651. config[no_regs++] = adev->gfx.config.max_backends_per_se;
  2652. config[no_regs++] = adev->gfx.config.max_texture_channel_caches;
  2653. config[no_regs++] = adev->gfx.config.max_gprs;
  2654. config[no_regs++] = adev->gfx.config.max_gs_threads;
  2655. config[no_regs++] = adev->gfx.config.max_hw_contexts;
  2656. config[no_regs++] = adev->gfx.config.sc_prim_fifo_size_frontend;
  2657. config[no_regs++] = adev->gfx.config.sc_prim_fifo_size_backend;
  2658. config[no_regs++] = adev->gfx.config.sc_hiz_tile_fifo_size;
  2659. config[no_regs++] = adev->gfx.config.sc_earlyz_tile_fifo_size;
  2660. config[no_regs++] = adev->gfx.config.num_tile_pipes;
  2661. config[no_regs++] = adev->gfx.config.backend_enable_mask;
  2662. config[no_regs++] = adev->gfx.config.mem_max_burst_length_bytes;
  2663. config[no_regs++] = adev->gfx.config.mem_row_size_in_kb;
  2664. config[no_regs++] = adev->gfx.config.shader_engine_tile_size;
  2665. config[no_regs++] = adev->gfx.config.num_gpus;
  2666. config[no_regs++] = adev->gfx.config.multi_gpu_tile_size;
  2667. config[no_regs++] = adev->gfx.config.mc_arb_ramcfg;
  2668. config[no_regs++] = adev->gfx.config.gb_addr_config;
  2669. config[no_regs++] = adev->gfx.config.num_rbs;
  2670. /* rev==1 */
  2671. config[no_regs++] = adev->rev_id;
  2672. config[no_regs++] = adev->pg_flags;
  2673. config[no_regs++] = adev->cg_flags;
  2674. /* rev==2 */
  2675. config[no_regs++] = adev->family;
  2676. config[no_regs++] = adev->external_rev_id;
  2677. /* rev==3 */
  2678. config[no_regs++] = adev->pdev->device;
  2679. config[no_regs++] = adev->pdev->revision;
  2680. config[no_regs++] = adev->pdev->subsystem_device;
  2681. config[no_regs++] = adev->pdev->subsystem_vendor;
  2682. while (size && (*pos < no_regs * 4)) {
  2683. uint32_t value;
  2684. value = config[*pos >> 2];
  2685. r = put_user(value, (uint32_t *)buf);
  2686. if (r) {
  2687. kfree(config);
  2688. return r;
  2689. }
  2690. result += 4;
  2691. buf += 4;
  2692. *pos += 4;
  2693. size -= 4;
  2694. }
  2695. kfree(config);
  2696. return result;
  2697. }
  2698. static ssize_t amdgpu_debugfs_sensor_read(struct file *f, char __user *buf,
  2699. size_t size, loff_t *pos)
  2700. {
  2701. struct amdgpu_device *adev = file_inode(f)->i_private;
  2702. int idx, x, outsize, r, valuesize;
  2703. uint32_t values[16];
  2704. if (size & 3 || *pos & 0x3)
  2705. return -EINVAL;
  2706. if (amdgpu_dpm == 0)
  2707. return -EINVAL;
  2708. /* convert offset to sensor number */
  2709. idx = *pos >> 2;
  2710. valuesize = sizeof(values);
  2711. if (adev->powerplay.pp_funcs && adev->powerplay.pp_funcs->read_sensor)
  2712. r = adev->powerplay.pp_funcs->read_sensor(adev->powerplay.pp_handle, idx, &values[0], &valuesize);
  2713. else if (adev->pm.funcs && adev->pm.funcs->read_sensor)
  2714. r = adev->pm.funcs->read_sensor(adev, idx, &values[0],
  2715. &valuesize);
  2716. else
  2717. return -EINVAL;
  2718. if (size > valuesize)
  2719. return -EINVAL;
  2720. outsize = 0;
  2721. x = 0;
  2722. if (!r) {
  2723. while (size) {
  2724. r = put_user(values[x++], (int32_t *)buf);
  2725. buf += 4;
  2726. size -= 4;
  2727. outsize += 4;
  2728. }
  2729. }
  2730. return !r ? outsize : r;
  2731. }
  2732. static ssize_t amdgpu_debugfs_wave_read(struct file *f, char __user *buf,
  2733. size_t size, loff_t *pos)
  2734. {
  2735. struct amdgpu_device *adev = f->f_inode->i_private;
  2736. int r, x;
  2737. ssize_t result=0;
  2738. uint32_t offset, se, sh, cu, wave, simd, data[32];
  2739. if (size & 3 || *pos & 3)
  2740. return -EINVAL;
  2741. /* decode offset */
  2742. offset = (*pos & 0x7F);
  2743. se = ((*pos >> 7) & 0xFF);
  2744. sh = ((*pos >> 15) & 0xFF);
  2745. cu = ((*pos >> 23) & 0xFF);
  2746. wave = ((*pos >> 31) & 0xFF);
  2747. simd = ((*pos >> 37) & 0xFF);
  2748. /* switch to the specific se/sh/cu */
  2749. mutex_lock(&adev->grbm_idx_mutex);
  2750. amdgpu_gfx_select_se_sh(adev, se, sh, cu);
  2751. x = 0;
  2752. if (adev->gfx.funcs->read_wave_data)
  2753. adev->gfx.funcs->read_wave_data(adev, simd, wave, data, &x);
  2754. amdgpu_gfx_select_se_sh(adev, 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF);
  2755. mutex_unlock(&adev->grbm_idx_mutex);
  2756. if (!x)
  2757. return -EINVAL;
  2758. while (size && (offset < x * 4)) {
  2759. uint32_t value;
  2760. value = data[offset >> 2];
  2761. r = put_user(value, (uint32_t *)buf);
  2762. if (r)
  2763. return r;
  2764. result += 4;
  2765. buf += 4;
  2766. offset += 4;
  2767. size -= 4;
  2768. }
  2769. return result;
  2770. }
  2771. static ssize_t amdgpu_debugfs_gpr_read(struct file *f, char __user *buf,
  2772. size_t size, loff_t *pos)
  2773. {
  2774. struct amdgpu_device *adev = f->f_inode->i_private;
  2775. int r;
  2776. ssize_t result = 0;
  2777. uint32_t offset, se, sh, cu, wave, simd, thread, bank, *data;
  2778. if (size & 3 || *pos & 3)
  2779. return -EINVAL;
  2780. /* decode offset */
  2781. offset = (*pos & 0xFFF); /* in dwords */
  2782. se = ((*pos >> 12) & 0xFF);
  2783. sh = ((*pos >> 20) & 0xFF);
  2784. cu = ((*pos >> 28) & 0xFF);
  2785. wave = ((*pos >> 36) & 0xFF);
  2786. simd = ((*pos >> 44) & 0xFF);
  2787. thread = ((*pos >> 52) & 0xFF);
  2788. bank = ((*pos >> 60) & 1);
  2789. data = kmalloc_array(1024, sizeof(*data), GFP_KERNEL);
  2790. if (!data)
  2791. return -ENOMEM;
  2792. /* switch to the specific se/sh/cu */
  2793. mutex_lock(&adev->grbm_idx_mutex);
  2794. amdgpu_gfx_select_se_sh(adev, se, sh, cu);
  2795. if (bank == 0) {
  2796. if (adev->gfx.funcs->read_wave_vgprs)
  2797. adev->gfx.funcs->read_wave_vgprs(adev, simd, wave, thread, offset, size>>2, data);
  2798. } else {
  2799. if (adev->gfx.funcs->read_wave_sgprs)
  2800. adev->gfx.funcs->read_wave_sgprs(adev, simd, wave, offset, size>>2, data);
  2801. }
  2802. amdgpu_gfx_select_se_sh(adev, 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF);
  2803. mutex_unlock(&adev->grbm_idx_mutex);
  2804. while (size) {
  2805. uint32_t value;
  2806. value = data[offset++];
  2807. r = put_user(value, (uint32_t *)buf);
  2808. if (r) {
  2809. result = r;
  2810. goto err;
  2811. }
  2812. result += 4;
  2813. buf += 4;
  2814. size -= 4;
  2815. }
  2816. err:
  2817. kfree(data);
  2818. return result;
  2819. }
  2820. static const struct file_operations amdgpu_debugfs_regs_fops = {
  2821. .owner = THIS_MODULE,
  2822. .read = amdgpu_debugfs_regs_read,
  2823. .write = amdgpu_debugfs_regs_write,
  2824. .llseek = default_llseek
  2825. };
  2826. static const struct file_operations amdgpu_debugfs_regs_didt_fops = {
  2827. .owner = THIS_MODULE,
  2828. .read = amdgpu_debugfs_regs_didt_read,
  2829. .write = amdgpu_debugfs_regs_didt_write,
  2830. .llseek = default_llseek
  2831. };
  2832. static const struct file_operations amdgpu_debugfs_regs_pcie_fops = {
  2833. .owner = THIS_MODULE,
  2834. .read = amdgpu_debugfs_regs_pcie_read,
  2835. .write = amdgpu_debugfs_regs_pcie_write,
  2836. .llseek = default_llseek
  2837. };
  2838. static const struct file_operations amdgpu_debugfs_regs_smc_fops = {
  2839. .owner = THIS_MODULE,
  2840. .read = amdgpu_debugfs_regs_smc_read,
  2841. .write = amdgpu_debugfs_regs_smc_write,
  2842. .llseek = default_llseek
  2843. };
  2844. static const struct file_operations amdgpu_debugfs_gca_config_fops = {
  2845. .owner = THIS_MODULE,
  2846. .read = amdgpu_debugfs_gca_config_read,
  2847. .llseek = default_llseek
  2848. };
  2849. static const struct file_operations amdgpu_debugfs_sensors_fops = {
  2850. .owner = THIS_MODULE,
  2851. .read = amdgpu_debugfs_sensor_read,
  2852. .llseek = default_llseek
  2853. };
  2854. static const struct file_operations amdgpu_debugfs_wave_fops = {
  2855. .owner = THIS_MODULE,
  2856. .read = amdgpu_debugfs_wave_read,
  2857. .llseek = default_llseek
  2858. };
  2859. static const struct file_operations amdgpu_debugfs_gpr_fops = {
  2860. .owner = THIS_MODULE,
  2861. .read = amdgpu_debugfs_gpr_read,
  2862. .llseek = default_llseek
  2863. };
  2864. static const struct file_operations *debugfs_regs[] = {
  2865. &amdgpu_debugfs_regs_fops,
  2866. &amdgpu_debugfs_regs_didt_fops,
  2867. &amdgpu_debugfs_regs_pcie_fops,
  2868. &amdgpu_debugfs_regs_smc_fops,
  2869. &amdgpu_debugfs_gca_config_fops,
  2870. &amdgpu_debugfs_sensors_fops,
  2871. &amdgpu_debugfs_wave_fops,
  2872. &amdgpu_debugfs_gpr_fops,
  2873. };
  2874. static const char *debugfs_regs_names[] = {
  2875. "amdgpu_regs",
  2876. "amdgpu_regs_didt",
  2877. "amdgpu_regs_pcie",
  2878. "amdgpu_regs_smc",
  2879. "amdgpu_gca_config",
  2880. "amdgpu_sensors",
  2881. "amdgpu_wave",
  2882. "amdgpu_gpr",
  2883. };
  2884. static int amdgpu_debugfs_regs_init(struct amdgpu_device *adev)
  2885. {
  2886. struct drm_minor *minor = adev->ddev->primary;
  2887. struct dentry *ent, *root = minor->debugfs_root;
  2888. unsigned i, j;
  2889. for (i = 0; i < ARRAY_SIZE(debugfs_regs); i++) {
  2890. ent = debugfs_create_file(debugfs_regs_names[i],
  2891. S_IFREG | S_IRUGO, root,
  2892. adev, debugfs_regs[i]);
  2893. if (IS_ERR(ent)) {
  2894. for (j = 0; j < i; j++) {
  2895. debugfs_remove(adev->debugfs_regs[i]);
  2896. adev->debugfs_regs[i] = NULL;
  2897. }
  2898. return PTR_ERR(ent);
  2899. }
  2900. if (!i)
  2901. i_size_write(ent->d_inode, adev->rmmio_size);
  2902. adev->debugfs_regs[i] = ent;
  2903. }
  2904. return 0;
  2905. }
  2906. static void amdgpu_debugfs_regs_cleanup(struct amdgpu_device *adev)
  2907. {
  2908. unsigned i;
  2909. for (i = 0; i < ARRAY_SIZE(debugfs_regs); i++) {
  2910. if (adev->debugfs_regs[i]) {
  2911. debugfs_remove(adev->debugfs_regs[i]);
  2912. adev->debugfs_regs[i] = NULL;
  2913. }
  2914. }
  2915. }
  2916. int amdgpu_debugfs_init(struct drm_minor *minor)
  2917. {
  2918. return 0;
  2919. }
  2920. #else
  2921. static int amdgpu_debugfs_regs_init(struct amdgpu_device *adev)
  2922. {
  2923. return 0;
  2924. }
  2925. static void amdgpu_debugfs_regs_cleanup(struct amdgpu_device *adev) { }
  2926. #endif