qcom-timer.c 8.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343
  1. /*
  2. *
  3. * Copyright (C) 2007 Google, Inc.
  4. * Copyright (c) 2009-2012,2014, The Linux Foundation. All rights reserved.
  5. *
  6. * This software is licensed under the terms of the GNU General Public
  7. * License version 2, as published by the Free Software Foundation, and
  8. * may be copied, distributed, and modified under those terms.
  9. *
  10. * This program is distributed in the hope that it will be useful,
  11. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. *
  15. */
  16. #include <linux/clocksource.h>
  17. #include <linux/clockchips.h>
  18. #include <linux/cpu.h>
  19. #include <linux/init.h>
  20. #include <linux/interrupt.h>
  21. #include <linux/irq.h>
  22. #include <linux/io.h>
  23. #include <linux/of.h>
  24. #include <linux/of_address.h>
  25. #include <linux/of_irq.h>
  26. #include <linux/sched_clock.h>
  27. #include <asm/delay.h>
  28. #define TIMER_MATCH_VAL 0x0000
  29. #define TIMER_COUNT_VAL 0x0004
  30. #define TIMER_ENABLE 0x0008
  31. #define TIMER_ENABLE_CLR_ON_MATCH_EN BIT(1)
  32. #define TIMER_ENABLE_EN BIT(0)
  33. #define TIMER_CLEAR 0x000C
  34. #define DGT_CLK_CTL 0x10
  35. #define DGT_CLK_CTL_DIV_4 0x3
  36. #define TIMER_STS_GPT0_CLR_PEND BIT(10)
  37. #define GPT_HZ 32768
  38. #define MSM_DGT_SHIFT 5
  39. static void __iomem *event_base;
  40. static void __iomem *sts_base;
  41. static irqreturn_t msm_timer_interrupt(int irq, void *dev_id)
  42. {
  43. struct clock_event_device *evt = dev_id;
  44. /* Stop the timer tick */
  45. if (evt->mode == CLOCK_EVT_MODE_ONESHOT) {
  46. u32 ctrl = readl_relaxed(event_base + TIMER_ENABLE);
  47. ctrl &= ~TIMER_ENABLE_EN;
  48. writel_relaxed(ctrl, event_base + TIMER_ENABLE);
  49. }
  50. evt->event_handler(evt);
  51. return IRQ_HANDLED;
  52. }
  53. static int msm_timer_set_next_event(unsigned long cycles,
  54. struct clock_event_device *evt)
  55. {
  56. u32 ctrl = readl_relaxed(event_base + TIMER_ENABLE);
  57. ctrl &= ~TIMER_ENABLE_EN;
  58. writel_relaxed(ctrl, event_base + TIMER_ENABLE);
  59. writel_relaxed(ctrl, event_base + TIMER_CLEAR);
  60. writel_relaxed(cycles, event_base + TIMER_MATCH_VAL);
  61. if (sts_base)
  62. while (readl_relaxed(sts_base) & TIMER_STS_GPT0_CLR_PEND)
  63. cpu_relax();
  64. writel_relaxed(ctrl | TIMER_ENABLE_EN, event_base + TIMER_ENABLE);
  65. return 0;
  66. }
  67. static void msm_timer_set_mode(enum clock_event_mode mode,
  68. struct clock_event_device *evt)
  69. {
  70. u32 ctrl;
  71. ctrl = readl_relaxed(event_base + TIMER_ENABLE);
  72. ctrl &= ~(TIMER_ENABLE_EN | TIMER_ENABLE_CLR_ON_MATCH_EN);
  73. switch (mode) {
  74. case CLOCK_EVT_MODE_RESUME:
  75. case CLOCK_EVT_MODE_PERIODIC:
  76. break;
  77. case CLOCK_EVT_MODE_ONESHOT:
  78. /* Timer is enabled in set_next_event */
  79. break;
  80. case CLOCK_EVT_MODE_UNUSED:
  81. case CLOCK_EVT_MODE_SHUTDOWN:
  82. break;
  83. }
  84. writel_relaxed(ctrl, event_base + TIMER_ENABLE);
  85. }
  86. static struct clock_event_device __percpu *msm_evt;
  87. static void __iomem *source_base;
  88. static notrace cycle_t msm_read_timer_count(struct clocksource *cs)
  89. {
  90. return readl_relaxed(source_base + TIMER_COUNT_VAL);
  91. }
  92. static struct clocksource msm_clocksource = {
  93. .name = "dg_timer",
  94. .rating = 300,
  95. .read = msm_read_timer_count,
  96. .mask = CLOCKSOURCE_MASK(32),
  97. .flags = CLOCK_SOURCE_IS_CONTINUOUS,
  98. };
  99. static int msm_timer_irq;
  100. static int msm_timer_has_ppi;
  101. static int msm_local_timer_setup(struct clock_event_device *evt)
  102. {
  103. int cpu = smp_processor_id();
  104. int err;
  105. evt->irq = msm_timer_irq;
  106. evt->name = "msm_timer";
  107. evt->features = CLOCK_EVT_FEAT_ONESHOT;
  108. evt->rating = 200;
  109. evt->set_mode = msm_timer_set_mode;
  110. evt->set_next_event = msm_timer_set_next_event;
  111. evt->cpumask = cpumask_of(cpu);
  112. clockevents_config_and_register(evt, GPT_HZ, 4, 0xffffffff);
  113. if (msm_timer_has_ppi) {
  114. enable_percpu_irq(evt->irq, IRQ_TYPE_EDGE_RISING);
  115. } else {
  116. err = request_irq(evt->irq, msm_timer_interrupt,
  117. IRQF_TIMER | IRQF_NOBALANCING |
  118. IRQF_TRIGGER_RISING, "gp_timer", evt);
  119. if (err)
  120. pr_err("request_irq failed\n");
  121. }
  122. return 0;
  123. }
  124. static void msm_local_timer_stop(struct clock_event_device *evt)
  125. {
  126. evt->set_mode(CLOCK_EVT_MODE_UNUSED, evt);
  127. disable_percpu_irq(evt->irq);
  128. }
  129. static int msm_timer_cpu_notify(struct notifier_block *self,
  130. unsigned long action, void *hcpu)
  131. {
  132. /*
  133. * Grab cpu pointer in each case to avoid spurious
  134. * preemptible warnings
  135. */
  136. switch (action & ~CPU_TASKS_FROZEN) {
  137. case CPU_STARTING:
  138. msm_local_timer_setup(this_cpu_ptr(msm_evt));
  139. break;
  140. case CPU_DYING:
  141. msm_local_timer_stop(this_cpu_ptr(msm_evt));
  142. break;
  143. }
  144. return NOTIFY_OK;
  145. }
  146. static struct notifier_block msm_timer_cpu_nb = {
  147. .notifier_call = msm_timer_cpu_notify,
  148. };
  149. static u64 notrace msm_sched_clock_read(void)
  150. {
  151. return msm_clocksource.read(&msm_clocksource);
  152. }
  153. static unsigned long msm_read_current_timer(void)
  154. {
  155. return msm_clocksource.read(&msm_clocksource);
  156. }
  157. static struct delay_timer msm_delay_timer = {
  158. .read_current_timer = msm_read_current_timer,
  159. };
  160. static void __init msm_timer_init(u32 dgt_hz, int sched_bits, int irq,
  161. bool percpu)
  162. {
  163. struct clocksource *cs = &msm_clocksource;
  164. int res = 0;
  165. msm_timer_irq = irq;
  166. msm_timer_has_ppi = percpu;
  167. msm_evt = alloc_percpu(struct clock_event_device);
  168. if (!msm_evt) {
  169. pr_err("memory allocation failed for clockevents\n");
  170. goto err;
  171. }
  172. if (percpu)
  173. res = request_percpu_irq(irq, msm_timer_interrupt,
  174. "gp_timer", msm_evt);
  175. if (res) {
  176. pr_err("request_percpu_irq failed\n");
  177. } else {
  178. res = register_cpu_notifier(&msm_timer_cpu_nb);
  179. if (res) {
  180. free_percpu_irq(irq, msm_evt);
  181. goto err;
  182. }
  183. /* Immediately configure the timer on the boot CPU */
  184. msm_local_timer_setup(raw_cpu_ptr(msm_evt));
  185. }
  186. err:
  187. writel_relaxed(TIMER_ENABLE_EN, source_base + TIMER_ENABLE);
  188. res = clocksource_register_hz(cs, dgt_hz);
  189. if (res)
  190. pr_err("clocksource_register failed\n");
  191. sched_clock_register(msm_sched_clock_read, sched_bits, dgt_hz);
  192. msm_delay_timer.freq = dgt_hz;
  193. register_current_timer_delay(&msm_delay_timer);
  194. }
  195. #ifdef CONFIG_ARCH_QCOM
  196. static void __init msm_dt_timer_init(struct device_node *np)
  197. {
  198. u32 freq;
  199. int irq;
  200. struct resource res;
  201. u32 percpu_offset;
  202. void __iomem *base;
  203. void __iomem *cpu0_base;
  204. base = of_iomap(np, 0);
  205. if (!base) {
  206. pr_err("Failed to map event base\n");
  207. return;
  208. }
  209. /* We use GPT0 for the clockevent */
  210. irq = irq_of_parse_and_map(np, 1);
  211. if (irq <= 0) {
  212. pr_err("Can't get irq\n");
  213. return;
  214. }
  215. /* We use CPU0's DGT for the clocksource */
  216. if (of_property_read_u32(np, "cpu-offset", &percpu_offset))
  217. percpu_offset = 0;
  218. if (of_address_to_resource(np, 0, &res)) {
  219. pr_err("Failed to parse DGT resource\n");
  220. return;
  221. }
  222. cpu0_base = ioremap(res.start + percpu_offset, resource_size(&res));
  223. if (!cpu0_base) {
  224. pr_err("Failed to map source base\n");
  225. return;
  226. }
  227. if (of_property_read_u32(np, "clock-frequency", &freq)) {
  228. pr_err("Unknown frequency\n");
  229. return;
  230. }
  231. event_base = base + 0x4;
  232. sts_base = base + 0x88;
  233. source_base = cpu0_base + 0x24;
  234. freq /= 4;
  235. writel_relaxed(DGT_CLK_CTL_DIV_4, source_base + DGT_CLK_CTL);
  236. msm_timer_init(freq, 32, irq, !!percpu_offset);
  237. }
  238. CLOCKSOURCE_OF_DECLARE(kpss_timer, "qcom,kpss-timer", msm_dt_timer_init);
  239. CLOCKSOURCE_OF_DECLARE(scss_timer, "qcom,scss-timer", msm_dt_timer_init);
  240. #else
  241. static int __init msm_timer_map(phys_addr_t addr, u32 event, u32 source,
  242. u32 sts)
  243. {
  244. void __iomem *base;
  245. base = ioremap(addr, SZ_256);
  246. if (!base) {
  247. pr_err("Failed to map timer base\n");
  248. return -ENOMEM;
  249. }
  250. event_base = base + event;
  251. source_base = base + source;
  252. if (sts)
  253. sts_base = base + sts;
  254. return 0;
  255. }
  256. static notrace cycle_t msm_read_timer_count_shift(struct clocksource *cs)
  257. {
  258. /*
  259. * Shift timer count down by a constant due to unreliable lower bits
  260. * on some targets.
  261. */
  262. return msm_read_timer_count(cs) >> MSM_DGT_SHIFT;
  263. }
  264. void __init msm7x01_timer_init(void)
  265. {
  266. struct clocksource *cs = &msm_clocksource;
  267. if (msm_timer_map(0xc0100000, 0x0, 0x10, 0x0))
  268. return;
  269. cs->read = msm_read_timer_count_shift;
  270. cs->mask = CLOCKSOURCE_MASK((32 - MSM_DGT_SHIFT));
  271. /* 600 KHz */
  272. msm_timer_init(19200000 >> MSM_DGT_SHIFT, 32 - MSM_DGT_SHIFT, 7,
  273. false);
  274. }
  275. void __init msm7x30_timer_init(void)
  276. {
  277. if (msm_timer_map(0xc0100000, 0x4, 0x24, 0x80))
  278. return;
  279. msm_timer_init(24576000 / 4, 32, 1, false);
  280. }
  281. void __init qsd8x50_timer_init(void)
  282. {
  283. if (msm_timer_map(0xAC100000, 0x0, 0x10, 0x34))
  284. return;
  285. msm_timer_init(19200000 / 4, 32, 7, false);
  286. }
  287. #endif