gfx_v9_0.c 137 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464
  1. /*
  2. * Copyright 2016 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <linux/kernel.h>
  24. #include <linux/firmware.h>
  25. #include <drm/drmP.h>
  26. #include "amdgpu.h"
  27. #include "amdgpu_gfx.h"
  28. #include "soc15.h"
  29. #include "soc15d.h"
  30. #include "gc/gc_9_0_offset.h"
  31. #include "gc/gc_9_0_sh_mask.h"
  32. #include "vega10_enum.h"
  33. #include "hdp/hdp_4_0_offset.h"
  34. #include "soc15_common.h"
  35. #include "clearstate_gfx9.h"
  36. #include "v9_structs.h"
  37. #define GFX9_NUM_GFX_RINGS 1
  38. #define GFX9_MEC_HPD_SIZE 2048
  39. #define RLCG_UCODE_LOADING_START_ADDRESS 0x00002000L
  40. #define RLC_SAVE_RESTORE_ADDR_STARTING_OFFSET 0x00000000L
  41. #define GFX9_RLC_FORMAT_DIRECT_REG_LIST_LENGTH 34
  42. #define mmPWR_MISC_CNTL_STATUS 0x0183
  43. #define mmPWR_MISC_CNTL_STATUS_BASE_IDX 0
  44. #define PWR_MISC_CNTL_STATUS__PWR_GFX_RLC_CGPG_EN__SHIFT 0x0
  45. #define PWR_MISC_CNTL_STATUS__PWR_GFXOFF_STATUS__SHIFT 0x1
  46. #define PWR_MISC_CNTL_STATUS__PWR_GFX_RLC_CGPG_EN_MASK 0x00000001L
  47. #define PWR_MISC_CNTL_STATUS__PWR_GFXOFF_STATUS_MASK 0x00000006L
  48. MODULE_FIRMWARE("amdgpu/vega10_ce.bin");
  49. MODULE_FIRMWARE("amdgpu/vega10_pfp.bin");
  50. MODULE_FIRMWARE("amdgpu/vega10_me.bin");
  51. MODULE_FIRMWARE("amdgpu/vega10_mec.bin");
  52. MODULE_FIRMWARE("amdgpu/vega10_mec2.bin");
  53. MODULE_FIRMWARE("amdgpu/vega10_rlc.bin");
  54. MODULE_FIRMWARE("amdgpu/raven_ce.bin");
  55. MODULE_FIRMWARE("amdgpu/raven_pfp.bin");
  56. MODULE_FIRMWARE("amdgpu/raven_me.bin");
  57. MODULE_FIRMWARE("amdgpu/raven_mec.bin");
  58. MODULE_FIRMWARE("amdgpu/raven_mec2.bin");
  59. MODULE_FIRMWARE("amdgpu/raven_rlc.bin");
  60. static const struct soc15_reg_golden golden_settings_gc_9_0[] =
  61. {
  62. SOC15_REG_GOLDEN_VALUE(GC, 0, mmCPC_UTCL1_CNTL, 0x08000000, 0x08000080),
  63. SOC15_REG_GOLDEN_VALUE(GC, 0, mmCPF_UTCL1_CNTL, 0x08000000, 0x08000080),
  64. SOC15_REG_GOLDEN_VALUE(GC, 0, mmCPG_UTCL1_CNTL, 0x08000000, 0x08000080),
  65. SOC15_REG_GOLDEN_VALUE(GC, 0, mmDB_DEBUG2, 0xf00fffff, 0x00000420),
  66. SOC15_REG_GOLDEN_VALUE(GC, 0, mmGB_GPU_ID, 0x0000000f, 0x00000000),
  67. SOC15_REG_GOLDEN_VALUE(GC, 0, mmIA_UTCL1_CNTL, 0x08000000, 0x08000080),
  68. SOC15_REG_GOLDEN_VALUE(GC, 0, mmPA_SC_BINNER_EVENT_CNTL_3, 0x00000003, 0x82400024),
  69. SOC15_REG_GOLDEN_VALUE(GC, 0, mmPA_SC_ENHANCE, 0x3fffffff, 0x00000001),
  70. SOC15_REG_GOLDEN_VALUE(GC, 0, mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000),
  71. SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_GPM_UTCL1_CNTL_0, 0x08000000, 0x08000080),
  72. SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_GPM_UTCL1_CNTL_1, 0x08000000, 0x08000080),
  73. SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_GPM_UTCL1_CNTL_2, 0x08000000, 0x08000080),
  74. SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_PREWALKER_UTCL1_CNTL, 0x08000000, 0x08000080),
  75. SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_UTCL1_CNTL, 0x08000000, 0x08000080),
  76. SOC15_REG_GOLDEN_VALUE(GC, 0, mmSH_MEM_CONFIG, 0x00001000, 0x00001000),
  77. SOC15_REG_GOLDEN_VALUE(GC, 0, mmSPI_CONFIG_CNTL_1, 0x0000000f, 0x01000107),
  78. SOC15_REG_GOLDEN_VALUE(GC, 0, mmSQC_CONFIG, 0x03000000, 0x020a2000),
  79. SOC15_REG_GOLDEN_VALUE(GC, 0, mmTA_CNTL_AUX, 0xfffffeef, 0x010b0000),
  80. SOC15_REG_GOLDEN_VALUE(GC, 0, mmTCP_CHAN_STEER_HI, 0xffffffff, 0x4a2c0e68),
  81. SOC15_REG_GOLDEN_VALUE(GC, 0, mmTCP_CHAN_STEER_LO, 0xffffffff, 0xb5d3f197),
  82. SOC15_REG_GOLDEN_VALUE(GC, 0, mmVGT_CACHE_INVALIDATION, 0x3fff3af3, 0x19200000),
  83. SOC15_REG_GOLDEN_VALUE(GC, 0, mmVGT_GS_MAX_WAVE_ID, 0x00000fff, 0x000003ff),
  84. SOC15_REG_GOLDEN_VALUE(GC, 0, mmWD_UTCL1_CNTL, 0x08000000, 0x08000080)
  85. };
  86. static const struct soc15_reg_golden golden_settings_gc_9_0_vg10[] =
  87. {
  88. SOC15_REG_GOLDEN_VALUE(GC, 0, mmCB_HW_CONTROL, 0x0000f000, 0x00012107),
  89. SOC15_REG_GOLDEN_VALUE(GC, 0, mmCB_HW_CONTROL_3, 0x30000000, 0x10000000),
  90. SOC15_REG_GOLDEN_VALUE(GC, 0, mmGB_ADDR_CONFIG, 0xffff77ff, 0x2a114042),
  91. SOC15_REG_GOLDEN_VALUE(GC, 0, mmGB_ADDR_CONFIG_READ, 0xffff77ff, 0x2a114042),
  92. SOC15_REG_GOLDEN_VALUE(GC, 0, mmPA_SC_ENHANCE_1, 0x00008000, 0x00048000),
  93. SOC15_REG_GOLDEN_VALUE(GC, 0, mmRMI_UTCL1_CNTL2, 0x00030000, 0x00020000),
  94. SOC15_REG_GOLDEN_VALUE(GC, 0, mmTD_CNTL, 0x00001800, 0x00000800)
  95. };
  96. static const struct soc15_reg_golden golden_settings_gc_9_1[] =
  97. {
  98. SOC15_REG_GOLDEN_VALUE(GC, 0, mmCB_HW_CONTROL, 0xfffdf3cf, 0x00014104),
  99. SOC15_REG_GOLDEN_VALUE(GC, 0, mmCPC_UTCL1_CNTL, 0x08000000, 0x08000080),
  100. SOC15_REG_GOLDEN_VALUE(GC, 0, mmCPF_UTCL1_CNTL, 0x08000000, 0x08000080),
  101. SOC15_REG_GOLDEN_VALUE(GC, 0, mmCPG_UTCL1_CNTL, 0x08000000, 0x08000080),
  102. SOC15_REG_GOLDEN_VALUE(GC, 0, mmDB_DEBUG2, 0xf00fffff, 0x00000420),
  103. SOC15_REG_GOLDEN_VALUE(GC, 0, mmGB_GPU_ID, 0x0000000f, 0x00000000),
  104. SOC15_REG_GOLDEN_VALUE(GC, 0, mmIA_UTCL1_CNTL, 0x08000000, 0x08000080),
  105. SOC15_REG_GOLDEN_VALUE(GC, 0, mmPA_SC_BINNER_EVENT_CNTL_3, 0x00000003, 0x82400024),
  106. SOC15_REG_GOLDEN_VALUE(GC, 0, mmPA_SC_ENHANCE, 0x3fffffff, 0x00000001),
  107. SOC15_REG_GOLDEN_VALUE(GC, 0, mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000),
  108. SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_GPM_UTCL1_CNTL_0, 0x08000000, 0x08000080),
  109. SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_GPM_UTCL1_CNTL_1, 0x08000000, 0x08000080),
  110. SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_GPM_UTCL1_CNTL_2, 0x08000000, 0x08000080),
  111. SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_PREWALKER_UTCL1_CNTL, 0x08000000, 0x08000080),
  112. SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_UTCL1_CNTL, 0x08000000, 0x08000080),
  113. SOC15_REG_GOLDEN_VALUE(GC, 0, mmTA_CNTL_AUX, 0xfffffeef, 0x010b0000),
  114. SOC15_REG_GOLDEN_VALUE(GC, 0, mmTCP_CHAN_STEER_HI, 0xffffffff, 0x00000000),
  115. SOC15_REG_GOLDEN_VALUE(GC, 0, mmTCP_CHAN_STEER_LO, 0xffffffff, 0x00003120),
  116. SOC15_REG_GOLDEN_VALUE(GC, 0, mmVGT_CACHE_INVALIDATION, 0x3fff3af3, 0x19200000),
  117. SOC15_REG_GOLDEN_VALUE(GC, 0, mmVGT_GS_MAX_WAVE_ID, 0x00000fff, 0x000000ff),
  118. SOC15_REG_GOLDEN_VALUE(GC, 0, mmWD_UTCL1_CNTL, 0x08000000, 0x08000080)
  119. };
  120. static const struct soc15_reg_golden golden_settings_gc_9_1_rv1[] =
  121. {
  122. SOC15_REG_GOLDEN_VALUE(GC, 0, mmCB_HW_CONTROL_3, 0x30000000, 0x10000000),
  123. SOC15_REG_GOLDEN_VALUE(GC, 0, mmGB_ADDR_CONFIG, 0xffff77ff, 0x24000042),
  124. SOC15_REG_GOLDEN_VALUE(GC, 0, mmGB_ADDR_CONFIG_READ, 0xffff77ff, 0x24000042),
  125. SOC15_REG_GOLDEN_VALUE(GC, 0, mmPA_SC_ENHANCE_1, 0xffffffff, 0x04048000),
  126. SOC15_REG_GOLDEN_VALUE(GC, 0, mmPA_SC_MODE_CNTL_1, 0x06000000, 0x06000000),
  127. SOC15_REG_GOLDEN_VALUE(GC, 0, mmRMI_UTCL1_CNTL2, 0x00030000, 0x00020000),
  128. SOC15_REG_GOLDEN_VALUE(GC, 0, mmTD_CNTL, 0x01bd9f33, 0x00000800)
  129. };
  130. static const struct soc15_reg_golden golden_settings_gc_9_x_common[] =
  131. {
  132. SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_CAM_INDEX, 0xffffffff, 0x00000000),
  133. SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_CAM_DATA, 0xffffffff, 0x2544c382)
  134. };
  135. #define VEGA10_GB_ADDR_CONFIG_GOLDEN 0x2a114042
  136. #define RAVEN_GB_ADDR_CONFIG_GOLDEN 0x24000042
  137. static void gfx_v9_0_set_ring_funcs(struct amdgpu_device *adev);
  138. static void gfx_v9_0_set_irq_funcs(struct amdgpu_device *adev);
  139. static void gfx_v9_0_set_gds_init(struct amdgpu_device *adev);
  140. static void gfx_v9_0_set_rlc_funcs(struct amdgpu_device *adev);
  141. static int gfx_v9_0_get_cu_info(struct amdgpu_device *adev,
  142. struct amdgpu_cu_info *cu_info);
  143. static uint64_t gfx_v9_0_get_gpu_clock_counter(struct amdgpu_device *adev);
  144. static void gfx_v9_0_select_se_sh(struct amdgpu_device *adev, u32 se_num, u32 sh_num, u32 instance);
  145. static void gfx_v9_0_ring_emit_de_meta(struct amdgpu_ring *ring);
  146. static void gfx_v9_0_init_golden_registers(struct amdgpu_device *adev)
  147. {
  148. switch (adev->asic_type) {
  149. case CHIP_VEGA10:
  150. soc15_program_register_sequence(adev,
  151. golden_settings_gc_9_0,
  152. ARRAY_SIZE(golden_settings_gc_9_0));
  153. soc15_program_register_sequence(adev,
  154. golden_settings_gc_9_0_vg10,
  155. ARRAY_SIZE(golden_settings_gc_9_0_vg10));
  156. break;
  157. case CHIP_RAVEN:
  158. soc15_program_register_sequence(adev,
  159. golden_settings_gc_9_1,
  160. ARRAY_SIZE(golden_settings_gc_9_1));
  161. soc15_program_register_sequence(adev,
  162. golden_settings_gc_9_1_rv1,
  163. ARRAY_SIZE(golden_settings_gc_9_1_rv1));
  164. break;
  165. default:
  166. break;
  167. }
  168. soc15_program_register_sequence(adev, golden_settings_gc_9_x_common,
  169. (const u32)ARRAY_SIZE(golden_settings_gc_9_x_common));
  170. }
  171. static void gfx_v9_0_scratch_init(struct amdgpu_device *adev)
  172. {
  173. adev->gfx.scratch.num_reg = 8;
  174. adev->gfx.scratch.reg_base = SOC15_REG_OFFSET(GC, 0, mmSCRATCH_REG0);
  175. adev->gfx.scratch.free_mask = (1u << adev->gfx.scratch.num_reg) - 1;
  176. }
  177. static void gfx_v9_0_write_data_to_reg(struct amdgpu_ring *ring, int eng_sel,
  178. bool wc, uint32_t reg, uint32_t val)
  179. {
  180. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  181. amdgpu_ring_write(ring, WRITE_DATA_ENGINE_SEL(eng_sel) |
  182. WRITE_DATA_DST_SEL(0) |
  183. (wc ? WR_CONFIRM : 0));
  184. amdgpu_ring_write(ring, reg);
  185. amdgpu_ring_write(ring, 0);
  186. amdgpu_ring_write(ring, val);
  187. }
  188. static void gfx_v9_0_wait_reg_mem(struct amdgpu_ring *ring, int eng_sel,
  189. int mem_space, int opt, uint32_t addr0,
  190. uint32_t addr1, uint32_t ref, uint32_t mask,
  191. uint32_t inv)
  192. {
  193. amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  194. amdgpu_ring_write(ring,
  195. /* memory (1) or register (0) */
  196. (WAIT_REG_MEM_MEM_SPACE(mem_space) |
  197. WAIT_REG_MEM_OPERATION(opt) | /* wait */
  198. WAIT_REG_MEM_FUNCTION(3) | /* equal */
  199. WAIT_REG_MEM_ENGINE(eng_sel)));
  200. if (mem_space)
  201. BUG_ON(addr0 & 0x3); /* Dword align */
  202. amdgpu_ring_write(ring, addr0);
  203. amdgpu_ring_write(ring, addr1);
  204. amdgpu_ring_write(ring, ref);
  205. amdgpu_ring_write(ring, mask);
  206. amdgpu_ring_write(ring, inv); /* poll interval */
  207. }
  208. static int gfx_v9_0_ring_test_ring(struct amdgpu_ring *ring)
  209. {
  210. struct amdgpu_device *adev = ring->adev;
  211. uint32_t scratch;
  212. uint32_t tmp = 0;
  213. unsigned i;
  214. int r;
  215. r = amdgpu_gfx_scratch_get(adev, &scratch);
  216. if (r) {
  217. DRM_ERROR("amdgpu: cp failed to get scratch reg (%d).\n", r);
  218. return r;
  219. }
  220. WREG32(scratch, 0xCAFEDEAD);
  221. r = amdgpu_ring_alloc(ring, 3);
  222. if (r) {
  223. DRM_ERROR("amdgpu: cp failed to lock ring %d (%d).\n",
  224. ring->idx, r);
  225. amdgpu_gfx_scratch_free(adev, scratch);
  226. return r;
  227. }
  228. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_UCONFIG_REG, 1));
  229. amdgpu_ring_write(ring, (scratch - PACKET3_SET_UCONFIG_REG_START));
  230. amdgpu_ring_write(ring, 0xDEADBEEF);
  231. amdgpu_ring_commit(ring);
  232. for (i = 0; i < adev->usec_timeout; i++) {
  233. tmp = RREG32(scratch);
  234. if (tmp == 0xDEADBEEF)
  235. break;
  236. DRM_UDELAY(1);
  237. }
  238. if (i < adev->usec_timeout) {
  239. DRM_DEBUG("ring test on %d succeeded in %d usecs\n",
  240. ring->idx, i);
  241. } else {
  242. DRM_ERROR("amdgpu: ring %d test failed (scratch(0x%04X)=0x%08X)\n",
  243. ring->idx, scratch, tmp);
  244. r = -EINVAL;
  245. }
  246. amdgpu_gfx_scratch_free(adev, scratch);
  247. return r;
  248. }
  249. static int gfx_v9_0_ring_test_ib(struct amdgpu_ring *ring, long timeout)
  250. {
  251. struct amdgpu_device *adev = ring->adev;
  252. struct amdgpu_ib ib;
  253. struct dma_fence *f = NULL;
  254. uint32_t scratch;
  255. uint32_t tmp = 0;
  256. long r;
  257. r = amdgpu_gfx_scratch_get(adev, &scratch);
  258. if (r) {
  259. DRM_ERROR("amdgpu: failed to get scratch reg (%ld).\n", r);
  260. return r;
  261. }
  262. WREG32(scratch, 0xCAFEDEAD);
  263. memset(&ib, 0, sizeof(ib));
  264. r = amdgpu_ib_get(adev, NULL, 256, &ib);
  265. if (r) {
  266. DRM_ERROR("amdgpu: failed to get ib (%ld).\n", r);
  267. goto err1;
  268. }
  269. ib.ptr[0] = PACKET3(PACKET3_SET_UCONFIG_REG, 1);
  270. ib.ptr[1] = ((scratch - PACKET3_SET_UCONFIG_REG_START));
  271. ib.ptr[2] = 0xDEADBEEF;
  272. ib.length_dw = 3;
  273. r = amdgpu_ib_schedule(ring, 1, &ib, NULL, &f);
  274. if (r)
  275. goto err2;
  276. r = dma_fence_wait_timeout(f, false, timeout);
  277. if (r == 0) {
  278. DRM_ERROR("amdgpu: IB test timed out.\n");
  279. r = -ETIMEDOUT;
  280. goto err2;
  281. } else if (r < 0) {
  282. DRM_ERROR("amdgpu: fence wait failed (%ld).\n", r);
  283. goto err2;
  284. }
  285. tmp = RREG32(scratch);
  286. if (tmp == 0xDEADBEEF) {
  287. DRM_DEBUG("ib test on ring %d succeeded\n", ring->idx);
  288. r = 0;
  289. } else {
  290. DRM_ERROR("amdgpu: ib test failed (scratch(0x%04X)=0x%08X)\n",
  291. scratch, tmp);
  292. r = -EINVAL;
  293. }
  294. err2:
  295. amdgpu_ib_free(adev, &ib, NULL);
  296. dma_fence_put(f);
  297. err1:
  298. amdgpu_gfx_scratch_free(adev, scratch);
  299. return r;
  300. }
  301. static void gfx_v9_0_free_microcode(struct amdgpu_device *adev)
  302. {
  303. release_firmware(adev->gfx.pfp_fw);
  304. adev->gfx.pfp_fw = NULL;
  305. release_firmware(adev->gfx.me_fw);
  306. adev->gfx.me_fw = NULL;
  307. release_firmware(adev->gfx.ce_fw);
  308. adev->gfx.ce_fw = NULL;
  309. release_firmware(adev->gfx.rlc_fw);
  310. adev->gfx.rlc_fw = NULL;
  311. release_firmware(adev->gfx.mec_fw);
  312. adev->gfx.mec_fw = NULL;
  313. release_firmware(adev->gfx.mec2_fw);
  314. adev->gfx.mec2_fw = NULL;
  315. kfree(adev->gfx.rlc.register_list_format);
  316. }
  317. static int gfx_v9_0_init_microcode(struct amdgpu_device *adev)
  318. {
  319. const char *chip_name;
  320. char fw_name[30];
  321. int err;
  322. struct amdgpu_firmware_info *info = NULL;
  323. const struct common_firmware_header *header = NULL;
  324. const struct gfx_firmware_header_v1_0 *cp_hdr;
  325. const struct rlc_firmware_header_v2_0 *rlc_hdr;
  326. unsigned int *tmp = NULL;
  327. unsigned int i = 0;
  328. DRM_DEBUG("\n");
  329. switch (adev->asic_type) {
  330. case CHIP_VEGA10:
  331. chip_name = "vega10";
  332. break;
  333. case CHIP_RAVEN:
  334. chip_name = "raven";
  335. break;
  336. default:
  337. BUG();
  338. }
  339. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_pfp.bin", chip_name);
  340. err = request_firmware(&adev->gfx.pfp_fw, fw_name, adev->dev);
  341. if (err)
  342. goto out;
  343. err = amdgpu_ucode_validate(adev->gfx.pfp_fw);
  344. if (err)
  345. goto out;
  346. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.pfp_fw->data;
  347. adev->gfx.pfp_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  348. adev->gfx.pfp_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  349. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_me.bin", chip_name);
  350. err = request_firmware(&adev->gfx.me_fw, fw_name, adev->dev);
  351. if (err)
  352. goto out;
  353. err = amdgpu_ucode_validate(adev->gfx.me_fw);
  354. if (err)
  355. goto out;
  356. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.me_fw->data;
  357. adev->gfx.me_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  358. adev->gfx.me_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  359. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_ce.bin", chip_name);
  360. err = request_firmware(&adev->gfx.ce_fw, fw_name, adev->dev);
  361. if (err)
  362. goto out;
  363. err = amdgpu_ucode_validate(adev->gfx.ce_fw);
  364. if (err)
  365. goto out;
  366. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.ce_fw->data;
  367. adev->gfx.ce_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  368. adev->gfx.ce_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  369. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_rlc.bin", chip_name);
  370. err = request_firmware(&adev->gfx.rlc_fw, fw_name, adev->dev);
  371. if (err)
  372. goto out;
  373. err = amdgpu_ucode_validate(adev->gfx.rlc_fw);
  374. rlc_hdr = (const struct rlc_firmware_header_v2_0 *)adev->gfx.rlc_fw->data;
  375. adev->gfx.rlc_fw_version = le32_to_cpu(rlc_hdr->header.ucode_version);
  376. adev->gfx.rlc_feature_version = le32_to_cpu(rlc_hdr->ucode_feature_version);
  377. adev->gfx.rlc.save_and_restore_offset =
  378. le32_to_cpu(rlc_hdr->save_and_restore_offset);
  379. adev->gfx.rlc.clear_state_descriptor_offset =
  380. le32_to_cpu(rlc_hdr->clear_state_descriptor_offset);
  381. adev->gfx.rlc.avail_scratch_ram_locations =
  382. le32_to_cpu(rlc_hdr->avail_scratch_ram_locations);
  383. adev->gfx.rlc.reg_restore_list_size =
  384. le32_to_cpu(rlc_hdr->reg_restore_list_size);
  385. adev->gfx.rlc.reg_list_format_start =
  386. le32_to_cpu(rlc_hdr->reg_list_format_start);
  387. adev->gfx.rlc.reg_list_format_separate_start =
  388. le32_to_cpu(rlc_hdr->reg_list_format_separate_start);
  389. adev->gfx.rlc.starting_offsets_start =
  390. le32_to_cpu(rlc_hdr->starting_offsets_start);
  391. adev->gfx.rlc.reg_list_format_size_bytes =
  392. le32_to_cpu(rlc_hdr->reg_list_format_size_bytes);
  393. adev->gfx.rlc.reg_list_size_bytes =
  394. le32_to_cpu(rlc_hdr->reg_list_size_bytes);
  395. adev->gfx.rlc.register_list_format =
  396. kmalloc(adev->gfx.rlc.reg_list_format_size_bytes +
  397. adev->gfx.rlc.reg_list_size_bytes, GFP_KERNEL);
  398. if (!adev->gfx.rlc.register_list_format) {
  399. err = -ENOMEM;
  400. goto out;
  401. }
  402. tmp = (unsigned int *)((uintptr_t)rlc_hdr +
  403. le32_to_cpu(rlc_hdr->reg_list_format_array_offset_bytes));
  404. for (i = 0 ; i < (rlc_hdr->reg_list_format_size_bytes >> 2); i++)
  405. adev->gfx.rlc.register_list_format[i] = le32_to_cpu(tmp[i]);
  406. adev->gfx.rlc.register_restore = adev->gfx.rlc.register_list_format + i;
  407. tmp = (unsigned int *)((uintptr_t)rlc_hdr +
  408. le32_to_cpu(rlc_hdr->reg_list_array_offset_bytes));
  409. for (i = 0 ; i < (rlc_hdr->reg_list_size_bytes >> 2); i++)
  410. adev->gfx.rlc.register_restore[i] = le32_to_cpu(tmp[i]);
  411. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mec.bin", chip_name);
  412. err = request_firmware(&adev->gfx.mec_fw, fw_name, adev->dev);
  413. if (err)
  414. goto out;
  415. err = amdgpu_ucode_validate(adev->gfx.mec_fw);
  416. if (err)
  417. goto out;
  418. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  419. adev->gfx.mec_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  420. adev->gfx.mec_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  421. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mec2.bin", chip_name);
  422. err = request_firmware(&adev->gfx.mec2_fw, fw_name, adev->dev);
  423. if (!err) {
  424. err = amdgpu_ucode_validate(adev->gfx.mec2_fw);
  425. if (err)
  426. goto out;
  427. cp_hdr = (const struct gfx_firmware_header_v1_0 *)
  428. adev->gfx.mec2_fw->data;
  429. adev->gfx.mec2_fw_version =
  430. le32_to_cpu(cp_hdr->header.ucode_version);
  431. adev->gfx.mec2_feature_version =
  432. le32_to_cpu(cp_hdr->ucode_feature_version);
  433. } else {
  434. err = 0;
  435. adev->gfx.mec2_fw = NULL;
  436. }
  437. if (adev->firmware.load_type == AMDGPU_FW_LOAD_PSP) {
  438. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_PFP];
  439. info->ucode_id = AMDGPU_UCODE_ID_CP_PFP;
  440. info->fw = adev->gfx.pfp_fw;
  441. header = (const struct common_firmware_header *)info->fw->data;
  442. adev->firmware.fw_size +=
  443. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  444. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_ME];
  445. info->ucode_id = AMDGPU_UCODE_ID_CP_ME;
  446. info->fw = adev->gfx.me_fw;
  447. header = (const struct common_firmware_header *)info->fw->data;
  448. adev->firmware.fw_size +=
  449. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  450. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_CE];
  451. info->ucode_id = AMDGPU_UCODE_ID_CP_CE;
  452. info->fw = adev->gfx.ce_fw;
  453. header = (const struct common_firmware_header *)info->fw->data;
  454. adev->firmware.fw_size +=
  455. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  456. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_RLC_G];
  457. info->ucode_id = AMDGPU_UCODE_ID_RLC_G;
  458. info->fw = adev->gfx.rlc_fw;
  459. header = (const struct common_firmware_header *)info->fw->data;
  460. adev->firmware.fw_size +=
  461. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  462. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_MEC1];
  463. info->ucode_id = AMDGPU_UCODE_ID_CP_MEC1;
  464. info->fw = adev->gfx.mec_fw;
  465. header = (const struct common_firmware_header *)info->fw->data;
  466. cp_hdr = (const struct gfx_firmware_header_v1_0 *)info->fw->data;
  467. adev->firmware.fw_size +=
  468. ALIGN(le32_to_cpu(header->ucode_size_bytes) - le32_to_cpu(cp_hdr->jt_size) * 4, PAGE_SIZE);
  469. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_MEC1_JT];
  470. info->ucode_id = AMDGPU_UCODE_ID_CP_MEC1_JT;
  471. info->fw = adev->gfx.mec_fw;
  472. adev->firmware.fw_size +=
  473. ALIGN(le32_to_cpu(cp_hdr->jt_size) * 4, PAGE_SIZE);
  474. if (adev->gfx.mec2_fw) {
  475. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_MEC2];
  476. info->ucode_id = AMDGPU_UCODE_ID_CP_MEC2;
  477. info->fw = adev->gfx.mec2_fw;
  478. header = (const struct common_firmware_header *)info->fw->data;
  479. cp_hdr = (const struct gfx_firmware_header_v1_0 *)info->fw->data;
  480. adev->firmware.fw_size +=
  481. ALIGN(le32_to_cpu(header->ucode_size_bytes) - le32_to_cpu(cp_hdr->jt_size) * 4, PAGE_SIZE);
  482. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_MEC2_JT];
  483. info->ucode_id = AMDGPU_UCODE_ID_CP_MEC2_JT;
  484. info->fw = adev->gfx.mec2_fw;
  485. adev->firmware.fw_size +=
  486. ALIGN(le32_to_cpu(cp_hdr->jt_size) * 4, PAGE_SIZE);
  487. }
  488. }
  489. out:
  490. if (err) {
  491. dev_err(adev->dev,
  492. "gfx9: Failed to load firmware \"%s\"\n",
  493. fw_name);
  494. release_firmware(adev->gfx.pfp_fw);
  495. adev->gfx.pfp_fw = NULL;
  496. release_firmware(adev->gfx.me_fw);
  497. adev->gfx.me_fw = NULL;
  498. release_firmware(adev->gfx.ce_fw);
  499. adev->gfx.ce_fw = NULL;
  500. release_firmware(adev->gfx.rlc_fw);
  501. adev->gfx.rlc_fw = NULL;
  502. release_firmware(adev->gfx.mec_fw);
  503. adev->gfx.mec_fw = NULL;
  504. release_firmware(adev->gfx.mec2_fw);
  505. adev->gfx.mec2_fw = NULL;
  506. }
  507. return err;
  508. }
  509. static u32 gfx_v9_0_get_csb_size(struct amdgpu_device *adev)
  510. {
  511. u32 count = 0;
  512. const struct cs_section_def *sect = NULL;
  513. const struct cs_extent_def *ext = NULL;
  514. /* begin clear state */
  515. count += 2;
  516. /* context control state */
  517. count += 3;
  518. for (sect = gfx9_cs_data; sect->section != NULL; ++sect) {
  519. for (ext = sect->section; ext->extent != NULL; ++ext) {
  520. if (sect->id == SECT_CONTEXT)
  521. count += 2 + ext->reg_count;
  522. else
  523. return 0;
  524. }
  525. }
  526. /* end clear state */
  527. count += 2;
  528. /* clear state */
  529. count += 2;
  530. return count;
  531. }
  532. static void gfx_v9_0_get_csb_buffer(struct amdgpu_device *adev,
  533. volatile u32 *buffer)
  534. {
  535. u32 count = 0, i;
  536. const struct cs_section_def *sect = NULL;
  537. const struct cs_extent_def *ext = NULL;
  538. if (adev->gfx.rlc.cs_data == NULL)
  539. return;
  540. if (buffer == NULL)
  541. return;
  542. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  543. buffer[count++] = cpu_to_le32(PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  544. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  545. buffer[count++] = cpu_to_le32(0x80000000);
  546. buffer[count++] = cpu_to_le32(0x80000000);
  547. for (sect = adev->gfx.rlc.cs_data; sect->section != NULL; ++sect) {
  548. for (ext = sect->section; ext->extent != NULL; ++ext) {
  549. if (sect->id == SECT_CONTEXT) {
  550. buffer[count++] =
  551. cpu_to_le32(PACKET3(PACKET3_SET_CONTEXT_REG, ext->reg_count));
  552. buffer[count++] = cpu_to_le32(ext->reg_index -
  553. PACKET3_SET_CONTEXT_REG_START);
  554. for (i = 0; i < ext->reg_count; i++)
  555. buffer[count++] = cpu_to_le32(ext->extent[i]);
  556. } else {
  557. return;
  558. }
  559. }
  560. }
  561. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  562. buffer[count++] = cpu_to_le32(PACKET3_PREAMBLE_END_CLEAR_STATE);
  563. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_CLEAR_STATE, 0));
  564. buffer[count++] = cpu_to_le32(0);
  565. }
  566. static void gfx_v9_0_init_lbpw(struct amdgpu_device *adev)
  567. {
  568. uint32_t data;
  569. /* set mmRLC_LB_THR_CONFIG_1/2/3/4 */
  570. WREG32_SOC15(GC, 0, mmRLC_LB_THR_CONFIG_1, 0x0000007F);
  571. WREG32_SOC15(GC, 0, mmRLC_LB_THR_CONFIG_2, 0x0333A5A7);
  572. WREG32_SOC15(GC, 0, mmRLC_LB_THR_CONFIG_3, 0x00000077);
  573. WREG32_SOC15(GC, 0, mmRLC_LB_THR_CONFIG_4, (0x30 | 0x40 << 8 | 0x02FA << 16));
  574. /* set mmRLC_LB_CNTR_INIT = 0x0000_0000 */
  575. WREG32_SOC15(GC, 0, mmRLC_LB_CNTR_INIT, 0x00000000);
  576. /* set mmRLC_LB_CNTR_MAX = 0x0000_0500 */
  577. WREG32_SOC15(GC, 0, mmRLC_LB_CNTR_MAX, 0x00000500);
  578. mutex_lock(&adev->grbm_idx_mutex);
  579. /* set mmRLC_LB_INIT_CU_MASK thru broadcast mode to enable all SE/SH*/
  580. gfx_v9_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  581. WREG32_SOC15(GC, 0, mmRLC_LB_INIT_CU_MASK, 0xffffffff);
  582. /* set mmRLC_LB_PARAMS = 0x003F_1006 */
  583. data = REG_SET_FIELD(0, RLC_LB_PARAMS, FIFO_SAMPLES, 0x0003);
  584. data |= REG_SET_FIELD(data, RLC_LB_PARAMS, PG_IDLE_SAMPLES, 0x0010);
  585. data |= REG_SET_FIELD(data, RLC_LB_PARAMS, PG_IDLE_SAMPLE_INTERVAL, 0x033F);
  586. WREG32_SOC15(GC, 0, mmRLC_LB_PARAMS, data);
  587. /* set mmRLC_GPM_GENERAL_7[31-16] = 0x00C0 */
  588. data = RREG32_SOC15(GC, 0, mmRLC_GPM_GENERAL_7);
  589. data &= 0x0000FFFF;
  590. data |= 0x00C00000;
  591. WREG32_SOC15(GC, 0, mmRLC_GPM_GENERAL_7, data);
  592. /* set RLC_LB_ALWAYS_ACTIVE_CU_MASK = 0xFFF */
  593. WREG32_SOC15(GC, 0, mmRLC_LB_ALWAYS_ACTIVE_CU_MASK, 0xFFF);
  594. /* set RLC_LB_CNTL = 0x8000_0095, 31 bit is reserved,
  595. * but used for RLC_LB_CNTL configuration */
  596. data = RLC_LB_CNTL__LB_CNT_SPIM_ACTIVE_MASK;
  597. data |= REG_SET_FIELD(data, RLC_LB_CNTL, CU_MASK_USED_OFF_HYST, 0x09);
  598. data |= REG_SET_FIELD(data, RLC_LB_CNTL, RESERVED, 0x80000);
  599. WREG32_SOC15(GC, 0, mmRLC_LB_CNTL, data);
  600. mutex_unlock(&adev->grbm_idx_mutex);
  601. }
  602. static void gfx_v9_0_enable_lbpw(struct amdgpu_device *adev, bool enable)
  603. {
  604. WREG32_FIELD15(GC, 0, RLC_LB_CNTL, LOAD_BALANCE_ENABLE, enable ? 1 : 0);
  605. }
  606. static void rv_init_cp_jump_table(struct amdgpu_device *adev)
  607. {
  608. const __le32 *fw_data;
  609. volatile u32 *dst_ptr;
  610. int me, i, max_me = 5;
  611. u32 bo_offset = 0;
  612. u32 table_offset, table_size;
  613. /* write the cp table buffer */
  614. dst_ptr = adev->gfx.rlc.cp_table_ptr;
  615. for (me = 0; me < max_me; me++) {
  616. if (me == 0) {
  617. const struct gfx_firmware_header_v1_0 *hdr =
  618. (const struct gfx_firmware_header_v1_0 *)adev->gfx.ce_fw->data;
  619. fw_data = (const __le32 *)
  620. (adev->gfx.ce_fw->data +
  621. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  622. table_offset = le32_to_cpu(hdr->jt_offset);
  623. table_size = le32_to_cpu(hdr->jt_size);
  624. } else if (me == 1) {
  625. const struct gfx_firmware_header_v1_0 *hdr =
  626. (const struct gfx_firmware_header_v1_0 *)adev->gfx.pfp_fw->data;
  627. fw_data = (const __le32 *)
  628. (adev->gfx.pfp_fw->data +
  629. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  630. table_offset = le32_to_cpu(hdr->jt_offset);
  631. table_size = le32_to_cpu(hdr->jt_size);
  632. } else if (me == 2) {
  633. const struct gfx_firmware_header_v1_0 *hdr =
  634. (const struct gfx_firmware_header_v1_0 *)adev->gfx.me_fw->data;
  635. fw_data = (const __le32 *)
  636. (adev->gfx.me_fw->data +
  637. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  638. table_offset = le32_to_cpu(hdr->jt_offset);
  639. table_size = le32_to_cpu(hdr->jt_size);
  640. } else if (me == 3) {
  641. const struct gfx_firmware_header_v1_0 *hdr =
  642. (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  643. fw_data = (const __le32 *)
  644. (adev->gfx.mec_fw->data +
  645. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  646. table_offset = le32_to_cpu(hdr->jt_offset);
  647. table_size = le32_to_cpu(hdr->jt_size);
  648. } else if (me == 4) {
  649. const struct gfx_firmware_header_v1_0 *hdr =
  650. (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec2_fw->data;
  651. fw_data = (const __le32 *)
  652. (adev->gfx.mec2_fw->data +
  653. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  654. table_offset = le32_to_cpu(hdr->jt_offset);
  655. table_size = le32_to_cpu(hdr->jt_size);
  656. }
  657. for (i = 0; i < table_size; i ++) {
  658. dst_ptr[bo_offset + i] =
  659. cpu_to_le32(le32_to_cpu(fw_data[table_offset + i]));
  660. }
  661. bo_offset += table_size;
  662. }
  663. }
  664. static void gfx_v9_0_rlc_fini(struct amdgpu_device *adev)
  665. {
  666. /* clear state block */
  667. amdgpu_bo_free_kernel(&adev->gfx.rlc.clear_state_obj,
  668. &adev->gfx.rlc.clear_state_gpu_addr,
  669. (void **)&adev->gfx.rlc.cs_ptr);
  670. /* jump table block */
  671. amdgpu_bo_free_kernel(&adev->gfx.rlc.cp_table_obj,
  672. &adev->gfx.rlc.cp_table_gpu_addr,
  673. (void **)&adev->gfx.rlc.cp_table_ptr);
  674. }
  675. static int gfx_v9_0_rlc_init(struct amdgpu_device *adev)
  676. {
  677. volatile u32 *dst_ptr;
  678. u32 dws;
  679. const struct cs_section_def *cs_data;
  680. int r;
  681. adev->gfx.rlc.cs_data = gfx9_cs_data;
  682. cs_data = adev->gfx.rlc.cs_data;
  683. if (cs_data) {
  684. /* clear state block */
  685. adev->gfx.rlc.clear_state_size = dws = gfx_v9_0_get_csb_size(adev);
  686. r = amdgpu_bo_create_reserved(adev, dws * 4, PAGE_SIZE,
  687. AMDGPU_GEM_DOMAIN_VRAM,
  688. &adev->gfx.rlc.clear_state_obj,
  689. &adev->gfx.rlc.clear_state_gpu_addr,
  690. (void **)&adev->gfx.rlc.cs_ptr);
  691. if (r) {
  692. dev_err(adev->dev, "(%d) failed to create rlc csb bo\n",
  693. r);
  694. gfx_v9_0_rlc_fini(adev);
  695. return r;
  696. }
  697. /* set up the cs buffer */
  698. dst_ptr = adev->gfx.rlc.cs_ptr;
  699. gfx_v9_0_get_csb_buffer(adev, dst_ptr);
  700. amdgpu_bo_kunmap(adev->gfx.rlc.clear_state_obj);
  701. amdgpu_bo_unreserve(adev->gfx.rlc.clear_state_obj);
  702. }
  703. if (adev->asic_type == CHIP_RAVEN) {
  704. /* TODO: double check the cp_table_size for RV */
  705. adev->gfx.rlc.cp_table_size = ALIGN(96 * 5 * 4, 2048) + (64 * 1024); /* JT + GDS */
  706. r = amdgpu_bo_create_reserved(adev, adev->gfx.rlc.cp_table_size,
  707. PAGE_SIZE, AMDGPU_GEM_DOMAIN_VRAM,
  708. &adev->gfx.rlc.cp_table_obj,
  709. &adev->gfx.rlc.cp_table_gpu_addr,
  710. (void **)&adev->gfx.rlc.cp_table_ptr);
  711. if (r) {
  712. dev_err(adev->dev,
  713. "(%d) failed to create cp table bo\n", r);
  714. gfx_v9_0_rlc_fini(adev);
  715. return r;
  716. }
  717. rv_init_cp_jump_table(adev);
  718. amdgpu_bo_kunmap(adev->gfx.rlc.cp_table_obj);
  719. amdgpu_bo_unreserve(adev->gfx.rlc.cp_table_obj);
  720. gfx_v9_0_init_lbpw(adev);
  721. }
  722. return 0;
  723. }
  724. static void gfx_v9_0_mec_fini(struct amdgpu_device *adev)
  725. {
  726. amdgpu_bo_free_kernel(&adev->gfx.mec.hpd_eop_obj, NULL, NULL);
  727. amdgpu_bo_free_kernel(&adev->gfx.mec.mec_fw_obj, NULL, NULL);
  728. }
  729. static int gfx_v9_0_mec_init(struct amdgpu_device *adev)
  730. {
  731. int r;
  732. u32 *hpd;
  733. const __le32 *fw_data;
  734. unsigned fw_size;
  735. u32 *fw;
  736. size_t mec_hpd_size;
  737. const struct gfx_firmware_header_v1_0 *mec_hdr;
  738. bitmap_zero(adev->gfx.mec.queue_bitmap, AMDGPU_MAX_COMPUTE_QUEUES);
  739. /* take ownership of the relevant compute queues */
  740. amdgpu_gfx_compute_queue_acquire(adev);
  741. mec_hpd_size = adev->gfx.num_compute_rings * GFX9_MEC_HPD_SIZE;
  742. r = amdgpu_bo_create_reserved(adev, mec_hpd_size, PAGE_SIZE,
  743. AMDGPU_GEM_DOMAIN_GTT,
  744. &adev->gfx.mec.hpd_eop_obj,
  745. &adev->gfx.mec.hpd_eop_gpu_addr,
  746. (void **)&hpd);
  747. if (r) {
  748. dev_warn(adev->dev, "(%d) create HDP EOP bo failed\n", r);
  749. gfx_v9_0_mec_fini(adev);
  750. return r;
  751. }
  752. memset(hpd, 0, adev->gfx.mec.hpd_eop_obj->tbo.mem.size);
  753. amdgpu_bo_kunmap(adev->gfx.mec.hpd_eop_obj);
  754. amdgpu_bo_unreserve(adev->gfx.mec.hpd_eop_obj);
  755. mec_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  756. fw_data = (const __le32 *)
  757. (adev->gfx.mec_fw->data +
  758. le32_to_cpu(mec_hdr->header.ucode_array_offset_bytes));
  759. fw_size = le32_to_cpu(mec_hdr->header.ucode_size_bytes) / 4;
  760. r = amdgpu_bo_create_reserved(adev, mec_hdr->header.ucode_size_bytes,
  761. PAGE_SIZE, AMDGPU_GEM_DOMAIN_GTT,
  762. &adev->gfx.mec.mec_fw_obj,
  763. &adev->gfx.mec.mec_fw_gpu_addr,
  764. (void **)&fw);
  765. if (r) {
  766. dev_warn(adev->dev, "(%d) create mec firmware bo failed\n", r);
  767. gfx_v9_0_mec_fini(adev);
  768. return r;
  769. }
  770. memcpy(fw, fw_data, fw_size);
  771. amdgpu_bo_kunmap(adev->gfx.mec.mec_fw_obj);
  772. amdgpu_bo_unreserve(adev->gfx.mec.mec_fw_obj);
  773. return 0;
  774. }
  775. static uint32_t wave_read_ind(struct amdgpu_device *adev, uint32_t simd, uint32_t wave, uint32_t address)
  776. {
  777. WREG32_SOC15(GC, 0, mmSQ_IND_INDEX,
  778. (wave << SQ_IND_INDEX__WAVE_ID__SHIFT) |
  779. (simd << SQ_IND_INDEX__SIMD_ID__SHIFT) |
  780. (address << SQ_IND_INDEX__INDEX__SHIFT) |
  781. (SQ_IND_INDEX__FORCE_READ_MASK));
  782. return RREG32_SOC15(GC, 0, mmSQ_IND_DATA);
  783. }
  784. static void wave_read_regs(struct amdgpu_device *adev, uint32_t simd,
  785. uint32_t wave, uint32_t thread,
  786. uint32_t regno, uint32_t num, uint32_t *out)
  787. {
  788. WREG32_SOC15(GC, 0, mmSQ_IND_INDEX,
  789. (wave << SQ_IND_INDEX__WAVE_ID__SHIFT) |
  790. (simd << SQ_IND_INDEX__SIMD_ID__SHIFT) |
  791. (regno << SQ_IND_INDEX__INDEX__SHIFT) |
  792. (thread << SQ_IND_INDEX__THREAD_ID__SHIFT) |
  793. (SQ_IND_INDEX__FORCE_READ_MASK) |
  794. (SQ_IND_INDEX__AUTO_INCR_MASK));
  795. while (num--)
  796. *(out++) = RREG32_SOC15(GC, 0, mmSQ_IND_DATA);
  797. }
  798. static void gfx_v9_0_read_wave_data(struct amdgpu_device *adev, uint32_t simd, uint32_t wave, uint32_t *dst, int *no_fields)
  799. {
  800. /* type 1 wave data */
  801. dst[(*no_fields)++] = 1;
  802. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_STATUS);
  803. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_PC_LO);
  804. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_PC_HI);
  805. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_EXEC_LO);
  806. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_EXEC_HI);
  807. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_HW_ID);
  808. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_INST_DW0);
  809. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_INST_DW1);
  810. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_GPR_ALLOC);
  811. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_LDS_ALLOC);
  812. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TRAPSTS);
  813. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_IB_STS);
  814. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_IB_DBG0);
  815. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_M0);
  816. }
  817. static void gfx_v9_0_read_wave_sgprs(struct amdgpu_device *adev, uint32_t simd,
  818. uint32_t wave, uint32_t start,
  819. uint32_t size, uint32_t *dst)
  820. {
  821. wave_read_regs(
  822. adev, simd, wave, 0,
  823. start + SQIND_WAVE_SGPRS_OFFSET, size, dst);
  824. }
  825. static void gfx_v9_0_read_wave_vgprs(struct amdgpu_device *adev, uint32_t simd,
  826. uint32_t wave, uint32_t thread,
  827. uint32_t start, uint32_t size,
  828. uint32_t *dst)
  829. {
  830. wave_read_regs(
  831. adev, simd, wave, thread,
  832. start + SQIND_WAVE_VGPRS_OFFSET, size, dst);
  833. }
  834. static const struct amdgpu_gfx_funcs gfx_v9_0_gfx_funcs = {
  835. .get_gpu_clock_counter = &gfx_v9_0_get_gpu_clock_counter,
  836. .select_se_sh = &gfx_v9_0_select_se_sh,
  837. .read_wave_data = &gfx_v9_0_read_wave_data,
  838. .read_wave_sgprs = &gfx_v9_0_read_wave_sgprs,
  839. .read_wave_vgprs = &gfx_v9_0_read_wave_vgprs,
  840. };
  841. static void gfx_v9_0_gpu_early_init(struct amdgpu_device *adev)
  842. {
  843. u32 gb_addr_config;
  844. adev->gfx.funcs = &gfx_v9_0_gfx_funcs;
  845. switch (adev->asic_type) {
  846. case CHIP_VEGA10:
  847. adev->gfx.config.max_hw_contexts = 8;
  848. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  849. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  850. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  851. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x4C0;
  852. gb_addr_config = VEGA10_GB_ADDR_CONFIG_GOLDEN;
  853. break;
  854. case CHIP_RAVEN:
  855. adev->gfx.config.max_hw_contexts = 8;
  856. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  857. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  858. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  859. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x4C0;
  860. gb_addr_config = RAVEN_GB_ADDR_CONFIG_GOLDEN;
  861. break;
  862. default:
  863. BUG();
  864. break;
  865. }
  866. adev->gfx.config.gb_addr_config = gb_addr_config;
  867. adev->gfx.config.gb_addr_config_fields.num_pipes = 1 <<
  868. REG_GET_FIELD(
  869. adev->gfx.config.gb_addr_config,
  870. GB_ADDR_CONFIG,
  871. NUM_PIPES);
  872. adev->gfx.config.max_tile_pipes =
  873. adev->gfx.config.gb_addr_config_fields.num_pipes;
  874. adev->gfx.config.gb_addr_config_fields.num_banks = 1 <<
  875. REG_GET_FIELD(
  876. adev->gfx.config.gb_addr_config,
  877. GB_ADDR_CONFIG,
  878. NUM_BANKS);
  879. adev->gfx.config.gb_addr_config_fields.max_compress_frags = 1 <<
  880. REG_GET_FIELD(
  881. adev->gfx.config.gb_addr_config,
  882. GB_ADDR_CONFIG,
  883. MAX_COMPRESSED_FRAGS);
  884. adev->gfx.config.gb_addr_config_fields.num_rb_per_se = 1 <<
  885. REG_GET_FIELD(
  886. adev->gfx.config.gb_addr_config,
  887. GB_ADDR_CONFIG,
  888. NUM_RB_PER_SE);
  889. adev->gfx.config.gb_addr_config_fields.num_se = 1 <<
  890. REG_GET_FIELD(
  891. adev->gfx.config.gb_addr_config,
  892. GB_ADDR_CONFIG,
  893. NUM_SHADER_ENGINES);
  894. adev->gfx.config.gb_addr_config_fields.pipe_interleave_size = 1 << (8 +
  895. REG_GET_FIELD(
  896. adev->gfx.config.gb_addr_config,
  897. GB_ADDR_CONFIG,
  898. PIPE_INTERLEAVE_SIZE));
  899. }
  900. static int gfx_v9_0_ngg_create_buf(struct amdgpu_device *adev,
  901. struct amdgpu_ngg_buf *ngg_buf,
  902. int size_se,
  903. int default_size_se)
  904. {
  905. int r;
  906. if (size_se < 0) {
  907. dev_err(adev->dev, "Buffer size is invalid: %d\n", size_se);
  908. return -EINVAL;
  909. }
  910. size_se = size_se ? size_se : default_size_se;
  911. ngg_buf->size = size_se * adev->gfx.config.max_shader_engines;
  912. r = amdgpu_bo_create_kernel(adev, ngg_buf->size,
  913. PAGE_SIZE, AMDGPU_GEM_DOMAIN_VRAM,
  914. &ngg_buf->bo,
  915. &ngg_buf->gpu_addr,
  916. NULL);
  917. if (r) {
  918. dev_err(adev->dev, "(%d) failed to create NGG buffer\n", r);
  919. return r;
  920. }
  921. ngg_buf->bo_size = amdgpu_bo_size(ngg_buf->bo);
  922. return r;
  923. }
  924. static int gfx_v9_0_ngg_fini(struct amdgpu_device *adev)
  925. {
  926. int i;
  927. for (i = 0; i < NGG_BUF_MAX; i++)
  928. amdgpu_bo_free_kernel(&adev->gfx.ngg.buf[i].bo,
  929. &adev->gfx.ngg.buf[i].gpu_addr,
  930. NULL);
  931. memset(&adev->gfx.ngg.buf[0], 0,
  932. sizeof(struct amdgpu_ngg_buf) * NGG_BUF_MAX);
  933. adev->gfx.ngg.init = false;
  934. return 0;
  935. }
  936. static int gfx_v9_0_ngg_init(struct amdgpu_device *adev)
  937. {
  938. int r;
  939. if (!amdgpu_ngg || adev->gfx.ngg.init == true)
  940. return 0;
  941. /* GDS reserve memory: 64 bytes alignment */
  942. adev->gfx.ngg.gds_reserve_size = ALIGN(5 * 4, 0x40);
  943. adev->gds.mem.total_size -= adev->gfx.ngg.gds_reserve_size;
  944. adev->gds.mem.gfx_partition_size -= adev->gfx.ngg.gds_reserve_size;
  945. adev->gfx.ngg.gds_reserve_addr = SOC15_REG_OFFSET(GC, 0, mmGDS_VMID0_BASE);
  946. adev->gfx.ngg.gds_reserve_addr += adev->gds.mem.gfx_partition_size;
  947. /* Primitive Buffer */
  948. r = gfx_v9_0_ngg_create_buf(adev, &adev->gfx.ngg.buf[NGG_PRIM],
  949. amdgpu_prim_buf_per_se,
  950. 64 * 1024);
  951. if (r) {
  952. dev_err(adev->dev, "Failed to create Primitive Buffer\n");
  953. goto err;
  954. }
  955. /* Position Buffer */
  956. r = gfx_v9_0_ngg_create_buf(adev, &adev->gfx.ngg.buf[NGG_POS],
  957. amdgpu_pos_buf_per_se,
  958. 256 * 1024);
  959. if (r) {
  960. dev_err(adev->dev, "Failed to create Position Buffer\n");
  961. goto err;
  962. }
  963. /* Control Sideband */
  964. r = gfx_v9_0_ngg_create_buf(adev, &adev->gfx.ngg.buf[NGG_CNTL],
  965. amdgpu_cntl_sb_buf_per_se,
  966. 256);
  967. if (r) {
  968. dev_err(adev->dev, "Failed to create Control Sideband Buffer\n");
  969. goto err;
  970. }
  971. /* Parameter Cache, not created by default */
  972. if (amdgpu_param_buf_per_se <= 0)
  973. goto out;
  974. r = gfx_v9_0_ngg_create_buf(adev, &adev->gfx.ngg.buf[NGG_PARAM],
  975. amdgpu_param_buf_per_se,
  976. 512 * 1024);
  977. if (r) {
  978. dev_err(adev->dev, "Failed to create Parameter Cache\n");
  979. goto err;
  980. }
  981. out:
  982. adev->gfx.ngg.init = true;
  983. return 0;
  984. err:
  985. gfx_v9_0_ngg_fini(adev);
  986. return r;
  987. }
  988. static int gfx_v9_0_ngg_en(struct amdgpu_device *adev)
  989. {
  990. struct amdgpu_ring *ring = &adev->gfx.gfx_ring[0];
  991. int r;
  992. u32 data, base;
  993. if (!amdgpu_ngg)
  994. return 0;
  995. /* Program buffer size */
  996. data = REG_SET_FIELD(0, WD_BUF_RESOURCE_1, INDEX_BUF_SIZE,
  997. adev->gfx.ngg.buf[NGG_PRIM].size >> 8);
  998. data = REG_SET_FIELD(data, WD_BUF_RESOURCE_1, POS_BUF_SIZE,
  999. adev->gfx.ngg.buf[NGG_POS].size >> 8);
  1000. WREG32_SOC15(GC, 0, mmWD_BUF_RESOURCE_1, data);
  1001. data = REG_SET_FIELD(0, WD_BUF_RESOURCE_2, CNTL_SB_BUF_SIZE,
  1002. adev->gfx.ngg.buf[NGG_CNTL].size >> 8);
  1003. data = REG_SET_FIELD(data, WD_BUF_RESOURCE_2, PARAM_BUF_SIZE,
  1004. adev->gfx.ngg.buf[NGG_PARAM].size >> 10);
  1005. WREG32_SOC15(GC, 0, mmWD_BUF_RESOURCE_2, data);
  1006. /* Program buffer base address */
  1007. base = lower_32_bits(adev->gfx.ngg.buf[NGG_PRIM].gpu_addr);
  1008. data = REG_SET_FIELD(0, WD_INDEX_BUF_BASE, BASE, base);
  1009. WREG32_SOC15(GC, 0, mmWD_INDEX_BUF_BASE, data);
  1010. base = upper_32_bits(adev->gfx.ngg.buf[NGG_PRIM].gpu_addr);
  1011. data = REG_SET_FIELD(0, WD_INDEX_BUF_BASE_HI, BASE_HI, base);
  1012. WREG32_SOC15(GC, 0, mmWD_INDEX_BUF_BASE_HI, data);
  1013. base = lower_32_bits(adev->gfx.ngg.buf[NGG_POS].gpu_addr);
  1014. data = REG_SET_FIELD(0, WD_POS_BUF_BASE, BASE, base);
  1015. WREG32_SOC15(GC, 0, mmWD_POS_BUF_BASE, data);
  1016. base = upper_32_bits(adev->gfx.ngg.buf[NGG_POS].gpu_addr);
  1017. data = REG_SET_FIELD(0, WD_POS_BUF_BASE_HI, BASE_HI, base);
  1018. WREG32_SOC15(GC, 0, mmWD_POS_BUF_BASE_HI, data);
  1019. base = lower_32_bits(adev->gfx.ngg.buf[NGG_CNTL].gpu_addr);
  1020. data = REG_SET_FIELD(0, WD_CNTL_SB_BUF_BASE, BASE, base);
  1021. WREG32_SOC15(GC, 0, mmWD_CNTL_SB_BUF_BASE, data);
  1022. base = upper_32_bits(adev->gfx.ngg.buf[NGG_CNTL].gpu_addr);
  1023. data = REG_SET_FIELD(0, WD_CNTL_SB_BUF_BASE_HI, BASE_HI, base);
  1024. WREG32_SOC15(GC, 0, mmWD_CNTL_SB_BUF_BASE_HI, data);
  1025. /* Clear GDS reserved memory */
  1026. r = amdgpu_ring_alloc(ring, 17);
  1027. if (r) {
  1028. DRM_ERROR("amdgpu: NGG failed to lock ring %d (%d).\n",
  1029. ring->idx, r);
  1030. return r;
  1031. }
  1032. gfx_v9_0_write_data_to_reg(ring, 0, false,
  1033. SOC15_REG_OFFSET(GC, 0, mmGDS_VMID0_SIZE),
  1034. (adev->gds.mem.total_size +
  1035. adev->gfx.ngg.gds_reserve_size) >>
  1036. AMDGPU_GDS_SHIFT);
  1037. amdgpu_ring_write(ring, PACKET3(PACKET3_DMA_DATA, 5));
  1038. amdgpu_ring_write(ring, (PACKET3_DMA_DATA_CP_SYNC |
  1039. PACKET3_DMA_DATA_SRC_SEL(2)));
  1040. amdgpu_ring_write(ring, 0);
  1041. amdgpu_ring_write(ring, 0);
  1042. amdgpu_ring_write(ring, adev->gfx.ngg.gds_reserve_addr);
  1043. amdgpu_ring_write(ring, 0);
  1044. amdgpu_ring_write(ring, adev->gfx.ngg.gds_reserve_size);
  1045. gfx_v9_0_write_data_to_reg(ring, 0, false,
  1046. SOC15_REG_OFFSET(GC, 0, mmGDS_VMID0_SIZE), 0);
  1047. amdgpu_ring_commit(ring);
  1048. return 0;
  1049. }
  1050. static int gfx_v9_0_compute_ring_init(struct amdgpu_device *adev, int ring_id,
  1051. int mec, int pipe, int queue)
  1052. {
  1053. int r;
  1054. unsigned irq_type;
  1055. struct amdgpu_ring *ring = &adev->gfx.compute_ring[ring_id];
  1056. ring = &adev->gfx.compute_ring[ring_id];
  1057. /* mec0 is me1 */
  1058. ring->me = mec + 1;
  1059. ring->pipe = pipe;
  1060. ring->queue = queue;
  1061. ring->ring_obj = NULL;
  1062. ring->use_doorbell = true;
  1063. ring->doorbell_index = (AMDGPU_DOORBELL_MEC_RING0 + ring_id) << 1;
  1064. ring->eop_gpu_addr = adev->gfx.mec.hpd_eop_gpu_addr
  1065. + (ring_id * GFX9_MEC_HPD_SIZE);
  1066. sprintf(ring->name, "comp_%d.%d.%d", ring->me, ring->pipe, ring->queue);
  1067. irq_type = AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP
  1068. + ((ring->me - 1) * adev->gfx.mec.num_pipe_per_mec)
  1069. + ring->pipe;
  1070. /* type-2 packets are deprecated on MEC, use type-3 instead */
  1071. r = amdgpu_ring_init(adev, ring, 1024,
  1072. &adev->gfx.eop_irq, irq_type);
  1073. if (r)
  1074. return r;
  1075. return 0;
  1076. }
  1077. static int gfx_v9_0_sw_init(void *handle)
  1078. {
  1079. int i, j, k, r, ring_id;
  1080. struct amdgpu_ring *ring;
  1081. struct amdgpu_kiq *kiq;
  1082. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1083. switch (adev->asic_type) {
  1084. case CHIP_VEGA10:
  1085. case CHIP_RAVEN:
  1086. adev->gfx.mec.num_mec = 2;
  1087. break;
  1088. default:
  1089. adev->gfx.mec.num_mec = 1;
  1090. break;
  1091. }
  1092. adev->gfx.mec.num_pipe_per_mec = 4;
  1093. adev->gfx.mec.num_queue_per_pipe = 8;
  1094. /* KIQ event */
  1095. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_GRBM_CP, 178, &adev->gfx.kiq.irq);
  1096. if (r)
  1097. return r;
  1098. /* EOP Event */
  1099. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_GRBM_CP, 181, &adev->gfx.eop_irq);
  1100. if (r)
  1101. return r;
  1102. /* Privileged reg */
  1103. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_GRBM_CP, 184,
  1104. &adev->gfx.priv_reg_irq);
  1105. if (r)
  1106. return r;
  1107. /* Privileged inst */
  1108. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_GRBM_CP, 185,
  1109. &adev->gfx.priv_inst_irq);
  1110. if (r)
  1111. return r;
  1112. adev->gfx.gfx_current_status = AMDGPU_GFX_NORMAL_MODE;
  1113. gfx_v9_0_scratch_init(adev);
  1114. r = gfx_v9_0_init_microcode(adev);
  1115. if (r) {
  1116. DRM_ERROR("Failed to load gfx firmware!\n");
  1117. return r;
  1118. }
  1119. r = gfx_v9_0_rlc_init(adev);
  1120. if (r) {
  1121. DRM_ERROR("Failed to init rlc BOs!\n");
  1122. return r;
  1123. }
  1124. r = gfx_v9_0_mec_init(adev);
  1125. if (r) {
  1126. DRM_ERROR("Failed to init MEC BOs!\n");
  1127. return r;
  1128. }
  1129. /* set up the gfx ring */
  1130. for (i = 0; i < adev->gfx.num_gfx_rings; i++) {
  1131. ring = &adev->gfx.gfx_ring[i];
  1132. ring->ring_obj = NULL;
  1133. if (!i)
  1134. sprintf(ring->name, "gfx");
  1135. else
  1136. sprintf(ring->name, "gfx_%d", i);
  1137. ring->use_doorbell = true;
  1138. ring->doorbell_index = AMDGPU_DOORBELL64_GFX_RING0 << 1;
  1139. r = amdgpu_ring_init(adev, ring, 1024,
  1140. &adev->gfx.eop_irq, AMDGPU_CP_IRQ_GFX_EOP);
  1141. if (r)
  1142. return r;
  1143. }
  1144. /* set up the compute queues - allocate horizontally across pipes */
  1145. ring_id = 0;
  1146. for (i = 0; i < adev->gfx.mec.num_mec; ++i) {
  1147. for (j = 0; j < adev->gfx.mec.num_queue_per_pipe; j++) {
  1148. for (k = 0; k < adev->gfx.mec.num_pipe_per_mec; k++) {
  1149. if (!amdgpu_gfx_is_mec_queue_enabled(adev, i, k, j))
  1150. continue;
  1151. r = gfx_v9_0_compute_ring_init(adev,
  1152. ring_id,
  1153. i, k, j);
  1154. if (r)
  1155. return r;
  1156. ring_id++;
  1157. }
  1158. }
  1159. }
  1160. r = amdgpu_gfx_kiq_init(adev, GFX9_MEC_HPD_SIZE);
  1161. if (r) {
  1162. DRM_ERROR("Failed to init KIQ BOs!\n");
  1163. return r;
  1164. }
  1165. kiq = &adev->gfx.kiq;
  1166. r = amdgpu_gfx_kiq_init_ring(adev, &kiq->ring, &kiq->irq);
  1167. if (r)
  1168. return r;
  1169. /* create MQD for all compute queues as wel as KIQ for SRIOV case */
  1170. r = amdgpu_gfx_compute_mqd_sw_init(adev, sizeof(struct v9_mqd_allocation));
  1171. if (r)
  1172. return r;
  1173. /* reserve GDS, GWS and OA resource for gfx */
  1174. r = amdgpu_bo_create_kernel(adev, adev->gds.mem.gfx_partition_size,
  1175. PAGE_SIZE, AMDGPU_GEM_DOMAIN_GDS,
  1176. &adev->gds.gds_gfx_bo, NULL, NULL);
  1177. if (r)
  1178. return r;
  1179. r = amdgpu_bo_create_kernel(adev, adev->gds.gws.gfx_partition_size,
  1180. PAGE_SIZE, AMDGPU_GEM_DOMAIN_GWS,
  1181. &adev->gds.gws_gfx_bo, NULL, NULL);
  1182. if (r)
  1183. return r;
  1184. r = amdgpu_bo_create_kernel(adev, adev->gds.oa.gfx_partition_size,
  1185. PAGE_SIZE, AMDGPU_GEM_DOMAIN_OA,
  1186. &adev->gds.oa_gfx_bo, NULL, NULL);
  1187. if (r)
  1188. return r;
  1189. adev->gfx.ce_ram_size = 0x8000;
  1190. gfx_v9_0_gpu_early_init(adev);
  1191. r = gfx_v9_0_ngg_init(adev);
  1192. if (r)
  1193. return r;
  1194. return 0;
  1195. }
  1196. static int gfx_v9_0_sw_fini(void *handle)
  1197. {
  1198. int i;
  1199. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1200. amdgpu_bo_free_kernel(&adev->gds.oa_gfx_bo, NULL, NULL);
  1201. amdgpu_bo_free_kernel(&adev->gds.gws_gfx_bo, NULL, NULL);
  1202. amdgpu_bo_free_kernel(&adev->gds.gds_gfx_bo, NULL, NULL);
  1203. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  1204. amdgpu_ring_fini(&adev->gfx.gfx_ring[i]);
  1205. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  1206. amdgpu_ring_fini(&adev->gfx.compute_ring[i]);
  1207. amdgpu_gfx_compute_mqd_sw_fini(adev);
  1208. amdgpu_gfx_kiq_free_ring(&adev->gfx.kiq.ring, &adev->gfx.kiq.irq);
  1209. amdgpu_gfx_kiq_fini(adev);
  1210. gfx_v9_0_mec_fini(adev);
  1211. gfx_v9_0_ngg_fini(adev);
  1212. amdgpu_bo_free_kernel(&adev->gfx.rlc.clear_state_obj,
  1213. &adev->gfx.rlc.clear_state_gpu_addr,
  1214. (void **)&adev->gfx.rlc.cs_ptr);
  1215. if (adev->asic_type == CHIP_RAVEN) {
  1216. amdgpu_bo_free_kernel(&adev->gfx.rlc.cp_table_obj,
  1217. &adev->gfx.rlc.cp_table_gpu_addr,
  1218. (void **)&adev->gfx.rlc.cp_table_ptr);
  1219. }
  1220. gfx_v9_0_free_microcode(adev);
  1221. return 0;
  1222. }
  1223. static void gfx_v9_0_tiling_mode_table_init(struct amdgpu_device *adev)
  1224. {
  1225. /* TODO */
  1226. }
  1227. static void gfx_v9_0_select_se_sh(struct amdgpu_device *adev, u32 se_num, u32 sh_num, u32 instance)
  1228. {
  1229. u32 data;
  1230. if (instance == 0xffffffff)
  1231. data = REG_SET_FIELD(0, GRBM_GFX_INDEX, INSTANCE_BROADCAST_WRITES, 1);
  1232. else
  1233. data = REG_SET_FIELD(0, GRBM_GFX_INDEX, INSTANCE_INDEX, instance);
  1234. if (se_num == 0xffffffff)
  1235. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_BROADCAST_WRITES, 1);
  1236. else
  1237. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_INDEX, se_num);
  1238. if (sh_num == 0xffffffff)
  1239. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_BROADCAST_WRITES, 1);
  1240. else
  1241. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_INDEX, sh_num);
  1242. WREG32_SOC15(GC, 0, mmGRBM_GFX_INDEX, data);
  1243. }
  1244. static u32 gfx_v9_0_get_rb_active_bitmap(struct amdgpu_device *adev)
  1245. {
  1246. u32 data, mask;
  1247. data = RREG32_SOC15(GC, 0, mmCC_RB_BACKEND_DISABLE);
  1248. data |= RREG32_SOC15(GC, 0, mmGC_USER_RB_BACKEND_DISABLE);
  1249. data &= CC_RB_BACKEND_DISABLE__BACKEND_DISABLE_MASK;
  1250. data >>= GC_USER_RB_BACKEND_DISABLE__BACKEND_DISABLE__SHIFT;
  1251. mask = amdgpu_gfx_create_bitmask(adev->gfx.config.max_backends_per_se /
  1252. adev->gfx.config.max_sh_per_se);
  1253. return (~data) & mask;
  1254. }
  1255. static void gfx_v9_0_setup_rb(struct amdgpu_device *adev)
  1256. {
  1257. int i, j;
  1258. u32 data;
  1259. u32 active_rbs = 0;
  1260. u32 rb_bitmap_width_per_sh = adev->gfx.config.max_backends_per_se /
  1261. adev->gfx.config.max_sh_per_se;
  1262. mutex_lock(&adev->grbm_idx_mutex);
  1263. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  1264. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  1265. gfx_v9_0_select_se_sh(adev, i, j, 0xffffffff);
  1266. data = gfx_v9_0_get_rb_active_bitmap(adev);
  1267. active_rbs |= data << ((i * adev->gfx.config.max_sh_per_se + j) *
  1268. rb_bitmap_width_per_sh);
  1269. }
  1270. }
  1271. gfx_v9_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  1272. mutex_unlock(&adev->grbm_idx_mutex);
  1273. adev->gfx.config.backend_enable_mask = active_rbs;
  1274. adev->gfx.config.num_rbs = hweight32(active_rbs);
  1275. }
  1276. #define DEFAULT_SH_MEM_BASES (0x6000)
  1277. #define FIRST_COMPUTE_VMID (8)
  1278. #define LAST_COMPUTE_VMID (16)
  1279. static void gfx_v9_0_init_compute_vmid(struct amdgpu_device *adev)
  1280. {
  1281. int i;
  1282. uint32_t sh_mem_config;
  1283. uint32_t sh_mem_bases;
  1284. /*
  1285. * Configure apertures:
  1286. * LDS: 0x60000000'00000000 - 0x60000001'00000000 (4GB)
  1287. * Scratch: 0x60000001'00000000 - 0x60000002'00000000 (4GB)
  1288. * GPUVM: 0x60010000'00000000 - 0x60020000'00000000 (1TB)
  1289. */
  1290. sh_mem_bases = DEFAULT_SH_MEM_BASES | (DEFAULT_SH_MEM_BASES << 16);
  1291. sh_mem_config = SH_MEM_ADDRESS_MODE_64 |
  1292. SH_MEM_ALIGNMENT_MODE_UNALIGNED <<
  1293. SH_MEM_CONFIG__ALIGNMENT_MODE__SHIFT;
  1294. mutex_lock(&adev->srbm_mutex);
  1295. for (i = FIRST_COMPUTE_VMID; i < LAST_COMPUTE_VMID; i++) {
  1296. soc15_grbm_select(adev, 0, 0, 0, i);
  1297. /* CP and shaders */
  1298. WREG32_SOC15(GC, 0, mmSH_MEM_CONFIG, sh_mem_config);
  1299. WREG32_SOC15(GC, 0, mmSH_MEM_BASES, sh_mem_bases);
  1300. }
  1301. soc15_grbm_select(adev, 0, 0, 0, 0);
  1302. mutex_unlock(&adev->srbm_mutex);
  1303. }
  1304. static void gfx_v9_0_gpu_init(struct amdgpu_device *adev)
  1305. {
  1306. u32 tmp;
  1307. int i;
  1308. WREG32_FIELD15(GC, 0, GRBM_CNTL, READ_TIMEOUT, 0xff);
  1309. gfx_v9_0_tiling_mode_table_init(adev);
  1310. gfx_v9_0_setup_rb(adev);
  1311. gfx_v9_0_get_cu_info(adev, &adev->gfx.cu_info);
  1312. /* XXX SH_MEM regs */
  1313. /* where to put LDS, scratch, GPUVM in FSA64 space */
  1314. mutex_lock(&adev->srbm_mutex);
  1315. for (i = 0; i < 16; i++) {
  1316. soc15_grbm_select(adev, 0, 0, 0, i);
  1317. /* CP and shaders */
  1318. if (i == 0) {
  1319. tmp = REG_SET_FIELD(0, SH_MEM_CONFIG, ALIGNMENT_MODE,
  1320. SH_MEM_ALIGNMENT_MODE_UNALIGNED);
  1321. WREG32_SOC15(GC, 0, mmSH_MEM_CONFIG, tmp);
  1322. WREG32_SOC15(GC, 0, mmSH_MEM_BASES, 0);
  1323. } else {
  1324. tmp = REG_SET_FIELD(0, SH_MEM_CONFIG, ALIGNMENT_MODE,
  1325. SH_MEM_ALIGNMENT_MODE_UNALIGNED);
  1326. WREG32_SOC15(GC, 0, mmSH_MEM_CONFIG, tmp);
  1327. tmp = adev->mc.shared_aperture_start >> 48;
  1328. WREG32_SOC15(GC, 0, mmSH_MEM_BASES, tmp);
  1329. }
  1330. }
  1331. soc15_grbm_select(adev, 0, 0, 0, 0);
  1332. mutex_unlock(&adev->srbm_mutex);
  1333. gfx_v9_0_init_compute_vmid(adev);
  1334. mutex_lock(&adev->grbm_idx_mutex);
  1335. /*
  1336. * making sure that the following register writes will be broadcasted
  1337. * to all the shaders
  1338. */
  1339. gfx_v9_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  1340. WREG32_SOC15(GC, 0, mmPA_SC_FIFO_SIZE,
  1341. (adev->gfx.config.sc_prim_fifo_size_frontend <<
  1342. PA_SC_FIFO_SIZE__SC_FRONTEND_PRIM_FIFO_SIZE__SHIFT) |
  1343. (adev->gfx.config.sc_prim_fifo_size_backend <<
  1344. PA_SC_FIFO_SIZE__SC_BACKEND_PRIM_FIFO_SIZE__SHIFT) |
  1345. (adev->gfx.config.sc_hiz_tile_fifo_size <<
  1346. PA_SC_FIFO_SIZE__SC_HIZ_TILE_FIFO_SIZE__SHIFT) |
  1347. (adev->gfx.config.sc_earlyz_tile_fifo_size <<
  1348. PA_SC_FIFO_SIZE__SC_EARLYZ_TILE_FIFO_SIZE__SHIFT));
  1349. mutex_unlock(&adev->grbm_idx_mutex);
  1350. }
  1351. static void gfx_v9_0_wait_for_rlc_serdes(struct amdgpu_device *adev)
  1352. {
  1353. u32 i, j, k;
  1354. u32 mask;
  1355. mutex_lock(&adev->grbm_idx_mutex);
  1356. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  1357. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  1358. gfx_v9_0_select_se_sh(adev, i, j, 0xffffffff);
  1359. for (k = 0; k < adev->usec_timeout; k++) {
  1360. if (RREG32_SOC15(GC, 0, mmRLC_SERDES_CU_MASTER_BUSY) == 0)
  1361. break;
  1362. udelay(1);
  1363. }
  1364. if (k == adev->usec_timeout) {
  1365. gfx_v9_0_select_se_sh(adev, 0xffffffff,
  1366. 0xffffffff, 0xffffffff);
  1367. mutex_unlock(&adev->grbm_idx_mutex);
  1368. DRM_INFO("Timeout wait for RLC serdes %u,%u\n",
  1369. i, j);
  1370. return;
  1371. }
  1372. }
  1373. }
  1374. gfx_v9_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  1375. mutex_unlock(&adev->grbm_idx_mutex);
  1376. mask = RLC_SERDES_NONCU_MASTER_BUSY__SE_MASTER_BUSY_MASK |
  1377. RLC_SERDES_NONCU_MASTER_BUSY__GC_MASTER_BUSY_MASK |
  1378. RLC_SERDES_NONCU_MASTER_BUSY__TC0_MASTER_BUSY_MASK |
  1379. RLC_SERDES_NONCU_MASTER_BUSY__TC1_MASTER_BUSY_MASK;
  1380. for (k = 0; k < adev->usec_timeout; k++) {
  1381. if ((RREG32_SOC15(GC, 0, mmRLC_SERDES_NONCU_MASTER_BUSY) & mask) == 0)
  1382. break;
  1383. udelay(1);
  1384. }
  1385. }
  1386. static void gfx_v9_0_enable_gui_idle_interrupt(struct amdgpu_device *adev,
  1387. bool enable)
  1388. {
  1389. u32 tmp = RREG32_SOC15(GC, 0, mmCP_INT_CNTL_RING0);
  1390. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CNTX_BUSY_INT_ENABLE, enable ? 1 : 0);
  1391. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CNTX_EMPTY_INT_ENABLE, enable ? 1 : 0);
  1392. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CMP_BUSY_INT_ENABLE, enable ? 1 : 0);
  1393. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, GFX_IDLE_INT_ENABLE, enable ? 1 : 0);
  1394. WREG32_SOC15(GC, 0, mmCP_INT_CNTL_RING0, tmp);
  1395. }
  1396. static void gfx_v9_0_init_csb(struct amdgpu_device *adev)
  1397. {
  1398. /* csib */
  1399. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_CSIB_ADDR_HI),
  1400. adev->gfx.rlc.clear_state_gpu_addr >> 32);
  1401. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_CSIB_ADDR_LO),
  1402. adev->gfx.rlc.clear_state_gpu_addr & 0xfffffffc);
  1403. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_CSIB_LENGTH),
  1404. adev->gfx.rlc.clear_state_size);
  1405. }
  1406. static void gfx_v9_0_parse_ind_reg_list(int *register_list_format,
  1407. int indirect_offset,
  1408. int list_size,
  1409. int *unique_indirect_regs,
  1410. int *unique_indirect_reg_count,
  1411. int max_indirect_reg_count,
  1412. int *indirect_start_offsets,
  1413. int *indirect_start_offsets_count,
  1414. int max_indirect_start_offsets_count)
  1415. {
  1416. int idx;
  1417. bool new_entry = true;
  1418. for (; indirect_offset < list_size; indirect_offset++) {
  1419. if (new_entry) {
  1420. new_entry = false;
  1421. indirect_start_offsets[*indirect_start_offsets_count] = indirect_offset;
  1422. *indirect_start_offsets_count = *indirect_start_offsets_count + 1;
  1423. BUG_ON(*indirect_start_offsets_count >= max_indirect_start_offsets_count);
  1424. }
  1425. if (register_list_format[indirect_offset] == 0xFFFFFFFF) {
  1426. new_entry = true;
  1427. continue;
  1428. }
  1429. indirect_offset += 2;
  1430. /* look for the matching indice */
  1431. for (idx = 0; idx < *unique_indirect_reg_count; idx++) {
  1432. if (unique_indirect_regs[idx] ==
  1433. register_list_format[indirect_offset])
  1434. break;
  1435. }
  1436. if (idx >= *unique_indirect_reg_count) {
  1437. unique_indirect_regs[*unique_indirect_reg_count] =
  1438. register_list_format[indirect_offset];
  1439. idx = *unique_indirect_reg_count;
  1440. *unique_indirect_reg_count = *unique_indirect_reg_count + 1;
  1441. BUG_ON(*unique_indirect_reg_count >= max_indirect_reg_count);
  1442. }
  1443. register_list_format[indirect_offset] = idx;
  1444. }
  1445. }
  1446. static int gfx_v9_0_init_rlc_save_restore_list(struct amdgpu_device *adev)
  1447. {
  1448. int unique_indirect_regs[] = {0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0};
  1449. int unique_indirect_reg_count = 0;
  1450. int indirect_start_offsets[] = {0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0};
  1451. int indirect_start_offsets_count = 0;
  1452. int list_size = 0;
  1453. int i = 0;
  1454. u32 tmp = 0;
  1455. u32 *register_list_format =
  1456. kmalloc(adev->gfx.rlc.reg_list_format_size_bytes, GFP_KERNEL);
  1457. if (!register_list_format)
  1458. return -ENOMEM;
  1459. memcpy(register_list_format, adev->gfx.rlc.register_list_format,
  1460. adev->gfx.rlc.reg_list_format_size_bytes);
  1461. /* setup unique_indirect_regs array and indirect_start_offsets array */
  1462. gfx_v9_0_parse_ind_reg_list(register_list_format,
  1463. GFX9_RLC_FORMAT_DIRECT_REG_LIST_LENGTH,
  1464. adev->gfx.rlc.reg_list_format_size_bytes >> 2,
  1465. unique_indirect_regs,
  1466. &unique_indirect_reg_count,
  1467. ARRAY_SIZE(unique_indirect_regs),
  1468. indirect_start_offsets,
  1469. &indirect_start_offsets_count,
  1470. ARRAY_SIZE(indirect_start_offsets));
  1471. /* enable auto inc in case it is disabled */
  1472. tmp = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_SRM_CNTL));
  1473. tmp |= RLC_SRM_CNTL__AUTO_INCR_ADDR_MASK;
  1474. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_SRM_CNTL), tmp);
  1475. /* write register_restore table to offset 0x0 using RLC_SRM_ARAM_ADDR/DATA */
  1476. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_SRM_ARAM_ADDR),
  1477. RLC_SAVE_RESTORE_ADDR_STARTING_OFFSET);
  1478. for (i = 0; i < adev->gfx.rlc.reg_list_size_bytes >> 2; i++)
  1479. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_SRM_ARAM_DATA),
  1480. adev->gfx.rlc.register_restore[i]);
  1481. /* load direct register */
  1482. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_SRM_ARAM_ADDR), 0);
  1483. for (i = 0; i < adev->gfx.rlc.reg_list_size_bytes >> 2; i++)
  1484. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_SRM_ARAM_DATA),
  1485. adev->gfx.rlc.register_restore[i]);
  1486. /* load indirect register */
  1487. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_SCRATCH_ADDR),
  1488. adev->gfx.rlc.reg_list_format_start);
  1489. for (i = 0; i < adev->gfx.rlc.reg_list_format_size_bytes >> 2; i++)
  1490. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_SCRATCH_DATA),
  1491. register_list_format[i]);
  1492. /* set save/restore list size */
  1493. list_size = adev->gfx.rlc.reg_list_size_bytes >> 2;
  1494. list_size = list_size >> 1;
  1495. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_SCRATCH_ADDR),
  1496. adev->gfx.rlc.reg_restore_list_size);
  1497. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_SCRATCH_DATA), list_size);
  1498. /* write the starting offsets to RLC scratch ram */
  1499. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_SCRATCH_ADDR),
  1500. adev->gfx.rlc.starting_offsets_start);
  1501. for (i = 0; i < ARRAY_SIZE(indirect_start_offsets); i++)
  1502. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_SCRATCH_DATA),
  1503. indirect_start_offsets[i]);
  1504. /* load unique indirect regs*/
  1505. for (i = 0; i < ARRAY_SIZE(unique_indirect_regs); i++) {
  1506. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_SRM_INDEX_CNTL_ADDR_0) + i,
  1507. unique_indirect_regs[i] & 0x3FFFF);
  1508. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_SRM_INDEX_CNTL_DATA_0) + i,
  1509. unique_indirect_regs[i] >> 20);
  1510. }
  1511. kfree(register_list_format);
  1512. return 0;
  1513. }
  1514. static void gfx_v9_0_enable_save_restore_machine(struct amdgpu_device *adev)
  1515. {
  1516. WREG32_FIELD15(GC, 0, RLC_SRM_CNTL, SRM_ENABLE, 1);
  1517. }
  1518. static void pwr_10_0_gfxip_control_over_cgpg(struct amdgpu_device *adev,
  1519. bool enable)
  1520. {
  1521. uint32_t data = 0;
  1522. uint32_t default_data = 0;
  1523. default_data = data = RREG32(SOC15_REG_OFFSET(PWR, 0, mmPWR_MISC_CNTL_STATUS));
  1524. if (enable == true) {
  1525. /* enable GFXIP control over CGPG */
  1526. data |= PWR_MISC_CNTL_STATUS__PWR_GFX_RLC_CGPG_EN_MASK;
  1527. if(default_data != data)
  1528. WREG32(SOC15_REG_OFFSET(PWR, 0, mmPWR_MISC_CNTL_STATUS), data);
  1529. /* update status */
  1530. data &= ~PWR_MISC_CNTL_STATUS__PWR_GFXOFF_STATUS_MASK;
  1531. data |= (2 << PWR_MISC_CNTL_STATUS__PWR_GFXOFF_STATUS__SHIFT);
  1532. if(default_data != data)
  1533. WREG32(SOC15_REG_OFFSET(PWR, 0, mmPWR_MISC_CNTL_STATUS), data);
  1534. } else {
  1535. /* restore GFXIP control over GCPG */
  1536. data &= ~PWR_MISC_CNTL_STATUS__PWR_GFX_RLC_CGPG_EN_MASK;
  1537. if(default_data != data)
  1538. WREG32(SOC15_REG_OFFSET(PWR, 0, mmPWR_MISC_CNTL_STATUS), data);
  1539. }
  1540. }
  1541. static void gfx_v9_0_init_gfx_power_gating(struct amdgpu_device *adev)
  1542. {
  1543. uint32_t data = 0;
  1544. if (adev->pg_flags & (AMD_PG_SUPPORT_GFX_PG |
  1545. AMD_PG_SUPPORT_GFX_SMG |
  1546. AMD_PG_SUPPORT_GFX_DMG)) {
  1547. /* init IDLE_POLL_COUNT = 60 */
  1548. data = RREG32(SOC15_REG_OFFSET(GC, 0, mmCP_RB_WPTR_POLL_CNTL));
  1549. data &= ~CP_RB_WPTR_POLL_CNTL__IDLE_POLL_COUNT_MASK;
  1550. data |= (0x60 << CP_RB_WPTR_POLL_CNTL__IDLE_POLL_COUNT__SHIFT);
  1551. WREG32(SOC15_REG_OFFSET(GC, 0, mmCP_RB_WPTR_POLL_CNTL), data);
  1552. /* init RLC PG Delay */
  1553. data = 0;
  1554. data |= (0x10 << RLC_PG_DELAY__POWER_UP_DELAY__SHIFT);
  1555. data |= (0x10 << RLC_PG_DELAY__POWER_DOWN_DELAY__SHIFT);
  1556. data |= (0x10 << RLC_PG_DELAY__CMD_PROPAGATE_DELAY__SHIFT);
  1557. data |= (0x40 << RLC_PG_DELAY__MEM_SLEEP_DELAY__SHIFT);
  1558. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_DELAY), data);
  1559. data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_DELAY_2));
  1560. data &= ~RLC_PG_DELAY_2__SERDES_CMD_DELAY_MASK;
  1561. data |= (0x4 << RLC_PG_DELAY_2__SERDES_CMD_DELAY__SHIFT);
  1562. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_DELAY_2), data);
  1563. data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_DELAY_3));
  1564. data &= ~RLC_PG_DELAY_3__CGCG_ACTIVE_BEFORE_CGPG_MASK;
  1565. data |= (0xff << RLC_PG_DELAY_3__CGCG_ACTIVE_BEFORE_CGPG__SHIFT);
  1566. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_DELAY_3), data);
  1567. data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_AUTO_PG_CTRL));
  1568. data &= ~RLC_AUTO_PG_CTRL__GRBM_REG_SAVE_GFX_IDLE_THRESHOLD_MASK;
  1569. /* program GRBM_REG_SAVE_GFX_IDLE_THRESHOLD to 0x55f0 */
  1570. data |= (0x55f0 << RLC_AUTO_PG_CTRL__GRBM_REG_SAVE_GFX_IDLE_THRESHOLD__SHIFT);
  1571. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_AUTO_PG_CTRL), data);
  1572. pwr_10_0_gfxip_control_over_cgpg(adev, true);
  1573. }
  1574. }
  1575. static void gfx_v9_0_enable_sck_slow_down_on_power_up(struct amdgpu_device *adev,
  1576. bool enable)
  1577. {
  1578. uint32_t data = 0;
  1579. uint32_t default_data = 0;
  1580. default_data = data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL));
  1581. data = REG_SET_FIELD(data, RLC_PG_CNTL,
  1582. SMU_CLK_SLOWDOWN_ON_PU_ENABLE,
  1583. enable ? 1 : 0);
  1584. if (default_data != data)
  1585. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL), data);
  1586. }
  1587. static void gfx_v9_0_enable_sck_slow_down_on_power_down(struct amdgpu_device *adev,
  1588. bool enable)
  1589. {
  1590. uint32_t data = 0;
  1591. uint32_t default_data = 0;
  1592. default_data = data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL));
  1593. data = REG_SET_FIELD(data, RLC_PG_CNTL,
  1594. SMU_CLK_SLOWDOWN_ON_PD_ENABLE,
  1595. enable ? 1 : 0);
  1596. if(default_data != data)
  1597. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL), data);
  1598. }
  1599. static void gfx_v9_0_enable_cp_power_gating(struct amdgpu_device *adev,
  1600. bool enable)
  1601. {
  1602. uint32_t data = 0;
  1603. uint32_t default_data = 0;
  1604. default_data = data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL));
  1605. data = REG_SET_FIELD(data, RLC_PG_CNTL,
  1606. CP_PG_DISABLE,
  1607. enable ? 0 : 1);
  1608. if(default_data != data)
  1609. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL), data);
  1610. }
  1611. static void gfx_v9_0_enable_gfx_cg_power_gating(struct amdgpu_device *adev,
  1612. bool enable)
  1613. {
  1614. uint32_t data, default_data;
  1615. default_data = data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL));
  1616. data = REG_SET_FIELD(data, RLC_PG_CNTL,
  1617. GFX_POWER_GATING_ENABLE,
  1618. enable ? 1 : 0);
  1619. if(default_data != data)
  1620. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL), data);
  1621. }
  1622. static void gfx_v9_0_enable_gfx_pipeline_powergating(struct amdgpu_device *adev,
  1623. bool enable)
  1624. {
  1625. uint32_t data, default_data;
  1626. default_data = data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL));
  1627. data = REG_SET_FIELD(data, RLC_PG_CNTL,
  1628. GFX_PIPELINE_PG_ENABLE,
  1629. enable ? 1 : 0);
  1630. if(default_data != data)
  1631. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL), data);
  1632. if (!enable)
  1633. /* read any GFX register to wake up GFX */
  1634. data = RREG32(SOC15_REG_OFFSET(GC, 0, mmDB_RENDER_CONTROL));
  1635. }
  1636. static void gfx_v9_0_enable_gfx_static_mg_power_gating(struct amdgpu_device *adev,
  1637. bool enable)
  1638. {
  1639. uint32_t data, default_data;
  1640. default_data = data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL));
  1641. data = REG_SET_FIELD(data, RLC_PG_CNTL,
  1642. STATIC_PER_CU_PG_ENABLE,
  1643. enable ? 1 : 0);
  1644. if(default_data != data)
  1645. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL), data);
  1646. }
  1647. static void gfx_v9_0_enable_gfx_dynamic_mg_power_gating(struct amdgpu_device *adev,
  1648. bool enable)
  1649. {
  1650. uint32_t data, default_data;
  1651. default_data = data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL));
  1652. data = REG_SET_FIELD(data, RLC_PG_CNTL,
  1653. DYN_PER_CU_PG_ENABLE,
  1654. enable ? 1 : 0);
  1655. if(default_data != data)
  1656. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL), data);
  1657. }
  1658. static void gfx_v9_0_init_pg(struct amdgpu_device *adev)
  1659. {
  1660. if (adev->pg_flags & (AMD_PG_SUPPORT_GFX_PG |
  1661. AMD_PG_SUPPORT_GFX_SMG |
  1662. AMD_PG_SUPPORT_GFX_DMG |
  1663. AMD_PG_SUPPORT_CP |
  1664. AMD_PG_SUPPORT_GDS |
  1665. AMD_PG_SUPPORT_RLC_SMU_HS)) {
  1666. gfx_v9_0_init_csb(adev);
  1667. gfx_v9_0_init_rlc_save_restore_list(adev);
  1668. gfx_v9_0_enable_save_restore_machine(adev);
  1669. if (adev->asic_type == CHIP_RAVEN) {
  1670. WREG32(mmRLC_JUMP_TABLE_RESTORE,
  1671. adev->gfx.rlc.cp_table_gpu_addr >> 8);
  1672. gfx_v9_0_init_gfx_power_gating(adev);
  1673. if (adev->pg_flags & AMD_PG_SUPPORT_RLC_SMU_HS) {
  1674. gfx_v9_0_enable_sck_slow_down_on_power_up(adev, true);
  1675. gfx_v9_0_enable_sck_slow_down_on_power_down(adev, true);
  1676. } else {
  1677. gfx_v9_0_enable_sck_slow_down_on_power_up(adev, false);
  1678. gfx_v9_0_enable_sck_slow_down_on_power_down(adev, false);
  1679. }
  1680. if (adev->pg_flags & AMD_PG_SUPPORT_CP)
  1681. gfx_v9_0_enable_cp_power_gating(adev, true);
  1682. else
  1683. gfx_v9_0_enable_cp_power_gating(adev, false);
  1684. }
  1685. }
  1686. }
  1687. void gfx_v9_0_rlc_stop(struct amdgpu_device *adev)
  1688. {
  1689. WREG32_FIELD15(GC, 0, RLC_CNTL, RLC_ENABLE_F32, 0);
  1690. gfx_v9_0_enable_gui_idle_interrupt(adev, false);
  1691. gfx_v9_0_wait_for_rlc_serdes(adev);
  1692. }
  1693. static void gfx_v9_0_rlc_reset(struct amdgpu_device *adev)
  1694. {
  1695. WREG32_FIELD15(GC, 0, GRBM_SOFT_RESET, SOFT_RESET_RLC, 1);
  1696. udelay(50);
  1697. WREG32_FIELD15(GC, 0, GRBM_SOFT_RESET, SOFT_RESET_RLC, 0);
  1698. udelay(50);
  1699. }
  1700. static void gfx_v9_0_rlc_start(struct amdgpu_device *adev)
  1701. {
  1702. #ifdef AMDGPU_RLC_DEBUG_RETRY
  1703. u32 rlc_ucode_ver;
  1704. #endif
  1705. WREG32_FIELD15(GC, 0, RLC_CNTL, RLC_ENABLE_F32, 1);
  1706. /* carrizo do enable cp interrupt after cp inited */
  1707. if (!(adev->flags & AMD_IS_APU))
  1708. gfx_v9_0_enable_gui_idle_interrupt(adev, true);
  1709. udelay(50);
  1710. #ifdef AMDGPU_RLC_DEBUG_RETRY
  1711. /* RLC_GPM_GENERAL_6 : RLC Ucode version */
  1712. rlc_ucode_ver = RREG32_SOC15(GC, 0, mmRLC_GPM_GENERAL_6);
  1713. if(rlc_ucode_ver == 0x108) {
  1714. DRM_INFO("Using rlc debug ucode. mmRLC_GPM_GENERAL_6 ==0x08%x / fw_ver == %i \n",
  1715. rlc_ucode_ver, adev->gfx.rlc_fw_version);
  1716. /* RLC_GPM_TIMER_INT_3 : Timer interval in RefCLK cycles,
  1717. * default is 0x9C4 to create a 100us interval */
  1718. WREG32_SOC15(GC, 0, mmRLC_GPM_TIMER_INT_3, 0x9C4);
  1719. /* RLC_GPM_GENERAL_12 : Minimum gap between wptr and rptr
  1720. * to disable the page fault retry interrupts, default is
  1721. * 0x100 (256) */
  1722. WREG32_SOC15(GC, 0, mmRLC_GPM_GENERAL_12, 0x100);
  1723. }
  1724. #endif
  1725. }
  1726. static int gfx_v9_0_rlc_load_microcode(struct amdgpu_device *adev)
  1727. {
  1728. const struct rlc_firmware_header_v2_0 *hdr;
  1729. const __le32 *fw_data;
  1730. unsigned i, fw_size;
  1731. if (!adev->gfx.rlc_fw)
  1732. return -EINVAL;
  1733. hdr = (const struct rlc_firmware_header_v2_0 *)adev->gfx.rlc_fw->data;
  1734. amdgpu_ucode_print_rlc_hdr(&hdr->header);
  1735. fw_data = (const __le32 *)(adev->gfx.rlc_fw->data +
  1736. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  1737. fw_size = le32_to_cpu(hdr->header.ucode_size_bytes) / 4;
  1738. WREG32_SOC15(GC, 0, mmRLC_GPM_UCODE_ADDR,
  1739. RLCG_UCODE_LOADING_START_ADDRESS);
  1740. for (i = 0; i < fw_size; i++)
  1741. WREG32_SOC15(GC, 0, mmRLC_GPM_UCODE_DATA, le32_to_cpup(fw_data++));
  1742. WREG32_SOC15(GC, 0, mmRLC_GPM_UCODE_ADDR, adev->gfx.rlc_fw_version);
  1743. return 0;
  1744. }
  1745. static int gfx_v9_0_rlc_resume(struct amdgpu_device *adev)
  1746. {
  1747. int r;
  1748. if (amdgpu_sriov_vf(adev)) {
  1749. gfx_v9_0_init_csb(adev);
  1750. return 0;
  1751. }
  1752. gfx_v9_0_rlc_stop(adev);
  1753. /* disable CG */
  1754. WREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL, 0);
  1755. /* disable PG */
  1756. WREG32_SOC15(GC, 0, mmRLC_PG_CNTL, 0);
  1757. gfx_v9_0_rlc_reset(adev);
  1758. gfx_v9_0_init_pg(adev);
  1759. if (adev->firmware.load_type != AMDGPU_FW_LOAD_PSP) {
  1760. /* legacy rlc firmware loading */
  1761. r = gfx_v9_0_rlc_load_microcode(adev);
  1762. if (r)
  1763. return r;
  1764. }
  1765. if (adev->asic_type == CHIP_RAVEN) {
  1766. if (amdgpu_lbpw != 0)
  1767. gfx_v9_0_enable_lbpw(adev, true);
  1768. else
  1769. gfx_v9_0_enable_lbpw(adev, false);
  1770. }
  1771. gfx_v9_0_rlc_start(adev);
  1772. return 0;
  1773. }
  1774. static void gfx_v9_0_cp_gfx_enable(struct amdgpu_device *adev, bool enable)
  1775. {
  1776. int i;
  1777. u32 tmp = RREG32_SOC15(GC, 0, mmCP_ME_CNTL);
  1778. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, ME_HALT, enable ? 0 : 1);
  1779. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, PFP_HALT, enable ? 0 : 1);
  1780. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, CE_HALT, enable ? 0 : 1);
  1781. if (!enable) {
  1782. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  1783. adev->gfx.gfx_ring[i].ready = false;
  1784. }
  1785. WREG32_SOC15(GC, 0, mmCP_ME_CNTL, tmp);
  1786. udelay(50);
  1787. }
  1788. static int gfx_v9_0_cp_gfx_load_microcode(struct amdgpu_device *adev)
  1789. {
  1790. const struct gfx_firmware_header_v1_0 *pfp_hdr;
  1791. const struct gfx_firmware_header_v1_0 *ce_hdr;
  1792. const struct gfx_firmware_header_v1_0 *me_hdr;
  1793. const __le32 *fw_data;
  1794. unsigned i, fw_size;
  1795. if (!adev->gfx.me_fw || !adev->gfx.pfp_fw || !adev->gfx.ce_fw)
  1796. return -EINVAL;
  1797. pfp_hdr = (const struct gfx_firmware_header_v1_0 *)
  1798. adev->gfx.pfp_fw->data;
  1799. ce_hdr = (const struct gfx_firmware_header_v1_0 *)
  1800. adev->gfx.ce_fw->data;
  1801. me_hdr = (const struct gfx_firmware_header_v1_0 *)
  1802. adev->gfx.me_fw->data;
  1803. amdgpu_ucode_print_gfx_hdr(&pfp_hdr->header);
  1804. amdgpu_ucode_print_gfx_hdr(&ce_hdr->header);
  1805. amdgpu_ucode_print_gfx_hdr(&me_hdr->header);
  1806. gfx_v9_0_cp_gfx_enable(adev, false);
  1807. /* PFP */
  1808. fw_data = (const __le32 *)
  1809. (adev->gfx.pfp_fw->data +
  1810. le32_to_cpu(pfp_hdr->header.ucode_array_offset_bytes));
  1811. fw_size = le32_to_cpu(pfp_hdr->header.ucode_size_bytes) / 4;
  1812. WREG32_SOC15(GC, 0, mmCP_PFP_UCODE_ADDR, 0);
  1813. for (i = 0; i < fw_size; i++)
  1814. WREG32_SOC15(GC, 0, mmCP_PFP_UCODE_DATA, le32_to_cpup(fw_data++));
  1815. WREG32_SOC15(GC, 0, mmCP_PFP_UCODE_ADDR, adev->gfx.pfp_fw_version);
  1816. /* CE */
  1817. fw_data = (const __le32 *)
  1818. (adev->gfx.ce_fw->data +
  1819. le32_to_cpu(ce_hdr->header.ucode_array_offset_bytes));
  1820. fw_size = le32_to_cpu(ce_hdr->header.ucode_size_bytes) / 4;
  1821. WREG32_SOC15(GC, 0, mmCP_CE_UCODE_ADDR, 0);
  1822. for (i = 0; i < fw_size; i++)
  1823. WREG32_SOC15(GC, 0, mmCP_CE_UCODE_DATA, le32_to_cpup(fw_data++));
  1824. WREG32_SOC15(GC, 0, mmCP_CE_UCODE_ADDR, adev->gfx.ce_fw_version);
  1825. /* ME */
  1826. fw_data = (const __le32 *)
  1827. (adev->gfx.me_fw->data +
  1828. le32_to_cpu(me_hdr->header.ucode_array_offset_bytes));
  1829. fw_size = le32_to_cpu(me_hdr->header.ucode_size_bytes) / 4;
  1830. WREG32_SOC15(GC, 0, mmCP_ME_RAM_WADDR, 0);
  1831. for (i = 0; i < fw_size; i++)
  1832. WREG32_SOC15(GC, 0, mmCP_ME_RAM_DATA, le32_to_cpup(fw_data++));
  1833. WREG32_SOC15(GC, 0, mmCP_ME_RAM_WADDR, adev->gfx.me_fw_version);
  1834. return 0;
  1835. }
  1836. static int gfx_v9_0_cp_gfx_start(struct amdgpu_device *adev)
  1837. {
  1838. struct amdgpu_ring *ring = &adev->gfx.gfx_ring[0];
  1839. const struct cs_section_def *sect = NULL;
  1840. const struct cs_extent_def *ext = NULL;
  1841. int r, i, tmp;
  1842. /* init the CP */
  1843. WREG32_SOC15(GC, 0, mmCP_MAX_CONTEXT, adev->gfx.config.max_hw_contexts - 1);
  1844. WREG32_SOC15(GC, 0, mmCP_DEVICE_ID, 1);
  1845. gfx_v9_0_cp_gfx_enable(adev, true);
  1846. r = amdgpu_ring_alloc(ring, gfx_v9_0_get_csb_size(adev) + 4 + 3);
  1847. if (r) {
  1848. DRM_ERROR("amdgpu: cp failed to lock ring (%d).\n", r);
  1849. return r;
  1850. }
  1851. amdgpu_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1852. amdgpu_ring_write(ring, PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  1853. amdgpu_ring_write(ring, PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  1854. amdgpu_ring_write(ring, 0x80000000);
  1855. amdgpu_ring_write(ring, 0x80000000);
  1856. for (sect = gfx9_cs_data; sect->section != NULL; ++sect) {
  1857. for (ext = sect->section; ext->extent != NULL; ++ext) {
  1858. if (sect->id == SECT_CONTEXT) {
  1859. amdgpu_ring_write(ring,
  1860. PACKET3(PACKET3_SET_CONTEXT_REG,
  1861. ext->reg_count));
  1862. amdgpu_ring_write(ring,
  1863. ext->reg_index - PACKET3_SET_CONTEXT_REG_START);
  1864. for (i = 0; i < ext->reg_count; i++)
  1865. amdgpu_ring_write(ring, ext->extent[i]);
  1866. }
  1867. }
  1868. }
  1869. amdgpu_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1870. amdgpu_ring_write(ring, PACKET3_PREAMBLE_END_CLEAR_STATE);
  1871. amdgpu_ring_write(ring, PACKET3(PACKET3_CLEAR_STATE, 0));
  1872. amdgpu_ring_write(ring, 0);
  1873. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_BASE, 2));
  1874. amdgpu_ring_write(ring, PACKET3_BASE_INDEX(CE_PARTITION_BASE));
  1875. amdgpu_ring_write(ring, 0x8000);
  1876. amdgpu_ring_write(ring, 0x8000);
  1877. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_UCONFIG_REG,1));
  1878. tmp = (PACKET3_SET_UCONFIG_REG_INDEX_TYPE |
  1879. (SOC15_REG_OFFSET(GC, 0, mmVGT_INDEX_TYPE) - PACKET3_SET_UCONFIG_REG_START));
  1880. amdgpu_ring_write(ring, tmp);
  1881. amdgpu_ring_write(ring, 0);
  1882. amdgpu_ring_commit(ring);
  1883. return 0;
  1884. }
  1885. static int gfx_v9_0_cp_gfx_resume(struct amdgpu_device *adev)
  1886. {
  1887. struct amdgpu_ring *ring;
  1888. u32 tmp;
  1889. u32 rb_bufsz;
  1890. u64 rb_addr, rptr_addr, wptr_gpu_addr;
  1891. /* Set the write pointer delay */
  1892. WREG32_SOC15(GC, 0, mmCP_RB_WPTR_DELAY, 0);
  1893. /* set the RB to use vmid 0 */
  1894. WREG32_SOC15(GC, 0, mmCP_RB_VMID, 0);
  1895. /* Set ring buffer size */
  1896. ring = &adev->gfx.gfx_ring[0];
  1897. rb_bufsz = order_base_2(ring->ring_size / 8);
  1898. tmp = REG_SET_FIELD(0, CP_RB0_CNTL, RB_BUFSZ, rb_bufsz);
  1899. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, RB_BLKSZ, rb_bufsz - 2);
  1900. #ifdef __BIG_ENDIAN
  1901. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, BUF_SWAP, 1);
  1902. #endif
  1903. WREG32_SOC15(GC, 0, mmCP_RB0_CNTL, tmp);
  1904. /* Initialize the ring buffer's write pointers */
  1905. ring->wptr = 0;
  1906. WREG32_SOC15(GC, 0, mmCP_RB0_WPTR, lower_32_bits(ring->wptr));
  1907. WREG32_SOC15(GC, 0, mmCP_RB0_WPTR_HI, upper_32_bits(ring->wptr));
  1908. /* set the wb address wether it's enabled or not */
  1909. rptr_addr = adev->wb.gpu_addr + (ring->rptr_offs * 4);
  1910. WREG32_SOC15(GC, 0, mmCP_RB0_RPTR_ADDR, lower_32_bits(rptr_addr));
  1911. WREG32_SOC15(GC, 0, mmCP_RB0_RPTR_ADDR_HI, upper_32_bits(rptr_addr) & CP_RB_RPTR_ADDR_HI__RB_RPTR_ADDR_HI_MASK);
  1912. wptr_gpu_addr = adev->wb.gpu_addr + (ring->wptr_offs * 4);
  1913. WREG32_SOC15(GC, 0, mmCP_RB_WPTR_POLL_ADDR_LO, lower_32_bits(wptr_gpu_addr));
  1914. WREG32_SOC15(GC, 0, mmCP_RB_WPTR_POLL_ADDR_HI, upper_32_bits(wptr_gpu_addr));
  1915. mdelay(1);
  1916. WREG32_SOC15(GC, 0, mmCP_RB0_CNTL, tmp);
  1917. rb_addr = ring->gpu_addr >> 8;
  1918. WREG32_SOC15(GC, 0, mmCP_RB0_BASE, rb_addr);
  1919. WREG32_SOC15(GC, 0, mmCP_RB0_BASE_HI, upper_32_bits(rb_addr));
  1920. tmp = RREG32_SOC15(GC, 0, mmCP_RB_DOORBELL_CONTROL);
  1921. if (ring->use_doorbell) {
  1922. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  1923. DOORBELL_OFFSET, ring->doorbell_index);
  1924. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  1925. DOORBELL_EN, 1);
  1926. } else {
  1927. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL, DOORBELL_EN, 0);
  1928. }
  1929. WREG32_SOC15(GC, 0, mmCP_RB_DOORBELL_CONTROL, tmp);
  1930. tmp = REG_SET_FIELD(0, CP_RB_DOORBELL_RANGE_LOWER,
  1931. DOORBELL_RANGE_LOWER, ring->doorbell_index);
  1932. WREG32_SOC15(GC, 0, mmCP_RB_DOORBELL_RANGE_LOWER, tmp);
  1933. WREG32_SOC15(GC, 0, mmCP_RB_DOORBELL_RANGE_UPPER,
  1934. CP_RB_DOORBELL_RANGE_UPPER__DOORBELL_RANGE_UPPER_MASK);
  1935. /* start the ring */
  1936. gfx_v9_0_cp_gfx_start(adev);
  1937. ring->ready = true;
  1938. return 0;
  1939. }
  1940. static void gfx_v9_0_cp_compute_enable(struct amdgpu_device *adev, bool enable)
  1941. {
  1942. int i;
  1943. if (enable) {
  1944. WREG32_SOC15(GC, 0, mmCP_MEC_CNTL, 0);
  1945. } else {
  1946. WREG32_SOC15(GC, 0, mmCP_MEC_CNTL,
  1947. (CP_MEC_CNTL__MEC_ME1_HALT_MASK | CP_MEC_CNTL__MEC_ME2_HALT_MASK));
  1948. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  1949. adev->gfx.compute_ring[i].ready = false;
  1950. adev->gfx.kiq.ring.ready = false;
  1951. }
  1952. udelay(50);
  1953. }
  1954. static int gfx_v9_0_cp_compute_load_microcode(struct amdgpu_device *adev)
  1955. {
  1956. const struct gfx_firmware_header_v1_0 *mec_hdr;
  1957. const __le32 *fw_data;
  1958. unsigned i;
  1959. u32 tmp;
  1960. if (!adev->gfx.mec_fw)
  1961. return -EINVAL;
  1962. gfx_v9_0_cp_compute_enable(adev, false);
  1963. mec_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  1964. amdgpu_ucode_print_gfx_hdr(&mec_hdr->header);
  1965. fw_data = (const __le32 *)
  1966. (adev->gfx.mec_fw->data +
  1967. le32_to_cpu(mec_hdr->header.ucode_array_offset_bytes));
  1968. tmp = 0;
  1969. tmp = REG_SET_FIELD(tmp, CP_CPC_IC_BASE_CNTL, VMID, 0);
  1970. tmp = REG_SET_FIELD(tmp, CP_CPC_IC_BASE_CNTL, CACHE_POLICY, 0);
  1971. WREG32_SOC15(GC, 0, mmCP_CPC_IC_BASE_CNTL, tmp);
  1972. WREG32_SOC15(GC, 0, mmCP_CPC_IC_BASE_LO,
  1973. adev->gfx.mec.mec_fw_gpu_addr & 0xFFFFF000);
  1974. WREG32_SOC15(GC, 0, mmCP_CPC_IC_BASE_HI,
  1975. upper_32_bits(adev->gfx.mec.mec_fw_gpu_addr));
  1976. /* MEC1 */
  1977. WREG32_SOC15(GC, 0, mmCP_MEC_ME1_UCODE_ADDR,
  1978. mec_hdr->jt_offset);
  1979. for (i = 0; i < mec_hdr->jt_size; i++)
  1980. WREG32_SOC15(GC, 0, mmCP_MEC_ME1_UCODE_DATA,
  1981. le32_to_cpup(fw_data + mec_hdr->jt_offset + i));
  1982. WREG32_SOC15(GC, 0, mmCP_MEC_ME1_UCODE_ADDR,
  1983. adev->gfx.mec_fw_version);
  1984. /* Todo : Loading MEC2 firmware is only necessary if MEC2 should run different microcode than MEC1. */
  1985. return 0;
  1986. }
  1987. /* KIQ functions */
  1988. static void gfx_v9_0_kiq_setting(struct amdgpu_ring *ring)
  1989. {
  1990. uint32_t tmp;
  1991. struct amdgpu_device *adev = ring->adev;
  1992. /* tell RLC which is KIQ queue */
  1993. tmp = RREG32_SOC15(GC, 0, mmRLC_CP_SCHEDULERS);
  1994. tmp &= 0xffffff00;
  1995. tmp |= (ring->me << 5) | (ring->pipe << 3) | (ring->queue);
  1996. WREG32_SOC15(GC, 0, mmRLC_CP_SCHEDULERS, tmp);
  1997. tmp |= 0x80;
  1998. WREG32_SOC15(GC, 0, mmRLC_CP_SCHEDULERS, tmp);
  1999. }
  2000. static int gfx_v9_0_kiq_kcq_enable(struct amdgpu_device *adev)
  2001. {
  2002. struct amdgpu_ring *kiq_ring = &adev->gfx.kiq.ring;
  2003. uint32_t scratch, tmp = 0;
  2004. uint64_t queue_mask = 0;
  2005. int r, i;
  2006. for (i = 0; i < AMDGPU_MAX_COMPUTE_QUEUES; ++i) {
  2007. if (!test_bit(i, adev->gfx.mec.queue_bitmap))
  2008. continue;
  2009. /* This situation may be hit in the future if a new HW
  2010. * generation exposes more than 64 queues. If so, the
  2011. * definition of queue_mask needs updating */
  2012. if (WARN_ON(i >= (sizeof(queue_mask)*8))) {
  2013. DRM_ERROR("Invalid KCQ enabled: %d\n", i);
  2014. break;
  2015. }
  2016. queue_mask |= (1ull << i);
  2017. }
  2018. r = amdgpu_gfx_scratch_get(adev, &scratch);
  2019. if (r) {
  2020. DRM_ERROR("Failed to get scratch reg (%d).\n", r);
  2021. return r;
  2022. }
  2023. WREG32(scratch, 0xCAFEDEAD);
  2024. r = amdgpu_ring_alloc(kiq_ring, (7 * adev->gfx.num_compute_rings) + 11);
  2025. if (r) {
  2026. DRM_ERROR("Failed to lock KIQ (%d).\n", r);
  2027. amdgpu_gfx_scratch_free(adev, scratch);
  2028. return r;
  2029. }
  2030. /* set resources */
  2031. amdgpu_ring_write(kiq_ring, PACKET3(PACKET3_SET_RESOURCES, 6));
  2032. amdgpu_ring_write(kiq_ring, PACKET3_SET_RESOURCES_VMID_MASK(0) |
  2033. PACKET3_SET_RESOURCES_QUEUE_TYPE(0)); /* vmid_mask:0 queue_type:0 (KIQ) */
  2034. amdgpu_ring_write(kiq_ring, lower_32_bits(queue_mask)); /* queue mask lo */
  2035. amdgpu_ring_write(kiq_ring, upper_32_bits(queue_mask)); /* queue mask hi */
  2036. amdgpu_ring_write(kiq_ring, 0); /* gws mask lo */
  2037. amdgpu_ring_write(kiq_ring, 0); /* gws mask hi */
  2038. amdgpu_ring_write(kiq_ring, 0); /* oac mask */
  2039. amdgpu_ring_write(kiq_ring, 0); /* gds heap base:0, gds heap size:0 */
  2040. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  2041. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  2042. uint64_t mqd_addr = amdgpu_bo_gpu_offset(ring->mqd_obj);
  2043. uint64_t wptr_addr = adev->wb.gpu_addr + (ring->wptr_offs * 4);
  2044. amdgpu_ring_write(kiq_ring, PACKET3(PACKET3_MAP_QUEUES, 5));
  2045. /* Q_sel:0, vmid:0, vidmem: 1, engine:0, num_Q:1*/
  2046. amdgpu_ring_write(kiq_ring, /* Q_sel: 0, vmid: 0, engine: 0, num_Q: 1 */
  2047. PACKET3_MAP_QUEUES_QUEUE_SEL(0) | /* Queue_Sel */
  2048. PACKET3_MAP_QUEUES_VMID(0) | /* VMID */
  2049. PACKET3_MAP_QUEUES_QUEUE(ring->queue) |
  2050. PACKET3_MAP_QUEUES_PIPE(ring->pipe) |
  2051. PACKET3_MAP_QUEUES_ME((ring->me == 1 ? 0 : 1)) |
  2052. PACKET3_MAP_QUEUES_QUEUE_TYPE(0) | /*queue_type: normal compute queue */
  2053. PACKET3_MAP_QUEUES_ALLOC_FORMAT(0) | /* alloc format: all_on_one_pipe */
  2054. PACKET3_MAP_QUEUES_ENGINE_SEL(0) | /* engine_sel: compute */
  2055. PACKET3_MAP_QUEUES_NUM_QUEUES(1)); /* num_queues: must be 1 */
  2056. amdgpu_ring_write(kiq_ring, PACKET3_MAP_QUEUES_DOORBELL_OFFSET(ring->doorbell_index));
  2057. amdgpu_ring_write(kiq_ring, lower_32_bits(mqd_addr));
  2058. amdgpu_ring_write(kiq_ring, upper_32_bits(mqd_addr));
  2059. amdgpu_ring_write(kiq_ring, lower_32_bits(wptr_addr));
  2060. amdgpu_ring_write(kiq_ring, upper_32_bits(wptr_addr));
  2061. }
  2062. /* write to scratch for completion */
  2063. amdgpu_ring_write(kiq_ring, PACKET3(PACKET3_SET_UCONFIG_REG, 1));
  2064. amdgpu_ring_write(kiq_ring, (scratch - PACKET3_SET_UCONFIG_REG_START));
  2065. amdgpu_ring_write(kiq_ring, 0xDEADBEEF);
  2066. amdgpu_ring_commit(kiq_ring);
  2067. for (i = 0; i < adev->usec_timeout; i++) {
  2068. tmp = RREG32(scratch);
  2069. if (tmp == 0xDEADBEEF)
  2070. break;
  2071. DRM_UDELAY(1);
  2072. }
  2073. if (i >= adev->usec_timeout) {
  2074. DRM_ERROR("KCQ enable failed (scratch(0x%04X)=0x%08X)\n",
  2075. scratch, tmp);
  2076. r = -EINVAL;
  2077. }
  2078. amdgpu_gfx_scratch_free(adev, scratch);
  2079. return r;
  2080. }
  2081. static int gfx_v9_0_mqd_init(struct amdgpu_ring *ring)
  2082. {
  2083. struct amdgpu_device *adev = ring->adev;
  2084. struct v9_mqd *mqd = ring->mqd_ptr;
  2085. uint64_t hqd_gpu_addr, wb_gpu_addr, eop_base_addr;
  2086. uint32_t tmp;
  2087. mqd->header = 0xC0310800;
  2088. mqd->compute_pipelinestat_enable = 0x00000001;
  2089. mqd->compute_static_thread_mgmt_se0 = 0xffffffff;
  2090. mqd->compute_static_thread_mgmt_se1 = 0xffffffff;
  2091. mqd->compute_static_thread_mgmt_se2 = 0xffffffff;
  2092. mqd->compute_static_thread_mgmt_se3 = 0xffffffff;
  2093. mqd->compute_misc_reserved = 0x00000003;
  2094. mqd->dynamic_cu_mask_addr_lo =
  2095. lower_32_bits(ring->mqd_gpu_addr
  2096. + offsetof(struct v9_mqd_allocation, dynamic_cu_mask));
  2097. mqd->dynamic_cu_mask_addr_hi =
  2098. upper_32_bits(ring->mqd_gpu_addr
  2099. + offsetof(struct v9_mqd_allocation, dynamic_cu_mask));
  2100. eop_base_addr = ring->eop_gpu_addr >> 8;
  2101. mqd->cp_hqd_eop_base_addr_lo = eop_base_addr;
  2102. mqd->cp_hqd_eop_base_addr_hi = upper_32_bits(eop_base_addr);
  2103. /* set the EOP size, register value is 2^(EOP_SIZE+1) dwords */
  2104. tmp = RREG32_SOC15(GC, 0, mmCP_HQD_EOP_CONTROL);
  2105. tmp = REG_SET_FIELD(tmp, CP_HQD_EOP_CONTROL, EOP_SIZE,
  2106. (order_base_2(GFX9_MEC_HPD_SIZE / 4) - 1));
  2107. mqd->cp_hqd_eop_control = tmp;
  2108. /* enable doorbell? */
  2109. tmp = RREG32_SOC15(GC, 0, mmCP_HQD_PQ_DOORBELL_CONTROL);
  2110. if (ring->use_doorbell) {
  2111. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  2112. DOORBELL_OFFSET, ring->doorbell_index);
  2113. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  2114. DOORBELL_EN, 1);
  2115. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  2116. DOORBELL_SOURCE, 0);
  2117. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  2118. DOORBELL_HIT, 0);
  2119. } else {
  2120. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  2121. DOORBELL_EN, 0);
  2122. }
  2123. mqd->cp_hqd_pq_doorbell_control = tmp;
  2124. /* disable the queue if it's active */
  2125. ring->wptr = 0;
  2126. mqd->cp_hqd_dequeue_request = 0;
  2127. mqd->cp_hqd_pq_rptr = 0;
  2128. mqd->cp_hqd_pq_wptr_lo = 0;
  2129. mqd->cp_hqd_pq_wptr_hi = 0;
  2130. /* set the pointer to the MQD */
  2131. mqd->cp_mqd_base_addr_lo = ring->mqd_gpu_addr & 0xfffffffc;
  2132. mqd->cp_mqd_base_addr_hi = upper_32_bits(ring->mqd_gpu_addr);
  2133. /* set MQD vmid to 0 */
  2134. tmp = RREG32_SOC15(GC, 0, mmCP_MQD_CONTROL);
  2135. tmp = REG_SET_FIELD(tmp, CP_MQD_CONTROL, VMID, 0);
  2136. mqd->cp_mqd_control = tmp;
  2137. /* set the pointer to the HQD, this is similar CP_RB0_BASE/_HI */
  2138. hqd_gpu_addr = ring->gpu_addr >> 8;
  2139. mqd->cp_hqd_pq_base_lo = hqd_gpu_addr;
  2140. mqd->cp_hqd_pq_base_hi = upper_32_bits(hqd_gpu_addr);
  2141. /* set up the HQD, this is similar to CP_RB0_CNTL */
  2142. tmp = RREG32_SOC15(GC, 0, mmCP_HQD_PQ_CONTROL);
  2143. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, QUEUE_SIZE,
  2144. (order_base_2(ring->ring_size / 4) - 1));
  2145. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, RPTR_BLOCK_SIZE,
  2146. ((order_base_2(AMDGPU_GPU_PAGE_SIZE / 4) - 1) << 8));
  2147. #ifdef __BIG_ENDIAN
  2148. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, ENDIAN_SWAP, 1);
  2149. #endif
  2150. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, UNORD_DISPATCH, 0);
  2151. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, ROQ_PQ_IB_FLIP, 0);
  2152. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, PRIV_STATE, 1);
  2153. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, KMD_QUEUE, 1);
  2154. mqd->cp_hqd_pq_control = tmp;
  2155. /* set the wb address whether it's enabled or not */
  2156. wb_gpu_addr = adev->wb.gpu_addr + (ring->rptr_offs * 4);
  2157. mqd->cp_hqd_pq_rptr_report_addr_lo = wb_gpu_addr & 0xfffffffc;
  2158. mqd->cp_hqd_pq_rptr_report_addr_hi =
  2159. upper_32_bits(wb_gpu_addr) & 0xffff;
  2160. /* only used if CP_PQ_WPTR_POLL_CNTL.CP_PQ_WPTR_POLL_CNTL__EN_MASK=1 */
  2161. wb_gpu_addr = adev->wb.gpu_addr + (ring->wptr_offs * 4);
  2162. mqd->cp_hqd_pq_wptr_poll_addr_lo = wb_gpu_addr & 0xfffffffc;
  2163. mqd->cp_hqd_pq_wptr_poll_addr_hi = upper_32_bits(wb_gpu_addr) & 0xffff;
  2164. tmp = 0;
  2165. /* enable the doorbell if requested */
  2166. if (ring->use_doorbell) {
  2167. tmp = RREG32_SOC15(GC, 0, mmCP_HQD_PQ_DOORBELL_CONTROL);
  2168. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  2169. DOORBELL_OFFSET, ring->doorbell_index);
  2170. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  2171. DOORBELL_EN, 1);
  2172. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  2173. DOORBELL_SOURCE, 0);
  2174. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  2175. DOORBELL_HIT, 0);
  2176. }
  2177. mqd->cp_hqd_pq_doorbell_control = tmp;
  2178. /* reset read and write pointers, similar to CP_RB0_WPTR/_RPTR */
  2179. ring->wptr = 0;
  2180. mqd->cp_hqd_pq_rptr = RREG32_SOC15(GC, 0, mmCP_HQD_PQ_RPTR);
  2181. /* set the vmid for the queue */
  2182. mqd->cp_hqd_vmid = 0;
  2183. tmp = RREG32_SOC15(GC, 0, mmCP_HQD_PERSISTENT_STATE);
  2184. tmp = REG_SET_FIELD(tmp, CP_HQD_PERSISTENT_STATE, PRELOAD_SIZE, 0x53);
  2185. mqd->cp_hqd_persistent_state = tmp;
  2186. /* set MIN_IB_AVAIL_SIZE */
  2187. tmp = RREG32_SOC15(GC, 0, mmCP_HQD_IB_CONTROL);
  2188. tmp = REG_SET_FIELD(tmp, CP_HQD_IB_CONTROL, MIN_IB_AVAIL_SIZE, 3);
  2189. mqd->cp_hqd_ib_control = tmp;
  2190. /* activate the queue */
  2191. mqd->cp_hqd_active = 1;
  2192. return 0;
  2193. }
  2194. static int gfx_v9_0_kiq_init_register(struct amdgpu_ring *ring)
  2195. {
  2196. struct amdgpu_device *adev = ring->adev;
  2197. struct v9_mqd *mqd = ring->mqd_ptr;
  2198. int j;
  2199. /* disable wptr polling */
  2200. WREG32_FIELD15(GC, 0, CP_PQ_WPTR_POLL_CNTL, EN, 0);
  2201. WREG32_SOC15(GC, 0, mmCP_HQD_EOP_BASE_ADDR,
  2202. mqd->cp_hqd_eop_base_addr_lo);
  2203. WREG32_SOC15(GC, 0, mmCP_HQD_EOP_BASE_ADDR_HI,
  2204. mqd->cp_hqd_eop_base_addr_hi);
  2205. /* set the EOP size, register value is 2^(EOP_SIZE+1) dwords */
  2206. WREG32_SOC15(GC, 0, mmCP_HQD_EOP_CONTROL,
  2207. mqd->cp_hqd_eop_control);
  2208. /* enable doorbell? */
  2209. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_DOORBELL_CONTROL,
  2210. mqd->cp_hqd_pq_doorbell_control);
  2211. /* disable the queue if it's active */
  2212. if (RREG32_SOC15(GC, 0, mmCP_HQD_ACTIVE) & 1) {
  2213. WREG32_SOC15(GC, 0, mmCP_HQD_DEQUEUE_REQUEST, 1);
  2214. for (j = 0; j < adev->usec_timeout; j++) {
  2215. if (!(RREG32_SOC15(GC, 0, mmCP_HQD_ACTIVE) & 1))
  2216. break;
  2217. udelay(1);
  2218. }
  2219. WREG32_SOC15(GC, 0, mmCP_HQD_DEQUEUE_REQUEST,
  2220. mqd->cp_hqd_dequeue_request);
  2221. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_RPTR,
  2222. mqd->cp_hqd_pq_rptr);
  2223. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_WPTR_LO,
  2224. mqd->cp_hqd_pq_wptr_lo);
  2225. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_WPTR_HI,
  2226. mqd->cp_hqd_pq_wptr_hi);
  2227. }
  2228. /* set the pointer to the MQD */
  2229. WREG32_SOC15(GC, 0, mmCP_MQD_BASE_ADDR,
  2230. mqd->cp_mqd_base_addr_lo);
  2231. WREG32_SOC15(GC, 0, mmCP_MQD_BASE_ADDR_HI,
  2232. mqd->cp_mqd_base_addr_hi);
  2233. /* set MQD vmid to 0 */
  2234. WREG32_SOC15(GC, 0, mmCP_MQD_CONTROL,
  2235. mqd->cp_mqd_control);
  2236. /* set the pointer to the HQD, this is similar CP_RB0_BASE/_HI */
  2237. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_BASE,
  2238. mqd->cp_hqd_pq_base_lo);
  2239. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_BASE_HI,
  2240. mqd->cp_hqd_pq_base_hi);
  2241. /* set up the HQD, this is similar to CP_RB0_CNTL */
  2242. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_CONTROL,
  2243. mqd->cp_hqd_pq_control);
  2244. /* set the wb address whether it's enabled or not */
  2245. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_RPTR_REPORT_ADDR,
  2246. mqd->cp_hqd_pq_rptr_report_addr_lo);
  2247. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_RPTR_REPORT_ADDR_HI,
  2248. mqd->cp_hqd_pq_rptr_report_addr_hi);
  2249. /* only used if CP_PQ_WPTR_POLL_CNTL.CP_PQ_WPTR_POLL_CNTL__EN_MASK=1 */
  2250. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_WPTR_POLL_ADDR,
  2251. mqd->cp_hqd_pq_wptr_poll_addr_lo);
  2252. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_WPTR_POLL_ADDR_HI,
  2253. mqd->cp_hqd_pq_wptr_poll_addr_hi);
  2254. /* enable the doorbell if requested */
  2255. if (ring->use_doorbell) {
  2256. WREG32_SOC15(GC, 0, mmCP_MEC_DOORBELL_RANGE_LOWER,
  2257. (AMDGPU_DOORBELL64_KIQ *2) << 2);
  2258. WREG32_SOC15(GC, 0, mmCP_MEC_DOORBELL_RANGE_UPPER,
  2259. (AMDGPU_DOORBELL64_USERQUEUE_END * 2) << 2);
  2260. }
  2261. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_DOORBELL_CONTROL,
  2262. mqd->cp_hqd_pq_doorbell_control);
  2263. /* reset read and write pointers, similar to CP_RB0_WPTR/_RPTR */
  2264. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_WPTR_LO,
  2265. mqd->cp_hqd_pq_wptr_lo);
  2266. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_WPTR_HI,
  2267. mqd->cp_hqd_pq_wptr_hi);
  2268. /* set the vmid for the queue */
  2269. WREG32_SOC15(GC, 0, mmCP_HQD_VMID, mqd->cp_hqd_vmid);
  2270. WREG32_SOC15(GC, 0, mmCP_HQD_PERSISTENT_STATE,
  2271. mqd->cp_hqd_persistent_state);
  2272. /* activate the queue */
  2273. WREG32_SOC15(GC, 0, mmCP_HQD_ACTIVE,
  2274. mqd->cp_hqd_active);
  2275. if (ring->use_doorbell)
  2276. WREG32_FIELD15(GC, 0, CP_PQ_STATUS, DOORBELL_ENABLE, 1);
  2277. return 0;
  2278. }
  2279. static int gfx_v9_0_kiq_init_queue(struct amdgpu_ring *ring)
  2280. {
  2281. struct amdgpu_device *adev = ring->adev;
  2282. struct v9_mqd *mqd = ring->mqd_ptr;
  2283. int mqd_idx = AMDGPU_MAX_COMPUTE_RINGS;
  2284. gfx_v9_0_kiq_setting(ring);
  2285. if (adev->in_gpu_reset) { /* for GPU_RESET case */
  2286. /* reset MQD to a clean status */
  2287. if (adev->gfx.mec.mqd_backup[mqd_idx])
  2288. memcpy(mqd, adev->gfx.mec.mqd_backup[mqd_idx], sizeof(struct v9_mqd_allocation));
  2289. /* reset ring buffer */
  2290. ring->wptr = 0;
  2291. amdgpu_ring_clear_ring(ring);
  2292. mutex_lock(&adev->srbm_mutex);
  2293. soc15_grbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
  2294. gfx_v9_0_kiq_init_register(ring);
  2295. soc15_grbm_select(adev, 0, 0, 0, 0);
  2296. mutex_unlock(&adev->srbm_mutex);
  2297. } else {
  2298. memset((void *)mqd, 0, sizeof(struct v9_mqd_allocation));
  2299. ((struct v9_mqd_allocation *)mqd)->dynamic_cu_mask = 0xFFFFFFFF;
  2300. ((struct v9_mqd_allocation *)mqd)->dynamic_rb_mask = 0xFFFFFFFF;
  2301. mutex_lock(&adev->srbm_mutex);
  2302. soc15_grbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
  2303. gfx_v9_0_mqd_init(ring);
  2304. gfx_v9_0_kiq_init_register(ring);
  2305. soc15_grbm_select(adev, 0, 0, 0, 0);
  2306. mutex_unlock(&adev->srbm_mutex);
  2307. if (adev->gfx.mec.mqd_backup[mqd_idx])
  2308. memcpy(adev->gfx.mec.mqd_backup[mqd_idx], mqd, sizeof(struct v9_mqd_allocation));
  2309. }
  2310. return 0;
  2311. }
  2312. static int gfx_v9_0_kcq_init_queue(struct amdgpu_ring *ring)
  2313. {
  2314. struct amdgpu_device *adev = ring->adev;
  2315. struct v9_mqd *mqd = ring->mqd_ptr;
  2316. int mqd_idx = ring - &adev->gfx.compute_ring[0];
  2317. if (!adev->in_gpu_reset && !adev->gfx.in_suspend) {
  2318. memset((void *)mqd, 0, sizeof(struct v9_mqd_allocation));
  2319. ((struct v9_mqd_allocation *)mqd)->dynamic_cu_mask = 0xFFFFFFFF;
  2320. ((struct v9_mqd_allocation *)mqd)->dynamic_rb_mask = 0xFFFFFFFF;
  2321. mutex_lock(&adev->srbm_mutex);
  2322. soc15_grbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
  2323. gfx_v9_0_mqd_init(ring);
  2324. soc15_grbm_select(adev, 0, 0, 0, 0);
  2325. mutex_unlock(&adev->srbm_mutex);
  2326. if (adev->gfx.mec.mqd_backup[mqd_idx])
  2327. memcpy(adev->gfx.mec.mqd_backup[mqd_idx], mqd, sizeof(struct v9_mqd_allocation));
  2328. } else if (adev->in_gpu_reset) { /* for GPU_RESET case */
  2329. /* reset MQD to a clean status */
  2330. if (adev->gfx.mec.mqd_backup[mqd_idx])
  2331. memcpy(mqd, adev->gfx.mec.mqd_backup[mqd_idx], sizeof(struct v9_mqd_allocation));
  2332. /* reset ring buffer */
  2333. ring->wptr = 0;
  2334. amdgpu_ring_clear_ring(ring);
  2335. } else {
  2336. amdgpu_ring_clear_ring(ring);
  2337. }
  2338. return 0;
  2339. }
  2340. static int gfx_v9_0_kiq_resume(struct amdgpu_device *adev)
  2341. {
  2342. struct amdgpu_ring *ring = NULL;
  2343. int r = 0, i;
  2344. gfx_v9_0_cp_compute_enable(adev, true);
  2345. ring = &adev->gfx.kiq.ring;
  2346. r = amdgpu_bo_reserve(ring->mqd_obj, false);
  2347. if (unlikely(r != 0))
  2348. goto done;
  2349. r = amdgpu_bo_kmap(ring->mqd_obj, (void **)&ring->mqd_ptr);
  2350. if (!r) {
  2351. r = gfx_v9_0_kiq_init_queue(ring);
  2352. amdgpu_bo_kunmap(ring->mqd_obj);
  2353. ring->mqd_ptr = NULL;
  2354. }
  2355. amdgpu_bo_unreserve(ring->mqd_obj);
  2356. if (r)
  2357. goto done;
  2358. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  2359. ring = &adev->gfx.compute_ring[i];
  2360. r = amdgpu_bo_reserve(ring->mqd_obj, false);
  2361. if (unlikely(r != 0))
  2362. goto done;
  2363. r = amdgpu_bo_kmap(ring->mqd_obj, (void **)&ring->mqd_ptr);
  2364. if (!r) {
  2365. r = gfx_v9_0_kcq_init_queue(ring);
  2366. amdgpu_bo_kunmap(ring->mqd_obj);
  2367. ring->mqd_ptr = NULL;
  2368. }
  2369. amdgpu_bo_unreserve(ring->mqd_obj);
  2370. if (r)
  2371. goto done;
  2372. }
  2373. r = gfx_v9_0_kiq_kcq_enable(adev);
  2374. done:
  2375. return r;
  2376. }
  2377. static int gfx_v9_0_cp_resume(struct amdgpu_device *adev)
  2378. {
  2379. int r, i;
  2380. struct amdgpu_ring *ring;
  2381. if (!(adev->flags & AMD_IS_APU))
  2382. gfx_v9_0_enable_gui_idle_interrupt(adev, false);
  2383. if (adev->firmware.load_type != AMDGPU_FW_LOAD_PSP) {
  2384. /* legacy firmware loading */
  2385. r = gfx_v9_0_cp_gfx_load_microcode(adev);
  2386. if (r)
  2387. return r;
  2388. r = gfx_v9_0_cp_compute_load_microcode(adev);
  2389. if (r)
  2390. return r;
  2391. }
  2392. r = gfx_v9_0_cp_gfx_resume(adev);
  2393. if (r)
  2394. return r;
  2395. r = gfx_v9_0_kiq_resume(adev);
  2396. if (r)
  2397. return r;
  2398. ring = &adev->gfx.gfx_ring[0];
  2399. r = amdgpu_ring_test_ring(ring);
  2400. if (r) {
  2401. ring->ready = false;
  2402. return r;
  2403. }
  2404. ring = &adev->gfx.kiq.ring;
  2405. ring->ready = true;
  2406. r = amdgpu_ring_test_ring(ring);
  2407. if (r)
  2408. ring->ready = false;
  2409. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  2410. ring = &adev->gfx.compute_ring[i];
  2411. ring->ready = true;
  2412. r = amdgpu_ring_test_ring(ring);
  2413. if (r)
  2414. ring->ready = false;
  2415. }
  2416. gfx_v9_0_enable_gui_idle_interrupt(adev, true);
  2417. return 0;
  2418. }
  2419. static void gfx_v9_0_cp_enable(struct amdgpu_device *adev, bool enable)
  2420. {
  2421. gfx_v9_0_cp_gfx_enable(adev, enable);
  2422. gfx_v9_0_cp_compute_enable(adev, enable);
  2423. }
  2424. static int gfx_v9_0_hw_init(void *handle)
  2425. {
  2426. int r;
  2427. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2428. gfx_v9_0_init_golden_registers(adev);
  2429. gfx_v9_0_gpu_init(adev);
  2430. r = gfx_v9_0_rlc_resume(adev);
  2431. if (r)
  2432. return r;
  2433. r = gfx_v9_0_cp_resume(adev);
  2434. if (r)
  2435. return r;
  2436. r = gfx_v9_0_ngg_en(adev);
  2437. if (r)
  2438. return r;
  2439. return r;
  2440. }
  2441. static int gfx_v9_0_kcq_disable(struct amdgpu_ring *kiq_ring,struct amdgpu_ring *ring)
  2442. {
  2443. struct amdgpu_device *adev = kiq_ring->adev;
  2444. uint32_t scratch, tmp = 0;
  2445. int r, i;
  2446. r = amdgpu_gfx_scratch_get(adev, &scratch);
  2447. if (r) {
  2448. DRM_ERROR("Failed to get scratch reg (%d).\n", r);
  2449. return r;
  2450. }
  2451. WREG32(scratch, 0xCAFEDEAD);
  2452. r = amdgpu_ring_alloc(kiq_ring, 10);
  2453. if (r) {
  2454. DRM_ERROR("Failed to lock KIQ (%d).\n", r);
  2455. amdgpu_gfx_scratch_free(adev, scratch);
  2456. return r;
  2457. }
  2458. /* unmap queues */
  2459. amdgpu_ring_write(kiq_ring, PACKET3(PACKET3_UNMAP_QUEUES, 4));
  2460. amdgpu_ring_write(kiq_ring, /* Q_sel: 0, vmid: 0, engine: 0, num_Q: 1 */
  2461. PACKET3_UNMAP_QUEUES_ACTION(1) | /* RESET_QUEUES */
  2462. PACKET3_UNMAP_QUEUES_QUEUE_SEL(0) |
  2463. PACKET3_UNMAP_QUEUES_ENGINE_SEL(0) |
  2464. PACKET3_UNMAP_QUEUES_NUM_QUEUES(1));
  2465. amdgpu_ring_write(kiq_ring, PACKET3_UNMAP_QUEUES_DOORBELL_OFFSET0(ring->doorbell_index));
  2466. amdgpu_ring_write(kiq_ring, 0);
  2467. amdgpu_ring_write(kiq_ring, 0);
  2468. amdgpu_ring_write(kiq_ring, 0);
  2469. /* write to scratch for completion */
  2470. amdgpu_ring_write(kiq_ring, PACKET3(PACKET3_SET_UCONFIG_REG, 1));
  2471. amdgpu_ring_write(kiq_ring, (scratch - PACKET3_SET_UCONFIG_REG_START));
  2472. amdgpu_ring_write(kiq_ring, 0xDEADBEEF);
  2473. amdgpu_ring_commit(kiq_ring);
  2474. for (i = 0; i < adev->usec_timeout; i++) {
  2475. tmp = RREG32(scratch);
  2476. if (tmp == 0xDEADBEEF)
  2477. break;
  2478. DRM_UDELAY(1);
  2479. }
  2480. if (i >= adev->usec_timeout) {
  2481. DRM_ERROR("KCQ disabled failed (scratch(0x%04X)=0x%08X)\n", scratch, tmp);
  2482. r = -EINVAL;
  2483. }
  2484. amdgpu_gfx_scratch_free(adev, scratch);
  2485. return r;
  2486. }
  2487. static int gfx_v9_0_hw_fini(void *handle)
  2488. {
  2489. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2490. int i;
  2491. amdgpu_irq_put(adev, &adev->gfx.priv_reg_irq, 0);
  2492. amdgpu_irq_put(adev, &adev->gfx.priv_inst_irq, 0);
  2493. /* disable KCQ to avoid CPC touch memory not valid anymore */
  2494. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  2495. gfx_v9_0_kcq_disable(&adev->gfx.kiq.ring, &adev->gfx.compute_ring[i]);
  2496. if (amdgpu_sriov_vf(adev)) {
  2497. pr_debug("For SRIOV client, shouldn't do anything.\n");
  2498. return 0;
  2499. }
  2500. gfx_v9_0_cp_enable(adev, false);
  2501. gfx_v9_0_rlc_stop(adev);
  2502. return 0;
  2503. }
  2504. static int gfx_v9_0_suspend(void *handle)
  2505. {
  2506. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2507. adev->gfx.in_suspend = true;
  2508. return gfx_v9_0_hw_fini(adev);
  2509. }
  2510. static int gfx_v9_0_resume(void *handle)
  2511. {
  2512. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2513. int r;
  2514. r = gfx_v9_0_hw_init(adev);
  2515. adev->gfx.in_suspend = false;
  2516. return r;
  2517. }
  2518. static bool gfx_v9_0_is_idle(void *handle)
  2519. {
  2520. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2521. if (REG_GET_FIELD(RREG32_SOC15(GC, 0, mmGRBM_STATUS),
  2522. GRBM_STATUS, GUI_ACTIVE))
  2523. return false;
  2524. else
  2525. return true;
  2526. }
  2527. static int gfx_v9_0_wait_for_idle(void *handle)
  2528. {
  2529. unsigned i;
  2530. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2531. for (i = 0; i < adev->usec_timeout; i++) {
  2532. if (gfx_v9_0_is_idle(handle))
  2533. return 0;
  2534. udelay(1);
  2535. }
  2536. return -ETIMEDOUT;
  2537. }
  2538. static int gfx_v9_0_soft_reset(void *handle)
  2539. {
  2540. u32 grbm_soft_reset = 0;
  2541. u32 tmp;
  2542. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2543. /* GRBM_STATUS */
  2544. tmp = RREG32_SOC15(GC, 0, mmGRBM_STATUS);
  2545. if (tmp & (GRBM_STATUS__PA_BUSY_MASK | GRBM_STATUS__SC_BUSY_MASK |
  2546. GRBM_STATUS__BCI_BUSY_MASK | GRBM_STATUS__SX_BUSY_MASK |
  2547. GRBM_STATUS__TA_BUSY_MASK | GRBM_STATUS__VGT_BUSY_MASK |
  2548. GRBM_STATUS__DB_BUSY_MASK | GRBM_STATUS__CB_BUSY_MASK |
  2549. GRBM_STATUS__GDS_BUSY_MASK | GRBM_STATUS__SPI_BUSY_MASK |
  2550. GRBM_STATUS__IA_BUSY_MASK | GRBM_STATUS__IA_BUSY_NO_DMA_MASK)) {
  2551. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  2552. GRBM_SOFT_RESET, SOFT_RESET_CP, 1);
  2553. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  2554. GRBM_SOFT_RESET, SOFT_RESET_GFX, 1);
  2555. }
  2556. if (tmp & (GRBM_STATUS__CP_BUSY_MASK | GRBM_STATUS__CP_COHERENCY_BUSY_MASK)) {
  2557. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  2558. GRBM_SOFT_RESET, SOFT_RESET_CP, 1);
  2559. }
  2560. /* GRBM_STATUS2 */
  2561. tmp = RREG32_SOC15(GC, 0, mmGRBM_STATUS2);
  2562. if (REG_GET_FIELD(tmp, GRBM_STATUS2, RLC_BUSY))
  2563. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  2564. GRBM_SOFT_RESET, SOFT_RESET_RLC, 1);
  2565. if (grbm_soft_reset) {
  2566. /* stop the rlc */
  2567. gfx_v9_0_rlc_stop(adev);
  2568. /* Disable GFX parsing/prefetching */
  2569. gfx_v9_0_cp_gfx_enable(adev, false);
  2570. /* Disable MEC parsing/prefetching */
  2571. gfx_v9_0_cp_compute_enable(adev, false);
  2572. if (grbm_soft_reset) {
  2573. tmp = RREG32_SOC15(GC, 0, mmGRBM_SOFT_RESET);
  2574. tmp |= grbm_soft_reset;
  2575. dev_info(adev->dev, "GRBM_SOFT_RESET=0x%08X\n", tmp);
  2576. WREG32_SOC15(GC, 0, mmGRBM_SOFT_RESET, tmp);
  2577. tmp = RREG32_SOC15(GC, 0, mmGRBM_SOFT_RESET);
  2578. udelay(50);
  2579. tmp &= ~grbm_soft_reset;
  2580. WREG32_SOC15(GC, 0, mmGRBM_SOFT_RESET, tmp);
  2581. tmp = RREG32_SOC15(GC, 0, mmGRBM_SOFT_RESET);
  2582. }
  2583. /* Wait a little for things to settle down */
  2584. udelay(50);
  2585. }
  2586. return 0;
  2587. }
  2588. static uint64_t gfx_v9_0_get_gpu_clock_counter(struct amdgpu_device *adev)
  2589. {
  2590. uint64_t clock;
  2591. mutex_lock(&adev->gfx.gpu_clock_mutex);
  2592. WREG32_SOC15(GC, 0, mmRLC_CAPTURE_GPU_CLOCK_COUNT, 1);
  2593. clock = (uint64_t)RREG32_SOC15(GC, 0, mmRLC_GPU_CLOCK_COUNT_LSB) |
  2594. ((uint64_t)RREG32_SOC15(GC, 0, mmRLC_GPU_CLOCK_COUNT_MSB) << 32ULL);
  2595. mutex_unlock(&adev->gfx.gpu_clock_mutex);
  2596. return clock;
  2597. }
  2598. static void gfx_v9_0_ring_emit_gds_switch(struct amdgpu_ring *ring,
  2599. uint32_t vmid,
  2600. uint32_t gds_base, uint32_t gds_size,
  2601. uint32_t gws_base, uint32_t gws_size,
  2602. uint32_t oa_base, uint32_t oa_size)
  2603. {
  2604. struct amdgpu_device *adev = ring->adev;
  2605. gds_base = gds_base >> AMDGPU_GDS_SHIFT;
  2606. gds_size = gds_size >> AMDGPU_GDS_SHIFT;
  2607. gws_base = gws_base >> AMDGPU_GWS_SHIFT;
  2608. gws_size = gws_size >> AMDGPU_GWS_SHIFT;
  2609. oa_base = oa_base >> AMDGPU_OA_SHIFT;
  2610. oa_size = oa_size >> AMDGPU_OA_SHIFT;
  2611. /* GDS Base */
  2612. gfx_v9_0_write_data_to_reg(ring, 0, false,
  2613. SOC15_REG_OFFSET(GC, 0, mmGDS_VMID0_BASE) + 2 * vmid,
  2614. gds_base);
  2615. /* GDS Size */
  2616. gfx_v9_0_write_data_to_reg(ring, 0, false,
  2617. SOC15_REG_OFFSET(GC, 0, mmGDS_VMID0_SIZE) + 2 * vmid,
  2618. gds_size);
  2619. /* GWS */
  2620. gfx_v9_0_write_data_to_reg(ring, 0, false,
  2621. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID0) + vmid,
  2622. gws_size << GDS_GWS_VMID0__SIZE__SHIFT | gws_base);
  2623. /* OA */
  2624. gfx_v9_0_write_data_to_reg(ring, 0, false,
  2625. SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID0) + vmid,
  2626. (1 << (oa_size + oa_base)) - (1 << oa_base));
  2627. }
  2628. static int gfx_v9_0_early_init(void *handle)
  2629. {
  2630. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2631. adev->gfx.num_gfx_rings = GFX9_NUM_GFX_RINGS;
  2632. adev->gfx.num_compute_rings = AMDGPU_MAX_COMPUTE_RINGS;
  2633. gfx_v9_0_set_ring_funcs(adev);
  2634. gfx_v9_0_set_irq_funcs(adev);
  2635. gfx_v9_0_set_gds_init(adev);
  2636. gfx_v9_0_set_rlc_funcs(adev);
  2637. return 0;
  2638. }
  2639. static int gfx_v9_0_late_init(void *handle)
  2640. {
  2641. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2642. int r;
  2643. r = amdgpu_irq_get(adev, &adev->gfx.priv_reg_irq, 0);
  2644. if (r)
  2645. return r;
  2646. r = amdgpu_irq_get(adev, &adev->gfx.priv_inst_irq, 0);
  2647. if (r)
  2648. return r;
  2649. return 0;
  2650. }
  2651. static void gfx_v9_0_enter_rlc_safe_mode(struct amdgpu_device *adev)
  2652. {
  2653. uint32_t rlc_setting, data;
  2654. unsigned i;
  2655. if (adev->gfx.rlc.in_safe_mode)
  2656. return;
  2657. /* if RLC is not enabled, do nothing */
  2658. rlc_setting = RREG32_SOC15(GC, 0, mmRLC_CNTL);
  2659. if (!(rlc_setting & RLC_CNTL__RLC_ENABLE_F32_MASK))
  2660. return;
  2661. if (adev->cg_flags &
  2662. (AMD_CG_SUPPORT_GFX_CGCG | AMD_CG_SUPPORT_GFX_MGCG |
  2663. AMD_CG_SUPPORT_GFX_3D_CGCG)) {
  2664. data = RLC_SAFE_MODE__CMD_MASK;
  2665. data |= (1 << RLC_SAFE_MODE__MESSAGE__SHIFT);
  2666. WREG32_SOC15(GC, 0, mmRLC_SAFE_MODE, data);
  2667. /* wait for RLC_SAFE_MODE */
  2668. for (i = 0; i < adev->usec_timeout; i++) {
  2669. if (!REG_GET_FIELD(SOC15_REG_OFFSET(GC, 0, mmRLC_SAFE_MODE), RLC_SAFE_MODE, CMD))
  2670. break;
  2671. udelay(1);
  2672. }
  2673. adev->gfx.rlc.in_safe_mode = true;
  2674. }
  2675. }
  2676. static void gfx_v9_0_exit_rlc_safe_mode(struct amdgpu_device *adev)
  2677. {
  2678. uint32_t rlc_setting, data;
  2679. if (!adev->gfx.rlc.in_safe_mode)
  2680. return;
  2681. /* if RLC is not enabled, do nothing */
  2682. rlc_setting = RREG32_SOC15(GC, 0, mmRLC_CNTL);
  2683. if (!(rlc_setting & RLC_CNTL__RLC_ENABLE_F32_MASK))
  2684. return;
  2685. if (adev->cg_flags &
  2686. (AMD_CG_SUPPORT_GFX_CGCG | AMD_CG_SUPPORT_GFX_MGCG)) {
  2687. /*
  2688. * Try to exit safe mode only if it is already in safe
  2689. * mode.
  2690. */
  2691. data = RLC_SAFE_MODE__CMD_MASK;
  2692. WREG32_SOC15(GC, 0, mmRLC_SAFE_MODE, data);
  2693. adev->gfx.rlc.in_safe_mode = false;
  2694. }
  2695. }
  2696. static void gfx_v9_0_update_gfx_cg_power_gating(struct amdgpu_device *adev,
  2697. bool enable)
  2698. {
  2699. /* TODO: double check if we need to perform under safe mdoe */
  2700. /* gfx_v9_0_enter_rlc_safe_mode(adev); */
  2701. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_PG) && enable) {
  2702. gfx_v9_0_enable_gfx_cg_power_gating(adev, true);
  2703. if (adev->pg_flags & AMD_PG_SUPPORT_GFX_PIPELINE)
  2704. gfx_v9_0_enable_gfx_pipeline_powergating(adev, true);
  2705. } else {
  2706. gfx_v9_0_enable_gfx_cg_power_gating(adev, false);
  2707. gfx_v9_0_enable_gfx_pipeline_powergating(adev, false);
  2708. }
  2709. /* gfx_v9_0_exit_rlc_safe_mode(adev); */
  2710. }
  2711. static void gfx_v9_0_update_gfx_mg_power_gating(struct amdgpu_device *adev,
  2712. bool enable)
  2713. {
  2714. /* TODO: double check if we need to perform under safe mode */
  2715. /* gfx_v9_0_enter_rlc_safe_mode(adev); */
  2716. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_SMG) && enable)
  2717. gfx_v9_0_enable_gfx_static_mg_power_gating(adev, true);
  2718. else
  2719. gfx_v9_0_enable_gfx_static_mg_power_gating(adev, false);
  2720. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_DMG) && enable)
  2721. gfx_v9_0_enable_gfx_dynamic_mg_power_gating(adev, true);
  2722. else
  2723. gfx_v9_0_enable_gfx_dynamic_mg_power_gating(adev, false);
  2724. /* gfx_v9_0_exit_rlc_safe_mode(adev); */
  2725. }
  2726. static void gfx_v9_0_update_medium_grain_clock_gating(struct amdgpu_device *adev,
  2727. bool enable)
  2728. {
  2729. uint32_t data, def;
  2730. /* It is disabled by HW by default */
  2731. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGCG)) {
  2732. /* 1 - RLC_CGTT_MGCG_OVERRIDE */
  2733. def = data = RREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE);
  2734. data &= ~(RLC_CGTT_MGCG_OVERRIDE__CPF_CGTT_SCLK_OVERRIDE_MASK |
  2735. RLC_CGTT_MGCG_OVERRIDE__GRBM_CGTT_SCLK_OVERRIDE_MASK |
  2736. RLC_CGTT_MGCG_OVERRIDE__GFXIP_MGCG_OVERRIDE_MASK |
  2737. RLC_CGTT_MGCG_OVERRIDE__GFXIP_MGLS_OVERRIDE_MASK);
  2738. /* only for Vega10 & Raven1 */
  2739. data |= RLC_CGTT_MGCG_OVERRIDE__RLC_CGTT_SCLK_OVERRIDE_MASK;
  2740. if (def != data)
  2741. WREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE, data);
  2742. /* MGLS is a global flag to control all MGLS in GFX */
  2743. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGLS) {
  2744. /* 2 - RLC memory Light sleep */
  2745. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_RLC_LS) {
  2746. def = data = RREG32_SOC15(GC, 0, mmRLC_MEM_SLP_CNTL);
  2747. data |= RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK;
  2748. if (def != data)
  2749. WREG32_SOC15(GC, 0, mmRLC_MEM_SLP_CNTL, data);
  2750. }
  2751. /* 3 - CP memory Light sleep */
  2752. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CP_LS) {
  2753. def = data = RREG32_SOC15(GC, 0, mmCP_MEM_SLP_CNTL);
  2754. data |= CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK;
  2755. if (def != data)
  2756. WREG32_SOC15(GC, 0, mmCP_MEM_SLP_CNTL, data);
  2757. }
  2758. }
  2759. } else {
  2760. /* 1 - MGCG_OVERRIDE */
  2761. def = data = RREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE);
  2762. data |= (RLC_CGTT_MGCG_OVERRIDE__CPF_CGTT_SCLK_OVERRIDE_MASK |
  2763. RLC_CGTT_MGCG_OVERRIDE__RLC_CGTT_SCLK_OVERRIDE_MASK |
  2764. RLC_CGTT_MGCG_OVERRIDE__GRBM_CGTT_SCLK_OVERRIDE_MASK |
  2765. RLC_CGTT_MGCG_OVERRIDE__GFXIP_MGCG_OVERRIDE_MASK |
  2766. RLC_CGTT_MGCG_OVERRIDE__GFXIP_MGLS_OVERRIDE_MASK);
  2767. if (def != data)
  2768. WREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE, data);
  2769. /* 2 - disable MGLS in RLC */
  2770. data = RREG32_SOC15(GC, 0, mmRLC_MEM_SLP_CNTL);
  2771. if (data & RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK) {
  2772. data &= ~RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK;
  2773. WREG32_SOC15(GC, 0, mmRLC_MEM_SLP_CNTL, data);
  2774. }
  2775. /* 3 - disable MGLS in CP */
  2776. data = RREG32_SOC15(GC, 0, mmCP_MEM_SLP_CNTL);
  2777. if (data & CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK) {
  2778. data &= ~CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK;
  2779. WREG32_SOC15(GC, 0, mmCP_MEM_SLP_CNTL, data);
  2780. }
  2781. }
  2782. }
  2783. static void gfx_v9_0_update_3d_clock_gating(struct amdgpu_device *adev,
  2784. bool enable)
  2785. {
  2786. uint32_t data, def;
  2787. adev->gfx.rlc.funcs->enter_safe_mode(adev);
  2788. /* Enable 3D CGCG/CGLS */
  2789. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_GFX_3D_CGCG)) {
  2790. /* write cmd to clear cgcg/cgls ov */
  2791. def = data = RREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE);
  2792. /* unset CGCG override */
  2793. data &= ~RLC_CGTT_MGCG_OVERRIDE__GFXIP_GFX3D_CG_OVERRIDE_MASK;
  2794. /* update CGCG and CGLS override bits */
  2795. if (def != data)
  2796. WREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE, data);
  2797. /* enable 3Dcgcg FSM(0x0020003f) */
  2798. def = RREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL_3D);
  2799. data = (0x2000 << RLC_CGCG_CGLS_CTRL_3D__CGCG_GFX_IDLE_THRESHOLD__SHIFT) |
  2800. RLC_CGCG_CGLS_CTRL_3D__CGCG_EN_MASK;
  2801. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_3D_CGLS)
  2802. data |= (0x000F << RLC_CGCG_CGLS_CTRL_3D__CGLS_REP_COMPANSAT_DELAY__SHIFT) |
  2803. RLC_CGCG_CGLS_CTRL_3D__CGLS_EN_MASK;
  2804. if (def != data)
  2805. WREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL_3D, data);
  2806. /* set IDLE_POLL_COUNT(0x00900100) */
  2807. def = RREG32_SOC15(GC, 0, mmCP_RB_WPTR_POLL_CNTL);
  2808. data = (0x0100 << CP_RB_WPTR_POLL_CNTL__POLL_FREQUENCY__SHIFT) |
  2809. (0x0090 << CP_RB_WPTR_POLL_CNTL__IDLE_POLL_COUNT__SHIFT);
  2810. if (def != data)
  2811. WREG32_SOC15(GC, 0, mmCP_RB_WPTR_POLL_CNTL, data);
  2812. } else {
  2813. /* Disable CGCG/CGLS */
  2814. def = data = RREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL_3D);
  2815. /* disable cgcg, cgls should be disabled */
  2816. data &= ~(RLC_CGCG_CGLS_CTRL_3D__CGCG_EN_MASK |
  2817. RLC_CGCG_CGLS_CTRL_3D__CGLS_EN_MASK);
  2818. /* disable cgcg and cgls in FSM */
  2819. if (def != data)
  2820. WREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL_3D, data);
  2821. }
  2822. adev->gfx.rlc.funcs->exit_safe_mode(adev);
  2823. }
  2824. static void gfx_v9_0_update_coarse_grain_clock_gating(struct amdgpu_device *adev,
  2825. bool enable)
  2826. {
  2827. uint32_t def, data;
  2828. adev->gfx.rlc.funcs->enter_safe_mode(adev);
  2829. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGCG)) {
  2830. def = data = RREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE);
  2831. /* unset CGCG override */
  2832. data &= ~RLC_CGTT_MGCG_OVERRIDE__GFXIP_CGCG_OVERRIDE_MASK;
  2833. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGLS)
  2834. data &= ~RLC_CGTT_MGCG_OVERRIDE__GFXIP_CGLS_OVERRIDE_MASK;
  2835. else
  2836. data |= RLC_CGTT_MGCG_OVERRIDE__GFXIP_CGLS_OVERRIDE_MASK;
  2837. /* update CGCG and CGLS override bits */
  2838. if (def != data)
  2839. WREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE, data);
  2840. /* enable cgcg FSM(0x0020003F) */
  2841. def = RREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL);
  2842. data = (0x2000 << RLC_CGCG_CGLS_CTRL__CGCG_GFX_IDLE_THRESHOLD__SHIFT) |
  2843. RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK;
  2844. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGLS)
  2845. data |= (0x000F << RLC_CGCG_CGLS_CTRL__CGLS_REP_COMPANSAT_DELAY__SHIFT) |
  2846. RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK;
  2847. if (def != data)
  2848. WREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL, data);
  2849. /* set IDLE_POLL_COUNT(0x00900100) */
  2850. def = RREG32_SOC15(GC, 0, mmCP_RB_WPTR_POLL_CNTL);
  2851. data = (0x0100 << CP_RB_WPTR_POLL_CNTL__POLL_FREQUENCY__SHIFT) |
  2852. (0x0090 << CP_RB_WPTR_POLL_CNTL__IDLE_POLL_COUNT__SHIFT);
  2853. if (def != data)
  2854. WREG32_SOC15(GC, 0, mmCP_RB_WPTR_POLL_CNTL, data);
  2855. } else {
  2856. def = data = RREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL);
  2857. /* reset CGCG/CGLS bits */
  2858. data &= ~(RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK | RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK);
  2859. /* disable cgcg and cgls in FSM */
  2860. if (def != data)
  2861. WREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL, data);
  2862. }
  2863. adev->gfx.rlc.funcs->exit_safe_mode(adev);
  2864. }
  2865. static int gfx_v9_0_update_gfx_clock_gating(struct amdgpu_device *adev,
  2866. bool enable)
  2867. {
  2868. if (enable) {
  2869. /* CGCG/CGLS should be enabled after MGCG/MGLS
  2870. * === MGCG + MGLS ===
  2871. */
  2872. gfx_v9_0_update_medium_grain_clock_gating(adev, enable);
  2873. /* === CGCG /CGLS for GFX 3D Only === */
  2874. gfx_v9_0_update_3d_clock_gating(adev, enable);
  2875. /* === CGCG + CGLS === */
  2876. gfx_v9_0_update_coarse_grain_clock_gating(adev, enable);
  2877. } else {
  2878. /* CGCG/CGLS should be disabled before MGCG/MGLS
  2879. * === CGCG + CGLS ===
  2880. */
  2881. gfx_v9_0_update_coarse_grain_clock_gating(adev, enable);
  2882. /* === CGCG /CGLS for GFX 3D Only === */
  2883. gfx_v9_0_update_3d_clock_gating(adev, enable);
  2884. /* === MGCG + MGLS === */
  2885. gfx_v9_0_update_medium_grain_clock_gating(adev, enable);
  2886. }
  2887. return 0;
  2888. }
  2889. static const struct amdgpu_rlc_funcs gfx_v9_0_rlc_funcs = {
  2890. .enter_safe_mode = gfx_v9_0_enter_rlc_safe_mode,
  2891. .exit_safe_mode = gfx_v9_0_exit_rlc_safe_mode
  2892. };
  2893. static int gfx_v9_0_set_powergating_state(void *handle,
  2894. enum amd_powergating_state state)
  2895. {
  2896. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2897. bool enable = (state == AMD_PG_STATE_GATE) ? true : false;
  2898. switch (adev->asic_type) {
  2899. case CHIP_RAVEN:
  2900. if (adev->pg_flags & AMD_PG_SUPPORT_RLC_SMU_HS) {
  2901. gfx_v9_0_enable_sck_slow_down_on_power_up(adev, true);
  2902. gfx_v9_0_enable_sck_slow_down_on_power_down(adev, true);
  2903. } else {
  2904. gfx_v9_0_enable_sck_slow_down_on_power_up(adev, false);
  2905. gfx_v9_0_enable_sck_slow_down_on_power_down(adev, false);
  2906. }
  2907. if (adev->pg_flags & AMD_PG_SUPPORT_CP)
  2908. gfx_v9_0_enable_cp_power_gating(adev, true);
  2909. else
  2910. gfx_v9_0_enable_cp_power_gating(adev, false);
  2911. /* update gfx cgpg state */
  2912. gfx_v9_0_update_gfx_cg_power_gating(adev, enable);
  2913. /* update mgcg state */
  2914. gfx_v9_0_update_gfx_mg_power_gating(adev, enable);
  2915. break;
  2916. default:
  2917. break;
  2918. }
  2919. return 0;
  2920. }
  2921. static int gfx_v9_0_set_clockgating_state(void *handle,
  2922. enum amd_clockgating_state state)
  2923. {
  2924. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2925. if (amdgpu_sriov_vf(adev))
  2926. return 0;
  2927. switch (adev->asic_type) {
  2928. case CHIP_VEGA10:
  2929. case CHIP_RAVEN:
  2930. gfx_v9_0_update_gfx_clock_gating(adev,
  2931. state == AMD_CG_STATE_GATE ? true : false);
  2932. break;
  2933. default:
  2934. break;
  2935. }
  2936. return 0;
  2937. }
  2938. static void gfx_v9_0_get_clockgating_state(void *handle, u32 *flags)
  2939. {
  2940. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2941. int data;
  2942. if (amdgpu_sriov_vf(adev))
  2943. *flags = 0;
  2944. /* AMD_CG_SUPPORT_GFX_MGCG */
  2945. data = RREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE);
  2946. if (!(data & RLC_CGTT_MGCG_OVERRIDE__GFXIP_MGCG_OVERRIDE_MASK))
  2947. *flags |= AMD_CG_SUPPORT_GFX_MGCG;
  2948. /* AMD_CG_SUPPORT_GFX_CGCG */
  2949. data = RREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL);
  2950. if (data & RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK)
  2951. *flags |= AMD_CG_SUPPORT_GFX_CGCG;
  2952. /* AMD_CG_SUPPORT_GFX_CGLS */
  2953. if (data & RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK)
  2954. *flags |= AMD_CG_SUPPORT_GFX_CGLS;
  2955. /* AMD_CG_SUPPORT_GFX_RLC_LS */
  2956. data = RREG32_SOC15(GC, 0, mmRLC_MEM_SLP_CNTL);
  2957. if (data & RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK)
  2958. *flags |= AMD_CG_SUPPORT_GFX_RLC_LS | AMD_CG_SUPPORT_GFX_MGLS;
  2959. /* AMD_CG_SUPPORT_GFX_CP_LS */
  2960. data = RREG32_SOC15(GC, 0, mmCP_MEM_SLP_CNTL);
  2961. if (data & CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK)
  2962. *flags |= AMD_CG_SUPPORT_GFX_CP_LS | AMD_CG_SUPPORT_GFX_MGLS;
  2963. /* AMD_CG_SUPPORT_GFX_3D_CGCG */
  2964. data = RREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL_3D);
  2965. if (data & RLC_CGCG_CGLS_CTRL_3D__CGCG_EN_MASK)
  2966. *flags |= AMD_CG_SUPPORT_GFX_3D_CGCG;
  2967. /* AMD_CG_SUPPORT_GFX_3D_CGLS */
  2968. if (data & RLC_CGCG_CGLS_CTRL_3D__CGLS_EN_MASK)
  2969. *flags |= AMD_CG_SUPPORT_GFX_3D_CGLS;
  2970. }
  2971. static u64 gfx_v9_0_ring_get_rptr_gfx(struct amdgpu_ring *ring)
  2972. {
  2973. return ring->adev->wb.wb[ring->rptr_offs]; /* gfx9 is 32bit rptr*/
  2974. }
  2975. static u64 gfx_v9_0_ring_get_wptr_gfx(struct amdgpu_ring *ring)
  2976. {
  2977. struct amdgpu_device *adev = ring->adev;
  2978. u64 wptr;
  2979. /* XXX check if swapping is necessary on BE */
  2980. if (ring->use_doorbell) {
  2981. wptr = atomic64_read((atomic64_t *)&adev->wb.wb[ring->wptr_offs]);
  2982. } else {
  2983. wptr = RREG32_SOC15(GC, 0, mmCP_RB0_WPTR);
  2984. wptr += (u64)RREG32_SOC15(GC, 0, mmCP_RB0_WPTR_HI) << 32;
  2985. }
  2986. return wptr;
  2987. }
  2988. static void gfx_v9_0_ring_set_wptr_gfx(struct amdgpu_ring *ring)
  2989. {
  2990. struct amdgpu_device *adev = ring->adev;
  2991. if (ring->use_doorbell) {
  2992. /* XXX check if swapping is necessary on BE */
  2993. atomic64_set((atomic64_t*)&adev->wb.wb[ring->wptr_offs], ring->wptr);
  2994. WDOORBELL64(ring->doorbell_index, ring->wptr);
  2995. } else {
  2996. WREG32_SOC15(GC, 0, mmCP_RB0_WPTR, lower_32_bits(ring->wptr));
  2997. WREG32_SOC15(GC, 0, mmCP_RB0_WPTR_HI, upper_32_bits(ring->wptr));
  2998. }
  2999. }
  3000. static void gfx_v9_0_ring_emit_hdp_flush(struct amdgpu_ring *ring)
  3001. {
  3002. struct amdgpu_device *adev = ring->adev;
  3003. u32 ref_and_mask, reg_mem_engine;
  3004. const struct nbio_hdp_flush_reg *nbio_hf_reg = adev->nbio_funcs->hdp_flush_reg;
  3005. if (ring->funcs->type == AMDGPU_RING_TYPE_COMPUTE) {
  3006. switch (ring->me) {
  3007. case 1:
  3008. ref_and_mask = nbio_hf_reg->ref_and_mask_cp2 << ring->pipe;
  3009. break;
  3010. case 2:
  3011. ref_and_mask = nbio_hf_reg->ref_and_mask_cp6 << ring->pipe;
  3012. break;
  3013. default:
  3014. return;
  3015. }
  3016. reg_mem_engine = 0;
  3017. } else {
  3018. ref_and_mask = nbio_hf_reg->ref_and_mask_cp0;
  3019. reg_mem_engine = 1; /* pfp */
  3020. }
  3021. gfx_v9_0_wait_reg_mem(ring, reg_mem_engine, 0, 1,
  3022. adev->nbio_funcs->get_hdp_flush_req_offset(adev),
  3023. adev->nbio_funcs->get_hdp_flush_done_offset(adev),
  3024. ref_and_mask, ref_and_mask, 0x20);
  3025. }
  3026. static void gfx_v9_0_ring_emit_hdp_invalidate(struct amdgpu_ring *ring)
  3027. {
  3028. struct amdgpu_device *adev = ring->adev;
  3029. gfx_v9_0_write_data_to_reg(ring, 0, true,
  3030. SOC15_REG_OFFSET(HDP, 0, mmHDP_READ_CACHE_INVALIDATE), 1);
  3031. }
  3032. static void gfx_v9_0_ring_emit_ib_gfx(struct amdgpu_ring *ring,
  3033. struct amdgpu_ib *ib,
  3034. unsigned vm_id, bool ctx_switch)
  3035. {
  3036. u32 header, control = 0;
  3037. if (ib->flags & AMDGPU_IB_FLAG_CE)
  3038. header = PACKET3(PACKET3_INDIRECT_BUFFER_CONST, 2);
  3039. else
  3040. header = PACKET3(PACKET3_INDIRECT_BUFFER, 2);
  3041. control |= ib->length_dw | (vm_id << 24);
  3042. if (amdgpu_sriov_vf(ring->adev) && (ib->flags & AMDGPU_IB_FLAG_PREEMPT)) {
  3043. control |= INDIRECT_BUFFER_PRE_ENB(1);
  3044. if (!(ib->flags & AMDGPU_IB_FLAG_CE))
  3045. gfx_v9_0_ring_emit_de_meta(ring);
  3046. }
  3047. amdgpu_ring_write(ring, header);
  3048. BUG_ON(ib->gpu_addr & 0x3); /* Dword align */
  3049. amdgpu_ring_write(ring,
  3050. #ifdef __BIG_ENDIAN
  3051. (2 << 0) |
  3052. #endif
  3053. lower_32_bits(ib->gpu_addr));
  3054. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr));
  3055. amdgpu_ring_write(ring, control);
  3056. }
  3057. static void gfx_v9_0_ring_emit_ib_compute(struct amdgpu_ring *ring,
  3058. struct amdgpu_ib *ib,
  3059. unsigned vm_id, bool ctx_switch)
  3060. {
  3061. u32 control = INDIRECT_BUFFER_VALID | ib->length_dw | (vm_id << 24);
  3062. amdgpu_ring_write(ring, PACKET3(PACKET3_INDIRECT_BUFFER, 2));
  3063. BUG_ON(ib->gpu_addr & 0x3); /* Dword align */
  3064. amdgpu_ring_write(ring,
  3065. #ifdef __BIG_ENDIAN
  3066. (2 << 0) |
  3067. #endif
  3068. lower_32_bits(ib->gpu_addr));
  3069. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr));
  3070. amdgpu_ring_write(ring, control);
  3071. }
  3072. static void gfx_v9_0_ring_emit_fence(struct amdgpu_ring *ring, u64 addr,
  3073. u64 seq, unsigned flags)
  3074. {
  3075. bool write64bit = flags & AMDGPU_FENCE_FLAG_64BIT;
  3076. bool int_sel = flags & AMDGPU_FENCE_FLAG_INT;
  3077. /* RELEASE_MEM - flush caches, send int */
  3078. amdgpu_ring_write(ring, PACKET3(PACKET3_RELEASE_MEM, 6));
  3079. amdgpu_ring_write(ring, (EOP_TCL1_ACTION_EN |
  3080. EOP_TC_ACTION_EN |
  3081. EOP_TC_WB_ACTION_EN |
  3082. EOP_TC_MD_ACTION_EN |
  3083. EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) |
  3084. EVENT_INDEX(5)));
  3085. amdgpu_ring_write(ring, DATA_SEL(write64bit ? 2 : 1) | INT_SEL(int_sel ? 2 : 0));
  3086. /*
  3087. * the address should be Qword aligned if 64bit write, Dword
  3088. * aligned if only send 32bit data low (discard data high)
  3089. */
  3090. if (write64bit)
  3091. BUG_ON(addr & 0x7);
  3092. else
  3093. BUG_ON(addr & 0x3);
  3094. amdgpu_ring_write(ring, lower_32_bits(addr));
  3095. amdgpu_ring_write(ring, upper_32_bits(addr));
  3096. amdgpu_ring_write(ring, lower_32_bits(seq));
  3097. amdgpu_ring_write(ring, upper_32_bits(seq));
  3098. amdgpu_ring_write(ring, 0);
  3099. }
  3100. static void gfx_v9_0_ring_emit_pipeline_sync(struct amdgpu_ring *ring)
  3101. {
  3102. int usepfp = (ring->funcs->type == AMDGPU_RING_TYPE_GFX);
  3103. uint32_t seq = ring->fence_drv.sync_seq;
  3104. uint64_t addr = ring->fence_drv.gpu_addr;
  3105. gfx_v9_0_wait_reg_mem(ring, usepfp, 1, 0,
  3106. lower_32_bits(addr), upper_32_bits(addr),
  3107. seq, 0xffffffff, 4);
  3108. }
  3109. static void gfx_v9_0_ring_emit_vm_flush(struct amdgpu_ring *ring,
  3110. unsigned vm_id, uint64_t pd_addr)
  3111. {
  3112. struct amdgpu_vmhub *hub = &ring->adev->vmhub[ring->funcs->vmhub];
  3113. int usepfp = (ring->funcs->type == AMDGPU_RING_TYPE_GFX);
  3114. uint32_t req = ring->adev->gart.gart_funcs->get_invalidate_req(vm_id);
  3115. uint64_t flags = AMDGPU_PTE_VALID;
  3116. unsigned eng = ring->vm_inv_eng;
  3117. amdgpu_gart_get_vm_pde(ring->adev, -1, &pd_addr, &flags);
  3118. pd_addr |= flags;
  3119. gfx_v9_0_write_data_to_reg(ring, usepfp, true,
  3120. hub->ctx0_ptb_addr_lo32 + (2 * vm_id),
  3121. lower_32_bits(pd_addr));
  3122. gfx_v9_0_write_data_to_reg(ring, usepfp, true,
  3123. hub->ctx0_ptb_addr_hi32 + (2 * vm_id),
  3124. upper_32_bits(pd_addr));
  3125. gfx_v9_0_write_data_to_reg(ring, usepfp, true,
  3126. hub->vm_inv_eng0_req + eng, req);
  3127. /* wait for the invalidate to complete */
  3128. gfx_v9_0_wait_reg_mem(ring, 0, 0, 0, hub->vm_inv_eng0_ack +
  3129. eng, 0, 1 << vm_id, 1 << vm_id, 0x20);
  3130. /* compute doesn't have PFP */
  3131. if (usepfp) {
  3132. /* sync PFP to ME, otherwise we might get invalid PFP reads */
  3133. amdgpu_ring_write(ring, PACKET3(PACKET3_PFP_SYNC_ME, 0));
  3134. amdgpu_ring_write(ring, 0x0);
  3135. }
  3136. }
  3137. static u64 gfx_v9_0_ring_get_rptr_compute(struct amdgpu_ring *ring)
  3138. {
  3139. return ring->adev->wb.wb[ring->rptr_offs]; /* gfx9 hardware is 32bit rptr */
  3140. }
  3141. static u64 gfx_v9_0_ring_get_wptr_compute(struct amdgpu_ring *ring)
  3142. {
  3143. u64 wptr;
  3144. /* XXX check if swapping is necessary on BE */
  3145. if (ring->use_doorbell)
  3146. wptr = atomic64_read((atomic64_t *)&ring->adev->wb.wb[ring->wptr_offs]);
  3147. else
  3148. BUG();
  3149. return wptr;
  3150. }
  3151. static void gfx_v9_0_ring_set_wptr_compute(struct amdgpu_ring *ring)
  3152. {
  3153. struct amdgpu_device *adev = ring->adev;
  3154. /* XXX check if swapping is necessary on BE */
  3155. if (ring->use_doorbell) {
  3156. atomic64_set((atomic64_t*)&adev->wb.wb[ring->wptr_offs], ring->wptr);
  3157. WDOORBELL64(ring->doorbell_index, ring->wptr);
  3158. } else{
  3159. BUG(); /* only DOORBELL method supported on gfx9 now */
  3160. }
  3161. }
  3162. static void gfx_v9_0_ring_emit_fence_kiq(struct amdgpu_ring *ring, u64 addr,
  3163. u64 seq, unsigned int flags)
  3164. {
  3165. struct amdgpu_device *adev = ring->adev;
  3166. /* we only allocate 32bit for each seq wb address */
  3167. BUG_ON(flags & AMDGPU_FENCE_FLAG_64BIT);
  3168. /* write fence seq to the "addr" */
  3169. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3170. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  3171. WRITE_DATA_DST_SEL(5) | WR_CONFIRM));
  3172. amdgpu_ring_write(ring, lower_32_bits(addr));
  3173. amdgpu_ring_write(ring, upper_32_bits(addr));
  3174. amdgpu_ring_write(ring, lower_32_bits(seq));
  3175. if (flags & AMDGPU_FENCE_FLAG_INT) {
  3176. /* set register to trigger INT */
  3177. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3178. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  3179. WRITE_DATA_DST_SEL(0) | WR_CONFIRM));
  3180. amdgpu_ring_write(ring, SOC15_REG_OFFSET(GC, 0, mmCPC_INT_STATUS));
  3181. amdgpu_ring_write(ring, 0);
  3182. amdgpu_ring_write(ring, 0x20000000); /* src_id is 178 */
  3183. }
  3184. }
  3185. static void gfx_v9_ring_emit_sb(struct amdgpu_ring *ring)
  3186. {
  3187. amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  3188. amdgpu_ring_write(ring, 0);
  3189. }
  3190. static void gfx_v9_0_ring_emit_ce_meta(struct amdgpu_ring *ring)
  3191. {
  3192. struct v9_ce_ib_state ce_payload = {0};
  3193. uint64_t csa_addr;
  3194. int cnt;
  3195. cnt = (sizeof(ce_payload) >> 2) + 4 - 2;
  3196. csa_addr = AMDGPU_VA_RESERVED_SIZE - 2 * 4096;
  3197. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, cnt));
  3198. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(2) |
  3199. WRITE_DATA_DST_SEL(8) |
  3200. WR_CONFIRM) |
  3201. WRITE_DATA_CACHE_POLICY(0));
  3202. amdgpu_ring_write(ring, lower_32_bits(csa_addr + offsetof(struct v9_gfx_meta_data, ce_payload)));
  3203. amdgpu_ring_write(ring, upper_32_bits(csa_addr + offsetof(struct v9_gfx_meta_data, ce_payload)));
  3204. amdgpu_ring_write_multiple(ring, (void *)&ce_payload, sizeof(ce_payload) >> 2);
  3205. }
  3206. static void gfx_v9_0_ring_emit_de_meta(struct amdgpu_ring *ring)
  3207. {
  3208. struct v9_de_ib_state de_payload = {0};
  3209. uint64_t csa_addr, gds_addr;
  3210. int cnt;
  3211. csa_addr = AMDGPU_VA_RESERVED_SIZE - 2 * 4096;
  3212. gds_addr = csa_addr + 4096;
  3213. de_payload.gds_backup_addrlo = lower_32_bits(gds_addr);
  3214. de_payload.gds_backup_addrhi = upper_32_bits(gds_addr);
  3215. cnt = (sizeof(de_payload) >> 2) + 4 - 2;
  3216. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, cnt));
  3217. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(1) |
  3218. WRITE_DATA_DST_SEL(8) |
  3219. WR_CONFIRM) |
  3220. WRITE_DATA_CACHE_POLICY(0));
  3221. amdgpu_ring_write(ring, lower_32_bits(csa_addr + offsetof(struct v9_gfx_meta_data, de_payload)));
  3222. amdgpu_ring_write(ring, upper_32_bits(csa_addr + offsetof(struct v9_gfx_meta_data, de_payload)));
  3223. amdgpu_ring_write_multiple(ring, (void *)&de_payload, sizeof(de_payload) >> 2);
  3224. }
  3225. static void gfx_v9_0_ring_emit_tmz(struct amdgpu_ring *ring, bool start)
  3226. {
  3227. amdgpu_ring_write(ring, PACKET3(PACKET3_FRAME_CONTROL, 0));
  3228. amdgpu_ring_write(ring, FRAME_CMD(start ? 0 : 1)); /* frame_end */
  3229. }
  3230. static void gfx_v9_ring_emit_cntxcntl(struct amdgpu_ring *ring, uint32_t flags)
  3231. {
  3232. uint32_t dw2 = 0;
  3233. if (amdgpu_sriov_vf(ring->adev))
  3234. gfx_v9_0_ring_emit_ce_meta(ring);
  3235. gfx_v9_0_ring_emit_tmz(ring, true);
  3236. dw2 |= 0x80000000; /* set load_enable otherwise this package is just NOPs */
  3237. if (flags & AMDGPU_HAVE_CTX_SWITCH) {
  3238. /* set load_global_config & load_global_uconfig */
  3239. dw2 |= 0x8001;
  3240. /* set load_cs_sh_regs */
  3241. dw2 |= 0x01000000;
  3242. /* set load_per_context_state & load_gfx_sh_regs for GFX */
  3243. dw2 |= 0x10002;
  3244. /* set load_ce_ram if preamble presented */
  3245. if (AMDGPU_PREAMBLE_IB_PRESENT & flags)
  3246. dw2 |= 0x10000000;
  3247. } else {
  3248. /* still load_ce_ram if this is the first time preamble presented
  3249. * although there is no context switch happens.
  3250. */
  3251. if (AMDGPU_PREAMBLE_IB_PRESENT_FIRST & flags)
  3252. dw2 |= 0x10000000;
  3253. }
  3254. amdgpu_ring_write(ring, PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  3255. amdgpu_ring_write(ring, dw2);
  3256. amdgpu_ring_write(ring, 0);
  3257. }
  3258. static unsigned gfx_v9_0_ring_emit_init_cond_exec(struct amdgpu_ring *ring)
  3259. {
  3260. unsigned ret;
  3261. amdgpu_ring_write(ring, PACKET3(PACKET3_COND_EXEC, 3));
  3262. amdgpu_ring_write(ring, lower_32_bits(ring->cond_exe_gpu_addr));
  3263. amdgpu_ring_write(ring, upper_32_bits(ring->cond_exe_gpu_addr));
  3264. amdgpu_ring_write(ring, 0); /* discard following DWs if *cond_exec_gpu_addr==0 */
  3265. ret = ring->wptr & ring->buf_mask;
  3266. amdgpu_ring_write(ring, 0x55aa55aa); /* patch dummy value later */
  3267. return ret;
  3268. }
  3269. static void gfx_v9_0_ring_emit_patch_cond_exec(struct amdgpu_ring *ring, unsigned offset)
  3270. {
  3271. unsigned cur;
  3272. BUG_ON(offset > ring->buf_mask);
  3273. BUG_ON(ring->ring[offset] != 0x55aa55aa);
  3274. cur = (ring->wptr & ring->buf_mask) - 1;
  3275. if (likely(cur > offset))
  3276. ring->ring[offset] = cur - offset;
  3277. else
  3278. ring->ring[offset] = (ring->ring_size>>2) - offset + cur;
  3279. }
  3280. static void gfx_v9_0_ring_emit_rreg(struct amdgpu_ring *ring, uint32_t reg)
  3281. {
  3282. struct amdgpu_device *adev = ring->adev;
  3283. amdgpu_ring_write(ring, PACKET3(PACKET3_COPY_DATA, 4));
  3284. amdgpu_ring_write(ring, 0 | /* src: register*/
  3285. (5 << 8) | /* dst: memory */
  3286. (1 << 20)); /* write confirm */
  3287. amdgpu_ring_write(ring, reg);
  3288. amdgpu_ring_write(ring, 0);
  3289. amdgpu_ring_write(ring, lower_32_bits(adev->wb.gpu_addr +
  3290. adev->virt.reg_val_offs * 4));
  3291. amdgpu_ring_write(ring, upper_32_bits(adev->wb.gpu_addr +
  3292. adev->virt.reg_val_offs * 4));
  3293. }
  3294. static void gfx_v9_0_ring_emit_wreg(struct amdgpu_ring *ring, uint32_t reg,
  3295. uint32_t val)
  3296. {
  3297. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3298. amdgpu_ring_write(ring, (1 << 16)); /* no inc addr */
  3299. amdgpu_ring_write(ring, reg);
  3300. amdgpu_ring_write(ring, 0);
  3301. amdgpu_ring_write(ring, val);
  3302. }
  3303. static void gfx_v9_0_set_gfx_eop_interrupt_state(struct amdgpu_device *adev,
  3304. enum amdgpu_interrupt_state state)
  3305. {
  3306. switch (state) {
  3307. case AMDGPU_IRQ_STATE_DISABLE:
  3308. case AMDGPU_IRQ_STATE_ENABLE:
  3309. WREG32_FIELD15(GC, 0, CP_INT_CNTL_RING0,
  3310. TIME_STAMP_INT_ENABLE,
  3311. state == AMDGPU_IRQ_STATE_ENABLE ? 1 : 0);
  3312. break;
  3313. default:
  3314. break;
  3315. }
  3316. }
  3317. static void gfx_v9_0_set_compute_eop_interrupt_state(struct amdgpu_device *adev,
  3318. int me, int pipe,
  3319. enum amdgpu_interrupt_state state)
  3320. {
  3321. u32 mec_int_cntl, mec_int_cntl_reg;
  3322. /*
  3323. * amdgpu controls only the first MEC. That's why this function only
  3324. * handles the setting of interrupts for this specific MEC. All other
  3325. * pipes' interrupts are set by amdkfd.
  3326. */
  3327. if (me == 1) {
  3328. switch (pipe) {
  3329. case 0:
  3330. mec_int_cntl_reg = SOC15_REG_OFFSET(GC, 0, mmCP_ME1_PIPE0_INT_CNTL);
  3331. break;
  3332. case 1:
  3333. mec_int_cntl_reg = SOC15_REG_OFFSET(GC, 0, mmCP_ME1_PIPE1_INT_CNTL);
  3334. break;
  3335. case 2:
  3336. mec_int_cntl_reg = SOC15_REG_OFFSET(GC, 0, mmCP_ME1_PIPE2_INT_CNTL);
  3337. break;
  3338. case 3:
  3339. mec_int_cntl_reg = SOC15_REG_OFFSET(GC, 0, mmCP_ME1_PIPE3_INT_CNTL);
  3340. break;
  3341. default:
  3342. DRM_DEBUG("invalid pipe %d\n", pipe);
  3343. return;
  3344. }
  3345. } else {
  3346. DRM_DEBUG("invalid me %d\n", me);
  3347. return;
  3348. }
  3349. switch (state) {
  3350. case AMDGPU_IRQ_STATE_DISABLE:
  3351. mec_int_cntl = RREG32(mec_int_cntl_reg);
  3352. mec_int_cntl = REG_SET_FIELD(mec_int_cntl, CP_ME1_PIPE0_INT_CNTL,
  3353. TIME_STAMP_INT_ENABLE, 0);
  3354. WREG32(mec_int_cntl_reg, mec_int_cntl);
  3355. break;
  3356. case AMDGPU_IRQ_STATE_ENABLE:
  3357. mec_int_cntl = RREG32(mec_int_cntl_reg);
  3358. mec_int_cntl = REG_SET_FIELD(mec_int_cntl, CP_ME1_PIPE0_INT_CNTL,
  3359. TIME_STAMP_INT_ENABLE, 1);
  3360. WREG32(mec_int_cntl_reg, mec_int_cntl);
  3361. break;
  3362. default:
  3363. break;
  3364. }
  3365. }
  3366. static int gfx_v9_0_set_priv_reg_fault_state(struct amdgpu_device *adev,
  3367. struct amdgpu_irq_src *source,
  3368. unsigned type,
  3369. enum amdgpu_interrupt_state state)
  3370. {
  3371. switch (state) {
  3372. case AMDGPU_IRQ_STATE_DISABLE:
  3373. case AMDGPU_IRQ_STATE_ENABLE:
  3374. WREG32_FIELD15(GC, 0, CP_INT_CNTL_RING0,
  3375. PRIV_REG_INT_ENABLE,
  3376. state == AMDGPU_IRQ_STATE_ENABLE ? 1 : 0);
  3377. break;
  3378. default:
  3379. break;
  3380. }
  3381. return 0;
  3382. }
  3383. static int gfx_v9_0_set_priv_inst_fault_state(struct amdgpu_device *adev,
  3384. struct amdgpu_irq_src *source,
  3385. unsigned type,
  3386. enum amdgpu_interrupt_state state)
  3387. {
  3388. switch (state) {
  3389. case AMDGPU_IRQ_STATE_DISABLE:
  3390. case AMDGPU_IRQ_STATE_ENABLE:
  3391. WREG32_FIELD15(GC, 0, CP_INT_CNTL_RING0,
  3392. PRIV_INSTR_INT_ENABLE,
  3393. state == AMDGPU_IRQ_STATE_ENABLE ? 1 : 0);
  3394. default:
  3395. break;
  3396. }
  3397. return 0;
  3398. }
  3399. static int gfx_v9_0_set_eop_interrupt_state(struct amdgpu_device *adev,
  3400. struct amdgpu_irq_src *src,
  3401. unsigned type,
  3402. enum amdgpu_interrupt_state state)
  3403. {
  3404. switch (type) {
  3405. case AMDGPU_CP_IRQ_GFX_EOP:
  3406. gfx_v9_0_set_gfx_eop_interrupt_state(adev, state);
  3407. break;
  3408. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP:
  3409. gfx_v9_0_set_compute_eop_interrupt_state(adev, 1, 0, state);
  3410. break;
  3411. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE1_EOP:
  3412. gfx_v9_0_set_compute_eop_interrupt_state(adev, 1, 1, state);
  3413. break;
  3414. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE2_EOP:
  3415. gfx_v9_0_set_compute_eop_interrupt_state(adev, 1, 2, state);
  3416. break;
  3417. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE3_EOP:
  3418. gfx_v9_0_set_compute_eop_interrupt_state(adev, 1, 3, state);
  3419. break;
  3420. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE0_EOP:
  3421. gfx_v9_0_set_compute_eop_interrupt_state(adev, 2, 0, state);
  3422. break;
  3423. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE1_EOP:
  3424. gfx_v9_0_set_compute_eop_interrupt_state(adev, 2, 1, state);
  3425. break;
  3426. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE2_EOP:
  3427. gfx_v9_0_set_compute_eop_interrupt_state(adev, 2, 2, state);
  3428. break;
  3429. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE3_EOP:
  3430. gfx_v9_0_set_compute_eop_interrupt_state(adev, 2, 3, state);
  3431. break;
  3432. default:
  3433. break;
  3434. }
  3435. return 0;
  3436. }
  3437. static int gfx_v9_0_eop_irq(struct amdgpu_device *adev,
  3438. struct amdgpu_irq_src *source,
  3439. struct amdgpu_iv_entry *entry)
  3440. {
  3441. int i;
  3442. u8 me_id, pipe_id, queue_id;
  3443. struct amdgpu_ring *ring;
  3444. DRM_DEBUG("IH: CP EOP\n");
  3445. me_id = (entry->ring_id & 0x0c) >> 2;
  3446. pipe_id = (entry->ring_id & 0x03) >> 0;
  3447. queue_id = (entry->ring_id & 0x70) >> 4;
  3448. switch (me_id) {
  3449. case 0:
  3450. amdgpu_fence_process(&adev->gfx.gfx_ring[0]);
  3451. break;
  3452. case 1:
  3453. case 2:
  3454. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  3455. ring = &adev->gfx.compute_ring[i];
  3456. /* Per-queue interrupt is supported for MEC starting from VI.
  3457. * The interrupt can only be enabled/disabled per pipe instead of per queue.
  3458. */
  3459. if ((ring->me == me_id) && (ring->pipe == pipe_id) && (ring->queue == queue_id))
  3460. amdgpu_fence_process(ring);
  3461. }
  3462. break;
  3463. }
  3464. return 0;
  3465. }
  3466. static int gfx_v9_0_priv_reg_irq(struct amdgpu_device *adev,
  3467. struct amdgpu_irq_src *source,
  3468. struct amdgpu_iv_entry *entry)
  3469. {
  3470. DRM_ERROR("Illegal register access in command stream\n");
  3471. schedule_work(&adev->reset_work);
  3472. return 0;
  3473. }
  3474. static int gfx_v9_0_priv_inst_irq(struct amdgpu_device *adev,
  3475. struct amdgpu_irq_src *source,
  3476. struct amdgpu_iv_entry *entry)
  3477. {
  3478. DRM_ERROR("Illegal instruction in command stream\n");
  3479. schedule_work(&adev->reset_work);
  3480. return 0;
  3481. }
  3482. static int gfx_v9_0_kiq_set_interrupt_state(struct amdgpu_device *adev,
  3483. struct amdgpu_irq_src *src,
  3484. unsigned int type,
  3485. enum amdgpu_interrupt_state state)
  3486. {
  3487. uint32_t tmp, target;
  3488. struct amdgpu_ring *ring = &(adev->gfx.kiq.ring);
  3489. if (ring->me == 1)
  3490. target = SOC15_REG_OFFSET(GC, 0, mmCP_ME1_PIPE0_INT_CNTL);
  3491. else
  3492. target = SOC15_REG_OFFSET(GC, 0, mmCP_ME2_PIPE0_INT_CNTL);
  3493. target += ring->pipe;
  3494. switch (type) {
  3495. case AMDGPU_CP_KIQ_IRQ_DRIVER0:
  3496. if (state == AMDGPU_IRQ_STATE_DISABLE) {
  3497. tmp = RREG32_SOC15(GC, 0, mmCPC_INT_CNTL);
  3498. tmp = REG_SET_FIELD(tmp, CPC_INT_CNTL,
  3499. GENERIC2_INT_ENABLE, 0);
  3500. WREG32_SOC15(GC, 0, mmCPC_INT_CNTL, tmp);
  3501. tmp = RREG32(target);
  3502. tmp = REG_SET_FIELD(tmp, CP_ME2_PIPE0_INT_CNTL,
  3503. GENERIC2_INT_ENABLE, 0);
  3504. WREG32(target, tmp);
  3505. } else {
  3506. tmp = RREG32_SOC15(GC, 0, mmCPC_INT_CNTL);
  3507. tmp = REG_SET_FIELD(tmp, CPC_INT_CNTL,
  3508. GENERIC2_INT_ENABLE, 1);
  3509. WREG32_SOC15(GC, 0, mmCPC_INT_CNTL, tmp);
  3510. tmp = RREG32(target);
  3511. tmp = REG_SET_FIELD(tmp, CP_ME2_PIPE0_INT_CNTL,
  3512. GENERIC2_INT_ENABLE, 1);
  3513. WREG32(target, tmp);
  3514. }
  3515. break;
  3516. default:
  3517. BUG(); /* kiq only support GENERIC2_INT now */
  3518. break;
  3519. }
  3520. return 0;
  3521. }
  3522. static int gfx_v9_0_kiq_irq(struct amdgpu_device *adev,
  3523. struct amdgpu_irq_src *source,
  3524. struct amdgpu_iv_entry *entry)
  3525. {
  3526. u8 me_id, pipe_id, queue_id;
  3527. struct amdgpu_ring *ring = &(adev->gfx.kiq.ring);
  3528. me_id = (entry->ring_id & 0x0c) >> 2;
  3529. pipe_id = (entry->ring_id & 0x03) >> 0;
  3530. queue_id = (entry->ring_id & 0x70) >> 4;
  3531. DRM_DEBUG("IH: CPC GENERIC2_INT, me:%d, pipe:%d, queue:%d\n",
  3532. me_id, pipe_id, queue_id);
  3533. amdgpu_fence_process(ring);
  3534. return 0;
  3535. }
  3536. static const struct amd_ip_funcs gfx_v9_0_ip_funcs = {
  3537. .name = "gfx_v9_0",
  3538. .early_init = gfx_v9_0_early_init,
  3539. .late_init = gfx_v9_0_late_init,
  3540. .sw_init = gfx_v9_0_sw_init,
  3541. .sw_fini = gfx_v9_0_sw_fini,
  3542. .hw_init = gfx_v9_0_hw_init,
  3543. .hw_fini = gfx_v9_0_hw_fini,
  3544. .suspend = gfx_v9_0_suspend,
  3545. .resume = gfx_v9_0_resume,
  3546. .is_idle = gfx_v9_0_is_idle,
  3547. .wait_for_idle = gfx_v9_0_wait_for_idle,
  3548. .soft_reset = gfx_v9_0_soft_reset,
  3549. .set_clockgating_state = gfx_v9_0_set_clockgating_state,
  3550. .set_powergating_state = gfx_v9_0_set_powergating_state,
  3551. .get_clockgating_state = gfx_v9_0_get_clockgating_state,
  3552. };
  3553. static const struct amdgpu_ring_funcs gfx_v9_0_ring_funcs_gfx = {
  3554. .type = AMDGPU_RING_TYPE_GFX,
  3555. .align_mask = 0xff,
  3556. .nop = PACKET3(PACKET3_NOP, 0x3FFF),
  3557. .support_64bit_ptrs = true,
  3558. .vmhub = AMDGPU_GFXHUB,
  3559. .get_rptr = gfx_v9_0_ring_get_rptr_gfx,
  3560. .get_wptr = gfx_v9_0_ring_get_wptr_gfx,
  3561. .set_wptr = gfx_v9_0_ring_set_wptr_gfx,
  3562. .emit_frame_size = /* totally 242 maximum if 16 IBs */
  3563. 5 + /* COND_EXEC */
  3564. 7 + /* PIPELINE_SYNC */
  3565. 24 + /* VM_FLUSH */
  3566. 8 + /* FENCE for VM_FLUSH */
  3567. 20 + /* GDS switch */
  3568. 4 + /* double SWITCH_BUFFER,
  3569. the first COND_EXEC jump to the place just
  3570. prior to this double SWITCH_BUFFER */
  3571. 5 + /* COND_EXEC */
  3572. 7 + /* HDP_flush */
  3573. 4 + /* VGT_flush */
  3574. 14 + /* CE_META */
  3575. 31 + /* DE_META */
  3576. 3 + /* CNTX_CTRL */
  3577. 5 + /* HDP_INVL */
  3578. 8 + 8 + /* FENCE x2 */
  3579. 2, /* SWITCH_BUFFER */
  3580. .emit_ib_size = 4, /* gfx_v9_0_ring_emit_ib_gfx */
  3581. .emit_ib = gfx_v9_0_ring_emit_ib_gfx,
  3582. .emit_fence = gfx_v9_0_ring_emit_fence,
  3583. .emit_pipeline_sync = gfx_v9_0_ring_emit_pipeline_sync,
  3584. .emit_vm_flush = gfx_v9_0_ring_emit_vm_flush,
  3585. .emit_gds_switch = gfx_v9_0_ring_emit_gds_switch,
  3586. .emit_hdp_flush = gfx_v9_0_ring_emit_hdp_flush,
  3587. .emit_hdp_invalidate = gfx_v9_0_ring_emit_hdp_invalidate,
  3588. .test_ring = gfx_v9_0_ring_test_ring,
  3589. .test_ib = gfx_v9_0_ring_test_ib,
  3590. .insert_nop = amdgpu_ring_insert_nop,
  3591. .pad_ib = amdgpu_ring_generic_pad_ib,
  3592. .emit_switch_buffer = gfx_v9_ring_emit_sb,
  3593. .emit_cntxcntl = gfx_v9_ring_emit_cntxcntl,
  3594. .init_cond_exec = gfx_v9_0_ring_emit_init_cond_exec,
  3595. .patch_cond_exec = gfx_v9_0_ring_emit_patch_cond_exec,
  3596. .emit_tmz = gfx_v9_0_ring_emit_tmz,
  3597. };
  3598. static const struct amdgpu_ring_funcs gfx_v9_0_ring_funcs_compute = {
  3599. .type = AMDGPU_RING_TYPE_COMPUTE,
  3600. .align_mask = 0xff,
  3601. .nop = PACKET3(PACKET3_NOP, 0x3FFF),
  3602. .support_64bit_ptrs = true,
  3603. .vmhub = AMDGPU_GFXHUB,
  3604. .get_rptr = gfx_v9_0_ring_get_rptr_compute,
  3605. .get_wptr = gfx_v9_0_ring_get_wptr_compute,
  3606. .set_wptr = gfx_v9_0_ring_set_wptr_compute,
  3607. .emit_frame_size =
  3608. 20 + /* gfx_v9_0_ring_emit_gds_switch */
  3609. 7 + /* gfx_v9_0_ring_emit_hdp_flush */
  3610. 5 + /* gfx_v9_0_ring_emit_hdp_invalidate */
  3611. 7 + /* gfx_v9_0_ring_emit_pipeline_sync */
  3612. 24 + /* gfx_v9_0_ring_emit_vm_flush */
  3613. 8 + 8 + 8, /* gfx_v9_0_ring_emit_fence x3 for user fence, vm fence */
  3614. .emit_ib_size = 4, /* gfx_v9_0_ring_emit_ib_compute */
  3615. .emit_ib = gfx_v9_0_ring_emit_ib_compute,
  3616. .emit_fence = gfx_v9_0_ring_emit_fence,
  3617. .emit_pipeline_sync = gfx_v9_0_ring_emit_pipeline_sync,
  3618. .emit_vm_flush = gfx_v9_0_ring_emit_vm_flush,
  3619. .emit_gds_switch = gfx_v9_0_ring_emit_gds_switch,
  3620. .emit_hdp_flush = gfx_v9_0_ring_emit_hdp_flush,
  3621. .emit_hdp_invalidate = gfx_v9_0_ring_emit_hdp_invalidate,
  3622. .test_ring = gfx_v9_0_ring_test_ring,
  3623. .test_ib = gfx_v9_0_ring_test_ib,
  3624. .insert_nop = amdgpu_ring_insert_nop,
  3625. .pad_ib = amdgpu_ring_generic_pad_ib,
  3626. };
  3627. static const struct amdgpu_ring_funcs gfx_v9_0_ring_funcs_kiq = {
  3628. .type = AMDGPU_RING_TYPE_KIQ,
  3629. .align_mask = 0xff,
  3630. .nop = PACKET3(PACKET3_NOP, 0x3FFF),
  3631. .support_64bit_ptrs = true,
  3632. .vmhub = AMDGPU_GFXHUB,
  3633. .get_rptr = gfx_v9_0_ring_get_rptr_compute,
  3634. .get_wptr = gfx_v9_0_ring_get_wptr_compute,
  3635. .set_wptr = gfx_v9_0_ring_set_wptr_compute,
  3636. .emit_frame_size =
  3637. 20 + /* gfx_v9_0_ring_emit_gds_switch */
  3638. 7 + /* gfx_v9_0_ring_emit_hdp_flush */
  3639. 5 + /* gfx_v9_0_ring_emit_hdp_invalidate */
  3640. 7 + /* gfx_v9_0_ring_emit_pipeline_sync */
  3641. 24 + /* gfx_v9_0_ring_emit_vm_flush */
  3642. 8 + 8 + 8, /* gfx_v9_0_ring_emit_fence_kiq x3 for user fence, vm fence */
  3643. .emit_ib_size = 4, /* gfx_v9_0_ring_emit_ib_compute */
  3644. .emit_ib = gfx_v9_0_ring_emit_ib_compute,
  3645. .emit_fence = gfx_v9_0_ring_emit_fence_kiq,
  3646. .test_ring = gfx_v9_0_ring_test_ring,
  3647. .test_ib = gfx_v9_0_ring_test_ib,
  3648. .insert_nop = amdgpu_ring_insert_nop,
  3649. .pad_ib = amdgpu_ring_generic_pad_ib,
  3650. .emit_rreg = gfx_v9_0_ring_emit_rreg,
  3651. .emit_wreg = gfx_v9_0_ring_emit_wreg,
  3652. };
  3653. static void gfx_v9_0_set_ring_funcs(struct amdgpu_device *adev)
  3654. {
  3655. int i;
  3656. adev->gfx.kiq.ring.funcs = &gfx_v9_0_ring_funcs_kiq;
  3657. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  3658. adev->gfx.gfx_ring[i].funcs = &gfx_v9_0_ring_funcs_gfx;
  3659. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  3660. adev->gfx.compute_ring[i].funcs = &gfx_v9_0_ring_funcs_compute;
  3661. }
  3662. static const struct amdgpu_irq_src_funcs gfx_v9_0_kiq_irq_funcs = {
  3663. .set = gfx_v9_0_kiq_set_interrupt_state,
  3664. .process = gfx_v9_0_kiq_irq,
  3665. };
  3666. static const struct amdgpu_irq_src_funcs gfx_v9_0_eop_irq_funcs = {
  3667. .set = gfx_v9_0_set_eop_interrupt_state,
  3668. .process = gfx_v9_0_eop_irq,
  3669. };
  3670. static const struct amdgpu_irq_src_funcs gfx_v9_0_priv_reg_irq_funcs = {
  3671. .set = gfx_v9_0_set_priv_reg_fault_state,
  3672. .process = gfx_v9_0_priv_reg_irq,
  3673. };
  3674. static const struct amdgpu_irq_src_funcs gfx_v9_0_priv_inst_irq_funcs = {
  3675. .set = gfx_v9_0_set_priv_inst_fault_state,
  3676. .process = gfx_v9_0_priv_inst_irq,
  3677. };
  3678. static void gfx_v9_0_set_irq_funcs(struct amdgpu_device *adev)
  3679. {
  3680. adev->gfx.eop_irq.num_types = AMDGPU_CP_IRQ_LAST;
  3681. adev->gfx.eop_irq.funcs = &gfx_v9_0_eop_irq_funcs;
  3682. adev->gfx.priv_reg_irq.num_types = 1;
  3683. adev->gfx.priv_reg_irq.funcs = &gfx_v9_0_priv_reg_irq_funcs;
  3684. adev->gfx.priv_inst_irq.num_types = 1;
  3685. adev->gfx.priv_inst_irq.funcs = &gfx_v9_0_priv_inst_irq_funcs;
  3686. adev->gfx.kiq.irq.num_types = AMDGPU_CP_KIQ_IRQ_LAST;
  3687. adev->gfx.kiq.irq.funcs = &gfx_v9_0_kiq_irq_funcs;
  3688. }
  3689. static void gfx_v9_0_set_rlc_funcs(struct amdgpu_device *adev)
  3690. {
  3691. switch (adev->asic_type) {
  3692. case CHIP_VEGA10:
  3693. case CHIP_RAVEN:
  3694. adev->gfx.rlc.funcs = &gfx_v9_0_rlc_funcs;
  3695. break;
  3696. default:
  3697. break;
  3698. }
  3699. }
  3700. static void gfx_v9_0_set_gds_init(struct amdgpu_device *adev)
  3701. {
  3702. /* init asci gds info */
  3703. adev->gds.mem.total_size = RREG32_SOC15(GC, 0, mmGDS_VMID0_SIZE);
  3704. adev->gds.gws.total_size = 64;
  3705. adev->gds.oa.total_size = 16;
  3706. if (adev->gds.mem.total_size == 64 * 1024) {
  3707. adev->gds.mem.gfx_partition_size = 4096;
  3708. adev->gds.mem.cs_partition_size = 4096;
  3709. adev->gds.gws.gfx_partition_size = 4;
  3710. adev->gds.gws.cs_partition_size = 4;
  3711. adev->gds.oa.gfx_partition_size = 4;
  3712. adev->gds.oa.cs_partition_size = 1;
  3713. } else {
  3714. adev->gds.mem.gfx_partition_size = 1024;
  3715. adev->gds.mem.cs_partition_size = 1024;
  3716. adev->gds.gws.gfx_partition_size = 16;
  3717. adev->gds.gws.cs_partition_size = 16;
  3718. adev->gds.oa.gfx_partition_size = 4;
  3719. adev->gds.oa.cs_partition_size = 4;
  3720. }
  3721. }
  3722. static void gfx_v9_0_set_user_cu_inactive_bitmap(struct amdgpu_device *adev,
  3723. u32 bitmap)
  3724. {
  3725. u32 data;
  3726. if (!bitmap)
  3727. return;
  3728. data = bitmap << GC_USER_SHADER_ARRAY_CONFIG__INACTIVE_CUS__SHIFT;
  3729. data &= GC_USER_SHADER_ARRAY_CONFIG__INACTIVE_CUS_MASK;
  3730. WREG32_SOC15(GC, 0, mmGC_USER_SHADER_ARRAY_CONFIG, data);
  3731. }
  3732. static u32 gfx_v9_0_get_cu_active_bitmap(struct amdgpu_device *adev)
  3733. {
  3734. u32 data, mask;
  3735. data = RREG32_SOC15(GC, 0, mmCC_GC_SHADER_ARRAY_CONFIG);
  3736. data |= RREG32_SOC15(GC, 0, mmGC_USER_SHADER_ARRAY_CONFIG);
  3737. data &= CC_GC_SHADER_ARRAY_CONFIG__INACTIVE_CUS_MASK;
  3738. data >>= CC_GC_SHADER_ARRAY_CONFIG__INACTIVE_CUS__SHIFT;
  3739. mask = amdgpu_gfx_create_bitmask(adev->gfx.config.max_cu_per_sh);
  3740. return (~data) & mask;
  3741. }
  3742. static int gfx_v9_0_get_cu_info(struct amdgpu_device *adev,
  3743. struct amdgpu_cu_info *cu_info)
  3744. {
  3745. int i, j, k, counter, active_cu_number = 0;
  3746. u32 mask, bitmap, ao_bitmap, ao_cu_mask = 0;
  3747. unsigned disable_masks[4 * 2];
  3748. if (!adev || !cu_info)
  3749. return -EINVAL;
  3750. amdgpu_gfx_parse_disable_cu(disable_masks, 4, 2);
  3751. mutex_lock(&adev->grbm_idx_mutex);
  3752. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  3753. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  3754. mask = 1;
  3755. ao_bitmap = 0;
  3756. counter = 0;
  3757. gfx_v9_0_select_se_sh(adev, i, j, 0xffffffff);
  3758. if (i < 4 && j < 2)
  3759. gfx_v9_0_set_user_cu_inactive_bitmap(
  3760. adev, disable_masks[i * 2 + j]);
  3761. bitmap = gfx_v9_0_get_cu_active_bitmap(adev);
  3762. cu_info->bitmap[i][j] = bitmap;
  3763. for (k = 0; k < adev->gfx.config.max_cu_per_sh; k ++) {
  3764. if (bitmap & mask) {
  3765. if (counter < adev->gfx.config.max_cu_per_sh)
  3766. ao_bitmap |= mask;
  3767. counter ++;
  3768. }
  3769. mask <<= 1;
  3770. }
  3771. active_cu_number += counter;
  3772. if (i < 2 && j < 2)
  3773. ao_cu_mask |= (ao_bitmap << (i * 16 + j * 8));
  3774. cu_info->ao_cu_bitmap[i][j] = ao_bitmap;
  3775. }
  3776. }
  3777. gfx_v9_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  3778. mutex_unlock(&adev->grbm_idx_mutex);
  3779. cu_info->number = active_cu_number;
  3780. cu_info->ao_cu_mask = ao_cu_mask;
  3781. return 0;
  3782. }
  3783. const struct amdgpu_ip_block_version gfx_v9_0_ip_block =
  3784. {
  3785. .type = AMD_IP_BLOCK_TYPE_GFX,
  3786. .major = 9,
  3787. .minor = 0,
  3788. .rev = 0,
  3789. .funcs = &gfx_v9_0_ip_funcs,
  3790. };