amdgpu_vm.h 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346
  1. /*
  2. * Copyright 2016 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Christian König
  23. */
  24. #ifndef __AMDGPU_VM_H__
  25. #define __AMDGPU_VM_H__
  26. #include <linux/idr.h>
  27. #include <linux/kfifo.h>
  28. #include <linux/rbtree.h>
  29. #include <drm/gpu_scheduler.h>
  30. #include "amdgpu_sync.h"
  31. #include "amdgpu_ring.h"
  32. struct amdgpu_bo_va;
  33. struct amdgpu_job;
  34. struct amdgpu_bo_list_entry;
  35. /*
  36. * GPUVM handling
  37. */
  38. /* maximum number of VMIDs */
  39. #define AMDGPU_NUM_VM 16
  40. /* Maximum number of PTEs the hardware can write with one command */
  41. #define AMDGPU_VM_MAX_UPDATE_SIZE 0x3FFFF
  42. /* number of entries in page table */
  43. #define AMDGPU_VM_PTE_COUNT(adev) (1 << (adev)->vm_manager.block_size)
  44. /* PTBs (Page Table Blocks) need to be aligned to 32K */
  45. #define AMDGPU_VM_PTB_ALIGN_SIZE 32768
  46. #define AMDGPU_PTE_VALID (1ULL << 0)
  47. #define AMDGPU_PTE_SYSTEM (1ULL << 1)
  48. #define AMDGPU_PTE_SNOOPED (1ULL << 2)
  49. /* VI only */
  50. #define AMDGPU_PTE_EXECUTABLE (1ULL << 4)
  51. #define AMDGPU_PTE_READABLE (1ULL << 5)
  52. #define AMDGPU_PTE_WRITEABLE (1ULL << 6)
  53. #define AMDGPU_PTE_FRAG(x) ((x & 0x1fULL) << 7)
  54. /* TILED for VEGA10, reserved for older ASICs */
  55. #define AMDGPU_PTE_PRT (1ULL << 51)
  56. /* PDE is handled as PTE for VEGA10 */
  57. #define AMDGPU_PDE_PTE (1ULL << 54)
  58. /* VEGA10 only */
  59. #define AMDGPU_PTE_MTYPE(a) ((uint64_t)a << 57)
  60. #define AMDGPU_PTE_MTYPE_MASK AMDGPU_PTE_MTYPE(3ULL)
  61. /* For Raven */
  62. #define AMDGPU_MTYPE_CC 2
  63. #define AMDGPU_PTE_DEFAULT_ATC (AMDGPU_PTE_SYSTEM \
  64. | AMDGPU_PTE_SNOOPED \
  65. | AMDGPU_PTE_EXECUTABLE \
  66. | AMDGPU_PTE_READABLE \
  67. | AMDGPU_PTE_WRITEABLE \
  68. | AMDGPU_PTE_MTYPE(AMDGPU_MTYPE_CC))
  69. /* How to programm VM fault handling */
  70. #define AMDGPU_VM_FAULT_STOP_NEVER 0
  71. #define AMDGPU_VM_FAULT_STOP_FIRST 1
  72. #define AMDGPU_VM_FAULT_STOP_ALWAYS 2
  73. /* max number of VMHUB */
  74. #define AMDGPU_MAX_VMHUBS 2
  75. #define AMDGPU_GFXHUB 0
  76. #define AMDGPU_MMHUB 1
  77. /* hardcode that limit for now */
  78. #define AMDGPU_VA_RESERVED_SIZE (8ULL << 20)
  79. /* VA hole for 48bit addresses on Vega10 */
  80. #define AMDGPU_VA_HOLE_START 0x0000800000000000ULL
  81. #define AMDGPU_VA_HOLE_END 0xffff800000000000ULL
  82. /*
  83. * Hardware is programmed as if the hole doesn't exists with start and end
  84. * address values.
  85. *
  86. * This mask is used to remove the upper 16bits of the VA and so come up with
  87. * the linear addr value.
  88. */
  89. #define AMDGPU_VA_HOLE_MASK 0x0000ffffffffffffULL
  90. /* max vmids dedicated for process */
  91. #define AMDGPU_VM_MAX_RESERVED_VMID 1
  92. #define AMDGPU_VM_CONTEXT_GFX 0
  93. #define AMDGPU_VM_CONTEXT_COMPUTE 1
  94. /* See vm_update_mode */
  95. #define AMDGPU_VM_USE_CPU_FOR_GFX (1 << 0)
  96. #define AMDGPU_VM_USE_CPU_FOR_COMPUTE (1 << 1)
  97. /* VMPT level enumerate, and the hiberachy is:
  98. * PDB2->PDB1->PDB0->PTB
  99. */
  100. enum amdgpu_vm_level {
  101. AMDGPU_VM_PDB2,
  102. AMDGPU_VM_PDB1,
  103. AMDGPU_VM_PDB0,
  104. AMDGPU_VM_PTB
  105. };
  106. /* base structure for tracking BO usage in a VM */
  107. struct amdgpu_vm_bo_base {
  108. /* constant after initialization */
  109. struct amdgpu_vm *vm;
  110. struct amdgpu_bo *bo;
  111. /* protected by bo being reserved */
  112. struct list_head bo_list;
  113. /* protected by spinlock */
  114. struct list_head vm_status;
  115. /* protected by the BO being reserved */
  116. bool moved;
  117. };
  118. struct amdgpu_vm_pt {
  119. struct amdgpu_vm_bo_base base;
  120. bool huge;
  121. /* array of page tables, one for each directory entry */
  122. struct amdgpu_vm_pt *entries;
  123. };
  124. #define AMDGPU_VM_FAULT(pasid, addr) (((u64)(pasid) << 48) | (addr))
  125. #define AMDGPU_VM_FAULT_PASID(fault) ((u64)(fault) >> 48)
  126. #define AMDGPU_VM_FAULT_ADDR(fault) ((u64)(fault) & 0xfffffffff000ULL)
  127. struct amdgpu_vm {
  128. /* tree of virtual addresses mapped */
  129. struct rb_root_cached va;
  130. /* protecting invalidated */
  131. spinlock_t status_lock;
  132. /* BOs who needs a validation */
  133. struct list_head evicted;
  134. /* PT BOs which relocated and their parent need an update */
  135. struct list_head relocated;
  136. /* BOs moved, but not yet updated in the PT */
  137. struct list_head moved;
  138. /* BO mappings freed, but not yet updated in the PT */
  139. struct list_head freed;
  140. /* contains the page directory */
  141. struct amdgpu_vm_pt root;
  142. struct dma_fence *last_update;
  143. /* protecting freed */
  144. spinlock_t freed_lock;
  145. /* Scheduler entity for page table updates */
  146. struct drm_sched_entity entity;
  147. /* client id and PASID (TODO: replace client_id with PASID) */
  148. u64 client_id;
  149. unsigned int pasid;
  150. /* dedicated to vm */
  151. struct amdgpu_vm_id *reserved_vmid[AMDGPU_MAX_VMHUBS];
  152. /* Flag to indicate if VM tables are updated by CPU or GPU (SDMA) */
  153. bool use_cpu_for_update;
  154. /* Flag to indicate ATS support from PTE for GFX9 */
  155. bool pte_support_ats;
  156. /* Up to 128 pending retry page faults */
  157. DECLARE_KFIFO(faults, u64, 128);
  158. /* Limit non-retry fault storms */
  159. unsigned int fault_credit;
  160. };
  161. struct amdgpu_vm_id {
  162. struct list_head list;
  163. struct amdgpu_sync active;
  164. struct dma_fence *last_flush;
  165. atomic64_t owner;
  166. uint64_t pd_gpu_addr;
  167. /* last flushed PD/PT update */
  168. struct dma_fence *flushed_updates;
  169. uint32_t current_gpu_reset_count;
  170. uint32_t gds_base;
  171. uint32_t gds_size;
  172. uint32_t gws_base;
  173. uint32_t gws_size;
  174. uint32_t oa_base;
  175. uint32_t oa_size;
  176. };
  177. struct amdgpu_vm_id_manager {
  178. struct mutex lock;
  179. unsigned num_ids;
  180. struct list_head ids_lru;
  181. struct amdgpu_vm_id ids[AMDGPU_NUM_VM];
  182. atomic_t reserved_vmid_num;
  183. };
  184. struct amdgpu_vm_manager {
  185. /* Handling of VMIDs */
  186. struct amdgpu_vm_id_manager id_mgr[AMDGPU_MAX_VMHUBS];
  187. /* Handling of VM fences */
  188. u64 fence_context;
  189. unsigned seqno[AMDGPU_MAX_RINGS];
  190. uint64_t max_pfn;
  191. uint32_t num_level;
  192. uint32_t block_size;
  193. uint32_t fragment_size;
  194. enum amdgpu_vm_level root_level;
  195. /* vram base address for page table entry */
  196. u64 vram_base_offset;
  197. /* vm pte handling */
  198. const struct amdgpu_vm_pte_funcs *vm_pte_funcs;
  199. struct amdgpu_ring *vm_pte_rings[AMDGPU_MAX_RINGS];
  200. unsigned vm_pte_num_rings;
  201. atomic_t vm_pte_next_ring;
  202. /* client id counter */
  203. atomic64_t client_counter;
  204. /* partial resident texture handling */
  205. spinlock_t prt_lock;
  206. atomic_t num_prt_users;
  207. /* controls how VM page tables are updated for Graphics and Compute.
  208. * BIT0[= 0] Graphics updated by SDMA [= 1] by CPU
  209. * BIT1[= 0] Compute updated by SDMA [= 1] by CPU
  210. */
  211. int vm_update_mode;
  212. /* PASID to VM mapping, will be used in interrupt context to
  213. * look up VM of a page fault
  214. */
  215. struct idr pasid_idr;
  216. spinlock_t pasid_lock;
  217. };
  218. int amdgpu_vm_alloc_pasid(unsigned int bits);
  219. void amdgpu_vm_free_pasid(unsigned int pasid);
  220. void amdgpu_vm_manager_init(struct amdgpu_device *adev);
  221. void amdgpu_vm_manager_fini(struct amdgpu_device *adev);
  222. int amdgpu_vm_init(struct amdgpu_device *adev, struct amdgpu_vm *vm,
  223. int vm_context, unsigned int pasid);
  224. void amdgpu_vm_fini(struct amdgpu_device *adev, struct amdgpu_vm *vm);
  225. bool amdgpu_vm_pasid_fault_credit(struct amdgpu_device *adev,
  226. unsigned int pasid);
  227. void amdgpu_vm_get_pd_bo(struct amdgpu_vm *vm,
  228. struct list_head *validated,
  229. struct amdgpu_bo_list_entry *entry);
  230. bool amdgpu_vm_ready(struct amdgpu_vm *vm);
  231. int amdgpu_vm_validate_pt_bos(struct amdgpu_device *adev, struct amdgpu_vm *vm,
  232. int (*callback)(void *p, struct amdgpu_bo *bo),
  233. void *param);
  234. int amdgpu_vm_alloc_pts(struct amdgpu_device *adev,
  235. struct amdgpu_vm *vm,
  236. uint64_t saddr, uint64_t size);
  237. int amdgpu_vm_grab_id(struct amdgpu_vm *vm, struct amdgpu_ring *ring,
  238. struct amdgpu_sync *sync, struct dma_fence *fence,
  239. struct amdgpu_job *job);
  240. int amdgpu_vm_flush(struct amdgpu_ring *ring, struct amdgpu_job *job, bool need_pipe_sync);
  241. void amdgpu_vm_reset_id(struct amdgpu_device *adev, unsigned vmhub,
  242. unsigned vmid);
  243. void amdgpu_vm_reset_all_ids(struct amdgpu_device *adev);
  244. int amdgpu_vm_update_directories(struct amdgpu_device *adev,
  245. struct amdgpu_vm *vm);
  246. int amdgpu_vm_clear_freed(struct amdgpu_device *adev,
  247. struct amdgpu_vm *vm,
  248. struct dma_fence **fence);
  249. int amdgpu_vm_handle_moved(struct amdgpu_device *adev,
  250. struct amdgpu_vm *vm);
  251. int amdgpu_vm_bo_update(struct amdgpu_device *adev,
  252. struct amdgpu_bo_va *bo_va,
  253. bool clear);
  254. void amdgpu_vm_bo_invalidate(struct amdgpu_device *adev,
  255. struct amdgpu_bo *bo, bool evicted);
  256. struct amdgpu_bo_va *amdgpu_vm_bo_find(struct amdgpu_vm *vm,
  257. struct amdgpu_bo *bo);
  258. struct amdgpu_bo_va *amdgpu_vm_bo_add(struct amdgpu_device *adev,
  259. struct amdgpu_vm *vm,
  260. struct amdgpu_bo *bo);
  261. int amdgpu_vm_bo_map(struct amdgpu_device *adev,
  262. struct amdgpu_bo_va *bo_va,
  263. uint64_t addr, uint64_t offset,
  264. uint64_t size, uint64_t flags);
  265. int amdgpu_vm_bo_replace_map(struct amdgpu_device *adev,
  266. struct amdgpu_bo_va *bo_va,
  267. uint64_t addr, uint64_t offset,
  268. uint64_t size, uint64_t flags);
  269. int amdgpu_vm_bo_unmap(struct amdgpu_device *adev,
  270. struct amdgpu_bo_va *bo_va,
  271. uint64_t addr);
  272. int amdgpu_vm_bo_clear_mappings(struct amdgpu_device *adev,
  273. struct amdgpu_vm *vm,
  274. uint64_t saddr, uint64_t size);
  275. struct amdgpu_bo_va_mapping *amdgpu_vm_bo_lookup_mapping(struct amdgpu_vm *vm,
  276. uint64_t addr);
  277. void amdgpu_vm_bo_rmv(struct amdgpu_device *adev,
  278. struct amdgpu_bo_va *bo_va);
  279. void amdgpu_vm_adjust_size(struct amdgpu_device *adev, uint32_t vm_size,
  280. uint32_t fragment_size_default, unsigned max_level,
  281. unsigned max_bits);
  282. int amdgpu_vm_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
  283. bool amdgpu_vm_need_pipeline_sync(struct amdgpu_ring *ring,
  284. struct amdgpu_job *job);
  285. void amdgpu_vm_check_compute_bug(struct amdgpu_device *adev);
  286. #endif