opal-api.h 29 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117
  1. /*
  2. * OPAL API definitions.
  3. *
  4. * Copyright 2011-2015 IBM Corp.
  5. *
  6. * This program is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU General Public License
  8. * as published by the Free Software Foundation; either version
  9. * 2 of the License, or (at your option) any later version.
  10. */
  11. #ifndef __OPAL_API_H
  12. #define __OPAL_API_H
  13. /****** OPAL APIs ******/
  14. /* Return codes */
  15. #define OPAL_SUCCESS 0
  16. #define OPAL_PARAMETER -1
  17. #define OPAL_BUSY -2
  18. #define OPAL_PARTIAL -3
  19. #define OPAL_CONSTRAINED -4
  20. #define OPAL_CLOSED -5
  21. #define OPAL_HARDWARE -6
  22. #define OPAL_UNSUPPORTED -7
  23. #define OPAL_PERMISSION -8
  24. #define OPAL_NO_MEM -9
  25. #define OPAL_RESOURCE -10
  26. #define OPAL_INTERNAL_ERROR -11
  27. #define OPAL_BUSY_EVENT -12
  28. #define OPAL_HARDWARE_FROZEN -13
  29. #define OPAL_WRONG_STATE -14
  30. #define OPAL_ASYNC_COMPLETION -15
  31. #define OPAL_EMPTY -16
  32. #define OPAL_I2C_TIMEOUT -17
  33. #define OPAL_I2C_INVALID_CMD -18
  34. #define OPAL_I2C_LBUS_PARITY -19
  35. #define OPAL_I2C_BKEND_OVERRUN -20
  36. #define OPAL_I2C_BKEND_ACCESS -21
  37. #define OPAL_I2C_ARBT_LOST -22
  38. #define OPAL_I2C_NACK_RCVD -23
  39. #define OPAL_I2C_STOP_ERR -24
  40. #define OPAL_XIVE_PROVISIONING -31
  41. #define OPAL_XIVE_FREE_ACTIVE -32
  42. #define OPAL_TIMEOUT -33
  43. /* API Tokens (in r0) */
  44. #define OPAL_INVALID_CALL -1
  45. #define OPAL_TEST 0
  46. #define OPAL_CONSOLE_WRITE 1
  47. #define OPAL_CONSOLE_READ 2
  48. #define OPAL_RTC_READ 3
  49. #define OPAL_RTC_WRITE 4
  50. #define OPAL_CEC_POWER_DOWN 5
  51. #define OPAL_CEC_REBOOT 6
  52. #define OPAL_READ_NVRAM 7
  53. #define OPAL_WRITE_NVRAM 8
  54. #define OPAL_HANDLE_INTERRUPT 9
  55. #define OPAL_POLL_EVENTS 10
  56. #define OPAL_PCI_SET_HUB_TCE_MEMORY 11
  57. #define OPAL_PCI_SET_PHB_TCE_MEMORY 12
  58. #define OPAL_PCI_CONFIG_READ_BYTE 13
  59. #define OPAL_PCI_CONFIG_READ_HALF_WORD 14
  60. #define OPAL_PCI_CONFIG_READ_WORD 15
  61. #define OPAL_PCI_CONFIG_WRITE_BYTE 16
  62. #define OPAL_PCI_CONFIG_WRITE_HALF_WORD 17
  63. #define OPAL_PCI_CONFIG_WRITE_WORD 18
  64. #define OPAL_SET_XIVE 19
  65. #define OPAL_GET_XIVE 20
  66. #define OPAL_GET_COMPLETION_TOKEN_STATUS 21 /* obsolete */
  67. #define OPAL_REGISTER_OPAL_EXCEPTION_HANDLER 22
  68. #define OPAL_PCI_EEH_FREEZE_STATUS 23
  69. #define OPAL_PCI_SHPC 24
  70. #define OPAL_CONSOLE_WRITE_BUFFER_SPACE 25
  71. #define OPAL_PCI_EEH_FREEZE_CLEAR 26
  72. #define OPAL_PCI_PHB_MMIO_ENABLE 27
  73. #define OPAL_PCI_SET_PHB_MEM_WINDOW 28
  74. #define OPAL_PCI_MAP_PE_MMIO_WINDOW 29
  75. #define OPAL_PCI_SET_PHB_TABLE_MEMORY 30
  76. #define OPAL_PCI_SET_PE 31
  77. #define OPAL_PCI_SET_PELTV 32
  78. #define OPAL_PCI_SET_MVE 33
  79. #define OPAL_PCI_SET_MVE_ENABLE 34
  80. #define OPAL_PCI_GET_XIVE_REISSUE 35
  81. #define OPAL_PCI_SET_XIVE_REISSUE 36
  82. #define OPAL_PCI_SET_XIVE_PE 37
  83. #define OPAL_GET_XIVE_SOURCE 38
  84. #define OPAL_GET_MSI_32 39
  85. #define OPAL_GET_MSI_64 40
  86. #define OPAL_START_CPU 41
  87. #define OPAL_QUERY_CPU_STATUS 42
  88. #define OPAL_WRITE_OPPANEL 43 /* unimplemented */
  89. #define OPAL_PCI_MAP_PE_DMA_WINDOW 44
  90. #define OPAL_PCI_MAP_PE_DMA_WINDOW_REAL 45
  91. #define OPAL_PCI_RESET 49
  92. #define OPAL_PCI_GET_HUB_DIAG_DATA 50
  93. #define OPAL_PCI_GET_PHB_DIAG_DATA 51
  94. #define OPAL_PCI_FENCE_PHB 52
  95. #define OPAL_PCI_REINIT 53
  96. #define OPAL_PCI_MASK_PE_ERROR 54
  97. #define OPAL_SET_SLOT_LED_STATUS 55
  98. #define OPAL_GET_EPOW_STATUS 56
  99. #define OPAL_SET_SYSTEM_ATTENTION_LED 57
  100. #define OPAL_RESERVED1 58
  101. #define OPAL_RESERVED2 59
  102. #define OPAL_PCI_NEXT_ERROR 60
  103. #define OPAL_PCI_EEH_FREEZE_STATUS2 61
  104. #define OPAL_PCI_POLL 62
  105. #define OPAL_PCI_MSI_EOI 63
  106. #define OPAL_PCI_GET_PHB_DIAG_DATA2 64
  107. #define OPAL_XSCOM_READ 65
  108. #define OPAL_XSCOM_WRITE 66
  109. #define OPAL_LPC_READ 67
  110. #define OPAL_LPC_WRITE 68
  111. #define OPAL_RETURN_CPU 69
  112. #define OPAL_REINIT_CPUS 70
  113. #define OPAL_ELOG_READ 71
  114. #define OPAL_ELOG_WRITE 72
  115. #define OPAL_ELOG_ACK 73
  116. #define OPAL_ELOG_RESEND 74
  117. #define OPAL_ELOG_SIZE 75
  118. #define OPAL_FLASH_VALIDATE 76
  119. #define OPAL_FLASH_MANAGE 77
  120. #define OPAL_FLASH_UPDATE 78
  121. #define OPAL_RESYNC_TIMEBASE 79
  122. #define OPAL_CHECK_TOKEN 80
  123. #define OPAL_DUMP_INIT 81
  124. #define OPAL_DUMP_INFO 82
  125. #define OPAL_DUMP_READ 83
  126. #define OPAL_DUMP_ACK 84
  127. #define OPAL_GET_MSG 85
  128. #define OPAL_CHECK_ASYNC_COMPLETION 86
  129. #define OPAL_SYNC_HOST_REBOOT 87
  130. #define OPAL_SENSOR_READ 88
  131. #define OPAL_GET_PARAM 89
  132. #define OPAL_SET_PARAM 90
  133. #define OPAL_DUMP_RESEND 91
  134. #define OPAL_ELOG_SEND 92 /* Deprecated */
  135. #define OPAL_PCI_SET_PHB_CAPI_MODE 93
  136. #define OPAL_DUMP_INFO2 94
  137. #define OPAL_WRITE_OPPANEL_ASYNC 95
  138. #define OPAL_PCI_ERR_INJECT 96
  139. #define OPAL_PCI_EEH_FREEZE_SET 97
  140. #define OPAL_HANDLE_HMI 98
  141. #define OPAL_CONFIG_CPU_IDLE_STATE 99
  142. #define OPAL_SLW_SET_REG 100
  143. #define OPAL_REGISTER_DUMP_REGION 101
  144. #define OPAL_UNREGISTER_DUMP_REGION 102
  145. #define OPAL_WRITE_TPO 103
  146. #define OPAL_READ_TPO 104
  147. #define OPAL_GET_DPO_STATUS 105
  148. #define OPAL_OLD_I2C_REQUEST 106 /* Deprecated */
  149. #define OPAL_IPMI_SEND 107
  150. #define OPAL_IPMI_RECV 108
  151. #define OPAL_I2C_REQUEST 109
  152. #define OPAL_FLASH_READ 110
  153. #define OPAL_FLASH_WRITE 111
  154. #define OPAL_FLASH_ERASE 112
  155. #define OPAL_PRD_MSG 113
  156. #define OPAL_LEDS_GET_INDICATOR 114
  157. #define OPAL_LEDS_SET_INDICATOR 115
  158. #define OPAL_CEC_REBOOT2 116
  159. #define OPAL_CONSOLE_FLUSH 117
  160. #define OPAL_GET_DEVICE_TREE 118
  161. #define OPAL_PCI_GET_PRESENCE_STATE 119
  162. #define OPAL_PCI_GET_POWER_STATE 120
  163. #define OPAL_PCI_SET_POWER_STATE 121
  164. #define OPAL_INT_GET_XIRR 122
  165. #define OPAL_INT_SET_CPPR 123
  166. #define OPAL_INT_EOI 124
  167. #define OPAL_INT_SET_MFRR 125
  168. #define OPAL_PCI_TCE_KILL 126
  169. #define OPAL_NMMU_SET_PTCR 127
  170. #define OPAL_XIVE_RESET 128
  171. #define OPAL_XIVE_GET_IRQ_INFO 129
  172. #define OPAL_XIVE_GET_IRQ_CONFIG 130
  173. #define OPAL_XIVE_SET_IRQ_CONFIG 131
  174. #define OPAL_XIVE_GET_QUEUE_INFO 132
  175. #define OPAL_XIVE_SET_QUEUE_INFO 133
  176. #define OPAL_XIVE_DONATE_PAGE 134
  177. #define OPAL_XIVE_ALLOCATE_VP_BLOCK 135
  178. #define OPAL_XIVE_FREE_VP_BLOCK 136
  179. #define OPAL_XIVE_GET_VP_INFO 137
  180. #define OPAL_XIVE_SET_VP_INFO 138
  181. #define OPAL_XIVE_ALLOCATE_IRQ 139
  182. #define OPAL_XIVE_FREE_IRQ 140
  183. #define OPAL_XIVE_SYNC 141
  184. #define OPAL_XIVE_DUMP 142
  185. #define OPAL_XIVE_RESERVED3 143
  186. #define OPAL_XIVE_RESERVED4 144
  187. #define OPAL_SIGNAL_SYSTEM_RESET 145
  188. #define OPAL_NPU_INIT_CONTEXT 146
  189. #define OPAL_NPU_DESTROY_CONTEXT 147
  190. #define OPAL_NPU_MAP_LPAR 148
  191. #define OPAL_IMC_COUNTERS_INIT 149
  192. #define OPAL_IMC_COUNTERS_START 150
  193. #define OPAL_IMC_COUNTERS_STOP 151
  194. #define OPAL_GET_POWERCAP 152
  195. #define OPAL_SET_POWERCAP 153
  196. #define OPAL_GET_POWER_SHIFT_RATIO 154
  197. #define OPAL_SET_POWER_SHIFT_RATIO 155
  198. #define OPAL_SENSOR_GROUP_CLEAR 156
  199. #define OPAL_PCI_SET_P2P 157
  200. #define OPAL_NPU_SPA_SETUP 159
  201. #define OPAL_NPU_SPA_CLEAR_CACHE 160
  202. #define OPAL_NPU_TL_SET 161
  203. #define OPAL_LAST 161
  204. /* Device tree flags */
  205. /*
  206. * Flags set in power-mgmt nodes in device tree describing
  207. * idle states that are supported in the platform.
  208. */
  209. #define OPAL_PM_TIMEBASE_STOP 0x00000002
  210. #define OPAL_PM_LOSE_HYP_CONTEXT 0x00002000
  211. #define OPAL_PM_LOSE_FULL_CONTEXT 0x00004000
  212. #define OPAL_PM_NAP_ENABLED 0x00010000
  213. #define OPAL_PM_SLEEP_ENABLED 0x00020000
  214. #define OPAL_PM_WINKLE_ENABLED 0x00040000
  215. #define OPAL_PM_SLEEP_ENABLED_ER1 0x00080000 /* with workaround */
  216. #define OPAL_PM_STOP_INST_FAST 0x00100000
  217. #define OPAL_PM_STOP_INST_DEEP 0x00200000
  218. /*
  219. * OPAL_CONFIG_CPU_IDLE_STATE parameters
  220. */
  221. #define OPAL_CONFIG_IDLE_FASTSLEEP 1
  222. #define OPAL_CONFIG_IDLE_UNDO 0
  223. #define OPAL_CONFIG_IDLE_APPLY 1
  224. #ifndef __ASSEMBLY__
  225. /* Other enums */
  226. enum OpalFreezeState {
  227. OPAL_EEH_STOPPED_NOT_FROZEN = 0,
  228. OPAL_EEH_STOPPED_MMIO_FREEZE = 1,
  229. OPAL_EEH_STOPPED_DMA_FREEZE = 2,
  230. OPAL_EEH_STOPPED_MMIO_DMA_FREEZE = 3,
  231. OPAL_EEH_STOPPED_RESET = 4,
  232. OPAL_EEH_STOPPED_TEMP_UNAVAIL = 5,
  233. OPAL_EEH_STOPPED_PERM_UNAVAIL = 6
  234. };
  235. enum OpalEehFreezeActionToken {
  236. OPAL_EEH_ACTION_CLEAR_FREEZE_MMIO = 1,
  237. OPAL_EEH_ACTION_CLEAR_FREEZE_DMA = 2,
  238. OPAL_EEH_ACTION_CLEAR_FREEZE_ALL = 3,
  239. OPAL_EEH_ACTION_SET_FREEZE_MMIO = 1,
  240. OPAL_EEH_ACTION_SET_FREEZE_DMA = 2,
  241. OPAL_EEH_ACTION_SET_FREEZE_ALL = 3
  242. };
  243. enum OpalPciStatusToken {
  244. OPAL_EEH_NO_ERROR = 0,
  245. OPAL_EEH_IOC_ERROR = 1,
  246. OPAL_EEH_PHB_ERROR = 2,
  247. OPAL_EEH_PE_ERROR = 3,
  248. OPAL_EEH_PE_MMIO_ERROR = 4,
  249. OPAL_EEH_PE_DMA_ERROR = 5
  250. };
  251. enum OpalPciErrorSeverity {
  252. OPAL_EEH_SEV_NO_ERROR = 0,
  253. OPAL_EEH_SEV_IOC_DEAD = 1,
  254. OPAL_EEH_SEV_PHB_DEAD = 2,
  255. OPAL_EEH_SEV_PHB_FENCED = 3,
  256. OPAL_EEH_SEV_PE_ER = 4,
  257. OPAL_EEH_SEV_INF = 5
  258. };
  259. enum OpalErrinjectType {
  260. OPAL_ERR_INJECT_TYPE_IOA_BUS_ERR = 0,
  261. OPAL_ERR_INJECT_TYPE_IOA_BUS_ERR64 = 1,
  262. };
  263. enum OpalErrinjectFunc {
  264. /* IOA bus specific errors */
  265. OPAL_ERR_INJECT_FUNC_IOA_LD_MEM_ADDR = 0,
  266. OPAL_ERR_INJECT_FUNC_IOA_LD_MEM_DATA = 1,
  267. OPAL_ERR_INJECT_FUNC_IOA_LD_IO_ADDR = 2,
  268. OPAL_ERR_INJECT_FUNC_IOA_LD_IO_DATA = 3,
  269. OPAL_ERR_INJECT_FUNC_IOA_LD_CFG_ADDR = 4,
  270. OPAL_ERR_INJECT_FUNC_IOA_LD_CFG_DATA = 5,
  271. OPAL_ERR_INJECT_FUNC_IOA_ST_MEM_ADDR = 6,
  272. OPAL_ERR_INJECT_FUNC_IOA_ST_MEM_DATA = 7,
  273. OPAL_ERR_INJECT_FUNC_IOA_ST_IO_ADDR = 8,
  274. OPAL_ERR_INJECT_FUNC_IOA_ST_IO_DATA = 9,
  275. OPAL_ERR_INJECT_FUNC_IOA_ST_CFG_ADDR = 10,
  276. OPAL_ERR_INJECT_FUNC_IOA_ST_CFG_DATA = 11,
  277. OPAL_ERR_INJECT_FUNC_IOA_DMA_RD_ADDR = 12,
  278. OPAL_ERR_INJECT_FUNC_IOA_DMA_RD_DATA = 13,
  279. OPAL_ERR_INJECT_FUNC_IOA_DMA_RD_MASTER = 14,
  280. OPAL_ERR_INJECT_FUNC_IOA_DMA_RD_TARGET = 15,
  281. OPAL_ERR_INJECT_FUNC_IOA_DMA_WR_ADDR = 16,
  282. OPAL_ERR_INJECT_FUNC_IOA_DMA_WR_DATA = 17,
  283. OPAL_ERR_INJECT_FUNC_IOA_DMA_WR_MASTER = 18,
  284. OPAL_ERR_INJECT_FUNC_IOA_DMA_WR_TARGET = 19,
  285. };
  286. enum OpalMmioWindowType {
  287. OPAL_M32_WINDOW_TYPE = 1,
  288. OPAL_M64_WINDOW_TYPE = 2,
  289. OPAL_IO_WINDOW_TYPE = 3
  290. };
  291. enum OpalExceptionHandler {
  292. OPAL_MACHINE_CHECK_HANDLER = 1,
  293. OPAL_HYPERVISOR_MAINTENANCE_HANDLER = 2,
  294. OPAL_SOFTPATCH_HANDLER = 3
  295. };
  296. enum OpalPendingState {
  297. OPAL_EVENT_OPAL_INTERNAL = 0x1,
  298. OPAL_EVENT_NVRAM = 0x2,
  299. OPAL_EVENT_RTC = 0x4,
  300. OPAL_EVENT_CONSOLE_OUTPUT = 0x8,
  301. OPAL_EVENT_CONSOLE_INPUT = 0x10,
  302. OPAL_EVENT_ERROR_LOG_AVAIL = 0x20,
  303. OPAL_EVENT_ERROR_LOG = 0x40,
  304. OPAL_EVENT_EPOW = 0x80,
  305. OPAL_EVENT_LED_STATUS = 0x100,
  306. OPAL_EVENT_PCI_ERROR = 0x200,
  307. OPAL_EVENT_DUMP_AVAIL = 0x400,
  308. OPAL_EVENT_MSG_PENDING = 0x800,
  309. };
  310. enum OpalThreadStatus {
  311. OPAL_THREAD_INACTIVE = 0x0,
  312. OPAL_THREAD_STARTED = 0x1,
  313. OPAL_THREAD_UNAVAILABLE = 0x2 /* opal-v3 */
  314. };
  315. enum OpalPciBusCompare {
  316. OpalPciBusAny = 0, /* Any bus number match */
  317. OpalPciBus3Bits = 2, /* Match top 3 bits of bus number */
  318. OpalPciBus4Bits = 3, /* Match top 4 bits of bus number */
  319. OpalPciBus5Bits = 4, /* Match top 5 bits of bus number */
  320. OpalPciBus6Bits = 5, /* Match top 6 bits of bus number */
  321. OpalPciBus7Bits = 6, /* Match top 7 bits of bus number */
  322. OpalPciBusAll = 7, /* Match bus number exactly */
  323. };
  324. enum OpalDeviceCompare {
  325. OPAL_IGNORE_RID_DEVICE_NUMBER = 0,
  326. OPAL_COMPARE_RID_DEVICE_NUMBER = 1
  327. };
  328. enum OpalFuncCompare {
  329. OPAL_IGNORE_RID_FUNCTION_NUMBER = 0,
  330. OPAL_COMPARE_RID_FUNCTION_NUMBER = 1
  331. };
  332. enum OpalPeAction {
  333. OPAL_UNMAP_PE = 0,
  334. OPAL_MAP_PE = 1
  335. };
  336. enum OpalPeltvAction {
  337. OPAL_REMOVE_PE_FROM_DOMAIN = 0,
  338. OPAL_ADD_PE_TO_DOMAIN = 1
  339. };
  340. enum OpalMveEnableAction {
  341. OPAL_DISABLE_MVE = 0,
  342. OPAL_ENABLE_MVE = 1
  343. };
  344. enum OpalM64Action {
  345. OPAL_DISABLE_M64 = 0,
  346. OPAL_ENABLE_M64_SPLIT = 1,
  347. OPAL_ENABLE_M64_NON_SPLIT = 2
  348. };
  349. enum OpalPciResetScope {
  350. OPAL_RESET_PHB_COMPLETE = 1,
  351. OPAL_RESET_PCI_LINK = 2,
  352. OPAL_RESET_PHB_ERROR = 3,
  353. OPAL_RESET_PCI_HOT = 4,
  354. OPAL_RESET_PCI_FUNDAMENTAL = 5,
  355. OPAL_RESET_PCI_IODA_TABLE = 6
  356. };
  357. enum OpalPciReinitScope {
  358. /*
  359. * Note: we chose values that do not overlap
  360. * OpalPciResetScope as OPAL v2 used the same
  361. * enum for both
  362. */
  363. OPAL_REINIT_PCI_DEV = 1000
  364. };
  365. enum OpalPciResetState {
  366. OPAL_DEASSERT_RESET = 0,
  367. OPAL_ASSERT_RESET = 1
  368. };
  369. enum OpalPciSlotPresence {
  370. OPAL_PCI_SLOT_EMPTY = 0,
  371. OPAL_PCI_SLOT_PRESENT = 1
  372. };
  373. enum OpalPciSlotPower {
  374. OPAL_PCI_SLOT_POWER_OFF = 0,
  375. OPAL_PCI_SLOT_POWER_ON = 1,
  376. OPAL_PCI_SLOT_OFFLINE = 2,
  377. OPAL_PCI_SLOT_ONLINE = 3
  378. };
  379. enum OpalSlotLedType {
  380. OPAL_SLOT_LED_TYPE_ID = 0, /* IDENTIFY LED */
  381. OPAL_SLOT_LED_TYPE_FAULT = 1, /* FAULT LED */
  382. OPAL_SLOT_LED_TYPE_ATTN = 2, /* System Attention LED */
  383. OPAL_SLOT_LED_TYPE_MAX = 3
  384. };
  385. enum OpalSlotLedState {
  386. OPAL_SLOT_LED_STATE_OFF = 0, /* LED is OFF */
  387. OPAL_SLOT_LED_STATE_ON = 1 /* LED is ON */
  388. };
  389. /*
  390. * Address cycle types for LPC accesses. These also correspond
  391. * to the content of the first cell of the "reg" property for
  392. * device nodes on the LPC bus
  393. */
  394. enum OpalLPCAddressType {
  395. OPAL_LPC_MEM = 0,
  396. OPAL_LPC_IO = 1,
  397. OPAL_LPC_FW = 2,
  398. };
  399. enum opal_msg_type {
  400. OPAL_MSG_ASYNC_COMP = 0, /* params[0] = token, params[1] = rc,
  401. * additional params function-specific
  402. */
  403. OPAL_MSG_MEM_ERR = 1,
  404. OPAL_MSG_EPOW = 2,
  405. OPAL_MSG_SHUTDOWN = 3, /* params[0] = 1 reboot, 0 shutdown */
  406. OPAL_MSG_HMI_EVT = 4,
  407. OPAL_MSG_DPO = 5,
  408. OPAL_MSG_PRD = 6,
  409. OPAL_MSG_OCC = 7,
  410. OPAL_MSG_TYPE_MAX,
  411. };
  412. struct opal_msg {
  413. __be32 msg_type;
  414. __be32 reserved;
  415. __be64 params[8];
  416. };
  417. /* System parameter permission */
  418. enum OpalSysparamPerm {
  419. OPAL_SYSPARAM_READ = 0x1,
  420. OPAL_SYSPARAM_WRITE = 0x2,
  421. OPAL_SYSPARAM_RW = (OPAL_SYSPARAM_READ | OPAL_SYSPARAM_WRITE),
  422. };
  423. enum {
  424. OPAL_IPMI_MSG_FORMAT_VERSION_1 = 1,
  425. };
  426. struct opal_ipmi_msg {
  427. uint8_t version;
  428. uint8_t netfn;
  429. uint8_t cmd;
  430. uint8_t data[];
  431. };
  432. /* FSP memory errors handling */
  433. enum OpalMemErr_Version {
  434. OpalMemErr_V1 = 1,
  435. };
  436. enum OpalMemErrType {
  437. OPAL_MEM_ERR_TYPE_RESILIENCE = 0,
  438. OPAL_MEM_ERR_TYPE_DYN_DALLOC,
  439. };
  440. /* Memory Reilience error type */
  441. enum OpalMemErr_ResilErrType {
  442. OPAL_MEM_RESILIENCE_CE = 0,
  443. OPAL_MEM_RESILIENCE_UE,
  444. OPAL_MEM_RESILIENCE_UE_SCRUB,
  445. };
  446. /* Dynamic Memory Deallocation type */
  447. enum OpalMemErr_DynErrType {
  448. OPAL_MEM_DYNAMIC_DEALLOC = 0,
  449. };
  450. struct OpalMemoryErrorData {
  451. enum OpalMemErr_Version version:8; /* 0x00 */
  452. enum OpalMemErrType type:8; /* 0x01 */
  453. __be16 flags; /* 0x02 */
  454. uint8_t reserved_1[4]; /* 0x04 */
  455. union {
  456. /* Memory Resilience corrected/uncorrected error info */
  457. struct {
  458. enum OpalMemErr_ResilErrType resil_err_type:8;
  459. uint8_t reserved_1[7];
  460. __be64 physical_address_start;
  461. __be64 physical_address_end;
  462. } resilience;
  463. /* Dynamic memory deallocation error info */
  464. struct {
  465. enum OpalMemErr_DynErrType dyn_err_type:8;
  466. uint8_t reserved_1[7];
  467. __be64 physical_address_start;
  468. __be64 physical_address_end;
  469. } dyn_dealloc;
  470. } u;
  471. };
  472. /* HMI interrupt event */
  473. enum OpalHMI_Version {
  474. OpalHMIEvt_V1 = 1,
  475. OpalHMIEvt_V2 = 2,
  476. };
  477. enum OpalHMI_Severity {
  478. OpalHMI_SEV_NO_ERROR = 0,
  479. OpalHMI_SEV_WARNING = 1,
  480. OpalHMI_SEV_ERROR_SYNC = 2,
  481. OpalHMI_SEV_FATAL = 3,
  482. };
  483. enum OpalHMI_Disposition {
  484. OpalHMI_DISPOSITION_RECOVERED = 0,
  485. OpalHMI_DISPOSITION_NOT_RECOVERED = 1,
  486. };
  487. enum OpalHMI_ErrType {
  488. OpalHMI_ERROR_MALFUNC_ALERT = 0,
  489. OpalHMI_ERROR_PROC_RECOV_DONE,
  490. OpalHMI_ERROR_PROC_RECOV_DONE_AGAIN,
  491. OpalHMI_ERROR_PROC_RECOV_MASKED,
  492. OpalHMI_ERROR_TFAC,
  493. OpalHMI_ERROR_TFMR_PARITY,
  494. OpalHMI_ERROR_HA_OVERFLOW_WARN,
  495. OpalHMI_ERROR_XSCOM_FAIL,
  496. OpalHMI_ERROR_XSCOM_DONE,
  497. OpalHMI_ERROR_SCOM_FIR,
  498. OpalHMI_ERROR_DEBUG_TRIG_FIR,
  499. OpalHMI_ERROR_HYP_RESOURCE,
  500. OpalHMI_ERROR_CAPP_RECOVERY,
  501. };
  502. enum OpalHMI_XstopType {
  503. CHECKSTOP_TYPE_UNKNOWN = 0,
  504. CHECKSTOP_TYPE_CORE = 1,
  505. CHECKSTOP_TYPE_NX = 2,
  506. };
  507. enum OpalHMI_CoreXstopReason {
  508. CORE_CHECKSTOP_IFU_REGFILE = 0x00000001,
  509. CORE_CHECKSTOP_IFU_LOGIC = 0x00000002,
  510. CORE_CHECKSTOP_PC_DURING_RECOV = 0x00000004,
  511. CORE_CHECKSTOP_ISU_REGFILE = 0x00000008,
  512. CORE_CHECKSTOP_ISU_LOGIC = 0x00000010,
  513. CORE_CHECKSTOP_FXU_LOGIC = 0x00000020,
  514. CORE_CHECKSTOP_VSU_LOGIC = 0x00000040,
  515. CORE_CHECKSTOP_PC_RECOV_IN_MAINT_MODE = 0x00000080,
  516. CORE_CHECKSTOP_LSU_REGFILE = 0x00000100,
  517. CORE_CHECKSTOP_PC_FWD_PROGRESS = 0x00000200,
  518. CORE_CHECKSTOP_LSU_LOGIC = 0x00000400,
  519. CORE_CHECKSTOP_PC_LOGIC = 0x00000800,
  520. CORE_CHECKSTOP_PC_HYP_RESOURCE = 0x00001000,
  521. CORE_CHECKSTOP_PC_HANG_RECOV_FAILED = 0x00002000,
  522. CORE_CHECKSTOP_PC_AMBI_HANG_DETECTED = 0x00004000,
  523. CORE_CHECKSTOP_PC_DEBUG_TRIG_ERR_INJ = 0x00008000,
  524. CORE_CHECKSTOP_PC_SPRD_HYP_ERR_INJ = 0x00010000,
  525. };
  526. enum OpalHMI_NestAccelXstopReason {
  527. NX_CHECKSTOP_SHM_INVAL_STATE_ERR = 0x00000001,
  528. NX_CHECKSTOP_DMA_INVAL_STATE_ERR_1 = 0x00000002,
  529. NX_CHECKSTOP_DMA_INVAL_STATE_ERR_2 = 0x00000004,
  530. NX_CHECKSTOP_DMA_CH0_INVAL_STATE_ERR = 0x00000008,
  531. NX_CHECKSTOP_DMA_CH1_INVAL_STATE_ERR = 0x00000010,
  532. NX_CHECKSTOP_DMA_CH2_INVAL_STATE_ERR = 0x00000020,
  533. NX_CHECKSTOP_DMA_CH3_INVAL_STATE_ERR = 0x00000040,
  534. NX_CHECKSTOP_DMA_CH4_INVAL_STATE_ERR = 0x00000080,
  535. NX_CHECKSTOP_DMA_CH5_INVAL_STATE_ERR = 0x00000100,
  536. NX_CHECKSTOP_DMA_CH6_INVAL_STATE_ERR = 0x00000200,
  537. NX_CHECKSTOP_DMA_CH7_INVAL_STATE_ERR = 0x00000400,
  538. NX_CHECKSTOP_DMA_CRB_UE = 0x00000800,
  539. NX_CHECKSTOP_DMA_CRB_SUE = 0x00001000,
  540. NX_CHECKSTOP_PBI_ISN_UE = 0x00002000,
  541. };
  542. struct OpalHMIEvent {
  543. uint8_t version; /* 0x00 */
  544. uint8_t severity; /* 0x01 */
  545. uint8_t type; /* 0x02 */
  546. uint8_t disposition; /* 0x03 */
  547. uint8_t reserved_1[4]; /* 0x04 */
  548. __be64 hmer;
  549. /* TFMR register. Valid only for TFAC and TFMR_PARITY error type. */
  550. __be64 tfmr;
  551. /* version 2 and later */
  552. union {
  553. /*
  554. * checkstop info (Core/NX).
  555. * Valid for OpalHMI_ERROR_MALFUNC_ALERT.
  556. */
  557. struct {
  558. uint8_t xstop_type; /* enum OpalHMI_XstopType */
  559. uint8_t reserved_1[3];
  560. __be32 xstop_reason;
  561. union {
  562. __be32 pir; /* for CHECKSTOP_TYPE_CORE */
  563. __be32 chip_id; /* for CHECKSTOP_TYPE_NX */
  564. } u;
  565. } xstop_error;
  566. } u;
  567. };
  568. enum {
  569. OPAL_P7IOC_DIAG_TYPE_NONE = 0,
  570. OPAL_P7IOC_DIAG_TYPE_RGC = 1,
  571. OPAL_P7IOC_DIAG_TYPE_BI = 2,
  572. OPAL_P7IOC_DIAG_TYPE_CI = 3,
  573. OPAL_P7IOC_DIAG_TYPE_MISC = 4,
  574. OPAL_P7IOC_DIAG_TYPE_I2C = 5,
  575. OPAL_P7IOC_DIAG_TYPE_LAST = 6
  576. };
  577. struct OpalIoP7IOCErrorData {
  578. __be16 type;
  579. /* GEM */
  580. __be64 gemXfir;
  581. __be64 gemRfir;
  582. __be64 gemRirqfir;
  583. __be64 gemMask;
  584. __be64 gemRwof;
  585. /* LEM */
  586. __be64 lemFir;
  587. __be64 lemErrMask;
  588. __be64 lemAction0;
  589. __be64 lemAction1;
  590. __be64 lemWof;
  591. union {
  592. struct OpalIoP7IOCRgcErrorData {
  593. __be64 rgcStatus; /* 3E1C10 */
  594. __be64 rgcLdcp; /* 3E1C18 */
  595. }rgc;
  596. struct OpalIoP7IOCBiErrorData {
  597. __be64 biLdcp0; /* 3C0100, 3C0118 */
  598. __be64 biLdcp1; /* 3C0108, 3C0120 */
  599. __be64 biLdcp2; /* 3C0110, 3C0128 */
  600. __be64 biFenceStatus; /* 3C0130, 3C0130 */
  601. uint8_t biDownbound; /* BI Downbound or Upbound */
  602. }bi;
  603. struct OpalIoP7IOCCiErrorData {
  604. __be64 ciPortStatus; /* 3Dn008 */
  605. __be64 ciPortLdcp; /* 3Dn010 */
  606. uint8_t ciPort; /* Index of CI port: 0/1 */
  607. }ci;
  608. };
  609. };
  610. /**
  611. * This structure defines the overlay which will be used to store PHB error
  612. * data upon request.
  613. */
  614. enum {
  615. OPAL_PHB_ERROR_DATA_VERSION_1 = 1,
  616. };
  617. enum {
  618. OPAL_PHB_ERROR_DATA_TYPE_P7IOC = 1,
  619. OPAL_PHB_ERROR_DATA_TYPE_PHB3 = 2,
  620. OPAL_PHB_ERROR_DATA_TYPE_PHB4 = 3
  621. };
  622. enum {
  623. OPAL_P7IOC_NUM_PEST_REGS = 128,
  624. OPAL_PHB3_NUM_PEST_REGS = 256,
  625. OPAL_PHB4_NUM_PEST_REGS = 512
  626. };
  627. struct OpalIoPhbErrorCommon {
  628. __be32 version;
  629. __be32 ioType;
  630. __be32 len;
  631. };
  632. struct OpalIoP7IOCPhbErrorData {
  633. struct OpalIoPhbErrorCommon common;
  634. __be32 brdgCtl;
  635. // P7IOC utl regs
  636. __be32 portStatusReg;
  637. __be32 rootCmplxStatus;
  638. __be32 busAgentStatus;
  639. // P7IOC cfg regs
  640. __be32 deviceStatus;
  641. __be32 slotStatus;
  642. __be32 linkStatus;
  643. __be32 devCmdStatus;
  644. __be32 devSecStatus;
  645. // cfg AER regs
  646. __be32 rootErrorStatus;
  647. __be32 uncorrErrorStatus;
  648. __be32 corrErrorStatus;
  649. __be32 tlpHdr1;
  650. __be32 tlpHdr2;
  651. __be32 tlpHdr3;
  652. __be32 tlpHdr4;
  653. __be32 sourceId;
  654. __be32 rsv3;
  655. // Record data about the call to allocate a buffer.
  656. __be64 errorClass;
  657. __be64 correlator;
  658. //P7IOC MMIO Error Regs
  659. __be64 p7iocPlssr; // n120
  660. __be64 p7iocCsr; // n110
  661. __be64 lemFir; // nC00
  662. __be64 lemErrorMask; // nC18
  663. __be64 lemWOF; // nC40
  664. __be64 phbErrorStatus; // nC80
  665. __be64 phbFirstErrorStatus; // nC88
  666. __be64 phbErrorLog0; // nCC0
  667. __be64 phbErrorLog1; // nCC8
  668. __be64 mmioErrorStatus; // nD00
  669. __be64 mmioFirstErrorStatus; // nD08
  670. __be64 mmioErrorLog0; // nD40
  671. __be64 mmioErrorLog1; // nD48
  672. __be64 dma0ErrorStatus; // nD80
  673. __be64 dma0FirstErrorStatus; // nD88
  674. __be64 dma0ErrorLog0; // nDC0
  675. __be64 dma0ErrorLog1; // nDC8
  676. __be64 dma1ErrorStatus; // nE00
  677. __be64 dma1FirstErrorStatus; // nE08
  678. __be64 dma1ErrorLog0; // nE40
  679. __be64 dma1ErrorLog1; // nE48
  680. __be64 pestA[OPAL_P7IOC_NUM_PEST_REGS];
  681. __be64 pestB[OPAL_P7IOC_NUM_PEST_REGS];
  682. };
  683. struct OpalIoPhb3ErrorData {
  684. struct OpalIoPhbErrorCommon common;
  685. __be32 brdgCtl;
  686. /* PHB3 UTL regs */
  687. __be32 portStatusReg;
  688. __be32 rootCmplxStatus;
  689. __be32 busAgentStatus;
  690. /* PHB3 cfg regs */
  691. __be32 deviceStatus;
  692. __be32 slotStatus;
  693. __be32 linkStatus;
  694. __be32 devCmdStatus;
  695. __be32 devSecStatus;
  696. /* cfg AER regs */
  697. __be32 rootErrorStatus;
  698. __be32 uncorrErrorStatus;
  699. __be32 corrErrorStatus;
  700. __be32 tlpHdr1;
  701. __be32 tlpHdr2;
  702. __be32 tlpHdr3;
  703. __be32 tlpHdr4;
  704. __be32 sourceId;
  705. __be32 rsv3;
  706. /* Record data about the call to allocate a buffer */
  707. __be64 errorClass;
  708. __be64 correlator;
  709. /* PHB3 MMIO Error Regs */
  710. __be64 nFir; /* 000 */
  711. __be64 nFirMask; /* 003 */
  712. __be64 nFirWOF; /* 008 */
  713. __be64 phbPlssr; /* 120 */
  714. __be64 phbCsr; /* 110 */
  715. __be64 lemFir; /* C00 */
  716. __be64 lemErrorMask; /* C18 */
  717. __be64 lemWOF; /* C40 */
  718. __be64 phbErrorStatus; /* C80 */
  719. __be64 phbFirstErrorStatus; /* C88 */
  720. __be64 phbErrorLog0; /* CC0 */
  721. __be64 phbErrorLog1; /* CC8 */
  722. __be64 mmioErrorStatus; /* D00 */
  723. __be64 mmioFirstErrorStatus; /* D08 */
  724. __be64 mmioErrorLog0; /* D40 */
  725. __be64 mmioErrorLog1; /* D48 */
  726. __be64 dma0ErrorStatus; /* D80 */
  727. __be64 dma0FirstErrorStatus; /* D88 */
  728. __be64 dma0ErrorLog0; /* DC0 */
  729. __be64 dma0ErrorLog1; /* DC8 */
  730. __be64 dma1ErrorStatus; /* E00 */
  731. __be64 dma1FirstErrorStatus; /* E08 */
  732. __be64 dma1ErrorLog0; /* E40 */
  733. __be64 dma1ErrorLog1; /* E48 */
  734. __be64 pestA[OPAL_PHB3_NUM_PEST_REGS];
  735. __be64 pestB[OPAL_PHB3_NUM_PEST_REGS];
  736. };
  737. struct OpalIoPhb4ErrorData {
  738. struct OpalIoPhbErrorCommon common;
  739. __be32 brdgCtl;
  740. /* PHB4 cfg regs */
  741. __be32 deviceStatus;
  742. __be32 slotStatus;
  743. __be32 linkStatus;
  744. __be32 devCmdStatus;
  745. __be32 devSecStatus;
  746. /* cfg AER regs */
  747. __be32 rootErrorStatus;
  748. __be32 uncorrErrorStatus;
  749. __be32 corrErrorStatus;
  750. __be32 tlpHdr1;
  751. __be32 tlpHdr2;
  752. __be32 tlpHdr3;
  753. __be32 tlpHdr4;
  754. __be32 sourceId;
  755. /* PHB4 ETU Error Regs */
  756. __be64 nFir; /* 000 */
  757. __be64 nFirMask; /* 003 */
  758. __be64 nFirWOF; /* 008 */
  759. __be64 phbPlssr; /* 120 */
  760. __be64 phbCsr; /* 110 */
  761. __be64 lemFir; /* C00 */
  762. __be64 lemErrorMask; /* C18 */
  763. __be64 lemWOF; /* C40 */
  764. __be64 phbErrorStatus; /* C80 */
  765. __be64 phbFirstErrorStatus; /* C88 */
  766. __be64 phbErrorLog0; /* CC0 */
  767. __be64 phbErrorLog1; /* CC8 */
  768. __be64 phbTxeErrorStatus; /* D00 */
  769. __be64 phbTxeFirstErrorStatus; /* D08 */
  770. __be64 phbTxeErrorLog0; /* D40 */
  771. __be64 phbTxeErrorLog1; /* D48 */
  772. __be64 phbRxeArbErrorStatus; /* D80 */
  773. __be64 phbRxeArbFirstErrorStatus; /* D88 */
  774. __be64 phbRxeArbErrorLog0; /* DC0 */
  775. __be64 phbRxeArbErrorLog1; /* DC8 */
  776. __be64 phbRxeMrgErrorStatus; /* E00 */
  777. __be64 phbRxeMrgFirstErrorStatus; /* E08 */
  778. __be64 phbRxeMrgErrorLog0; /* E40 */
  779. __be64 phbRxeMrgErrorLog1; /* E48 */
  780. __be64 phbRxeTceErrorStatus; /* E80 */
  781. __be64 phbRxeTceFirstErrorStatus; /* E88 */
  782. __be64 phbRxeTceErrorLog0; /* EC0 */
  783. __be64 phbRxeTceErrorLog1; /* EC8 */
  784. /* PHB4 REGB Error Regs */
  785. __be64 phbPblErrorStatus; /* 1900 */
  786. __be64 phbPblFirstErrorStatus; /* 1908 */
  787. __be64 phbPblErrorLog0; /* 1940 */
  788. __be64 phbPblErrorLog1; /* 1948 */
  789. __be64 phbPcieDlpErrorLog1; /* 1AA0 */
  790. __be64 phbPcieDlpErrorLog2; /* 1AA8 */
  791. __be64 phbPcieDlpErrorStatus; /* 1AB0 */
  792. __be64 phbRegbErrorStatus; /* 1C00 */
  793. __be64 phbRegbFirstErrorStatus; /* 1C08 */
  794. __be64 phbRegbErrorLog0; /* 1C40 */
  795. __be64 phbRegbErrorLog1; /* 1C48 */
  796. __be64 pestA[OPAL_PHB4_NUM_PEST_REGS];
  797. __be64 pestB[OPAL_PHB4_NUM_PEST_REGS];
  798. };
  799. enum {
  800. OPAL_REINIT_CPUS_HILE_BE = (1 << 0),
  801. OPAL_REINIT_CPUS_HILE_LE = (1 << 1),
  802. /* These two define the base MMU mode of the host on P9
  803. *
  804. * On P9 Nimbus DD2.0 and Cumlus (and later), KVM can still
  805. * create hash guests in "radix" mode with care (full core
  806. * switch only).
  807. */
  808. OPAL_REINIT_CPUS_MMU_HASH = (1 << 2),
  809. OPAL_REINIT_CPUS_MMU_RADIX = (1 << 3),
  810. OPAL_REINIT_CPUS_TM_SUSPEND_DISABLED = (1 << 4),
  811. };
  812. typedef struct oppanel_line {
  813. __be64 line;
  814. __be64 line_len;
  815. } oppanel_line_t;
  816. enum opal_prd_msg_type {
  817. OPAL_PRD_MSG_TYPE_INIT = 0, /* HBRT --> OPAL */
  818. OPAL_PRD_MSG_TYPE_FINI, /* HBRT/kernel --> OPAL */
  819. OPAL_PRD_MSG_TYPE_ATTN, /* HBRT <-- OPAL */
  820. OPAL_PRD_MSG_TYPE_ATTN_ACK, /* HBRT --> OPAL */
  821. OPAL_PRD_MSG_TYPE_OCC_ERROR, /* HBRT <-- OPAL */
  822. OPAL_PRD_MSG_TYPE_OCC_RESET, /* HBRT <-- OPAL */
  823. };
  824. struct opal_prd_msg_header {
  825. uint8_t type;
  826. uint8_t pad[1];
  827. __be16 size;
  828. };
  829. struct opal_prd_msg;
  830. #define OCC_RESET 0
  831. #define OCC_LOAD 1
  832. #define OCC_THROTTLE 2
  833. #define OCC_MAX_THROTTLE_STATUS 5
  834. struct opal_occ_msg {
  835. __be64 type;
  836. __be64 chip;
  837. __be64 throttle_status;
  838. };
  839. /*
  840. * SG entries
  841. *
  842. * WARNING: The current implementation requires each entry
  843. * to represent a block that is 4k aligned *and* each block
  844. * size except the last one in the list to be as well.
  845. */
  846. struct opal_sg_entry {
  847. __be64 data;
  848. __be64 length;
  849. };
  850. /*
  851. * Candidate image SG list.
  852. *
  853. * length = VER | length
  854. */
  855. struct opal_sg_list {
  856. __be64 length;
  857. __be64 next;
  858. struct opal_sg_entry entry[];
  859. };
  860. /*
  861. * Dump region ID range usable by the OS
  862. */
  863. #define OPAL_DUMP_REGION_HOST_START 0x80
  864. #define OPAL_DUMP_REGION_LOG_BUF 0x80
  865. #define OPAL_DUMP_REGION_HOST_END 0xFF
  866. /* CAPI modes for PHB */
  867. enum {
  868. OPAL_PHB_CAPI_MODE_PCIE = 0,
  869. OPAL_PHB_CAPI_MODE_CAPI = 1,
  870. OPAL_PHB_CAPI_MODE_SNOOP_OFF = 2,
  871. OPAL_PHB_CAPI_MODE_SNOOP_ON = 3,
  872. OPAL_PHB_CAPI_MODE_DMA = 4,
  873. OPAL_PHB_CAPI_MODE_DMA_TVT1 = 5,
  874. };
  875. /* OPAL I2C request */
  876. struct opal_i2c_request {
  877. uint8_t type;
  878. #define OPAL_I2C_RAW_READ 0
  879. #define OPAL_I2C_RAW_WRITE 1
  880. #define OPAL_I2C_SM_READ 2
  881. #define OPAL_I2C_SM_WRITE 3
  882. uint8_t flags;
  883. #define OPAL_I2C_ADDR_10 0x01 /* Not supported yet */
  884. uint8_t subaddr_sz; /* Max 4 */
  885. uint8_t reserved;
  886. __be16 addr; /* 7 or 10 bit address */
  887. __be16 reserved2;
  888. __be32 subaddr; /* Sub-address if any */
  889. __be32 size; /* Data size */
  890. __be64 buffer_ra; /* Buffer real address */
  891. };
  892. /*
  893. * EPOW status sharing (OPAL and the host)
  894. *
  895. * The host will pass on OPAL, a buffer of length OPAL_SYSEPOW_MAX
  896. * with individual elements being 16 bits wide to fetch the system
  897. * wide EPOW status. Each element in the buffer will contain the
  898. * EPOW status in it's bit representation for a particular EPOW sub
  899. * class as defined here. So multiple detailed EPOW status bits
  900. * specific for any sub class can be represented in a single buffer
  901. * element as it's bit representation.
  902. */
  903. /* System EPOW type */
  904. enum OpalSysEpow {
  905. OPAL_SYSEPOW_POWER = 0, /* Power EPOW */
  906. OPAL_SYSEPOW_TEMP = 1, /* Temperature EPOW */
  907. OPAL_SYSEPOW_COOLING = 2, /* Cooling EPOW */
  908. OPAL_SYSEPOW_MAX = 3, /* Max EPOW categories */
  909. };
  910. /* Power EPOW */
  911. enum OpalSysPower {
  912. OPAL_SYSPOWER_UPS = 0x0001, /* System on UPS power */
  913. OPAL_SYSPOWER_CHNG = 0x0002, /* System power config change */
  914. OPAL_SYSPOWER_FAIL = 0x0004, /* System impending power failure */
  915. OPAL_SYSPOWER_INCL = 0x0008, /* System incomplete power */
  916. };
  917. /* Temperature EPOW */
  918. enum OpalSysTemp {
  919. OPAL_SYSTEMP_AMB = 0x0001, /* System over ambient temperature */
  920. OPAL_SYSTEMP_INT = 0x0002, /* System over internal temperature */
  921. OPAL_SYSTEMP_HMD = 0x0004, /* System over ambient humidity */
  922. };
  923. /* Cooling EPOW */
  924. enum OpalSysCooling {
  925. OPAL_SYSCOOL_INSF = 0x0001, /* System insufficient cooling */
  926. };
  927. /* Argument to OPAL_CEC_REBOOT2() */
  928. enum {
  929. OPAL_REBOOT_NORMAL = 0,
  930. OPAL_REBOOT_PLATFORM_ERROR = 1,
  931. };
  932. /* Argument to OPAL_PCI_TCE_KILL */
  933. enum {
  934. OPAL_PCI_TCE_KILL_PAGES,
  935. OPAL_PCI_TCE_KILL_PE,
  936. OPAL_PCI_TCE_KILL_ALL,
  937. };
  938. /* The xive operation mode indicates the active "API" and
  939. * corresponds to the "mode" parameter of the opal_xive_reset()
  940. * call
  941. */
  942. enum {
  943. OPAL_XIVE_MODE_EMU = 0,
  944. OPAL_XIVE_MODE_EXPL = 1,
  945. };
  946. /* Flags for OPAL_XIVE_GET_IRQ_INFO */
  947. enum {
  948. OPAL_XIVE_IRQ_TRIGGER_PAGE = 0x00000001,
  949. OPAL_XIVE_IRQ_STORE_EOI = 0x00000002,
  950. OPAL_XIVE_IRQ_LSI = 0x00000004,
  951. OPAL_XIVE_IRQ_SHIFT_BUG = 0x00000008,
  952. OPAL_XIVE_IRQ_MASK_VIA_FW = 0x00000010,
  953. OPAL_XIVE_IRQ_EOI_VIA_FW = 0x00000020,
  954. };
  955. /* Flags for OPAL_XIVE_GET/SET_QUEUE_INFO */
  956. enum {
  957. OPAL_XIVE_EQ_ENABLED = 0x00000001,
  958. OPAL_XIVE_EQ_ALWAYS_NOTIFY = 0x00000002,
  959. OPAL_XIVE_EQ_ESCALATE = 0x00000004,
  960. };
  961. /* Flags for OPAL_XIVE_GET/SET_VP_INFO */
  962. enum {
  963. OPAL_XIVE_VP_ENABLED = 0x00000001,
  964. };
  965. /* "Any chip" replacement for chip ID for allocation functions */
  966. enum {
  967. OPAL_XIVE_ANY_CHIP = 0xffffffff,
  968. };
  969. /* Xive sync options */
  970. enum {
  971. /* This bits are cumulative, arg is a girq */
  972. XIVE_SYNC_EAS = 0x00000001, /* Sync irq source */
  973. XIVE_SYNC_QUEUE = 0x00000002, /* Sync irq target */
  974. };
  975. /* Dump options */
  976. enum {
  977. XIVE_DUMP_TM_HYP = 0,
  978. XIVE_DUMP_TM_POOL = 1,
  979. XIVE_DUMP_TM_OS = 2,
  980. XIVE_DUMP_TM_USER = 3,
  981. XIVE_DUMP_VP = 4,
  982. XIVE_DUMP_EMU_STATE = 5,
  983. };
  984. /* "type" argument options for OPAL_IMC_COUNTERS_* calls */
  985. enum {
  986. OPAL_IMC_COUNTERS_NEST = 1,
  987. OPAL_IMC_COUNTERS_CORE = 2,
  988. };
  989. /* PCI p2p descriptor */
  990. #define OPAL_PCI_P2P_ENABLE 0x1
  991. #define OPAL_PCI_P2P_LOAD 0x2
  992. #define OPAL_PCI_P2P_STORE 0x4
  993. #endif /* __ASSEMBLY__ */
  994. #endif /* __OPAL_API_H */