exception-64s.h 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727
  1. #ifndef _ASM_POWERPC_EXCEPTION_H
  2. #define _ASM_POWERPC_EXCEPTION_H
  3. /*
  4. * Extracted from head_64.S
  5. *
  6. * PowerPC version
  7. * Copyright (C) 1995-1996 Gary Thomas (gdt@linuxppc.org)
  8. *
  9. * Rewritten by Cort Dougan (cort@cs.nmt.edu) for PReP
  10. * Copyright (C) 1996 Cort Dougan <cort@cs.nmt.edu>
  11. * Adapted for Power Macintosh by Paul Mackerras.
  12. * Low-level exception handlers and MMU support
  13. * rewritten by Paul Mackerras.
  14. * Copyright (C) 1996 Paul Mackerras.
  15. *
  16. * Adapted for 64bit PowerPC by Dave Engebretsen, Peter Bergner, and
  17. * Mike Corrigan {engebret|bergner|mikejc}@us.ibm.com
  18. *
  19. * This file contains the low-level support and setup for the
  20. * PowerPC-64 platform, including trap and interrupt dispatch.
  21. *
  22. * This program is free software; you can redistribute it and/or
  23. * modify it under the terms of the GNU General Public License
  24. * as published by the Free Software Foundation; either version
  25. * 2 of the License, or (at your option) any later version.
  26. */
  27. /*
  28. * The following macros define the code that appears as
  29. * the prologue to each of the exception handlers. They
  30. * are split into two parts to allow a single kernel binary
  31. * to be used for pSeries and iSeries.
  32. *
  33. * We make as much of the exception code common between native
  34. * exception handlers (including pSeries LPAR) and iSeries LPAR
  35. * implementations as possible.
  36. */
  37. #include <asm/head-64.h>
  38. /* PACA save area offsets (exgen, exmc, etc) */
  39. #define EX_R9 0
  40. #define EX_R10 8
  41. #define EX_R11 16
  42. #define EX_R12 24
  43. #define EX_R13 32
  44. #define EX_DAR 40
  45. #define EX_DSISR 48
  46. #define EX_CCR 52
  47. #define EX_CFAR 56
  48. #define EX_PPR 64
  49. #if defined(CONFIG_RELOCATABLE)
  50. #define EX_CTR 72
  51. #define EX_SIZE 10 /* size in u64 units */
  52. #else
  53. #define EX_SIZE 9 /* size in u64 units */
  54. #endif
  55. /*
  56. * maximum recursive depth of MCE exceptions
  57. */
  58. #define MAX_MCE_DEPTH 4
  59. /*
  60. * EX_LR is only used in EXSLB and where it does not overlap with EX_DAR
  61. * EX_CCR similarly with DSISR, but being 4 byte registers there is a hole
  62. * in the save area so it's not necessary to overlap them. Could be used
  63. * for future savings though if another 4 byte register was to be saved.
  64. */
  65. #define EX_LR EX_DAR
  66. /*
  67. * EX_R3 is only used by the bad_stack handler. bad_stack reloads and
  68. * saves DAR from SPRN_DAR, and EX_DAR is not used. So EX_R3 can overlap
  69. * with EX_DAR.
  70. */
  71. #define EX_R3 EX_DAR
  72. /*
  73. * Macros for annotating the expected destination of (h)rfid
  74. *
  75. * The nop instructions allow us to insert one or more instructions to flush the
  76. * L1-D cache when returning to userspace or a guest.
  77. */
  78. #define RFI_FLUSH_SLOT \
  79. RFI_FLUSH_FIXUP_SECTION; \
  80. nop; \
  81. nop; \
  82. nop
  83. #define RFI_TO_KERNEL \
  84. rfid
  85. #define RFI_TO_USER \
  86. RFI_FLUSH_SLOT; \
  87. rfid; \
  88. b rfi_flush_fallback
  89. #define RFI_TO_USER_OR_KERNEL \
  90. RFI_FLUSH_SLOT; \
  91. rfid; \
  92. b rfi_flush_fallback
  93. #define RFI_TO_GUEST \
  94. RFI_FLUSH_SLOT; \
  95. rfid; \
  96. b rfi_flush_fallback
  97. #define HRFI_TO_KERNEL \
  98. hrfid
  99. #define HRFI_TO_USER \
  100. RFI_FLUSH_SLOT; \
  101. hrfid; \
  102. b hrfi_flush_fallback
  103. #define HRFI_TO_USER_OR_KERNEL \
  104. RFI_FLUSH_SLOT; \
  105. hrfid; \
  106. b hrfi_flush_fallback
  107. #define HRFI_TO_GUEST \
  108. RFI_FLUSH_SLOT; \
  109. hrfid; \
  110. b hrfi_flush_fallback
  111. #define HRFI_TO_UNKNOWN \
  112. RFI_FLUSH_SLOT; \
  113. hrfid; \
  114. b hrfi_flush_fallback
  115. #ifdef CONFIG_RELOCATABLE
  116. #define __EXCEPTION_RELON_PROLOG_PSERIES_1(label, h) \
  117. mfspr r11,SPRN_##h##SRR0; /* save SRR0 */ \
  118. LOAD_HANDLER(r12,label); \
  119. mtctr r12; \
  120. mfspr r12,SPRN_##h##SRR1; /* and SRR1 */ \
  121. li r10,MSR_RI; \
  122. mtmsrd r10,1; /* Set RI (EE=0) */ \
  123. bctr;
  124. #else
  125. /* If not relocatable, we can jump directly -- and save messing with LR */
  126. #define __EXCEPTION_RELON_PROLOG_PSERIES_1(label, h) \
  127. mfspr r11,SPRN_##h##SRR0; /* save SRR0 */ \
  128. mfspr r12,SPRN_##h##SRR1; /* and SRR1 */ \
  129. li r10,MSR_RI; \
  130. mtmsrd r10,1; /* Set RI (EE=0) */ \
  131. b label;
  132. #endif
  133. #define EXCEPTION_RELON_PROLOG_PSERIES_1(label, h) \
  134. __EXCEPTION_RELON_PROLOG_PSERIES_1(label, h) \
  135. /*
  136. * As EXCEPTION_PROLOG_PSERIES(), except we've already got relocation on
  137. * so no need to rfid. Save lr in case we're CONFIG_RELOCATABLE, in which
  138. * case EXCEPTION_RELON_PROLOG_PSERIES_1 will be using lr.
  139. */
  140. #define EXCEPTION_RELON_PROLOG_PSERIES(area, label, h, extra, vec) \
  141. EXCEPTION_PROLOG_0(area); \
  142. EXCEPTION_PROLOG_1(area, extra, vec); \
  143. EXCEPTION_RELON_PROLOG_PSERIES_1(label, h)
  144. /*
  145. * We're short on space and time in the exception prolog, so we can't
  146. * use the normal LOAD_REG_IMMEDIATE macro to load the address of label.
  147. * Instead we get the base of the kernel from paca->kernelbase and or in the low
  148. * part of label. This requires that the label be within 64KB of kernelbase, and
  149. * that kernelbase be 64K aligned.
  150. */
  151. #define LOAD_HANDLER(reg, label) \
  152. ld reg,PACAKBASE(r13); /* get high part of &label */ \
  153. ori reg,reg,FIXED_SYMBOL_ABS_ADDR(label);
  154. #define __LOAD_HANDLER(reg, label) \
  155. ld reg,PACAKBASE(r13); \
  156. ori reg,reg,(ABS_ADDR(label))@l;
  157. /*
  158. * Branches from unrelocated code (e.g., interrupts) to labels outside
  159. * head-y require >64K offsets.
  160. */
  161. #define __LOAD_FAR_HANDLER(reg, label) \
  162. ld reg,PACAKBASE(r13); \
  163. ori reg,reg,(ABS_ADDR(label))@l; \
  164. addis reg,reg,(ABS_ADDR(label))@h;
  165. /* Exception register prefixes */
  166. #define EXC_HV H
  167. #define EXC_STD
  168. #if defined(CONFIG_RELOCATABLE)
  169. /*
  170. * If we support interrupts with relocation on AND we're a relocatable kernel,
  171. * we need to use CTR to get to the 2nd level handler. So, save/restore it
  172. * when required.
  173. */
  174. #define SAVE_CTR(reg, area) mfctr reg ; std reg,area+EX_CTR(r13)
  175. #define GET_CTR(reg, area) ld reg,area+EX_CTR(r13)
  176. #define RESTORE_CTR(reg, area) ld reg,area+EX_CTR(r13) ; mtctr reg
  177. #else
  178. /* ...else CTR is unused and in register. */
  179. #define SAVE_CTR(reg, area)
  180. #define GET_CTR(reg, area) mfctr reg
  181. #define RESTORE_CTR(reg, area)
  182. #endif
  183. /*
  184. * PPR save/restore macros used in exceptions_64s.S
  185. * Used for P7 or later processors
  186. */
  187. #define SAVE_PPR(area, ra, rb) \
  188. BEGIN_FTR_SECTION_NESTED(940) \
  189. ld ra,PACACURRENT(r13); \
  190. ld rb,area+EX_PPR(r13); /* Read PPR from paca */ \
  191. std rb,TASKTHREADPPR(ra); \
  192. END_FTR_SECTION_NESTED(CPU_FTR_HAS_PPR,CPU_FTR_HAS_PPR,940)
  193. #define RESTORE_PPR_PACA(area, ra) \
  194. BEGIN_FTR_SECTION_NESTED(941) \
  195. ld ra,area+EX_PPR(r13); \
  196. mtspr SPRN_PPR,ra; \
  197. END_FTR_SECTION_NESTED(CPU_FTR_HAS_PPR,CPU_FTR_HAS_PPR,941)
  198. /*
  199. * Get an SPR into a register if the CPU has the given feature
  200. */
  201. #define OPT_GET_SPR(ra, spr, ftr) \
  202. BEGIN_FTR_SECTION_NESTED(943) \
  203. mfspr ra,spr; \
  204. END_FTR_SECTION_NESTED(ftr,ftr,943)
  205. /*
  206. * Set an SPR from a register if the CPU has the given feature
  207. */
  208. #define OPT_SET_SPR(ra, spr, ftr) \
  209. BEGIN_FTR_SECTION_NESTED(943) \
  210. mtspr spr,ra; \
  211. END_FTR_SECTION_NESTED(ftr,ftr,943)
  212. /*
  213. * Save a register to the PACA if the CPU has the given feature
  214. */
  215. #define OPT_SAVE_REG_TO_PACA(offset, ra, ftr) \
  216. BEGIN_FTR_SECTION_NESTED(943) \
  217. std ra,offset(r13); \
  218. END_FTR_SECTION_NESTED(ftr,ftr,943)
  219. #define EXCEPTION_PROLOG_0(area) \
  220. GET_PACA(r13); \
  221. std r9,area+EX_R9(r13); /* save r9 */ \
  222. OPT_GET_SPR(r9, SPRN_PPR, CPU_FTR_HAS_PPR); \
  223. HMT_MEDIUM; \
  224. std r10,area+EX_R10(r13); /* save r10 - r12 */ \
  225. OPT_GET_SPR(r10, SPRN_CFAR, CPU_FTR_CFAR)
  226. #define __EXCEPTION_PROLOG_1_PRE(area) \
  227. OPT_SAVE_REG_TO_PACA(area+EX_PPR, r9, CPU_FTR_HAS_PPR); \
  228. OPT_SAVE_REG_TO_PACA(area+EX_CFAR, r10, CPU_FTR_CFAR); \
  229. SAVE_CTR(r10, area); \
  230. mfcr r9;
  231. #define __EXCEPTION_PROLOG_1_POST(area) \
  232. std r11,area+EX_R11(r13); \
  233. std r12,area+EX_R12(r13); \
  234. GET_SCRATCH0(r10); \
  235. std r10,area+EX_R13(r13)
  236. /*
  237. * This version of the EXCEPTION_PROLOG_1 will carry
  238. * addition parameter called "bitmask" to support
  239. * checking of the interrupt maskable level in the SOFTEN_TEST.
  240. * Intended to be used in MASKABLE_EXCPETION_* macros.
  241. */
  242. #define MASKABLE_EXCEPTION_PROLOG_1(area, extra, vec, bitmask) \
  243. __EXCEPTION_PROLOG_1_PRE(area); \
  244. extra(vec, bitmask); \
  245. __EXCEPTION_PROLOG_1_POST(area);
  246. /*
  247. * This version of the EXCEPTION_PROLOG_1 is intended
  248. * to be used in STD_EXCEPTION* macros
  249. */
  250. #define _EXCEPTION_PROLOG_1(area, extra, vec) \
  251. __EXCEPTION_PROLOG_1_PRE(area); \
  252. extra(vec); \
  253. __EXCEPTION_PROLOG_1_POST(area);
  254. #define EXCEPTION_PROLOG_1(area, extra, vec) \
  255. _EXCEPTION_PROLOG_1(area, extra, vec)
  256. #define __EXCEPTION_PROLOG_PSERIES_1(label, h) \
  257. ld r10,PACAKMSR(r13); /* get MSR value for kernel */ \
  258. mfspr r11,SPRN_##h##SRR0; /* save SRR0 */ \
  259. LOAD_HANDLER(r12,label) \
  260. mtspr SPRN_##h##SRR0,r12; \
  261. mfspr r12,SPRN_##h##SRR1; /* and SRR1 */ \
  262. mtspr SPRN_##h##SRR1,r10; \
  263. h##RFI_TO_KERNEL; \
  264. b . /* prevent speculative execution */
  265. #define EXCEPTION_PROLOG_PSERIES_1(label, h) \
  266. __EXCEPTION_PROLOG_PSERIES_1(label, h)
  267. /* _NORI variant keeps MSR_RI clear */
  268. #define __EXCEPTION_PROLOG_PSERIES_1_NORI(label, h) \
  269. ld r10,PACAKMSR(r13); /* get MSR value for kernel */ \
  270. xori r10,r10,MSR_RI; /* Clear MSR_RI */ \
  271. mfspr r11,SPRN_##h##SRR0; /* save SRR0 */ \
  272. LOAD_HANDLER(r12,label) \
  273. mtspr SPRN_##h##SRR0,r12; \
  274. mfspr r12,SPRN_##h##SRR1; /* and SRR1 */ \
  275. mtspr SPRN_##h##SRR1,r10; \
  276. h##RFI_TO_KERNEL; \
  277. b . /* prevent speculative execution */
  278. #define EXCEPTION_PROLOG_PSERIES_1_NORI(label, h) \
  279. __EXCEPTION_PROLOG_PSERIES_1_NORI(label, h)
  280. #define EXCEPTION_PROLOG_PSERIES(area, label, h, extra, vec) \
  281. EXCEPTION_PROLOG_0(area); \
  282. EXCEPTION_PROLOG_1(area, extra, vec); \
  283. EXCEPTION_PROLOG_PSERIES_1(label, h);
  284. #define __KVMTEST(h, n) \
  285. lbz r10,HSTATE_IN_GUEST(r13); \
  286. cmpwi r10,0; \
  287. bne do_kvm_##h##n
  288. #ifdef CONFIG_KVM_BOOK3S_HV_POSSIBLE
  289. /*
  290. * If hv is possible, interrupts come into to the hv version
  291. * of the kvmppc_interrupt code, which then jumps to the PR handler,
  292. * kvmppc_interrupt_pr, if the guest is a PR guest.
  293. */
  294. #define kvmppc_interrupt kvmppc_interrupt_hv
  295. #else
  296. #define kvmppc_interrupt kvmppc_interrupt_pr
  297. #endif
  298. /*
  299. * Branch to label using its 0xC000 address. This results in instruction
  300. * address suitable for MSR[IR]=0 or 1, which allows relocation to be turned
  301. * on using mtmsr rather than rfid.
  302. *
  303. * This could set the 0xc bits for !RELOCATABLE as an immediate, rather than
  304. * load KBASE for a slight optimisation.
  305. */
  306. #define BRANCH_TO_C000(reg, label) \
  307. __LOAD_HANDLER(reg, label); \
  308. mtctr reg; \
  309. bctr
  310. #ifdef CONFIG_RELOCATABLE
  311. #define BRANCH_TO_COMMON(reg, label) \
  312. __LOAD_HANDLER(reg, label); \
  313. mtctr reg; \
  314. bctr
  315. #define BRANCH_LINK_TO_FAR(label) \
  316. __LOAD_FAR_HANDLER(r12, label); \
  317. mtctr r12; \
  318. bctrl
  319. /*
  320. * KVM requires __LOAD_FAR_HANDLER.
  321. *
  322. * __BRANCH_TO_KVM_EXIT branches are also a special case because they
  323. * explicitly use r9 then reload it from PACA before branching. Hence
  324. * the double-underscore.
  325. */
  326. #define __BRANCH_TO_KVM_EXIT(area, label) \
  327. mfctr r9; \
  328. std r9,HSTATE_SCRATCH1(r13); \
  329. __LOAD_FAR_HANDLER(r9, label); \
  330. mtctr r9; \
  331. ld r9,area+EX_R9(r13); \
  332. bctr
  333. #else
  334. #define BRANCH_TO_COMMON(reg, label) \
  335. b label
  336. #define BRANCH_LINK_TO_FAR(label) \
  337. bl label
  338. #define __BRANCH_TO_KVM_EXIT(area, label) \
  339. ld r9,area+EX_R9(r13); \
  340. b label
  341. #endif
  342. /* Do not enable RI */
  343. #define EXCEPTION_PROLOG_PSERIES_NORI(area, label, h, extra, vec) \
  344. EXCEPTION_PROLOG_0(area); \
  345. EXCEPTION_PROLOG_1(area, extra, vec); \
  346. EXCEPTION_PROLOG_PSERIES_1_NORI(label, h);
  347. #define __KVM_HANDLER(area, h, n) \
  348. BEGIN_FTR_SECTION_NESTED(947) \
  349. ld r10,area+EX_CFAR(r13); \
  350. std r10,HSTATE_CFAR(r13); \
  351. END_FTR_SECTION_NESTED(CPU_FTR_CFAR,CPU_FTR_CFAR,947); \
  352. BEGIN_FTR_SECTION_NESTED(948) \
  353. ld r10,area+EX_PPR(r13); \
  354. std r10,HSTATE_PPR(r13); \
  355. END_FTR_SECTION_NESTED(CPU_FTR_HAS_PPR,CPU_FTR_HAS_PPR,948); \
  356. ld r10,area+EX_R10(r13); \
  357. std r12,HSTATE_SCRATCH0(r13); \
  358. sldi r12,r9,32; \
  359. ori r12,r12,(n); \
  360. /* This reloads r9 before branching to kvmppc_interrupt */ \
  361. __BRANCH_TO_KVM_EXIT(area, kvmppc_interrupt)
  362. #define __KVM_HANDLER_SKIP(area, h, n) \
  363. cmpwi r10,KVM_GUEST_MODE_SKIP; \
  364. beq 89f; \
  365. BEGIN_FTR_SECTION_NESTED(948) \
  366. ld r10,area+EX_PPR(r13); \
  367. std r10,HSTATE_PPR(r13); \
  368. END_FTR_SECTION_NESTED(CPU_FTR_HAS_PPR,CPU_FTR_HAS_PPR,948); \
  369. ld r10,area+EX_R10(r13); \
  370. std r12,HSTATE_SCRATCH0(r13); \
  371. sldi r12,r9,32; \
  372. ori r12,r12,(n); \
  373. /* This reloads r9 before branching to kvmppc_interrupt */ \
  374. __BRANCH_TO_KVM_EXIT(area, kvmppc_interrupt); \
  375. 89: mtocrf 0x80,r9; \
  376. ld r9,area+EX_R9(r13); \
  377. ld r10,area+EX_R10(r13); \
  378. b kvmppc_skip_##h##interrupt
  379. #ifdef CONFIG_KVM_BOOK3S_64_HANDLER
  380. #define KVMTEST(h, n) __KVMTEST(h, n)
  381. #define KVM_HANDLER(area, h, n) __KVM_HANDLER(area, h, n)
  382. #define KVM_HANDLER_SKIP(area, h, n) __KVM_HANDLER_SKIP(area, h, n)
  383. #else
  384. #define KVMTEST(h, n)
  385. #define KVM_HANDLER(area, h, n)
  386. #define KVM_HANDLER_SKIP(area, h, n)
  387. #endif
  388. #define NOTEST(n)
  389. #define EXCEPTION_PROLOG_COMMON_1() \
  390. std r9,_CCR(r1); /* save CR in stackframe */ \
  391. std r11,_NIP(r1); /* save SRR0 in stackframe */ \
  392. std r12,_MSR(r1); /* save SRR1 in stackframe */ \
  393. std r10,0(r1); /* make stack chain pointer */ \
  394. std r0,GPR0(r1); /* save r0 in stackframe */ \
  395. std r10,GPR1(r1); /* save r1 in stackframe */ \
  396. /*
  397. * The common exception prolog is used for all except a few exceptions
  398. * such as a segment miss on a kernel address. We have to be prepared
  399. * to take another exception from the point where we first touch the
  400. * kernel stack onwards.
  401. *
  402. * On entry r13 points to the paca, r9-r13 are saved in the paca,
  403. * r9 contains the saved CR, r11 and r12 contain the saved SRR0 and
  404. * SRR1, and relocation is on.
  405. */
  406. #define EXCEPTION_PROLOG_COMMON(n, area) \
  407. andi. r10,r12,MSR_PR; /* See if coming from user */ \
  408. mr r10,r1; /* Save r1 */ \
  409. subi r1,r1,INT_FRAME_SIZE; /* alloc frame on kernel stack */ \
  410. beq- 1f; \
  411. ld r1,PACAKSAVE(r13); /* kernel stack to use */ \
  412. 1: cmpdi cr1,r1,-INT_FRAME_SIZE; /* check if r1 is in userspace */ \
  413. blt+ cr1,3f; /* abort if it is */ \
  414. li r1,(n); /* will be reloaded later */ \
  415. sth r1,PACA_TRAP_SAVE(r13); \
  416. std r3,area+EX_R3(r13); \
  417. addi r3,r13,area; /* r3 -> where regs are saved*/ \
  418. RESTORE_CTR(r1, area); \
  419. b bad_stack; \
  420. 3: EXCEPTION_PROLOG_COMMON_1(); \
  421. beq 4f; /* if from kernel mode */ \
  422. ACCOUNT_CPU_USER_ENTRY(r13, r9, r10); \
  423. SAVE_PPR(area, r9, r10); \
  424. 4: EXCEPTION_PROLOG_COMMON_2(area) \
  425. EXCEPTION_PROLOG_COMMON_3(n) \
  426. ACCOUNT_STOLEN_TIME
  427. /* Save original regs values from save area to stack frame. */
  428. #define EXCEPTION_PROLOG_COMMON_2(area) \
  429. ld r9,area+EX_R9(r13); /* move r9, r10 to stackframe */ \
  430. ld r10,area+EX_R10(r13); \
  431. std r9,GPR9(r1); \
  432. std r10,GPR10(r1); \
  433. ld r9,area+EX_R11(r13); /* move r11 - r13 to stackframe */ \
  434. ld r10,area+EX_R12(r13); \
  435. ld r11,area+EX_R13(r13); \
  436. std r9,GPR11(r1); \
  437. std r10,GPR12(r1); \
  438. std r11,GPR13(r1); \
  439. BEGIN_FTR_SECTION_NESTED(66); \
  440. ld r10,area+EX_CFAR(r13); \
  441. std r10,ORIG_GPR3(r1); \
  442. END_FTR_SECTION_NESTED(CPU_FTR_CFAR, CPU_FTR_CFAR, 66); \
  443. GET_CTR(r10, area); \
  444. std r10,_CTR(r1);
  445. #define EXCEPTION_PROLOG_COMMON_3(n) \
  446. std r2,GPR2(r1); /* save r2 in stackframe */ \
  447. SAVE_4GPRS(3, r1); /* save r3 - r6 in stackframe */ \
  448. SAVE_2GPRS(7, r1); /* save r7, r8 in stackframe */ \
  449. mflr r9; /* Get LR, later save to stack */ \
  450. ld r2,PACATOC(r13); /* get kernel TOC into r2 */ \
  451. std r9,_LINK(r1); \
  452. lbz r10,PACAIRQSOFTMASK(r13); \
  453. mfspr r11,SPRN_XER; /* save XER in stackframe */ \
  454. std r10,SOFTE(r1); \
  455. std r11,_XER(r1); \
  456. li r9,(n)+1; \
  457. std r9,_TRAP(r1); /* set trap number */ \
  458. li r10,0; \
  459. ld r11,exception_marker@toc(r2); \
  460. std r10,RESULT(r1); /* clear regs->result */ \
  461. std r11,STACK_FRAME_OVERHEAD-16(r1); /* mark the frame */
  462. /*
  463. * Exception vectors.
  464. */
  465. #define STD_EXCEPTION_PSERIES(vec, label) \
  466. SET_SCRATCH0(r13); /* save r13 */ \
  467. EXCEPTION_PROLOG_PSERIES(PACA_EXGEN, label, \
  468. EXC_STD, KVMTEST_PR, vec); \
  469. /* Version of above for when we have to branch out-of-line */
  470. #define __OOL_EXCEPTION(vec, label, hdlr) \
  471. SET_SCRATCH0(r13) \
  472. EXCEPTION_PROLOG_0(PACA_EXGEN) \
  473. b hdlr;
  474. #define STD_EXCEPTION_PSERIES_OOL(vec, label) \
  475. EXCEPTION_PROLOG_1(PACA_EXGEN, KVMTEST_PR, vec); \
  476. EXCEPTION_PROLOG_PSERIES_1(label, EXC_STD)
  477. #define STD_EXCEPTION_HV(loc, vec, label) \
  478. SET_SCRATCH0(r13); /* save r13 */ \
  479. EXCEPTION_PROLOG_PSERIES(PACA_EXGEN, label, \
  480. EXC_HV, KVMTEST_HV, vec);
  481. #define STD_EXCEPTION_HV_OOL(vec, label) \
  482. EXCEPTION_PROLOG_1(PACA_EXGEN, KVMTEST_HV, vec); \
  483. EXCEPTION_PROLOG_PSERIES_1(label, EXC_HV)
  484. #define STD_RELON_EXCEPTION_PSERIES(loc, vec, label) \
  485. /* No guest interrupts come through here */ \
  486. SET_SCRATCH0(r13); /* save r13 */ \
  487. EXCEPTION_RELON_PROLOG_PSERIES(PACA_EXGEN, label, EXC_STD, NOTEST, vec);
  488. #define STD_RELON_EXCEPTION_PSERIES_OOL(vec, label) \
  489. EXCEPTION_PROLOG_1(PACA_EXGEN, NOTEST, vec); \
  490. EXCEPTION_RELON_PROLOG_PSERIES_1(label, EXC_STD)
  491. #define STD_RELON_EXCEPTION_HV(loc, vec, label) \
  492. SET_SCRATCH0(r13); /* save r13 */ \
  493. EXCEPTION_RELON_PROLOG_PSERIES(PACA_EXGEN, label, \
  494. EXC_HV, KVMTEST_HV, vec);
  495. #define STD_RELON_EXCEPTION_HV_OOL(vec, label) \
  496. EXCEPTION_PROLOG_1(PACA_EXGEN, KVMTEST_HV, vec); \
  497. EXCEPTION_RELON_PROLOG_PSERIES_1(label, EXC_HV)
  498. /* This associate vector numbers with bits in paca->irq_happened */
  499. #define SOFTEN_VALUE_0x500 PACA_IRQ_EE
  500. #define SOFTEN_VALUE_0x900 PACA_IRQ_DEC
  501. #define SOFTEN_VALUE_0x980 PACA_IRQ_DEC
  502. #define SOFTEN_VALUE_0xa00 PACA_IRQ_DBELL
  503. #define SOFTEN_VALUE_0xe80 PACA_IRQ_DBELL
  504. #define SOFTEN_VALUE_0xe60 PACA_IRQ_HMI
  505. #define SOFTEN_VALUE_0xea0 PACA_IRQ_EE
  506. #define SOFTEN_VALUE_0xf00 PACA_IRQ_PMI
  507. #define __SOFTEN_TEST(h, vec, bitmask) \
  508. lbz r10,PACAIRQSOFTMASK(r13); \
  509. andi. r10,r10,bitmask; \
  510. li r10,SOFTEN_VALUE_##vec; \
  511. bne masked_##h##interrupt
  512. #define _SOFTEN_TEST(h, vec, bitmask) __SOFTEN_TEST(h, vec, bitmask)
  513. #define SOFTEN_TEST_PR(vec, bitmask) \
  514. KVMTEST(EXC_STD, vec); \
  515. _SOFTEN_TEST(EXC_STD, vec, bitmask)
  516. #define SOFTEN_TEST_HV(vec, bitmask) \
  517. KVMTEST(EXC_HV, vec); \
  518. _SOFTEN_TEST(EXC_HV, vec, bitmask)
  519. #define KVMTEST_PR(vec) \
  520. KVMTEST(EXC_STD, vec)
  521. #define KVMTEST_HV(vec) \
  522. KVMTEST(EXC_HV, vec)
  523. #define SOFTEN_NOTEST_PR(vec, bitmask) _SOFTEN_TEST(EXC_STD, vec, bitmask)
  524. #define SOFTEN_NOTEST_HV(vec, bitmask) _SOFTEN_TEST(EXC_HV, vec, bitmask)
  525. #define __MASKABLE_EXCEPTION_PSERIES(vec, label, h, extra, bitmask) \
  526. SET_SCRATCH0(r13); /* save r13 */ \
  527. EXCEPTION_PROLOG_0(PACA_EXGEN); \
  528. MASKABLE_EXCEPTION_PROLOG_1(PACA_EXGEN, extra, vec, bitmask); \
  529. EXCEPTION_PROLOG_PSERIES_1(label, h);
  530. #define _MASKABLE_EXCEPTION_PSERIES(vec, label, h, extra, bitmask) \
  531. __MASKABLE_EXCEPTION_PSERIES(vec, label, h, extra, bitmask)
  532. #define MASKABLE_EXCEPTION_PSERIES(loc, vec, label, bitmask) \
  533. _MASKABLE_EXCEPTION_PSERIES(vec, label, \
  534. EXC_STD, SOFTEN_TEST_PR, bitmask)
  535. #define MASKABLE_EXCEPTION_PSERIES_OOL(vec, label, bitmask) \
  536. MASKABLE_EXCEPTION_PROLOG_1(PACA_EXGEN, SOFTEN_TEST_PR, vec, bitmask);\
  537. EXCEPTION_PROLOG_PSERIES_1(label, EXC_STD)
  538. #define MASKABLE_EXCEPTION_HV(loc, vec, label, bitmask) \
  539. _MASKABLE_EXCEPTION_PSERIES(vec, label, \
  540. EXC_HV, SOFTEN_TEST_HV, bitmask)
  541. #define MASKABLE_EXCEPTION_HV_OOL(vec, label, bitmask) \
  542. MASKABLE_EXCEPTION_PROLOG_1(PACA_EXGEN, SOFTEN_TEST_HV, vec, bitmask);\
  543. EXCEPTION_PROLOG_PSERIES_1(label, EXC_HV)
  544. #define __MASKABLE_RELON_EXCEPTION_PSERIES(vec, label, h, extra, bitmask) \
  545. SET_SCRATCH0(r13); /* save r13 */ \
  546. EXCEPTION_PROLOG_0(PACA_EXGEN); \
  547. MASKABLE_EXCEPTION_PROLOG_1(PACA_EXGEN, extra, vec, bitmask); \
  548. EXCEPTION_RELON_PROLOG_PSERIES_1(label, h)
  549. #define _MASKABLE_RELON_EXCEPTION_PSERIES(vec, label, h, extra, bitmask)\
  550. __MASKABLE_RELON_EXCEPTION_PSERIES(vec, label, h, extra, bitmask)
  551. #define MASKABLE_RELON_EXCEPTION_PSERIES(loc, vec, label, bitmask) \
  552. _MASKABLE_RELON_EXCEPTION_PSERIES(vec, label, \
  553. EXC_STD, SOFTEN_NOTEST_PR, bitmask)
  554. #define MASKABLE_RELON_EXCEPTION_PSERIES_OOL(vec, label, bitmask) \
  555. MASKABLE_EXCEPTION_PROLOG_1(PACA_EXGEN, SOFTEN_NOTEST_PR, vec, bitmask);\
  556. EXCEPTION_PROLOG_PSERIES_1(label, EXC_STD);
  557. #define MASKABLE_RELON_EXCEPTION_HV(loc, vec, label, bitmask) \
  558. _MASKABLE_RELON_EXCEPTION_PSERIES(vec, label, \
  559. EXC_HV, SOFTEN_TEST_HV, bitmask)
  560. #define MASKABLE_RELON_EXCEPTION_HV_OOL(vec, label, bitmask) \
  561. MASKABLE_EXCEPTION_PROLOG_1(PACA_EXGEN, SOFTEN_NOTEST_HV, vec, bitmask);\
  562. EXCEPTION_RELON_PROLOG_PSERIES_1(label, EXC_HV)
  563. /*
  564. * Our exception common code can be passed various "additions"
  565. * to specify the behaviour of interrupts, whether to kick the
  566. * runlatch, etc...
  567. */
  568. /*
  569. * This addition reconciles our actual IRQ state with the various software
  570. * flags that track it. This may call C code.
  571. */
  572. #define ADD_RECONCILE RECONCILE_IRQ_STATE(r10,r11)
  573. #define ADD_NVGPRS \
  574. bl save_nvgprs
  575. #define RUNLATCH_ON \
  576. BEGIN_FTR_SECTION \
  577. CURRENT_THREAD_INFO(r3, r1); \
  578. ld r4,TI_LOCAL_FLAGS(r3); \
  579. andi. r0,r4,_TLF_RUNLATCH; \
  580. beql ppc64_runlatch_on_trampoline; \
  581. END_FTR_SECTION_IFSET(CPU_FTR_CTRL)
  582. #define EXCEPTION_COMMON(area, trap, label, hdlr, ret, additions) \
  583. EXCEPTION_PROLOG_COMMON(trap, area); \
  584. /* Volatile regs are potentially clobbered here */ \
  585. additions; \
  586. addi r3,r1,STACK_FRAME_OVERHEAD; \
  587. bl hdlr; \
  588. b ret
  589. /*
  590. * Exception where stack is already set in r1, r1 is saved in r10, and it
  591. * continues rather than returns.
  592. */
  593. #define EXCEPTION_COMMON_NORET_STACK(area, trap, label, hdlr, additions) \
  594. EXCEPTION_PROLOG_COMMON_1(); \
  595. EXCEPTION_PROLOG_COMMON_2(area); \
  596. EXCEPTION_PROLOG_COMMON_3(trap); \
  597. /* Volatile regs are potentially clobbered here */ \
  598. additions; \
  599. addi r3,r1,STACK_FRAME_OVERHEAD; \
  600. bl hdlr
  601. #define STD_EXCEPTION_COMMON(trap, label, hdlr) \
  602. EXCEPTION_COMMON(PACA_EXGEN, trap, label, hdlr, \
  603. ret_from_except, ADD_NVGPRS;ADD_RECONCILE)
  604. /*
  605. * Like STD_EXCEPTION_COMMON, but for exceptions that can occur
  606. * in the idle task and therefore need the special idle handling
  607. * (finish nap and runlatch)
  608. */
  609. #define STD_EXCEPTION_COMMON_ASYNC(trap, label, hdlr) \
  610. EXCEPTION_COMMON(PACA_EXGEN, trap, label, hdlr, \
  611. ret_from_except_lite, FINISH_NAP;ADD_RECONCILE;RUNLATCH_ON)
  612. /*
  613. * When the idle code in power4_idle puts the CPU into NAP mode,
  614. * it has to do so in a loop, and relies on the external interrupt
  615. * and decrementer interrupt entry code to get it out of the loop.
  616. * It sets the _TLF_NAPPING bit in current_thread_info()->local_flags
  617. * to signal that it is in the loop and needs help to get out.
  618. */
  619. #ifdef CONFIG_PPC_970_NAP
  620. #define FINISH_NAP \
  621. BEGIN_FTR_SECTION \
  622. CURRENT_THREAD_INFO(r11, r1); \
  623. ld r9,TI_LOCAL_FLAGS(r11); \
  624. andi. r10,r9,_TLF_NAPPING; \
  625. bnel power4_fixup_nap; \
  626. END_FTR_SECTION_IFSET(CPU_FTR_CAN_NAP)
  627. #else
  628. #define FINISH_NAP
  629. #endif
  630. #endif /* _ASM_POWERPC_EXCEPTION_H */