gfx_v8_0.c 229 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662566356645665566656675668566956705671567256735674567556765677567856795680568156825683568456855686568756885689569056915692569356945695569656975698569957005701570257035704570557065707570857095710571157125713571457155716571757185719572057215722572357245725572657275728572957305731573257335734573557365737573857395740574157425743574457455746574757485749575057515752575357545755575657575758575957605761576257635764576557665767576857695770577157725773577457755776577757785779578057815782578357845785578657875788578957905791579257935794579557965797579857995800580158025803580458055806580758085809581058115812581358145815581658175818581958205821582258235824582558265827582858295830583158325833583458355836583758385839584058415842584358445845584658475848584958505851585258535854585558565857585858595860586158625863586458655866586758685869587058715872587358745875587658775878587958805881588258835884588558865887588858895890589158925893589458955896589758985899590059015902590359045905590659075908590959105911591259135914591559165917591859195920592159225923592459255926592759285929593059315932593359345935593659375938593959405941594259435944594559465947594859495950595159525953595459555956595759585959596059615962596359645965596659675968596959705971597259735974597559765977597859795980598159825983598459855986598759885989599059915992599359945995599659975998599960006001600260036004600560066007600860096010601160126013601460156016601760186019602060216022602360246025602660276028602960306031603260336034603560366037603860396040604160426043604460456046604760486049605060516052605360546055605660576058605960606061606260636064606560666067606860696070607160726073607460756076607760786079608060816082608360846085608660876088608960906091609260936094609560966097609860996100610161026103610461056106610761086109611061116112611361146115611661176118611961206121612261236124612561266127612861296130613161326133613461356136613761386139614061416142614361446145614661476148614961506151615261536154615561566157615861596160616161626163616461656166616761686169617061716172617361746175617661776178617961806181618261836184618561866187618861896190619161926193619461956196619761986199620062016202620362046205620662076208620962106211621262136214621562166217621862196220622162226223622462256226622762286229623062316232623362346235623662376238623962406241624262436244624562466247624862496250625162526253625462556256625762586259626062616262626362646265626662676268626962706271627262736274627562766277627862796280628162826283628462856286628762886289629062916292629362946295629662976298629963006301630263036304630563066307630863096310631163126313631463156316631763186319632063216322632363246325632663276328632963306331633263336334633563366337633863396340634163426343634463456346634763486349635063516352635363546355635663576358635963606361636263636364636563666367636863696370637163726373637463756376637763786379638063816382638363846385638663876388638963906391639263936394639563966397639863996400640164026403640464056406640764086409641064116412641364146415641664176418641964206421642264236424642564266427642864296430643164326433643464356436643764386439644064416442644364446445644664476448644964506451645264536454645564566457645864596460646164626463646464656466646764686469647064716472647364746475647664776478647964806481648264836484648564866487648864896490649164926493649464956496649764986499650065016502650365046505650665076508650965106511651265136514651565166517651865196520652165226523652465256526652765286529653065316532653365346535653665376538653965406541654265436544654565466547654865496550655165526553655465556556655765586559656065616562656365646565656665676568656965706571657265736574657565766577657865796580658165826583658465856586658765886589659065916592659365946595659665976598659966006601660266036604660566066607660866096610661166126613661466156616661766186619662066216622662366246625662666276628662966306631663266336634663566366637663866396640664166426643664466456646664766486649665066516652665366546655665666576658665966606661666266636664666566666667666866696670667166726673667466756676667766786679668066816682668366846685668666876688668966906691669266936694669566966697669866996700670167026703670467056706670767086709671067116712671367146715671667176718671967206721672267236724672567266727672867296730673167326733673467356736673767386739674067416742674367446745674667476748674967506751675267536754675567566757
  1. /*
  2. * Copyright 2014 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <linux/firmware.h>
  24. #include "drmP.h"
  25. #include "amdgpu.h"
  26. #include "amdgpu_gfx.h"
  27. #include "vi.h"
  28. #include "vid.h"
  29. #include "amdgpu_ucode.h"
  30. #include "amdgpu_atombios.h"
  31. #include "atombios_i2c.h"
  32. #include "clearstate_vi.h"
  33. #include "gmc/gmc_8_2_d.h"
  34. #include "gmc/gmc_8_2_sh_mask.h"
  35. #include "oss/oss_3_0_d.h"
  36. #include "oss/oss_3_0_sh_mask.h"
  37. #include "bif/bif_5_0_d.h"
  38. #include "bif/bif_5_0_sh_mask.h"
  39. #include "gca/gfx_8_0_d.h"
  40. #include "gca/gfx_8_0_enum.h"
  41. #include "gca/gfx_8_0_sh_mask.h"
  42. #include "gca/gfx_8_0_enum.h"
  43. #include "dce/dce_10_0_d.h"
  44. #include "dce/dce_10_0_sh_mask.h"
  45. #include "smu/smu_7_1_3_d.h"
  46. #define GFX8_NUM_GFX_RINGS 1
  47. #define GFX8_NUM_COMPUTE_RINGS 8
  48. #define TOPAZ_GB_ADDR_CONFIG_GOLDEN 0x22010001
  49. #define CARRIZO_GB_ADDR_CONFIG_GOLDEN 0x22010001
  50. #define POLARIS11_GB_ADDR_CONFIG_GOLDEN 0x22011002
  51. #define TONGA_GB_ADDR_CONFIG_GOLDEN 0x22011003
  52. #define ARRAY_MODE(x) ((x) << GB_TILE_MODE0__ARRAY_MODE__SHIFT)
  53. #define PIPE_CONFIG(x) ((x) << GB_TILE_MODE0__PIPE_CONFIG__SHIFT)
  54. #define TILE_SPLIT(x) ((x) << GB_TILE_MODE0__TILE_SPLIT__SHIFT)
  55. #define MICRO_TILE_MODE_NEW(x) ((x) << GB_TILE_MODE0__MICRO_TILE_MODE_NEW__SHIFT)
  56. #define SAMPLE_SPLIT(x) ((x) << GB_TILE_MODE0__SAMPLE_SPLIT__SHIFT)
  57. #define BANK_WIDTH(x) ((x) << GB_MACROTILE_MODE0__BANK_WIDTH__SHIFT)
  58. #define BANK_HEIGHT(x) ((x) << GB_MACROTILE_MODE0__BANK_HEIGHT__SHIFT)
  59. #define MACRO_TILE_ASPECT(x) ((x) << GB_MACROTILE_MODE0__MACRO_TILE_ASPECT__SHIFT)
  60. #define NUM_BANKS(x) ((x) << GB_MACROTILE_MODE0__NUM_BANKS__SHIFT)
  61. #define RLC_CGTT_MGCG_OVERRIDE__CPF_MASK 0x00000001L
  62. #define RLC_CGTT_MGCG_OVERRIDE__RLC_MASK 0x00000002L
  63. #define RLC_CGTT_MGCG_OVERRIDE__MGCG_MASK 0x00000004L
  64. #define RLC_CGTT_MGCG_OVERRIDE__CGCG_MASK 0x00000008L
  65. #define RLC_CGTT_MGCG_OVERRIDE__CGLS_MASK 0x00000010L
  66. #define RLC_CGTT_MGCG_OVERRIDE__GRBM_MASK 0x00000020L
  67. /* BPM SERDES CMD */
  68. #define SET_BPM_SERDES_CMD 1
  69. #define CLE_BPM_SERDES_CMD 0
  70. /* BPM Register Address*/
  71. enum {
  72. BPM_REG_CGLS_EN = 0, /* Enable/Disable CGLS */
  73. BPM_REG_CGLS_ON, /* ON/OFF CGLS: shall be controlled by RLC FW */
  74. BPM_REG_CGCG_OVERRIDE, /* Set/Clear CGCG Override */
  75. BPM_REG_MGCG_OVERRIDE, /* Set/Clear MGCG Override */
  76. BPM_REG_FGCG_OVERRIDE, /* Set/Clear FGCG Override */
  77. BPM_REG_FGCG_MAX
  78. };
  79. #define RLC_FormatDirectRegListLength 14
  80. MODULE_FIRMWARE("amdgpu/carrizo_ce.bin");
  81. MODULE_FIRMWARE("amdgpu/carrizo_pfp.bin");
  82. MODULE_FIRMWARE("amdgpu/carrizo_me.bin");
  83. MODULE_FIRMWARE("amdgpu/carrizo_mec.bin");
  84. MODULE_FIRMWARE("amdgpu/carrizo_mec2.bin");
  85. MODULE_FIRMWARE("amdgpu/carrizo_rlc.bin");
  86. MODULE_FIRMWARE("amdgpu/stoney_ce.bin");
  87. MODULE_FIRMWARE("amdgpu/stoney_pfp.bin");
  88. MODULE_FIRMWARE("amdgpu/stoney_me.bin");
  89. MODULE_FIRMWARE("amdgpu/stoney_mec.bin");
  90. MODULE_FIRMWARE("amdgpu/stoney_rlc.bin");
  91. MODULE_FIRMWARE("amdgpu/tonga_ce.bin");
  92. MODULE_FIRMWARE("amdgpu/tonga_pfp.bin");
  93. MODULE_FIRMWARE("amdgpu/tonga_me.bin");
  94. MODULE_FIRMWARE("amdgpu/tonga_mec.bin");
  95. MODULE_FIRMWARE("amdgpu/tonga_mec2.bin");
  96. MODULE_FIRMWARE("amdgpu/tonga_rlc.bin");
  97. MODULE_FIRMWARE("amdgpu/topaz_ce.bin");
  98. MODULE_FIRMWARE("amdgpu/topaz_pfp.bin");
  99. MODULE_FIRMWARE("amdgpu/topaz_me.bin");
  100. MODULE_FIRMWARE("amdgpu/topaz_mec.bin");
  101. MODULE_FIRMWARE("amdgpu/topaz_rlc.bin");
  102. MODULE_FIRMWARE("amdgpu/fiji_ce.bin");
  103. MODULE_FIRMWARE("amdgpu/fiji_pfp.bin");
  104. MODULE_FIRMWARE("amdgpu/fiji_me.bin");
  105. MODULE_FIRMWARE("amdgpu/fiji_mec.bin");
  106. MODULE_FIRMWARE("amdgpu/fiji_mec2.bin");
  107. MODULE_FIRMWARE("amdgpu/fiji_rlc.bin");
  108. MODULE_FIRMWARE("amdgpu/polaris11_ce.bin");
  109. MODULE_FIRMWARE("amdgpu/polaris11_pfp.bin");
  110. MODULE_FIRMWARE("amdgpu/polaris11_me.bin");
  111. MODULE_FIRMWARE("amdgpu/polaris11_mec.bin");
  112. MODULE_FIRMWARE("amdgpu/polaris11_mec2.bin");
  113. MODULE_FIRMWARE("amdgpu/polaris11_rlc.bin");
  114. MODULE_FIRMWARE("amdgpu/polaris10_ce.bin");
  115. MODULE_FIRMWARE("amdgpu/polaris10_pfp.bin");
  116. MODULE_FIRMWARE("amdgpu/polaris10_me.bin");
  117. MODULE_FIRMWARE("amdgpu/polaris10_mec.bin");
  118. MODULE_FIRMWARE("amdgpu/polaris10_mec2.bin");
  119. MODULE_FIRMWARE("amdgpu/polaris10_rlc.bin");
  120. static const struct amdgpu_gds_reg_offset amdgpu_gds_reg_offset[] =
  121. {
  122. {mmGDS_VMID0_BASE, mmGDS_VMID0_SIZE, mmGDS_GWS_VMID0, mmGDS_OA_VMID0},
  123. {mmGDS_VMID1_BASE, mmGDS_VMID1_SIZE, mmGDS_GWS_VMID1, mmGDS_OA_VMID1},
  124. {mmGDS_VMID2_BASE, mmGDS_VMID2_SIZE, mmGDS_GWS_VMID2, mmGDS_OA_VMID2},
  125. {mmGDS_VMID3_BASE, mmGDS_VMID3_SIZE, mmGDS_GWS_VMID3, mmGDS_OA_VMID3},
  126. {mmGDS_VMID4_BASE, mmGDS_VMID4_SIZE, mmGDS_GWS_VMID4, mmGDS_OA_VMID4},
  127. {mmGDS_VMID5_BASE, mmGDS_VMID5_SIZE, mmGDS_GWS_VMID5, mmGDS_OA_VMID5},
  128. {mmGDS_VMID6_BASE, mmGDS_VMID6_SIZE, mmGDS_GWS_VMID6, mmGDS_OA_VMID6},
  129. {mmGDS_VMID7_BASE, mmGDS_VMID7_SIZE, mmGDS_GWS_VMID7, mmGDS_OA_VMID7},
  130. {mmGDS_VMID8_BASE, mmGDS_VMID8_SIZE, mmGDS_GWS_VMID8, mmGDS_OA_VMID8},
  131. {mmGDS_VMID9_BASE, mmGDS_VMID9_SIZE, mmGDS_GWS_VMID9, mmGDS_OA_VMID9},
  132. {mmGDS_VMID10_BASE, mmGDS_VMID10_SIZE, mmGDS_GWS_VMID10, mmGDS_OA_VMID10},
  133. {mmGDS_VMID11_BASE, mmGDS_VMID11_SIZE, mmGDS_GWS_VMID11, mmGDS_OA_VMID11},
  134. {mmGDS_VMID12_BASE, mmGDS_VMID12_SIZE, mmGDS_GWS_VMID12, mmGDS_OA_VMID12},
  135. {mmGDS_VMID13_BASE, mmGDS_VMID13_SIZE, mmGDS_GWS_VMID13, mmGDS_OA_VMID13},
  136. {mmGDS_VMID14_BASE, mmGDS_VMID14_SIZE, mmGDS_GWS_VMID14, mmGDS_OA_VMID14},
  137. {mmGDS_VMID15_BASE, mmGDS_VMID15_SIZE, mmGDS_GWS_VMID15, mmGDS_OA_VMID15}
  138. };
  139. static const u32 golden_settings_tonga_a11[] =
  140. {
  141. mmCB_HW_CONTROL, 0xfffdf3cf, 0x00007208,
  142. mmCB_HW_CONTROL_3, 0x00000040, 0x00000040,
  143. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  144. mmGB_GPU_ID, 0x0000000f, 0x00000000,
  145. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  146. mmPA_SC_FIFO_DEPTH_CNTL, 0x000003ff, 0x000000fc,
  147. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  148. mmSQ_RANDOM_WAVE_PRI, 0x001fffff, 0x000006fd,
  149. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  150. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  151. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  152. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000002fb,
  153. mmTCP_CHAN_STEER_HI, 0xffffffff, 0x0000543b,
  154. mmTCP_CHAN_STEER_LO, 0xffffffff, 0xa9210876,
  155. mmVGT_RESET_DEBUG, 0x00000004, 0x00000004,
  156. };
  157. static const u32 tonga_golden_common_all[] =
  158. {
  159. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  160. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x16000012,
  161. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x0000002A,
  162. mmGB_ADDR_CONFIG, 0xffffffff, 0x22011003,
  163. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  164. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  165. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  166. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF
  167. };
  168. static const u32 tonga_mgcg_cgcg_init[] =
  169. {
  170. mmRLC_CGTT_MGCG_OVERRIDE, 0xffffffff, 0xffffffff,
  171. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  172. mmCB_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  173. mmCGTT_BCI_CLK_CTRL, 0xffffffff, 0x00000100,
  174. mmCGTT_CP_CLK_CTRL, 0xffffffff, 0x00000100,
  175. mmCGTT_CPC_CLK_CTRL, 0xffffffff, 0x00000100,
  176. mmCGTT_CPF_CLK_CTRL, 0xffffffff, 0x40000100,
  177. mmCGTT_GDS_CLK_CTRL, 0xffffffff, 0x00000100,
  178. mmCGTT_IA_CLK_CTRL, 0xffffffff, 0x06000100,
  179. mmCGTT_PA_CLK_CTRL, 0xffffffff, 0x00000100,
  180. mmCGTT_WD_CLK_CTRL, 0xffffffff, 0x06000100,
  181. mmCGTT_PC_CLK_CTRL, 0xffffffff, 0x00000100,
  182. mmCGTT_RLC_CLK_CTRL, 0xffffffff, 0x00000100,
  183. mmCGTT_SC_CLK_CTRL, 0xffffffff, 0x00000100,
  184. mmCGTT_SPI_CLK_CTRL, 0xffffffff, 0x00000100,
  185. mmCGTT_SQ_CLK_CTRL, 0xffffffff, 0x00000100,
  186. mmCGTT_SQG_CLK_CTRL, 0xffffffff, 0x00000100,
  187. mmCGTT_SX_CLK_CTRL0, 0xffffffff, 0x00000100,
  188. mmCGTT_SX_CLK_CTRL1, 0xffffffff, 0x00000100,
  189. mmCGTT_SX_CLK_CTRL2, 0xffffffff, 0x00000100,
  190. mmCGTT_SX_CLK_CTRL3, 0xffffffff, 0x00000100,
  191. mmCGTT_SX_CLK_CTRL4, 0xffffffff, 0x00000100,
  192. mmCGTT_TCI_CLK_CTRL, 0xffffffff, 0x00000100,
  193. mmCGTT_TCP_CLK_CTRL, 0xffffffff, 0x00000100,
  194. mmCGTT_VGT_CLK_CTRL, 0xffffffff, 0x06000100,
  195. mmDB_CGTT_CLK_CTRL_0, 0xffffffff, 0x00000100,
  196. mmTA_CGTT_CTRL, 0xffffffff, 0x00000100,
  197. mmTCA_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  198. mmTCC_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  199. mmTD_CGTT_CTRL, 0xffffffff, 0x00000100,
  200. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  201. mmCGTS_CU0_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  202. mmCGTS_CU0_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  203. mmCGTS_CU0_TA_SQC_CTRL_REG, 0xffffffff, 0x00040007,
  204. mmCGTS_CU0_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  205. mmCGTS_CU0_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  206. mmCGTS_CU1_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  207. mmCGTS_CU1_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  208. mmCGTS_CU1_TA_CTRL_REG, 0xffffffff, 0x00040007,
  209. mmCGTS_CU1_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  210. mmCGTS_CU1_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  211. mmCGTS_CU2_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  212. mmCGTS_CU2_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  213. mmCGTS_CU2_TA_CTRL_REG, 0xffffffff, 0x00040007,
  214. mmCGTS_CU2_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  215. mmCGTS_CU2_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  216. mmCGTS_CU3_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  217. mmCGTS_CU3_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  218. mmCGTS_CU3_TA_CTRL_REG, 0xffffffff, 0x00040007,
  219. mmCGTS_CU3_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  220. mmCGTS_CU3_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  221. mmCGTS_CU4_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  222. mmCGTS_CU4_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  223. mmCGTS_CU4_TA_SQC_CTRL_REG, 0xffffffff, 0x00040007,
  224. mmCGTS_CU4_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  225. mmCGTS_CU4_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  226. mmCGTS_CU5_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  227. mmCGTS_CU5_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  228. mmCGTS_CU5_TA_CTRL_REG, 0xffffffff, 0x00040007,
  229. mmCGTS_CU5_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  230. mmCGTS_CU5_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  231. mmCGTS_CU6_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  232. mmCGTS_CU6_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  233. mmCGTS_CU6_TA_CTRL_REG, 0xffffffff, 0x00040007,
  234. mmCGTS_CU6_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  235. mmCGTS_CU6_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  236. mmCGTS_CU7_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  237. mmCGTS_CU7_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  238. mmCGTS_CU7_TA_CTRL_REG, 0xffffffff, 0x00040007,
  239. mmCGTS_CU7_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  240. mmCGTS_CU7_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  241. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96e00200,
  242. mmCP_RB_WPTR_POLL_CNTL, 0xffffffff, 0x00900100,
  243. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003c,
  244. mmCP_MEM_SLP_CNTL, 0x00000001, 0x00000001,
  245. };
  246. static const u32 golden_settings_polaris11_a11[] =
  247. {
  248. mmCB_HW_CONTROL, 0x0000f3cf, 0x00007208,
  249. mmCB_HW_CONTROL_2, 0x0f000000, 0x0f000000,
  250. mmCB_HW_CONTROL_3, 0x000001ff, 0x00000040,
  251. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  252. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  253. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  254. mmPA_SC_RASTER_CONFIG, 0x3f3fffff, 0x16000012,
  255. mmPA_SC_RASTER_CONFIG_1, 0x0000003f, 0x00000000,
  256. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0001003c,
  257. mmRLC_CGCG_CGLS_CTRL_3D, 0xffffffff, 0x0001003c,
  258. mmSQ_CONFIG, 0x07f80000, 0x01180000,
  259. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  260. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  261. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000000f3,
  262. mmTCP_CHAN_STEER_HI, 0xffffffff, 0x00000000,
  263. mmTCP_CHAN_STEER_LO, 0xffffffff, 0x00003210,
  264. mmVGT_RESET_DEBUG, 0x00000004, 0x00000004,
  265. };
  266. static const u32 polaris11_golden_common_all[] =
  267. {
  268. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  269. mmGB_ADDR_CONFIG, 0xffffffff, 0x22011002,
  270. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  271. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  272. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  273. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF,
  274. };
  275. static const u32 golden_settings_polaris10_a11[] =
  276. {
  277. mmATC_MISC_CG, 0x000c0fc0, 0x000c0200,
  278. mmCB_HW_CONTROL, 0x0001f3cf, 0x00007208,
  279. mmCB_HW_CONTROL_2, 0x0f000000, 0x0f000000,
  280. mmCB_HW_CONTROL_3, 0x000001ff, 0x00000040,
  281. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  282. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  283. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  284. mmPA_SC_RASTER_CONFIG, 0x3f3fffff, 0x16000012,
  285. mmPA_SC_RASTER_CONFIG_1, 0x0000003f, 0x0000002a,
  286. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0001003c,
  287. mmRLC_CGCG_CGLS_CTRL_3D, 0xffffffff, 0x0001003c,
  288. mmSQ_CONFIG, 0x07f80000, 0x07180000,
  289. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  290. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  291. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000000f7,
  292. mmTCP_CHAN_STEER_HI, 0xffffffff, 0x00000000,
  293. mmVGT_RESET_DEBUG, 0x00000004, 0x00000004,
  294. };
  295. static const u32 polaris10_golden_common_all[] =
  296. {
  297. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  298. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x16000012,
  299. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x0000002A,
  300. mmGB_ADDR_CONFIG, 0xffffffff, 0x22011003,
  301. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  302. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  303. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  304. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF,
  305. };
  306. static const u32 fiji_golden_common_all[] =
  307. {
  308. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  309. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x3a00161a,
  310. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x0000002e,
  311. mmGB_ADDR_CONFIG, 0xffffffff, 0x22011003,
  312. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  313. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  314. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  315. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF,
  316. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  317. mmSPI_CONFIG_CNTL_1, 0x0000000f, 0x00000009,
  318. };
  319. static const u32 golden_settings_fiji_a10[] =
  320. {
  321. mmCB_HW_CONTROL_3, 0x000001ff, 0x00000040,
  322. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  323. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  324. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  325. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0001003c,
  326. mmSQ_RANDOM_WAVE_PRI, 0x001fffff, 0x000006fd,
  327. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  328. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  329. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  330. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000000ff,
  331. mmVGT_RESET_DEBUG, 0x00000004, 0x00000004,
  332. };
  333. static const u32 fiji_mgcg_cgcg_init[] =
  334. {
  335. mmRLC_CGTT_MGCG_OVERRIDE, 0xffffffff, 0xffffffff,
  336. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  337. mmCB_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  338. mmCGTT_BCI_CLK_CTRL, 0xffffffff, 0x00000100,
  339. mmCGTT_CP_CLK_CTRL, 0xffffffff, 0x00000100,
  340. mmCGTT_CPC_CLK_CTRL, 0xffffffff, 0x00000100,
  341. mmCGTT_CPF_CLK_CTRL, 0xffffffff, 0x40000100,
  342. mmCGTT_GDS_CLK_CTRL, 0xffffffff, 0x00000100,
  343. mmCGTT_IA_CLK_CTRL, 0xffffffff, 0x06000100,
  344. mmCGTT_PA_CLK_CTRL, 0xffffffff, 0x00000100,
  345. mmCGTT_WD_CLK_CTRL, 0xffffffff, 0x06000100,
  346. mmCGTT_PC_CLK_CTRL, 0xffffffff, 0x00000100,
  347. mmCGTT_RLC_CLK_CTRL, 0xffffffff, 0x00000100,
  348. mmCGTT_SC_CLK_CTRL, 0xffffffff, 0x00000100,
  349. mmCGTT_SPI_CLK_CTRL, 0xffffffff, 0x00000100,
  350. mmCGTT_SQ_CLK_CTRL, 0xffffffff, 0x00000100,
  351. mmCGTT_SQG_CLK_CTRL, 0xffffffff, 0x00000100,
  352. mmCGTT_SX_CLK_CTRL0, 0xffffffff, 0x00000100,
  353. mmCGTT_SX_CLK_CTRL1, 0xffffffff, 0x00000100,
  354. mmCGTT_SX_CLK_CTRL2, 0xffffffff, 0x00000100,
  355. mmCGTT_SX_CLK_CTRL3, 0xffffffff, 0x00000100,
  356. mmCGTT_SX_CLK_CTRL4, 0xffffffff, 0x00000100,
  357. mmCGTT_TCI_CLK_CTRL, 0xffffffff, 0x00000100,
  358. mmCGTT_TCP_CLK_CTRL, 0xffffffff, 0x00000100,
  359. mmCGTT_VGT_CLK_CTRL, 0xffffffff, 0x06000100,
  360. mmDB_CGTT_CLK_CTRL_0, 0xffffffff, 0x00000100,
  361. mmTA_CGTT_CTRL, 0xffffffff, 0x00000100,
  362. mmTCA_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  363. mmTCC_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  364. mmTD_CGTT_CTRL, 0xffffffff, 0x00000100,
  365. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  366. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96e00200,
  367. mmCP_RB_WPTR_POLL_CNTL, 0xffffffff, 0x00900100,
  368. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003c,
  369. mmCP_MEM_SLP_CNTL, 0x00000001, 0x00000001,
  370. };
  371. static const u32 golden_settings_iceland_a11[] =
  372. {
  373. mmCB_HW_CONTROL_3, 0x00000040, 0x00000040,
  374. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  375. mmDB_DEBUG3, 0xc0000000, 0xc0000000,
  376. mmGB_GPU_ID, 0x0000000f, 0x00000000,
  377. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  378. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  379. mmPA_SC_RASTER_CONFIG, 0x3f3fffff, 0x00000002,
  380. mmPA_SC_RASTER_CONFIG_1, 0x0000003f, 0x00000000,
  381. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0000003c,
  382. mmSQ_RANDOM_WAVE_PRI, 0x001fffff, 0x000006fd,
  383. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  384. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  385. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  386. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000000f1,
  387. mmTCP_CHAN_STEER_HI, 0xffffffff, 0x00000000,
  388. mmTCP_CHAN_STEER_LO, 0xffffffff, 0x00000010,
  389. };
  390. static const u32 iceland_golden_common_all[] =
  391. {
  392. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  393. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x00000002,
  394. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x00000000,
  395. mmGB_ADDR_CONFIG, 0xffffffff, 0x22010001,
  396. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  397. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  398. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  399. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF
  400. };
  401. static const u32 iceland_mgcg_cgcg_init[] =
  402. {
  403. mmRLC_CGTT_MGCG_OVERRIDE, 0xffffffff, 0xffffffff,
  404. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  405. mmCB_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  406. mmCGTT_BCI_CLK_CTRL, 0xffffffff, 0x00000100,
  407. mmCGTT_CP_CLK_CTRL, 0xffffffff, 0xc0000100,
  408. mmCGTT_CPC_CLK_CTRL, 0xffffffff, 0xc0000100,
  409. mmCGTT_CPF_CLK_CTRL, 0xffffffff, 0xc0000100,
  410. mmCGTT_GDS_CLK_CTRL, 0xffffffff, 0x00000100,
  411. mmCGTT_IA_CLK_CTRL, 0xffffffff, 0x06000100,
  412. mmCGTT_PA_CLK_CTRL, 0xffffffff, 0x00000100,
  413. mmCGTT_WD_CLK_CTRL, 0xffffffff, 0x06000100,
  414. mmCGTT_PC_CLK_CTRL, 0xffffffff, 0x00000100,
  415. mmCGTT_RLC_CLK_CTRL, 0xffffffff, 0x00000100,
  416. mmCGTT_SC_CLK_CTRL, 0xffffffff, 0x00000100,
  417. mmCGTT_SPI_CLK_CTRL, 0xffffffff, 0x00000100,
  418. mmCGTT_SQ_CLK_CTRL, 0xffffffff, 0x00000100,
  419. mmCGTT_SQG_CLK_CTRL, 0xffffffff, 0x00000100,
  420. mmCGTT_SX_CLK_CTRL0, 0xffffffff, 0x00000100,
  421. mmCGTT_SX_CLK_CTRL1, 0xffffffff, 0x00000100,
  422. mmCGTT_SX_CLK_CTRL2, 0xffffffff, 0x00000100,
  423. mmCGTT_SX_CLK_CTRL3, 0xffffffff, 0x00000100,
  424. mmCGTT_SX_CLK_CTRL4, 0xffffffff, 0x00000100,
  425. mmCGTT_TCI_CLK_CTRL, 0xffffffff, 0xff000100,
  426. mmCGTT_TCP_CLK_CTRL, 0xffffffff, 0x00000100,
  427. mmCGTT_VGT_CLK_CTRL, 0xffffffff, 0x06000100,
  428. mmDB_CGTT_CLK_CTRL_0, 0xffffffff, 0x00000100,
  429. mmTA_CGTT_CTRL, 0xffffffff, 0x00000100,
  430. mmTCA_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  431. mmTCC_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  432. mmTD_CGTT_CTRL, 0xffffffff, 0x00000100,
  433. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  434. mmCGTS_CU0_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  435. mmCGTS_CU0_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  436. mmCGTS_CU0_TA_SQC_CTRL_REG, 0xffffffff, 0x0f840f87,
  437. mmCGTS_CU0_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  438. mmCGTS_CU0_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  439. mmCGTS_CU1_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  440. mmCGTS_CU1_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  441. mmCGTS_CU1_TA_CTRL_REG, 0xffffffff, 0x00040007,
  442. mmCGTS_CU1_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  443. mmCGTS_CU1_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  444. mmCGTS_CU2_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  445. mmCGTS_CU2_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  446. mmCGTS_CU2_TA_CTRL_REG, 0xffffffff, 0x00040007,
  447. mmCGTS_CU2_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  448. mmCGTS_CU2_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  449. mmCGTS_CU3_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  450. mmCGTS_CU3_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  451. mmCGTS_CU3_TA_CTRL_REG, 0xffffffff, 0x00040007,
  452. mmCGTS_CU3_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  453. mmCGTS_CU3_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  454. mmCGTS_CU4_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  455. mmCGTS_CU4_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  456. mmCGTS_CU4_TA_SQC_CTRL_REG, 0xffffffff, 0x0f840f87,
  457. mmCGTS_CU4_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  458. mmCGTS_CU4_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  459. mmCGTS_CU5_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  460. mmCGTS_CU5_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  461. mmCGTS_CU5_TA_CTRL_REG, 0xffffffff, 0x00040007,
  462. mmCGTS_CU5_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  463. mmCGTS_CU5_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  464. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96e00200,
  465. mmCP_RB_WPTR_POLL_CNTL, 0xffffffff, 0x00900100,
  466. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003c,
  467. };
  468. static const u32 cz_golden_settings_a11[] =
  469. {
  470. mmCB_HW_CONTROL_3, 0x00000040, 0x00000040,
  471. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  472. mmGB_GPU_ID, 0x0000000f, 0x00000000,
  473. mmPA_SC_ENHANCE, 0xffffffff, 0x00000001,
  474. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  475. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0000003c,
  476. mmSQ_RANDOM_WAVE_PRI, 0x001fffff, 0x000006fd,
  477. mmTA_CNTL_AUX, 0x000f000f, 0x00010000,
  478. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  479. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  480. mmTCP_ADDR_CONFIG, 0x0000000f, 0x000000f3,
  481. mmTCP_CHAN_STEER_LO, 0xffffffff, 0x00001302
  482. };
  483. static const u32 cz_golden_common_all[] =
  484. {
  485. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  486. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x00000002,
  487. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x00000000,
  488. mmGB_ADDR_CONFIG, 0xffffffff, 0x22010001,
  489. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  490. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  491. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  492. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF
  493. };
  494. static const u32 cz_mgcg_cgcg_init[] =
  495. {
  496. mmRLC_CGTT_MGCG_OVERRIDE, 0xffffffff, 0xffffffff,
  497. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  498. mmCB_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  499. mmCGTT_BCI_CLK_CTRL, 0xffffffff, 0x00000100,
  500. mmCGTT_CP_CLK_CTRL, 0xffffffff, 0x00000100,
  501. mmCGTT_CPC_CLK_CTRL, 0xffffffff, 0x00000100,
  502. mmCGTT_CPF_CLK_CTRL, 0xffffffff, 0x00000100,
  503. mmCGTT_GDS_CLK_CTRL, 0xffffffff, 0x00000100,
  504. mmCGTT_IA_CLK_CTRL, 0xffffffff, 0x06000100,
  505. mmCGTT_PA_CLK_CTRL, 0xffffffff, 0x00000100,
  506. mmCGTT_WD_CLK_CTRL, 0xffffffff, 0x06000100,
  507. mmCGTT_PC_CLK_CTRL, 0xffffffff, 0x00000100,
  508. mmCGTT_RLC_CLK_CTRL, 0xffffffff, 0x00000100,
  509. mmCGTT_SC_CLK_CTRL, 0xffffffff, 0x00000100,
  510. mmCGTT_SPI_CLK_CTRL, 0xffffffff, 0x00000100,
  511. mmCGTT_SQ_CLK_CTRL, 0xffffffff, 0x00000100,
  512. mmCGTT_SQG_CLK_CTRL, 0xffffffff, 0x00000100,
  513. mmCGTT_SX_CLK_CTRL0, 0xffffffff, 0x00000100,
  514. mmCGTT_SX_CLK_CTRL1, 0xffffffff, 0x00000100,
  515. mmCGTT_SX_CLK_CTRL2, 0xffffffff, 0x00000100,
  516. mmCGTT_SX_CLK_CTRL3, 0xffffffff, 0x00000100,
  517. mmCGTT_SX_CLK_CTRL4, 0xffffffff, 0x00000100,
  518. mmCGTT_TCI_CLK_CTRL, 0xffffffff, 0x00000100,
  519. mmCGTT_TCP_CLK_CTRL, 0xffffffff, 0x00000100,
  520. mmCGTT_VGT_CLK_CTRL, 0xffffffff, 0x06000100,
  521. mmDB_CGTT_CLK_CTRL_0, 0xffffffff, 0x00000100,
  522. mmTA_CGTT_CTRL, 0xffffffff, 0x00000100,
  523. mmTCA_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  524. mmTCC_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  525. mmTD_CGTT_CTRL, 0xffffffff, 0x00000100,
  526. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  527. mmCGTS_CU0_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  528. mmCGTS_CU0_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  529. mmCGTS_CU0_TA_SQC_CTRL_REG, 0xffffffff, 0x00040007,
  530. mmCGTS_CU0_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  531. mmCGTS_CU0_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  532. mmCGTS_CU1_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  533. mmCGTS_CU1_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  534. mmCGTS_CU1_TA_CTRL_REG, 0xffffffff, 0x00040007,
  535. mmCGTS_CU1_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  536. mmCGTS_CU1_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  537. mmCGTS_CU2_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  538. mmCGTS_CU2_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  539. mmCGTS_CU2_TA_CTRL_REG, 0xffffffff, 0x00040007,
  540. mmCGTS_CU2_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  541. mmCGTS_CU2_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  542. mmCGTS_CU3_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  543. mmCGTS_CU3_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  544. mmCGTS_CU3_TA_CTRL_REG, 0xffffffff, 0x00040007,
  545. mmCGTS_CU3_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  546. mmCGTS_CU3_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  547. mmCGTS_CU4_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  548. mmCGTS_CU4_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  549. mmCGTS_CU4_TA_SQC_CTRL_REG, 0xffffffff, 0x00040007,
  550. mmCGTS_CU4_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  551. mmCGTS_CU4_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  552. mmCGTS_CU5_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  553. mmCGTS_CU5_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  554. mmCGTS_CU5_TA_CTRL_REG, 0xffffffff, 0x00040007,
  555. mmCGTS_CU5_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  556. mmCGTS_CU5_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  557. mmCGTS_CU6_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  558. mmCGTS_CU6_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  559. mmCGTS_CU6_TA_CTRL_REG, 0xffffffff, 0x00040007,
  560. mmCGTS_CU6_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  561. mmCGTS_CU6_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  562. mmCGTS_CU7_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  563. mmCGTS_CU7_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  564. mmCGTS_CU7_TA_CTRL_REG, 0xffffffff, 0x00040007,
  565. mmCGTS_CU7_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  566. mmCGTS_CU7_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  567. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96e00200,
  568. mmCP_RB_WPTR_POLL_CNTL, 0xffffffff, 0x00900100,
  569. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003f,
  570. mmCP_MEM_SLP_CNTL, 0x00000001, 0x00000001,
  571. };
  572. static const u32 stoney_golden_settings_a11[] =
  573. {
  574. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  575. mmGB_GPU_ID, 0x0000000f, 0x00000000,
  576. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  577. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  578. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0001003c,
  579. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  580. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  581. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  582. mmTCP_ADDR_CONFIG, 0x0000000f, 0x000000f1,
  583. mmTCP_CHAN_STEER_LO, 0xffffffff, 0x10101010,
  584. };
  585. static const u32 stoney_golden_common_all[] =
  586. {
  587. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  588. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x00000000,
  589. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x00000000,
  590. mmGB_ADDR_CONFIG, 0xffffffff, 0x12010001,
  591. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  592. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  593. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  594. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF,
  595. };
  596. static const u32 stoney_mgcg_cgcg_init[] =
  597. {
  598. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  599. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003f,
  600. mmCP_MEM_SLP_CNTL, 0xffffffff, 0x00020201,
  601. mmRLC_MEM_SLP_CNTL, 0xffffffff, 0x00020201,
  602. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96940200,
  603. mmATC_MISC_CG, 0xffffffff, 0x000c0200,
  604. };
  605. static void gfx_v8_0_set_ring_funcs(struct amdgpu_device *adev);
  606. static void gfx_v8_0_set_irq_funcs(struct amdgpu_device *adev);
  607. static void gfx_v8_0_set_gds_init(struct amdgpu_device *adev);
  608. static void gfx_v8_0_set_rlc_funcs(struct amdgpu_device *adev);
  609. static u32 gfx_v8_0_get_csb_size(struct amdgpu_device *adev);
  610. static void gfx_v8_0_get_cu_info(struct amdgpu_device *adev);
  611. static void gfx_v8_0_init_golden_registers(struct amdgpu_device *adev)
  612. {
  613. switch (adev->asic_type) {
  614. case CHIP_TOPAZ:
  615. amdgpu_program_register_sequence(adev,
  616. iceland_mgcg_cgcg_init,
  617. (const u32)ARRAY_SIZE(iceland_mgcg_cgcg_init));
  618. amdgpu_program_register_sequence(adev,
  619. golden_settings_iceland_a11,
  620. (const u32)ARRAY_SIZE(golden_settings_iceland_a11));
  621. amdgpu_program_register_sequence(adev,
  622. iceland_golden_common_all,
  623. (const u32)ARRAY_SIZE(iceland_golden_common_all));
  624. break;
  625. case CHIP_FIJI:
  626. amdgpu_program_register_sequence(adev,
  627. fiji_mgcg_cgcg_init,
  628. (const u32)ARRAY_SIZE(fiji_mgcg_cgcg_init));
  629. amdgpu_program_register_sequence(adev,
  630. golden_settings_fiji_a10,
  631. (const u32)ARRAY_SIZE(golden_settings_fiji_a10));
  632. amdgpu_program_register_sequence(adev,
  633. fiji_golden_common_all,
  634. (const u32)ARRAY_SIZE(fiji_golden_common_all));
  635. break;
  636. case CHIP_TONGA:
  637. amdgpu_program_register_sequence(adev,
  638. tonga_mgcg_cgcg_init,
  639. (const u32)ARRAY_SIZE(tonga_mgcg_cgcg_init));
  640. amdgpu_program_register_sequence(adev,
  641. golden_settings_tonga_a11,
  642. (const u32)ARRAY_SIZE(golden_settings_tonga_a11));
  643. amdgpu_program_register_sequence(adev,
  644. tonga_golden_common_all,
  645. (const u32)ARRAY_SIZE(tonga_golden_common_all));
  646. break;
  647. case CHIP_POLARIS11:
  648. amdgpu_program_register_sequence(adev,
  649. golden_settings_polaris11_a11,
  650. (const u32)ARRAY_SIZE(golden_settings_polaris11_a11));
  651. amdgpu_program_register_sequence(adev,
  652. polaris11_golden_common_all,
  653. (const u32)ARRAY_SIZE(polaris11_golden_common_all));
  654. break;
  655. case CHIP_POLARIS10:
  656. amdgpu_program_register_sequence(adev,
  657. golden_settings_polaris10_a11,
  658. (const u32)ARRAY_SIZE(golden_settings_polaris10_a11));
  659. amdgpu_program_register_sequence(adev,
  660. polaris10_golden_common_all,
  661. (const u32)ARRAY_SIZE(polaris10_golden_common_all));
  662. WREG32_SMC(ixCG_ACLK_CNTL, 0x0000001C);
  663. if (adev->pdev->revision == 0xc7 &&
  664. ((adev->pdev->subsystem_device == 0xb37 && adev->pdev->subsystem_vendor == 0x1002) ||
  665. (adev->pdev->subsystem_device == 0x4a8 && adev->pdev->subsystem_vendor == 0x1043) ||
  666. (adev->pdev->subsystem_device == 0x9480 && adev->pdev->subsystem_vendor == 0x1682))) {
  667. amdgpu_atombios_i2c_channel_trans(adev, 0x10, 0x96, 0x1E, 0xDD);
  668. amdgpu_atombios_i2c_channel_trans(adev, 0x10, 0x96, 0x1F, 0xD0);
  669. }
  670. break;
  671. case CHIP_CARRIZO:
  672. amdgpu_program_register_sequence(adev,
  673. cz_mgcg_cgcg_init,
  674. (const u32)ARRAY_SIZE(cz_mgcg_cgcg_init));
  675. amdgpu_program_register_sequence(adev,
  676. cz_golden_settings_a11,
  677. (const u32)ARRAY_SIZE(cz_golden_settings_a11));
  678. amdgpu_program_register_sequence(adev,
  679. cz_golden_common_all,
  680. (const u32)ARRAY_SIZE(cz_golden_common_all));
  681. break;
  682. case CHIP_STONEY:
  683. amdgpu_program_register_sequence(adev,
  684. stoney_mgcg_cgcg_init,
  685. (const u32)ARRAY_SIZE(stoney_mgcg_cgcg_init));
  686. amdgpu_program_register_sequence(adev,
  687. stoney_golden_settings_a11,
  688. (const u32)ARRAY_SIZE(stoney_golden_settings_a11));
  689. amdgpu_program_register_sequence(adev,
  690. stoney_golden_common_all,
  691. (const u32)ARRAY_SIZE(stoney_golden_common_all));
  692. break;
  693. default:
  694. break;
  695. }
  696. }
  697. static void gfx_v8_0_scratch_init(struct amdgpu_device *adev)
  698. {
  699. int i;
  700. adev->gfx.scratch.num_reg = 7;
  701. adev->gfx.scratch.reg_base = mmSCRATCH_REG0;
  702. for (i = 0; i < adev->gfx.scratch.num_reg; i++) {
  703. adev->gfx.scratch.free[i] = true;
  704. adev->gfx.scratch.reg[i] = adev->gfx.scratch.reg_base + i;
  705. }
  706. }
  707. static int gfx_v8_0_ring_test_ring(struct amdgpu_ring *ring)
  708. {
  709. struct amdgpu_device *adev = ring->adev;
  710. uint32_t scratch;
  711. uint32_t tmp = 0;
  712. unsigned i;
  713. int r;
  714. r = amdgpu_gfx_scratch_get(adev, &scratch);
  715. if (r) {
  716. DRM_ERROR("amdgpu: cp failed to get scratch reg (%d).\n", r);
  717. return r;
  718. }
  719. WREG32(scratch, 0xCAFEDEAD);
  720. r = amdgpu_ring_alloc(ring, 3);
  721. if (r) {
  722. DRM_ERROR("amdgpu: cp failed to lock ring %d (%d).\n",
  723. ring->idx, r);
  724. amdgpu_gfx_scratch_free(adev, scratch);
  725. return r;
  726. }
  727. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_UCONFIG_REG, 1));
  728. amdgpu_ring_write(ring, (scratch - PACKET3_SET_UCONFIG_REG_START));
  729. amdgpu_ring_write(ring, 0xDEADBEEF);
  730. amdgpu_ring_commit(ring);
  731. for (i = 0; i < adev->usec_timeout; i++) {
  732. tmp = RREG32(scratch);
  733. if (tmp == 0xDEADBEEF)
  734. break;
  735. DRM_UDELAY(1);
  736. }
  737. if (i < adev->usec_timeout) {
  738. DRM_INFO("ring test on %d succeeded in %d usecs\n",
  739. ring->idx, i);
  740. } else {
  741. DRM_ERROR("amdgpu: ring %d test failed (scratch(0x%04X)=0x%08X)\n",
  742. ring->idx, scratch, tmp);
  743. r = -EINVAL;
  744. }
  745. amdgpu_gfx_scratch_free(adev, scratch);
  746. return r;
  747. }
  748. static int gfx_v8_0_ring_test_ib(struct amdgpu_ring *ring, long timeout)
  749. {
  750. struct amdgpu_device *adev = ring->adev;
  751. struct amdgpu_ib ib;
  752. struct fence *f = NULL;
  753. uint32_t scratch;
  754. uint32_t tmp = 0;
  755. long r;
  756. r = amdgpu_gfx_scratch_get(adev, &scratch);
  757. if (r) {
  758. DRM_ERROR("amdgpu: failed to get scratch reg (%ld).\n", r);
  759. return r;
  760. }
  761. WREG32(scratch, 0xCAFEDEAD);
  762. memset(&ib, 0, sizeof(ib));
  763. r = amdgpu_ib_get(adev, NULL, 256, &ib);
  764. if (r) {
  765. DRM_ERROR("amdgpu: failed to get ib (%ld).\n", r);
  766. goto err1;
  767. }
  768. ib.ptr[0] = PACKET3(PACKET3_SET_UCONFIG_REG, 1);
  769. ib.ptr[1] = ((scratch - PACKET3_SET_UCONFIG_REG_START));
  770. ib.ptr[2] = 0xDEADBEEF;
  771. ib.length_dw = 3;
  772. r = amdgpu_ib_schedule(ring, 1, &ib, NULL, NULL, &f);
  773. if (r)
  774. goto err2;
  775. r = fence_wait_timeout(f, false, timeout);
  776. if (r == 0) {
  777. DRM_ERROR("amdgpu: IB test timed out.\n");
  778. r = -ETIMEDOUT;
  779. goto err2;
  780. } else if (r < 0) {
  781. DRM_ERROR("amdgpu: fence wait failed (%ld).\n", r);
  782. goto err2;
  783. }
  784. tmp = RREG32(scratch);
  785. if (tmp == 0xDEADBEEF) {
  786. DRM_INFO("ib test on ring %d succeeded\n", ring->idx);
  787. r = 0;
  788. } else {
  789. DRM_ERROR("amdgpu: ib test failed (scratch(0x%04X)=0x%08X)\n",
  790. scratch, tmp);
  791. r = -EINVAL;
  792. }
  793. err2:
  794. amdgpu_ib_free(adev, &ib, NULL);
  795. fence_put(f);
  796. err1:
  797. amdgpu_gfx_scratch_free(adev, scratch);
  798. return r;
  799. }
  800. static void gfx_v8_0_free_microcode(struct amdgpu_device *adev) {
  801. release_firmware(adev->gfx.pfp_fw);
  802. adev->gfx.pfp_fw = NULL;
  803. release_firmware(adev->gfx.me_fw);
  804. adev->gfx.me_fw = NULL;
  805. release_firmware(adev->gfx.ce_fw);
  806. adev->gfx.ce_fw = NULL;
  807. release_firmware(adev->gfx.rlc_fw);
  808. adev->gfx.rlc_fw = NULL;
  809. release_firmware(adev->gfx.mec_fw);
  810. adev->gfx.mec_fw = NULL;
  811. if ((adev->asic_type != CHIP_STONEY) &&
  812. (adev->asic_type != CHIP_TOPAZ))
  813. release_firmware(adev->gfx.mec2_fw);
  814. adev->gfx.mec2_fw = NULL;
  815. kfree(adev->gfx.rlc.register_list_format);
  816. }
  817. static int gfx_v8_0_init_microcode(struct amdgpu_device *adev)
  818. {
  819. const char *chip_name;
  820. char fw_name[30];
  821. int err;
  822. struct amdgpu_firmware_info *info = NULL;
  823. const struct common_firmware_header *header = NULL;
  824. const struct gfx_firmware_header_v1_0 *cp_hdr;
  825. const struct rlc_firmware_header_v2_0 *rlc_hdr;
  826. unsigned int *tmp = NULL, i;
  827. DRM_DEBUG("\n");
  828. switch (adev->asic_type) {
  829. case CHIP_TOPAZ:
  830. chip_name = "topaz";
  831. break;
  832. case CHIP_TONGA:
  833. chip_name = "tonga";
  834. break;
  835. case CHIP_CARRIZO:
  836. chip_name = "carrizo";
  837. break;
  838. case CHIP_FIJI:
  839. chip_name = "fiji";
  840. break;
  841. case CHIP_POLARIS11:
  842. chip_name = "polaris11";
  843. break;
  844. case CHIP_POLARIS10:
  845. chip_name = "polaris10";
  846. break;
  847. case CHIP_STONEY:
  848. chip_name = "stoney";
  849. break;
  850. default:
  851. BUG();
  852. }
  853. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_pfp.bin", chip_name);
  854. err = request_firmware(&adev->gfx.pfp_fw, fw_name, adev->dev);
  855. if (err)
  856. goto out;
  857. err = amdgpu_ucode_validate(adev->gfx.pfp_fw);
  858. if (err)
  859. goto out;
  860. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.pfp_fw->data;
  861. adev->gfx.pfp_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  862. adev->gfx.pfp_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  863. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_me.bin", chip_name);
  864. err = request_firmware(&adev->gfx.me_fw, fw_name, adev->dev);
  865. if (err)
  866. goto out;
  867. err = amdgpu_ucode_validate(adev->gfx.me_fw);
  868. if (err)
  869. goto out;
  870. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.me_fw->data;
  871. adev->gfx.me_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  872. adev->gfx.me_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  873. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_ce.bin", chip_name);
  874. err = request_firmware(&adev->gfx.ce_fw, fw_name, adev->dev);
  875. if (err)
  876. goto out;
  877. err = amdgpu_ucode_validate(adev->gfx.ce_fw);
  878. if (err)
  879. goto out;
  880. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.ce_fw->data;
  881. adev->gfx.ce_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  882. adev->gfx.ce_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  883. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_rlc.bin", chip_name);
  884. err = request_firmware(&adev->gfx.rlc_fw, fw_name, adev->dev);
  885. if (err)
  886. goto out;
  887. err = amdgpu_ucode_validate(adev->gfx.rlc_fw);
  888. rlc_hdr = (const struct rlc_firmware_header_v2_0 *)adev->gfx.rlc_fw->data;
  889. adev->gfx.rlc_fw_version = le32_to_cpu(rlc_hdr->header.ucode_version);
  890. adev->gfx.rlc_feature_version = le32_to_cpu(rlc_hdr->ucode_feature_version);
  891. adev->gfx.rlc.save_and_restore_offset =
  892. le32_to_cpu(rlc_hdr->save_and_restore_offset);
  893. adev->gfx.rlc.clear_state_descriptor_offset =
  894. le32_to_cpu(rlc_hdr->clear_state_descriptor_offset);
  895. adev->gfx.rlc.avail_scratch_ram_locations =
  896. le32_to_cpu(rlc_hdr->avail_scratch_ram_locations);
  897. adev->gfx.rlc.reg_restore_list_size =
  898. le32_to_cpu(rlc_hdr->reg_restore_list_size);
  899. adev->gfx.rlc.reg_list_format_start =
  900. le32_to_cpu(rlc_hdr->reg_list_format_start);
  901. adev->gfx.rlc.reg_list_format_separate_start =
  902. le32_to_cpu(rlc_hdr->reg_list_format_separate_start);
  903. adev->gfx.rlc.starting_offsets_start =
  904. le32_to_cpu(rlc_hdr->starting_offsets_start);
  905. adev->gfx.rlc.reg_list_format_size_bytes =
  906. le32_to_cpu(rlc_hdr->reg_list_format_size_bytes);
  907. adev->gfx.rlc.reg_list_size_bytes =
  908. le32_to_cpu(rlc_hdr->reg_list_size_bytes);
  909. adev->gfx.rlc.register_list_format =
  910. kmalloc(adev->gfx.rlc.reg_list_format_size_bytes +
  911. adev->gfx.rlc.reg_list_size_bytes, GFP_KERNEL);
  912. if (!adev->gfx.rlc.register_list_format) {
  913. err = -ENOMEM;
  914. goto out;
  915. }
  916. tmp = (unsigned int *)((uintptr_t)rlc_hdr +
  917. le32_to_cpu(rlc_hdr->reg_list_format_array_offset_bytes));
  918. for (i = 0 ; i < (rlc_hdr->reg_list_format_size_bytes >> 2); i++)
  919. adev->gfx.rlc.register_list_format[i] = le32_to_cpu(tmp[i]);
  920. adev->gfx.rlc.register_restore = adev->gfx.rlc.register_list_format + i;
  921. tmp = (unsigned int *)((uintptr_t)rlc_hdr +
  922. le32_to_cpu(rlc_hdr->reg_list_array_offset_bytes));
  923. for (i = 0 ; i < (rlc_hdr->reg_list_size_bytes >> 2); i++)
  924. adev->gfx.rlc.register_restore[i] = le32_to_cpu(tmp[i]);
  925. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mec.bin", chip_name);
  926. err = request_firmware(&adev->gfx.mec_fw, fw_name, adev->dev);
  927. if (err)
  928. goto out;
  929. err = amdgpu_ucode_validate(adev->gfx.mec_fw);
  930. if (err)
  931. goto out;
  932. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  933. adev->gfx.mec_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  934. adev->gfx.mec_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  935. if ((adev->asic_type != CHIP_STONEY) &&
  936. (adev->asic_type != CHIP_TOPAZ)) {
  937. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mec2.bin", chip_name);
  938. err = request_firmware(&adev->gfx.mec2_fw, fw_name, adev->dev);
  939. if (!err) {
  940. err = amdgpu_ucode_validate(adev->gfx.mec2_fw);
  941. if (err)
  942. goto out;
  943. cp_hdr = (const struct gfx_firmware_header_v1_0 *)
  944. adev->gfx.mec2_fw->data;
  945. adev->gfx.mec2_fw_version =
  946. le32_to_cpu(cp_hdr->header.ucode_version);
  947. adev->gfx.mec2_feature_version =
  948. le32_to_cpu(cp_hdr->ucode_feature_version);
  949. } else {
  950. err = 0;
  951. adev->gfx.mec2_fw = NULL;
  952. }
  953. }
  954. if (adev->firmware.smu_load) {
  955. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_PFP];
  956. info->ucode_id = AMDGPU_UCODE_ID_CP_PFP;
  957. info->fw = adev->gfx.pfp_fw;
  958. header = (const struct common_firmware_header *)info->fw->data;
  959. adev->firmware.fw_size +=
  960. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  961. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_ME];
  962. info->ucode_id = AMDGPU_UCODE_ID_CP_ME;
  963. info->fw = adev->gfx.me_fw;
  964. header = (const struct common_firmware_header *)info->fw->data;
  965. adev->firmware.fw_size +=
  966. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  967. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_CE];
  968. info->ucode_id = AMDGPU_UCODE_ID_CP_CE;
  969. info->fw = adev->gfx.ce_fw;
  970. header = (const struct common_firmware_header *)info->fw->data;
  971. adev->firmware.fw_size +=
  972. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  973. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_RLC_G];
  974. info->ucode_id = AMDGPU_UCODE_ID_RLC_G;
  975. info->fw = adev->gfx.rlc_fw;
  976. header = (const struct common_firmware_header *)info->fw->data;
  977. adev->firmware.fw_size +=
  978. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  979. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_MEC1];
  980. info->ucode_id = AMDGPU_UCODE_ID_CP_MEC1;
  981. info->fw = adev->gfx.mec_fw;
  982. header = (const struct common_firmware_header *)info->fw->data;
  983. adev->firmware.fw_size +=
  984. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  985. if (adev->gfx.mec2_fw) {
  986. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_MEC2];
  987. info->ucode_id = AMDGPU_UCODE_ID_CP_MEC2;
  988. info->fw = adev->gfx.mec2_fw;
  989. header = (const struct common_firmware_header *)info->fw->data;
  990. adev->firmware.fw_size +=
  991. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  992. }
  993. }
  994. out:
  995. if (err) {
  996. dev_err(adev->dev,
  997. "gfx8: Failed to load firmware \"%s\"\n",
  998. fw_name);
  999. release_firmware(adev->gfx.pfp_fw);
  1000. adev->gfx.pfp_fw = NULL;
  1001. release_firmware(adev->gfx.me_fw);
  1002. adev->gfx.me_fw = NULL;
  1003. release_firmware(adev->gfx.ce_fw);
  1004. adev->gfx.ce_fw = NULL;
  1005. release_firmware(adev->gfx.rlc_fw);
  1006. adev->gfx.rlc_fw = NULL;
  1007. release_firmware(adev->gfx.mec_fw);
  1008. adev->gfx.mec_fw = NULL;
  1009. release_firmware(adev->gfx.mec2_fw);
  1010. adev->gfx.mec2_fw = NULL;
  1011. }
  1012. return err;
  1013. }
  1014. static void gfx_v8_0_get_csb_buffer(struct amdgpu_device *adev,
  1015. volatile u32 *buffer)
  1016. {
  1017. u32 count = 0, i;
  1018. const struct cs_section_def *sect = NULL;
  1019. const struct cs_extent_def *ext = NULL;
  1020. if (adev->gfx.rlc.cs_data == NULL)
  1021. return;
  1022. if (buffer == NULL)
  1023. return;
  1024. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1025. buffer[count++] = cpu_to_le32(PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  1026. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  1027. buffer[count++] = cpu_to_le32(0x80000000);
  1028. buffer[count++] = cpu_to_le32(0x80000000);
  1029. for (sect = adev->gfx.rlc.cs_data; sect->section != NULL; ++sect) {
  1030. for (ext = sect->section; ext->extent != NULL; ++ext) {
  1031. if (sect->id == SECT_CONTEXT) {
  1032. buffer[count++] =
  1033. cpu_to_le32(PACKET3(PACKET3_SET_CONTEXT_REG, ext->reg_count));
  1034. buffer[count++] = cpu_to_le32(ext->reg_index -
  1035. PACKET3_SET_CONTEXT_REG_START);
  1036. for (i = 0; i < ext->reg_count; i++)
  1037. buffer[count++] = cpu_to_le32(ext->extent[i]);
  1038. } else {
  1039. return;
  1040. }
  1041. }
  1042. }
  1043. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_SET_CONTEXT_REG, 2));
  1044. buffer[count++] = cpu_to_le32(mmPA_SC_RASTER_CONFIG -
  1045. PACKET3_SET_CONTEXT_REG_START);
  1046. switch (adev->asic_type) {
  1047. case CHIP_TONGA:
  1048. case CHIP_POLARIS10:
  1049. buffer[count++] = cpu_to_le32(0x16000012);
  1050. buffer[count++] = cpu_to_le32(0x0000002A);
  1051. break;
  1052. case CHIP_POLARIS11:
  1053. buffer[count++] = cpu_to_le32(0x16000012);
  1054. buffer[count++] = cpu_to_le32(0x00000000);
  1055. break;
  1056. case CHIP_FIJI:
  1057. buffer[count++] = cpu_to_le32(0x3a00161a);
  1058. buffer[count++] = cpu_to_le32(0x0000002e);
  1059. break;
  1060. case CHIP_TOPAZ:
  1061. case CHIP_CARRIZO:
  1062. buffer[count++] = cpu_to_le32(0x00000002);
  1063. buffer[count++] = cpu_to_le32(0x00000000);
  1064. break;
  1065. case CHIP_STONEY:
  1066. buffer[count++] = cpu_to_le32(0x00000000);
  1067. buffer[count++] = cpu_to_le32(0x00000000);
  1068. break;
  1069. default:
  1070. buffer[count++] = cpu_to_le32(0x00000000);
  1071. buffer[count++] = cpu_to_le32(0x00000000);
  1072. break;
  1073. }
  1074. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1075. buffer[count++] = cpu_to_le32(PACKET3_PREAMBLE_END_CLEAR_STATE);
  1076. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_CLEAR_STATE, 0));
  1077. buffer[count++] = cpu_to_le32(0);
  1078. }
  1079. static void cz_init_cp_jump_table(struct amdgpu_device *adev)
  1080. {
  1081. const __le32 *fw_data;
  1082. volatile u32 *dst_ptr;
  1083. int me, i, max_me = 4;
  1084. u32 bo_offset = 0;
  1085. u32 table_offset, table_size;
  1086. if (adev->asic_type == CHIP_CARRIZO)
  1087. max_me = 5;
  1088. /* write the cp table buffer */
  1089. dst_ptr = adev->gfx.rlc.cp_table_ptr;
  1090. for (me = 0; me < max_me; me++) {
  1091. if (me == 0) {
  1092. const struct gfx_firmware_header_v1_0 *hdr =
  1093. (const struct gfx_firmware_header_v1_0 *)adev->gfx.ce_fw->data;
  1094. fw_data = (const __le32 *)
  1095. (adev->gfx.ce_fw->data +
  1096. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  1097. table_offset = le32_to_cpu(hdr->jt_offset);
  1098. table_size = le32_to_cpu(hdr->jt_size);
  1099. } else if (me == 1) {
  1100. const struct gfx_firmware_header_v1_0 *hdr =
  1101. (const struct gfx_firmware_header_v1_0 *)adev->gfx.pfp_fw->data;
  1102. fw_data = (const __le32 *)
  1103. (adev->gfx.pfp_fw->data +
  1104. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  1105. table_offset = le32_to_cpu(hdr->jt_offset);
  1106. table_size = le32_to_cpu(hdr->jt_size);
  1107. } else if (me == 2) {
  1108. const struct gfx_firmware_header_v1_0 *hdr =
  1109. (const struct gfx_firmware_header_v1_0 *)adev->gfx.me_fw->data;
  1110. fw_data = (const __le32 *)
  1111. (adev->gfx.me_fw->data +
  1112. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  1113. table_offset = le32_to_cpu(hdr->jt_offset);
  1114. table_size = le32_to_cpu(hdr->jt_size);
  1115. } else if (me == 3) {
  1116. const struct gfx_firmware_header_v1_0 *hdr =
  1117. (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  1118. fw_data = (const __le32 *)
  1119. (adev->gfx.mec_fw->data +
  1120. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  1121. table_offset = le32_to_cpu(hdr->jt_offset);
  1122. table_size = le32_to_cpu(hdr->jt_size);
  1123. } else if (me == 4) {
  1124. const struct gfx_firmware_header_v1_0 *hdr =
  1125. (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec2_fw->data;
  1126. fw_data = (const __le32 *)
  1127. (adev->gfx.mec2_fw->data +
  1128. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  1129. table_offset = le32_to_cpu(hdr->jt_offset);
  1130. table_size = le32_to_cpu(hdr->jt_size);
  1131. }
  1132. for (i = 0; i < table_size; i ++) {
  1133. dst_ptr[bo_offset + i] =
  1134. cpu_to_le32(le32_to_cpu(fw_data[table_offset + i]));
  1135. }
  1136. bo_offset += table_size;
  1137. }
  1138. }
  1139. static void gfx_v8_0_rlc_fini(struct amdgpu_device *adev)
  1140. {
  1141. int r;
  1142. /* clear state block */
  1143. if (adev->gfx.rlc.clear_state_obj) {
  1144. r = amdgpu_bo_reserve(adev->gfx.rlc.clear_state_obj, false);
  1145. if (unlikely(r != 0))
  1146. dev_warn(adev->dev, "(%d) reserve RLC cbs bo failed\n", r);
  1147. amdgpu_bo_unpin(adev->gfx.rlc.clear_state_obj);
  1148. amdgpu_bo_unreserve(adev->gfx.rlc.clear_state_obj);
  1149. amdgpu_bo_unref(&adev->gfx.rlc.clear_state_obj);
  1150. adev->gfx.rlc.clear_state_obj = NULL;
  1151. }
  1152. /* jump table block */
  1153. if (adev->gfx.rlc.cp_table_obj) {
  1154. r = amdgpu_bo_reserve(adev->gfx.rlc.cp_table_obj, false);
  1155. if (unlikely(r != 0))
  1156. dev_warn(adev->dev, "(%d) reserve RLC cp table bo failed\n", r);
  1157. amdgpu_bo_unpin(adev->gfx.rlc.cp_table_obj);
  1158. amdgpu_bo_unreserve(adev->gfx.rlc.cp_table_obj);
  1159. amdgpu_bo_unref(&adev->gfx.rlc.cp_table_obj);
  1160. adev->gfx.rlc.cp_table_obj = NULL;
  1161. }
  1162. }
  1163. static int gfx_v8_0_rlc_init(struct amdgpu_device *adev)
  1164. {
  1165. volatile u32 *dst_ptr;
  1166. u32 dws;
  1167. const struct cs_section_def *cs_data;
  1168. int r;
  1169. adev->gfx.rlc.cs_data = vi_cs_data;
  1170. cs_data = adev->gfx.rlc.cs_data;
  1171. if (cs_data) {
  1172. /* clear state block */
  1173. adev->gfx.rlc.clear_state_size = dws = gfx_v8_0_get_csb_size(adev);
  1174. if (adev->gfx.rlc.clear_state_obj == NULL) {
  1175. r = amdgpu_bo_create(adev, dws * 4, PAGE_SIZE, true,
  1176. AMDGPU_GEM_DOMAIN_VRAM,
  1177. AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED |
  1178. AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS,
  1179. NULL, NULL,
  1180. &adev->gfx.rlc.clear_state_obj);
  1181. if (r) {
  1182. dev_warn(adev->dev, "(%d) create RLC c bo failed\n", r);
  1183. gfx_v8_0_rlc_fini(adev);
  1184. return r;
  1185. }
  1186. }
  1187. r = amdgpu_bo_reserve(adev->gfx.rlc.clear_state_obj, false);
  1188. if (unlikely(r != 0)) {
  1189. gfx_v8_0_rlc_fini(adev);
  1190. return r;
  1191. }
  1192. r = amdgpu_bo_pin(adev->gfx.rlc.clear_state_obj, AMDGPU_GEM_DOMAIN_VRAM,
  1193. &adev->gfx.rlc.clear_state_gpu_addr);
  1194. if (r) {
  1195. amdgpu_bo_unreserve(adev->gfx.rlc.clear_state_obj);
  1196. dev_warn(adev->dev, "(%d) pin RLC cbs bo failed\n", r);
  1197. gfx_v8_0_rlc_fini(adev);
  1198. return r;
  1199. }
  1200. r = amdgpu_bo_kmap(adev->gfx.rlc.clear_state_obj, (void **)&adev->gfx.rlc.cs_ptr);
  1201. if (r) {
  1202. dev_warn(adev->dev, "(%d) map RLC cbs bo failed\n", r);
  1203. gfx_v8_0_rlc_fini(adev);
  1204. return r;
  1205. }
  1206. /* set up the cs buffer */
  1207. dst_ptr = adev->gfx.rlc.cs_ptr;
  1208. gfx_v8_0_get_csb_buffer(adev, dst_ptr);
  1209. amdgpu_bo_kunmap(adev->gfx.rlc.clear_state_obj);
  1210. amdgpu_bo_unreserve(adev->gfx.rlc.clear_state_obj);
  1211. }
  1212. if ((adev->asic_type == CHIP_CARRIZO) ||
  1213. (adev->asic_type == CHIP_STONEY)) {
  1214. adev->gfx.rlc.cp_table_size = ALIGN(96 * 5 * 4, 2048) + (64 * 1024); /* JT + GDS */
  1215. if (adev->gfx.rlc.cp_table_obj == NULL) {
  1216. r = amdgpu_bo_create(adev, adev->gfx.rlc.cp_table_size, PAGE_SIZE, true,
  1217. AMDGPU_GEM_DOMAIN_VRAM,
  1218. AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED |
  1219. AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS,
  1220. NULL, NULL,
  1221. &adev->gfx.rlc.cp_table_obj);
  1222. if (r) {
  1223. dev_warn(adev->dev, "(%d) create RLC cp table bo failed\n", r);
  1224. return r;
  1225. }
  1226. }
  1227. r = amdgpu_bo_reserve(adev->gfx.rlc.cp_table_obj, false);
  1228. if (unlikely(r != 0)) {
  1229. dev_warn(adev->dev, "(%d) reserve RLC cp table bo failed\n", r);
  1230. return r;
  1231. }
  1232. r = amdgpu_bo_pin(adev->gfx.rlc.cp_table_obj, AMDGPU_GEM_DOMAIN_VRAM,
  1233. &adev->gfx.rlc.cp_table_gpu_addr);
  1234. if (r) {
  1235. amdgpu_bo_unreserve(adev->gfx.rlc.cp_table_obj);
  1236. dev_warn(adev->dev, "(%d) pin RLC cp table bo failed\n", r);
  1237. return r;
  1238. }
  1239. r = amdgpu_bo_kmap(adev->gfx.rlc.cp_table_obj, (void **)&adev->gfx.rlc.cp_table_ptr);
  1240. if (r) {
  1241. dev_warn(adev->dev, "(%d) map RLC cp table bo failed\n", r);
  1242. return r;
  1243. }
  1244. cz_init_cp_jump_table(adev);
  1245. amdgpu_bo_kunmap(adev->gfx.rlc.cp_table_obj);
  1246. amdgpu_bo_unreserve(adev->gfx.rlc.cp_table_obj);
  1247. }
  1248. return 0;
  1249. }
  1250. static void gfx_v8_0_mec_fini(struct amdgpu_device *adev)
  1251. {
  1252. int r;
  1253. if (adev->gfx.mec.hpd_eop_obj) {
  1254. r = amdgpu_bo_reserve(adev->gfx.mec.hpd_eop_obj, false);
  1255. if (unlikely(r != 0))
  1256. dev_warn(adev->dev, "(%d) reserve HPD EOP bo failed\n", r);
  1257. amdgpu_bo_unpin(adev->gfx.mec.hpd_eop_obj);
  1258. amdgpu_bo_unreserve(adev->gfx.mec.hpd_eop_obj);
  1259. amdgpu_bo_unref(&adev->gfx.mec.hpd_eop_obj);
  1260. adev->gfx.mec.hpd_eop_obj = NULL;
  1261. }
  1262. }
  1263. #define MEC_HPD_SIZE 2048
  1264. static int gfx_v8_0_mec_init(struct amdgpu_device *adev)
  1265. {
  1266. int r;
  1267. u32 *hpd;
  1268. /*
  1269. * we assign only 1 pipe because all other pipes will
  1270. * be handled by KFD
  1271. */
  1272. adev->gfx.mec.num_mec = 1;
  1273. adev->gfx.mec.num_pipe = 1;
  1274. adev->gfx.mec.num_queue = adev->gfx.mec.num_mec * adev->gfx.mec.num_pipe * 8;
  1275. if (adev->gfx.mec.hpd_eop_obj == NULL) {
  1276. r = amdgpu_bo_create(adev,
  1277. adev->gfx.mec.num_mec *adev->gfx.mec.num_pipe * MEC_HPD_SIZE * 2,
  1278. PAGE_SIZE, true,
  1279. AMDGPU_GEM_DOMAIN_GTT, 0, NULL, NULL,
  1280. &adev->gfx.mec.hpd_eop_obj);
  1281. if (r) {
  1282. dev_warn(adev->dev, "(%d) create HDP EOP bo failed\n", r);
  1283. return r;
  1284. }
  1285. }
  1286. r = amdgpu_bo_reserve(adev->gfx.mec.hpd_eop_obj, false);
  1287. if (unlikely(r != 0)) {
  1288. gfx_v8_0_mec_fini(adev);
  1289. return r;
  1290. }
  1291. r = amdgpu_bo_pin(adev->gfx.mec.hpd_eop_obj, AMDGPU_GEM_DOMAIN_GTT,
  1292. &adev->gfx.mec.hpd_eop_gpu_addr);
  1293. if (r) {
  1294. dev_warn(adev->dev, "(%d) pin HDP EOP bo failed\n", r);
  1295. gfx_v8_0_mec_fini(adev);
  1296. return r;
  1297. }
  1298. r = amdgpu_bo_kmap(adev->gfx.mec.hpd_eop_obj, (void **)&hpd);
  1299. if (r) {
  1300. dev_warn(adev->dev, "(%d) map HDP EOP bo failed\n", r);
  1301. gfx_v8_0_mec_fini(adev);
  1302. return r;
  1303. }
  1304. memset(hpd, 0, adev->gfx.mec.num_mec *adev->gfx.mec.num_pipe * MEC_HPD_SIZE * 2);
  1305. amdgpu_bo_kunmap(adev->gfx.mec.hpd_eop_obj);
  1306. amdgpu_bo_unreserve(adev->gfx.mec.hpd_eop_obj);
  1307. return 0;
  1308. }
  1309. static const u32 vgpr_init_compute_shader[] =
  1310. {
  1311. 0x7e000209, 0x7e020208,
  1312. 0x7e040207, 0x7e060206,
  1313. 0x7e080205, 0x7e0a0204,
  1314. 0x7e0c0203, 0x7e0e0202,
  1315. 0x7e100201, 0x7e120200,
  1316. 0x7e140209, 0x7e160208,
  1317. 0x7e180207, 0x7e1a0206,
  1318. 0x7e1c0205, 0x7e1e0204,
  1319. 0x7e200203, 0x7e220202,
  1320. 0x7e240201, 0x7e260200,
  1321. 0x7e280209, 0x7e2a0208,
  1322. 0x7e2c0207, 0x7e2e0206,
  1323. 0x7e300205, 0x7e320204,
  1324. 0x7e340203, 0x7e360202,
  1325. 0x7e380201, 0x7e3a0200,
  1326. 0x7e3c0209, 0x7e3e0208,
  1327. 0x7e400207, 0x7e420206,
  1328. 0x7e440205, 0x7e460204,
  1329. 0x7e480203, 0x7e4a0202,
  1330. 0x7e4c0201, 0x7e4e0200,
  1331. 0x7e500209, 0x7e520208,
  1332. 0x7e540207, 0x7e560206,
  1333. 0x7e580205, 0x7e5a0204,
  1334. 0x7e5c0203, 0x7e5e0202,
  1335. 0x7e600201, 0x7e620200,
  1336. 0x7e640209, 0x7e660208,
  1337. 0x7e680207, 0x7e6a0206,
  1338. 0x7e6c0205, 0x7e6e0204,
  1339. 0x7e700203, 0x7e720202,
  1340. 0x7e740201, 0x7e760200,
  1341. 0x7e780209, 0x7e7a0208,
  1342. 0x7e7c0207, 0x7e7e0206,
  1343. 0xbf8a0000, 0xbf810000,
  1344. };
  1345. static const u32 sgpr_init_compute_shader[] =
  1346. {
  1347. 0xbe8a0100, 0xbe8c0102,
  1348. 0xbe8e0104, 0xbe900106,
  1349. 0xbe920108, 0xbe940100,
  1350. 0xbe960102, 0xbe980104,
  1351. 0xbe9a0106, 0xbe9c0108,
  1352. 0xbe9e0100, 0xbea00102,
  1353. 0xbea20104, 0xbea40106,
  1354. 0xbea60108, 0xbea80100,
  1355. 0xbeaa0102, 0xbeac0104,
  1356. 0xbeae0106, 0xbeb00108,
  1357. 0xbeb20100, 0xbeb40102,
  1358. 0xbeb60104, 0xbeb80106,
  1359. 0xbeba0108, 0xbebc0100,
  1360. 0xbebe0102, 0xbec00104,
  1361. 0xbec20106, 0xbec40108,
  1362. 0xbec60100, 0xbec80102,
  1363. 0xbee60004, 0xbee70005,
  1364. 0xbeea0006, 0xbeeb0007,
  1365. 0xbee80008, 0xbee90009,
  1366. 0xbefc0000, 0xbf8a0000,
  1367. 0xbf810000, 0x00000000,
  1368. };
  1369. static const u32 vgpr_init_regs[] =
  1370. {
  1371. mmCOMPUTE_STATIC_THREAD_MGMT_SE0, 0xffffffff,
  1372. mmCOMPUTE_RESOURCE_LIMITS, 0,
  1373. mmCOMPUTE_NUM_THREAD_X, 256*4,
  1374. mmCOMPUTE_NUM_THREAD_Y, 1,
  1375. mmCOMPUTE_NUM_THREAD_Z, 1,
  1376. mmCOMPUTE_PGM_RSRC2, 20,
  1377. mmCOMPUTE_USER_DATA_0, 0xedcedc00,
  1378. mmCOMPUTE_USER_DATA_1, 0xedcedc01,
  1379. mmCOMPUTE_USER_DATA_2, 0xedcedc02,
  1380. mmCOMPUTE_USER_DATA_3, 0xedcedc03,
  1381. mmCOMPUTE_USER_DATA_4, 0xedcedc04,
  1382. mmCOMPUTE_USER_DATA_5, 0xedcedc05,
  1383. mmCOMPUTE_USER_DATA_6, 0xedcedc06,
  1384. mmCOMPUTE_USER_DATA_7, 0xedcedc07,
  1385. mmCOMPUTE_USER_DATA_8, 0xedcedc08,
  1386. mmCOMPUTE_USER_DATA_9, 0xedcedc09,
  1387. };
  1388. static const u32 sgpr1_init_regs[] =
  1389. {
  1390. mmCOMPUTE_STATIC_THREAD_MGMT_SE0, 0x0f,
  1391. mmCOMPUTE_RESOURCE_LIMITS, 0x1000000,
  1392. mmCOMPUTE_NUM_THREAD_X, 256*5,
  1393. mmCOMPUTE_NUM_THREAD_Y, 1,
  1394. mmCOMPUTE_NUM_THREAD_Z, 1,
  1395. mmCOMPUTE_PGM_RSRC2, 20,
  1396. mmCOMPUTE_USER_DATA_0, 0xedcedc00,
  1397. mmCOMPUTE_USER_DATA_1, 0xedcedc01,
  1398. mmCOMPUTE_USER_DATA_2, 0xedcedc02,
  1399. mmCOMPUTE_USER_DATA_3, 0xedcedc03,
  1400. mmCOMPUTE_USER_DATA_4, 0xedcedc04,
  1401. mmCOMPUTE_USER_DATA_5, 0xedcedc05,
  1402. mmCOMPUTE_USER_DATA_6, 0xedcedc06,
  1403. mmCOMPUTE_USER_DATA_7, 0xedcedc07,
  1404. mmCOMPUTE_USER_DATA_8, 0xedcedc08,
  1405. mmCOMPUTE_USER_DATA_9, 0xedcedc09,
  1406. };
  1407. static const u32 sgpr2_init_regs[] =
  1408. {
  1409. mmCOMPUTE_STATIC_THREAD_MGMT_SE0, 0xf0,
  1410. mmCOMPUTE_RESOURCE_LIMITS, 0x1000000,
  1411. mmCOMPUTE_NUM_THREAD_X, 256*5,
  1412. mmCOMPUTE_NUM_THREAD_Y, 1,
  1413. mmCOMPUTE_NUM_THREAD_Z, 1,
  1414. mmCOMPUTE_PGM_RSRC2, 20,
  1415. mmCOMPUTE_USER_DATA_0, 0xedcedc00,
  1416. mmCOMPUTE_USER_DATA_1, 0xedcedc01,
  1417. mmCOMPUTE_USER_DATA_2, 0xedcedc02,
  1418. mmCOMPUTE_USER_DATA_3, 0xedcedc03,
  1419. mmCOMPUTE_USER_DATA_4, 0xedcedc04,
  1420. mmCOMPUTE_USER_DATA_5, 0xedcedc05,
  1421. mmCOMPUTE_USER_DATA_6, 0xedcedc06,
  1422. mmCOMPUTE_USER_DATA_7, 0xedcedc07,
  1423. mmCOMPUTE_USER_DATA_8, 0xedcedc08,
  1424. mmCOMPUTE_USER_DATA_9, 0xedcedc09,
  1425. };
  1426. static const u32 sec_ded_counter_registers[] =
  1427. {
  1428. mmCPC_EDC_ATC_CNT,
  1429. mmCPC_EDC_SCRATCH_CNT,
  1430. mmCPC_EDC_UCODE_CNT,
  1431. mmCPF_EDC_ATC_CNT,
  1432. mmCPF_EDC_ROQ_CNT,
  1433. mmCPF_EDC_TAG_CNT,
  1434. mmCPG_EDC_ATC_CNT,
  1435. mmCPG_EDC_DMA_CNT,
  1436. mmCPG_EDC_TAG_CNT,
  1437. mmDC_EDC_CSINVOC_CNT,
  1438. mmDC_EDC_RESTORE_CNT,
  1439. mmDC_EDC_STATE_CNT,
  1440. mmGDS_EDC_CNT,
  1441. mmGDS_EDC_GRBM_CNT,
  1442. mmGDS_EDC_OA_DED,
  1443. mmSPI_EDC_CNT,
  1444. mmSQC_ATC_EDC_GATCL1_CNT,
  1445. mmSQC_EDC_CNT,
  1446. mmSQ_EDC_DED_CNT,
  1447. mmSQ_EDC_INFO,
  1448. mmSQ_EDC_SEC_CNT,
  1449. mmTCC_EDC_CNT,
  1450. mmTCP_ATC_EDC_GATCL1_CNT,
  1451. mmTCP_EDC_CNT,
  1452. mmTD_EDC_CNT
  1453. };
  1454. static int gfx_v8_0_do_edc_gpr_workarounds(struct amdgpu_device *adev)
  1455. {
  1456. struct amdgpu_ring *ring = &adev->gfx.compute_ring[0];
  1457. struct amdgpu_ib ib;
  1458. struct fence *f = NULL;
  1459. int r, i;
  1460. u32 tmp;
  1461. unsigned total_size, vgpr_offset, sgpr_offset;
  1462. u64 gpu_addr;
  1463. /* only supported on CZ */
  1464. if (adev->asic_type != CHIP_CARRIZO)
  1465. return 0;
  1466. /* bail if the compute ring is not ready */
  1467. if (!ring->ready)
  1468. return 0;
  1469. tmp = RREG32(mmGB_EDC_MODE);
  1470. WREG32(mmGB_EDC_MODE, 0);
  1471. total_size =
  1472. (((ARRAY_SIZE(vgpr_init_regs) / 2) * 3) + 4 + 5 + 2) * 4;
  1473. total_size +=
  1474. (((ARRAY_SIZE(sgpr1_init_regs) / 2) * 3) + 4 + 5 + 2) * 4;
  1475. total_size +=
  1476. (((ARRAY_SIZE(sgpr2_init_regs) / 2) * 3) + 4 + 5 + 2) * 4;
  1477. total_size = ALIGN(total_size, 256);
  1478. vgpr_offset = total_size;
  1479. total_size += ALIGN(sizeof(vgpr_init_compute_shader), 256);
  1480. sgpr_offset = total_size;
  1481. total_size += sizeof(sgpr_init_compute_shader);
  1482. /* allocate an indirect buffer to put the commands in */
  1483. memset(&ib, 0, sizeof(ib));
  1484. r = amdgpu_ib_get(adev, NULL, total_size, &ib);
  1485. if (r) {
  1486. DRM_ERROR("amdgpu: failed to get ib (%d).\n", r);
  1487. return r;
  1488. }
  1489. /* load the compute shaders */
  1490. for (i = 0; i < ARRAY_SIZE(vgpr_init_compute_shader); i++)
  1491. ib.ptr[i + (vgpr_offset / 4)] = vgpr_init_compute_shader[i];
  1492. for (i = 0; i < ARRAY_SIZE(sgpr_init_compute_shader); i++)
  1493. ib.ptr[i + (sgpr_offset / 4)] = sgpr_init_compute_shader[i];
  1494. /* init the ib length to 0 */
  1495. ib.length_dw = 0;
  1496. /* VGPR */
  1497. /* write the register state for the compute dispatch */
  1498. for (i = 0; i < ARRAY_SIZE(vgpr_init_regs); i += 2) {
  1499. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 1);
  1500. ib.ptr[ib.length_dw++] = vgpr_init_regs[i] - PACKET3_SET_SH_REG_START;
  1501. ib.ptr[ib.length_dw++] = vgpr_init_regs[i + 1];
  1502. }
  1503. /* write the shader start address: mmCOMPUTE_PGM_LO, mmCOMPUTE_PGM_HI */
  1504. gpu_addr = (ib.gpu_addr + (u64)vgpr_offset) >> 8;
  1505. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 2);
  1506. ib.ptr[ib.length_dw++] = mmCOMPUTE_PGM_LO - PACKET3_SET_SH_REG_START;
  1507. ib.ptr[ib.length_dw++] = lower_32_bits(gpu_addr);
  1508. ib.ptr[ib.length_dw++] = upper_32_bits(gpu_addr);
  1509. /* write dispatch packet */
  1510. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_DISPATCH_DIRECT, 3);
  1511. ib.ptr[ib.length_dw++] = 8; /* x */
  1512. ib.ptr[ib.length_dw++] = 1; /* y */
  1513. ib.ptr[ib.length_dw++] = 1; /* z */
  1514. ib.ptr[ib.length_dw++] =
  1515. REG_SET_FIELD(0, COMPUTE_DISPATCH_INITIATOR, COMPUTE_SHADER_EN, 1);
  1516. /* write CS partial flush packet */
  1517. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_EVENT_WRITE, 0);
  1518. ib.ptr[ib.length_dw++] = EVENT_TYPE(7) | EVENT_INDEX(4);
  1519. /* SGPR1 */
  1520. /* write the register state for the compute dispatch */
  1521. for (i = 0; i < ARRAY_SIZE(sgpr1_init_regs); i += 2) {
  1522. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 1);
  1523. ib.ptr[ib.length_dw++] = sgpr1_init_regs[i] - PACKET3_SET_SH_REG_START;
  1524. ib.ptr[ib.length_dw++] = sgpr1_init_regs[i + 1];
  1525. }
  1526. /* write the shader start address: mmCOMPUTE_PGM_LO, mmCOMPUTE_PGM_HI */
  1527. gpu_addr = (ib.gpu_addr + (u64)sgpr_offset) >> 8;
  1528. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 2);
  1529. ib.ptr[ib.length_dw++] = mmCOMPUTE_PGM_LO - PACKET3_SET_SH_REG_START;
  1530. ib.ptr[ib.length_dw++] = lower_32_bits(gpu_addr);
  1531. ib.ptr[ib.length_dw++] = upper_32_bits(gpu_addr);
  1532. /* write dispatch packet */
  1533. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_DISPATCH_DIRECT, 3);
  1534. ib.ptr[ib.length_dw++] = 8; /* x */
  1535. ib.ptr[ib.length_dw++] = 1; /* y */
  1536. ib.ptr[ib.length_dw++] = 1; /* z */
  1537. ib.ptr[ib.length_dw++] =
  1538. REG_SET_FIELD(0, COMPUTE_DISPATCH_INITIATOR, COMPUTE_SHADER_EN, 1);
  1539. /* write CS partial flush packet */
  1540. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_EVENT_WRITE, 0);
  1541. ib.ptr[ib.length_dw++] = EVENT_TYPE(7) | EVENT_INDEX(4);
  1542. /* SGPR2 */
  1543. /* write the register state for the compute dispatch */
  1544. for (i = 0; i < ARRAY_SIZE(sgpr2_init_regs); i += 2) {
  1545. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 1);
  1546. ib.ptr[ib.length_dw++] = sgpr2_init_regs[i] - PACKET3_SET_SH_REG_START;
  1547. ib.ptr[ib.length_dw++] = sgpr2_init_regs[i + 1];
  1548. }
  1549. /* write the shader start address: mmCOMPUTE_PGM_LO, mmCOMPUTE_PGM_HI */
  1550. gpu_addr = (ib.gpu_addr + (u64)sgpr_offset) >> 8;
  1551. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 2);
  1552. ib.ptr[ib.length_dw++] = mmCOMPUTE_PGM_LO - PACKET3_SET_SH_REG_START;
  1553. ib.ptr[ib.length_dw++] = lower_32_bits(gpu_addr);
  1554. ib.ptr[ib.length_dw++] = upper_32_bits(gpu_addr);
  1555. /* write dispatch packet */
  1556. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_DISPATCH_DIRECT, 3);
  1557. ib.ptr[ib.length_dw++] = 8; /* x */
  1558. ib.ptr[ib.length_dw++] = 1; /* y */
  1559. ib.ptr[ib.length_dw++] = 1; /* z */
  1560. ib.ptr[ib.length_dw++] =
  1561. REG_SET_FIELD(0, COMPUTE_DISPATCH_INITIATOR, COMPUTE_SHADER_EN, 1);
  1562. /* write CS partial flush packet */
  1563. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_EVENT_WRITE, 0);
  1564. ib.ptr[ib.length_dw++] = EVENT_TYPE(7) | EVENT_INDEX(4);
  1565. /* shedule the ib on the ring */
  1566. r = amdgpu_ib_schedule(ring, 1, &ib, NULL, NULL, &f);
  1567. if (r) {
  1568. DRM_ERROR("amdgpu: ib submit failed (%d).\n", r);
  1569. goto fail;
  1570. }
  1571. /* wait for the GPU to finish processing the IB */
  1572. r = fence_wait(f, false);
  1573. if (r) {
  1574. DRM_ERROR("amdgpu: fence wait failed (%d).\n", r);
  1575. goto fail;
  1576. }
  1577. tmp = REG_SET_FIELD(tmp, GB_EDC_MODE, DED_MODE, 2);
  1578. tmp = REG_SET_FIELD(tmp, GB_EDC_MODE, PROP_FED, 1);
  1579. WREG32(mmGB_EDC_MODE, tmp);
  1580. tmp = RREG32(mmCC_GC_EDC_CONFIG);
  1581. tmp = REG_SET_FIELD(tmp, CC_GC_EDC_CONFIG, DIS_EDC, 0) | 1;
  1582. WREG32(mmCC_GC_EDC_CONFIG, tmp);
  1583. /* read back registers to clear the counters */
  1584. for (i = 0; i < ARRAY_SIZE(sec_ded_counter_registers); i++)
  1585. RREG32(sec_ded_counter_registers[i]);
  1586. fail:
  1587. amdgpu_ib_free(adev, &ib, NULL);
  1588. fence_put(f);
  1589. return r;
  1590. }
  1591. static int gfx_v8_0_gpu_early_init(struct amdgpu_device *adev)
  1592. {
  1593. u32 gb_addr_config;
  1594. u32 mc_shared_chmap, mc_arb_ramcfg;
  1595. u32 dimm00_addr_map, dimm01_addr_map, dimm10_addr_map, dimm11_addr_map;
  1596. u32 tmp;
  1597. int ret;
  1598. switch (adev->asic_type) {
  1599. case CHIP_TOPAZ:
  1600. adev->gfx.config.max_shader_engines = 1;
  1601. adev->gfx.config.max_tile_pipes = 2;
  1602. adev->gfx.config.max_cu_per_sh = 6;
  1603. adev->gfx.config.max_sh_per_se = 1;
  1604. adev->gfx.config.max_backends_per_se = 2;
  1605. adev->gfx.config.max_texture_channel_caches = 2;
  1606. adev->gfx.config.max_gprs = 256;
  1607. adev->gfx.config.max_gs_threads = 32;
  1608. adev->gfx.config.max_hw_contexts = 8;
  1609. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1610. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1611. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1612. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1613. gb_addr_config = TOPAZ_GB_ADDR_CONFIG_GOLDEN;
  1614. break;
  1615. case CHIP_FIJI:
  1616. adev->gfx.config.max_shader_engines = 4;
  1617. adev->gfx.config.max_tile_pipes = 16;
  1618. adev->gfx.config.max_cu_per_sh = 16;
  1619. adev->gfx.config.max_sh_per_se = 1;
  1620. adev->gfx.config.max_backends_per_se = 4;
  1621. adev->gfx.config.max_texture_channel_caches = 16;
  1622. adev->gfx.config.max_gprs = 256;
  1623. adev->gfx.config.max_gs_threads = 32;
  1624. adev->gfx.config.max_hw_contexts = 8;
  1625. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1626. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1627. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1628. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1629. gb_addr_config = TONGA_GB_ADDR_CONFIG_GOLDEN;
  1630. break;
  1631. case CHIP_POLARIS11:
  1632. ret = amdgpu_atombios_get_gfx_info(adev);
  1633. if (ret)
  1634. return ret;
  1635. adev->gfx.config.max_gprs = 256;
  1636. adev->gfx.config.max_gs_threads = 32;
  1637. adev->gfx.config.max_hw_contexts = 8;
  1638. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1639. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1640. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1641. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1642. gb_addr_config = POLARIS11_GB_ADDR_CONFIG_GOLDEN;
  1643. break;
  1644. case CHIP_POLARIS10:
  1645. ret = amdgpu_atombios_get_gfx_info(adev);
  1646. if (ret)
  1647. return ret;
  1648. adev->gfx.config.max_gprs = 256;
  1649. adev->gfx.config.max_gs_threads = 32;
  1650. adev->gfx.config.max_hw_contexts = 8;
  1651. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1652. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1653. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1654. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1655. gb_addr_config = TONGA_GB_ADDR_CONFIG_GOLDEN;
  1656. break;
  1657. case CHIP_TONGA:
  1658. adev->gfx.config.max_shader_engines = 4;
  1659. adev->gfx.config.max_tile_pipes = 8;
  1660. adev->gfx.config.max_cu_per_sh = 8;
  1661. adev->gfx.config.max_sh_per_se = 1;
  1662. adev->gfx.config.max_backends_per_se = 2;
  1663. adev->gfx.config.max_texture_channel_caches = 8;
  1664. adev->gfx.config.max_gprs = 256;
  1665. adev->gfx.config.max_gs_threads = 32;
  1666. adev->gfx.config.max_hw_contexts = 8;
  1667. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1668. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1669. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1670. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1671. gb_addr_config = TONGA_GB_ADDR_CONFIG_GOLDEN;
  1672. break;
  1673. case CHIP_CARRIZO:
  1674. adev->gfx.config.max_shader_engines = 1;
  1675. adev->gfx.config.max_tile_pipes = 2;
  1676. adev->gfx.config.max_sh_per_se = 1;
  1677. adev->gfx.config.max_backends_per_se = 2;
  1678. switch (adev->pdev->revision) {
  1679. case 0xc4:
  1680. case 0x84:
  1681. case 0xc8:
  1682. case 0xcc:
  1683. case 0xe1:
  1684. case 0xe3:
  1685. /* B10 */
  1686. adev->gfx.config.max_cu_per_sh = 8;
  1687. break;
  1688. case 0xc5:
  1689. case 0x81:
  1690. case 0x85:
  1691. case 0xc9:
  1692. case 0xcd:
  1693. case 0xe2:
  1694. case 0xe4:
  1695. /* B8 */
  1696. adev->gfx.config.max_cu_per_sh = 6;
  1697. break;
  1698. case 0xc6:
  1699. case 0xca:
  1700. case 0xce:
  1701. case 0x88:
  1702. /* B6 */
  1703. adev->gfx.config.max_cu_per_sh = 6;
  1704. break;
  1705. case 0xc7:
  1706. case 0x87:
  1707. case 0xcb:
  1708. case 0xe5:
  1709. case 0x89:
  1710. default:
  1711. /* B4 */
  1712. adev->gfx.config.max_cu_per_sh = 4;
  1713. break;
  1714. }
  1715. adev->gfx.config.max_texture_channel_caches = 2;
  1716. adev->gfx.config.max_gprs = 256;
  1717. adev->gfx.config.max_gs_threads = 32;
  1718. adev->gfx.config.max_hw_contexts = 8;
  1719. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1720. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1721. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1722. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1723. gb_addr_config = CARRIZO_GB_ADDR_CONFIG_GOLDEN;
  1724. break;
  1725. case CHIP_STONEY:
  1726. adev->gfx.config.max_shader_engines = 1;
  1727. adev->gfx.config.max_tile_pipes = 2;
  1728. adev->gfx.config.max_sh_per_se = 1;
  1729. adev->gfx.config.max_backends_per_se = 1;
  1730. switch (adev->pdev->revision) {
  1731. case 0xc0:
  1732. case 0xc1:
  1733. case 0xc2:
  1734. case 0xc4:
  1735. case 0xc8:
  1736. case 0xc9:
  1737. adev->gfx.config.max_cu_per_sh = 3;
  1738. break;
  1739. case 0xd0:
  1740. case 0xd1:
  1741. case 0xd2:
  1742. default:
  1743. adev->gfx.config.max_cu_per_sh = 2;
  1744. break;
  1745. }
  1746. adev->gfx.config.max_texture_channel_caches = 2;
  1747. adev->gfx.config.max_gprs = 256;
  1748. adev->gfx.config.max_gs_threads = 16;
  1749. adev->gfx.config.max_hw_contexts = 8;
  1750. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1751. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1752. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1753. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1754. gb_addr_config = CARRIZO_GB_ADDR_CONFIG_GOLDEN;
  1755. break;
  1756. default:
  1757. adev->gfx.config.max_shader_engines = 2;
  1758. adev->gfx.config.max_tile_pipes = 4;
  1759. adev->gfx.config.max_cu_per_sh = 2;
  1760. adev->gfx.config.max_sh_per_se = 1;
  1761. adev->gfx.config.max_backends_per_se = 2;
  1762. adev->gfx.config.max_texture_channel_caches = 4;
  1763. adev->gfx.config.max_gprs = 256;
  1764. adev->gfx.config.max_gs_threads = 32;
  1765. adev->gfx.config.max_hw_contexts = 8;
  1766. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1767. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1768. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1769. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1770. gb_addr_config = TONGA_GB_ADDR_CONFIG_GOLDEN;
  1771. break;
  1772. }
  1773. mc_shared_chmap = RREG32(mmMC_SHARED_CHMAP);
  1774. adev->gfx.config.mc_arb_ramcfg = RREG32(mmMC_ARB_RAMCFG);
  1775. mc_arb_ramcfg = adev->gfx.config.mc_arb_ramcfg;
  1776. adev->gfx.config.num_tile_pipes = adev->gfx.config.max_tile_pipes;
  1777. adev->gfx.config.mem_max_burst_length_bytes = 256;
  1778. if (adev->flags & AMD_IS_APU) {
  1779. /* Get memory bank mapping mode. */
  1780. tmp = RREG32(mmMC_FUS_DRAM0_BANK_ADDR_MAPPING);
  1781. dimm00_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM0_BANK_ADDR_MAPPING, DIMM0ADDRMAP);
  1782. dimm01_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM0_BANK_ADDR_MAPPING, DIMM1ADDRMAP);
  1783. tmp = RREG32(mmMC_FUS_DRAM1_BANK_ADDR_MAPPING);
  1784. dimm10_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM1_BANK_ADDR_MAPPING, DIMM0ADDRMAP);
  1785. dimm11_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM1_BANK_ADDR_MAPPING, DIMM1ADDRMAP);
  1786. /* Validate settings in case only one DIMM installed. */
  1787. if ((dimm00_addr_map == 0) || (dimm00_addr_map == 3) || (dimm00_addr_map == 4) || (dimm00_addr_map > 12))
  1788. dimm00_addr_map = 0;
  1789. if ((dimm01_addr_map == 0) || (dimm01_addr_map == 3) || (dimm01_addr_map == 4) || (dimm01_addr_map > 12))
  1790. dimm01_addr_map = 0;
  1791. if ((dimm10_addr_map == 0) || (dimm10_addr_map == 3) || (dimm10_addr_map == 4) || (dimm10_addr_map > 12))
  1792. dimm10_addr_map = 0;
  1793. if ((dimm11_addr_map == 0) || (dimm11_addr_map == 3) || (dimm11_addr_map == 4) || (dimm11_addr_map > 12))
  1794. dimm11_addr_map = 0;
  1795. /* If DIMM Addr map is 8GB, ROW size should be 2KB. Otherwise 1KB. */
  1796. /* If ROW size(DIMM1) != ROW size(DMIMM0), ROW size should be larger one. */
  1797. if ((dimm00_addr_map == 11) || (dimm01_addr_map == 11) || (dimm10_addr_map == 11) || (dimm11_addr_map == 11))
  1798. adev->gfx.config.mem_row_size_in_kb = 2;
  1799. else
  1800. adev->gfx.config.mem_row_size_in_kb = 1;
  1801. } else {
  1802. tmp = REG_GET_FIELD(mc_arb_ramcfg, MC_ARB_RAMCFG, NOOFCOLS);
  1803. adev->gfx.config.mem_row_size_in_kb = (4 * (1 << (8 + tmp))) / 1024;
  1804. if (adev->gfx.config.mem_row_size_in_kb > 4)
  1805. adev->gfx.config.mem_row_size_in_kb = 4;
  1806. }
  1807. adev->gfx.config.shader_engine_tile_size = 32;
  1808. adev->gfx.config.num_gpus = 1;
  1809. adev->gfx.config.multi_gpu_tile_size = 64;
  1810. /* fix up row size */
  1811. switch (adev->gfx.config.mem_row_size_in_kb) {
  1812. case 1:
  1813. default:
  1814. gb_addr_config = REG_SET_FIELD(gb_addr_config, GB_ADDR_CONFIG, ROW_SIZE, 0);
  1815. break;
  1816. case 2:
  1817. gb_addr_config = REG_SET_FIELD(gb_addr_config, GB_ADDR_CONFIG, ROW_SIZE, 1);
  1818. break;
  1819. case 4:
  1820. gb_addr_config = REG_SET_FIELD(gb_addr_config, GB_ADDR_CONFIG, ROW_SIZE, 2);
  1821. break;
  1822. }
  1823. adev->gfx.config.gb_addr_config = gb_addr_config;
  1824. return 0;
  1825. }
  1826. static int gfx_v8_0_sw_init(void *handle)
  1827. {
  1828. int i, r;
  1829. struct amdgpu_ring *ring;
  1830. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1831. /* EOP Event */
  1832. r = amdgpu_irq_add_id(adev, 181, &adev->gfx.eop_irq);
  1833. if (r)
  1834. return r;
  1835. /* Privileged reg */
  1836. r = amdgpu_irq_add_id(adev, 184, &adev->gfx.priv_reg_irq);
  1837. if (r)
  1838. return r;
  1839. /* Privileged inst */
  1840. r = amdgpu_irq_add_id(adev, 185, &adev->gfx.priv_inst_irq);
  1841. if (r)
  1842. return r;
  1843. adev->gfx.gfx_current_status = AMDGPU_GFX_NORMAL_MODE;
  1844. gfx_v8_0_scratch_init(adev);
  1845. r = gfx_v8_0_init_microcode(adev);
  1846. if (r) {
  1847. DRM_ERROR("Failed to load gfx firmware!\n");
  1848. return r;
  1849. }
  1850. r = gfx_v8_0_rlc_init(adev);
  1851. if (r) {
  1852. DRM_ERROR("Failed to init rlc BOs!\n");
  1853. return r;
  1854. }
  1855. r = gfx_v8_0_mec_init(adev);
  1856. if (r) {
  1857. DRM_ERROR("Failed to init MEC BOs!\n");
  1858. return r;
  1859. }
  1860. /* set up the gfx ring */
  1861. for (i = 0; i < adev->gfx.num_gfx_rings; i++) {
  1862. ring = &adev->gfx.gfx_ring[i];
  1863. ring->ring_obj = NULL;
  1864. sprintf(ring->name, "gfx");
  1865. /* no gfx doorbells on iceland */
  1866. if (adev->asic_type != CHIP_TOPAZ) {
  1867. ring->use_doorbell = true;
  1868. ring->doorbell_index = AMDGPU_DOORBELL_GFX_RING0;
  1869. }
  1870. r = amdgpu_ring_init(adev, ring, 1024,
  1871. PACKET3(PACKET3_NOP, 0x3FFF), 0xf,
  1872. &adev->gfx.eop_irq, AMDGPU_CP_IRQ_GFX_EOP,
  1873. AMDGPU_RING_TYPE_GFX);
  1874. if (r)
  1875. return r;
  1876. }
  1877. /* set up the compute queues */
  1878. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  1879. unsigned irq_type;
  1880. /* max 32 queues per MEC */
  1881. if ((i >= 32) || (i >= AMDGPU_MAX_COMPUTE_RINGS)) {
  1882. DRM_ERROR("Too many (%d) compute rings!\n", i);
  1883. break;
  1884. }
  1885. ring = &adev->gfx.compute_ring[i];
  1886. ring->ring_obj = NULL;
  1887. ring->use_doorbell = true;
  1888. ring->doorbell_index = AMDGPU_DOORBELL_MEC_RING0 + i;
  1889. ring->me = 1; /* first MEC */
  1890. ring->pipe = i / 8;
  1891. ring->queue = i % 8;
  1892. sprintf(ring->name, "comp_%d.%d.%d", ring->me, ring->pipe, ring->queue);
  1893. irq_type = AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP + ring->pipe;
  1894. /* type-2 packets are deprecated on MEC, use type-3 instead */
  1895. r = amdgpu_ring_init(adev, ring, 1024,
  1896. PACKET3(PACKET3_NOP, 0x3FFF), 0xf,
  1897. &adev->gfx.eop_irq, irq_type,
  1898. AMDGPU_RING_TYPE_COMPUTE);
  1899. if (r)
  1900. return r;
  1901. }
  1902. /* reserve GDS, GWS and OA resource for gfx */
  1903. r = amdgpu_bo_create_kernel(adev, adev->gds.mem.gfx_partition_size,
  1904. PAGE_SIZE, AMDGPU_GEM_DOMAIN_GDS,
  1905. &adev->gds.gds_gfx_bo, NULL, NULL);
  1906. if (r)
  1907. return r;
  1908. r = amdgpu_bo_create_kernel(adev, adev->gds.gws.gfx_partition_size,
  1909. PAGE_SIZE, AMDGPU_GEM_DOMAIN_GWS,
  1910. &adev->gds.gws_gfx_bo, NULL, NULL);
  1911. if (r)
  1912. return r;
  1913. r = amdgpu_bo_create_kernel(adev, adev->gds.oa.gfx_partition_size,
  1914. PAGE_SIZE, AMDGPU_GEM_DOMAIN_OA,
  1915. &adev->gds.oa_gfx_bo, NULL, NULL);
  1916. if (r)
  1917. return r;
  1918. adev->gfx.ce_ram_size = 0x8000;
  1919. r = gfx_v8_0_gpu_early_init(adev);
  1920. if (r)
  1921. return r;
  1922. return 0;
  1923. }
  1924. static int gfx_v8_0_sw_fini(void *handle)
  1925. {
  1926. int i;
  1927. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1928. amdgpu_bo_free_kernel(&adev->gds.oa_gfx_bo, NULL, NULL);
  1929. amdgpu_bo_free_kernel(&adev->gds.gws_gfx_bo, NULL, NULL);
  1930. amdgpu_bo_free_kernel(&adev->gds.gds_gfx_bo, NULL, NULL);
  1931. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  1932. amdgpu_ring_fini(&adev->gfx.gfx_ring[i]);
  1933. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  1934. amdgpu_ring_fini(&adev->gfx.compute_ring[i]);
  1935. gfx_v8_0_mec_fini(adev);
  1936. gfx_v8_0_rlc_fini(adev);
  1937. gfx_v8_0_free_microcode(adev);
  1938. return 0;
  1939. }
  1940. static void gfx_v8_0_tiling_mode_table_init(struct amdgpu_device *adev)
  1941. {
  1942. uint32_t *modearray, *mod2array;
  1943. const u32 num_tile_mode_states = ARRAY_SIZE(adev->gfx.config.tile_mode_array);
  1944. const u32 num_secondary_tile_mode_states = ARRAY_SIZE(adev->gfx.config.macrotile_mode_array);
  1945. u32 reg_offset;
  1946. modearray = adev->gfx.config.tile_mode_array;
  1947. mod2array = adev->gfx.config.macrotile_mode_array;
  1948. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  1949. modearray[reg_offset] = 0;
  1950. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  1951. mod2array[reg_offset] = 0;
  1952. switch (adev->asic_type) {
  1953. case CHIP_TOPAZ:
  1954. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1955. PIPE_CONFIG(ADDR_SURF_P2) |
  1956. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  1957. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1958. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1959. PIPE_CONFIG(ADDR_SURF_P2) |
  1960. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  1961. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1962. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1963. PIPE_CONFIG(ADDR_SURF_P2) |
  1964. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  1965. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1966. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1967. PIPE_CONFIG(ADDR_SURF_P2) |
  1968. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  1969. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1970. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1971. PIPE_CONFIG(ADDR_SURF_P2) |
  1972. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  1973. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1974. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1975. PIPE_CONFIG(ADDR_SURF_P2) |
  1976. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  1977. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1978. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1979. PIPE_CONFIG(ADDR_SURF_P2) |
  1980. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  1981. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1982. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  1983. PIPE_CONFIG(ADDR_SURF_P2));
  1984. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1985. PIPE_CONFIG(ADDR_SURF_P2) |
  1986. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1987. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1988. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1989. PIPE_CONFIG(ADDR_SURF_P2) |
  1990. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1991. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1992. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1993. PIPE_CONFIG(ADDR_SURF_P2) |
  1994. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1995. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1996. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1997. PIPE_CONFIG(ADDR_SURF_P2) |
  1998. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1999. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2000. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2001. PIPE_CONFIG(ADDR_SURF_P2) |
  2002. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2003. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2004. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  2005. PIPE_CONFIG(ADDR_SURF_P2) |
  2006. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2007. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2008. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2009. PIPE_CONFIG(ADDR_SURF_P2) |
  2010. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2011. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2012. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2013. PIPE_CONFIG(ADDR_SURF_P2) |
  2014. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2015. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2016. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2017. PIPE_CONFIG(ADDR_SURF_P2) |
  2018. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2019. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2020. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2021. PIPE_CONFIG(ADDR_SURF_P2) |
  2022. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2023. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2024. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  2025. PIPE_CONFIG(ADDR_SURF_P2) |
  2026. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2027. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2028. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2029. PIPE_CONFIG(ADDR_SURF_P2) |
  2030. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2031. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2032. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2033. PIPE_CONFIG(ADDR_SURF_P2) |
  2034. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2035. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2036. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  2037. PIPE_CONFIG(ADDR_SURF_P2) |
  2038. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2039. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2040. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  2041. PIPE_CONFIG(ADDR_SURF_P2) |
  2042. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2043. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2044. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2045. PIPE_CONFIG(ADDR_SURF_P2) |
  2046. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2047. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2048. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2049. PIPE_CONFIG(ADDR_SURF_P2) |
  2050. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2051. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2052. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2053. PIPE_CONFIG(ADDR_SURF_P2) |
  2054. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2055. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2056. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  2057. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2058. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2059. NUM_BANKS(ADDR_SURF_8_BANK));
  2060. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  2061. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2062. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2063. NUM_BANKS(ADDR_SURF_8_BANK));
  2064. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2065. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2066. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2067. NUM_BANKS(ADDR_SURF_8_BANK));
  2068. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2069. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2070. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2071. NUM_BANKS(ADDR_SURF_8_BANK));
  2072. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2073. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2074. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2075. NUM_BANKS(ADDR_SURF_8_BANK));
  2076. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2077. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2078. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2079. NUM_BANKS(ADDR_SURF_8_BANK));
  2080. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2081. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2082. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2083. NUM_BANKS(ADDR_SURF_8_BANK));
  2084. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  2085. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2086. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2087. NUM_BANKS(ADDR_SURF_16_BANK));
  2088. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  2089. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2090. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2091. NUM_BANKS(ADDR_SURF_16_BANK));
  2092. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2093. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2094. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2095. NUM_BANKS(ADDR_SURF_16_BANK));
  2096. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2097. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2098. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2099. NUM_BANKS(ADDR_SURF_16_BANK));
  2100. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2101. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2102. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2103. NUM_BANKS(ADDR_SURF_16_BANK));
  2104. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2105. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2106. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2107. NUM_BANKS(ADDR_SURF_16_BANK));
  2108. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2109. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2110. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2111. NUM_BANKS(ADDR_SURF_8_BANK));
  2112. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2113. if (reg_offset != 7 && reg_offset != 12 && reg_offset != 17 &&
  2114. reg_offset != 23)
  2115. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  2116. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2117. if (reg_offset != 7)
  2118. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  2119. break;
  2120. case CHIP_FIJI:
  2121. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2122. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2123. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2124. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2125. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2126. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2127. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2128. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2129. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2130. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2131. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2132. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2133. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2134. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2135. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2136. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2137. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2138. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2139. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2140. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2141. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2142. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2143. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2144. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2145. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2146. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2147. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2148. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2149. modearray[7] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2150. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2151. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2152. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2153. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2154. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16));
  2155. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2156. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2157. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2158. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2159. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2160. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2161. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2162. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2163. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2164. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2165. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2166. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2167. modearray[12] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2168. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2169. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2170. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2171. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2172. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2173. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2174. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2175. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2176. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2177. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2178. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2179. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  2180. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2181. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2182. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2183. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2184. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2185. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2186. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2187. modearray[17] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2188. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2189. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2190. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2191. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2192. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2193. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2194. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2195. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2196. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2197. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2198. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2199. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2200. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2201. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2202. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2203. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  2204. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2205. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2206. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2207. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2208. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2209. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2210. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2211. modearray[23] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2212. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2213. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2214. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2215. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2216. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2217. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2218. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2219. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  2220. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2221. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2222. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2223. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  2224. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2225. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2226. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2227. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2228. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2229. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2230. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2231. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2232. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2233. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2234. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2235. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2236. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2237. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2238. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2239. modearray[30] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2240. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2241. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2242. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2243. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2244. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2245. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2246. NUM_BANKS(ADDR_SURF_8_BANK));
  2247. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2248. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2249. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2250. NUM_BANKS(ADDR_SURF_8_BANK));
  2251. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2252. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2253. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2254. NUM_BANKS(ADDR_SURF_8_BANK));
  2255. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2256. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2257. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2258. NUM_BANKS(ADDR_SURF_8_BANK));
  2259. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2260. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2261. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2262. NUM_BANKS(ADDR_SURF_8_BANK));
  2263. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2264. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2265. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2266. NUM_BANKS(ADDR_SURF_8_BANK));
  2267. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2268. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2269. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2270. NUM_BANKS(ADDR_SURF_8_BANK));
  2271. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2272. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2273. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2274. NUM_BANKS(ADDR_SURF_8_BANK));
  2275. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2276. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2277. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2278. NUM_BANKS(ADDR_SURF_8_BANK));
  2279. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2280. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2281. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2282. NUM_BANKS(ADDR_SURF_8_BANK));
  2283. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2284. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2285. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2286. NUM_BANKS(ADDR_SURF_8_BANK));
  2287. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2288. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2289. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2290. NUM_BANKS(ADDR_SURF_8_BANK));
  2291. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2292. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2293. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2294. NUM_BANKS(ADDR_SURF_8_BANK));
  2295. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2296. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2297. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2298. NUM_BANKS(ADDR_SURF_4_BANK));
  2299. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2300. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  2301. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2302. if (reg_offset != 7)
  2303. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  2304. break;
  2305. case CHIP_TONGA:
  2306. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2307. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2308. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2309. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2310. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2311. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2312. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2313. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2314. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2315. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2316. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2317. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2318. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2319. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2320. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2321. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2322. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2323. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2324. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2325. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2326. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2327. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2328. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2329. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2330. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2331. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2332. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2333. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2334. modearray[7] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2335. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2336. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2337. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2338. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2339. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16));
  2340. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2341. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2342. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2343. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2344. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2345. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2346. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2347. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2348. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2349. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2350. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2351. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2352. modearray[12] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2353. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2354. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2355. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2356. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2357. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2358. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2359. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2360. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2361. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2362. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2363. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2364. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  2365. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2366. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2367. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2368. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2369. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2370. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2371. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2372. modearray[17] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2373. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2374. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2375. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2376. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2377. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2378. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2379. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2380. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2381. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2382. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2383. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2384. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2385. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2386. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2387. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2388. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  2389. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2390. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2391. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2392. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2393. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2394. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2395. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2396. modearray[23] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2397. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2398. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2399. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2400. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2401. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2402. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2403. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2404. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  2405. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2406. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2407. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2408. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  2409. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2410. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2411. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2412. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2413. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2414. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2415. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2416. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2417. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2418. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2419. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2420. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2421. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2422. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2423. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2424. modearray[30] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2425. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2426. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2427. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2428. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2429. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2430. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2431. NUM_BANKS(ADDR_SURF_16_BANK));
  2432. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2433. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2434. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2435. NUM_BANKS(ADDR_SURF_16_BANK));
  2436. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2437. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2438. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2439. NUM_BANKS(ADDR_SURF_16_BANK));
  2440. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2441. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2442. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2443. NUM_BANKS(ADDR_SURF_16_BANK));
  2444. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2445. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2446. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2447. NUM_BANKS(ADDR_SURF_16_BANK));
  2448. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2449. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2450. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2451. NUM_BANKS(ADDR_SURF_16_BANK));
  2452. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2453. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2454. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2455. NUM_BANKS(ADDR_SURF_16_BANK));
  2456. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2457. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2458. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2459. NUM_BANKS(ADDR_SURF_16_BANK));
  2460. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2461. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2462. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2463. NUM_BANKS(ADDR_SURF_16_BANK));
  2464. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2465. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2466. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2467. NUM_BANKS(ADDR_SURF_16_BANK));
  2468. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2469. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2470. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2471. NUM_BANKS(ADDR_SURF_16_BANK));
  2472. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2473. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2474. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2475. NUM_BANKS(ADDR_SURF_8_BANK));
  2476. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2477. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2478. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2479. NUM_BANKS(ADDR_SURF_4_BANK));
  2480. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2481. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2482. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2483. NUM_BANKS(ADDR_SURF_4_BANK));
  2484. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2485. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  2486. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2487. if (reg_offset != 7)
  2488. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  2489. break;
  2490. case CHIP_POLARIS11:
  2491. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2492. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2493. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2494. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2495. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2496. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2497. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2498. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2499. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2500. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2501. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2502. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2503. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2504. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2505. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2506. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2507. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2508. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2509. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2510. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2511. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2512. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2513. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2514. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2515. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2516. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2517. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2518. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2519. modearray[7] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2520. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2521. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2522. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2523. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2524. PIPE_CONFIG(ADDR_SURF_P4_16x16));
  2525. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2526. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2527. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2528. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2529. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2530. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2531. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2532. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2533. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2534. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2535. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2536. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2537. modearray[12] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2538. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2539. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2540. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2541. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2542. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2543. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2544. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2545. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2546. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2547. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2548. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2549. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  2550. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2551. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2552. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2553. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2554. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2555. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2556. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2557. modearray[17] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2558. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2559. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2560. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2561. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2562. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2563. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2564. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2565. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2566. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2567. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2568. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2569. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2570. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2571. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2572. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2573. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  2574. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2575. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2576. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2577. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2578. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2579. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2580. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2581. modearray[23] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2582. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2583. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2584. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2585. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2586. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2587. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2588. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2589. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  2590. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2591. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2592. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2593. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  2594. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2595. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2596. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2597. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2598. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2599. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2600. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2601. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2602. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2603. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2604. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2605. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2606. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2607. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2608. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2609. modearray[30] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2610. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2611. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2612. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2613. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2614. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2615. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2616. NUM_BANKS(ADDR_SURF_16_BANK));
  2617. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2618. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2619. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2620. NUM_BANKS(ADDR_SURF_16_BANK));
  2621. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2622. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2623. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2624. NUM_BANKS(ADDR_SURF_16_BANK));
  2625. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2626. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2627. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2628. NUM_BANKS(ADDR_SURF_16_BANK));
  2629. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2630. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2631. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2632. NUM_BANKS(ADDR_SURF_16_BANK));
  2633. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2634. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2635. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2636. NUM_BANKS(ADDR_SURF_16_BANK));
  2637. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2638. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2639. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2640. NUM_BANKS(ADDR_SURF_16_BANK));
  2641. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2642. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2643. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2644. NUM_BANKS(ADDR_SURF_16_BANK));
  2645. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2646. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2647. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2648. NUM_BANKS(ADDR_SURF_16_BANK));
  2649. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2650. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2651. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2652. NUM_BANKS(ADDR_SURF_16_BANK));
  2653. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2654. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2655. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2656. NUM_BANKS(ADDR_SURF_16_BANK));
  2657. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2658. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2659. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2660. NUM_BANKS(ADDR_SURF_16_BANK));
  2661. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2662. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2663. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2664. NUM_BANKS(ADDR_SURF_8_BANK));
  2665. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2666. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2667. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2668. NUM_BANKS(ADDR_SURF_4_BANK));
  2669. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2670. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  2671. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2672. if (reg_offset != 7)
  2673. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  2674. break;
  2675. case CHIP_POLARIS10:
  2676. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2677. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2678. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2679. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2680. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2681. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2682. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2683. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2684. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2685. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2686. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2687. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2688. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2689. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2690. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2691. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2692. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2693. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2694. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2695. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2696. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2697. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2698. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2699. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2700. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2701. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2702. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2703. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2704. modearray[7] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2705. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2706. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2707. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2708. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2709. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16));
  2710. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2711. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2712. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2713. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2714. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2715. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2716. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2717. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2718. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2719. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2720. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2721. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2722. modearray[12] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2723. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2724. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2725. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2726. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2727. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2728. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2729. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2730. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2731. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2732. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2733. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2734. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  2735. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2736. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2737. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2738. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2739. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2740. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2741. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2742. modearray[17] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2743. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2744. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2745. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2746. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2747. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2748. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2749. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2750. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2751. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2752. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2753. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2754. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2755. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2756. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2757. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2758. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  2759. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2760. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2761. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2762. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2763. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2764. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2765. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2766. modearray[23] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2767. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2768. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2769. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2770. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2771. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2772. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2773. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2774. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  2775. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2776. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2777. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2778. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  2779. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2780. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2781. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2782. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2783. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2784. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2785. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2786. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2787. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2788. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2789. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2790. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2791. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2792. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2793. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2794. modearray[30] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2795. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2796. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2797. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2798. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2799. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2800. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2801. NUM_BANKS(ADDR_SURF_16_BANK));
  2802. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2803. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2804. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2805. NUM_BANKS(ADDR_SURF_16_BANK));
  2806. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2807. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2808. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2809. NUM_BANKS(ADDR_SURF_16_BANK));
  2810. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2811. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2812. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2813. NUM_BANKS(ADDR_SURF_16_BANK));
  2814. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2815. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2816. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2817. NUM_BANKS(ADDR_SURF_16_BANK));
  2818. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2819. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2820. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2821. NUM_BANKS(ADDR_SURF_16_BANK));
  2822. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2823. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2824. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2825. NUM_BANKS(ADDR_SURF_16_BANK));
  2826. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2827. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2828. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2829. NUM_BANKS(ADDR_SURF_16_BANK));
  2830. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2831. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2832. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2833. NUM_BANKS(ADDR_SURF_16_BANK));
  2834. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2835. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2836. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2837. NUM_BANKS(ADDR_SURF_16_BANK));
  2838. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2839. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2840. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2841. NUM_BANKS(ADDR_SURF_16_BANK));
  2842. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2843. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2844. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2845. NUM_BANKS(ADDR_SURF_8_BANK));
  2846. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2847. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2848. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2849. NUM_BANKS(ADDR_SURF_4_BANK));
  2850. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2851. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2852. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2853. NUM_BANKS(ADDR_SURF_4_BANK));
  2854. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2855. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  2856. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2857. if (reg_offset != 7)
  2858. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  2859. break;
  2860. case CHIP_STONEY:
  2861. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2862. PIPE_CONFIG(ADDR_SURF_P2) |
  2863. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2864. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2865. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2866. PIPE_CONFIG(ADDR_SURF_P2) |
  2867. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2868. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2869. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2870. PIPE_CONFIG(ADDR_SURF_P2) |
  2871. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2872. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2873. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2874. PIPE_CONFIG(ADDR_SURF_P2) |
  2875. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2876. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2877. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2878. PIPE_CONFIG(ADDR_SURF_P2) |
  2879. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2880. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2881. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2882. PIPE_CONFIG(ADDR_SURF_P2) |
  2883. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2884. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2885. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2886. PIPE_CONFIG(ADDR_SURF_P2) |
  2887. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2888. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2889. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2890. PIPE_CONFIG(ADDR_SURF_P2));
  2891. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2892. PIPE_CONFIG(ADDR_SURF_P2) |
  2893. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2894. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2895. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2896. PIPE_CONFIG(ADDR_SURF_P2) |
  2897. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2898. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2899. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2900. PIPE_CONFIG(ADDR_SURF_P2) |
  2901. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2902. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2903. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2904. PIPE_CONFIG(ADDR_SURF_P2) |
  2905. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2906. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2907. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2908. PIPE_CONFIG(ADDR_SURF_P2) |
  2909. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2910. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2911. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  2912. PIPE_CONFIG(ADDR_SURF_P2) |
  2913. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2914. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2915. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2916. PIPE_CONFIG(ADDR_SURF_P2) |
  2917. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2918. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2919. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2920. PIPE_CONFIG(ADDR_SURF_P2) |
  2921. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2922. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2923. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2924. PIPE_CONFIG(ADDR_SURF_P2) |
  2925. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2926. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2927. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2928. PIPE_CONFIG(ADDR_SURF_P2) |
  2929. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2930. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2931. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  2932. PIPE_CONFIG(ADDR_SURF_P2) |
  2933. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2934. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2935. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2936. PIPE_CONFIG(ADDR_SURF_P2) |
  2937. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2938. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2939. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2940. PIPE_CONFIG(ADDR_SURF_P2) |
  2941. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2942. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2943. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  2944. PIPE_CONFIG(ADDR_SURF_P2) |
  2945. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2946. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2947. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  2948. PIPE_CONFIG(ADDR_SURF_P2) |
  2949. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2950. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2951. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2952. PIPE_CONFIG(ADDR_SURF_P2) |
  2953. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2954. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2955. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2956. PIPE_CONFIG(ADDR_SURF_P2) |
  2957. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2958. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2959. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2960. PIPE_CONFIG(ADDR_SURF_P2) |
  2961. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2962. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2963. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2964. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2965. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2966. NUM_BANKS(ADDR_SURF_8_BANK));
  2967. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2968. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2969. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2970. NUM_BANKS(ADDR_SURF_8_BANK));
  2971. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2972. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2973. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2974. NUM_BANKS(ADDR_SURF_8_BANK));
  2975. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2976. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2977. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2978. NUM_BANKS(ADDR_SURF_8_BANK));
  2979. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2980. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2981. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2982. NUM_BANKS(ADDR_SURF_8_BANK));
  2983. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2984. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2985. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2986. NUM_BANKS(ADDR_SURF_8_BANK));
  2987. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2988. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2989. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2990. NUM_BANKS(ADDR_SURF_8_BANK));
  2991. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  2992. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2993. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2994. NUM_BANKS(ADDR_SURF_16_BANK));
  2995. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  2996. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2997. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2998. NUM_BANKS(ADDR_SURF_16_BANK));
  2999. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  3000. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  3001. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3002. NUM_BANKS(ADDR_SURF_16_BANK));
  3003. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  3004. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  3005. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3006. NUM_BANKS(ADDR_SURF_16_BANK));
  3007. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3008. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  3009. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3010. NUM_BANKS(ADDR_SURF_16_BANK));
  3011. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3012. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3013. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3014. NUM_BANKS(ADDR_SURF_16_BANK));
  3015. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3016. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3017. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3018. NUM_BANKS(ADDR_SURF_8_BANK));
  3019. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  3020. if (reg_offset != 7 && reg_offset != 12 && reg_offset != 17 &&
  3021. reg_offset != 23)
  3022. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  3023. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  3024. if (reg_offset != 7)
  3025. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  3026. break;
  3027. default:
  3028. dev_warn(adev->dev,
  3029. "Unknown chip type (%d) in function gfx_v8_0_tiling_mode_table_init() falling through to CHIP_CARRIZO\n",
  3030. adev->asic_type);
  3031. case CHIP_CARRIZO:
  3032. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3033. PIPE_CONFIG(ADDR_SURF_P2) |
  3034. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  3035. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3036. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3037. PIPE_CONFIG(ADDR_SURF_P2) |
  3038. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  3039. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3040. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3041. PIPE_CONFIG(ADDR_SURF_P2) |
  3042. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  3043. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3044. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3045. PIPE_CONFIG(ADDR_SURF_P2) |
  3046. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  3047. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3048. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3049. PIPE_CONFIG(ADDR_SURF_P2) |
  3050. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  3051. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3052. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  3053. PIPE_CONFIG(ADDR_SURF_P2) |
  3054. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  3055. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3056. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  3057. PIPE_CONFIG(ADDR_SURF_P2) |
  3058. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  3059. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3060. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  3061. PIPE_CONFIG(ADDR_SURF_P2));
  3062. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  3063. PIPE_CONFIG(ADDR_SURF_P2) |
  3064. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  3065. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3066. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3067. PIPE_CONFIG(ADDR_SURF_P2) |
  3068. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  3069. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3070. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  3071. PIPE_CONFIG(ADDR_SURF_P2) |
  3072. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  3073. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  3074. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  3075. PIPE_CONFIG(ADDR_SURF_P2) |
  3076. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3077. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3078. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3079. PIPE_CONFIG(ADDR_SURF_P2) |
  3080. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3081. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3082. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  3083. PIPE_CONFIG(ADDR_SURF_P2) |
  3084. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3085. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3086. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  3087. PIPE_CONFIG(ADDR_SURF_P2) |
  3088. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3089. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  3090. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  3091. PIPE_CONFIG(ADDR_SURF_P2) |
  3092. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3093. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3094. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  3095. PIPE_CONFIG(ADDR_SURF_P2) |
  3096. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3097. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3098. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  3099. PIPE_CONFIG(ADDR_SURF_P2) |
  3100. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3101. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3102. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  3103. PIPE_CONFIG(ADDR_SURF_P2) |
  3104. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3105. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3106. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  3107. PIPE_CONFIG(ADDR_SURF_P2) |
  3108. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3109. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3110. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  3111. PIPE_CONFIG(ADDR_SURF_P2) |
  3112. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3113. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3114. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  3115. PIPE_CONFIG(ADDR_SURF_P2) |
  3116. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3117. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3118. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  3119. PIPE_CONFIG(ADDR_SURF_P2) |
  3120. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3121. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3122. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  3123. PIPE_CONFIG(ADDR_SURF_P2) |
  3124. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  3125. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3126. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3127. PIPE_CONFIG(ADDR_SURF_P2) |
  3128. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  3129. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3130. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  3131. PIPE_CONFIG(ADDR_SURF_P2) |
  3132. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  3133. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  3134. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3135. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  3136. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3137. NUM_BANKS(ADDR_SURF_8_BANK));
  3138. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3139. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  3140. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3141. NUM_BANKS(ADDR_SURF_8_BANK));
  3142. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3143. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3144. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3145. NUM_BANKS(ADDR_SURF_8_BANK));
  3146. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3147. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3148. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3149. NUM_BANKS(ADDR_SURF_8_BANK));
  3150. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3151. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3152. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3153. NUM_BANKS(ADDR_SURF_8_BANK));
  3154. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3155. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3156. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3157. NUM_BANKS(ADDR_SURF_8_BANK));
  3158. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3159. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3160. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3161. NUM_BANKS(ADDR_SURF_8_BANK));
  3162. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  3163. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  3164. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3165. NUM_BANKS(ADDR_SURF_16_BANK));
  3166. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  3167. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  3168. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3169. NUM_BANKS(ADDR_SURF_16_BANK));
  3170. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  3171. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  3172. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3173. NUM_BANKS(ADDR_SURF_16_BANK));
  3174. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  3175. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  3176. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3177. NUM_BANKS(ADDR_SURF_16_BANK));
  3178. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3179. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  3180. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3181. NUM_BANKS(ADDR_SURF_16_BANK));
  3182. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3183. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3184. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3185. NUM_BANKS(ADDR_SURF_16_BANK));
  3186. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3187. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3188. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3189. NUM_BANKS(ADDR_SURF_8_BANK));
  3190. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  3191. if (reg_offset != 7 && reg_offset != 12 && reg_offset != 17 &&
  3192. reg_offset != 23)
  3193. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  3194. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  3195. if (reg_offset != 7)
  3196. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  3197. break;
  3198. }
  3199. }
  3200. static void gfx_v8_0_select_se_sh(struct amdgpu_device *adev,
  3201. u32 se_num, u32 sh_num, u32 instance)
  3202. {
  3203. u32 data;
  3204. if (instance == 0xffffffff)
  3205. data = REG_SET_FIELD(0, GRBM_GFX_INDEX, INSTANCE_BROADCAST_WRITES, 1);
  3206. else
  3207. data = REG_SET_FIELD(0, GRBM_GFX_INDEX, INSTANCE_INDEX, instance);
  3208. if (se_num == 0xffffffff)
  3209. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_BROADCAST_WRITES, 1);
  3210. else
  3211. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_INDEX, se_num);
  3212. if (sh_num == 0xffffffff)
  3213. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_BROADCAST_WRITES, 1);
  3214. else
  3215. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_INDEX, sh_num);
  3216. WREG32(mmGRBM_GFX_INDEX, data);
  3217. }
  3218. static u32 gfx_v8_0_create_bitmask(u32 bit_width)
  3219. {
  3220. return (u32)((1ULL << bit_width) - 1);
  3221. }
  3222. static u32 gfx_v8_0_get_rb_active_bitmap(struct amdgpu_device *adev)
  3223. {
  3224. u32 data, mask;
  3225. data = RREG32(mmCC_RB_BACKEND_DISABLE) |
  3226. RREG32(mmGC_USER_RB_BACKEND_DISABLE);
  3227. data = REG_GET_FIELD(data, GC_USER_RB_BACKEND_DISABLE, BACKEND_DISABLE);
  3228. mask = gfx_v8_0_create_bitmask(adev->gfx.config.max_backends_per_se /
  3229. adev->gfx.config.max_sh_per_se);
  3230. return (~data) & mask;
  3231. }
  3232. static void
  3233. gfx_v8_0_raster_config(struct amdgpu_device *adev, u32 *rconf, u32 *rconf1)
  3234. {
  3235. switch (adev->asic_type) {
  3236. case CHIP_FIJI:
  3237. *rconf |= RB_MAP_PKR0(2) | RB_MAP_PKR1(2) |
  3238. RB_XSEL2(1) | PKR_MAP(2) |
  3239. PKR_XSEL(1) | PKR_YSEL(1) |
  3240. SE_MAP(2) | SE_XSEL(2) | SE_YSEL(3);
  3241. *rconf1 |= SE_PAIR_MAP(2) | SE_PAIR_XSEL(3) |
  3242. SE_PAIR_YSEL(2);
  3243. break;
  3244. case CHIP_TONGA:
  3245. case CHIP_POLARIS10:
  3246. *rconf |= RB_MAP_PKR0(2) | RB_XSEL2(1) | SE_MAP(2) |
  3247. SE_XSEL(1) | SE_YSEL(1);
  3248. *rconf1 |= SE_PAIR_MAP(2) | SE_PAIR_XSEL(2) |
  3249. SE_PAIR_YSEL(2);
  3250. break;
  3251. case CHIP_TOPAZ:
  3252. case CHIP_CARRIZO:
  3253. *rconf |= RB_MAP_PKR0(2);
  3254. *rconf1 |= 0x0;
  3255. break;
  3256. case CHIP_POLARIS11:
  3257. *rconf |= RB_MAP_PKR0(2) | RB_XSEL2(1) | SE_MAP(2) |
  3258. SE_XSEL(1) | SE_YSEL(1);
  3259. *rconf1 |= 0x0;
  3260. break;
  3261. case CHIP_STONEY:
  3262. *rconf |= 0x0;
  3263. *rconf1 |= 0x0;
  3264. break;
  3265. default:
  3266. DRM_ERROR("unknown asic: 0x%x\n", adev->asic_type);
  3267. break;
  3268. }
  3269. }
  3270. static void
  3271. gfx_v8_0_write_harvested_raster_configs(struct amdgpu_device *adev,
  3272. u32 raster_config, u32 raster_config_1,
  3273. unsigned rb_mask, unsigned num_rb)
  3274. {
  3275. unsigned sh_per_se = max_t(unsigned, adev->gfx.config.max_sh_per_se, 1);
  3276. unsigned num_se = max_t(unsigned, adev->gfx.config.max_shader_engines, 1);
  3277. unsigned rb_per_pkr = min_t(unsigned, num_rb / num_se / sh_per_se, 2);
  3278. unsigned rb_per_se = num_rb / num_se;
  3279. unsigned se_mask[4];
  3280. unsigned se;
  3281. se_mask[0] = ((1 << rb_per_se) - 1) & rb_mask;
  3282. se_mask[1] = (se_mask[0] << rb_per_se) & rb_mask;
  3283. se_mask[2] = (se_mask[1] << rb_per_se) & rb_mask;
  3284. se_mask[3] = (se_mask[2] << rb_per_se) & rb_mask;
  3285. WARN_ON(!(num_se == 1 || num_se == 2 || num_se == 4));
  3286. WARN_ON(!(sh_per_se == 1 || sh_per_se == 2));
  3287. WARN_ON(!(rb_per_pkr == 1 || rb_per_pkr == 2));
  3288. if ((num_se > 2) && ((!se_mask[0] && !se_mask[1]) ||
  3289. (!se_mask[2] && !se_mask[3]))) {
  3290. raster_config_1 &= ~SE_PAIR_MAP_MASK;
  3291. if (!se_mask[0] && !se_mask[1]) {
  3292. raster_config_1 |=
  3293. SE_PAIR_MAP(RASTER_CONFIG_SE_PAIR_MAP_3);
  3294. } else {
  3295. raster_config_1 |=
  3296. SE_PAIR_MAP(RASTER_CONFIG_SE_PAIR_MAP_0);
  3297. }
  3298. }
  3299. for (se = 0; se < num_se; se++) {
  3300. unsigned raster_config_se = raster_config;
  3301. unsigned pkr0_mask = ((1 << rb_per_pkr) - 1) << (se * rb_per_se);
  3302. unsigned pkr1_mask = pkr0_mask << rb_per_pkr;
  3303. int idx = (se / 2) * 2;
  3304. if ((num_se > 1) && (!se_mask[idx] || !se_mask[idx + 1])) {
  3305. raster_config_se &= ~SE_MAP_MASK;
  3306. if (!se_mask[idx]) {
  3307. raster_config_se |= SE_MAP(RASTER_CONFIG_SE_MAP_3);
  3308. } else {
  3309. raster_config_se |= SE_MAP(RASTER_CONFIG_SE_MAP_0);
  3310. }
  3311. }
  3312. pkr0_mask &= rb_mask;
  3313. pkr1_mask &= rb_mask;
  3314. if (rb_per_se > 2 && (!pkr0_mask || !pkr1_mask)) {
  3315. raster_config_se &= ~PKR_MAP_MASK;
  3316. if (!pkr0_mask) {
  3317. raster_config_se |= PKR_MAP(RASTER_CONFIG_PKR_MAP_3);
  3318. } else {
  3319. raster_config_se |= PKR_MAP(RASTER_CONFIG_PKR_MAP_0);
  3320. }
  3321. }
  3322. if (rb_per_se >= 2) {
  3323. unsigned rb0_mask = 1 << (se * rb_per_se);
  3324. unsigned rb1_mask = rb0_mask << 1;
  3325. rb0_mask &= rb_mask;
  3326. rb1_mask &= rb_mask;
  3327. if (!rb0_mask || !rb1_mask) {
  3328. raster_config_se &= ~RB_MAP_PKR0_MASK;
  3329. if (!rb0_mask) {
  3330. raster_config_se |=
  3331. RB_MAP_PKR0(RASTER_CONFIG_RB_MAP_3);
  3332. } else {
  3333. raster_config_se |=
  3334. RB_MAP_PKR0(RASTER_CONFIG_RB_MAP_0);
  3335. }
  3336. }
  3337. if (rb_per_se > 2) {
  3338. rb0_mask = 1 << (se * rb_per_se + rb_per_pkr);
  3339. rb1_mask = rb0_mask << 1;
  3340. rb0_mask &= rb_mask;
  3341. rb1_mask &= rb_mask;
  3342. if (!rb0_mask || !rb1_mask) {
  3343. raster_config_se &= ~RB_MAP_PKR1_MASK;
  3344. if (!rb0_mask) {
  3345. raster_config_se |=
  3346. RB_MAP_PKR1(RASTER_CONFIG_RB_MAP_3);
  3347. } else {
  3348. raster_config_se |=
  3349. RB_MAP_PKR1(RASTER_CONFIG_RB_MAP_0);
  3350. }
  3351. }
  3352. }
  3353. }
  3354. /* GRBM_GFX_INDEX has a different offset on VI */
  3355. gfx_v8_0_select_se_sh(adev, se, 0xffffffff, 0xffffffff);
  3356. WREG32(mmPA_SC_RASTER_CONFIG, raster_config_se);
  3357. WREG32(mmPA_SC_RASTER_CONFIG_1, raster_config_1);
  3358. }
  3359. /* GRBM_GFX_INDEX has a different offset on VI */
  3360. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  3361. }
  3362. static void gfx_v8_0_setup_rb(struct amdgpu_device *adev)
  3363. {
  3364. int i, j;
  3365. u32 data;
  3366. u32 raster_config = 0, raster_config_1 = 0;
  3367. u32 active_rbs = 0;
  3368. u32 rb_bitmap_width_per_sh = adev->gfx.config.max_backends_per_se /
  3369. adev->gfx.config.max_sh_per_se;
  3370. unsigned num_rb_pipes;
  3371. mutex_lock(&adev->grbm_idx_mutex);
  3372. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  3373. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  3374. gfx_v8_0_select_se_sh(adev, i, j, 0xffffffff);
  3375. data = gfx_v8_0_get_rb_active_bitmap(adev);
  3376. active_rbs |= data << ((i * adev->gfx.config.max_sh_per_se + j) *
  3377. rb_bitmap_width_per_sh);
  3378. }
  3379. }
  3380. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  3381. adev->gfx.config.backend_enable_mask = active_rbs;
  3382. adev->gfx.config.num_rbs = hweight32(active_rbs);
  3383. num_rb_pipes = min_t(unsigned, adev->gfx.config.max_backends_per_se *
  3384. adev->gfx.config.max_shader_engines, 16);
  3385. gfx_v8_0_raster_config(adev, &raster_config, &raster_config_1);
  3386. if (!adev->gfx.config.backend_enable_mask ||
  3387. adev->gfx.config.num_rbs >= num_rb_pipes) {
  3388. WREG32(mmPA_SC_RASTER_CONFIG, raster_config);
  3389. WREG32(mmPA_SC_RASTER_CONFIG_1, raster_config_1);
  3390. } else {
  3391. gfx_v8_0_write_harvested_raster_configs(adev, raster_config, raster_config_1,
  3392. adev->gfx.config.backend_enable_mask,
  3393. num_rb_pipes);
  3394. }
  3395. mutex_unlock(&adev->grbm_idx_mutex);
  3396. }
  3397. /**
  3398. * gfx_v8_0_init_compute_vmid - gart enable
  3399. *
  3400. * @rdev: amdgpu_device pointer
  3401. *
  3402. * Initialize compute vmid sh_mem registers
  3403. *
  3404. */
  3405. #define DEFAULT_SH_MEM_BASES (0x6000)
  3406. #define FIRST_COMPUTE_VMID (8)
  3407. #define LAST_COMPUTE_VMID (16)
  3408. static void gfx_v8_0_init_compute_vmid(struct amdgpu_device *adev)
  3409. {
  3410. int i;
  3411. uint32_t sh_mem_config;
  3412. uint32_t sh_mem_bases;
  3413. /*
  3414. * Configure apertures:
  3415. * LDS: 0x60000000'00000000 - 0x60000001'00000000 (4GB)
  3416. * Scratch: 0x60000001'00000000 - 0x60000002'00000000 (4GB)
  3417. * GPUVM: 0x60010000'00000000 - 0x60020000'00000000 (1TB)
  3418. */
  3419. sh_mem_bases = DEFAULT_SH_MEM_BASES | (DEFAULT_SH_MEM_BASES << 16);
  3420. sh_mem_config = SH_MEM_ADDRESS_MODE_HSA64 <<
  3421. SH_MEM_CONFIG__ADDRESS_MODE__SHIFT |
  3422. SH_MEM_ALIGNMENT_MODE_UNALIGNED <<
  3423. SH_MEM_CONFIG__ALIGNMENT_MODE__SHIFT |
  3424. MTYPE_CC << SH_MEM_CONFIG__DEFAULT_MTYPE__SHIFT |
  3425. SH_MEM_CONFIG__PRIVATE_ATC_MASK;
  3426. mutex_lock(&adev->srbm_mutex);
  3427. for (i = FIRST_COMPUTE_VMID; i < LAST_COMPUTE_VMID; i++) {
  3428. vi_srbm_select(adev, 0, 0, 0, i);
  3429. /* CP and shaders */
  3430. WREG32(mmSH_MEM_CONFIG, sh_mem_config);
  3431. WREG32(mmSH_MEM_APE1_BASE, 1);
  3432. WREG32(mmSH_MEM_APE1_LIMIT, 0);
  3433. WREG32(mmSH_MEM_BASES, sh_mem_bases);
  3434. }
  3435. vi_srbm_select(adev, 0, 0, 0, 0);
  3436. mutex_unlock(&adev->srbm_mutex);
  3437. }
  3438. static void gfx_v8_0_gpu_init(struct amdgpu_device *adev)
  3439. {
  3440. u32 tmp;
  3441. int i;
  3442. WREG32_FIELD(GRBM_CNTL, READ_TIMEOUT, 0xFF);
  3443. WREG32(mmGB_ADDR_CONFIG, adev->gfx.config.gb_addr_config);
  3444. WREG32(mmHDP_ADDR_CONFIG, adev->gfx.config.gb_addr_config);
  3445. WREG32(mmDMIF_ADDR_CALC, adev->gfx.config.gb_addr_config);
  3446. gfx_v8_0_tiling_mode_table_init(adev);
  3447. gfx_v8_0_setup_rb(adev);
  3448. gfx_v8_0_get_cu_info(adev);
  3449. /* XXX SH_MEM regs */
  3450. /* where to put LDS, scratch, GPUVM in FSA64 space */
  3451. mutex_lock(&adev->srbm_mutex);
  3452. for (i = 0; i < 16; i++) {
  3453. vi_srbm_select(adev, 0, 0, 0, i);
  3454. /* CP and shaders */
  3455. if (i == 0) {
  3456. tmp = REG_SET_FIELD(0, SH_MEM_CONFIG, DEFAULT_MTYPE, MTYPE_UC);
  3457. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, APE1_MTYPE, MTYPE_UC);
  3458. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, ALIGNMENT_MODE,
  3459. SH_MEM_ALIGNMENT_MODE_UNALIGNED);
  3460. WREG32(mmSH_MEM_CONFIG, tmp);
  3461. } else {
  3462. tmp = REG_SET_FIELD(0, SH_MEM_CONFIG, DEFAULT_MTYPE, MTYPE_NC);
  3463. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, APE1_MTYPE, MTYPE_NC);
  3464. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, ALIGNMENT_MODE,
  3465. SH_MEM_ALIGNMENT_MODE_UNALIGNED);
  3466. WREG32(mmSH_MEM_CONFIG, tmp);
  3467. }
  3468. WREG32(mmSH_MEM_APE1_BASE, 1);
  3469. WREG32(mmSH_MEM_APE1_LIMIT, 0);
  3470. WREG32(mmSH_MEM_BASES, 0);
  3471. }
  3472. vi_srbm_select(adev, 0, 0, 0, 0);
  3473. mutex_unlock(&adev->srbm_mutex);
  3474. gfx_v8_0_init_compute_vmid(adev);
  3475. mutex_lock(&adev->grbm_idx_mutex);
  3476. /*
  3477. * making sure that the following register writes will be broadcasted
  3478. * to all the shaders
  3479. */
  3480. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  3481. WREG32(mmPA_SC_FIFO_SIZE,
  3482. (adev->gfx.config.sc_prim_fifo_size_frontend <<
  3483. PA_SC_FIFO_SIZE__SC_FRONTEND_PRIM_FIFO_SIZE__SHIFT) |
  3484. (adev->gfx.config.sc_prim_fifo_size_backend <<
  3485. PA_SC_FIFO_SIZE__SC_BACKEND_PRIM_FIFO_SIZE__SHIFT) |
  3486. (adev->gfx.config.sc_hiz_tile_fifo_size <<
  3487. PA_SC_FIFO_SIZE__SC_HIZ_TILE_FIFO_SIZE__SHIFT) |
  3488. (adev->gfx.config.sc_earlyz_tile_fifo_size <<
  3489. PA_SC_FIFO_SIZE__SC_EARLYZ_TILE_FIFO_SIZE__SHIFT));
  3490. mutex_unlock(&adev->grbm_idx_mutex);
  3491. }
  3492. static void gfx_v8_0_wait_for_rlc_serdes(struct amdgpu_device *adev)
  3493. {
  3494. u32 i, j, k;
  3495. u32 mask;
  3496. mutex_lock(&adev->grbm_idx_mutex);
  3497. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  3498. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  3499. gfx_v8_0_select_se_sh(adev, i, j, 0xffffffff);
  3500. for (k = 0; k < adev->usec_timeout; k++) {
  3501. if (RREG32(mmRLC_SERDES_CU_MASTER_BUSY) == 0)
  3502. break;
  3503. udelay(1);
  3504. }
  3505. }
  3506. }
  3507. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  3508. mutex_unlock(&adev->grbm_idx_mutex);
  3509. mask = RLC_SERDES_NONCU_MASTER_BUSY__SE_MASTER_BUSY_MASK |
  3510. RLC_SERDES_NONCU_MASTER_BUSY__GC_MASTER_BUSY_MASK |
  3511. RLC_SERDES_NONCU_MASTER_BUSY__TC0_MASTER_BUSY_MASK |
  3512. RLC_SERDES_NONCU_MASTER_BUSY__TC1_MASTER_BUSY_MASK;
  3513. for (k = 0; k < adev->usec_timeout; k++) {
  3514. if ((RREG32(mmRLC_SERDES_NONCU_MASTER_BUSY) & mask) == 0)
  3515. break;
  3516. udelay(1);
  3517. }
  3518. }
  3519. static void gfx_v8_0_enable_gui_idle_interrupt(struct amdgpu_device *adev,
  3520. bool enable)
  3521. {
  3522. u32 tmp = RREG32(mmCP_INT_CNTL_RING0);
  3523. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CNTX_BUSY_INT_ENABLE, enable ? 1 : 0);
  3524. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CNTX_EMPTY_INT_ENABLE, enable ? 1 : 0);
  3525. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CMP_BUSY_INT_ENABLE, enable ? 1 : 0);
  3526. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, GFX_IDLE_INT_ENABLE, enable ? 1 : 0);
  3527. WREG32(mmCP_INT_CNTL_RING0, tmp);
  3528. }
  3529. static void gfx_v8_0_init_csb(struct amdgpu_device *adev)
  3530. {
  3531. /* csib */
  3532. WREG32(mmRLC_CSIB_ADDR_HI,
  3533. adev->gfx.rlc.clear_state_gpu_addr >> 32);
  3534. WREG32(mmRLC_CSIB_ADDR_LO,
  3535. adev->gfx.rlc.clear_state_gpu_addr & 0xfffffffc);
  3536. WREG32(mmRLC_CSIB_LENGTH,
  3537. adev->gfx.rlc.clear_state_size);
  3538. }
  3539. static void gfx_v8_0_parse_ind_reg_list(int *register_list_format,
  3540. int ind_offset,
  3541. int list_size,
  3542. int *unique_indices,
  3543. int *indices_count,
  3544. int max_indices,
  3545. int *ind_start_offsets,
  3546. int *offset_count,
  3547. int max_offset)
  3548. {
  3549. int indices;
  3550. bool new_entry = true;
  3551. for (; ind_offset < list_size; ind_offset++) {
  3552. if (new_entry) {
  3553. new_entry = false;
  3554. ind_start_offsets[*offset_count] = ind_offset;
  3555. *offset_count = *offset_count + 1;
  3556. BUG_ON(*offset_count >= max_offset);
  3557. }
  3558. if (register_list_format[ind_offset] == 0xFFFFFFFF) {
  3559. new_entry = true;
  3560. continue;
  3561. }
  3562. ind_offset += 2;
  3563. /* look for the matching indice */
  3564. for (indices = 0;
  3565. indices < *indices_count;
  3566. indices++) {
  3567. if (unique_indices[indices] ==
  3568. register_list_format[ind_offset])
  3569. break;
  3570. }
  3571. if (indices >= *indices_count) {
  3572. unique_indices[*indices_count] =
  3573. register_list_format[ind_offset];
  3574. indices = *indices_count;
  3575. *indices_count = *indices_count + 1;
  3576. BUG_ON(*indices_count >= max_indices);
  3577. }
  3578. register_list_format[ind_offset] = indices;
  3579. }
  3580. }
  3581. static int gfx_v8_0_init_save_restore_list(struct amdgpu_device *adev)
  3582. {
  3583. int i, temp, data;
  3584. int unique_indices[] = {0, 0, 0, 0, 0, 0, 0, 0};
  3585. int indices_count = 0;
  3586. int indirect_start_offsets[] = {0, 0, 0, 0, 0, 0, 0, 0, 0, 0};
  3587. int offset_count = 0;
  3588. int list_size;
  3589. unsigned int *register_list_format =
  3590. kmalloc(adev->gfx.rlc.reg_list_format_size_bytes, GFP_KERNEL);
  3591. if (register_list_format == NULL)
  3592. return -ENOMEM;
  3593. memcpy(register_list_format, adev->gfx.rlc.register_list_format,
  3594. adev->gfx.rlc.reg_list_format_size_bytes);
  3595. gfx_v8_0_parse_ind_reg_list(register_list_format,
  3596. RLC_FormatDirectRegListLength,
  3597. adev->gfx.rlc.reg_list_format_size_bytes >> 2,
  3598. unique_indices,
  3599. &indices_count,
  3600. sizeof(unique_indices) / sizeof(int),
  3601. indirect_start_offsets,
  3602. &offset_count,
  3603. sizeof(indirect_start_offsets)/sizeof(int));
  3604. /* save and restore list */
  3605. WREG32_FIELD(RLC_SRM_CNTL, AUTO_INCR_ADDR, 1);
  3606. WREG32(mmRLC_SRM_ARAM_ADDR, 0);
  3607. for (i = 0; i < adev->gfx.rlc.reg_list_size_bytes >> 2; i++)
  3608. WREG32(mmRLC_SRM_ARAM_DATA, adev->gfx.rlc.register_restore[i]);
  3609. /* indirect list */
  3610. WREG32(mmRLC_GPM_SCRATCH_ADDR, adev->gfx.rlc.reg_list_format_start);
  3611. for (i = 0; i < adev->gfx.rlc.reg_list_format_size_bytes >> 2; i++)
  3612. WREG32(mmRLC_GPM_SCRATCH_DATA, register_list_format[i]);
  3613. list_size = adev->gfx.rlc.reg_list_size_bytes >> 2;
  3614. list_size = list_size >> 1;
  3615. WREG32(mmRLC_GPM_SCRATCH_ADDR, adev->gfx.rlc.reg_restore_list_size);
  3616. WREG32(mmRLC_GPM_SCRATCH_DATA, list_size);
  3617. /* starting offsets starts */
  3618. WREG32(mmRLC_GPM_SCRATCH_ADDR,
  3619. adev->gfx.rlc.starting_offsets_start);
  3620. for (i = 0; i < sizeof(indirect_start_offsets)/sizeof(int); i++)
  3621. WREG32(mmRLC_GPM_SCRATCH_DATA,
  3622. indirect_start_offsets[i]);
  3623. /* unique indices */
  3624. temp = mmRLC_SRM_INDEX_CNTL_ADDR_0;
  3625. data = mmRLC_SRM_INDEX_CNTL_DATA_0;
  3626. for (i = 0; i < sizeof(unique_indices) / sizeof(int); i++) {
  3627. amdgpu_mm_wreg(adev, temp + i, unique_indices[i] & 0x3FFFF, false);
  3628. amdgpu_mm_wreg(adev, data + i, unique_indices[i] >> 20, false);
  3629. }
  3630. kfree(register_list_format);
  3631. return 0;
  3632. }
  3633. static void gfx_v8_0_enable_save_restore_machine(struct amdgpu_device *adev)
  3634. {
  3635. WREG32_FIELD(RLC_SRM_CNTL, SRM_ENABLE, 1);
  3636. }
  3637. static void gfx_v8_0_init_power_gating(struct amdgpu_device *adev)
  3638. {
  3639. uint32_t data;
  3640. if (adev->pg_flags & (AMD_PG_SUPPORT_GFX_PG |
  3641. AMD_PG_SUPPORT_GFX_SMG |
  3642. AMD_PG_SUPPORT_GFX_DMG)) {
  3643. WREG32_FIELD(CP_RB_WPTR_POLL_CNTL, IDLE_POLL_COUNT, 0x60);
  3644. data = REG_SET_FIELD(0, RLC_PG_DELAY, POWER_UP_DELAY, 0x10);
  3645. data = REG_SET_FIELD(data, RLC_PG_DELAY, POWER_DOWN_DELAY, 0x10);
  3646. data = REG_SET_FIELD(data, RLC_PG_DELAY, CMD_PROPAGATE_DELAY, 0x10);
  3647. data = REG_SET_FIELD(data, RLC_PG_DELAY, MEM_SLEEP_DELAY, 0x10);
  3648. WREG32(mmRLC_PG_DELAY, data);
  3649. WREG32_FIELD(RLC_PG_DELAY_2, SERDES_CMD_DELAY, 0x3);
  3650. WREG32_FIELD(RLC_AUTO_PG_CTRL, GRBM_REG_SAVE_GFX_IDLE_THRESHOLD, 0x55f0);
  3651. }
  3652. }
  3653. static void cz_enable_sck_slow_down_on_power_up(struct amdgpu_device *adev,
  3654. bool enable)
  3655. {
  3656. WREG32_FIELD(RLC_PG_CNTL, SMU_CLK_SLOWDOWN_ON_PU_ENABLE, enable ? 1 : 0);
  3657. }
  3658. static void cz_enable_sck_slow_down_on_power_down(struct amdgpu_device *adev,
  3659. bool enable)
  3660. {
  3661. WREG32_FIELD(RLC_PG_CNTL, SMU_CLK_SLOWDOWN_ON_PD_ENABLE, enable ? 1 : 0);
  3662. }
  3663. static void cz_enable_cp_power_gating(struct amdgpu_device *adev, bool enable)
  3664. {
  3665. WREG32_FIELD(RLC_PG_CNTL, CP_PG_DISABLE, enable ? 1 : 0);
  3666. }
  3667. static void gfx_v8_0_init_pg(struct amdgpu_device *adev)
  3668. {
  3669. if (adev->pg_flags & (AMD_PG_SUPPORT_GFX_PG |
  3670. AMD_PG_SUPPORT_GFX_SMG |
  3671. AMD_PG_SUPPORT_GFX_DMG |
  3672. AMD_PG_SUPPORT_CP |
  3673. AMD_PG_SUPPORT_GDS |
  3674. AMD_PG_SUPPORT_RLC_SMU_HS)) {
  3675. gfx_v8_0_init_csb(adev);
  3676. gfx_v8_0_init_save_restore_list(adev);
  3677. gfx_v8_0_enable_save_restore_machine(adev);
  3678. if ((adev->asic_type == CHIP_CARRIZO) ||
  3679. (adev->asic_type == CHIP_STONEY)) {
  3680. WREG32(mmRLC_JUMP_TABLE_RESTORE, adev->gfx.rlc.cp_table_gpu_addr >> 8);
  3681. gfx_v8_0_init_power_gating(adev);
  3682. WREG32(mmRLC_PG_ALWAYS_ON_CU_MASK, adev->gfx.cu_info.ao_cu_mask);
  3683. if (adev->pg_flags & AMD_PG_SUPPORT_RLC_SMU_HS) {
  3684. cz_enable_sck_slow_down_on_power_up(adev, true);
  3685. cz_enable_sck_slow_down_on_power_down(adev, true);
  3686. } else {
  3687. cz_enable_sck_slow_down_on_power_up(adev, false);
  3688. cz_enable_sck_slow_down_on_power_down(adev, false);
  3689. }
  3690. if (adev->pg_flags & AMD_PG_SUPPORT_CP)
  3691. cz_enable_cp_power_gating(adev, true);
  3692. else
  3693. cz_enable_cp_power_gating(adev, false);
  3694. } else if (adev->asic_type == CHIP_POLARIS11) {
  3695. gfx_v8_0_init_power_gating(adev);
  3696. }
  3697. }
  3698. }
  3699. static void gfx_v8_0_rlc_stop(struct amdgpu_device *adev)
  3700. {
  3701. WREG32_FIELD(RLC_CNTL, RLC_ENABLE_F32, 0);
  3702. gfx_v8_0_enable_gui_idle_interrupt(adev, false);
  3703. gfx_v8_0_wait_for_rlc_serdes(adev);
  3704. }
  3705. static void gfx_v8_0_rlc_reset(struct amdgpu_device *adev)
  3706. {
  3707. WREG32_FIELD(GRBM_SOFT_RESET, SOFT_RESET_RLC, 1);
  3708. udelay(50);
  3709. WREG32_FIELD(GRBM_SOFT_RESET, SOFT_RESET_RLC, 0);
  3710. udelay(50);
  3711. }
  3712. static void gfx_v8_0_rlc_start(struct amdgpu_device *adev)
  3713. {
  3714. WREG32_FIELD(RLC_CNTL, RLC_ENABLE_F32, 1);
  3715. /* carrizo do enable cp interrupt after cp inited */
  3716. if (!(adev->flags & AMD_IS_APU))
  3717. gfx_v8_0_enable_gui_idle_interrupt(adev, true);
  3718. udelay(50);
  3719. }
  3720. static int gfx_v8_0_rlc_load_microcode(struct amdgpu_device *adev)
  3721. {
  3722. const struct rlc_firmware_header_v2_0 *hdr;
  3723. const __le32 *fw_data;
  3724. unsigned i, fw_size;
  3725. if (!adev->gfx.rlc_fw)
  3726. return -EINVAL;
  3727. hdr = (const struct rlc_firmware_header_v2_0 *)adev->gfx.rlc_fw->data;
  3728. amdgpu_ucode_print_rlc_hdr(&hdr->header);
  3729. fw_data = (const __le32 *)(adev->gfx.rlc_fw->data +
  3730. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  3731. fw_size = le32_to_cpu(hdr->header.ucode_size_bytes) / 4;
  3732. WREG32(mmRLC_GPM_UCODE_ADDR, 0);
  3733. for (i = 0; i < fw_size; i++)
  3734. WREG32(mmRLC_GPM_UCODE_DATA, le32_to_cpup(fw_data++));
  3735. WREG32(mmRLC_GPM_UCODE_ADDR, adev->gfx.rlc_fw_version);
  3736. return 0;
  3737. }
  3738. static int gfx_v8_0_rlc_resume(struct amdgpu_device *adev)
  3739. {
  3740. int r;
  3741. u32 tmp;
  3742. gfx_v8_0_rlc_stop(adev);
  3743. /* disable CG */
  3744. tmp = RREG32(mmRLC_CGCG_CGLS_CTRL);
  3745. tmp &= ~(RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK |
  3746. RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK);
  3747. WREG32(mmRLC_CGCG_CGLS_CTRL, tmp);
  3748. if (adev->asic_type == CHIP_POLARIS11 ||
  3749. adev->asic_type == CHIP_POLARIS10) {
  3750. tmp = RREG32(mmRLC_CGCG_CGLS_CTRL_3D);
  3751. tmp &= ~0x3;
  3752. WREG32(mmRLC_CGCG_CGLS_CTRL_3D, tmp);
  3753. }
  3754. /* disable PG */
  3755. WREG32(mmRLC_PG_CNTL, 0);
  3756. gfx_v8_0_rlc_reset(adev);
  3757. gfx_v8_0_init_pg(adev);
  3758. if (!adev->pp_enabled) {
  3759. if (!adev->firmware.smu_load) {
  3760. /* legacy rlc firmware loading */
  3761. r = gfx_v8_0_rlc_load_microcode(adev);
  3762. if (r)
  3763. return r;
  3764. } else {
  3765. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  3766. AMDGPU_UCODE_ID_RLC_G);
  3767. if (r)
  3768. return -EINVAL;
  3769. }
  3770. }
  3771. gfx_v8_0_rlc_start(adev);
  3772. return 0;
  3773. }
  3774. static void gfx_v8_0_cp_gfx_enable(struct amdgpu_device *adev, bool enable)
  3775. {
  3776. int i;
  3777. u32 tmp = RREG32(mmCP_ME_CNTL);
  3778. if (enable) {
  3779. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, ME_HALT, 0);
  3780. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, PFP_HALT, 0);
  3781. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, CE_HALT, 0);
  3782. } else {
  3783. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, ME_HALT, 1);
  3784. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, PFP_HALT, 1);
  3785. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, CE_HALT, 1);
  3786. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  3787. adev->gfx.gfx_ring[i].ready = false;
  3788. }
  3789. WREG32(mmCP_ME_CNTL, tmp);
  3790. udelay(50);
  3791. }
  3792. static int gfx_v8_0_cp_gfx_load_microcode(struct amdgpu_device *adev)
  3793. {
  3794. const struct gfx_firmware_header_v1_0 *pfp_hdr;
  3795. const struct gfx_firmware_header_v1_0 *ce_hdr;
  3796. const struct gfx_firmware_header_v1_0 *me_hdr;
  3797. const __le32 *fw_data;
  3798. unsigned i, fw_size;
  3799. if (!adev->gfx.me_fw || !adev->gfx.pfp_fw || !adev->gfx.ce_fw)
  3800. return -EINVAL;
  3801. pfp_hdr = (const struct gfx_firmware_header_v1_0 *)
  3802. adev->gfx.pfp_fw->data;
  3803. ce_hdr = (const struct gfx_firmware_header_v1_0 *)
  3804. adev->gfx.ce_fw->data;
  3805. me_hdr = (const struct gfx_firmware_header_v1_0 *)
  3806. adev->gfx.me_fw->data;
  3807. amdgpu_ucode_print_gfx_hdr(&pfp_hdr->header);
  3808. amdgpu_ucode_print_gfx_hdr(&ce_hdr->header);
  3809. amdgpu_ucode_print_gfx_hdr(&me_hdr->header);
  3810. gfx_v8_0_cp_gfx_enable(adev, false);
  3811. /* PFP */
  3812. fw_data = (const __le32 *)
  3813. (adev->gfx.pfp_fw->data +
  3814. le32_to_cpu(pfp_hdr->header.ucode_array_offset_bytes));
  3815. fw_size = le32_to_cpu(pfp_hdr->header.ucode_size_bytes) / 4;
  3816. WREG32(mmCP_PFP_UCODE_ADDR, 0);
  3817. for (i = 0; i < fw_size; i++)
  3818. WREG32(mmCP_PFP_UCODE_DATA, le32_to_cpup(fw_data++));
  3819. WREG32(mmCP_PFP_UCODE_ADDR, adev->gfx.pfp_fw_version);
  3820. /* CE */
  3821. fw_data = (const __le32 *)
  3822. (adev->gfx.ce_fw->data +
  3823. le32_to_cpu(ce_hdr->header.ucode_array_offset_bytes));
  3824. fw_size = le32_to_cpu(ce_hdr->header.ucode_size_bytes) / 4;
  3825. WREG32(mmCP_CE_UCODE_ADDR, 0);
  3826. for (i = 0; i < fw_size; i++)
  3827. WREG32(mmCP_CE_UCODE_DATA, le32_to_cpup(fw_data++));
  3828. WREG32(mmCP_CE_UCODE_ADDR, adev->gfx.ce_fw_version);
  3829. /* ME */
  3830. fw_data = (const __le32 *)
  3831. (adev->gfx.me_fw->data +
  3832. le32_to_cpu(me_hdr->header.ucode_array_offset_bytes));
  3833. fw_size = le32_to_cpu(me_hdr->header.ucode_size_bytes) / 4;
  3834. WREG32(mmCP_ME_RAM_WADDR, 0);
  3835. for (i = 0; i < fw_size; i++)
  3836. WREG32(mmCP_ME_RAM_DATA, le32_to_cpup(fw_data++));
  3837. WREG32(mmCP_ME_RAM_WADDR, adev->gfx.me_fw_version);
  3838. return 0;
  3839. }
  3840. static u32 gfx_v8_0_get_csb_size(struct amdgpu_device *adev)
  3841. {
  3842. u32 count = 0;
  3843. const struct cs_section_def *sect = NULL;
  3844. const struct cs_extent_def *ext = NULL;
  3845. /* begin clear state */
  3846. count += 2;
  3847. /* context control state */
  3848. count += 3;
  3849. for (sect = vi_cs_data; sect->section != NULL; ++sect) {
  3850. for (ext = sect->section; ext->extent != NULL; ++ext) {
  3851. if (sect->id == SECT_CONTEXT)
  3852. count += 2 + ext->reg_count;
  3853. else
  3854. return 0;
  3855. }
  3856. }
  3857. /* pa_sc_raster_config/pa_sc_raster_config1 */
  3858. count += 4;
  3859. /* end clear state */
  3860. count += 2;
  3861. /* clear state */
  3862. count += 2;
  3863. return count;
  3864. }
  3865. static int gfx_v8_0_cp_gfx_start(struct amdgpu_device *adev)
  3866. {
  3867. struct amdgpu_ring *ring = &adev->gfx.gfx_ring[0];
  3868. const struct cs_section_def *sect = NULL;
  3869. const struct cs_extent_def *ext = NULL;
  3870. int r, i;
  3871. /* init the CP */
  3872. WREG32(mmCP_MAX_CONTEXT, adev->gfx.config.max_hw_contexts - 1);
  3873. WREG32(mmCP_ENDIAN_SWAP, 0);
  3874. WREG32(mmCP_DEVICE_ID, 1);
  3875. gfx_v8_0_cp_gfx_enable(adev, true);
  3876. r = amdgpu_ring_alloc(ring, gfx_v8_0_get_csb_size(adev) + 4);
  3877. if (r) {
  3878. DRM_ERROR("amdgpu: cp failed to lock ring (%d).\n", r);
  3879. return r;
  3880. }
  3881. /* clear state buffer */
  3882. amdgpu_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  3883. amdgpu_ring_write(ring, PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  3884. amdgpu_ring_write(ring, PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  3885. amdgpu_ring_write(ring, 0x80000000);
  3886. amdgpu_ring_write(ring, 0x80000000);
  3887. for (sect = vi_cs_data; sect->section != NULL; ++sect) {
  3888. for (ext = sect->section; ext->extent != NULL; ++ext) {
  3889. if (sect->id == SECT_CONTEXT) {
  3890. amdgpu_ring_write(ring,
  3891. PACKET3(PACKET3_SET_CONTEXT_REG,
  3892. ext->reg_count));
  3893. amdgpu_ring_write(ring,
  3894. ext->reg_index - PACKET3_SET_CONTEXT_REG_START);
  3895. for (i = 0; i < ext->reg_count; i++)
  3896. amdgpu_ring_write(ring, ext->extent[i]);
  3897. }
  3898. }
  3899. }
  3900. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 2));
  3901. amdgpu_ring_write(ring, mmPA_SC_RASTER_CONFIG - PACKET3_SET_CONTEXT_REG_START);
  3902. switch (adev->asic_type) {
  3903. case CHIP_TONGA:
  3904. case CHIP_POLARIS10:
  3905. amdgpu_ring_write(ring, 0x16000012);
  3906. amdgpu_ring_write(ring, 0x0000002A);
  3907. break;
  3908. case CHIP_POLARIS11:
  3909. amdgpu_ring_write(ring, 0x16000012);
  3910. amdgpu_ring_write(ring, 0x00000000);
  3911. break;
  3912. case CHIP_FIJI:
  3913. amdgpu_ring_write(ring, 0x3a00161a);
  3914. amdgpu_ring_write(ring, 0x0000002e);
  3915. break;
  3916. case CHIP_CARRIZO:
  3917. amdgpu_ring_write(ring, 0x00000002);
  3918. amdgpu_ring_write(ring, 0x00000000);
  3919. break;
  3920. case CHIP_TOPAZ:
  3921. amdgpu_ring_write(ring, adev->gfx.config.num_rbs == 1 ?
  3922. 0x00000000 : 0x00000002);
  3923. amdgpu_ring_write(ring, 0x00000000);
  3924. break;
  3925. case CHIP_STONEY:
  3926. amdgpu_ring_write(ring, 0x00000000);
  3927. amdgpu_ring_write(ring, 0x00000000);
  3928. break;
  3929. default:
  3930. BUG();
  3931. }
  3932. amdgpu_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  3933. amdgpu_ring_write(ring, PACKET3_PREAMBLE_END_CLEAR_STATE);
  3934. amdgpu_ring_write(ring, PACKET3(PACKET3_CLEAR_STATE, 0));
  3935. amdgpu_ring_write(ring, 0);
  3936. /* init the CE partitions */
  3937. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_BASE, 2));
  3938. amdgpu_ring_write(ring, PACKET3_BASE_INDEX(CE_PARTITION_BASE));
  3939. amdgpu_ring_write(ring, 0x8000);
  3940. amdgpu_ring_write(ring, 0x8000);
  3941. amdgpu_ring_commit(ring);
  3942. return 0;
  3943. }
  3944. static int gfx_v8_0_cp_gfx_resume(struct amdgpu_device *adev)
  3945. {
  3946. struct amdgpu_ring *ring;
  3947. u32 tmp;
  3948. u32 rb_bufsz;
  3949. u64 rb_addr, rptr_addr;
  3950. int r;
  3951. /* Set the write pointer delay */
  3952. WREG32(mmCP_RB_WPTR_DELAY, 0);
  3953. /* set the RB to use vmid 0 */
  3954. WREG32(mmCP_RB_VMID, 0);
  3955. /* Set ring buffer size */
  3956. ring = &adev->gfx.gfx_ring[0];
  3957. rb_bufsz = order_base_2(ring->ring_size / 8);
  3958. tmp = REG_SET_FIELD(0, CP_RB0_CNTL, RB_BUFSZ, rb_bufsz);
  3959. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, RB_BLKSZ, rb_bufsz - 2);
  3960. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, MTYPE, 3);
  3961. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, MIN_IB_AVAILSZ, 1);
  3962. #ifdef __BIG_ENDIAN
  3963. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, BUF_SWAP, 1);
  3964. #endif
  3965. WREG32(mmCP_RB0_CNTL, tmp);
  3966. /* Initialize the ring buffer's read and write pointers */
  3967. WREG32(mmCP_RB0_CNTL, tmp | CP_RB0_CNTL__RB_RPTR_WR_ENA_MASK);
  3968. ring->wptr = 0;
  3969. WREG32(mmCP_RB0_WPTR, ring->wptr);
  3970. /* set the wb address wether it's enabled or not */
  3971. rptr_addr = adev->wb.gpu_addr + (ring->rptr_offs * 4);
  3972. WREG32(mmCP_RB0_RPTR_ADDR, lower_32_bits(rptr_addr));
  3973. WREG32(mmCP_RB0_RPTR_ADDR_HI, upper_32_bits(rptr_addr) & 0xFF);
  3974. mdelay(1);
  3975. WREG32(mmCP_RB0_CNTL, tmp);
  3976. rb_addr = ring->gpu_addr >> 8;
  3977. WREG32(mmCP_RB0_BASE, rb_addr);
  3978. WREG32(mmCP_RB0_BASE_HI, upper_32_bits(rb_addr));
  3979. /* no gfx doorbells on iceland */
  3980. if (adev->asic_type != CHIP_TOPAZ) {
  3981. tmp = RREG32(mmCP_RB_DOORBELL_CONTROL);
  3982. if (ring->use_doorbell) {
  3983. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  3984. DOORBELL_OFFSET, ring->doorbell_index);
  3985. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  3986. DOORBELL_HIT, 0);
  3987. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  3988. DOORBELL_EN, 1);
  3989. } else {
  3990. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  3991. DOORBELL_EN, 0);
  3992. }
  3993. WREG32(mmCP_RB_DOORBELL_CONTROL, tmp);
  3994. if (adev->asic_type == CHIP_TONGA) {
  3995. tmp = REG_SET_FIELD(0, CP_RB_DOORBELL_RANGE_LOWER,
  3996. DOORBELL_RANGE_LOWER,
  3997. AMDGPU_DOORBELL_GFX_RING0);
  3998. WREG32(mmCP_RB_DOORBELL_RANGE_LOWER, tmp);
  3999. WREG32(mmCP_RB_DOORBELL_RANGE_UPPER,
  4000. CP_RB_DOORBELL_RANGE_UPPER__DOORBELL_RANGE_UPPER_MASK);
  4001. }
  4002. }
  4003. /* start the ring */
  4004. gfx_v8_0_cp_gfx_start(adev);
  4005. ring->ready = true;
  4006. r = amdgpu_ring_test_ring(ring);
  4007. if (r)
  4008. ring->ready = false;
  4009. return r;
  4010. }
  4011. static void gfx_v8_0_cp_compute_enable(struct amdgpu_device *adev, bool enable)
  4012. {
  4013. int i;
  4014. if (enable) {
  4015. WREG32(mmCP_MEC_CNTL, 0);
  4016. } else {
  4017. WREG32(mmCP_MEC_CNTL, (CP_MEC_CNTL__MEC_ME1_HALT_MASK | CP_MEC_CNTL__MEC_ME2_HALT_MASK));
  4018. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  4019. adev->gfx.compute_ring[i].ready = false;
  4020. }
  4021. udelay(50);
  4022. }
  4023. static int gfx_v8_0_cp_compute_load_microcode(struct amdgpu_device *adev)
  4024. {
  4025. const struct gfx_firmware_header_v1_0 *mec_hdr;
  4026. const __le32 *fw_data;
  4027. unsigned i, fw_size;
  4028. if (!adev->gfx.mec_fw)
  4029. return -EINVAL;
  4030. gfx_v8_0_cp_compute_enable(adev, false);
  4031. mec_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  4032. amdgpu_ucode_print_gfx_hdr(&mec_hdr->header);
  4033. fw_data = (const __le32 *)
  4034. (adev->gfx.mec_fw->data +
  4035. le32_to_cpu(mec_hdr->header.ucode_array_offset_bytes));
  4036. fw_size = le32_to_cpu(mec_hdr->header.ucode_size_bytes) / 4;
  4037. /* MEC1 */
  4038. WREG32(mmCP_MEC_ME1_UCODE_ADDR, 0);
  4039. for (i = 0; i < fw_size; i++)
  4040. WREG32(mmCP_MEC_ME1_UCODE_DATA, le32_to_cpup(fw_data+i));
  4041. WREG32(mmCP_MEC_ME1_UCODE_ADDR, adev->gfx.mec_fw_version);
  4042. /* Loading MEC2 firmware is only necessary if MEC2 should run different microcode than MEC1. */
  4043. if (adev->gfx.mec2_fw) {
  4044. const struct gfx_firmware_header_v1_0 *mec2_hdr;
  4045. mec2_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec2_fw->data;
  4046. amdgpu_ucode_print_gfx_hdr(&mec2_hdr->header);
  4047. fw_data = (const __le32 *)
  4048. (adev->gfx.mec2_fw->data +
  4049. le32_to_cpu(mec2_hdr->header.ucode_array_offset_bytes));
  4050. fw_size = le32_to_cpu(mec2_hdr->header.ucode_size_bytes) / 4;
  4051. WREG32(mmCP_MEC_ME2_UCODE_ADDR, 0);
  4052. for (i = 0; i < fw_size; i++)
  4053. WREG32(mmCP_MEC_ME2_UCODE_DATA, le32_to_cpup(fw_data+i));
  4054. WREG32(mmCP_MEC_ME2_UCODE_ADDR, adev->gfx.mec2_fw_version);
  4055. }
  4056. return 0;
  4057. }
  4058. struct vi_mqd {
  4059. uint32_t header; /* ordinal0 */
  4060. uint32_t compute_dispatch_initiator; /* ordinal1 */
  4061. uint32_t compute_dim_x; /* ordinal2 */
  4062. uint32_t compute_dim_y; /* ordinal3 */
  4063. uint32_t compute_dim_z; /* ordinal4 */
  4064. uint32_t compute_start_x; /* ordinal5 */
  4065. uint32_t compute_start_y; /* ordinal6 */
  4066. uint32_t compute_start_z; /* ordinal7 */
  4067. uint32_t compute_num_thread_x; /* ordinal8 */
  4068. uint32_t compute_num_thread_y; /* ordinal9 */
  4069. uint32_t compute_num_thread_z; /* ordinal10 */
  4070. uint32_t compute_pipelinestat_enable; /* ordinal11 */
  4071. uint32_t compute_perfcount_enable; /* ordinal12 */
  4072. uint32_t compute_pgm_lo; /* ordinal13 */
  4073. uint32_t compute_pgm_hi; /* ordinal14 */
  4074. uint32_t compute_tba_lo; /* ordinal15 */
  4075. uint32_t compute_tba_hi; /* ordinal16 */
  4076. uint32_t compute_tma_lo; /* ordinal17 */
  4077. uint32_t compute_tma_hi; /* ordinal18 */
  4078. uint32_t compute_pgm_rsrc1; /* ordinal19 */
  4079. uint32_t compute_pgm_rsrc2; /* ordinal20 */
  4080. uint32_t compute_vmid; /* ordinal21 */
  4081. uint32_t compute_resource_limits; /* ordinal22 */
  4082. uint32_t compute_static_thread_mgmt_se0; /* ordinal23 */
  4083. uint32_t compute_static_thread_mgmt_se1; /* ordinal24 */
  4084. uint32_t compute_tmpring_size; /* ordinal25 */
  4085. uint32_t compute_static_thread_mgmt_se2; /* ordinal26 */
  4086. uint32_t compute_static_thread_mgmt_se3; /* ordinal27 */
  4087. uint32_t compute_restart_x; /* ordinal28 */
  4088. uint32_t compute_restart_y; /* ordinal29 */
  4089. uint32_t compute_restart_z; /* ordinal30 */
  4090. uint32_t compute_thread_trace_enable; /* ordinal31 */
  4091. uint32_t compute_misc_reserved; /* ordinal32 */
  4092. uint32_t compute_dispatch_id; /* ordinal33 */
  4093. uint32_t compute_threadgroup_id; /* ordinal34 */
  4094. uint32_t compute_relaunch; /* ordinal35 */
  4095. uint32_t compute_wave_restore_addr_lo; /* ordinal36 */
  4096. uint32_t compute_wave_restore_addr_hi; /* ordinal37 */
  4097. uint32_t compute_wave_restore_control; /* ordinal38 */
  4098. uint32_t reserved9; /* ordinal39 */
  4099. uint32_t reserved10; /* ordinal40 */
  4100. uint32_t reserved11; /* ordinal41 */
  4101. uint32_t reserved12; /* ordinal42 */
  4102. uint32_t reserved13; /* ordinal43 */
  4103. uint32_t reserved14; /* ordinal44 */
  4104. uint32_t reserved15; /* ordinal45 */
  4105. uint32_t reserved16; /* ordinal46 */
  4106. uint32_t reserved17; /* ordinal47 */
  4107. uint32_t reserved18; /* ordinal48 */
  4108. uint32_t reserved19; /* ordinal49 */
  4109. uint32_t reserved20; /* ordinal50 */
  4110. uint32_t reserved21; /* ordinal51 */
  4111. uint32_t reserved22; /* ordinal52 */
  4112. uint32_t reserved23; /* ordinal53 */
  4113. uint32_t reserved24; /* ordinal54 */
  4114. uint32_t reserved25; /* ordinal55 */
  4115. uint32_t reserved26; /* ordinal56 */
  4116. uint32_t reserved27; /* ordinal57 */
  4117. uint32_t reserved28; /* ordinal58 */
  4118. uint32_t reserved29; /* ordinal59 */
  4119. uint32_t reserved30; /* ordinal60 */
  4120. uint32_t reserved31; /* ordinal61 */
  4121. uint32_t reserved32; /* ordinal62 */
  4122. uint32_t reserved33; /* ordinal63 */
  4123. uint32_t reserved34; /* ordinal64 */
  4124. uint32_t compute_user_data_0; /* ordinal65 */
  4125. uint32_t compute_user_data_1; /* ordinal66 */
  4126. uint32_t compute_user_data_2; /* ordinal67 */
  4127. uint32_t compute_user_data_3; /* ordinal68 */
  4128. uint32_t compute_user_data_4; /* ordinal69 */
  4129. uint32_t compute_user_data_5; /* ordinal70 */
  4130. uint32_t compute_user_data_6; /* ordinal71 */
  4131. uint32_t compute_user_data_7; /* ordinal72 */
  4132. uint32_t compute_user_data_8; /* ordinal73 */
  4133. uint32_t compute_user_data_9; /* ordinal74 */
  4134. uint32_t compute_user_data_10; /* ordinal75 */
  4135. uint32_t compute_user_data_11; /* ordinal76 */
  4136. uint32_t compute_user_data_12; /* ordinal77 */
  4137. uint32_t compute_user_data_13; /* ordinal78 */
  4138. uint32_t compute_user_data_14; /* ordinal79 */
  4139. uint32_t compute_user_data_15; /* ordinal80 */
  4140. uint32_t cp_compute_csinvoc_count_lo; /* ordinal81 */
  4141. uint32_t cp_compute_csinvoc_count_hi; /* ordinal82 */
  4142. uint32_t reserved35; /* ordinal83 */
  4143. uint32_t reserved36; /* ordinal84 */
  4144. uint32_t reserved37; /* ordinal85 */
  4145. uint32_t cp_mqd_query_time_lo; /* ordinal86 */
  4146. uint32_t cp_mqd_query_time_hi; /* ordinal87 */
  4147. uint32_t cp_mqd_connect_start_time_lo; /* ordinal88 */
  4148. uint32_t cp_mqd_connect_start_time_hi; /* ordinal89 */
  4149. uint32_t cp_mqd_connect_end_time_lo; /* ordinal90 */
  4150. uint32_t cp_mqd_connect_end_time_hi; /* ordinal91 */
  4151. uint32_t cp_mqd_connect_end_wf_count; /* ordinal92 */
  4152. uint32_t cp_mqd_connect_end_pq_rptr; /* ordinal93 */
  4153. uint32_t cp_mqd_connect_end_pq_wptr; /* ordinal94 */
  4154. uint32_t cp_mqd_connect_end_ib_rptr; /* ordinal95 */
  4155. uint32_t reserved38; /* ordinal96 */
  4156. uint32_t reserved39; /* ordinal97 */
  4157. uint32_t cp_mqd_save_start_time_lo; /* ordinal98 */
  4158. uint32_t cp_mqd_save_start_time_hi; /* ordinal99 */
  4159. uint32_t cp_mqd_save_end_time_lo; /* ordinal100 */
  4160. uint32_t cp_mqd_save_end_time_hi; /* ordinal101 */
  4161. uint32_t cp_mqd_restore_start_time_lo; /* ordinal102 */
  4162. uint32_t cp_mqd_restore_start_time_hi; /* ordinal103 */
  4163. uint32_t cp_mqd_restore_end_time_lo; /* ordinal104 */
  4164. uint32_t cp_mqd_restore_end_time_hi; /* ordinal105 */
  4165. uint32_t reserved40; /* ordinal106 */
  4166. uint32_t reserved41; /* ordinal107 */
  4167. uint32_t gds_cs_ctxsw_cnt0; /* ordinal108 */
  4168. uint32_t gds_cs_ctxsw_cnt1; /* ordinal109 */
  4169. uint32_t gds_cs_ctxsw_cnt2; /* ordinal110 */
  4170. uint32_t gds_cs_ctxsw_cnt3; /* ordinal111 */
  4171. uint32_t reserved42; /* ordinal112 */
  4172. uint32_t reserved43; /* ordinal113 */
  4173. uint32_t cp_pq_exe_status_lo; /* ordinal114 */
  4174. uint32_t cp_pq_exe_status_hi; /* ordinal115 */
  4175. uint32_t cp_packet_id_lo; /* ordinal116 */
  4176. uint32_t cp_packet_id_hi; /* ordinal117 */
  4177. uint32_t cp_packet_exe_status_lo; /* ordinal118 */
  4178. uint32_t cp_packet_exe_status_hi; /* ordinal119 */
  4179. uint32_t gds_save_base_addr_lo; /* ordinal120 */
  4180. uint32_t gds_save_base_addr_hi; /* ordinal121 */
  4181. uint32_t gds_save_mask_lo; /* ordinal122 */
  4182. uint32_t gds_save_mask_hi; /* ordinal123 */
  4183. uint32_t ctx_save_base_addr_lo; /* ordinal124 */
  4184. uint32_t ctx_save_base_addr_hi; /* ordinal125 */
  4185. uint32_t reserved44; /* ordinal126 */
  4186. uint32_t reserved45; /* ordinal127 */
  4187. uint32_t cp_mqd_base_addr_lo; /* ordinal128 */
  4188. uint32_t cp_mqd_base_addr_hi; /* ordinal129 */
  4189. uint32_t cp_hqd_active; /* ordinal130 */
  4190. uint32_t cp_hqd_vmid; /* ordinal131 */
  4191. uint32_t cp_hqd_persistent_state; /* ordinal132 */
  4192. uint32_t cp_hqd_pipe_priority; /* ordinal133 */
  4193. uint32_t cp_hqd_queue_priority; /* ordinal134 */
  4194. uint32_t cp_hqd_quantum; /* ordinal135 */
  4195. uint32_t cp_hqd_pq_base_lo; /* ordinal136 */
  4196. uint32_t cp_hqd_pq_base_hi; /* ordinal137 */
  4197. uint32_t cp_hqd_pq_rptr; /* ordinal138 */
  4198. uint32_t cp_hqd_pq_rptr_report_addr_lo; /* ordinal139 */
  4199. uint32_t cp_hqd_pq_rptr_report_addr_hi; /* ordinal140 */
  4200. uint32_t cp_hqd_pq_wptr_poll_addr; /* ordinal141 */
  4201. uint32_t cp_hqd_pq_wptr_poll_addr_hi; /* ordinal142 */
  4202. uint32_t cp_hqd_pq_doorbell_control; /* ordinal143 */
  4203. uint32_t cp_hqd_pq_wptr; /* ordinal144 */
  4204. uint32_t cp_hqd_pq_control; /* ordinal145 */
  4205. uint32_t cp_hqd_ib_base_addr_lo; /* ordinal146 */
  4206. uint32_t cp_hqd_ib_base_addr_hi; /* ordinal147 */
  4207. uint32_t cp_hqd_ib_rptr; /* ordinal148 */
  4208. uint32_t cp_hqd_ib_control; /* ordinal149 */
  4209. uint32_t cp_hqd_iq_timer; /* ordinal150 */
  4210. uint32_t cp_hqd_iq_rptr; /* ordinal151 */
  4211. uint32_t cp_hqd_dequeue_request; /* ordinal152 */
  4212. uint32_t cp_hqd_dma_offload; /* ordinal153 */
  4213. uint32_t cp_hqd_sema_cmd; /* ordinal154 */
  4214. uint32_t cp_hqd_msg_type; /* ordinal155 */
  4215. uint32_t cp_hqd_atomic0_preop_lo; /* ordinal156 */
  4216. uint32_t cp_hqd_atomic0_preop_hi; /* ordinal157 */
  4217. uint32_t cp_hqd_atomic1_preop_lo; /* ordinal158 */
  4218. uint32_t cp_hqd_atomic1_preop_hi; /* ordinal159 */
  4219. uint32_t cp_hqd_hq_status0; /* ordinal160 */
  4220. uint32_t cp_hqd_hq_control0; /* ordinal161 */
  4221. uint32_t cp_mqd_control; /* ordinal162 */
  4222. uint32_t cp_hqd_hq_status1; /* ordinal163 */
  4223. uint32_t cp_hqd_hq_control1; /* ordinal164 */
  4224. uint32_t cp_hqd_eop_base_addr_lo; /* ordinal165 */
  4225. uint32_t cp_hqd_eop_base_addr_hi; /* ordinal166 */
  4226. uint32_t cp_hqd_eop_control; /* ordinal167 */
  4227. uint32_t cp_hqd_eop_rptr; /* ordinal168 */
  4228. uint32_t cp_hqd_eop_wptr; /* ordinal169 */
  4229. uint32_t cp_hqd_eop_done_events; /* ordinal170 */
  4230. uint32_t cp_hqd_ctx_save_base_addr_lo; /* ordinal171 */
  4231. uint32_t cp_hqd_ctx_save_base_addr_hi; /* ordinal172 */
  4232. uint32_t cp_hqd_ctx_save_control; /* ordinal173 */
  4233. uint32_t cp_hqd_cntl_stack_offset; /* ordinal174 */
  4234. uint32_t cp_hqd_cntl_stack_size; /* ordinal175 */
  4235. uint32_t cp_hqd_wg_state_offset; /* ordinal176 */
  4236. uint32_t cp_hqd_ctx_save_size; /* ordinal177 */
  4237. uint32_t cp_hqd_gds_resource_state; /* ordinal178 */
  4238. uint32_t cp_hqd_error; /* ordinal179 */
  4239. uint32_t cp_hqd_eop_wptr_mem; /* ordinal180 */
  4240. uint32_t cp_hqd_eop_dones; /* ordinal181 */
  4241. uint32_t reserved46; /* ordinal182 */
  4242. uint32_t reserved47; /* ordinal183 */
  4243. uint32_t reserved48; /* ordinal184 */
  4244. uint32_t reserved49; /* ordinal185 */
  4245. uint32_t reserved50; /* ordinal186 */
  4246. uint32_t reserved51; /* ordinal187 */
  4247. uint32_t reserved52; /* ordinal188 */
  4248. uint32_t reserved53; /* ordinal189 */
  4249. uint32_t reserved54; /* ordinal190 */
  4250. uint32_t reserved55; /* ordinal191 */
  4251. uint32_t iqtimer_pkt_header; /* ordinal192 */
  4252. uint32_t iqtimer_pkt_dw0; /* ordinal193 */
  4253. uint32_t iqtimer_pkt_dw1; /* ordinal194 */
  4254. uint32_t iqtimer_pkt_dw2; /* ordinal195 */
  4255. uint32_t iqtimer_pkt_dw3; /* ordinal196 */
  4256. uint32_t iqtimer_pkt_dw4; /* ordinal197 */
  4257. uint32_t iqtimer_pkt_dw5; /* ordinal198 */
  4258. uint32_t iqtimer_pkt_dw6; /* ordinal199 */
  4259. uint32_t iqtimer_pkt_dw7; /* ordinal200 */
  4260. uint32_t iqtimer_pkt_dw8; /* ordinal201 */
  4261. uint32_t iqtimer_pkt_dw9; /* ordinal202 */
  4262. uint32_t iqtimer_pkt_dw10; /* ordinal203 */
  4263. uint32_t iqtimer_pkt_dw11; /* ordinal204 */
  4264. uint32_t iqtimer_pkt_dw12; /* ordinal205 */
  4265. uint32_t iqtimer_pkt_dw13; /* ordinal206 */
  4266. uint32_t iqtimer_pkt_dw14; /* ordinal207 */
  4267. uint32_t iqtimer_pkt_dw15; /* ordinal208 */
  4268. uint32_t iqtimer_pkt_dw16; /* ordinal209 */
  4269. uint32_t iqtimer_pkt_dw17; /* ordinal210 */
  4270. uint32_t iqtimer_pkt_dw18; /* ordinal211 */
  4271. uint32_t iqtimer_pkt_dw19; /* ordinal212 */
  4272. uint32_t iqtimer_pkt_dw20; /* ordinal213 */
  4273. uint32_t iqtimer_pkt_dw21; /* ordinal214 */
  4274. uint32_t iqtimer_pkt_dw22; /* ordinal215 */
  4275. uint32_t iqtimer_pkt_dw23; /* ordinal216 */
  4276. uint32_t iqtimer_pkt_dw24; /* ordinal217 */
  4277. uint32_t iqtimer_pkt_dw25; /* ordinal218 */
  4278. uint32_t iqtimer_pkt_dw26; /* ordinal219 */
  4279. uint32_t iqtimer_pkt_dw27; /* ordinal220 */
  4280. uint32_t iqtimer_pkt_dw28; /* ordinal221 */
  4281. uint32_t iqtimer_pkt_dw29; /* ordinal222 */
  4282. uint32_t iqtimer_pkt_dw30; /* ordinal223 */
  4283. uint32_t iqtimer_pkt_dw31; /* ordinal224 */
  4284. uint32_t reserved56; /* ordinal225 */
  4285. uint32_t reserved57; /* ordinal226 */
  4286. uint32_t reserved58; /* ordinal227 */
  4287. uint32_t set_resources_header; /* ordinal228 */
  4288. uint32_t set_resources_dw1; /* ordinal229 */
  4289. uint32_t set_resources_dw2; /* ordinal230 */
  4290. uint32_t set_resources_dw3; /* ordinal231 */
  4291. uint32_t set_resources_dw4; /* ordinal232 */
  4292. uint32_t set_resources_dw5; /* ordinal233 */
  4293. uint32_t set_resources_dw6; /* ordinal234 */
  4294. uint32_t set_resources_dw7; /* ordinal235 */
  4295. uint32_t reserved59; /* ordinal236 */
  4296. uint32_t reserved60; /* ordinal237 */
  4297. uint32_t reserved61; /* ordinal238 */
  4298. uint32_t reserved62; /* ordinal239 */
  4299. uint32_t reserved63; /* ordinal240 */
  4300. uint32_t reserved64; /* ordinal241 */
  4301. uint32_t reserved65; /* ordinal242 */
  4302. uint32_t reserved66; /* ordinal243 */
  4303. uint32_t reserved67; /* ordinal244 */
  4304. uint32_t reserved68; /* ordinal245 */
  4305. uint32_t reserved69; /* ordinal246 */
  4306. uint32_t reserved70; /* ordinal247 */
  4307. uint32_t reserved71; /* ordinal248 */
  4308. uint32_t reserved72; /* ordinal249 */
  4309. uint32_t reserved73; /* ordinal250 */
  4310. uint32_t reserved74; /* ordinal251 */
  4311. uint32_t reserved75; /* ordinal252 */
  4312. uint32_t reserved76; /* ordinal253 */
  4313. uint32_t reserved77; /* ordinal254 */
  4314. uint32_t reserved78; /* ordinal255 */
  4315. uint32_t reserved_t[256]; /* Reserve 256 dword buffer used by ucode */
  4316. };
  4317. static void gfx_v8_0_cp_compute_fini(struct amdgpu_device *adev)
  4318. {
  4319. int i, r;
  4320. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  4321. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  4322. if (ring->mqd_obj) {
  4323. r = amdgpu_bo_reserve(ring->mqd_obj, false);
  4324. if (unlikely(r != 0))
  4325. dev_warn(adev->dev, "(%d) reserve MQD bo failed\n", r);
  4326. amdgpu_bo_unpin(ring->mqd_obj);
  4327. amdgpu_bo_unreserve(ring->mqd_obj);
  4328. amdgpu_bo_unref(&ring->mqd_obj);
  4329. ring->mqd_obj = NULL;
  4330. }
  4331. }
  4332. }
  4333. static int gfx_v8_0_cp_compute_resume(struct amdgpu_device *adev)
  4334. {
  4335. int r, i, j;
  4336. u32 tmp;
  4337. bool use_doorbell = true;
  4338. u64 hqd_gpu_addr;
  4339. u64 mqd_gpu_addr;
  4340. u64 eop_gpu_addr;
  4341. u64 wb_gpu_addr;
  4342. u32 *buf;
  4343. struct vi_mqd *mqd;
  4344. /* init the pipes */
  4345. mutex_lock(&adev->srbm_mutex);
  4346. for (i = 0; i < (adev->gfx.mec.num_pipe * adev->gfx.mec.num_mec); i++) {
  4347. int me = (i < 4) ? 1 : 2;
  4348. int pipe = (i < 4) ? i : (i - 4);
  4349. eop_gpu_addr = adev->gfx.mec.hpd_eop_gpu_addr + (i * MEC_HPD_SIZE);
  4350. eop_gpu_addr >>= 8;
  4351. vi_srbm_select(adev, me, pipe, 0, 0);
  4352. /* write the EOP addr */
  4353. WREG32(mmCP_HQD_EOP_BASE_ADDR, eop_gpu_addr);
  4354. WREG32(mmCP_HQD_EOP_BASE_ADDR_HI, upper_32_bits(eop_gpu_addr));
  4355. /* set the VMID assigned */
  4356. WREG32(mmCP_HQD_VMID, 0);
  4357. /* set the EOP size, register value is 2^(EOP_SIZE+1) dwords */
  4358. tmp = RREG32(mmCP_HQD_EOP_CONTROL);
  4359. tmp = REG_SET_FIELD(tmp, CP_HQD_EOP_CONTROL, EOP_SIZE,
  4360. (order_base_2(MEC_HPD_SIZE / 4) - 1));
  4361. WREG32(mmCP_HQD_EOP_CONTROL, tmp);
  4362. }
  4363. vi_srbm_select(adev, 0, 0, 0, 0);
  4364. mutex_unlock(&adev->srbm_mutex);
  4365. /* init the queues. Just two for now. */
  4366. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  4367. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  4368. if (ring->mqd_obj == NULL) {
  4369. r = amdgpu_bo_create(adev,
  4370. sizeof(struct vi_mqd),
  4371. PAGE_SIZE, true,
  4372. AMDGPU_GEM_DOMAIN_GTT, 0, NULL,
  4373. NULL, &ring->mqd_obj);
  4374. if (r) {
  4375. dev_warn(adev->dev, "(%d) create MQD bo failed\n", r);
  4376. return r;
  4377. }
  4378. }
  4379. r = amdgpu_bo_reserve(ring->mqd_obj, false);
  4380. if (unlikely(r != 0)) {
  4381. gfx_v8_0_cp_compute_fini(adev);
  4382. return r;
  4383. }
  4384. r = amdgpu_bo_pin(ring->mqd_obj, AMDGPU_GEM_DOMAIN_GTT,
  4385. &mqd_gpu_addr);
  4386. if (r) {
  4387. dev_warn(adev->dev, "(%d) pin MQD bo failed\n", r);
  4388. gfx_v8_0_cp_compute_fini(adev);
  4389. return r;
  4390. }
  4391. r = amdgpu_bo_kmap(ring->mqd_obj, (void **)&buf);
  4392. if (r) {
  4393. dev_warn(adev->dev, "(%d) map MQD bo failed\n", r);
  4394. gfx_v8_0_cp_compute_fini(adev);
  4395. return r;
  4396. }
  4397. /* init the mqd struct */
  4398. memset(buf, 0, sizeof(struct vi_mqd));
  4399. mqd = (struct vi_mqd *)buf;
  4400. mqd->header = 0xC0310800;
  4401. mqd->compute_pipelinestat_enable = 0x00000001;
  4402. mqd->compute_static_thread_mgmt_se0 = 0xffffffff;
  4403. mqd->compute_static_thread_mgmt_se1 = 0xffffffff;
  4404. mqd->compute_static_thread_mgmt_se2 = 0xffffffff;
  4405. mqd->compute_static_thread_mgmt_se3 = 0xffffffff;
  4406. mqd->compute_misc_reserved = 0x00000003;
  4407. mutex_lock(&adev->srbm_mutex);
  4408. vi_srbm_select(adev, ring->me,
  4409. ring->pipe,
  4410. ring->queue, 0);
  4411. /* disable wptr polling */
  4412. tmp = RREG32(mmCP_PQ_WPTR_POLL_CNTL);
  4413. tmp = REG_SET_FIELD(tmp, CP_PQ_WPTR_POLL_CNTL, EN, 0);
  4414. WREG32(mmCP_PQ_WPTR_POLL_CNTL, tmp);
  4415. mqd->cp_hqd_eop_base_addr_lo =
  4416. RREG32(mmCP_HQD_EOP_BASE_ADDR);
  4417. mqd->cp_hqd_eop_base_addr_hi =
  4418. RREG32(mmCP_HQD_EOP_BASE_ADDR_HI);
  4419. /* enable doorbell? */
  4420. tmp = RREG32(mmCP_HQD_PQ_DOORBELL_CONTROL);
  4421. if (use_doorbell) {
  4422. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL, DOORBELL_EN, 1);
  4423. } else {
  4424. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL, DOORBELL_EN, 0);
  4425. }
  4426. WREG32(mmCP_HQD_PQ_DOORBELL_CONTROL, tmp);
  4427. mqd->cp_hqd_pq_doorbell_control = tmp;
  4428. /* disable the queue if it's active */
  4429. mqd->cp_hqd_dequeue_request = 0;
  4430. mqd->cp_hqd_pq_rptr = 0;
  4431. mqd->cp_hqd_pq_wptr= 0;
  4432. if (RREG32(mmCP_HQD_ACTIVE) & 1) {
  4433. WREG32(mmCP_HQD_DEQUEUE_REQUEST, 1);
  4434. for (j = 0; j < adev->usec_timeout; j++) {
  4435. if (!(RREG32(mmCP_HQD_ACTIVE) & 1))
  4436. break;
  4437. udelay(1);
  4438. }
  4439. WREG32(mmCP_HQD_DEQUEUE_REQUEST, mqd->cp_hqd_dequeue_request);
  4440. WREG32(mmCP_HQD_PQ_RPTR, mqd->cp_hqd_pq_rptr);
  4441. WREG32(mmCP_HQD_PQ_WPTR, mqd->cp_hqd_pq_wptr);
  4442. }
  4443. /* set the pointer to the MQD */
  4444. mqd->cp_mqd_base_addr_lo = mqd_gpu_addr & 0xfffffffc;
  4445. mqd->cp_mqd_base_addr_hi = upper_32_bits(mqd_gpu_addr);
  4446. WREG32(mmCP_MQD_BASE_ADDR, mqd->cp_mqd_base_addr_lo);
  4447. WREG32(mmCP_MQD_BASE_ADDR_HI, mqd->cp_mqd_base_addr_hi);
  4448. /* set MQD vmid to 0 */
  4449. tmp = RREG32(mmCP_MQD_CONTROL);
  4450. tmp = REG_SET_FIELD(tmp, CP_MQD_CONTROL, VMID, 0);
  4451. WREG32(mmCP_MQD_CONTROL, tmp);
  4452. mqd->cp_mqd_control = tmp;
  4453. /* set the pointer to the HQD, this is similar CP_RB0_BASE/_HI */
  4454. hqd_gpu_addr = ring->gpu_addr >> 8;
  4455. mqd->cp_hqd_pq_base_lo = hqd_gpu_addr;
  4456. mqd->cp_hqd_pq_base_hi = upper_32_bits(hqd_gpu_addr);
  4457. WREG32(mmCP_HQD_PQ_BASE, mqd->cp_hqd_pq_base_lo);
  4458. WREG32(mmCP_HQD_PQ_BASE_HI, mqd->cp_hqd_pq_base_hi);
  4459. /* set up the HQD, this is similar to CP_RB0_CNTL */
  4460. tmp = RREG32(mmCP_HQD_PQ_CONTROL);
  4461. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, QUEUE_SIZE,
  4462. (order_base_2(ring->ring_size / 4) - 1));
  4463. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, RPTR_BLOCK_SIZE,
  4464. ((order_base_2(AMDGPU_GPU_PAGE_SIZE / 4) - 1) << 8));
  4465. #ifdef __BIG_ENDIAN
  4466. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, ENDIAN_SWAP, 1);
  4467. #endif
  4468. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, UNORD_DISPATCH, 0);
  4469. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, ROQ_PQ_IB_FLIP, 0);
  4470. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, PRIV_STATE, 1);
  4471. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, KMD_QUEUE, 1);
  4472. WREG32(mmCP_HQD_PQ_CONTROL, tmp);
  4473. mqd->cp_hqd_pq_control = tmp;
  4474. /* set the wb address wether it's enabled or not */
  4475. wb_gpu_addr = adev->wb.gpu_addr + (ring->rptr_offs * 4);
  4476. mqd->cp_hqd_pq_rptr_report_addr_lo = wb_gpu_addr & 0xfffffffc;
  4477. mqd->cp_hqd_pq_rptr_report_addr_hi =
  4478. upper_32_bits(wb_gpu_addr) & 0xffff;
  4479. WREG32(mmCP_HQD_PQ_RPTR_REPORT_ADDR,
  4480. mqd->cp_hqd_pq_rptr_report_addr_lo);
  4481. WREG32(mmCP_HQD_PQ_RPTR_REPORT_ADDR_HI,
  4482. mqd->cp_hqd_pq_rptr_report_addr_hi);
  4483. /* only used if CP_PQ_WPTR_POLL_CNTL.CP_PQ_WPTR_POLL_CNTL__EN_MASK=1 */
  4484. wb_gpu_addr = adev->wb.gpu_addr + (ring->wptr_offs * 4);
  4485. mqd->cp_hqd_pq_wptr_poll_addr = wb_gpu_addr & 0xfffffffc;
  4486. mqd->cp_hqd_pq_wptr_poll_addr_hi = upper_32_bits(wb_gpu_addr) & 0xffff;
  4487. WREG32(mmCP_HQD_PQ_WPTR_POLL_ADDR, mqd->cp_hqd_pq_wptr_poll_addr);
  4488. WREG32(mmCP_HQD_PQ_WPTR_POLL_ADDR_HI,
  4489. mqd->cp_hqd_pq_wptr_poll_addr_hi);
  4490. /* enable the doorbell if requested */
  4491. if (use_doorbell) {
  4492. if ((adev->asic_type == CHIP_CARRIZO) ||
  4493. (adev->asic_type == CHIP_FIJI) ||
  4494. (adev->asic_type == CHIP_STONEY) ||
  4495. (adev->asic_type == CHIP_POLARIS11) ||
  4496. (adev->asic_type == CHIP_POLARIS10)) {
  4497. WREG32(mmCP_MEC_DOORBELL_RANGE_LOWER,
  4498. AMDGPU_DOORBELL_KIQ << 2);
  4499. WREG32(mmCP_MEC_DOORBELL_RANGE_UPPER,
  4500. AMDGPU_DOORBELL_MEC_RING7 << 2);
  4501. }
  4502. tmp = RREG32(mmCP_HQD_PQ_DOORBELL_CONTROL);
  4503. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  4504. DOORBELL_OFFSET, ring->doorbell_index);
  4505. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL, DOORBELL_EN, 1);
  4506. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL, DOORBELL_SOURCE, 0);
  4507. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL, DOORBELL_HIT, 0);
  4508. mqd->cp_hqd_pq_doorbell_control = tmp;
  4509. } else {
  4510. mqd->cp_hqd_pq_doorbell_control = 0;
  4511. }
  4512. WREG32(mmCP_HQD_PQ_DOORBELL_CONTROL,
  4513. mqd->cp_hqd_pq_doorbell_control);
  4514. /* reset read and write pointers, similar to CP_RB0_WPTR/_RPTR */
  4515. ring->wptr = 0;
  4516. mqd->cp_hqd_pq_wptr = ring->wptr;
  4517. WREG32(mmCP_HQD_PQ_WPTR, mqd->cp_hqd_pq_wptr);
  4518. mqd->cp_hqd_pq_rptr = RREG32(mmCP_HQD_PQ_RPTR);
  4519. /* set the vmid for the queue */
  4520. mqd->cp_hqd_vmid = 0;
  4521. WREG32(mmCP_HQD_VMID, mqd->cp_hqd_vmid);
  4522. tmp = RREG32(mmCP_HQD_PERSISTENT_STATE);
  4523. tmp = REG_SET_FIELD(tmp, CP_HQD_PERSISTENT_STATE, PRELOAD_SIZE, 0x53);
  4524. WREG32(mmCP_HQD_PERSISTENT_STATE, tmp);
  4525. mqd->cp_hqd_persistent_state = tmp;
  4526. if (adev->asic_type == CHIP_STONEY ||
  4527. adev->asic_type == CHIP_POLARIS11 ||
  4528. adev->asic_type == CHIP_POLARIS10) {
  4529. tmp = RREG32(mmCP_ME1_PIPE3_INT_CNTL);
  4530. tmp = REG_SET_FIELD(tmp, CP_ME1_PIPE3_INT_CNTL, GENERIC2_INT_ENABLE, 1);
  4531. WREG32(mmCP_ME1_PIPE3_INT_CNTL, tmp);
  4532. }
  4533. /* activate the queue */
  4534. mqd->cp_hqd_active = 1;
  4535. WREG32(mmCP_HQD_ACTIVE, mqd->cp_hqd_active);
  4536. vi_srbm_select(adev, 0, 0, 0, 0);
  4537. mutex_unlock(&adev->srbm_mutex);
  4538. amdgpu_bo_kunmap(ring->mqd_obj);
  4539. amdgpu_bo_unreserve(ring->mqd_obj);
  4540. }
  4541. if (use_doorbell) {
  4542. tmp = RREG32(mmCP_PQ_STATUS);
  4543. tmp = REG_SET_FIELD(tmp, CP_PQ_STATUS, DOORBELL_ENABLE, 1);
  4544. WREG32(mmCP_PQ_STATUS, tmp);
  4545. }
  4546. gfx_v8_0_cp_compute_enable(adev, true);
  4547. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  4548. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  4549. ring->ready = true;
  4550. r = amdgpu_ring_test_ring(ring);
  4551. if (r)
  4552. ring->ready = false;
  4553. }
  4554. return 0;
  4555. }
  4556. static int gfx_v8_0_cp_resume(struct amdgpu_device *adev)
  4557. {
  4558. int r;
  4559. if (!(adev->flags & AMD_IS_APU))
  4560. gfx_v8_0_enable_gui_idle_interrupt(adev, false);
  4561. if (!adev->pp_enabled) {
  4562. if (!adev->firmware.smu_load) {
  4563. /* legacy firmware loading */
  4564. r = gfx_v8_0_cp_gfx_load_microcode(adev);
  4565. if (r)
  4566. return r;
  4567. r = gfx_v8_0_cp_compute_load_microcode(adev);
  4568. if (r)
  4569. return r;
  4570. } else {
  4571. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  4572. AMDGPU_UCODE_ID_CP_CE);
  4573. if (r)
  4574. return -EINVAL;
  4575. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  4576. AMDGPU_UCODE_ID_CP_PFP);
  4577. if (r)
  4578. return -EINVAL;
  4579. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  4580. AMDGPU_UCODE_ID_CP_ME);
  4581. if (r)
  4582. return -EINVAL;
  4583. if (adev->asic_type == CHIP_TOPAZ) {
  4584. r = gfx_v8_0_cp_compute_load_microcode(adev);
  4585. if (r)
  4586. return r;
  4587. } else {
  4588. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  4589. AMDGPU_UCODE_ID_CP_MEC1);
  4590. if (r)
  4591. return -EINVAL;
  4592. }
  4593. }
  4594. }
  4595. r = gfx_v8_0_cp_gfx_resume(adev);
  4596. if (r)
  4597. return r;
  4598. r = gfx_v8_0_cp_compute_resume(adev);
  4599. if (r)
  4600. return r;
  4601. gfx_v8_0_enable_gui_idle_interrupt(adev, true);
  4602. return 0;
  4603. }
  4604. static void gfx_v8_0_cp_enable(struct amdgpu_device *adev, bool enable)
  4605. {
  4606. gfx_v8_0_cp_gfx_enable(adev, enable);
  4607. gfx_v8_0_cp_compute_enable(adev, enable);
  4608. }
  4609. static int gfx_v8_0_hw_init(void *handle)
  4610. {
  4611. int r;
  4612. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4613. gfx_v8_0_init_golden_registers(adev);
  4614. gfx_v8_0_gpu_init(adev);
  4615. r = gfx_v8_0_rlc_resume(adev);
  4616. if (r)
  4617. return r;
  4618. r = gfx_v8_0_cp_resume(adev);
  4619. return r;
  4620. }
  4621. static int gfx_v8_0_hw_fini(void *handle)
  4622. {
  4623. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4624. amdgpu_irq_put(adev, &adev->gfx.priv_reg_irq, 0);
  4625. amdgpu_irq_put(adev, &adev->gfx.priv_inst_irq, 0);
  4626. gfx_v8_0_cp_enable(adev, false);
  4627. gfx_v8_0_rlc_stop(adev);
  4628. gfx_v8_0_cp_compute_fini(adev);
  4629. amdgpu_set_powergating_state(adev,
  4630. AMD_IP_BLOCK_TYPE_GFX, AMD_PG_STATE_UNGATE);
  4631. return 0;
  4632. }
  4633. static int gfx_v8_0_suspend(void *handle)
  4634. {
  4635. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4636. return gfx_v8_0_hw_fini(adev);
  4637. }
  4638. static int gfx_v8_0_resume(void *handle)
  4639. {
  4640. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4641. return gfx_v8_0_hw_init(adev);
  4642. }
  4643. static bool gfx_v8_0_is_idle(void *handle)
  4644. {
  4645. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4646. if (REG_GET_FIELD(RREG32(mmGRBM_STATUS), GRBM_STATUS, GUI_ACTIVE))
  4647. return false;
  4648. else
  4649. return true;
  4650. }
  4651. static int gfx_v8_0_wait_for_idle(void *handle)
  4652. {
  4653. unsigned i;
  4654. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4655. for (i = 0; i < adev->usec_timeout; i++) {
  4656. if (gfx_v8_0_is_idle(handle))
  4657. return 0;
  4658. udelay(1);
  4659. }
  4660. return -ETIMEDOUT;
  4661. }
  4662. static bool gfx_v8_0_check_soft_reset(void *handle)
  4663. {
  4664. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4665. u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
  4666. u32 tmp;
  4667. /* GRBM_STATUS */
  4668. tmp = RREG32(mmGRBM_STATUS);
  4669. if (tmp & (GRBM_STATUS__PA_BUSY_MASK | GRBM_STATUS__SC_BUSY_MASK |
  4670. GRBM_STATUS__BCI_BUSY_MASK | GRBM_STATUS__SX_BUSY_MASK |
  4671. GRBM_STATUS__TA_BUSY_MASK | GRBM_STATUS__VGT_BUSY_MASK |
  4672. GRBM_STATUS__DB_BUSY_MASK | GRBM_STATUS__CB_BUSY_MASK |
  4673. GRBM_STATUS__GDS_BUSY_MASK | GRBM_STATUS__SPI_BUSY_MASK |
  4674. GRBM_STATUS__IA_BUSY_MASK | GRBM_STATUS__IA_BUSY_NO_DMA_MASK |
  4675. GRBM_STATUS__CP_BUSY_MASK | GRBM_STATUS__CP_COHERENCY_BUSY_MASK)) {
  4676. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  4677. GRBM_SOFT_RESET, SOFT_RESET_CP, 1);
  4678. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  4679. GRBM_SOFT_RESET, SOFT_RESET_GFX, 1);
  4680. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset,
  4681. SRBM_SOFT_RESET, SOFT_RESET_GRBM, 1);
  4682. }
  4683. /* GRBM_STATUS2 */
  4684. tmp = RREG32(mmGRBM_STATUS2);
  4685. if (REG_GET_FIELD(tmp, GRBM_STATUS2, RLC_BUSY))
  4686. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  4687. GRBM_SOFT_RESET, SOFT_RESET_RLC, 1);
  4688. if (REG_GET_FIELD(tmp, GRBM_STATUS2, CPF_BUSY) ||
  4689. REG_GET_FIELD(tmp, GRBM_STATUS2, CPC_BUSY) ||
  4690. REG_GET_FIELD(tmp, GRBM_STATUS2, CPG_BUSY)) {
  4691. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET,
  4692. SOFT_RESET_CPF, 1);
  4693. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET,
  4694. SOFT_RESET_CPC, 1);
  4695. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET,
  4696. SOFT_RESET_CPG, 1);
  4697. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset, SRBM_SOFT_RESET,
  4698. SOFT_RESET_GRBM, 1);
  4699. }
  4700. /* SRBM_STATUS */
  4701. tmp = RREG32(mmSRBM_STATUS);
  4702. if (REG_GET_FIELD(tmp, SRBM_STATUS, GRBM_RQ_PENDING))
  4703. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset,
  4704. SRBM_SOFT_RESET, SOFT_RESET_GRBM, 1);
  4705. if (REG_GET_FIELD(tmp, SRBM_STATUS, SEM_BUSY))
  4706. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset,
  4707. SRBM_SOFT_RESET, SOFT_RESET_SEM, 1);
  4708. if (grbm_soft_reset || srbm_soft_reset) {
  4709. adev->gfx.grbm_soft_reset = grbm_soft_reset;
  4710. adev->gfx.srbm_soft_reset = srbm_soft_reset;
  4711. return true;
  4712. } else {
  4713. adev->gfx.grbm_soft_reset = 0;
  4714. adev->gfx.srbm_soft_reset = 0;
  4715. return false;
  4716. }
  4717. }
  4718. static void gfx_v8_0_inactive_hqd(struct amdgpu_device *adev,
  4719. struct amdgpu_ring *ring)
  4720. {
  4721. int i;
  4722. vi_srbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
  4723. if (RREG32(mmCP_HQD_ACTIVE) & CP_HQD_ACTIVE__ACTIVE_MASK) {
  4724. u32 tmp;
  4725. tmp = RREG32(mmCP_HQD_DEQUEUE_REQUEST);
  4726. tmp = REG_SET_FIELD(tmp, CP_HQD_DEQUEUE_REQUEST,
  4727. DEQUEUE_REQ, 2);
  4728. WREG32(mmCP_HQD_DEQUEUE_REQUEST, tmp);
  4729. for (i = 0; i < adev->usec_timeout; i++) {
  4730. if (!(RREG32(mmCP_HQD_ACTIVE) & CP_HQD_ACTIVE__ACTIVE_MASK))
  4731. break;
  4732. udelay(1);
  4733. }
  4734. }
  4735. }
  4736. static int gfx_v8_0_pre_soft_reset(void *handle)
  4737. {
  4738. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4739. u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
  4740. if ((!adev->gfx.grbm_soft_reset) &&
  4741. (!adev->gfx.srbm_soft_reset))
  4742. return 0;
  4743. grbm_soft_reset = adev->gfx.grbm_soft_reset;
  4744. srbm_soft_reset = adev->gfx.srbm_soft_reset;
  4745. /* stop the rlc */
  4746. gfx_v8_0_rlc_stop(adev);
  4747. if (REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CP) ||
  4748. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_GFX))
  4749. /* Disable GFX parsing/prefetching */
  4750. gfx_v8_0_cp_gfx_enable(adev, false);
  4751. if (REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CP) ||
  4752. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CPF) ||
  4753. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CPC) ||
  4754. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CPG)) {
  4755. int i;
  4756. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  4757. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  4758. gfx_v8_0_inactive_hqd(adev, ring);
  4759. }
  4760. /* Disable MEC parsing/prefetching */
  4761. gfx_v8_0_cp_compute_enable(adev, false);
  4762. }
  4763. return 0;
  4764. }
  4765. static int gfx_v8_0_soft_reset(void *handle)
  4766. {
  4767. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4768. u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
  4769. u32 tmp;
  4770. if ((!adev->gfx.grbm_soft_reset) &&
  4771. (!adev->gfx.srbm_soft_reset))
  4772. return 0;
  4773. grbm_soft_reset = adev->gfx.grbm_soft_reset;
  4774. srbm_soft_reset = adev->gfx.srbm_soft_reset;
  4775. if (grbm_soft_reset || srbm_soft_reset) {
  4776. tmp = RREG32(mmGMCON_DEBUG);
  4777. tmp = REG_SET_FIELD(tmp, GMCON_DEBUG, GFX_STALL, 1);
  4778. tmp = REG_SET_FIELD(tmp, GMCON_DEBUG, GFX_CLEAR, 1);
  4779. WREG32(mmGMCON_DEBUG, tmp);
  4780. udelay(50);
  4781. }
  4782. if (grbm_soft_reset) {
  4783. tmp = RREG32(mmGRBM_SOFT_RESET);
  4784. tmp |= grbm_soft_reset;
  4785. dev_info(adev->dev, "GRBM_SOFT_RESET=0x%08X\n", tmp);
  4786. WREG32(mmGRBM_SOFT_RESET, tmp);
  4787. tmp = RREG32(mmGRBM_SOFT_RESET);
  4788. udelay(50);
  4789. tmp &= ~grbm_soft_reset;
  4790. WREG32(mmGRBM_SOFT_RESET, tmp);
  4791. tmp = RREG32(mmGRBM_SOFT_RESET);
  4792. }
  4793. if (srbm_soft_reset) {
  4794. tmp = RREG32(mmSRBM_SOFT_RESET);
  4795. tmp |= srbm_soft_reset;
  4796. dev_info(adev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  4797. WREG32(mmSRBM_SOFT_RESET, tmp);
  4798. tmp = RREG32(mmSRBM_SOFT_RESET);
  4799. udelay(50);
  4800. tmp &= ~srbm_soft_reset;
  4801. WREG32(mmSRBM_SOFT_RESET, tmp);
  4802. tmp = RREG32(mmSRBM_SOFT_RESET);
  4803. }
  4804. if (grbm_soft_reset || srbm_soft_reset) {
  4805. tmp = RREG32(mmGMCON_DEBUG);
  4806. tmp = REG_SET_FIELD(tmp, GMCON_DEBUG, GFX_STALL, 0);
  4807. tmp = REG_SET_FIELD(tmp, GMCON_DEBUG, GFX_CLEAR, 0);
  4808. WREG32(mmGMCON_DEBUG, tmp);
  4809. }
  4810. /* Wait a little for things to settle down */
  4811. udelay(50);
  4812. return 0;
  4813. }
  4814. static void gfx_v8_0_init_hqd(struct amdgpu_device *adev,
  4815. struct amdgpu_ring *ring)
  4816. {
  4817. vi_srbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
  4818. WREG32(mmCP_HQD_DEQUEUE_REQUEST, 0);
  4819. WREG32(mmCP_HQD_PQ_RPTR, 0);
  4820. WREG32(mmCP_HQD_PQ_WPTR, 0);
  4821. vi_srbm_select(adev, 0, 0, 0, 0);
  4822. }
  4823. static int gfx_v8_0_post_soft_reset(void *handle)
  4824. {
  4825. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4826. u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
  4827. if ((!adev->gfx.grbm_soft_reset) &&
  4828. (!adev->gfx.srbm_soft_reset))
  4829. return 0;
  4830. grbm_soft_reset = adev->gfx.grbm_soft_reset;
  4831. srbm_soft_reset = adev->gfx.srbm_soft_reset;
  4832. if (REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CP) ||
  4833. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_GFX))
  4834. gfx_v8_0_cp_gfx_resume(adev);
  4835. if (REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CP) ||
  4836. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CPF) ||
  4837. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CPC) ||
  4838. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CPG)) {
  4839. int i;
  4840. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  4841. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  4842. gfx_v8_0_init_hqd(adev, ring);
  4843. }
  4844. gfx_v8_0_cp_compute_resume(adev);
  4845. }
  4846. gfx_v8_0_rlc_start(adev);
  4847. return 0;
  4848. }
  4849. /**
  4850. * gfx_v8_0_get_gpu_clock_counter - return GPU clock counter snapshot
  4851. *
  4852. * @adev: amdgpu_device pointer
  4853. *
  4854. * Fetches a GPU clock counter snapshot.
  4855. * Returns the 64 bit clock counter snapshot.
  4856. */
  4857. static uint64_t gfx_v8_0_get_gpu_clock_counter(struct amdgpu_device *adev)
  4858. {
  4859. uint64_t clock;
  4860. mutex_lock(&adev->gfx.gpu_clock_mutex);
  4861. WREG32(mmRLC_CAPTURE_GPU_CLOCK_COUNT, 1);
  4862. clock = (uint64_t)RREG32(mmRLC_GPU_CLOCK_COUNT_LSB) |
  4863. ((uint64_t)RREG32(mmRLC_GPU_CLOCK_COUNT_MSB) << 32ULL);
  4864. mutex_unlock(&adev->gfx.gpu_clock_mutex);
  4865. return clock;
  4866. }
  4867. static void gfx_v8_0_ring_emit_gds_switch(struct amdgpu_ring *ring,
  4868. uint32_t vmid,
  4869. uint32_t gds_base, uint32_t gds_size,
  4870. uint32_t gws_base, uint32_t gws_size,
  4871. uint32_t oa_base, uint32_t oa_size)
  4872. {
  4873. gds_base = gds_base >> AMDGPU_GDS_SHIFT;
  4874. gds_size = gds_size >> AMDGPU_GDS_SHIFT;
  4875. gws_base = gws_base >> AMDGPU_GWS_SHIFT;
  4876. gws_size = gws_size >> AMDGPU_GWS_SHIFT;
  4877. oa_base = oa_base >> AMDGPU_OA_SHIFT;
  4878. oa_size = oa_size >> AMDGPU_OA_SHIFT;
  4879. /* GDS Base */
  4880. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  4881. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  4882. WRITE_DATA_DST_SEL(0)));
  4883. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].mem_base);
  4884. amdgpu_ring_write(ring, 0);
  4885. amdgpu_ring_write(ring, gds_base);
  4886. /* GDS Size */
  4887. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  4888. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  4889. WRITE_DATA_DST_SEL(0)));
  4890. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].mem_size);
  4891. amdgpu_ring_write(ring, 0);
  4892. amdgpu_ring_write(ring, gds_size);
  4893. /* GWS */
  4894. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  4895. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  4896. WRITE_DATA_DST_SEL(0)));
  4897. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].gws);
  4898. amdgpu_ring_write(ring, 0);
  4899. amdgpu_ring_write(ring, gws_size << GDS_GWS_VMID0__SIZE__SHIFT | gws_base);
  4900. /* OA */
  4901. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  4902. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  4903. WRITE_DATA_DST_SEL(0)));
  4904. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].oa);
  4905. amdgpu_ring_write(ring, 0);
  4906. amdgpu_ring_write(ring, (1 << (oa_size + oa_base)) - (1 << oa_base));
  4907. }
  4908. static const struct amdgpu_gfx_funcs gfx_v8_0_gfx_funcs = {
  4909. .get_gpu_clock_counter = &gfx_v8_0_get_gpu_clock_counter,
  4910. .select_se_sh = &gfx_v8_0_select_se_sh,
  4911. };
  4912. static int gfx_v8_0_early_init(void *handle)
  4913. {
  4914. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4915. adev->gfx.num_gfx_rings = GFX8_NUM_GFX_RINGS;
  4916. adev->gfx.num_compute_rings = GFX8_NUM_COMPUTE_RINGS;
  4917. adev->gfx.funcs = &gfx_v8_0_gfx_funcs;
  4918. gfx_v8_0_set_ring_funcs(adev);
  4919. gfx_v8_0_set_irq_funcs(adev);
  4920. gfx_v8_0_set_gds_init(adev);
  4921. gfx_v8_0_set_rlc_funcs(adev);
  4922. return 0;
  4923. }
  4924. static int gfx_v8_0_late_init(void *handle)
  4925. {
  4926. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4927. int r;
  4928. r = amdgpu_irq_get(adev, &adev->gfx.priv_reg_irq, 0);
  4929. if (r)
  4930. return r;
  4931. r = amdgpu_irq_get(adev, &adev->gfx.priv_inst_irq, 0);
  4932. if (r)
  4933. return r;
  4934. /* requires IBs so do in late init after IB pool is initialized */
  4935. r = gfx_v8_0_do_edc_gpr_workarounds(adev);
  4936. if (r)
  4937. return r;
  4938. amdgpu_set_powergating_state(adev,
  4939. AMD_IP_BLOCK_TYPE_GFX, AMD_PG_STATE_GATE);
  4940. return 0;
  4941. }
  4942. static void gfx_v8_0_enable_gfx_static_mg_power_gating(struct amdgpu_device *adev,
  4943. bool enable)
  4944. {
  4945. if (adev->asic_type == CHIP_POLARIS11)
  4946. /* Send msg to SMU via Powerplay */
  4947. amdgpu_set_powergating_state(adev,
  4948. AMD_IP_BLOCK_TYPE_SMC,
  4949. enable ?
  4950. AMD_PG_STATE_GATE : AMD_PG_STATE_UNGATE);
  4951. WREG32_FIELD(RLC_PG_CNTL, STATIC_PER_CU_PG_ENABLE, enable ? 1 : 0);
  4952. }
  4953. static void gfx_v8_0_enable_gfx_dynamic_mg_power_gating(struct amdgpu_device *adev,
  4954. bool enable)
  4955. {
  4956. WREG32_FIELD(RLC_PG_CNTL, DYN_PER_CU_PG_ENABLE, enable ? 1 : 0);
  4957. }
  4958. static void polaris11_enable_gfx_quick_mg_power_gating(struct amdgpu_device *adev,
  4959. bool enable)
  4960. {
  4961. WREG32_FIELD(RLC_PG_CNTL, QUICK_PG_ENABLE, enable ? 1 : 0);
  4962. }
  4963. static void cz_enable_gfx_cg_power_gating(struct amdgpu_device *adev,
  4964. bool enable)
  4965. {
  4966. WREG32_FIELD(RLC_PG_CNTL, GFX_POWER_GATING_ENABLE, enable ? 1 : 0);
  4967. }
  4968. static void cz_enable_gfx_pipeline_power_gating(struct amdgpu_device *adev,
  4969. bool enable)
  4970. {
  4971. WREG32_FIELD(RLC_PG_CNTL, GFX_PIPELINE_PG_ENABLE, enable ? 1 : 0);
  4972. /* Read any GFX register to wake up GFX. */
  4973. if (!enable)
  4974. RREG32(mmDB_RENDER_CONTROL);
  4975. }
  4976. static void cz_update_gfx_cg_power_gating(struct amdgpu_device *adev,
  4977. bool enable)
  4978. {
  4979. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_PG) && enable) {
  4980. cz_enable_gfx_cg_power_gating(adev, true);
  4981. if (adev->pg_flags & AMD_PG_SUPPORT_GFX_PIPELINE)
  4982. cz_enable_gfx_pipeline_power_gating(adev, true);
  4983. } else {
  4984. cz_enable_gfx_cg_power_gating(adev, false);
  4985. cz_enable_gfx_pipeline_power_gating(adev, false);
  4986. }
  4987. }
  4988. static int gfx_v8_0_set_powergating_state(void *handle,
  4989. enum amd_powergating_state state)
  4990. {
  4991. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4992. bool enable = (state == AMD_PG_STATE_GATE) ? true : false;
  4993. if (!(adev->pg_flags & AMD_PG_SUPPORT_GFX_PG))
  4994. return 0;
  4995. switch (adev->asic_type) {
  4996. case CHIP_CARRIZO:
  4997. case CHIP_STONEY:
  4998. if (adev->pg_flags & AMD_PG_SUPPORT_GFX_PG)
  4999. cz_update_gfx_cg_power_gating(adev, enable);
  5000. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_SMG) && enable)
  5001. gfx_v8_0_enable_gfx_static_mg_power_gating(adev, true);
  5002. else
  5003. gfx_v8_0_enable_gfx_static_mg_power_gating(adev, false);
  5004. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_DMG) && enable)
  5005. gfx_v8_0_enable_gfx_dynamic_mg_power_gating(adev, true);
  5006. else
  5007. gfx_v8_0_enable_gfx_dynamic_mg_power_gating(adev, false);
  5008. break;
  5009. case CHIP_POLARIS11:
  5010. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_SMG) && enable)
  5011. gfx_v8_0_enable_gfx_static_mg_power_gating(adev, true);
  5012. else
  5013. gfx_v8_0_enable_gfx_static_mg_power_gating(adev, false);
  5014. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_DMG) && enable)
  5015. gfx_v8_0_enable_gfx_dynamic_mg_power_gating(adev, true);
  5016. else
  5017. gfx_v8_0_enable_gfx_dynamic_mg_power_gating(adev, false);
  5018. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_QUICK_MG) && enable)
  5019. polaris11_enable_gfx_quick_mg_power_gating(adev, true);
  5020. else
  5021. polaris11_enable_gfx_quick_mg_power_gating(adev, false);
  5022. break;
  5023. default:
  5024. break;
  5025. }
  5026. return 0;
  5027. }
  5028. static void gfx_v8_0_send_serdes_cmd(struct amdgpu_device *adev,
  5029. uint32_t reg_addr, uint32_t cmd)
  5030. {
  5031. uint32_t data;
  5032. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  5033. WREG32(mmRLC_SERDES_WR_CU_MASTER_MASK, 0xffffffff);
  5034. WREG32(mmRLC_SERDES_WR_NONCU_MASTER_MASK, 0xffffffff);
  5035. data = RREG32(mmRLC_SERDES_WR_CTRL);
  5036. if (adev->asic_type == CHIP_STONEY)
  5037. data &= ~(RLC_SERDES_WR_CTRL__WRITE_COMMAND_MASK |
  5038. RLC_SERDES_WR_CTRL__READ_COMMAND_MASK |
  5039. RLC_SERDES_WR_CTRL__P1_SELECT_MASK |
  5040. RLC_SERDES_WR_CTRL__P2_SELECT_MASK |
  5041. RLC_SERDES_WR_CTRL__RDDATA_RESET_MASK |
  5042. RLC_SERDES_WR_CTRL__POWER_DOWN_MASK |
  5043. RLC_SERDES_WR_CTRL__POWER_UP_MASK |
  5044. RLC_SERDES_WR_CTRL__SHORT_FORMAT_MASK |
  5045. RLC_SERDES_WR_CTRL__SRBM_OVERRIDE_MASK);
  5046. else
  5047. data &= ~(RLC_SERDES_WR_CTRL__WRITE_COMMAND_MASK |
  5048. RLC_SERDES_WR_CTRL__READ_COMMAND_MASK |
  5049. RLC_SERDES_WR_CTRL__P1_SELECT_MASK |
  5050. RLC_SERDES_WR_CTRL__P2_SELECT_MASK |
  5051. RLC_SERDES_WR_CTRL__RDDATA_RESET_MASK |
  5052. RLC_SERDES_WR_CTRL__POWER_DOWN_MASK |
  5053. RLC_SERDES_WR_CTRL__POWER_UP_MASK |
  5054. RLC_SERDES_WR_CTRL__SHORT_FORMAT_MASK |
  5055. RLC_SERDES_WR_CTRL__BPM_DATA_MASK |
  5056. RLC_SERDES_WR_CTRL__REG_ADDR_MASK |
  5057. RLC_SERDES_WR_CTRL__SRBM_OVERRIDE_MASK);
  5058. data |= (RLC_SERDES_WR_CTRL__RSVD_BPM_ADDR_MASK |
  5059. (cmd << RLC_SERDES_WR_CTRL__BPM_DATA__SHIFT) |
  5060. (reg_addr << RLC_SERDES_WR_CTRL__REG_ADDR__SHIFT) |
  5061. (0xff << RLC_SERDES_WR_CTRL__BPM_ADDR__SHIFT));
  5062. WREG32(mmRLC_SERDES_WR_CTRL, data);
  5063. }
  5064. #define MSG_ENTER_RLC_SAFE_MODE 1
  5065. #define MSG_EXIT_RLC_SAFE_MODE 0
  5066. #define RLC_GPR_REG2__REQ_MASK 0x00000001
  5067. #define RLC_GPR_REG2__REQ__SHIFT 0
  5068. #define RLC_GPR_REG2__MESSAGE__SHIFT 0x00000001
  5069. #define RLC_GPR_REG2__MESSAGE_MASK 0x0000001e
  5070. static void cz_enter_rlc_safe_mode(struct amdgpu_device *adev)
  5071. {
  5072. u32 data = 0;
  5073. unsigned i;
  5074. data = RREG32(mmRLC_CNTL);
  5075. if ((data & RLC_CNTL__RLC_ENABLE_F32_MASK) == 0)
  5076. return;
  5077. if ((adev->cg_flags & (AMD_CG_SUPPORT_GFX_CGCG | AMD_CG_SUPPORT_GFX_MGCG)) ||
  5078. (adev->pg_flags & (AMD_PG_SUPPORT_GFX_PG | AMD_PG_SUPPORT_GFX_SMG |
  5079. AMD_PG_SUPPORT_GFX_DMG))) {
  5080. data |= RLC_GPR_REG2__REQ_MASK;
  5081. data &= ~RLC_GPR_REG2__MESSAGE_MASK;
  5082. data |= (MSG_ENTER_RLC_SAFE_MODE << RLC_GPR_REG2__MESSAGE__SHIFT);
  5083. WREG32(mmRLC_GPR_REG2, data);
  5084. for (i = 0; i < adev->usec_timeout; i++) {
  5085. if ((RREG32(mmRLC_GPM_STAT) &
  5086. (RLC_GPM_STAT__GFX_CLOCK_STATUS_MASK |
  5087. RLC_GPM_STAT__GFX_POWER_STATUS_MASK)) ==
  5088. (RLC_GPM_STAT__GFX_CLOCK_STATUS_MASK |
  5089. RLC_GPM_STAT__GFX_POWER_STATUS_MASK))
  5090. break;
  5091. udelay(1);
  5092. }
  5093. for (i = 0; i < adev->usec_timeout; i++) {
  5094. if (!REG_GET_FIELD(RREG32(mmRLC_GPR_REG2), RLC_GPR_REG2, REQ))
  5095. break;
  5096. udelay(1);
  5097. }
  5098. adev->gfx.rlc.in_safe_mode = true;
  5099. }
  5100. }
  5101. static void cz_exit_rlc_safe_mode(struct amdgpu_device *adev)
  5102. {
  5103. u32 data;
  5104. unsigned i;
  5105. data = RREG32(mmRLC_CNTL);
  5106. if ((data & RLC_CNTL__RLC_ENABLE_F32_MASK) == 0)
  5107. return;
  5108. if ((adev->cg_flags & (AMD_CG_SUPPORT_GFX_CGCG | AMD_CG_SUPPORT_GFX_MGCG)) ||
  5109. (adev->pg_flags & (AMD_PG_SUPPORT_GFX_PG | AMD_PG_SUPPORT_GFX_SMG |
  5110. AMD_PG_SUPPORT_GFX_DMG))) {
  5111. data |= RLC_GPR_REG2__REQ_MASK;
  5112. data &= ~RLC_GPR_REG2__MESSAGE_MASK;
  5113. data |= (MSG_EXIT_RLC_SAFE_MODE << RLC_GPR_REG2__MESSAGE__SHIFT);
  5114. WREG32(mmRLC_GPR_REG2, data);
  5115. adev->gfx.rlc.in_safe_mode = false;
  5116. }
  5117. for (i = 0; i < adev->usec_timeout; i++) {
  5118. if (!REG_GET_FIELD(RREG32(mmRLC_GPR_REG2), RLC_GPR_REG2, REQ))
  5119. break;
  5120. udelay(1);
  5121. }
  5122. }
  5123. static void iceland_enter_rlc_safe_mode(struct amdgpu_device *adev)
  5124. {
  5125. u32 data;
  5126. unsigned i;
  5127. data = RREG32(mmRLC_CNTL);
  5128. if (!(data & RLC_CNTL__RLC_ENABLE_F32_MASK))
  5129. return;
  5130. if (adev->cg_flags & (AMD_CG_SUPPORT_GFX_CGCG | AMD_CG_SUPPORT_GFX_MGCG)) {
  5131. data |= RLC_SAFE_MODE__CMD_MASK;
  5132. data &= ~RLC_SAFE_MODE__MESSAGE_MASK;
  5133. data |= (1 << RLC_SAFE_MODE__MESSAGE__SHIFT);
  5134. WREG32(mmRLC_SAFE_MODE, data);
  5135. for (i = 0; i < adev->usec_timeout; i++) {
  5136. if ((RREG32(mmRLC_GPM_STAT) &
  5137. (RLC_GPM_STAT__GFX_CLOCK_STATUS_MASK |
  5138. RLC_GPM_STAT__GFX_POWER_STATUS_MASK)) ==
  5139. (RLC_GPM_STAT__GFX_CLOCK_STATUS_MASK |
  5140. RLC_GPM_STAT__GFX_POWER_STATUS_MASK))
  5141. break;
  5142. udelay(1);
  5143. }
  5144. for (i = 0; i < adev->usec_timeout; i++) {
  5145. if (!REG_GET_FIELD(RREG32(mmRLC_SAFE_MODE), RLC_SAFE_MODE, CMD))
  5146. break;
  5147. udelay(1);
  5148. }
  5149. adev->gfx.rlc.in_safe_mode = true;
  5150. }
  5151. }
  5152. static void iceland_exit_rlc_safe_mode(struct amdgpu_device *adev)
  5153. {
  5154. u32 data = 0;
  5155. unsigned i;
  5156. data = RREG32(mmRLC_CNTL);
  5157. if (!(data & RLC_CNTL__RLC_ENABLE_F32_MASK))
  5158. return;
  5159. if (adev->cg_flags & (AMD_CG_SUPPORT_GFX_CGCG | AMD_CG_SUPPORT_GFX_MGCG)) {
  5160. if (adev->gfx.rlc.in_safe_mode) {
  5161. data |= RLC_SAFE_MODE__CMD_MASK;
  5162. data &= ~RLC_SAFE_MODE__MESSAGE_MASK;
  5163. WREG32(mmRLC_SAFE_MODE, data);
  5164. adev->gfx.rlc.in_safe_mode = false;
  5165. }
  5166. }
  5167. for (i = 0; i < adev->usec_timeout; i++) {
  5168. if (!REG_GET_FIELD(RREG32(mmRLC_SAFE_MODE), RLC_SAFE_MODE, CMD))
  5169. break;
  5170. udelay(1);
  5171. }
  5172. }
  5173. static void gfx_v8_0_nop_enter_rlc_safe_mode(struct amdgpu_device *adev)
  5174. {
  5175. adev->gfx.rlc.in_safe_mode = true;
  5176. }
  5177. static void gfx_v8_0_nop_exit_rlc_safe_mode(struct amdgpu_device *adev)
  5178. {
  5179. adev->gfx.rlc.in_safe_mode = false;
  5180. }
  5181. static const struct amdgpu_rlc_funcs cz_rlc_funcs = {
  5182. .enter_safe_mode = cz_enter_rlc_safe_mode,
  5183. .exit_safe_mode = cz_exit_rlc_safe_mode
  5184. };
  5185. static const struct amdgpu_rlc_funcs iceland_rlc_funcs = {
  5186. .enter_safe_mode = iceland_enter_rlc_safe_mode,
  5187. .exit_safe_mode = iceland_exit_rlc_safe_mode
  5188. };
  5189. static const struct amdgpu_rlc_funcs gfx_v8_0_nop_rlc_funcs = {
  5190. .enter_safe_mode = gfx_v8_0_nop_enter_rlc_safe_mode,
  5191. .exit_safe_mode = gfx_v8_0_nop_exit_rlc_safe_mode
  5192. };
  5193. static void gfx_v8_0_update_medium_grain_clock_gating(struct amdgpu_device *adev,
  5194. bool enable)
  5195. {
  5196. uint32_t temp, data;
  5197. adev->gfx.rlc.funcs->enter_safe_mode(adev);
  5198. /* It is disabled by HW by default */
  5199. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGCG)) {
  5200. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGLS) {
  5201. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_RLC_LS)
  5202. /* 1 - RLC memory Light sleep */
  5203. WREG32_FIELD(RLC_MEM_SLP_CNTL, RLC_MEM_LS_EN, 1);
  5204. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CP_LS)
  5205. WREG32_FIELD(CP_MEM_SLP_CNTL, CP_MEM_LS_EN, 1);
  5206. }
  5207. /* 3 - RLC_CGTT_MGCG_OVERRIDE */
  5208. temp = data = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  5209. if (adev->flags & AMD_IS_APU)
  5210. data &= ~(RLC_CGTT_MGCG_OVERRIDE__CPF_MASK |
  5211. RLC_CGTT_MGCG_OVERRIDE__RLC_MASK |
  5212. RLC_CGTT_MGCG_OVERRIDE__MGCG_MASK);
  5213. else
  5214. data &= ~(RLC_CGTT_MGCG_OVERRIDE__CPF_MASK |
  5215. RLC_CGTT_MGCG_OVERRIDE__RLC_MASK |
  5216. RLC_CGTT_MGCG_OVERRIDE__MGCG_MASK |
  5217. RLC_CGTT_MGCG_OVERRIDE__GRBM_MASK);
  5218. if (temp != data)
  5219. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data);
  5220. /* 4 - wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5221. gfx_v8_0_wait_for_rlc_serdes(adev);
  5222. /* 5 - clear mgcg override */
  5223. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_MGCG_OVERRIDE, CLE_BPM_SERDES_CMD);
  5224. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGTS) {
  5225. /* 6 - Enable CGTS(Tree Shade) MGCG /MGLS */
  5226. temp = data = RREG32(mmCGTS_SM_CTRL_REG);
  5227. data &= ~(CGTS_SM_CTRL_REG__SM_MODE_MASK);
  5228. data |= (0x2 << CGTS_SM_CTRL_REG__SM_MODE__SHIFT);
  5229. data |= CGTS_SM_CTRL_REG__SM_MODE_ENABLE_MASK;
  5230. data &= ~CGTS_SM_CTRL_REG__OVERRIDE_MASK;
  5231. if ((adev->cg_flags & AMD_CG_SUPPORT_GFX_MGLS) &&
  5232. (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGTS_LS))
  5233. data &= ~CGTS_SM_CTRL_REG__LS_OVERRIDE_MASK;
  5234. data |= CGTS_SM_CTRL_REG__ON_MONITOR_ADD_EN_MASK;
  5235. data |= (0x96 << CGTS_SM_CTRL_REG__ON_MONITOR_ADD__SHIFT);
  5236. if (temp != data)
  5237. WREG32(mmCGTS_SM_CTRL_REG, data);
  5238. }
  5239. udelay(50);
  5240. /* 7 - wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5241. gfx_v8_0_wait_for_rlc_serdes(adev);
  5242. } else {
  5243. /* 1 - MGCG_OVERRIDE[0] for CP and MGCG_OVERRIDE[1] for RLC */
  5244. temp = data = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  5245. data |= (RLC_CGTT_MGCG_OVERRIDE__CPF_MASK |
  5246. RLC_CGTT_MGCG_OVERRIDE__RLC_MASK |
  5247. RLC_CGTT_MGCG_OVERRIDE__MGCG_MASK |
  5248. RLC_CGTT_MGCG_OVERRIDE__GRBM_MASK);
  5249. if (temp != data)
  5250. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data);
  5251. /* 2 - disable MGLS in RLC */
  5252. data = RREG32(mmRLC_MEM_SLP_CNTL);
  5253. if (data & RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK) {
  5254. data &= ~RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK;
  5255. WREG32(mmRLC_MEM_SLP_CNTL, data);
  5256. }
  5257. /* 3 - disable MGLS in CP */
  5258. data = RREG32(mmCP_MEM_SLP_CNTL);
  5259. if (data & CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK) {
  5260. data &= ~CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK;
  5261. WREG32(mmCP_MEM_SLP_CNTL, data);
  5262. }
  5263. /* 4 - Disable CGTS(Tree Shade) MGCG and MGLS */
  5264. temp = data = RREG32(mmCGTS_SM_CTRL_REG);
  5265. data |= (CGTS_SM_CTRL_REG__OVERRIDE_MASK |
  5266. CGTS_SM_CTRL_REG__LS_OVERRIDE_MASK);
  5267. if (temp != data)
  5268. WREG32(mmCGTS_SM_CTRL_REG, data);
  5269. /* 5 - wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5270. gfx_v8_0_wait_for_rlc_serdes(adev);
  5271. /* 6 - set mgcg override */
  5272. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_MGCG_OVERRIDE, SET_BPM_SERDES_CMD);
  5273. udelay(50);
  5274. /* 7- wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5275. gfx_v8_0_wait_for_rlc_serdes(adev);
  5276. }
  5277. adev->gfx.rlc.funcs->exit_safe_mode(adev);
  5278. }
  5279. static void gfx_v8_0_update_coarse_grain_clock_gating(struct amdgpu_device *adev,
  5280. bool enable)
  5281. {
  5282. uint32_t temp, temp1, data, data1;
  5283. temp = data = RREG32(mmRLC_CGCG_CGLS_CTRL);
  5284. adev->gfx.rlc.funcs->enter_safe_mode(adev);
  5285. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGCG)) {
  5286. /* 1 enable cntx_empty_int_enable/cntx_busy_int_enable/
  5287. * Cmp_busy/GFX_Idle interrupts
  5288. */
  5289. gfx_v8_0_enable_gui_idle_interrupt(adev, true);
  5290. temp1 = data1 = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  5291. data1 &= ~RLC_CGTT_MGCG_OVERRIDE__CGCG_MASK;
  5292. if (temp1 != data1)
  5293. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data1);
  5294. /* 2 wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5295. gfx_v8_0_wait_for_rlc_serdes(adev);
  5296. /* 3 - clear cgcg override */
  5297. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_CGCG_OVERRIDE, CLE_BPM_SERDES_CMD);
  5298. /* wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5299. gfx_v8_0_wait_for_rlc_serdes(adev);
  5300. /* 4 - write cmd to set CGLS */
  5301. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_CGLS_EN, SET_BPM_SERDES_CMD);
  5302. /* 5 - enable cgcg */
  5303. data |= RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK;
  5304. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGLS) {
  5305. /* enable cgls*/
  5306. data |= RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK;
  5307. temp1 = data1 = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  5308. data1 &= ~RLC_CGTT_MGCG_OVERRIDE__CGLS_MASK;
  5309. if (temp1 != data1)
  5310. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data1);
  5311. } else {
  5312. data &= ~RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK;
  5313. }
  5314. if (temp != data)
  5315. WREG32(mmRLC_CGCG_CGLS_CTRL, data);
  5316. } else {
  5317. /* disable cntx_empty_int_enable & GFX Idle interrupt */
  5318. gfx_v8_0_enable_gui_idle_interrupt(adev, false);
  5319. /* TEST CGCG */
  5320. temp1 = data1 = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  5321. data1 |= (RLC_CGTT_MGCG_OVERRIDE__CGCG_MASK |
  5322. RLC_CGTT_MGCG_OVERRIDE__CGLS_MASK);
  5323. if (temp1 != data1)
  5324. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data1);
  5325. /* read gfx register to wake up cgcg */
  5326. RREG32(mmCB_CGTT_SCLK_CTRL);
  5327. RREG32(mmCB_CGTT_SCLK_CTRL);
  5328. RREG32(mmCB_CGTT_SCLK_CTRL);
  5329. RREG32(mmCB_CGTT_SCLK_CTRL);
  5330. /* wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5331. gfx_v8_0_wait_for_rlc_serdes(adev);
  5332. /* write cmd to Set CGCG Overrride */
  5333. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_CGCG_OVERRIDE, SET_BPM_SERDES_CMD);
  5334. /* wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5335. gfx_v8_0_wait_for_rlc_serdes(adev);
  5336. /* write cmd to Clear CGLS */
  5337. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_CGLS_EN, CLE_BPM_SERDES_CMD);
  5338. /* disable cgcg, cgls should be disabled too. */
  5339. data &= ~(RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK |
  5340. RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK);
  5341. if (temp != data)
  5342. WREG32(mmRLC_CGCG_CGLS_CTRL, data);
  5343. }
  5344. gfx_v8_0_wait_for_rlc_serdes(adev);
  5345. adev->gfx.rlc.funcs->exit_safe_mode(adev);
  5346. }
  5347. static int gfx_v8_0_update_gfx_clock_gating(struct amdgpu_device *adev,
  5348. bool enable)
  5349. {
  5350. if (enable) {
  5351. /* CGCG/CGLS should be enabled after MGCG/MGLS/TS(CG/LS)
  5352. * === MGCG + MGLS + TS(CG/LS) ===
  5353. */
  5354. gfx_v8_0_update_medium_grain_clock_gating(adev, enable);
  5355. gfx_v8_0_update_coarse_grain_clock_gating(adev, enable);
  5356. } else {
  5357. /* CGCG/CGLS should be disabled before MGCG/MGLS/TS(CG/LS)
  5358. * === CGCG + CGLS ===
  5359. */
  5360. gfx_v8_0_update_coarse_grain_clock_gating(adev, enable);
  5361. gfx_v8_0_update_medium_grain_clock_gating(adev, enable);
  5362. }
  5363. return 0;
  5364. }
  5365. static int gfx_v8_0_tonga_update_gfx_clock_gating(struct amdgpu_device *adev,
  5366. enum amd_clockgating_state state)
  5367. {
  5368. uint32_t msg_id, pp_state;
  5369. void *pp_handle = adev->powerplay.pp_handle;
  5370. if (state == AMD_CG_STATE_UNGATE)
  5371. pp_state = 0;
  5372. else
  5373. pp_state = PP_STATE_CG | PP_STATE_LS;
  5374. msg_id = PP_CG_MSG_ID(PP_GROUP_GFX,
  5375. PP_BLOCK_GFX_CG,
  5376. PP_STATE_SUPPORT_CG | PP_STATE_SUPPORT_LS,
  5377. pp_state);
  5378. amd_set_clockgating_by_smu(pp_handle, msg_id);
  5379. msg_id = PP_CG_MSG_ID(PP_GROUP_GFX,
  5380. PP_BLOCK_GFX_MG,
  5381. PP_STATE_SUPPORT_CG | PP_STATE_SUPPORT_LS,
  5382. pp_state);
  5383. amd_set_clockgating_by_smu(pp_handle, msg_id);
  5384. return 0;
  5385. }
  5386. static int gfx_v8_0_polaris_update_gfx_clock_gating(struct amdgpu_device *adev,
  5387. enum amd_clockgating_state state)
  5388. {
  5389. uint32_t msg_id, pp_state;
  5390. void *pp_handle = adev->powerplay.pp_handle;
  5391. if (state == AMD_CG_STATE_UNGATE)
  5392. pp_state = 0;
  5393. else
  5394. pp_state = PP_STATE_CG | PP_STATE_LS;
  5395. msg_id = PP_CG_MSG_ID(PP_GROUP_GFX,
  5396. PP_BLOCK_GFX_CG,
  5397. PP_STATE_SUPPORT_CG | PP_STATE_SUPPORT_LS,
  5398. pp_state);
  5399. amd_set_clockgating_by_smu(pp_handle, msg_id);
  5400. msg_id = PP_CG_MSG_ID(PP_GROUP_GFX,
  5401. PP_BLOCK_GFX_3D,
  5402. PP_STATE_SUPPORT_CG | PP_STATE_SUPPORT_LS,
  5403. pp_state);
  5404. amd_set_clockgating_by_smu(pp_handle, msg_id);
  5405. msg_id = PP_CG_MSG_ID(PP_GROUP_GFX,
  5406. PP_BLOCK_GFX_MG,
  5407. PP_STATE_SUPPORT_CG | PP_STATE_SUPPORT_LS,
  5408. pp_state);
  5409. amd_set_clockgating_by_smu(pp_handle, msg_id);
  5410. msg_id = PP_CG_MSG_ID(PP_GROUP_GFX,
  5411. PP_BLOCK_GFX_RLC,
  5412. PP_STATE_SUPPORT_CG | PP_STATE_SUPPORT_LS,
  5413. pp_state);
  5414. amd_set_clockgating_by_smu(pp_handle, msg_id);
  5415. msg_id = PP_CG_MSG_ID(PP_GROUP_GFX,
  5416. PP_BLOCK_GFX_CP,
  5417. PP_STATE_SUPPORT_CG | PP_STATE_SUPPORT_LS,
  5418. pp_state);
  5419. amd_set_clockgating_by_smu(pp_handle, msg_id);
  5420. return 0;
  5421. }
  5422. static int gfx_v8_0_set_clockgating_state(void *handle,
  5423. enum amd_clockgating_state state)
  5424. {
  5425. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  5426. switch (adev->asic_type) {
  5427. case CHIP_FIJI:
  5428. case CHIP_CARRIZO:
  5429. case CHIP_STONEY:
  5430. gfx_v8_0_update_gfx_clock_gating(adev,
  5431. state == AMD_CG_STATE_GATE ? true : false);
  5432. break;
  5433. case CHIP_TONGA:
  5434. gfx_v8_0_tonga_update_gfx_clock_gating(adev, state);
  5435. break;
  5436. case CHIP_POLARIS10:
  5437. case CHIP_POLARIS11:
  5438. gfx_v8_0_polaris_update_gfx_clock_gating(adev, state);
  5439. break;
  5440. default:
  5441. break;
  5442. }
  5443. return 0;
  5444. }
  5445. static u32 gfx_v8_0_ring_get_rptr(struct amdgpu_ring *ring)
  5446. {
  5447. return ring->adev->wb.wb[ring->rptr_offs];
  5448. }
  5449. static u32 gfx_v8_0_ring_get_wptr_gfx(struct amdgpu_ring *ring)
  5450. {
  5451. struct amdgpu_device *adev = ring->adev;
  5452. if (ring->use_doorbell)
  5453. /* XXX check if swapping is necessary on BE */
  5454. return ring->adev->wb.wb[ring->wptr_offs];
  5455. else
  5456. return RREG32(mmCP_RB0_WPTR);
  5457. }
  5458. static void gfx_v8_0_ring_set_wptr_gfx(struct amdgpu_ring *ring)
  5459. {
  5460. struct amdgpu_device *adev = ring->adev;
  5461. if (ring->use_doorbell) {
  5462. /* XXX check if swapping is necessary on BE */
  5463. adev->wb.wb[ring->wptr_offs] = ring->wptr;
  5464. WDOORBELL32(ring->doorbell_index, ring->wptr);
  5465. } else {
  5466. WREG32(mmCP_RB0_WPTR, ring->wptr);
  5467. (void)RREG32(mmCP_RB0_WPTR);
  5468. }
  5469. }
  5470. static void gfx_v8_0_ring_emit_hdp_flush(struct amdgpu_ring *ring)
  5471. {
  5472. u32 ref_and_mask, reg_mem_engine;
  5473. if (ring->type == AMDGPU_RING_TYPE_COMPUTE) {
  5474. switch (ring->me) {
  5475. case 1:
  5476. ref_and_mask = GPU_HDP_FLUSH_DONE__CP2_MASK << ring->pipe;
  5477. break;
  5478. case 2:
  5479. ref_and_mask = GPU_HDP_FLUSH_DONE__CP6_MASK << ring->pipe;
  5480. break;
  5481. default:
  5482. return;
  5483. }
  5484. reg_mem_engine = 0;
  5485. } else {
  5486. ref_and_mask = GPU_HDP_FLUSH_DONE__CP0_MASK;
  5487. reg_mem_engine = WAIT_REG_MEM_ENGINE(1); /* pfp */
  5488. }
  5489. amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  5490. amdgpu_ring_write(ring, (WAIT_REG_MEM_OPERATION(1) | /* write, wait, write */
  5491. WAIT_REG_MEM_FUNCTION(3) | /* == */
  5492. reg_mem_engine));
  5493. amdgpu_ring_write(ring, mmGPU_HDP_FLUSH_REQ);
  5494. amdgpu_ring_write(ring, mmGPU_HDP_FLUSH_DONE);
  5495. amdgpu_ring_write(ring, ref_and_mask);
  5496. amdgpu_ring_write(ring, ref_and_mask);
  5497. amdgpu_ring_write(ring, 0x20); /* poll interval */
  5498. }
  5499. static void gfx_v8_0_ring_emit_hdp_invalidate(struct amdgpu_ring *ring)
  5500. {
  5501. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5502. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  5503. WRITE_DATA_DST_SEL(0) |
  5504. WR_CONFIRM));
  5505. amdgpu_ring_write(ring, mmHDP_DEBUG0);
  5506. amdgpu_ring_write(ring, 0);
  5507. amdgpu_ring_write(ring, 1);
  5508. }
  5509. static void gfx_v8_0_ring_emit_ib_gfx(struct amdgpu_ring *ring,
  5510. struct amdgpu_ib *ib,
  5511. unsigned vm_id, bool ctx_switch)
  5512. {
  5513. u32 header, control = 0;
  5514. if (ib->flags & AMDGPU_IB_FLAG_CE)
  5515. header = PACKET3(PACKET3_INDIRECT_BUFFER_CONST, 2);
  5516. else
  5517. header = PACKET3(PACKET3_INDIRECT_BUFFER, 2);
  5518. control |= ib->length_dw | (vm_id << 24);
  5519. amdgpu_ring_write(ring, header);
  5520. amdgpu_ring_write(ring,
  5521. #ifdef __BIG_ENDIAN
  5522. (2 << 0) |
  5523. #endif
  5524. (ib->gpu_addr & 0xFFFFFFFC));
  5525. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFFFF);
  5526. amdgpu_ring_write(ring, control);
  5527. }
  5528. static void gfx_v8_0_ring_emit_ib_compute(struct amdgpu_ring *ring,
  5529. struct amdgpu_ib *ib,
  5530. unsigned vm_id, bool ctx_switch)
  5531. {
  5532. u32 control = INDIRECT_BUFFER_VALID | ib->length_dw | (vm_id << 24);
  5533. amdgpu_ring_write(ring, PACKET3(PACKET3_INDIRECT_BUFFER, 2));
  5534. amdgpu_ring_write(ring,
  5535. #ifdef __BIG_ENDIAN
  5536. (2 << 0) |
  5537. #endif
  5538. (ib->gpu_addr & 0xFFFFFFFC));
  5539. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFFFF);
  5540. amdgpu_ring_write(ring, control);
  5541. }
  5542. static void gfx_v8_0_ring_emit_fence_gfx(struct amdgpu_ring *ring, u64 addr,
  5543. u64 seq, unsigned flags)
  5544. {
  5545. bool write64bit = flags & AMDGPU_FENCE_FLAG_64BIT;
  5546. bool int_sel = flags & AMDGPU_FENCE_FLAG_INT;
  5547. /* EVENT_WRITE_EOP - flush caches, send int */
  5548. amdgpu_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE_EOP, 4));
  5549. amdgpu_ring_write(ring, (EOP_TCL1_ACTION_EN |
  5550. EOP_TC_ACTION_EN |
  5551. EOP_TC_WB_ACTION_EN |
  5552. EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) |
  5553. EVENT_INDEX(5)));
  5554. amdgpu_ring_write(ring, addr & 0xfffffffc);
  5555. amdgpu_ring_write(ring, (upper_32_bits(addr) & 0xffff) |
  5556. DATA_SEL(write64bit ? 2 : 1) | INT_SEL(int_sel ? 2 : 0));
  5557. amdgpu_ring_write(ring, lower_32_bits(seq));
  5558. amdgpu_ring_write(ring, upper_32_bits(seq));
  5559. }
  5560. static void gfx_v8_0_ring_emit_pipeline_sync(struct amdgpu_ring *ring)
  5561. {
  5562. int usepfp = (ring->type == AMDGPU_RING_TYPE_GFX);
  5563. uint32_t seq = ring->fence_drv.sync_seq;
  5564. uint64_t addr = ring->fence_drv.gpu_addr;
  5565. amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  5566. amdgpu_ring_write(ring, (WAIT_REG_MEM_MEM_SPACE(1) | /* memory */
  5567. WAIT_REG_MEM_FUNCTION(3) | /* equal */
  5568. WAIT_REG_MEM_ENGINE(usepfp))); /* pfp or me */
  5569. amdgpu_ring_write(ring, addr & 0xfffffffc);
  5570. amdgpu_ring_write(ring, upper_32_bits(addr) & 0xffffffff);
  5571. amdgpu_ring_write(ring, seq);
  5572. amdgpu_ring_write(ring, 0xffffffff);
  5573. amdgpu_ring_write(ring, 4); /* poll interval */
  5574. }
  5575. static void gfx_v8_0_ring_emit_vm_flush(struct amdgpu_ring *ring,
  5576. unsigned vm_id, uint64_t pd_addr)
  5577. {
  5578. int usepfp = (ring->type == AMDGPU_RING_TYPE_GFX);
  5579. /* GFX8 emits 128 dw nop to prevent DE do vm_flush before CE finish CEIB */
  5580. if (usepfp)
  5581. amdgpu_ring_insert_nop(ring, 128);
  5582. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5583. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(usepfp) |
  5584. WRITE_DATA_DST_SEL(0)) |
  5585. WR_CONFIRM);
  5586. if (vm_id < 8) {
  5587. amdgpu_ring_write(ring,
  5588. (mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR + vm_id));
  5589. } else {
  5590. amdgpu_ring_write(ring,
  5591. (mmVM_CONTEXT8_PAGE_TABLE_BASE_ADDR + vm_id - 8));
  5592. }
  5593. amdgpu_ring_write(ring, 0);
  5594. amdgpu_ring_write(ring, pd_addr >> 12);
  5595. /* bits 0-15 are the VM contexts0-15 */
  5596. /* invalidate the cache */
  5597. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5598. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  5599. WRITE_DATA_DST_SEL(0)));
  5600. amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST);
  5601. amdgpu_ring_write(ring, 0);
  5602. amdgpu_ring_write(ring, 1 << vm_id);
  5603. /* wait for the invalidate to complete */
  5604. amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  5605. amdgpu_ring_write(ring, (WAIT_REG_MEM_OPERATION(0) | /* wait */
  5606. WAIT_REG_MEM_FUNCTION(0) | /* always */
  5607. WAIT_REG_MEM_ENGINE(0))); /* me */
  5608. amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST);
  5609. amdgpu_ring_write(ring, 0);
  5610. amdgpu_ring_write(ring, 0); /* ref */
  5611. amdgpu_ring_write(ring, 0); /* mask */
  5612. amdgpu_ring_write(ring, 0x20); /* poll interval */
  5613. /* compute doesn't have PFP */
  5614. if (usepfp) {
  5615. /* sync PFP to ME, otherwise we might get invalid PFP reads */
  5616. amdgpu_ring_write(ring, PACKET3(PACKET3_PFP_SYNC_ME, 0));
  5617. amdgpu_ring_write(ring, 0x0);
  5618. /* GFX8 emits 128 dw nop to prevent CE access VM before vm_flush finish */
  5619. amdgpu_ring_insert_nop(ring, 128);
  5620. }
  5621. }
  5622. static u32 gfx_v8_0_ring_get_wptr_compute(struct amdgpu_ring *ring)
  5623. {
  5624. return ring->adev->wb.wb[ring->wptr_offs];
  5625. }
  5626. static void gfx_v8_0_ring_set_wptr_compute(struct amdgpu_ring *ring)
  5627. {
  5628. struct amdgpu_device *adev = ring->adev;
  5629. /* XXX check if swapping is necessary on BE */
  5630. adev->wb.wb[ring->wptr_offs] = ring->wptr;
  5631. WDOORBELL32(ring->doorbell_index, ring->wptr);
  5632. }
  5633. static void gfx_v8_0_ring_emit_fence_compute(struct amdgpu_ring *ring,
  5634. u64 addr, u64 seq,
  5635. unsigned flags)
  5636. {
  5637. bool write64bit = flags & AMDGPU_FENCE_FLAG_64BIT;
  5638. bool int_sel = flags & AMDGPU_FENCE_FLAG_INT;
  5639. /* RELEASE_MEM - flush caches, send int */
  5640. amdgpu_ring_write(ring, PACKET3(PACKET3_RELEASE_MEM, 5));
  5641. amdgpu_ring_write(ring, (EOP_TCL1_ACTION_EN |
  5642. EOP_TC_ACTION_EN |
  5643. EOP_TC_WB_ACTION_EN |
  5644. EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) |
  5645. EVENT_INDEX(5)));
  5646. amdgpu_ring_write(ring, DATA_SEL(write64bit ? 2 : 1) | INT_SEL(int_sel ? 2 : 0));
  5647. amdgpu_ring_write(ring, addr & 0xfffffffc);
  5648. amdgpu_ring_write(ring, upper_32_bits(addr));
  5649. amdgpu_ring_write(ring, lower_32_bits(seq));
  5650. amdgpu_ring_write(ring, upper_32_bits(seq));
  5651. }
  5652. static void gfx_v8_ring_emit_sb(struct amdgpu_ring *ring)
  5653. {
  5654. amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  5655. amdgpu_ring_write(ring, 0);
  5656. }
  5657. static void gfx_v8_ring_emit_cntxcntl(struct amdgpu_ring *ring, uint32_t flags)
  5658. {
  5659. uint32_t dw2 = 0;
  5660. dw2 |= 0x80000000; /* set load_enable otherwise this package is just NOPs */
  5661. if (flags & AMDGPU_HAVE_CTX_SWITCH) {
  5662. /* set load_global_config & load_global_uconfig */
  5663. dw2 |= 0x8001;
  5664. /* set load_cs_sh_regs */
  5665. dw2 |= 0x01000000;
  5666. /* set load_per_context_state & load_gfx_sh_regs for GFX */
  5667. dw2 |= 0x10002;
  5668. /* set load_ce_ram if preamble presented */
  5669. if (AMDGPU_PREAMBLE_IB_PRESENT & flags)
  5670. dw2 |= 0x10000000;
  5671. } else {
  5672. /* still load_ce_ram if this is the first time preamble presented
  5673. * although there is no context switch happens.
  5674. */
  5675. if (AMDGPU_PREAMBLE_IB_PRESENT_FIRST & flags)
  5676. dw2 |= 0x10000000;
  5677. }
  5678. amdgpu_ring_write(ring, PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  5679. amdgpu_ring_write(ring, dw2);
  5680. amdgpu_ring_write(ring, 0);
  5681. }
  5682. static unsigned gfx_v8_0_ring_get_emit_ib_size_gfx(struct amdgpu_ring *ring)
  5683. {
  5684. return
  5685. 4; /* gfx_v8_0_ring_emit_ib_gfx */
  5686. }
  5687. static unsigned gfx_v8_0_ring_get_dma_frame_size_gfx(struct amdgpu_ring *ring)
  5688. {
  5689. return
  5690. 20 + /* gfx_v8_0_ring_emit_gds_switch */
  5691. 7 + /* gfx_v8_0_ring_emit_hdp_flush */
  5692. 5 + /* gfx_v8_0_ring_emit_hdp_invalidate */
  5693. 6 + 6 + 6 +/* gfx_v8_0_ring_emit_fence_gfx x3 for user fence, vm fence */
  5694. 7 + /* gfx_v8_0_ring_emit_pipeline_sync */
  5695. 256 + 19 + /* gfx_v8_0_ring_emit_vm_flush */
  5696. 2 + /* gfx_v8_ring_emit_sb */
  5697. 3; /* gfx_v8_ring_emit_cntxcntl */
  5698. }
  5699. static unsigned gfx_v8_0_ring_get_emit_ib_size_compute(struct amdgpu_ring *ring)
  5700. {
  5701. return
  5702. 4; /* gfx_v8_0_ring_emit_ib_compute */
  5703. }
  5704. static unsigned gfx_v8_0_ring_get_dma_frame_size_compute(struct amdgpu_ring *ring)
  5705. {
  5706. return
  5707. 20 + /* gfx_v8_0_ring_emit_gds_switch */
  5708. 7 + /* gfx_v8_0_ring_emit_hdp_flush */
  5709. 5 + /* gfx_v8_0_ring_emit_hdp_invalidate */
  5710. 7 + /* gfx_v8_0_ring_emit_pipeline_sync */
  5711. 17 + /* gfx_v8_0_ring_emit_vm_flush */
  5712. 7 + 7 + 7; /* gfx_v8_0_ring_emit_fence_compute x3 for user fence, vm fence */
  5713. }
  5714. static void gfx_v8_0_set_gfx_eop_interrupt_state(struct amdgpu_device *adev,
  5715. enum amdgpu_interrupt_state state)
  5716. {
  5717. WREG32_FIELD(CP_INT_CNTL_RING0, TIME_STAMP_INT_ENABLE,
  5718. state == AMDGPU_IRQ_STATE_DISABLE ? 0 : 1);
  5719. }
  5720. static void gfx_v8_0_set_compute_eop_interrupt_state(struct amdgpu_device *adev,
  5721. int me, int pipe,
  5722. enum amdgpu_interrupt_state state)
  5723. {
  5724. /*
  5725. * amdgpu controls only pipe 0 of MEC1. That's why this function only
  5726. * handles the setting of interrupts for this specific pipe. All other
  5727. * pipes' interrupts are set by amdkfd.
  5728. */
  5729. if (me == 1) {
  5730. switch (pipe) {
  5731. case 0:
  5732. break;
  5733. default:
  5734. DRM_DEBUG("invalid pipe %d\n", pipe);
  5735. return;
  5736. }
  5737. } else {
  5738. DRM_DEBUG("invalid me %d\n", me);
  5739. return;
  5740. }
  5741. WREG32_FIELD(CP_ME1_PIPE0_INT_CNTL, TIME_STAMP_INT_ENABLE,
  5742. state == AMDGPU_IRQ_STATE_DISABLE ? 0 : 1);
  5743. }
  5744. static int gfx_v8_0_set_priv_reg_fault_state(struct amdgpu_device *adev,
  5745. struct amdgpu_irq_src *source,
  5746. unsigned type,
  5747. enum amdgpu_interrupt_state state)
  5748. {
  5749. WREG32_FIELD(CP_INT_CNTL_RING0, PRIV_REG_INT_ENABLE,
  5750. state == AMDGPU_IRQ_STATE_DISABLE ? 0 : 1);
  5751. return 0;
  5752. }
  5753. static int gfx_v8_0_set_priv_inst_fault_state(struct amdgpu_device *adev,
  5754. struct amdgpu_irq_src *source,
  5755. unsigned type,
  5756. enum amdgpu_interrupt_state state)
  5757. {
  5758. WREG32_FIELD(CP_INT_CNTL_RING0, PRIV_INSTR_INT_ENABLE,
  5759. state == AMDGPU_IRQ_STATE_DISABLE ? 0 : 1);
  5760. return 0;
  5761. }
  5762. static int gfx_v8_0_set_eop_interrupt_state(struct amdgpu_device *adev,
  5763. struct amdgpu_irq_src *src,
  5764. unsigned type,
  5765. enum amdgpu_interrupt_state state)
  5766. {
  5767. switch (type) {
  5768. case AMDGPU_CP_IRQ_GFX_EOP:
  5769. gfx_v8_0_set_gfx_eop_interrupt_state(adev, state);
  5770. break;
  5771. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP:
  5772. gfx_v8_0_set_compute_eop_interrupt_state(adev, 1, 0, state);
  5773. break;
  5774. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE1_EOP:
  5775. gfx_v8_0_set_compute_eop_interrupt_state(adev, 1, 1, state);
  5776. break;
  5777. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE2_EOP:
  5778. gfx_v8_0_set_compute_eop_interrupt_state(adev, 1, 2, state);
  5779. break;
  5780. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE3_EOP:
  5781. gfx_v8_0_set_compute_eop_interrupt_state(adev, 1, 3, state);
  5782. break;
  5783. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE0_EOP:
  5784. gfx_v8_0_set_compute_eop_interrupt_state(adev, 2, 0, state);
  5785. break;
  5786. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE1_EOP:
  5787. gfx_v8_0_set_compute_eop_interrupt_state(adev, 2, 1, state);
  5788. break;
  5789. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE2_EOP:
  5790. gfx_v8_0_set_compute_eop_interrupt_state(adev, 2, 2, state);
  5791. break;
  5792. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE3_EOP:
  5793. gfx_v8_0_set_compute_eop_interrupt_state(adev, 2, 3, state);
  5794. break;
  5795. default:
  5796. break;
  5797. }
  5798. return 0;
  5799. }
  5800. static int gfx_v8_0_eop_irq(struct amdgpu_device *adev,
  5801. struct amdgpu_irq_src *source,
  5802. struct amdgpu_iv_entry *entry)
  5803. {
  5804. int i;
  5805. u8 me_id, pipe_id, queue_id;
  5806. struct amdgpu_ring *ring;
  5807. DRM_DEBUG("IH: CP EOP\n");
  5808. me_id = (entry->ring_id & 0x0c) >> 2;
  5809. pipe_id = (entry->ring_id & 0x03) >> 0;
  5810. queue_id = (entry->ring_id & 0x70) >> 4;
  5811. switch (me_id) {
  5812. case 0:
  5813. amdgpu_fence_process(&adev->gfx.gfx_ring[0]);
  5814. break;
  5815. case 1:
  5816. case 2:
  5817. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  5818. ring = &adev->gfx.compute_ring[i];
  5819. /* Per-queue interrupt is supported for MEC starting from VI.
  5820. * The interrupt can only be enabled/disabled per pipe instead of per queue.
  5821. */
  5822. if ((ring->me == me_id) && (ring->pipe == pipe_id) && (ring->queue == queue_id))
  5823. amdgpu_fence_process(ring);
  5824. }
  5825. break;
  5826. }
  5827. return 0;
  5828. }
  5829. static int gfx_v8_0_priv_reg_irq(struct amdgpu_device *adev,
  5830. struct amdgpu_irq_src *source,
  5831. struct amdgpu_iv_entry *entry)
  5832. {
  5833. DRM_ERROR("Illegal register access in command stream\n");
  5834. schedule_work(&adev->reset_work);
  5835. return 0;
  5836. }
  5837. static int gfx_v8_0_priv_inst_irq(struct amdgpu_device *adev,
  5838. struct amdgpu_irq_src *source,
  5839. struct amdgpu_iv_entry *entry)
  5840. {
  5841. DRM_ERROR("Illegal instruction in command stream\n");
  5842. schedule_work(&adev->reset_work);
  5843. return 0;
  5844. }
  5845. const struct amd_ip_funcs gfx_v8_0_ip_funcs = {
  5846. .name = "gfx_v8_0",
  5847. .early_init = gfx_v8_0_early_init,
  5848. .late_init = gfx_v8_0_late_init,
  5849. .sw_init = gfx_v8_0_sw_init,
  5850. .sw_fini = gfx_v8_0_sw_fini,
  5851. .hw_init = gfx_v8_0_hw_init,
  5852. .hw_fini = gfx_v8_0_hw_fini,
  5853. .suspend = gfx_v8_0_suspend,
  5854. .resume = gfx_v8_0_resume,
  5855. .is_idle = gfx_v8_0_is_idle,
  5856. .wait_for_idle = gfx_v8_0_wait_for_idle,
  5857. .check_soft_reset = gfx_v8_0_check_soft_reset,
  5858. .pre_soft_reset = gfx_v8_0_pre_soft_reset,
  5859. .soft_reset = gfx_v8_0_soft_reset,
  5860. .post_soft_reset = gfx_v8_0_post_soft_reset,
  5861. .set_clockgating_state = gfx_v8_0_set_clockgating_state,
  5862. .set_powergating_state = gfx_v8_0_set_powergating_state,
  5863. };
  5864. static const struct amdgpu_ring_funcs gfx_v8_0_ring_funcs_gfx = {
  5865. .get_rptr = gfx_v8_0_ring_get_rptr,
  5866. .get_wptr = gfx_v8_0_ring_get_wptr_gfx,
  5867. .set_wptr = gfx_v8_0_ring_set_wptr_gfx,
  5868. .parse_cs = NULL,
  5869. .emit_ib = gfx_v8_0_ring_emit_ib_gfx,
  5870. .emit_fence = gfx_v8_0_ring_emit_fence_gfx,
  5871. .emit_pipeline_sync = gfx_v8_0_ring_emit_pipeline_sync,
  5872. .emit_vm_flush = gfx_v8_0_ring_emit_vm_flush,
  5873. .emit_gds_switch = gfx_v8_0_ring_emit_gds_switch,
  5874. .emit_hdp_flush = gfx_v8_0_ring_emit_hdp_flush,
  5875. .emit_hdp_invalidate = gfx_v8_0_ring_emit_hdp_invalidate,
  5876. .test_ring = gfx_v8_0_ring_test_ring,
  5877. .test_ib = gfx_v8_0_ring_test_ib,
  5878. .insert_nop = amdgpu_ring_insert_nop,
  5879. .pad_ib = amdgpu_ring_generic_pad_ib,
  5880. .emit_switch_buffer = gfx_v8_ring_emit_sb,
  5881. .emit_cntxcntl = gfx_v8_ring_emit_cntxcntl,
  5882. .get_emit_ib_size = gfx_v8_0_ring_get_emit_ib_size_gfx,
  5883. .get_dma_frame_size = gfx_v8_0_ring_get_dma_frame_size_gfx,
  5884. };
  5885. static const struct amdgpu_ring_funcs gfx_v8_0_ring_funcs_compute = {
  5886. .get_rptr = gfx_v8_0_ring_get_rptr,
  5887. .get_wptr = gfx_v8_0_ring_get_wptr_compute,
  5888. .set_wptr = gfx_v8_0_ring_set_wptr_compute,
  5889. .parse_cs = NULL,
  5890. .emit_ib = gfx_v8_0_ring_emit_ib_compute,
  5891. .emit_fence = gfx_v8_0_ring_emit_fence_compute,
  5892. .emit_pipeline_sync = gfx_v8_0_ring_emit_pipeline_sync,
  5893. .emit_vm_flush = gfx_v8_0_ring_emit_vm_flush,
  5894. .emit_gds_switch = gfx_v8_0_ring_emit_gds_switch,
  5895. .emit_hdp_flush = gfx_v8_0_ring_emit_hdp_flush,
  5896. .emit_hdp_invalidate = gfx_v8_0_ring_emit_hdp_invalidate,
  5897. .test_ring = gfx_v8_0_ring_test_ring,
  5898. .test_ib = gfx_v8_0_ring_test_ib,
  5899. .insert_nop = amdgpu_ring_insert_nop,
  5900. .pad_ib = amdgpu_ring_generic_pad_ib,
  5901. .get_emit_ib_size = gfx_v8_0_ring_get_emit_ib_size_compute,
  5902. .get_dma_frame_size = gfx_v8_0_ring_get_dma_frame_size_compute,
  5903. };
  5904. static void gfx_v8_0_set_ring_funcs(struct amdgpu_device *adev)
  5905. {
  5906. int i;
  5907. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  5908. adev->gfx.gfx_ring[i].funcs = &gfx_v8_0_ring_funcs_gfx;
  5909. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  5910. adev->gfx.compute_ring[i].funcs = &gfx_v8_0_ring_funcs_compute;
  5911. }
  5912. static const struct amdgpu_irq_src_funcs gfx_v8_0_eop_irq_funcs = {
  5913. .set = gfx_v8_0_set_eop_interrupt_state,
  5914. .process = gfx_v8_0_eop_irq,
  5915. };
  5916. static const struct amdgpu_irq_src_funcs gfx_v8_0_priv_reg_irq_funcs = {
  5917. .set = gfx_v8_0_set_priv_reg_fault_state,
  5918. .process = gfx_v8_0_priv_reg_irq,
  5919. };
  5920. static const struct amdgpu_irq_src_funcs gfx_v8_0_priv_inst_irq_funcs = {
  5921. .set = gfx_v8_0_set_priv_inst_fault_state,
  5922. .process = gfx_v8_0_priv_inst_irq,
  5923. };
  5924. static void gfx_v8_0_set_irq_funcs(struct amdgpu_device *adev)
  5925. {
  5926. adev->gfx.eop_irq.num_types = AMDGPU_CP_IRQ_LAST;
  5927. adev->gfx.eop_irq.funcs = &gfx_v8_0_eop_irq_funcs;
  5928. adev->gfx.priv_reg_irq.num_types = 1;
  5929. adev->gfx.priv_reg_irq.funcs = &gfx_v8_0_priv_reg_irq_funcs;
  5930. adev->gfx.priv_inst_irq.num_types = 1;
  5931. adev->gfx.priv_inst_irq.funcs = &gfx_v8_0_priv_inst_irq_funcs;
  5932. }
  5933. static void gfx_v8_0_set_rlc_funcs(struct amdgpu_device *adev)
  5934. {
  5935. switch (adev->asic_type) {
  5936. case CHIP_TOPAZ:
  5937. adev->gfx.rlc.funcs = &iceland_rlc_funcs;
  5938. break;
  5939. case CHIP_STONEY:
  5940. case CHIP_CARRIZO:
  5941. adev->gfx.rlc.funcs = &cz_rlc_funcs;
  5942. break;
  5943. default:
  5944. adev->gfx.rlc.funcs = &gfx_v8_0_nop_rlc_funcs;
  5945. break;
  5946. }
  5947. }
  5948. static void gfx_v8_0_set_gds_init(struct amdgpu_device *adev)
  5949. {
  5950. /* init asci gds info */
  5951. adev->gds.mem.total_size = RREG32(mmGDS_VMID0_SIZE);
  5952. adev->gds.gws.total_size = 64;
  5953. adev->gds.oa.total_size = 16;
  5954. if (adev->gds.mem.total_size == 64 * 1024) {
  5955. adev->gds.mem.gfx_partition_size = 4096;
  5956. adev->gds.mem.cs_partition_size = 4096;
  5957. adev->gds.gws.gfx_partition_size = 4;
  5958. adev->gds.gws.cs_partition_size = 4;
  5959. adev->gds.oa.gfx_partition_size = 4;
  5960. adev->gds.oa.cs_partition_size = 1;
  5961. } else {
  5962. adev->gds.mem.gfx_partition_size = 1024;
  5963. adev->gds.mem.cs_partition_size = 1024;
  5964. adev->gds.gws.gfx_partition_size = 16;
  5965. adev->gds.gws.cs_partition_size = 16;
  5966. adev->gds.oa.gfx_partition_size = 4;
  5967. adev->gds.oa.cs_partition_size = 4;
  5968. }
  5969. }
  5970. static void gfx_v8_0_set_user_cu_inactive_bitmap(struct amdgpu_device *adev,
  5971. u32 bitmap)
  5972. {
  5973. u32 data;
  5974. if (!bitmap)
  5975. return;
  5976. data = bitmap << GC_USER_SHADER_ARRAY_CONFIG__INACTIVE_CUS__SHIFT;
  5977. data &= GC_USER_SHADER_ARRAY_CONFIG__INACTIVE_CUS_MASK;
  5978. WREG32(mmGC_USER_SHADER_ARRAY_CONFIG, data);
  5979. }
  5980. static u32 gfx_v8_0_get_cu_active_bitmap(struct amdgpu_device *adev)
  5981. {
  5982. u32 data, mask;
  5983. data = RREG32(mmCC_GC_SHADER_ARRAY_CONFIG) |
  5984. RREG32(mmGC_USER_SHADER_ARRAY_CONFIG);
  5985. mask = gfx_v8_0_create_bitmask(adev->gfx.config.max_cu_per_sh);
  5986. return ~REG_GET_FIELD(data, CC_GC_SHADER_ARRAY_CONFIG, INACTIVE_CUS) & mask;
  5987. }
  5988. static void gfx_v8_0_get_cu_info(struct amdgpu_device *adev)
  5989. {
  5990. int i, j, k, counter, active_cu_number = 0;
  5991. u32 mask, bitmap, ao_bitmap, ao_cu_mask = 0;
  5992. struct amdgpu_cu_info *cu_info = &adev->gfx.cu_info;
  5993. unsigned disable_masks[4 * 2];
  5994. memset(cu_info, 0, sizeof(*cu_info));
  5995. amdgpu_gfx_parse_disable_cu(disable_masks, 4, 2);
  5996. mutex_lock(&adev->grbm_idx_mutex);
  5997. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  5998. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  5999. mask = 1;
  6000. ao_bitmap = 0;
  6001. counter = 0;
  6002. gfx_v8_0_select_se_sh(adev, i, j, 0xffffffff);
  6003. if (i < 4 && j < 2)
  6004. gfx_v8_0_set_user_cu_inactive_bitmap(
  6005. adev, disable_masks[i * 2 + j]);
  6006. bitmap = gfx_v8_0_get_cu_active_bitmap(adev);
  6007. cu_info->bitmap[i][j] = bitmap;
  6008. for (k = 0; k < 16; k ++) {
  6009. if (bitmap & mask) {
  6010. if (counter < 2)
  6011. ao_bitmap |= mask;
  6012. counter ++;
  6013. }
  6014. mask <<= 1;
  6015. }
  6016. active_cu_number += counter;
  6017. ao_cu_mask |= (ao_bitmap << (i * 16 + j * 8));
  6018. }
  6019. }
  6020. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  6021. mutex_unlock(&adev->grbm_idx_mutex);
  6022. cu_info->number = active_cu_number;
  6023. cu_info->ao_cu_mask = ao_cu_mask;
  6024. }