gfx_v8_0.c 238 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662566356645665566656675668566956705671567256735674567556765677567856795680568156825683568456855686568756885689569056915692569356945695569656975698569957005701570257035704570557065707570857095710571157125713571457155716571757185719572057215722572357245725572657275728572957305731573257335734573557365737573857395740574157425743574457455746574757485749575057515752575357545755575657575758575957605761576257635764576557665767576857695770577157725773577457755776577757785779578057815782578357845785578657875788578957905791579257935794579557965797579857995800580158025803580458055806580758085809581058115812581358145815581658175818581958205821582258235824582558265827582858295830583158325833583458355836583758385839584058415842584358445845584658475848584958505851585258535854585558565857585858595860586158625863586458655866586758685869587058715872587358745875587658775878587958805881588258835884588558865887588858895890589158925893589458955896589758985899590059015902590359045905590659075908590959105911591259135914591559165917591859195920592159225923592459255926592759285929593059315932593359345935593659375938593959405941594259435944594559465947594859495950595159525953595459555956595759585959596059615962596359645965596659675968596959705971597259735974597559765977597859795980598159825983598459855986598759885989599059915992599359945995599659975998599960006001600260036004600560066007600860096010601160126013601460156016601760186019602060216022602360246025602660276028602960306031603260336034603560366037603860396040604160426043604460456046604760486049605060516052605360546055605660576058605960606061606260636064606560666067606860696070607160726073607460756076607760786079608060816082608360846085608660876088608960906091609260936094609560966097609860996100610161026103610461056106610761086109611061116112611361146115611661176118611961206121612261236124612561266127612861296130613161326133613461356136613761386139614061416142614361446145614661476148614961506151615261536154615561566157615861596160616161626163616461656166616761686169617061716172617361746175617661776178617961806181618261836184618561866187618861896190619161926193619461956196619761986199620062016202620362046205620662076208620962106211621262136214621562166217621862196220622162226223622462256226622762286229623062316232623362346235623662376238623962406241624262436244624562466247624862496250625162526253625462556256625762586259626062616262626362646265626662676268626962706271627262736274627562766277627862796280628162826283628462856286628762886289629062916292629362946295629662976298629963006301630263036304630563066307630863096310631163126313631463156316631763186319632063216322632363246325632663276328632963306331633263336334633563366337633863396340634163426343634463456346634763486349635063516352635363546355635663576358635963606361636263636364636563666367636863696370637163726373637463756376637763786379638063816382638363846385638663876388638963906391639263936394639563966397639863996400640164026403640464056406640764086409641064116412641364146415641664176418641964206421642264236424642564266427642864296430643164326433643464356436643764386439644064416442644364446445644664476448644964506451645264536454645564566457645864596460646164626463646464656466646764686469647064716472647364746475647664776478647964806481648264836484648564866487648864896490649164926493649464956496649764986499650065016502650365046505650665076508650965106511651265136514651565166517651865196520652165226523652465256526652765286529653065316532653365346535653665376538653965406541654265436544654565466547654865496550655165526553655465556556655765586559656065616562656365646565656665676568656965706571657265736574657565766577657865796580658165826583658465856586658765886589659065916592659365946595659665976598659966006601660266036604660566066607660866096610661166126613661466156616661766186619662066216622662366246625662666276628662966306631663266336634663566366637663866396640664166426643664466456646664766486649665066516652665366546655665666576658665966606661666266636664666566666667666866696670667166726673667466756676667766786679668066816682668366846685668666876688668966906691669266936694669566966697669866996700670167026703670467056706670767086709671067116712671367146715671667176718671967206721672267236724672567266727672867296730673167326733673467356736673767386739674067416742674367446745674667476748674967506751675267536754675567566757675867596760676167626763676467656766676767686769677067716772677367746775677667776778677967806781678267836784678567866787678867896790679167926793679467956796679767986799680068016802680368046805680668076808680968106811681268136814681568166817681868196820682168226823682468256826682768286829683068316832683368346835683668376838683968406841684268436844684568466847684868496850685168526853685468556856685768586859686068616862686368646865686668676868686968706871687268736874687568766877687868796880688168826883688468856886688768886889689068916892689368946895689668976898689969006901690269036904690569066907690869096910691169126913691469156916691769186919692069216922692369246925692669276928692969306931693269336934693569366937693869396940694169426943694469456946694769486949695069516952695369546955695669576958695969606961696269636964696569666967696869696970697169726973697469756976697769786979698069816982698369846985698669876988698969906991699269936994699569966997699869997000700170027003700470057006700770087009701070117012701370147015701670177018701970207021702270237024702570267027702870297030703170327033703470357036703770387039704070417042704370447045704670477048704970507051705270537054705570567057705870597060706170627063706470657066706770687069707070717072707370747075707670777078
  1. /*
  2. * Copyright 2014 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <linux/firmware.h>
  24. #include <drm/drmP.h>
  25. #include "amdgpu.h"
  26. #include "amdgpu_gfx.h"
  27. #include "vi.h"
  28. #include "vi_structs.h"
  29. #include "vid.h"
  30. #include "amdgpu_ucode.h"
  31. #include "amdgpu_atombios.h"
  32. #include "atombios_i2c.h"
  33. #include "clearstate_vi.h"
  34. #include "gmc/gmc_8_2_d.h"
  35. #include "gmc/gmc_8_2_sh_mask.h"
  36. #include "oss/oss_3_0_d.h"
  37. #include "oss/oss_3_0_sh_mask.h"
  38. #include "bif/bif_5_0_d.h"
  39. #include "bif/bif_5_0_sh_mask.h"
  40. #include "gca/gfx_8_0_d.h"
  41. #include "gca/gfx_8_0_enum.h"
  42. #include "gca/gfx_8_0_sh_mask.h"
  43. #include "gca/gfx_8_0_enum.h"
  44. #include "dce/dce_10_0_d.h"
  45. #include "dce/dce_10_0_sh_mask.h"
  46. #include "smu/smu_7_1_3_d.h"
  47. #define GFX8_NUM_GFX_RINGS 1
  48. #define GFX8_MEC_HPD_SIZE 2048
  49. #define TOPAZ_GB_ADDR_CONFIG_GOLDEN 0x22010001
  50. #define CARRIZO_GB_ADDR_CONFIG_GOLDEN 0x22010001
  51. #define POLARIS11_GB_ADDR_CONFIG_GOLDEN 0x22011002
  52. #define TONGA_GB_ADDR_CONFIG_GOLDEN 0x22011003
  53. #define ARRAY_MODE(x) ((x) << GB_TILE_MODE0__ARRAY_MODE__SHIFT)
  54. #define PIPE_CONFIG(x) ((x) << GB_TILE_MODE0__PIPE_CONFIG__SHIFT)
  55. #define TILE_SPLIT(x) ((x) << GB_TILE_MODE0__TILE_SPLIT__SHIFT)
  56. #define MICRO_TILE_MODE_NEW(x) ((x) << GB_TILE_MODE0__MICRO_TILE_MODE_NEW__SHIFT)
  57. #define SAMPLE_SPLIT(x) ((x) << GB_TILE_MODE0__SAMPLE_SPLIT__SHIFT)
  58. #define BANK_WIDTH(x) ((x) << GB_MACROTILE_MODE0__BANK_WIDTH__SHIFT)
  59. #define BANK_HEIGHT(x) ((x) << GB_MACROTILE_MODE0__BANK_HEIGHT__SHIFT)
  60. #define MACRO_TILE_ASPECT(x) ((x) << GB_MACROTILE_MODE0__MACRO_TILE_ASPECT__SHIFT)
  61. #define NUM_BANKS(x) ((x) << GB_MACROTILE_MODE0__NUM_BANKS__SHIFT)
  62. #define RLC_CGTT_MGCG_OVERRIDE__CPF_MASK 0x00000001L
  63. #define RLC_CGTT_MGCG_OVERRIDE__RLC_MASK 0x00000002L
  64. #define RLC_CGTT_MGCG_OVERRIDE__MGCG_MASK 0x00000004L
  65. #define RLC_CGTT_MGCG_OVERRIDE__CGCG_MASK 0x00000008L
  66. #define RLC_CGTT_MGCG_OVERRIDE__CGLS_MASK 0x00000010L
  67. #define RLC_CGTT_MGCG_OVERRIDE__GRBM_MASK 0x00000020L
  68. /* BPM SERDES CMD */
  69. #define SET_BPM_SERDES_CMD 1
  70. #define CLE_BPM_SERDES_CMD 0
  71. /* BPM Register Address*/
  72. enum {
  73. BPM_REG_CGLS_EN = 0, /* Enable/Disable CGLS */
  74. BPM_REG_CGLS_ON, /* ON/OFF CGLS: shall be controlled by RLC FW */
  75. BPM_REG_CGCG_OVERRIDE, /* Set/Clear CGCG Override */
  76. BPM_REG_MGCG_OVERRIDE, /* Set/Clear MGCG Override */
  77. BPM_REG_FGCG_OVERRIDE, /* Set/Clear FGCG Override */
  78. BPM_REG_FGCG_MAX
  79. };
  80. #define RLC_FormatDirectRegListLength 14
  81. MODULE_FIRMWARE("amdgpu/carrizo_ce.bin");
  82. MODULE_FIRMWARE("amdgpu/carrizo_pfp.bin");
  83. MODULE_FIRMWARE("amdgpu/carrizo_me.bin");
  84. MODULE_FIRMWARE("amdgpu/carrizo_mec.bin");
  85. MODULE_FIRMWARE("amdgpu/carrizo_mec2.bin");
  86. MODULE_FIRMWARE("amdgpu/carrizo_rlc.bin");
  87. MODULE_FIRMWARE("amdgpu/stoney_ce.bin");
  88. MODULE_FIRMWARE("amdgpu/stoney_pfp.bin");
  89. MODULE_FIRMWARE("amdgpu/stoney_me.bin");
  90. MODULE_FIRMWARE("amdgpu/stoney_mec.bin");
  91. MODULE_FIRMWARE("amdgpu/stoney_rlc.bin");
  92. MODULE_FIRMWARE("amdgpu/tonga_ce.bin");
  93. MODULE_FIRMWARE("amdgpu/tonga_pfp.bin");
  94. MODULE_FIRMWARE("amdgpu/tonga_me.bin");
  95. MODULE_FIRMWARE("amdgpu/tonga_mec.bin");
  96. MODULE_FIRMWARE("amdgpu/tonga_mec2.bin");
  97. MODULE_FIRMWARE("amdgpu/tonga_rlc.bin");
  98. MODULE_FIRMWARE("amdgpu/topaz_ce.bin");
  99. MODULE_FIRMWARE("amdgpu/topaz_pfp.bin");
  100. MODULE_FIRMWARE("amdgpu/topaz_me.bin");
  101. MODULE_FIRMWARE("amdgpu/topaz_mec.bin");
  102. MODULE_FIRMWARE("amdgpu/topaz_rlc.bin");
  103. MODULE_FIRMWARE("amdgpu/fiji_ce.bin");
  104. MODULE_FIRMWARE("amdgpu/fiji_pfp.bin");
  105. MODULE_FIRMWARE("amdgpu/fiji_me.bin");
  106. MODULE_FIRMWARE("amdgpu/fiji_mec.bin");
  107. MODULE_FIRMWARE("amdgpu/fiji_mec2.bin");
  108. MODULE_FIRMWARE("amdgpu/fiji_rlc.bin");
  109. MODULE_FIRMWARE("amdgpu/polaris11_ce.bin");
  110. MODULE_FIRMWARE("amdgpu/polaris11_ce_2.bin");
  111. MODULE_FIRMWARE("amdgpu/polaris11_pfp.bin");
  112. MODULE_FIRMWARE("amdgpu/polaris11_pfp_2.bin");
  113. MODULE_FIRMWARE("amdgpu/polaris11_me.bin");
  114. MODULE_FIRMWARE("amdgpu/polaris11_me_2.bin");
  115. MODULE_FIRMWARE("amdgpu/polaris11_mec.bin");
  116. MODULE_FIRMWARE("amdgpu/polaris11_mec_2.bin");
  117. MODULE_FIRMWARE("amdgpu/polaris11_mec2.bin");
  118. MODULE_FIRMWARE("amdgpu/polaris11_mec2_2.bin");
  119. MODULE_FIRMWARE("amdgpu/polaris11_rlc.bin");
  120. MODULE_FIRMWARE("amdgpu/polaris10_ce.bin");
  121. MODULE_FIRMWARE("amdgpu/polaris10_ce_2.bin");
  122. MODULE_FIRMWARE("amdgpu/polaris10_pfp.bin");
  123. MODULE_FIRMWARE("amdgpu/polaris10_pfp_2.bin");
  124. MODULE_FIRMWARE("amdgpu/polaris10_me.bin");
  125. MODULE_FIRMWARE("amdgpu/polaris10_me_2.bin");
  126. MODULE_FIRMWARE("amdgpu/polaris10_mec.bin");
  127. MODULE_FIRMWARE("amdgpu/polaris10_mec_2.bin");
  128. MODULE_FIRMWARE("amdgpu/polaris10_mec2.bin");
  129. MODULE_FIRMWARE("amdgpu/polaris10_mec2_2.bin");
  130. MODULE_FIRMWARE("amdgpu/polaris10_rlc.bin");
  131. MODULE_FIRMWARE("amdgpu/polaris12_ce.bin");
  132. MODULE_FIRMWARE("amdgpu/polaris12_ce_2.bin");
  133. MODULE_FIRMWARE("amdgpu/polaris12_pfp.bin");
  134. MODULE_FIRMWARE("amdgpu/polaris12_pfp_2.bin");
  135. MODULE_FIRMWARE("amdgpu/polaris12_me.bin");
  136. MODULE_FIRMWARE("amdgpu/polaris12_me_2.bin");
  137. MODULE_FIRMWARE("amdgpu/polaris12_mec.bin");
  138. MODULE_FIRMWARE("amdgpu/polaris12_mec_2.bin");
  139. MODULE_FIRMWARE("amdgpu/polaris12_mec2.bin");
  140. MODULE_FIRMWARE("amdgpu/polaris12_mec2_2.bin");
  141. MODULE_FIRMWARE("amdgpu/polaris12_rlc.bin");
  142. static const struct amdgpu_gds_reg_offset amdgpu_gds_reg_offset[] =
  143. {
  144. {mmGDS_VMID0_BASE, mmGDS_VMID0_SIZE, mmGDS_GWS_VMID0, mmGDS_OA_VMID0},
  145. {mmGDS_VMID1_BASE, mmGDS_VMID1_SIZE, mmGDS_GWS_VMID1, mmGDS_OA_VMID1},
  146. {mmGDS_VMID2_BASE, mmGDS_VMID2_SIZE, mmGDS_GWS_VMID2, mmGDS_OA_VMID2},
  147. {mmGDS_VMID3_BASE, mmGDS_VMID3_SIZE, mmGDS_GWS_VMID3, mmGDS_OA_VMID3},
  148. {mmGDS_VMID4_BASE, mmGDS_VMID4_SIZE, mmGDS_GWS_VMID4, mmGDS_OA_VMID4},
  149. {mmGDS_VMID5_BASE, mmGDS_VMID5_SIZE, mmGDS_GWS_VMID5, mmGDS_OA_VMID5},
  150. {mmGDS_VMID6_BASE, mmGDS_VMID6_SIZE, mmGDS_GWS_VMID6, mmGDS_OA_VMID6},
  151. {mmGDS_VMID7_BASE, mmGDS_VMID7_SIZE, mmGDS_GWS_VMID7, mmGDS_OA_VMID7},
  152. {mmGDS_VMID8_BASE, mmGDS_VMID8_SIZE, mmGDS_GWS_VMID8, mmGDS_OA_VMID8},
  153. {mmGDS_VMID9_BASE, mmGDS_VMID9_SIZE, mmGDS_GWS_VMID9, mmGDS_OA_VMID9},
  154. {mmGDS_VMID10_BASE, mmGDS_VMID10_SIZE, mmGDS_GWS_VMID10, mmGDS_OA_VMID10},
  155. {mmGDS_VMID11_BASE, mmGDS_VMID11_SIZE, mmGDS_GWS_VMID11, mmGDS_OA_VMID11},
  156. {mmGDS_VMID12_BASE, mmGDS_VMID12_SIZE, mmGDS_GWS_VMID12, mmGDS_OA_VMID12},
  157. {mmGDS_VMID13_BASE, mmGDS_VMID13_SIZE, mmGDS_GWS_VMID13, mmGDS_OA_VMID13},
  158. {mmGDS_VMID14_BASE, mmGDS_VMID14_SIZE, mmGDS_GWS_VMID14, mmGDS_OA_VMID14},
  159. {mmGDS_VMID15_BASE, mmGDS_VMID15_SIZE, mmGDS_GWS_VMID15, mmGDS_OA_VMID15}
  160. };
  161. static const u32 golden_settings_tonga_a11[] =
  162. {
  163. mmCB_HW_CONTROL, 0xfffdf3cf, 0x00007208,
  164. mmCB_HW_CONTROL_3, 0x00000040, 0x00000040,
  165. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  166. mmGB_GPU_ID, 0x0000000f, 0x00000000,
  167. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  168. mmPA_SC_FIFO_DEPTH_CNTL, 0x000003ff, 0x000000fc,
  169. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  170. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0000003c,
  171. mmSQ_RANDOM_WAVE_PRI, 0x001fffff, 0x000006fd,
  172. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  173. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  174. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  175. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000002fb,
  176. mmTCP_CHAN_STEER_HI, 0xffffffff, 0x0000543b,
  177. mmTCP_CHAN_STEER_LO, 0xffffffff, 0xa9210876,
  178. mmVGT_RESET_DEBUG, 0x00000004, 0x00000004,
  179. };
  180. static const u32 tonga_golden_common_all[] =
  181. {
  182. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  183. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x16000012,
  184. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x0000002A,
  185. mmGB_ADDR_CONFIG, 0xffffffff, 0x22011003,
  186. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  187. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  188. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00FF7FBF,
  189. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00FF7FAF
  190. };
  191. static const u32 tonga_mgcg_cgcg_init[] =
  192. {
  193. mmRLC_CGTT_MGCG_OVERRIDE, 0xffffffff, 0xffffffff,
  194. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  195. mmCB_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  196. mmCGTT_BCI_CLK_CTRL, 0xffffffff, 0x00000100,
  197. mmCGTT_CP_CLK_CTRL, 0xffffffff, 0x00000100,
  198. mmCGTT_CPC_CLK_CTRL, 0xffffffff, 0x00000100,
  199. mmCGTT_CPF_CLK_CTRL, 0xffffffff, 0x40000100,
  200. mmCGTT_GDS_CLK_CTRL, 0xffffffff, 0x00000100,
  201. mmCGTT_IA_CLK_CTRL, 0xffffffff, 0x06000100,
  202. mmCGTT_PA_CLK_CTRL, 0xffffffff, 0x00000100,
  203. mmCGTT_WD_CLK_CTRL, 0xffffffff, 0x06000100,
  204. mmCGTT_PC_CLK_CTRL, 0xffffffff, 0x00000100,
  205. mmCGTT_RLC_CLK_CTRL, 0xffffffff, 0x00000100,
  206. mmCGTT_SC_CLK_CTRL, 0xffffffff, 0x00000100,
  207. mmCGTT_SPI_CLK_CTRL, 0xffffffff, 0x00000100,
  208. mmCGTT_SQ_CLK_CTRL, 0xffffffff, 0x00000100,
  209. mmCGTT_SQG_CLK_CTRL, 0xffffffff, 0x00000100,
  210. mmCGTT_SX_CLK_CTRL0, 0xffffffff, 0x00000100,
  211. mmCGTT_SX_CLK_CTRL1, 0xffffffff, 0x00000100,
  212. mmCGTT_SX_CLK_CTRL2, 0xffffffff, 0x00000100,
  213. mmCGTT_SX_CLK_CTRL3, 0xffffffff, 0x00000100,
  214. mmCGTT_SX_CLK_CTRL4, 0xffffffff, 0x00000100,
  215. mmCGTT_TCI_CLK_CTRL, 0xffffffff, 0x00000100,
  216. mmCGTT_TCP_CLK_CTRL, 0xffffffff, 0x00000100,
  217. mmCGTT_VGT_CLK_CTRL, 0xffffffff, 0x06000100,
  218. mmDB_CGTT_CLK_CTRL_0, 0xffffffff, 0x00000100,
  219. mmTA_CGTT_CTRL, 0xffffffff, 0x00000100,
  220. mmTCA_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  221. mmTCC_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  222. mmTD_CGTT_CTRL, 0xffffffff, 0x00000100,
  223. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  224. mmCGTS_CU0_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  225. mmCGTS_CU0_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  226. mmCGTS_CU0_TA_SQC_CTRL_REG, 0xffffffff, 0x00040007,
  227. mmCGTS_CU0_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  228. mmCGTS_CU0_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  229. mmCGTS_CU1_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  230. mmCGTS_CU1_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  231. mmCGTS_CU1_TA_CTRL_REG, 0xffffffff, 0x00040007,
  232. mmCGTS_CU1_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  233. mmCGTS_CU1_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  234. mmCGTS_CU2_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  235. mmCGTS_CU2_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  236. mmCGTS_CU2_TA_CTRL_REG, 0xffffffff, 0x00040007,
  237. mmCGTS_CU2_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  238. mmCGTS_CU2_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  239. mmCGTS_CU3_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  240. mmCGTS_CU3_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  241. mmCGTS_CU3_TA_CTRL_REG, 0xffffffff, 0x00040007,
  242. mmCGTS_CU3_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  243. mmCGTS_CU3_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  244. mmCGTS_CU4_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  245. mmCGTS_CU4_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  246. mmCGTS_CU4_TA_SQC_CTRL_REG, 0xffffffff, 0x00040007,
  247. mmCGTS_CU4_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  248. mmCGTS_CU4_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  249. mmCGTS_CU5_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  250. mmCGTS_CU5_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  251. mmCGTS_CU5_TA_CTRL_REG, 0xffffffff, 0x00040007,
  252. mmCGTS_CU5_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  253. mmCGTS_CU5_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  254. mmCGTS_CU6_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  255. mmCGTS_CU6_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  256. mmCGTS_CU6_TA_CTRL_REG, 0xffffffff, 0x00040007,
  257. mmCGTS_CU6_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  258. mmCGTS_CU6_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  259. mmCGTS_CU7_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  260. mmCGTS_CU7_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  261. mmCGTS_CU7_TA_CTRL_REG, 0xffffffff, 0x00040007,
  262. mmCGTS_CU7_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  263. mmCGTS_CU7_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  264. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96e00200,
  265. mmCP_RB_WPTR_POLL_CNTL, 0xffffffff, 0x00900100,
  266. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003c,
  267. mmCP_MEM_SLP_CNTL, 0x00000001, 0x00000001,
  268. };
  269. static const u32 golden_settings_polaris11_a11[] =
  270. {
  271. mmCB_HW_CONTROL, 0x0000f3cf, 0x00007208,
  272. mmCB_HW_CONTROL_2, 0x0f000000, 0x0f000000,
  273. mmCB_HW_CONTROL_3, 0x000001ff, 0x00000040,
  274. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  275. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  276. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  277. mmPA_SC_RASTER_CONFIG, 0x3f3fffff, 0x16000012,
  278. mmPA_SC_RASTER_CONFIG_1, 0x0000003f, 0x00000000,
  279. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0001003c,
  280. mmRLC_CGCG_CGLS_CTRL_3D, 0xffffffff, 0x0001003c,
  281. mmSQ_CONFIG, 0x07f80000, 0x01180000,
  282. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  283. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  284. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000000f3,
  285. mmTCP_CHAN_STEER_HI, 0xffffffff, 0x00000000,
  286. mmTCP_CHAN_STEER_LO, 0xffffffff, 0x00003210,
  287. mmVGT_RESET_DEBUG, 0x00000004, 0x00000004,
  288. };
  289. static const u32 polaris11_golden_common_all[] =
  290. {
  291. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  292. mmGB_ADDR_CONFIG, 0xffffffff, 0x22011002,
  293. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  294. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  295. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00FF7FBF,
  296. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00FF7FAF,
  297. };
  298. static const u32 golden_settings_polaris10_a11[] =
  299. {
  300. mmATC_MISC_CG, 0x000c0fc0, 0x000c0200,
  301. mmCB_HW_CONTROL, 0x0001f3cf, 0x00007208,
  302. mmCB_HW_CONTROL_2, 0x0f000000, 0x0f000000,
  303. mmCB_HW_CONTROL_3, 0x000001ff, 0x00000040,
  304. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  305. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  306. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  307. mmPA_SC_RASTER_CONFIG, 0x3f3fffff, 0x16000012,
  308. mmPA_SC_RASTER_CONFIG_1, 0x0000003f, 0x0000002a,
  309. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0001003c,
  310. mmRLC_CGCG_CGLS_CTRL_3D, 0xffffffff, 0x0001003c,
  311. mmSQ_CONFIG, 0x07f80000, 0x07180000,
  312. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  313. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  314. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000000f7,
  315. mmTCP_CHAN_STEER_HI, 0xffffffff, 0x00000000,
  316. mmVGT_RESET_DEBUG, 0x00000004, 0x00000004,
  317. };
  318. static const u32 polaris10_golden_common_all[] =
  319. {
  320. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  321. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x16000012,
  322. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x0000002A,
  323. mmGB_ADDR_CONFIG, 0xffffffff, 0x22011003,
  324. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  325. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  326. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00FF7FBF,
  327. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00FF7FAF,
  328. };
  329. static const u32 fiji_golden_common_all[] =
  330. {
  331. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  332. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x3a00161a,
  333. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x0000002e,
  334. mmGB_ADDR_CONFIG, 0xffffffff, 0x22011003,
  335. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  336. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  337. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00FF7FBF,
  338. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00FF7FAF,
  339. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  340. mmSPI_CONFIG_CNTL_1, 0x0000000f, 0x00000009,
  341. };
  342. static const u32 golden_settings_fiji_a10[] =
  343. {
  344. mmCB_HW_CONTROL_3, 0x000001ff, 0x00000040,
  345. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  346. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  347. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  348. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0001003c,
  349. mmSQ_RANDOM_WAVE_PRI, 0x001fffff, 0x000006fd,
  350. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  351. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  352. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  353. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000000ff,
  354. mmVGT_RESET_DEBUG, 0x00000004, 0x00000004,
  355. };
  356. static const u32 fiji_mgcg_cgcg_init[] =
  357. {
  358. mmRLC_CGTT_MGCG_OVERRIDE, 0xffffffff, 0xffffffff,
  359. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  360. mmCB_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  361. mmCGTT_BCI_CLK_CTRL, 0xffffffff, 0x00000100,
  362. mmCGTT_CP_CLK_CTRL, 0xffffffff, 0x00000100,
  363. mmCGTT_CPC_CLK_CTRL, 0xffffffff, 0x00000100,
  364. mmCGTT_CPF_CLK_CTRL, 0xffffffff, 0x40000100,
  365. mmCGTT_GDS_CLK_CTRL, 0xffffffff, 0x00000100,
  366. mmCGTT_IA_CLK_CTRL, 0xffffffff, 0x06000100,
  367. mmCGTT_PA_CLK_CTRL, 0xffffffff, 0x00000100,
  368. mmCGTT_WD_CLK_CTRL, 0xffffffff, 0x06000100,
  369. mmCGTT_PC_CLK_CTRL, 0xffffffff, 0x00000100,
  370. mmCGTT_RLC_CLK_CTRL, 0xffffffff, 0x00000100,
  371. mmCGTT_SC_CLK_CTRL, 0xffffffff, 0x00000100,
  372. mmCGTT_SPI_CLK_CTRL, 0xffffffff, 0x00000100,
  373. mmCGTT_SQ_CLK_CTRL, 0xffffffff, 0x00000100,
  374. mmCGTT_SQG_CLK_CTRL, 0xffffffff, 0x00000100,
  375. mmCGTT_SX_CLK_CTRL0, 0xffffffff, 0x00000100,
  376. mmCGTT_SX_CLK_CTRL1, 0xffffffff, 0x00000100,
  377. mmCGTT_SX_CLK_CTRL2, 0xffffffff, 0x00000100,
  378. mmCGTT_SX_CLK_CTRL3, 0xffffffff, 0x00000100,
  379. mmCGTT_SX_CLK_CTRL4, 0xffffffff, 0x00000100,
  380. mmCGTT_TCI_CLK_CTRL, 0xffffffff, 0x00000100,
  381. mmCGTT_TCP_CLK_CTRL, 0xffffffff, 0x00000100,
  382. mmCGTT_VGT_CLK_CTRL, 0xffffffff, 0x06000100,
  383. mmDB_CGTT_CLK_CTRL_0, 0xffffffff, 0x00000100,
  384. mmTA_CGTT_CTRL, 0xffffffff, 0x00000100,
  385. mmTCA_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  386. mmTCC_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  387. mmTD_CGTT_CTRL, 0xffffffff, 0x00000100,
  388. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  389. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96e00200,
  390. mmCP_RB_WPTR_POLL_CNTL, 0xffffffff, 0x00900100,
  391. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003c,
  392. mmCP_MEM_SLP_CNTL, 0x00000001, 0x00000001,
  393. };
  394. static const u32 golden_settings_iceland_a11[] =
  395. {
  396. mmCB_HW_CONTROL_3, 0x00000040, 0x00000040,
  397. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  398. mmDB_DEBUG3, 0xc0000000, 0xc0000000,
  399. mmGB_GPU_ID, 0x0000000f, 0x00000000,
  400. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  401. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  402. mmPA_SC_RASTER_CONFIG, 0x3f3fffff, 0x00000002,
  403. mmPA_SC_RASTER_CONFIG_1, 0x0000003f, 0x00000000,
  404. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0000003c,
  405. mmSQ_RANDOM_WAVE_PRI, 0x001fffff, 0x000006fd,
  406. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  407. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  408. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  409. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000000f1,
  410. mmTCP_CHAN_STEER_HI, 0xffffffff, 0x00000000,
  411. mmTCP_CHAN_STEER_LO, 0xffffffff, 0x00000010,
  412. };
  413. static const u32 iceland_golden_common_all[] =
  414. {
  415. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  416. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x00000002,
  417. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x00000000,
  418. mmGB_ADDR_CONFIG, 0xffffffff, 0x22010001,
  419. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  420. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  421. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00FF7FBF,
  422. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00FF7FAF
  423. };
  424. static const u32 iceland_mgcg_cgcg_init[] =
  425. {
  426. mmRLC_CGTT_MGCG_OVERRIDE, 0xffffffff, 0xffffffff,
  427. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  428. mmCB_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  429. mmCGTT_BCI_CLK_CTRL, 0xffffffff, 0x00000100,
  430. mmCGTT_CP_CLK_CTRL, 0xffffffff, 0xc0000100,
  431. mmCGTT_CPC_CLK_CTRL, 0xffffffff, 0xc0000100,
  432. mmCGTT_CPF_CLK_CTRL, 0xffffffff, 0xc0000100,
  433. mmCGTT_GDS_CLK_CTRL, 0xffffffff, 0x00000100,
  434. mmCGTT_IA_CLK_CTRL, 0xffffffff, 0x06000100,
  435. mmCGTT_PA_CLK_CTRL, 0xffffffff, 0x00000100,
  436. mmCGTT_WD_CLK_CTRL, 0xffffffff, 0x06000100,
  437. mmCGTT_PC_CLK_CTRL, 0xffffffff, 0x00000100,
  438. mmCGTT_RLC_CLK_CTRL, 0xffffffff, 0x00000100,
  439. mmCGTT_SC_CLK_CTRL, 0xffffffff, 0x00000100,
  440. mmCGTT_SPI_CLK_CTRL, 0xffffffff, 0x00000100,
  441. mmCGTT_SQ_CLK_CTRL, 0xffffffff, 0x00000100,
  442. mmCGTT_SQG_CLK_CTRL, 0xffffffff, 0x00000100,
  443. mmCGTT_SX_CLK_CTRL0, 0xffffffff, 0x00000100,
  444. mmCGTT_SX_CLK_CTRL1, 0xffffffff, 0x00000100,
  445. mmCGTT_SX_CLK_CTRL2, 0xffffffff, 0x00000100,
  446. mmCGTT_SX_CLK_CTRL3, 0xffffffff, 0x00000100,
  447. mmCGTT_SX_CLK_CTRL4, 0xffffffff, 0x00000100,
  448. mmCGTT_TCI_CLK_CTRL, 0xffffffff, 0xff000100,
  449. mmCGTT_TCP_CLK_CTRL, 0xffffffff, 0x00000100,
  450. mmCGTT_VGT_CLK_CTRL, 0xffffffff, 0x06000100,
  451. mmDB_CGTT_CLK_CTRL_0, 0xffffffff, 0x00000100,
  452. mmTA_CGTT_CTRL, 0xffffffff, 0x00000100,
  453. mmTCA_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  454. mmTCC_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  455. mmTD_CGTT_CTRL, 0xffffffff, 0x00000100,
  456. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  457. mmCGTS_CU0_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  458. mmCGTS_CU0_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  459. mmCGTS_CU0_TA_SQC_CTRL_REG, 0xffffffff, 0x0f840f87,
  460. mmCGTS_CU0_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  461. mmCGTS_CU0_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  462. mmCGTS_CU1_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  463. mmCGTS_CU1_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  464. mmCGTS_CU1_TA_CTRL_REG, 0xffffffff, 0x00040007,
  465. mmCGTS_CU1_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  466. mmCGTS_CU1_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  467. mmCGTS_CU2_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  468. mmCGTS_CU2_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  469. mmCGTS_CU2_TA_CTRL_REG, 0xffffffff, 0x00040007,
  470. mmCGTS_CU2_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  471. mmCGTS_CU2_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  472. mmCGTS_CU3_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  473. mmCGTS_CU3_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  474. mmCGTS_CU3_TA_CTRL_REG, 0xffffffff, 0x00040007,
  475. mmCGTS_CU3_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  476. mmCGTS_CU3_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  477. mmCGTS_CU4_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  478. mmCGTS_CU4_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  479. mmCGTS_CU4_TA_SQC_CTRL_REG, 0xffffffff, 0x0f840f87,
  480. mmCGTS_CU4_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  481. mmCGTS_CU4_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  482. mmCGTS_CU5_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  483. mmCGTS_CU5_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  484. mmCGTS_CU5_TA_CTRL_REG, 0xffffffff, 0x00040007,
  485. mmCGTS_CU5_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  486. mmCGTS_CU5_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  487. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96e00200,
  488. mmCP_RB_WPTR_POLL_CNTL, 0xffffffff, 0x00900100,
  489. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003c,
  490. };
  491. static const u32 cz_golden_settings_a11[] =
  492. {
  493. mmCB_HW_CONTROL_3, 0x00000040, 0x00000040,
  494. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  495. mmGB_GPU_ID, 0x0000000f, 0x00000000,
  496. mmPA_SC_ENHANCE, 0xffffffff, 0x00000001,
  497. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  498. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0000003c,
  499. mmSQ_RANDOM_WAVE_PRI, 0x001fffff, 0x000006fd,
  500. mmTA_CNTL_AUX, 0x000f000f, 0x00010000,
  501. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  502. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  503. mmTCP_ADDR_CONFIG, 0x0000000f, 0x000000f3,
  504. mmTCP_CHAN_STEER_LO, 0xffffffff, 0x00001302
  505. };
  506. static const u32 cz_golden_common_all[] =
  507. {
  508. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  509. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x00000002,
  510. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x00000000,
  511. mmGB_ADDR_CONFIG, 0xffffffff, 0x22010001,
  512. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  513. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  514. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00FF7FBF,
  515. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00FF7FAF
  516. };
  517. static const u32 cz_mgcg_cgcg_init[] =
  518. {
  519. mmRLC_CGTT_MGCG_OVERRIDE, 0xffffffff, 0xffffffff,
  520. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  521. mmCB_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  522. mmCGTT_BCI_CLK_CTRL, 0xffffffff, 0x00000100,
  523. mmCGTT_CP_CLK_CTRL, 0xffffffff, 0x00000100,
  524. mmCGTT_CPC_CLK_CTRL, 0xffffffff, 0x00000100,
  525. mmCGTT_CPF_CLK_CTRL, 0xffffffff, 0x00000100,
  526. mmCGTT_GDS_CLK_CTRL, 0xffffffff, 0x00000100,
  527. mmCGTT_IA_CLK_CTRL, 0xffffffff, 0x06000100,
  528. mmCGTT_PA_CLK_CTRL, 0xffffffff, 0x00000100,
  529. mmCGTT_WD_CLK_CTRL, 0xffffffff, 0x06000100,
  530. mmCGTT_PC_CLK_CTRL, 0xffffffff, 0x00000100,
  531. mmCGTT_RLC_CLK_CTRL, 0xffffffff, 0x00000100,
  532. mmCGTT_SC_CLK_CTRL, 0xffffffff, 0x00000100,
  533. mmCGTT_SPI_CLK_CTRL, 0xffffffff, 0x00000100,
  534. mmCGTT_SQ_CLK_CTRL, 0xffffffff, 0x00000100,
  535. mmCGTT_SQG_CLK_CTRL, 0xffffffff, 0x00000100,
  536. mmCGTT_SX_CLK_CTRL0, 0xffffffff, 0x00000100,
  537. mmCGTT_SX_CLK_CTRL1, 0xffffffff, 0x00000100,
  538. mmCGTT_SX_CLK_CTRL2, 0xffffffff, 0x00000100,
  539. mmCGTT_SX_CLK_CTRL3, 0xffffffff, 0x00000100,
  540. mmCGTT_SX_CLK_CTRL4, 0xffffffff, 0x00000100,
  541. mmCGTT_TCI_CLK_CTRL, 0xffffffff, 0x00000100,
  542. mmCGTT_TCP_CLK_CTRL, 0xffffffff, 0x00000100,
  543. mmCGTT_VGT_CLK_CTRL, 0xffffffff, 0x06000100,
  544. mmDB_CGTT_CLK_CTRL_0, 0xffffffff, 0x00000100,
  545. mmTA_CGTT_CTRL, 0xffffffff, 0x00000100,
  546. mmTCA_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  547. mmTCC_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  548. mmTD_CGTT_CTRL, 0xffffffff, 0x00000100,
  549. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  550. mmCGTS_CU0_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  551. mmCGTS_CU0_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  552. mmCGTS_CU0_TA_SQC_CTRL_REG, 0xffffffff, 0x00040007,
  553. mmCGTS_CU0_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  554. mmCGTS_CU0_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  555. mmCGTS_CU1_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  556. mmCGTS_CU1_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  557. mmCGTS_CU1_TA_CTRL_REG, 0xffffffff, 0x00040007,
  558. mmCGTS_CU1_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  559. mmCGTS_CU1_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  560. mmCGTS_CU2_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  561. mmCGTS_CU2_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  562. mmCGTS_CU2_TA_CTRL_REG, 0xffffffff, 0x00040007,
  563. mmCGTS_CU2_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  564. mmCGTS_CU2_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  565. mmCGTS_CU3_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  566. mmCGTS_CU3_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  567. mmCGTS_CU3_TA_CTRL_REG, 0xffffffff, 0x00040007,
  568. mmCGTS_CU3_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  569. mmCGTS_CU3_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  570. mmCGTS_CU4_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  571. mmCGTS_CU4_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  572. mmCGTS_CU4_TA_SQC_CTRL_REG, 0xffffffff, 0x00040007,
  573. mmCGTS_CU4_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  574. mmCGTS_CU4_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  575. mmCGTS_CU5_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  576. mmCGTS_CU5_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  577. mmCGTS_CU5_TA_CTRL_REG, 0xffffffff, 0x00040007,
  578. mmCGTS_CU5_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  579. mmCGTS_CU5_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  580. mmCGTS_CU6_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  581. mmCGTS_CU6_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  582. mmCGTS_CU6_TA_CTRL_REG, 0xffffffff, 0x00040007,
  583. mmCGTS_CU6_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  584. mmCGTS_CU6_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  585. mmCGTS_CU7_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  586. mmCGTS_CU7_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  587. mmCGTS_CU7_TA_CTRL_REG, 0xffffffff, 0x00040007,
  588. mmCGTS_CU7_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  589. mmCGTS_CU7_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  590. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96e00200,
  591. mmCP_RB_WPTR_POLL_CNTL, 0xffffffff, 0x00900100,
  592. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003f,
  593. mmCP_MEM_SLP_CNTL, 0x00000001, 0x00000001,
  594. };
  595. static const u32 stoney_golden_settings_a11[] =
  596. {
  597. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  598. mmGB_GPU_ID, 0x0000000f, 0x00000000,
  599. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  600. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  601. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0001003c,
  602. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  603. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  604. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  605. mmTCP_ADDR_CONFIG, 0x0000000f, 0x000000f1,
  606. mmTCP_CHAN_STEER_LO, 0xffffffff, 0x10101010,
  607. };
  608. static const u32 stoney_golden_common_all[] =
  609. {
  610. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  611. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x00000000,
  612. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x00000000,
  613. mmGB_ADDR_CONFIG, 0xffffffff, 0x12010001,
  614. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  615. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  616. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00FF7FBF,
  617. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00FF7FAF,
  618. };
  619. static const u32 stoney_mgcg_cgcg_init[] =
  620. {
  621. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  622. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003f,
  623. mmCP_MEM_SLP_CNTL, 0xffffffff, 0x00020201,
  624. mmRLC_MEM_SLP_CNTL, 0xffffffff, 0x00020201,
  625. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96940200,
  626. };
  627. static void gfx_v8_0_set_ring_funcs(struct amdgpu_device *adev);
  628. static void gfx_v8_0_set_irq_funcs(struct amdgpu_device *adev);
  629. static void gfx_v8_0_set_gds_init(struct amdgpu_device *adev);
  630. static void gfx_v8_0_set_rlc_funcs(struct amdgpu_device *adev);
  631. static u32 gfx_v8_0_get_csb_size(struct amdgpu_device *adev);
  632. static void gfx_v8_0_get_cu_info(struct amdgpu_device *adev);
  633. static void gfx_v8_0_ring_emit_ce_meta(struct amdgpu_ring *ring);
  634. static void gfx_v8_0_ring_emit_de_meta(struct amdgpu_ring *ring);
  635. static void gfx_v8_0_init_golden_registers(struct amdgpu_device *adev)
  636. {
  637. switch (adev->asic_type) {
  638. case CHIP_TOPAZ:
  639. amdgpu_program_register_sequence(adev,
  640. iceland_mgcg_cgcg_init,
  641. (const u32)ARRAY_SIZE(iceland_mgcg_cgcg_init));
  642. amdgpu_program_register_sequence(adev,
  643. golden_settings_iceland_a11,
  644. (const u32)ARRAY_SIZE(golden_settings_iceland_a11));
  645. amdgpu_program_register_sequence(adev,
  646. iceland_golden_common_all,
  647. (const u32)ARRAY_SIZE(iceland_golden_common_all));
  648. break;
  649. case CHIP_FIJI:
  650. amdgpu_program_register_sequence(adev,
  651. fiji_mgcg_cgcg_init,
  652. (const u32)ARRAY_SIZE(fiji_mgcg_cgcg_init));
  653. amdgpu_program_register_sequence(adev,
  654. golden_settings_fiji_a10,
  655. (const u32)ARRAY_SIZE(golden_settings_fiji_a10));
  656. amdgpu_program_register_sequence(adev,
  657. fiji_golden_common_all,
  658. (const u32)ARRAY_SIZE(fiji_golden_common_all));
  659. break;
  660. case CHIP_TONGA:
  661. amdgpu_program_register_sequence(adev,
  662. tonga_mgcg_cgcg_init,
  663. (const u32)ARRAY_SIZE(tonga_mgcg_cgcg_init));
  664. amdgpu_program_register_sequence(adev,
  665. golden_settings_tonga_a11,
  666. (const u32)ARRAY_SIZE(golden_settings_tonga_a11));
  667. amdgpu_program_register_sequence(adev,
  668. tonga_golden_common_all,
  669. (const u32)ARRAY_SIZE(tonga_golden_common_all));
  670. break;
  671. case CHIP_POLARIS11:
  672. case CHIP_POLARIS12:
  673. amdgpu_program_register_sequence(adev,
  674. golden_settings_polaris11_a11,
  675. (const u32)ARRAY_SIZE(golden_settings_polaris11_a11));
  676. amdgpu_program_register_sequence(adev,
  677. polaris11_golden_common_all,
  678. (const u32)ARRAY_SIZE(polaris11_golden_common_all));
  679. break;
  680. case CHIP_POLARIS10:
  681. amdgpu_program_register_sequence(adev,
  682. golden_settings_polaris10_a11,
  683. (const u32)ARRAY_SIZE(golden_settings_polaris10_a11));
  684. amdgpu_program_register_sequence(adev,
  685. polaris10_golden_common_all,
  686. (const u32)ARRAY_SIZE(polaris10_golden_common_all));
  687. WREG32_SMC(ixCG_ACLK_CNTL, 0x0000001C);
  688. if (adev->pdev->revision == 0xc7 &&
  689. ((adev->pdev->subsystem_device == 0xb37 && adev->pdev->subsystem_vendor == 0x1002) ||
  690. (adev->pdev->subsystem_device == 0x4a8 && adev->pdev->subsystem_vendor == 0x1043) ||
  691. (adev->pdev->subsystem_device == 0x9480 && adev->pdev->subsystem_vendor == 0x1682))) {
  692. amdgpu_atombios_i2c_channel_trans(adev, 0x10, 0x96, 0x1E, 0xDD);
  693. amdgpu_atombios_i2c_channel_trans(adev, 0x10, 0x96, 0x1F, 0xD0);
  694. }
  695. break;
  696. case CHIP_CARRIZO:
  697. amdgpu_program_register_sequence(adev,
  698. cz_mgcg_cgcg_init,
  699. (const u32)ARRAY_SIZE(cz_mgcg_cgcg_init));
  700. amdgpu_program_register_sequence(adev,
  701. cz_golden_settings_a11,
  702. (const u32)ARRAY_SIZE(cz_golden_settings_a11));
  703. amdgpu_program_register_sequence(adev,
  704. cz_golden_common_all,
  705. (const u32)ARRAY_SIZE(cz_golden_common_all));
  706. break;
  707. case CHIP_STONEY:
  708. amdgpu_program_register_sequence(adev,
  709. stoney_mgcg_cgcg_init,
  710. (const u32)ARRAY_SIZE(stoney_mgcg_cgcg_init));
  711. amdgpu_program_register_sequence(adev,
  712. stoney_golden_settings_a11,
  713. (const u32)ARRAY_SIZE(stoney_golden_settings_a11));
  714. amdgpu_program_register_sequence(adev,
  715. stoney_golden_common_all,
  716. (const u32)ARRAY_SIZE(stoney_golden_common_all));
  717. break;
  718. default:
  719. break;
  720. }
  721. }
  722. static void gfx_v8_0_scratch_init(struct amdgpu_device *adev)
  723. {
  724. adev->gfx.scratch.num_reg = 8;
  725. adev->gfx.scratch.reg_base = mmSCRATCH_REG0;
  726. adev->gfx.scratch.free_mask = (1u << adev->gfx.scratch.num_reg) - 1;
  727. }
  728. static int gfx_v8_0_ring_test_ring(struct amdgpu_ring *ring)
  729. {
  730. struct amdgpu_device *adev = ring->adev;
  731. uint32_t scratch;
  732. uint32_t tmp = 0;
  733. unsigned i;
  734. int r;
  735. r = amdgpu_gfx_scratch_get(adev, &scratch);
  736. if (r) {
  737. DRM_ERROR("amdgpu: cp failed to get scratch reg (%d).\n", r);
  738. return r;
  739. }
  740. WREG32(scratch, 0xCAFEDEAD);
  741. r = amdgpu_ring_alloc(ring, 3);
  742. if (r) {
  743. DRM_ERROR("amdgpu: cp failed to lock ring %d (%d).\n",
  744. ring->idx, r);
  745. amdgpu_gfx_scratch_free(adev, scratch);
  746. return r;
  747. }
  748. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_UCONFIG_REG, 1));
  749. amdgpu_ring_write(ring, (scratch - PACKET3_SET_UCONFIG_REG_START));
  750. amdgpu_ring_write(ring, 0xDEADBEEF);
  751. amdgpu_ring_commit(ring);
  752. for (i = 0; i < adev->usec_timeout; i++) {
  753. tmp = RREG32(scratch);
  754. if (tmp == 0xDEADBEEF)
  755. break;
  756. DRM_UDELAY(1);
  757. }
  758. if (i < adev->usec_timeout) {
  759. DRM_INFO("ring test on %d succeeded in %d usecs\n",
  760. ring->idx, i);
  761. } else {
  762. DRM_ERROR("amdgpu: ring %d test failed (scratch(0x%04X)=0x%08X)\n",
  763. ring->idx, scratch, tmp);
  764. r = -EINVAL;
  765. }
  766. amdgpu_gfx_scratch_free(adev, scratch);
  767. return r;
  768. }
  769. static int gfx_v8_0_ring_test_ib(struct amdgpu_ring *ring, long timeout)
  770. {
  771. struct amdgpu_device *adev = ring->adev;
  772. struct amdgpu_ib ib;
  773. struct dma_fence *f = NULL;
  774. uint32_t scratch;
  775. uint32_t tmp = 0;
  776. long r;
  777. r = amdgpu_gfx_scratch_get(adev, &scratch);
  778. if (r) {
  779. DRM_ERROR("amdgpu: failed to get scratch reg (%ld).\n", r);
  780. return r;
  781. }
  782. WREG32(scratch, 0xCAFEDEAD);
  783. memset(&ib, 0, sizeof(ib));
  784. r = amdgpu_ib_get(adev, NULL, 256, &ib);
  785. if (r) {
  786. DRM_ERROR("amdgpu: failed to get ib (%ld).\n", r);
  787. goto err1;
  788. }
  789. ib.ptr[0] = PACKET3(PACKET3_SET_UCONFIG_REG, 1);
  790. ib.ptr[1] = ((scratch - PACKET3_SET_UCONFIG_REG_START));
  791. ib.ptr[2] = 0xDEADBEEF;
  792. ib.length_dw = 3;
  793. r = amdgpu_ib_schedule(ring, 1, &ib, NULL, &f);
  794. if (r)
  795. goto err2;
  796. r = dma_fence_wait_timeout(f, false, timeout);
  797. if (r == 0) {
  798. DRM_ERROR("amdgpu: IB test timed out.\n");
  799. r = -ETIMEDOUT;
  800. goto err2;
  801. } else if (r < 0) {
  802. DRM_ERROR("amdgpu: fence wait failed (%ld).\n", r);
  803. goto err2;
  804. }
  805. tmp = RREG32(scratch);
  806. if (tmp == 0xDEADBEEF) {
  807. DRM_INFO("ib test on ring %d succeeded\n", ring->idx);
  808. r = 0;
  809. } else {
  810. DRM_ERROR("amdgpu: ib test failed (scratch(0x%04X)=0x%08X)\n",
  811. scratch, tmp);
  812. r = -EINVAL;
  813. }
  814. err2:
  815. amdgpu_ib_free(adev, &ib, NULL);
  816. dma_fence_put(f);
  817. err1:
  818. amdgpu_gfx_scratch_free(adev, scratch);
  819. return r;
  820. }
  821. static void gfx_v8_0_free_microcode(struct amdgpu_device *adev)
  822. {
  823. release_firmware(adev->gfx.pfp_fw);
  824. adev->gfx.pfp_fw = NULL;
  825. release_firmware(adev->gfx.me_fw);
  826. adev->gfx.me_fw = NULL;
  827. release_firmware(adev->gfx.ce_fw);
  828. adev->gfx.ce_fw = NULL;
  829. release_firmware(adev->gfx.rlc_fw);
  830. adev->gfx.rlc_fw = NULL;
  831. release_firmware(adev->gfx.mec_fw);
  832. adev->gfx.mec_fw = NULL;
  833. if ((adev->asic_type != CHIP_STONEY) &&
  834. (adev->asic_type != CHIP_TOPAZ))
  835. release_firmware(adev->gfx.mec2_fw);
  836. adev->gfx.mec2_fw = NULL;
  837. kfree(adev->gfx.rlc.register_list_format);
  838. }
  839. static int gfx_v8_0_init_microcode(struct amdgpu_device *adev)
  840. {
  841. const char *chip_name;
  842. char fw_name[30];
  843. int err;
  844. struct amdgpu_firmware_info *info = NULL;
  845. const struct common_firmware_header *header = NULL;
  846. const struct gfx_firmware_header_v1_0 *cp_hdr;
  847. const struct rlc_firmware_header_v2_0 *rlc_hdr;
  848. unsigned int *tmp = NULL, i;
  849. DRM_DEBUG("\n");
  850. switch (adev->asic_type) {
  851. case CHIP_TOPAZ:
  852. chip_name = "topaz";
  853. break;
  854. case CHIP_TONGA:
  855. chip_name = "tonga";
  856. break;
  857. case CHIP_CARRIZO:
  858. chip_name = "carrizo";
  859. break;
  860. case CHIP_FIJI:
  861. chip_name = "fiji";
  862. break;
  863. case CHIP_POLARIS11:
  864. chip_name = "polaris11";
  865. break;
  866. case CHIP_POLARIS10:
  867. chip_name = "polaris10";
  868. break;
  869. case CHIP_POLARIS12:
  870. chip_name = "polaris12";
  871. break;
  872. case CHIP_STONEY:
  873. chip_name = "stoney";
  874. break;
  875. default:
  876. BUG();
  877. }
  878. if (adev->asic_type >= CHIP_POLARIS10 && adev->asic_type <= CHIP_POLARIS12) {
  879. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_pfp_2.bin", chip_name);
  880. err = request_firmware(&adev->gfx.pfp_fw, fw_name, adev->dev);
  881. if (err == -ENOENT) {
  882. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_pfp.bin", chip_name);
  883. err = request_firmware(&adev->gfx.pfp_fw, fw_name, adev->dev);
  884. }
  885. } else {
  886. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_pfp.bin", chip_name);
  887. err = request_firmware(&adev->gfx.pfp_fw, fw_name, adev->dev);
  888. }
  889. if (err)
  890. goto out;
  891. err = amdgpu_ucode_validate(adev->gfx.pfp_fw);
  892. if (err)
  893. goto out;
  894. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.pfp_fw->data;
  895. adev->gfx.pfp_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  896. adev->gfx.pfp_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  897. if (adev->asic_type >= CHIP_POLARIS10 && adev->asic_type <= CHIP_POLARIS12) {
  898. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_me_2.bin", chip_name);
  899. err = request_firmware(&adev->gfx.me_fw, fw_name, adev->dev);
  900. if (err == -ENOENT) {
  901. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_me.bin", chip_name);
  902. err = request_firmware(&adev->gfx.me_fw, fw_name, adev->dev);
  903. }
  904. } else {
  905. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_me.bin", chip_name);
  906. err = request_firmware(&adev->gfx.me_fw, fw_name, adev->dev);
  907. }
  908. if (err)
  909. goto out;
  910. err = amdgpu_ucode_validate(adev->gfx.me_fw);
  911. if (err)
  912. goto out;
  913. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.me_fw->data;
  914. adev->gfx.me_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  915. adev->gfx.me_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  916. if (adev->asic_type >= CHIP_POLARIS10 && adev->asic_type <= CHIP_POLARIS12) {
  917. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_ce_2.bin", chip_name);
  918. err = request_firmware(&adev->gfx.ce_fw, fw_name, adev->dev);
  919. if (err == -ENOENT) {
  920. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_ce.bin", chip_name);
  921. err = request_firmware(&adev->gfx.ce_fw, fw_name, adev->dev);
  922. }
  923. } else {
  924. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_ce.bin", chip_name);
  925. err = request_firmware(&adev->gfx.ce_fw, fw_name, adev->dev);
  926. }
  927. if (err)
  928. goto out;
  929. err = amdgpu_ucode_validate(adev->gfx.ce_fw);
  930. if (err)
  931. goto out;
  932. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.ce_fw->data;
  933. adev->gfx.ce_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  934. adev->gfx.ce_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  935. /*
  936. * Support for MCBP/Virtualization in combination with chained IBs is
  937. * formal released on feature version #46
  938. */
  939. if (adev->gfx.ce_feature_version >= 46 &&
  940. adev->gfx.pfp_feature_version >= 46) {
  941. adev->virt.chained_ib_support = true;
  942. DRM_INFO("Chained IB support enabled!\n");
  943. } else
  944. adev->virt.chained_ib_support = false;
  945. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_rlc.bin", chip_name);
  946. err = request_firmware(&adev->gfx.rlc_fw, fw_name, adev->dev);
  947. if (err)
  948. goto out;
  949. err = amdgpu_ucode_validate(adev->gfx.rlc_fw);
  950. rlc_hdr = (const struct rlc_firmware_header_v2_0 *)adev->gfx.rlc_fw->data;
  951. adev->gfx.rlc_fw_version = le32_to_cpu(rlc_hdr->header.ucode_version);
  952. adev->gfx.rlc_feature_version = le32_to_cpu(rlc_hdr->ucode_feature_version);
  953. adev->gfx.rlc.save_and_restore_offset =
  954. le32_to_cpu(rlc_hdr->save_and_restore_offset);
  955. adev->gfx.rlc.clear_state_descriptor_offset =
  956. le32_to_cpu(rlc_hdr->clear_state_descriptor_offset);
  957. adev->gfx.rlc.avail_scratch_ram_locations =
  958. le32_to_cpu(rlc_hdr->avail_scratch_ram_locations);
  959. adev->gfx.rlc.reg_restore_list_size =
  960. le32_to_cpu(rlc_hdr->reg_restore_list_size);
  961. adev->gfx.rlc.reg_list_format_start =
  962. le32_to_cpu(rlc_hdr->reg_list_format_start);
  963. adev->gfx.rlc.reg_list_format_separate_start =
  964. le32_to_cpu(rlc_hdr->reg_list_format_separate_start);
  965. adev->gfx.rlc.starting_offsets_start =
  966. le32_to_cpu(rlc_hdr->starting_offsets_start);
  967. adev->gfx.rlc.reg_list_format_size_bytes =
  968. le32_to_cpu(rlc_hdr->reg_list_format_size_bytes);
  969. adev->gfx.rlc.reg_list_size_bytes =
  970. le32_to_cpu(rlc_hdr->reg_list_size_bytes);
  971. adev->gfx.rlc.register_list_format =
  972. kmalloc(adev->gfx.rlc.reg_list_format_size_bytes +
  973. adev->gfx.rlc.reg_list_size_bytes, GFP_KERNEL);
  974. if (!adev->gfx.rlc.register_list_format) {
  975. err = -ENOMEM;
  976. goto out;
  977. }
  978. tmp = (unsigned int *)((uintptr_t)rlc_hdr +
  979. le32_to_cpu(rlc_hdr->reg_list_format_array_offset_bytes));
  980. for (i = 0 ; i < (rlc_hdr->reg_list_format_size_bytes >> 2); i++)
  981. adev->gfx.rlc.register_list_format[i] = le32_to_cpu(tmp[i]);
  982. adev->gfx.rlc.register_restore = adev->gfx.rlc.register_list_format + i;
  983. tmp = (unsigned int *)((uintptr_t)rlc_hdr +
  984. le32_to_cpu(rlc_hdr->reg_list_array_offset_bytes));
  985. for (i = 0 ; i < (rlc_hdr->reg_list_size_bytes >> 2); i++)
  986. adev->gfx.rlc.register_restore[i] = le32_to_cpu(tmp[i]);
  987. if (adev->asic_type >= CHIP_POLARIS10 && adev->asic_type <= CHIP_POLARIS12) {
  988. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mec_2.bin", chip_name);
  989. err = request_firmware(&adev->gfx.mec_fw, fw_name, adev->dev);
  990. if (err == -ENOENT) {
  991. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mec.bin", chip_name);
  992. err = request_firmware(&adev->gfx.mec_fw, fw_name, adev->dev);
  993. }
  994. } else {
  995. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mec.bin", chip_name);
  996. err = request_firmware(&adev->gfx.mec_fw, fw_name, adev->dev);
  997. }
  998. if (err)
  999. goto out;
  1000. err = amdgpu_ucode_validate(adev->gfx.mec_fw);
  1001. if (err)
  1002. goto out;
  1003. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  1004. adev->gfx.mec_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  1005. adev->gfx.mec_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  1006. if ((adev->asic_type != CHIP_STONEY) &&
  1007. (adev->asic_type != CHIP_TOPAZ)) {
  1008. if (adev->asic_type >= CHIP_POLARIS10 && adev->asic_type <= CHIP_POLARIS12) {
  1009. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mec2_2.bin", chip_name);
  1010. err = request_firmware(&adev->gfx.mec2_fw, fw_name, adev->dev);
  1011. if (err == -ENOENT) {
  1012. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mec2.bin", chip_name);
  1013. err = request_firmware(&adev->gfx.mec2_fw, fw_name, adev->dev);
  1014. }
  1015. } else {
  1016. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mec2.bin", chip_name);
  1017. err = request_firmware(&adev->gfx.mec2_fw, fw_name, adev->dev);
  1018. }
  1019. if (!err) {
  1020. err = amdgpu_ucode_validate(adev->gfx.mec2_fw);
  1021. if (err)
  1022. goto out;
  1023. cp_hdr = (const struct gfx_firmware_header_v1_0 *)
  1024. adev->gfx.mec2_fw->data;
  1025. adev->gfx.mec2_fw_version =
  1026. le32_to_cpu(cp_hdr->header.ucode_version);
  1027. adev->gfx.mec2_feature_version =
  1028. le32_to_cpu(cp_hdr->ucode_feature_version);
  1029. } else {
  1030. err = 0;
  1031. adev->gfx.mec2_fw = NULL;
  1032. }
  1033. }
  1034. if (adev->firmware.load_type == AMDGPU_FW_LOAD_SMU) {
  1035. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_PFP];
  1036. info->ucode_id = AMDGPU_UCODE_ID_CP_PFP;
  1037. info->fw = adev->gfx.pfp_fw;
  1038. header = (const struct common_firmware_header *)info->fw->data;
  1039. adev->firmware.fw_size +=
  1040. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  1041. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_ME];
  1042. info->ucode_id = AMDGPU_UCODE_ID_CP_ME;
  1043. info->fw = adev->gfx.me_fw;
  1044. header = (const struct common_firmware_header *)info->fw->data;
  1045. adev->firmware.fw_size +=
  1046. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  1047. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_CE];
  1048. info->ucode_id = AMDGPU_UCODE_ID_CP_CE;
  1049. info->fw = adev->gfx.ce_fw;
  1050. header = (const struct common_firmware_header *)info->fw->data;
  1051. adev->firmware.fw_size +=
  1052. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  1053. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_RLC_G];
  1054. info->ucode_id = AMDGPU_UCODE_ID_RLC_G;
  1055. info->fw = adev->gfx.rlc_fw;
  1056. header = (const struct common_firmware_header *)info->fw->data;
  1057. adev->firmware.fw_size +=
  1058. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  1059. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_MEC1];
  1060. info->ucode_id = AMDGPU_UCODE_ID_CP_MEC1;
  1061. info->fw = adev->gfx.mec_fw;
  1062. header = (const struct common_firmware_header *)info->fw->data;
  1063. adev->firmware.fw_size +=
  1064. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  1065. /* we need account JT in */
  1066. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  1067. adev->firmware.fw_size +=
  1068. ALIGN(le32_to_cpu(cp_hdr->jt_size) << 2, PAGE_SIZE);
  1069. if (amdgpu_sriov_vf(adev)) {
  1070. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_STORAGE];
  1071. info->ucode_id = AMDGPU_UCODE_ID_STORAGE;
  1072. info->fw = adev->gfx.mec_fw;
  1073. adev->firmware.fw_size +=
  1074. ALIGN(le32_to_cpu(64 * PAGE_SIZE), PAGE_SIZE);
  1075. }
  1076. if (adev->gfx.mec2_fw) {
  1077. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_MEC2];
  1078. info->ucode_id = AMDGPU_UCODE_ID_CP_MEC2;
  1079. info->fw = adev->gfx.mec2_fw;
  1080. header = (const struct common_firmware_header *)info->fw->data;
  1081. adev->firmware.fw_size +=
  1082. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  1083. }
  1084. }
  1085. out:
  1086. if (err) {
  1087. dev_err(adev->dev,
  1088. "gfx8: Failed to load firmware \"%s\"\n",
  1089. fw_name);
  1090. release_firmware(adev->gfx.pfp_fw);
  1091. adev->gfx.pfp_fw = NULL;
  1092. release_firmware(adev->gfx.me_fw);
  1093. adev->gfx.me_fw = NULL;
  1094. release_firmware(adev->gfx.ce_fw);
  1095. adev->gfx.ce_fw = NULL;
  1096. release_firmware(adev->gfx.rlc_fw);
  1097. adev->gfx.rlc_fw = NULL;
  1098. release_firmware(adev->gfx.mec_fw);
  1099. adev->gfx.mec_fw = NULL;
  1100. release_firmware(adev->gfx.mec2_fw);
  1101. adev->gfx.mec2_fw = NULL;
  1102. }
  1103. return err;
  1104. }
  1105. static void gfx_v8_0_get_csb_buffer(struct amdgpu_device *adev,
  1106. volatile u32 *buffer)
  1107. {
  1108. u32 count = 0, i;
  1109. const struct cs_section_def *sect = NULL;
  1110. const struct cs_extent_def *ext = NULL;
  1111. if (adev->gfx.rlc.cs_data == NULL)
  1112. return;
  1113. if (buffer == NULL)
  1114. return;
  1115. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1116. buffer[count++] = cpu_to_le32(PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  1117. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  1118. buffer[count++] = cpu_to_le32(0x80000000);
  1119. buffer[count++] = cpu_to_le32(0x80000000);
  1120. for (sect = adev->gfx.rlc.cs_data; sect->section != NULL; ++sect) {
  1121. for (ext = sect->section; ext->extent != NULL; ++ext) {
  1122. if (sect->id == SECT_CONTEXT) {
  1123. buffer[count++] =
  1124. cpu_to_le32(PACKET3(PACKET3_SET_CONTEXT_REG, ext->reg_count));
  1125. buffer[count++] = cpu_to_le32(ext->reg_index -
  1126. PACKET3_SET_CONTEXT_REG_START);
  1127. for (i = 0; i < ext->reg_count; i++)
  1128. buffer[count++] = cpu_to_le32(ext->extent[i]);
  1129. } else {
  1130. return;
  1131. }
  1132. }
  1133. }
  1134. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_SET_CONTEXT_REG, 2));
  1135. buffer[count++] = cpu_to_le32(mmPA_SC_RASTER_CONFIG -
  1136. PACKET3_SET_CONTEXT_REG_START);
  1137. buffer[count++] = cpu_to_le32(adev->gfx.config.rb_config[0][0].raster_config);
  1138. buffer[count++] = cpu_to_le32(adev->gfx.config.rb_config[0][0].raster_config_1);
  1139. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1140. buffer[count++] = cpu_to_le32(PACKET3_PREAMBLE_END_CLEAR_STATE);
  1141. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_CLEAR_STATE, 0));
  1142. buffer[count++] = cpu_to_le32(0);
  1143. }
  1144. static void cz_init_cp_jump_table(struct amdgpu_device *adev)
  1145. {
  1146. const __le32 *fw_data;
  1147. volatile u32 *dst_ptr;
  1148. int me, i, max_me = 4;
  1149. u32 bo_offset = 0;
  1150. u32 table_offset, table_size;
  1151. if (adev->asic_type == CHIP_CARRIZO)
  1152. max_me = 5;
  1153. /* write the cp table buffer */
  1154. dst_ptr = adev->gfx.rlc.cp_table_ptr;
  1155. for (me = 0; me < max_me; me++) {
  1156. if (me == 0) {
  1157. const struct gfx_firmware_header_v1_0 *hdr =
  1158. (const struct gfx_firmware_header_v1_0 *)adev->gfx.ce_fw->data;
  1159. fw_data = (const __le32 *)
  1160. (adev->gfx.ce_fw->data +
  1161. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  1162. table_offset = le32_to_cpu(hdr->jt_offset);
  1163. table_size = le32_to_cpu(hdr->jt_size);
  1164. } else if (me == 1) {
  1165. const struct gfx_firmware_header_v1_0 *hdr =
  1166. (const struct gfx_firmware_header_v1_0 *)adev->gfx.pfp_fw->data;
  1167. fw_data = (const __le32 *)
  1168. (adev->gfx.pfp_fw->data +
  1169. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  1170. table_offset = le32_to_cpu(hdr->jt_offset);
  1171. table_size = le32_to_cpu(hdr->jt_size);
  1172. } else if (me == 2) {
  1173. const struct gfx_firmware_header_v1_0 *hdr =
  1174. (const struct gfx_firmware_header_v1_0 *)adev->gfx.me_fw->data;
  1175. fw_data = (const __le32 *)
  1176. (adev->gfx.me_fw->data +
  1177. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  1178. table_offset = le32_to_cpu(hdr->jt_offset);
  1179. table_size = le32_to_cpu(hdr->jt_size);
  1180. } else if (me == 3) {
  1181. const struct gfx_firmware_header_v1_0 *hdr =
  1182. (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  1183. fw_data = (const __le32 *)
  1184. (adev->gfx.mec_fw->data +
  1185. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  1186. table_offset = le32_to_cpu(hdr->jt_offset);
  1187. table_size = le32_to_cpu(hdr->jt_size);
  1188. } else if (me == 4) {
  1189. const struct gfx_firmware_header_v1_0 *hdr =
  1190. (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec2_fw->data;
  1191. fw_data = (const __le32 *)
  1192. (adev->gfx.mec2_fw->data +
  1193. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  1194. table_offset = le32_to_cpu(hdr->jt_offset);
  1195. table_size = le32_to_cpu(hdr->jt_size);
  1196. }
  1197. for (i = 0; i < table_size; i ++) {
  1198. dst_ptr[bo_offset + i] =
  1199. cpu_to_le32(le32_to_cpu(fw_data[table_offset + i]));
  1200. }
  1201. bo_offset += table_size;
  1202. }
  1203. }
  1204. static void gfx_v8_0_rlc_fini(struct amdgpu_device *adev)
  1205. {
  1206. amdgpu_bo_free_kernel(&adev->gfx.rlc.clear_state_obj, NULL, NULL);
  1207. amdgpu_bo_free_kernel(&adev->gfx.rlc.cp_table_obj, NULL, NULL);
  1208. }
  1209. static int gfx_v8_0_rlc_init(struct amdgpu_device *adev)
  1210. {
  1211. volatile u32 *dst_ptr;
  1212. u32 dws;
  1213. const struct cs_section_def *cs_data;
  1214. int r;
  1215. adev->gfx.rlc.cs_data = vi_cs_data;
  1216. cs_data = adev->gfx.rlc.cs_data;
  1217. if (cs_data) {
  1218. /* clear state block */
  1219. adev->gfx.rlc.clear_state_size = dws = gfx_v8_0_get_csb_size(adev);
  1220. r = amdgpu_bo_create_reserved(adev, dws * 4, PAGE_SIZE,
  1221. AMDGPU_GEM_DOMAIN_VRAM,
  1222. &adev->gfx.rlc.clear_state_obj,
  1223. &adev->gfx.rlc.clear_state_gpu_addr,
  1224. (void **)&adev->gfx.rlc.cs_ptr);
  1225. if (r) {
  1226. dev_warn(adev->dev, "(%d) create RLC c bo failed\n", r);
  1227. gfx_v8_0_rlc_fini(adev);
  1228. return r;
  1229. }
  1230. /* set up the cs buffer */
  1231. dst_ptr = adev->gfx.rlc.cs_ptr;
  1232. gfx_v8_0_get_csb_buffer(adev, dst_ptr);
  1233. amdgpu_bo_kunmap(adev->gfx.rlc.clear_state_obj);
  1234. amdgpu_bo_unreserve(adev->gfx.rlc.clear_state_obj);
  1235. }
  1236. if ((adev->asic_type == CHIP_CARRIZO) ||
  1237. (adev->asic_type == CHIP_STONEY)) {
  1238. adev->gfx.rlc.cp_table_size = ALIGN(96 * 5 * 4, 2048) + (64 * 1024); /* JT + GDS */
  1239. r = amdgpu_bo_create_reserved(adev, adev->gfx.rlc.cp_table_size,
  1240. PAGE_SIZE, AMDGPU_GEM_DOMAIN_VRAM,
  1241. &adev->gfx.rlc.cp_table_obj,
  1242. &adev->gfx.rlc.cp_table_gpu_addr,
  1243. (void **)&adev->gfx.rlc.cp_table_ptr);
  1244. if (r) {
  1245. dev_warn(adev->dev, "(%d) create RLC cp table bo failed\n", r);
  1246. return r;
  1247. }
  1248. cz_init_cp_jump_table(adev);
  1249. amdgpu_bo_kunmap(adev->gfx.rlc.cp_table_obj);
  1250. amdgpu_bo_unreserve(adev->gfx.rlc.cp_table_obj);
  1251. }
  1252. return 0;
  1253. }
  1254. static void gfx_v8_0_mec_fini(struct amdgpu_device *adev)
  1255. {
  1256. amdgpu_bo_free_kernel(&adev->gfx.mec.hpd_eop_obj, NULL, NULL);
  1257. }
  1258. static int gfx_v8_0_mec_init(struct amdgpu_device *adev)
  1259. {
  1260. int r;
  1261. u32 *hpd;
  1262. size_t mec_hpd_size;
  1263. bitmap_zero(adev->gfx.mec.queue_bitmap, AMDGPU_MAX_COMPUTE_QUEUES);
  1264. /* take ownership of the relevant compute queues */
  1265. amdgpu_gfx_compute_queue_acquire(adev);
  1266. mec_hpd_size = adev->gfx.num_compute_rings * GFX8_MEC_HPD_SIZE;
  1267. r = amdgpu_bo_create_reserved(adev, mec_hpd_size, PAGE_SIZE,
  1268. AMDGPU_GEM_DOMAIN_GTT,
  1269. &adev->gfx.mec.hpd_eop_obj,
  1270. &adev->gfx.mec.hpd_eop_gpu_addr,
  1271. (void **)&hpd);
  1272. if (r) {
  1273. dev_warn(adev->dev, "(%d) create HDP EOP bo failed\n", r);
  1274. return r;
  1275. }
  1276. memset(hpd, 0, mec_hpd_size);
  1277. amdgpu_bo_kunmap(adev->gfx.mec.hpd_eop_obj);
  1278. amdgpu_bo_unreserve(adev->gfx.mec.hpd_eop_obj);
  1279. return 0;
  1280. }
  1281. static const u32 vgpr_init_compute_shader[] =
  1282. {
  1283. 0x7e000209, 0x7e020208,
  1284. 0x7e040207, 0x7e060206,
  1285. 0x7e080205, 0x7e0a0204,
  1286. 0x7e0c0203, 0x7e0e0202,
  1287. 0x7e100201, 0x7e120200,
  1288. 0x7e140209, 0x7e160208,
  1289. 0x7e180207, 0x7e1a0206,
  1290. 0x7e1c0205, 0x7e1e0204,
  1291. 0x7e200203, 0x7e220202,
  1292. 0x7e240201, 0x7e260200,
  1293. 0x7e280209, 0x7e2a0208,
  1294. 0x7e2c0207, 0x7e2e0206,
  1295. 0x7e300205, 0x7e320204,
  1296. 0x7e340203, 0x7e360202,
  1297. 0x7e380201, 0x7e3a0200,
  1298. 0x7e3c0209, 0x7e3e0208,
  1299. 0x7e400207, 0x7e420206,
  1300. 0x7e440205, 0x7e460204,
  1301. 0x7e480203, 0x7e4a0202,
  1302. 0x7e4c0201, 0x7e4e0200,
  1303. 0x7e500209, 0x7e520208,
  1304. 0x7e540207, 0x7e560206,
  1305. 0x7e580205, 0x7e5a0204,
  1306. 0x7e5c0203, 0x7e5e0202,
  1307. 0x7e600201, 0x7e620200,
  1308. 0x7e640209, 0x7e660208,
  1309. 0x7e680207, 0x7e6a0206,
  1310. 0x7e6c0205, 0x7e6e0204,
  1311. 0x7e700203, 0x7e720202,
  1312. 0x7e740201, 0x7e760200,
  1313. 0x7e780209, 0x7e7a0208,
  1314. 0x7e7c0207, 0x7e7e0206,
  1315. 0xbf8a0000, 0xbf810000,
  1316. };
  1317. static const u32 sgpr_init_compute_shader[] =
  1318. {
  1319. 0xbe8a0100, 0xbe8c0102,
  1320. 0xbe8e0104, 0xbe900106,
  1321. 0xbe920108, 0xbe940100,
  1322. 0xbe960102, 0xbe980104,
  1323. 0xbe9a0106, 0xbe9c0108,
  1324. 0xbe9e0100, 0xbea00102,
  1325. 0xbea20104, 0xbea40106,
  1326. 0xbea60108, 0xbea80100,
  1327. 0xbeaa0102, 0xbeac0104,
  1328. 0xbeae0106, 0xbeb00108,
  1329. 0xbeb20100, 0xbeb40102,
  1330. 0xbeb60104, 0xbeb80106,
  1331. 0xbeba0108, 0xbebc0100,
  1332. 0xbebe0102, 0xbec00104,
  1333. 0xbec20106, 0xbec40108,
  1334. 0xbec60100, 0xbec80102,
  1335. 0xbee60004, 0xbee70005,
  1336. 0xbeea0006, 0xbeeb0007,
  1337. 0xbee80008, 0xbee90009,
  1338. 0xbefc0000, 0xbf8a0000,
  1339. 0xbf810000, 0x00000000,
  1340. };
  1341. static const u32 vgpr_init_regs[] =
  1342. {
  1343. mmCOMPUTE_STATIC_THREAD_MGMT_SE0, 0xffffffff,
  1344. mmCOMPUTE_RESOURCE_LIMITS, 0,
  1345. mmCOMPUTE_NUM_THREAD_X, 256*4,
  1346. mmCOMPUTE_NUM_THREAD_Y, 1,
  1347. mmCOMPUTE_NUM_THREAD_Z, 1,
  1348. mmCOMPUTE_PGM_RSRC2, 20,
  1349. mmCOMPUTE_USER_DATA_0, 0xedcedc00,
  1350. mmCOMPUTE_USER_DATA_1, 0xedcedc01,
  1351. mmCOMPUTE_USER_DATA_2, 0xedcedc02,
  1352. mmCOMPUTE_USER_DATA_3, 0xedcedc03,
  1353. mmCOMPUTE_USER_DATA_4, 0xedcedc04,
  1354. mmCOMPUTE_USER_DATA_5, 0xedcedc05,
  1355. mmCOMPUTE_USER_DATA_6, 0xedcedc06,
  1356. mmCOMPUTE_USER_DATA_7, 0xedcedc07,
  1357. mmCOMPUTE_USER_DATA_8, 0xedcedc08,
  1358. mmCOMPUTE_USER_DATA_9, 0xedcedc09,
  1359. };
  1360. static const u32 sgpr1_init_regs[] =
  1361. {
  1362. mmCOMPUTE_STATIC_THREAD_MGMT_SE0, 0x0f,
  1363. mmCOMPUTE_RESOURCE_LIMITS, 0x1000000,
  1364. mmCOMPUTE_NUM_THREAD_X, 256*5,
  1365. mmCOMPUTE_NUM_THREAD_Y, 1,
  1366. mmCOMPUTE_NUM_THREAD_Z, 1,
  1367. mmCOMPUTE_PGM_RSRC2, 20,
  1368. mmCOMPUTE_USER_DATA_0, 0xedcedc00,
  1369. mmCOMPUTE_USER_DATA_1, 0xedcedc01,
  1370. mmCOMPUTE_USER_DATA_2, 0xedcedc02,
  1371. mmCOMPUTE_USER_DATA_3, 0xedcedc03,
  1372. mmCOMPUTE_USER_DATA_4, 0xedcedc04,
  1373. mmCOMPUTE_USER_DATA_5, 0xedcedc05,
  1374. mmCOMPUTE_USER_DATA_6, 0xedcedc06,
  1375. mmCOMPUTE_USER_DATA_7, 0xedcedc07,
  1376. mmCOMPUTE_USER_DATA_8, 0xedcedc08,
  1377. mmCOMPUTE_USER_DATA_9, 0xedcedc09,
  1378. };
  1379. static const u32 sgpr2_init_regs[] =
  1380. {
  1381. mmCOMPUTE_STATIC_THREAD_MGMT_SE0, 0xf0,
  1382. mmCOMPUTE_RESOURCE_LIMITS, 0x1000000,
  1383. mmCOMPUTE_NUM_THREAD_X, 256*5,
  1384. mmCOMPUTE_NUM_THREAD_Y, 1,
  1385. mmCOMPUTE_NUM_THREAD_Z, 1,
  1386. mmCOMPUTE_PGM_RSRC2, 20,
  1387. mmCOMPUTE_USER_DATA_0, 0xedcedc00,
  1388. mmCOMPUTE_USER_DATA_1, 0xedcedc01,
  1389. mmCOMPUTE_USER_DATA_2, 0xedcedc02,
  1390. mmCOMPUTE_USER_DATA_3, 0xedcedc03,
  1391. mmCOMPUTE_USER_DATA_4, 0xedcedc04,
  1392. mmCOMPUTE_USER_DATA_5, 0xedcedc05,
  1393. mmCOMPUTE_USER_DATA_6, 0xedcedc06,
  1394. mmCOMPUTE_USER_DATA_7, 0xedcedc07,
  1395. mmCOMPUTE_USER_DATA_8, 0xedcedc08,
  1396. mmCOMPUTE_USER_DATA_9, 0xedcedc09,
  1397. };
  1398. static const u32 sec_ded_counter_registers[] =
  1399. {
  1400. mmCPC_EDC_ATC_CNT,
  1401. mmCPC_EDC_SCRATCH_CNT,
  1402. mmCPC_EDC_UCODE_CNT,
  1403. mmCPF_EDC_ATC_CNT,
  1404. mmCPF_EDC_ROQ_CNT,
  1405. mmCPF_EDC_TAG_CNT,
  1406. mmCPG_EDC_ATC_CNT,
  1407. mmCPG_EDC_DMA_CNT,
  1408. mmCPG_EDC_TAG_CNT,
  1409. mmDC_EDC_CSINVOC_CNT,
  1410. mmDC_EDC_RESTORE_CNT,
  1411. mmDC_EDC_STATE_CNT,
  1412. mmGDS_EDC_CNT,
  1413. mmGDS_EDC_GRBM_CNT,
  1414. mmGDS_EDC_OA_DED,
  1415. mmSPI_EDC_CNT,
  1416. mmSQC_ATC_EDC_GATCL1_CNT,
  1417. mmSQC_EDC_CNT,
  1418. mmSQ_EDC_DED_CNT,
  1419. mmSQ_EDC_INFO,
  1420. mmSQ_EDC_SEC_CNT,
  1421. mmTCC_EDC_CNT,
  1422. mmTCP_ATC_EDC_GATCL1_CNT,
  1423. mmTCP_EDC_CNT,
  1424. mmTD_EDC_CNT
  1425. };
  1426. static int gfx_v8_0_do_edc_gpr_workarounds(struct amdgpu_device *adev)
  1427. {
  1428. struct amdgpu_ring *ring = &adev->gfx.compute_ring[0];
  1429. struct amdgpu_ib ib;
  1430. struct dma_fence *f = NULL;
  1431. int r, i;
  1432. u32 tmp;
  1433. unsigned total_size, vgpr_offset, sgpr_offset;
  1434. u64 gpu_addr;
  1435. /* only supported on CZ */
  1436. if (adev->asic_type != CHIP_CARRIZO)
  1437. return 0;
  1438. /* bail if the compute ring is not ready */
  1439. if (!ring->ready)
  1440. return 0;
  1441. tmp = RREG32(mmGB_EDC_MODE);
  1442. WREG32(mmGB_EDC_MODE, 0);
  1443. total_size =
  1444. (((ARRAY_SIZE(vgpr_init_regs) / 2) * 3) + 4 + 5 + 2) * 4;
  1445. total_size +=
  1446. (((ARRAY_SIZE(sgpr1_init_regs) / 2) * 3) + 4 + 5 + 2) * 4;
  1447. total_size +=
  1448. (((ARRAY_SIZE(sgpr2_init_regs) / 2) * 3) + 4 + 5 + 2) * 4;
  1449. total_size = ALIGN(total_size, 256);
  1450. vgpr_offset = total_size;
  1451. total_size += ALIGN(sizeof(vgpr_init_compute_shader), 256);
  1452. sgpr_offset = total_size;
  1453. total_size += sizeof(sgpr_init_compute_shader);
  1454. /* allocate an indirect buffer to put the commands in */
  1455. memset(&ib, 0, sizeof(ib));
  1456. r = amdgpu_ib_get(adev, NULL, total_size, &ib);
  1457. if (r) {
  1458. DRM_ERROR("amdgpu: failed to get ib (%d).\n", r);
  1459. return r;
  1460. }
  1461. /* load the compute shaders */
  1462. for (i = 0; i < ARRAY_SIZE(vgpr_init_compute_shader); i++)
  1463. ib.ptr[i + (vgpr_offset / 4)] = vgpr_init_compute_shader[i];
  1464. for (i = 0; i < ARRAY_SIZE(sgpr_init_compute_shader); i++)
  1465. ib.ptr[i + (sgpr_offset / 4)] = sgpr_init_compute_shader[i];
  1466. /* init the ib length to 0 */
  1467. ib.length_dw = 0;
  1468. /* VGPR */
  1469. /* write the register state for the compute dispatch */
  1470. for (i = 0; i < ARRAY_SIZE(vgpr_init_regs); i += 2) {
  1471. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 1);
  1472. ib.ptr[ib.length_dw++] = vgpr_init_regs[i] - PACKET3_SET_SH_REG_START;
  1473. ib.ptr[ib.length_dw++] = vgpr_init_regs[i + 1];
  1474. }
  1475. /* write the shader start address: mmCOMPUTE_PGM_LO, mmCOMPUTE_PGM_HI */
  1476. gpu_addr = (ib.gpu_addr + (u64)vgpr_offset) >> 8;
  1477. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 2);
  1478. ib.ptr[ib.length_dw++] = mmCOMPUTE_PGM_LO - PACKET3_SET_SH_REG_START;
  1479. ib.ptr[ib.length_dw++] = lower_32_bits(gpu_addr);
  1480. ib.ptr[ib.length_dw++] = upper_32_bits(gpu_addr);
  1481. /* write dispatch packet */
  1482. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_DISPATCH_DIRECT, 3);
  1483. ib.ptr[ib.length_dw++] = 8; /* x */
  1484. ib.ptr[ib.length_dw++] = 1; /* y */
  1485. ib.ptr[ib.length_dw++] = 1; /* z */
  1486. ib.ptr[ib.length_dw++] =
  1487. REG_SET_FIELD(0, COMPUTE_DISPATCH_INITIATOR, COMPUTE_SHADER_EN, 1);
  1488. /* write CS partial flush packet */
  1489. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_EVENT_WRITE, 0);
  1490. ib.ptr[ib.length_dw++] = EVENT_TYPE(7) | EVENT_INDEX(4);
  1491. /* SGPR1 */
  1492. /* write the register state for the compute dispatch */
  1493. for (i = 0; i < ARRAY_SIZE(sgpr1_init_regs); i += 2) {
  1494. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 1);
  1495. ib.ptr[ib.length_dw++] = sgpr1_init_regs[i] - PACKET3_SET_SH_REG_START;
  1496. ib.ptr[ib.length_dw++] = sgpr1_init_regs[i + 1];
  1497. }
  1498. /* write the shader start address: mmCOMPUTE_PGM_LO, mmCOMPUTE_PGM_HI */
  1499. gpu_addr = (ib.gpu_addr + (u64)sgpr_offset) >> 8;
  1500. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 2);
  1501. ib.ptr[ib.length_dw++] = mmCOMPUTE_PGM_LO - PACKET3_SET_SH_REG_START;
  1502. ib.ptr[ib.length_dw++] = lower_32_bits(gpu_addr);
  1503. ib.ptr[ib.length_dw++] = upper_32_bits(gpu_addr);
  1504. /* write dispatch packet */
  1505. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_DISPATCH_DIRECT, 3);
  1506. ib.ptr[ib.length_dw++] = 8; /* x */
  1507. ib.ptr[ib.length_dw++] = 1; /* y */
  1508. ib.ptr[ib.length_dw++] = 1; /* z */
  1509. ib.ptr[ib.length_dw++] =
  1510. REG_SET_FIELD(0, COMPUTE_DISPATCH_INITIATOR, COMPUTE_SHADER_EN, 1);
  1511. /* write CS partial flush packet */
  1512. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_EVENT_WRITE, 0);
  1513. ib.ptr[ib.length_dw++] = EVENT_TYPE(7) | EVENT_INDEX(4);
  1514. /* SGPR2 */
  1515. /* write the register state for the compute dispatch */
  1516. for (i = 0; i < ARRAY_SIZE(sgpr2_init_regs); i += 2) {
  1517. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 1);
  1518. ib.ptr[ib.length_dw++] = sgpr2_init_regs[i] - PACKET3_SET_SH_REG_START;
  1519. ib.ptr[ib.length_dw++] = sgpr2_init_regs[i + 1];
  1520. }
  1521. /* write the shader start address: mmCOMPUTE_PGM_LO, mmCOMPUTE_PGM_HI */
  1522. gpu_addr = (ib.gpu_addr + (u64)sgpr_offset) >> 8;
  1523. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 2);
  1524. ib.ptr[ib.length_dw++] = mmCOMPUTE_PGM_LO - PACKET3_SET_SH_REG_START;
  1525. ib.ptr[ib.length_dw++] = lower_32_bits(gpu_addr);
  1526. ib.ptr[ib.length_dw++] = upper_32_bits(gpu_addr);
  1527. /* write dispatch packet */
  1528. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_DISPATCH_DIRECT, 3);
  1529. ib.ptr[ib.length_dw++] = 8; /* x */
  1530. ib.ptr[ib.length_dw++] = 1; /* y */
  1531. ib.ptr[ib.length_dw++] = 1; /* z */
  1532. ib.ptr[ib.length_dw++] =
  1533. REG_SET_FIELD(0, COMPUTE_DISPATCH_INITIATOR, COMPUTE_SHADER_EN, 1);
  1534. /* write CS partial flush packet */
  1535. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_EVENT_WRITE, 0);
  1536. ib.ptr[ib.length_dw++] = EVENT_TYPE(7) | EVENT_INDEX(4);
  1537. /* shedule the ib on the ring */
  1538. r = amdgpu_ib_schedule(ring, 1, &ib, NULL, &f);
  1539. if (r) {
  1540. DRM_ERROR("amdgpu: ib submit failed (%d).\n", r);
  1541. goto fail;
  1542. }
  1543. /* wait for the GPU to finish processing the IB */
  1544. r = dma_fence_wait(f, false);
  1545. if (r) {
  1546. DRM_ERROR("amdgpu: fence wait failed (%d).\n", r);
  1547. goto fail;
  1548. }
  1549. tmp = REG_SET_FIELD(tmp, GB_EDC_MODE, DED_MODE, 2);
  1550. tmp = REG_SET_FIELD(tmp, GB_EDC_MODE, PROP_FED, 1);
  1551. WREG32(mmGB_EDC_MODE, tmp);
  1552. tmp = RREG32(mmCC_GC_EDC_CONFIG);
  1553. tmp = REG_SET_FIELD(tmp, CC_GC_EDC_CONFIG, DIS_EDC, 0) | 1;
  1554. WREG32(mmCC_GC_EDC_CONFIG, tmp);
  1555. /* read back registers to clear the counters */
  1556. for (i = 0; i < ARRAY_SIZE(sec_ded_counter_registers); i++)
  1557. RREG32(sec_ded_counter_registers[i]);
  1558. fail:
  1559. amdgpu_ib_free(adev, &ib, NULL);
  1560. dma_fence_put(f);
  1561. return r;
  1562. }
  1563. static int gfx_v8_0_gpu_early_init(struct amdgpu_device *adev)
  1564. {
  1565. u32 gb_addr_config;
  1566. u32 mc_shared_chmap, mc_arb_ramcfg;
  1567. u32 dimm00_addr_map, dimm01_addr_map, dimm10_addr_map, dimm11_addr_map;
  1568. u32 tmp;
  1569. int ret;
  1570. switch (adev->asic_type) {
  1571. case CHIP_TOPAZ:
  1572. adev->gfx.config.max_shader_engines = 1;
  1573. adev->gfx.config.max_tile_pipes = 2;
  1574. adev->gfx.config.max_cu_per_sh = 6;
  1575. adev->gfx.config.max_sh_per_se = 1;
  1576. adev->gfx.config.max_backends_per_se = 2;
  1577. adev->gfx.config.max_texture_channel_caches = 2;
  1578. adev->gfx.config.max_gprs = 256;
  1579. adev->gfx.config.max_gs_threads = 32;
  1580. adev->gfx.config.max_hw_contexts = 8;
  1581. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1582. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1583. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1584. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1585. gb_addr_config = TOPAZ_GB_ADDR_CONFIG_GOLDEN;
  1586. break;
  1587. case CHIP_FIJI:
  1588. adev->gfx.config.max_shader_engines = 4;
  1589. adev->gfx.config.max_tile_pipes = 16;
  1590. adev->gfx.config.max_cu_per_sh = 16;
  1591. adev->gfx.config.max_sh_per_se = 1;
  1592. adev->gfx.config.max_backends_per_se = 4;
  1593. adev->gfx.config.max_texture_channel_caches = 16;
  1594. adev->gfx.config.max_gprs = 256;
  1595. adev->gfx.config.max_gs_threads = 32;
  1596. adev->gfx.config.max_hw_contexts = 8;
  1597. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1598. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1599. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1600. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1601. gb_addr_config = TONGA_GB_ADDR_CONFIG_GOLDEN;
  1602. break;
  1603. case CHIP_POLARIS11:
  1604. case CHIP_POLARIS12:
  1605. ret = amdgpu_atombios_get_gfx_info(adev);
  1606. if (ret)
  1607. return ret;
  1608. adev->gfx.config.max_gprs = 256;
  1609. adev->gfx.config.max_gs_threads = 32;
  1610. adev->gfx.config.max_hw_contexts = 8;
  1611. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1612. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1613. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1614. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1615. gb_addr_config = POLARIS11_GB_ADDR_CONFIG_GOLDEN;
  1616. break;
  1617. case CHIP_POLARIS10:
  1618. ret = amdgpu_atombios_get_gfx_info(adev);
  1619. if (ret)
  1620. return ret;
  1621. adev->gfx.config.max_gprs = 256;
  1622. adev->gfx.config.max_gs_threads = 32;
  1623. adev->gfx.config.max_hw_contexts = 8;
  1624. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1625. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1626. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1627. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1628. gb_addr_config = TONGA_GB_ADDR_CONFIG_GOLDEN;
  1629. break;
  1630. case CHIP_TONGA:
  1631. adev->gfx.config.max_shader_engines = 4;
  1632. adev->gfx.config.max_tile_pipes = 8;
  1633. adev->gfx.config.max_cu_per_sh = 8;
  1634. adev->gfx.config.max_sh_per_se = 1;
  1635. adev->gfx.config.max_backends_per_se = 2;
  1636. adev->gfx.config.max_texture_channel_caches = 8;
  1637. adev->gfx.config.max_gprs = 256;
  1638. adev->gfx.config.max_gs_threads = 32;
  1639. adev->gfx.config.max_hw_contexts = 8;
  1640. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1641. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1642. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1643. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1644. gb_addr_config = TONGA_GB_ADDR_CONFIG_GOLDEN;
  1645. break;
  1646. case CHIP_CARRIZO:
  1647. adev->gfx.config.max_shader_engines = 1;
  1648. adev->gfx.config.max_tile_pipes = 2;
  1649. adev->gfx.config.max_sh_per_se = 1;
  1650. adev->gfx.config.max_backends_per_se = 2;
  1651. adev->gfx.config.max_cu_per_sh = 8;
  1652. adev->gfx.config.max_texture_channel_caches = 2;
  1653. adev->gfx.config.max_gprs = 256;
  1654. adev->gfx.config.max_gs_threads = 32;
  1655. adev->gfx.config.max_hw_contexts = 8;
  1656. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1657. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1658. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1659. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1660. gb_addr_config = CARRIZO_GB_ADDR_CONFIG_GOLDEN;
  1661. break;
  1662. case CHIP_STONEY:
  1663. adev->gfx.config.max_shader_engines = 1;
  1664. adev->gfx.config.max_tile_pipes = 2;
  1665. adev->gfx.config.max_sh_per_se = 1;
  1666. adev->gfx.config.max_backends_per_se = 1;
  1667. adev->gfx.config.max_cu_per_sh = 3;
  1668. adev->gfx.config.max_texture_channel_caches = 2;
  1669. adev->gfx.config.max_gprs = 256;
  1670. adev->gfx.config.max_gs_threads = 16;
  1671. adev->gfx.config.max_hw_contexts = 8;
  1672. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1673. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1674. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1675. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1676. gb_addr_config = CARRIZO_GB_ADDR_CONFIG_GOLDEN;
  1677. break;
  1678. default:
  1679. adev->gfx.config.max_shader_engines = 2;
  1680. adev->gfx.config.max_tile_pipes = 4;
  1681. adev->gfx.config.max_cu_per_sh = 2;
  1682. adev->gfx.config.max_sh_per_se = 1;
  1683. adev->gfx.config.max_backends_per_se = 2;
  1684. adev->gfx.config.max_texture_channel_caches = 4;
  1685. adev->gfx.config.max_gprs = 256;
  1686. adev->gfx.config.max_gs_threads = 32;
  1687. adev->gfx.config.max_hw_contexts = 8;
  1688. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1689. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1690. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1691. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1692. gb_addr_config = TONGA_GB_ADDR_CONFIG_GOLDEN;
  1693. break;
  1694. }
  1695. mc_shared_chmap = RREG32(mmMC_SHARED_CHMAP);
  1696. adev->gfx.config.mc_arb_ramcfg = RREG32(mmMC_ARB_RAMCFG);
  1697. mc_arb_ramcfg = adev->gfx.config.mc_arb_ramcfg;
  1698. adev->gfx.config.num_tile_pipes = adev->gfx.config.max_tile_pipes;
  1699. adev->gfx.config.mem_max_burst_length_bytes = 256;
  1700. if (adev->flags & AMD_IS_APU) {
  1701. /* Get memory bank mapping mode. */
  1702. tmp = RREG32(mmMC_FUS_DRAM0_BANK_ADDR_MAPPING);
  1703. dimm00_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM0_BANK_ADDR_MAPPING, DIMM0ADDRMAP);
  1704. dimm01_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM0_BANK_ADDR_MAPPING, DIMM1ADDRMAP);
  1705. tmp = RREG32(mmMC_FUS_DRAM1_BANK_ADDR_MAPPING);
  1706. dimm10_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM1_BANK_ADDR_MAPPING, DIMM0ADDRMAP);
  1707. dimm11_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM1_BANK_ADDR_MAPPING, DIMM1ADDRMAP);
  1708. /* Validate settings in case only one DIMM installed. */
  1709. if ((dimm00_addr_map == 0) || (dimm00_addr_map == 3) || (dimm00_addr_map == 4) || (dimm00_addr_map > 12))
  1710. dimm00_addr_map = 0;
  1711. if ((dimm01_addr_map == 0) || (dimm01_addr_map == 3) || (dimm01_addr_map == 4) || (dimm01_addr_map > 12))
  1712. dimm01_addr_map = 0;
  1713. if ((dimm10_addr_map == 0) || (dimm10_addr_map == 3) || (dimm10_addr_map == 4) || (dimm10_addr_map > 12))
  1714. dimm10_addr_map = 0;
  1715. if ((dimm11_addr_map == 0) || (dimm11_addr_map == 3) || (dimm11_addr_map == 4) || (dimm11_addr_map > 12))
  1716. dimm11_addr_map = 0;
  1717. /* If DIMM Addr map is 8GB, ROW size should be 2KB. Otherwise 1KB. */
  1718. /* If ROW size(DIMM1) != ROW size(DMIMM0), ROW size should be larger one. */
  1719. if ((dimm00_addr_map == 11) || (dimm01_addr_map == 11) || (dimm10_addr_map == 11) || (dimm11_addr_map == 11))
  1720. adev->gfx.config.mem_row_size_in_kb = 2;
  1721. else
  1722. adev->gfx.config.mem_row_size_in_kb = 1;
  1723. } else {
  1724. tmp = REG_GET_FIELD(mc_arb_ramcfg, MC_ARB_RAMCFG, NOOFCOLS);
  1725. adev->gfx.config.mem_row_size_in_kb = (4 * (1 << (8 + tmp))) / 1024;
  1726. if (adev->gfx.config.mem_row_size_in_kb > 4)
  1727. adev->gfx.config.mem_row_size_in_kb = 4;
  1728. }
  1729. adev->gfx.config.shader_engine_tile_size = 32;
  1730. adev->gfx.config.num_gpus = 1;
  1731. adev->gfx.config.multi_gpu_tile_size = 64;
  1732. /* fix up row size */
  1733. switch (adev->gfx.config.mem_row_size_in_kb) {
  1734. case 1:
  1735. default:
  1736. gb_addr_config = REG_SET_FIELD(gb_addr_config, GB_ADDR_CONFIG, ROW_SIZE, 0);
  1737. break;
  1738. case 2:
  1739. gb_addr_config = REG_SET_FIELD(gb_addr_config, GB_ADDR_CONFIG, ROW_SIZE, 1);
  1740. break;
  1741. case 4:
  1742. gb_addr_config = REG_SET_FIELD(gb_addr_config, GB_ADDR_CONFIG, ROW_SIZE, 2);
  1743. break;
  1744. }
  1745. adev->gfx.config.gb_addr_config = gb_addr_config;
  1746. return 0;
  1747. }
  1748. static int gfx_v8_0_compute_ring_init(struct amdgpu_device *adev, int ring_id,
  1749. int mec, int pipe, int queue)
  1750. {
  1751. int r;
  1752. unsigned irq_type;
  1753. struct amdgpu_ring *ring = &adev->gfx.compute_ring[ring_id];
  1754. ring = &adev->gfx.compute_ring[ring_id];
  1755. /* mec0 is me1 */
  1756. ring->me = mec + 1;
  1757. ring->pipe = pipe;
  1758. ring->queue = queue;
  1759. ring->ring_obj = NULL;
  1760. ring->use_doorbell = true;
  1761. ring->doorbell_index = AMDGPU_DOORBELL_MEC_RING0 + ring_id;
  1762. ring->eop_gpu_addr = adev->gfx.mec.hpd_eop_gpu_addr
  1763. + (ring_id * GFX8_MEC_HPD_SIZE);
  1764. sprintf(ring->name, "comp_%d.%d.%d", ring->me, ring->pipe, ring->queue);
  1765. irq_type = AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP
  1766. + ((ring->me - 1) * adev->gfx.mec.num_pipe_per_mec)
  1767. + ring->pipe;
  1768. /* type-2 packets are deprecated on MEC, use type-3 instead */
  1769. r = amdgpu_ring_init(adev, ring, 1024,
  1770. &adev->gfx.eop_irq, irq_type);
  1771. if (r)
  1772. return r;
  1773. return 0;
  1774. }
  1775. static int gfx_v8_0_sw_init(void *handle)
  1776. {
  1777. int i, j, k, r, ring_id;
  1778. struct amdgpu_ring *ring;
  1779. struct amdgpu_kiq *kiq;
  1780. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1781. switch (adev->asic_type) {
  1782. case CHIP_FIJI:
  1783. case CHIP_TONGA:
  1784. case CHIP_POLARIS11:
  1785. case CHIP_POLARIS12:
  1786. case CHIP_POLARIS10:
  1787. case CHIP_CARRIZO:
  1788. adev->gfx.mec.num_mec = 2;
  1789. break;
  1790. case CHIP_TOPAZ:
  1791. case CHIP_STONEY:
  1792. default:
  1793. adev->gfx.mec.num_mec = 1;
  1794. break;
  1795. }
  1796. adev->gfx.mec.num_pipe_per_mec = 4;
  1797. adev->gfx.mec.num_queue_per_pipe = 8;
  1798. /* KIQ event */
  1799. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_LEGACY, 178, &adev->gfx.kiq.irq);
  1800. if (r)
  1801. return r;
  1802. /* EOP Event */
  1803. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_LEGACY, 181, &adev->gfx.eop_irq);
  1804. if (r)
  1805. return r;
  1806. /* Privileged reg */
  1807. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_LEGACY, 184,
  1808. &adev->gfx.priv_reg_irq);
  1809. if (r)
  1810. return r;
  1811. /* Privileged inst */
  1812. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_LEGACY, 185,
  1813. &adev->gfx.priv_inst_irq);
  1814. if (r)
  1815. return r;
  1816. adev->gfx.gfx_current_status = AMDGPU_GFX_NORMAL_MODE;
  1817. gfx_v8_0_scratch_init(adev);
  1818. r = gfx_v8_0_init_microcode(adev);
  1819. if (r) {
  1820. DRM_ERROR("Failed to load gfx firmware!\n");
  1821. return r;
  1822. }
  1823. r = gfx_v8_0_rlc_init(adev);
  1824. if (r) {
  1825. DRM_ERROR("Failed to init rlc BOs!\n");
  1826. return r;
  1827. }
  1828. r = gfx_v8_0_mec_init(adev);
  1829. if (r) {
  1830. DRM_ERROR("Failed to init MEC BOs!\n");
  1831. return r;
  1832. }
  1833. /* set up the gfx ring */
  1834. for (i = 0; i < adev->gfx.num_gfx_rings; i++) {
  1835. ring = &adev->gfx.gfx_ring[i];
  1836. ring->ring_obj = NULL;
  1837. sprintf(ring->name, "gfx");
  1838. /* no gfx doorbells on iceland */
  1839. if (adev->asic_type != CHIP_TOPAZ) {
  1840. ring->use_doorbell = true;
  1841. ring->doorbell_index = AMDGPU_DOORBELL_GFX_RING0;
  1842. }
  1843. r = amdgpu_ring_init(adev, ring, 1024, &adev->gfx.eop_irq,
  1844. AMDGPU_CP_IRQ_GFX_EOP);
  1845. if (r)
  1846. return r;
  1847. }
  1848. /* set up the compute queues - allocate horizontally across pipes */
  1849. ring_id = 0;
  1850. for (i = 0; i < adev->gfx.mec.num_mec; ++i) {
  1851. for (j = 0; j < adev->gfx.mec.num_queue_per_pipe; j++) {
  1852. for (k = 0; k < adev->gfx.mec.num_pipe_per_mec; k++) {
  1853. if (!amdgpu_gfx_is_mec_queue_enabled(adev, i, k, j))
  1854. continue;
  1855. r = gfx_v8_0_compute_ring_init(adev,
  1856. ring_id,
  1857. i, k, j);
  1858. if (r)
  1859. return r;
  1860. ring_id++;
  1861. }
  1862. }
  1863. }
  1864. r = amdgpu_gfx_kiq_init(adev, GFX8_MEC_HPD_SIZE);
  1865. if (r) {
  1866. DRM_ERROR("Failed to init KIQ BOs!\n");
  1867. return r;
  1868. }
  1869. kiq = &adev->gfx.kiq;
  1870. r = amdgpu_gfx_kiq_init_ring(adev, &kiq->ring, &kiq->irq);
  1871. if (r)
  1872. return r;
  1873. /* create MQD for all compute queues as well as KIQ for SRIOV case */
  1874. r = amdgpu_gfx_compute_mqd_sw_init(adev, sizeof(struct vi_mqd_allocation));
  1875. if (r)
  1876. return r;
  1877. /* reserve GDS, GWS and OA resource for gfx */
  1878. r = amdgpu_bo_create_kernel(adev, adev->gds.mem.gfx_partition_size,
  1879. PAGE_SIZE, AMDGPU_GEM_DOMAIN_GDS,
  1880. &adev->gds.gds_gfx_bo, NULL, NULL);
  1881. if (r)
  1882. return r;
  1883. r = amdgpu_bo_create_kernel(adev, adev->gds.gws.gfx_partition_size,
  1884. PAGE_SIZE, AMDGPU_GEM_DOMAIN_GWS,
  1885. &adev->gds.gws_gfx_bo, NULL, NULL);
  1886. if (r)
  1887. return r;
  1888. r = amdgpu_bo_create_kernel(adev, adev->gds.oa.gfx_partition_size,
  1889. PAGE_SIZE, AMDGPU_GEM_DOMAIN_OA,
  1890. &adev->gds.oa_gfx_bo, NULL, NULL);
  1891. if (r)
  1892. return r;
  1893. adev->gfx.ce_ram_size = 0x8000;
  1894. r = gfx_v8_0_gpu_early_init(adev);
  1895. if (r)
  1896. return r;
  1897. return 0;
  1898. }
  1899. static int gfx_v8_0_sw_fini(void *handle)
  1900. {
  1901. int i;
  1902. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1903. amdgpu_bo_free_kernel(&adev->gds.oa_gfx_bo, NULL, NULL);
  1904. amdgpu_bo_free_kernel(&adev->gds.gws_gfx_bo, NULL, NULL);
  1905. amdgpu_bo_free_kernel(&adev->gds.gds_gfx_bo, NULL, NULL);
  1906. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  1907. amdgpu_ring_fini(&adev->gfx.gfx_ring[i]);
  1908. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  1909. amdgpu_ring_fini(&adev->gfx.compute_ring[i]);
  1910. amdgpu_gfx_compute_mqd_sw_fini(adev);
  1911. amdgpu_gfx_kiq_free_ring(&adev->gfx.kiq.ring, &adev->gfx.kiq.irq);
  1912. amdgpu_gfx_kiq_fini(adev);
  1913. amdgpu_bo_free_kernel(&adev->virt.csa_obj, &adev->virt.csa_vmid0_addr, NULL);
  1914. gfx_v8_0_mec_fini(adev);
  1915. gfx_v8_0_rlc_fini(adev);
  1916. gfx_v8_0_free_microcode(adev);
  1917. return 0;
  1918. }
  1919. static void gfx_v8_0_tiling_mode_table_init(struct amdgpu_device *adev)
  1920. {
  1921. uint32_t *modearray, *mod2array;
  1922. const u32 num_tile_mode_states = ARRAY_SIZE(adev->gfx.config.tile_mode_array);
  1923. const u32 num_secondary_tile_mode_states = ARRAY_SIZE(adev->gfx.config.macrotile_mode_array);
  1924. u32 reg_offset;
  1925. modearray = adev->gfx.config.tile_mode_array;
  1926. mod2array = adev->gfx.config.macrotile_mode_array;
  1927. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  1928. modearray[reg_offset] = 0;
  1929. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  1930. mod2array[reg_offset] = 0;
  1931. switch (adev->asic_type) {
  1932. case CHIP_TOPAZ:
  1933. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1934. PIPE_CONFIG(ADDR_SURF_P2) |
  1935. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  1936. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1937. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1938. PIPE_CONFIG(ADDR_SURF_P2) |
  1939. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  1940. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1941. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1942. PIPE_CONFIG(ADDR_SURF_P2) |
  1943. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  1944. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1945. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1946. PIPE_CONFIG(ADDR_SURF_P2) |
  1947. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  1948. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1949. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1950. PIPE_CONFIG(ADDR_SURF_P2) |
  1951. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  1952. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1953. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1954. PIPE_CONFIG(ADDR_SURF_P2) |
  1955. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  1956. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1957. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1958. PIPE_CONFIG(ADDR_SURF_P2) |
  1959. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  1960. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1961. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  1962. PIPE_CONFIG(ADDR_SURF_P2));
  1963. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1964. PIPE_CONFIG(ADDR_SURF_P2) |
  1965. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1966. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1967. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1968. PIPE_CONFIG(ADDR_SURF_P2) |
  1969. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1970. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1971. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1972. PIPE_CONFIG(ADDR_SURF_P2) |
  1973. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1974. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1975. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1976. PIPE_CONFIG(ADDR_SURF_P2) |
  1977. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1978. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1979. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1980. PIPE_CONFIG(ADDR_SURF_P2) |
  1981. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1982. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1983. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  1984. PIPE_CONFIG(ADDR_SURF_P2) |
  1985. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1986. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1987. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1988. PIPE_CONFIG(ADDR_SURF_P2) |
  1989. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1990. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1991. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  1992. PIPE_CONFIG(ADDR_SURF_P2) |
  1993. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1994. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1995. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  1996. PIPE_CONFIG(ADDR_SURF_P2) |
  1997. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1998. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1999. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2000. PIPE_CONFIG(ADDR_SURF_P2) |
  2001. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2002. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2003. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  2004. PIPE_CONFIG(ADDR_SURF_P2) |
  2005. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2006. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2007. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2008. PIPE_CONFIG(ADDR_SURF_P2) |
  2009. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2010. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2011. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2012. PIPE_CONFIG(ADDR_SURF_P2) |
  2013. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2014. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2015. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  2016. PIPE_CONFIG(ADDR_SURF_P2) |
  2017. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2018. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2019. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  2020. PIPE_CONFIG(ADDR_SURF_P2) |
  2021. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2022. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2023. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2024. PIPE_CONFIG(ADDR_SURF_P2) |
  2025. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2026. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2027. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2028. PIPE_CONFIG(ADDR_SURF_P2) |
  2029. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2030. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2031. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2032. PIPE_CONFIG(ADDR_SURF_P2) |
  2033. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2034. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2035. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  2036. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2037. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2038. NUM_BANKS(ADDR_SURF_8_BANK));
  2039. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  2040. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2041. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2042. NUM_BANKS(ADDR_SURF_8_BANK));
  2043. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2044. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2045. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2046. NUM_BANKS(ADDR_SURF_8_BANK));
  2047. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2048. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2049. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2050. NUM_BANKS(ADDR_SURF_8_BANK));
  2051. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2052. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2053. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2054. NUM_BANKS(ADDR_SURF_8_BANK));
  2055. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2056. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2057. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2058. NUM_BANKS(ADDR_SURF_8_BANK));
  2059. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2060. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2061. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2062. NUM_BANKS(ADDR_SURF_8_BANK));
  2063. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  2064. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2065. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2066. NUM_BANKS(ADDR_SURF_16_BANK));
  2067. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  2068. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2069. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2070. NUM_BANKS(ADDR_SURF_16_BANK));
  2071. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2072. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2073. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2074. NUM_BANKS(ADDR_SURF_16_BANK));
  2075. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2076. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2077. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2078. NUM_BANKS(ADDR_SURF_16_BANK));
  2079. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2080. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2081. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2082. NUM_BANKS(ADDR_SURF_16_BANK));
  2083. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2084. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2085. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2086. NUM_BANKS(ADDR_SURF_16_BANK));
  2087. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2088. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2089. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2090. NUM_BANKS(ADDR_SURF_8_BANK));
  2091. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2092. if (reg_offset != 7 && reg_offset != 12 && reg_offset != 17 &&
  2093. reg_offset != 23)
  2094. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  2095. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2096. if (reg_offset != 7)
  2097. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  2098. break;
  2099. case CHIP_FIJI:
  2100. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2101. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2102. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2103. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2104. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2105. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2106. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2107. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2108. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2109. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2110. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2111. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2112. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2113. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2114. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2115. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2116. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2117. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2118. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2119. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2120. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2121. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2122. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2123. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2124. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2125. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2126. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2127. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2128. modearray[7] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2129. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2130. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2131. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2132. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2133. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16));
  2134. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2135. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2136. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2137. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2138. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2139. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2140. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2141. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2142. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2143. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2144. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2145. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2146. modearray[12] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2147. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2148. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2149. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2150. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2151. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2152. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2153. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2154. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2155. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2156. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2157. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2158. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  2159. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2160. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2161. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2162. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2163. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2164. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2165. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2166. modearray[17] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2167. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2168. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2169. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2170. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2171. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2172. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2173. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2174. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2175. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2176. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2177. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2178. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2179. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2180. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2181. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2182. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  2183. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2184. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2185. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2186. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2187. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2188. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2189. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2190. modearray[23] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2191. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2192. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2193. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2194. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2195. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2196. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2197. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2198. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  2199. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2200. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2201. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2202. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  2203. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2204. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2205. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2206. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2207. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2208. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2209. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2210. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2211. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2212. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2213. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2214. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2215. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2216. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2217. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2218. modearray[30] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2219. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2220. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2221. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2222. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2223. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2224. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2225. NUM_BANKS(ADDR_SURF_8_BANK));
  2226. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2227. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2228. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2229. NUM_BANKS(ADDR_SURF_8_BANK));
  2230. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2231. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2232. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2233. NUM_BANKS(ADDR_SURF_8_BANK));
  2234. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2235. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2236. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2237. NUM_BANKS(ADDR_SURF_8_BANK));
  2238. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2239. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2240. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2241. NUM_BANKS(ADDR_SURF_8_BANK));
  2242. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2243. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2244. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2245. NUM_BANKS(ADDR_SURF_8_BANK));
  2246. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2247. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2248. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2249. NUM_BANKS(ADDR_SURF_8_BANK));
  2250. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2251. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2252. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2253. NUM_BANKS(ADDR_SURF_8_BANK));
  2254. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2255. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2256. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2257. NUM_BANKS(ADDR_SURF_8_BANK));
  2258. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2259. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2260. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2261. NUM_BANKS(ADDR_SURF_8_BANK));
  2262. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2263. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2264. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2265. NUM_BANKS(ADDR_SURF_8_BANK));
  2266. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2267. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2268. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2269. NUM_BANKS(ADDR_SURF_8_BANK));
  2270. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2271. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2272. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2273. NUM_BANKS(ADDR_SURF_8_BANK));
  2274. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2275. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2276. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2277. NUM_BANKS(ADDR_SURF_4_BANK));
  2278. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2279. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  2280. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2281. if (reg_offset != 7)
  2282. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  2283. break;
  2284. case CHIP_TONGA:
  2285. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2286. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2287. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2288. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2289. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2290. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2291. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2292. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2293. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2294. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2295. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2296. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2297. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2298. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2299. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2300. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2301. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2302. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2303. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2304. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2305. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2306. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2307. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2308. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2309. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2310. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2311. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2312. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2313. modearray[7] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2314. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2315. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2316. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2317. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2318. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16));
  2319. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2320. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2321. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2322. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2323. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2324. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2325. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2326. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2327. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2328. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2329. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2330. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2331. modearray[12] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2332. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2333. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2334. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2335. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2336. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2337. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2338. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2339. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2340. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2341. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2342. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2343. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  2344. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2345. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2346. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2347. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2348. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2349. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2350. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2351. modearray[17] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2352. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2353. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2354. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2355. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2356. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2357. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2358. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2359. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2360. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2361. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2362. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2363. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2364. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2365. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2366. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2367. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  2368. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2369. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2370. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2371. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2372. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2373. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2374. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2375. modearray[23] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2376. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2377. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2378. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2379. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2380. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2381. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2382. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2383. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  2384. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2385. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2386. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2387. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  2388. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2389. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2390. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2391. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2392. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2393. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2394. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2395. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2396. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2397. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2398. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2399. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2400. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2401. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2402. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2403. modearray[30] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2404. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2405. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2406. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2407. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2408. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2409. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2410. NUM_BANKS(ADDR_SURF_16_BANK));
  2411. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2412. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2413. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2414. NUM_BANKS(ADDR_SURF_16_BANK));
  2415. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2416. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2417. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2418. NUM_BANKS(ADDR_SURF_16_BANK));
  2419. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2420. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2421. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2422. NUM_BANKS(ADDR_SURF_16_BANK));
  2423. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2424. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2425. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2426. NUM_BANKS(ADDR_SURF_16_BANK));
  2427. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2428. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2429. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2430. NUM_BANKS(ADDR_SURF_16_BANK));
  2431. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2432. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2433. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2434. NUM_BANKS(ADDR_SURF_16_BANK));
  2435. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2436. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2437. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2438. NUM_BANKS(ADDR_SURF_16_BANK));
  2439. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2440. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2441. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2442. NUM_BANKS(ADDR_SURF_16_BANK));
  2443. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2444. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2445. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2446. NUM_BANKS(ADDR_SURF_16_BANK));
  2447. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2448. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2449. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2450. NUM_BANKS(ADDR_SURF_16_BANK));
  2451. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2452. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2453. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2454. NUM_BANKS(ADDR_SURF_8_BANK));
  2455. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2456. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2457. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2458. NUM_BANKS(ADDR_SURF_4_BANK));
  2459. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2460. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2461. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2462. NUM_BANKS(ADDR_SURF_4_BANK));
  2463. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2464. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  2465. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2466. if (reg_offset != 7)
  2467. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  2468. break;
  2469. case CHIP_POLARIS11:
  2470. case CHIP_POLARIS12:
  2471. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2472. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2473. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2474. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2475. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2476. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2477. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2478. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2479. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2480. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2481. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2482. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2483. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2484. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2485. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2486. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2487. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2488. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2489. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2490. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2491. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2492. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2493. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2494. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2495. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2496. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2497. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2498. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2499. modearray[7] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2500. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2501. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2502. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2503. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2504. PIPE_CONFIG(ADDR_SURF_P4_16x16));
  2505. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2506. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2507. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2508. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2509. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2510. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2511. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2512. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2513. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2514. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2515. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2516. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2517. modearray[12] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2518. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2519. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2520. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2521. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2522. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2523. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2524. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2525. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2526. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2527. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2528. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2529. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  2530. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2531. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2532. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2533. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2534. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2535. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2536. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2537. modearray[17] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2538. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2539. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2540. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2541. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2542. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2543. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2544. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2545. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2546. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2547. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2548. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2549. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2550. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2551. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2552. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2553. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  2554. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2555. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2556. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2557. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2558. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2559. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2560. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2561. modearray[23] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2562. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2563. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2564. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2565. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2566. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2567. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2568. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2569. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  2570. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2571. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2572. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2573. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  2574. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2575. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2576. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2577. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2578. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2579. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2580. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2581. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2582. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2583. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2584. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2585. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2586. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2587. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2588. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2589. modearray[30] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2590. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2591. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2592. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2593. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2594. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2595. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2596. NUM_BANKS(ADDR_SURF_16_BANK));
  2597. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2598. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2599. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2600. NUM_BANKS(ADDR_SURF_16_BANK));
  2601. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2602. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2603. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2604. NUM_BANKS(ADDR_SURF_16_BANK));
  2605. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2606. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2607. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2608. NUM_BANKS(ADDR_SURF_16_BANK));
  2609. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2610. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2611. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2612. NUM_BANKS(ADDR_SURF_16_BANK));
  2613. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2614. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2615. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2616. NUM_BANKS(ADDR_SURF_16_BANK));
  2617. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2618. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2619. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2620. NUM_BANKS(ADDR_SURF_16_BANK));
  2621. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2622. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2623. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2624. NUM_BANKS(ADDR_SURF_16_BANK));
  2625. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2626. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2627. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2628. NUM_BANKS(ADDR_SURF_16_BANK));
  2629. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2630. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2631. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2632. NUM_BANKS(ADDR_SURF_16_BANK));
  2633. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2634. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2635. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2636. NUM_BANKS(ADDR_SURF_16_BANK));
  2637. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2638. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2639. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2640. NUM_BANKS(ADDR_SURF_16_BANK));
  2641. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2642. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2643. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2644. NUM_BANKS(ADDR_SURF_8_BANK));
  2645. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2646. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2647. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2648. NUM_BANKS(ADDR_SURF_4_BANK));
  2649. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2650. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  2651. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2652. if (reg_offset != 7)
  2653. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  2654. break;
  2655. case CHIP_POLARIS10:
  2656. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2657. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2658. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2659. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2660. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2661. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2662. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2663. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2664. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2665. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2666. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2667. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2668. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2669. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2670. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2671. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2672. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2673. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2674. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2675. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2676. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2677. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2678. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2679. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2680. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2681. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2682. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2683. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2684. modearray[7] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2685. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2686. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2687. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2688. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2689. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16));
  2690. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2691. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2692. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2693. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2694. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2695. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2696. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2697. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2698. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2699. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2700. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2701. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2702. modearray[12] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2703. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2704. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2705. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2706. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2707. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2708. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2709. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2710. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2711. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2712. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2713. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2714. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  2715. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2716. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2717. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2718. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2719. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2720. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2721. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2722. modearray[17] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2723. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2724. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2725. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2726. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2727. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2728. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2729. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2730. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2731. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2732. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2733. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2734. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2735. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2736. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2737. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2738. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  2739. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2740. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2741. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2742. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2743. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2744. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2745. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2746. modearray[23] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2747. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2748. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2749. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2750. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2751. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2752. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2753. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2754. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  2755. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2756. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2757. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2758. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  2759. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2760. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2761. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2762. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2763. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2764. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2765. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2766. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2767. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2768. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2769. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2770. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2771. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2772. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2773. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2774. modearray[30] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2775. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2776. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2777. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2778. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2779. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2780. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2781. NUM_BANKS(ADDR_SURF_16_BANK));
  2782. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2783. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2784. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2785. NUM_BANKS(ADDR_SURF_16_BANK));
  2786. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2787. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2788. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2789. NUM_BANKS(ADDR_SURF_16_BANK));
  2790. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2791. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2792. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2793. NUM_BANKS(ADDR_SURF_16_BANK));
  2794. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2795. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2796. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2797. NUM_BANKS(ADDR_SURF_16_BANK));
  2798. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2799. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2800. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2801. NUM_BANKS(ADDR_SURF_16_BANK));
  2802. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2803. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2804. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2805. NUM_BANKS(ADDR_SURF_16_BANK));
  2806. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2807. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2808. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2809. NUM_BANKS(ADDR_SURF_16_BANK));
  2810. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2811. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2812. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2813. NUM_BANKS(ADDR_SURF_16_BANK));
  2814. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2815. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2816. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2817. NUM_BANKS(ADDR_SURF_16_BANK));
  2818. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2819. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2820. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2821. NUM_BANKS(ADDR_SURF_16_BANK));
  2822. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2823. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2824. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2825. NUM_BANKS(ADDR_SURF_8_BANK));
  2826. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2827. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2828. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2829. NUM_BANKS(ADDR_SURF_4_BANK));
  2830. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2831. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2832. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2833. NUM_BANKS(ADDR_SURF_4_BANK));
  2834. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2835. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  2836. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2837. if (reg_offset != 7)
  2838. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  2839. break;
  2840. case CHIP_STONEY:
  2841. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2842. PIPE_CONFIG(ADDR_SURF_P2) |
  2843. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2844. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2845. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2846. PIPE_CONFIG(ADDR_SURF_P2) |
  2847. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2848. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2849. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2850. PIPE_CONFIG(ADDR_SURF_P2) |
  2851. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2852. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2853. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2854. PIPE_CONFIG(ADDR_SURF_P2) |
  2855. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2856. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2857. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2858. PIPE_CONFIG(ADDR_SURF_P2) |
  2859. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2860. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2861. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2862. PIPE_CONFIG(ADDR_SURF_P2) |
  2863. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2864. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2865. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2866. PIPE_CONFIG(ADDR_SURF_P2) |
  2867. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2868. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2869. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2870. PIPE_CONFIG(ADDR_SURF_P2));
  2871. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2872. PIPE_CONFIG(ADDR_SURF_P2) |
  2873. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2874. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2875. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2876. PIPE_CONFIG(ADDR_SURF_P2) |
  2877. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2878. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2879. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2880. PIPE_CONFIG(ADDR_SURF_P2) |
  2881. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2882. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2883. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2884. PIPE_CONFIG(ADDR_SURF_P2) |
  2885. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2886. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2887. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2888. PIPE_CONFIG(ADDR_SURF_P2) |
  2889. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2890. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2891. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  2892. PIPE_CONFIG(ADDR_SURF_P2) |
  2893. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2894. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2895. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2896. PIPE_CONFIG(ADDR_SURF_P2) |
  2897. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2898. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2899. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2900. PIPE_CONFIG(ADDR_SURF_P2) |
  2901. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2902. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2903. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2904. PIPE_CONFIG(ADDR_SURF_P2) |
  2905. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2906. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2907. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2908. PIPE_CONFIG(ADDR_SURF_P2) |
  2909. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2910. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2911. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  2912. PIPE_CONFIG(ADDR_SURF_P2) |
  2913. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2914. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2915. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2916. PIPE_CONFIG(ADDR_SURF_P2) |
  2917. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2918. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2919. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2920. PIPE_CONFIG(ADDR_SURF_P2) |
  2921. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2922. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2923. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  2924. PIPE_CONFIG(ADDR_SURF_P2) |
  2925. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2926. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2927. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  2928. PIPE_CONFIG(ADDR_SURF_P2) |
  2929. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2930. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2931. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2932. PIPE_CONFIG(ADDR_SURF_P2) |
  2933. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2934. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2935. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2936. PIPE_CONFIG(ADDR_SURF_P2) |
  2937. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2938. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2939. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2940. PIPE_CONFIG(ADDR_SURF_P2) |
  2941. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2942. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2943. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2944. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2945. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2946. NUM_BANKS(ADDR_SURF_8_BANK));
  2947. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2948. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2949. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2950. NUM_BANKS(ADDR_SURF_8_BANK));
  2951. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2952. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2953. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2954. NUM_BANKS(ADDR_SURF_8_BANK));
  2955. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2956. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2957. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2958. NUM_BANKS(ADDR_SURF_8_BANK));
  2959. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2960. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2961. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2962. NUM_BANKS(ADDR_SURF_8_BANK));
  2963. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2964. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2965. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2966. NUM_BANKS(ADDR_SURF_8_BANK));
  2967. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2968. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2969. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2970. NUM_BANKS(ADDR_SURF_8_BANK));
  2971. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  2972. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2973. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2974. NUM_BANKS(ADDR_SURF_16_BANK));
  2975. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  2976. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2977. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2978. NUM_BANKS(ADDR_SURF_16_BANK));
  2979. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2980. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2981. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2982. NUM_BANKS(ADDR_SURF_16_BANK));
  2983. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2984. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2985. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2986. NUM_BANKS(ADDR_SURF_16_BANK));
  2987. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2988. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2989. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2990. NUM_BANKS(ADDR_SURF_16_BANK));
  2991. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2992. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2993. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2994. NUM_BANKS(ADDR_SURF_16_BANK));
  2995. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2996. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2997. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2998. NUM_BANKS(ADDR_SURF_8_BANK));
  2999. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  3000. if (reg_offset != 7 && reg_offset != 12 && reg_offset != 17 &&
  3001. reg_offset != 23)
  3002. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  3003. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  3004. if (reg_offset != 7)
  3005. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  3006. break;
  3007. default:
  3008. dev_warn(adev->dev,
  3009. "Unknown chip type (%d) in function gfx_v8_0_tiling_mode_table_init() falling through to CHIP_CARRIZO\n",
  3010. adev->asic_type);
  3011. case CHIP_CARRIZO:
  3012. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3013. PIPE_CONFIG(ADDR_SURF_P2) |
  3014. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  3015. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3016. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3017. PIPE_CONFIG(ADDR_SURF_P2) |
  3018. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  3019. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3020. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3021. PIPE_CONFIG(ADDR_SURF_P2) |
  3022. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  3023. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3024. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3025. PIPE_CONFIG(ADDR_SURF_P2) |
  3026. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  3027. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3028. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3029. PIPE_CONFIG(ADDR_SURF_P2) |
  3030. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  3031. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3032. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  3033. PIPE_CONFIG(ADDR_SURF_P2) |
  3034. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  3035. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3036. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  3037. PIPE_CONFIG(ADDR_SURF_P2) |
  3038. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  3039. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3040. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  3041. PIPE_CONFIG(ADDR_SURF_P2));
  3042. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  3043. PIPE_CONFIG(ADDR_SURF_P2) |
  3044. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  3045. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3046. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3047. PIPE_CONFIG(ADDR_SURF_P2) |
  3048. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  3049. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3050. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  3051. PIPE_CONFIG(ADDR_SURF_P2) |
  3052. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  3053. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  3054. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  3055. PIPE_CONFIG(ADDR_SURF_P2) |
  3056. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3057. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3058. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3059. PIPE_CONFIG(ADDR_SURF_P2) |
  3060. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3061. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3062. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  3063. PIPE_CONFIG(ADDR_SURF_P2) |
  3064. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3065. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3066. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  3067. PIPE_CONFIG(ADDR_SURF_P2) |
  3068. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3069. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  3070. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  3071. PIPE_CONFIG(ADDR_SURF_P2) |
  3072. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3073. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3074. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  3075. PIPE_CONFIG(ADDR_SURF_P2) |
  3076. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3077. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3078. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  3079. PIPE_CONFIG(ADDR_SURF_P2) |
  3080. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3081. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3082. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  3083. PIPE_CONFIG(ADDR_SURF_P2) |
  3084. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3085. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3086. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  3087. PIPE_CONFIG(ADDR_SURF_P2) |
  3088. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3089. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3090. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  3091. PIPE_CONFIG(ADDR_SURF_P2) |
  3092. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3093. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3094. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  3095. PIPE_CONFIG(ADDR_SURF_P2) |
  3096. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3097. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3098. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  3099. PIPE_CONFIG(ADDR_SURF_P2) |
  3100. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3101. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3102. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  3103. PIPE_CONFIG(ADDR_SURF_P2) |
  3104. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  3105. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3106. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3107. PIPE_CONFIG(ADDR_SURF_P2) |
  3108. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  3109. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3110. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  3111. PIPE_CONFIG(ADDR_SURF_P2) |
  3112. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  3113. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  3114. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3115. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  3116. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3117. NUM_BANKS(ADDR_SURF_8_BANK));
  3118. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3119. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  3120. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3121. NUM_BANKS(ADDR_SURF_8_BANK));
  3122. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3123. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3124. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3125. NUM_BANKS(ADDR_SURF_8_BANK));
  3126. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3127. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3128. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3129. NUM_BANKS(ADDR_SURF_8_BANK));
  3130. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3131. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3132. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3133. NUM_BANKS(ADDR_SURF_8_BANK));
  3134. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3135. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3136. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3137. NUM_BANKS(ADDR_SURF_8_BANK));
  3138. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3139. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3140. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3141. NUM_BANKS(ADDR_SURF_8_BANK));
  3142. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  3143. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  3144. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3145. NUM_BANKS(ADDR_SURF_16_BANK));
  3146. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  3147. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  3148. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3149. NUM_BANKS(ADDR_SURF_16_BANK));
  3150. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  3151. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  3152. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3153. NUM_BANKS(ADDR_SURF_16_BANK));
  3154. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  3155. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  3156. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3157. NUM_BANKS(ADDR_SURF_16_BANK));
  3158. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3159. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  3160. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3161. NUM_BANKS(ADDR_SURF_16_BANK));
  3162. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3163. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3164. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3165. NUM_BANKS(ADDR_SURF_16_BANK));
  3166. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3167. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3168. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3169. NUM_BANKS(ADDR_SURF_8_BANK));
  3170. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  3171. if (reg_offset != 7 && reg_offset != 12 && reg_offset != 17 &&
  3172. reg_offset != 23)
  3173. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  3174. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  3175. if (reg_offset != 7)
  3176. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  3177. break;
  3178. }
  3179. }
  3180. static void gfx_v8_0_select_se_sh(struct amdgpu_device *adev,
  3181. u32 se_num, u32 sh_num, u32 instance)
  3182. {
  3183. u32 data;
  3184. if (instance == 0xffffffff)
  3185. data = REG_SET_FIELD(0, GRBM_GFX_INDEX, INSTANCE_BROADCAST_WRITES, 1);
  3186. else
  3187. data = REG_SET_FIELD(0, GRBM_GFX_INDEX, INSTANCE_INDEX, instance);
  3188. if (se_num == 0xffffffff)
  3189. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_BROADCAST_WRITES, 1);
  3190. else
  3191. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_INDEX, se_num);
  3192. if (sh_num == 0xffffffff)
  3193. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_BROADCAST_WRITES, 1);
  3194. else
  3195. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_INDEX, sh_num);
  3196. WREG32(mmGRBM_GFX_INDEX, data);
  3197. }
  3198. static u32 gfx_v8_0_get_rb_active_bitmap(struct amdgpu_device *adev)
  3199. {
  3200. u32 data, mask;
  3201. data = RREG32(mmCC_RB_BACKEND_DISABLE) |
  3202. RREG32(mmGC_USER_RB_BACKEND_DISABLE);
  3203. data = REG_GET_FIELD(data, GC_USER_RB_BACKEND_DISABLE, BACKEND_DISABLE);
  3204. mask = amdgpu_gfx_create_bitmask(adev->gfx.config.max_backends_per_se /
  3205. adev->gfx.config.max_sh_per_se);
  3206. return (~data) & mask;
  3207. }
  3208. static void
  3209. gfx_v8_0_raster_config(struct amdgpu_device *adev, u32 *rconf, u32 *rconf1)
  3210. {
  3211. switch (adev->asic_type) {
  3212. case CHIP_FIJI:
  3213. *rconf |= RB_MAP_PKR0(2) | RB_MAP_PKR1(2) |
  3214. RB_XSEL2(1) | PKR_MAP(2) |
  3215. PKR_XSEL(1) | PKR_YSEL(1) |
  3216. SE_MAP(2) | SE_XSEL(2) | SE_YSEL(3);
  3217. *rconf1 |= SE_PAIR_MAP(2) | SE_PAIR_XSEL(3) |
  3218. SE_PAIR_YSEL(2);
  3219. break;
  3220. case CHIP_TONGA:
  3221. case CHIP_POLARIS10:
  3222. *rconf |= RB_MAP_PKR0(2) | RB_XSEL2(1) | SE_MAP(2) |
  3223. SE_XSEL(1) | SE_YSEL(1);
  3224. *rconf1 |= SE_PAIR_MAP(2) | SE_PAIR_XSEL(2) |
  3225. SE_PAIR_YSEL(2);
  3226. break;
  3227. case CHIP_TOPAZ:
  3228. case CHIP_CARRIZO:
  3229. *rconf |= RB_MAP_PKR0(2);
  3230. *rconf1 |= 0x0;
  3231. break;
  3232. case CHIP_POLARIS11:
  3233. case CHIP_POLARIS12:
  3234. *rconf |= RB_MAP_PKR0(2) | RB_XSEL2(1) | SE_MAP(2) |
  3235. SE_XSEL(1) | SE_YSEL(1);
  3236. *rconf1 |= 0x0;
  3237. break;
  3238. case CHIP_STONEY:
  3239. *rconf |= 0x0;
  3240. *rconf1 |= 0x0;
  3241. break;
  3242. default:
  3243. DRM_ERROR("unknown asic: 0x%x\n", adev->asic_type);
  3244. break;
  3245. }
  3246. }
  3247. static void
  3248. gfx_v8_0_write_harvested_raster_configs(struct amdgpu_device *adev,
  3249. u32 raster_config, u32 raster_config_1,
  3250. unsigned rb_mask, unsigned num_rb)
  3251. {
  3252. unsigned sh_per_se = max_t(unsigned, adev->gfx.config.max_sh_per_se, 1);
  3253. unsigned num_se = max_t(unsigned, adev->gfx.config.max_shader_engines, 1);
  3254. unsigned rb_per_pkr = min_t(unsigned, num_rb / num_se / sh_per_se, 2);
  3255. unsigned rb_per_se = num_rb / num_se;
  3256. unsigned se_mask[4];
  3257. unsigned se;
  3258. se_mask[0] = ((1 << rb_per_se) - 1) & rb_mask;
  3259. se_mask[1] = (se_mask[0] << rb_per_se) & rb_mask;
  3260. se_mask[2] = (se_mask[1] << rb_per_se) & rb_mask;
  3261. se_mask[3] = (se_mask[2] << rb_per_se) & rb_mask;
  3262. WARN_ON(!(num_se == 1 || num_se == 2 || num_se == 4));
  3263. WARN_ON(!(sh_per_se == 1 || sh_per_se == 2));
  3264. WARN_ON(!(rb_per_pkr == 1 || rb_per_pkr == 2));
  3265. if ((num_se > 2) && ((!se_mask[0] && !se_mask[1]) ||
  3266. (!se_mask[2] && !se_mask[3]))) {
  3267. raster_config_1 &= ~SE_PAIR_MAP_MASK;
  3268. if (!se_mask[0] && !se_mask[1]) {
  3269. raster_config_1 |=
  3270. SE_PAIR_MAP(RASTER_CONFIG_SE_PAIR_MAP_3);
  3271. } else {
  3272. raster_config_1 |=
  3273. SE_PAIR_MAP(RASTER_CONFIG_SE_PAIR_MAP_0);
  3274. }
  3275. }
  3276. for (se = 0; se < num_se; se++) {
  3277. unsigned raster_config_se = raster_config;
  3278. unsigned pkr0_mask = ((1 << rb_per_pkr) - 1) << (se * rb_per_se);
  3279. unsigned pkr1_mask = pkr0_mask << rb_per_pkr;
  3280. int idx = (se / 2) * 2;
  3281. if ((num_se > 1) && (!se_mask[idx] || !se_mask[idx + 1])) {
  3282. raster_config_se &= ~SE_MAP_MASK;
  3283. if (!se_mask[idx]) {
  3284. raster_config_se |= SE_MAP(RASTER_CONFIG_SE_MAP_3);
  3285. } else {
  3286. raster_config_se |= SE_MAP(RASTER_CONFIG_SE_MAP_0);
  3287. }
  3288. }
  3289. pkr0_mask &= rb_mask;
  3290. pkr1_mask &= rb_mask;
  3291. if (rb_per_se > 2 && (!pkr0_mask || !pkr1_mask)) {
  3292. raster_config_se &= ~PKR_MAP_MASK;
  3293. if (!pkr0_mask) {
  3294. raster_config_se |= PKR_MAP(RASTER_CONFIG_PKR_MAP_3);
  3295. } else {
  3296. raster_config_se |= PKR_MAP(RASTER_CONFIG_PKR_MAP_0);
  3297. }
  3298. }
  3299. if (rb_per_se >= 2) {
  3300. unsigned rb0_mask = 1 << (se * rb_per_se);
  3301. unsigned rb1_mask = rb0_mask << 1;
  3302. rb0_mask &= rb_mask;
  3303. rb1_mask &= rb_mask;
  3304. if (!rb0_mask || !rb1_mask) {
  3305. raster_config_se &= ~RB_MAP_PKR0_MASK;
  3306. if (!rb0_mask) {
  3307. raster_config_se |=
  3308. RB_MAP_PKR0(RASTER_CONFIG_RB_MAP_3);
  3309. } else {
  3310. raster_config_se |=
  3311. RB_MAP_PKR0(RASTER_CONFIG_RB_MAP_0);
  3312. }
  3313. }
  3314. if (rb_per_se > 2) {
  3315. rb0_mask = 1 << (se * rb_per_se + rb_per_pkr);
  3316. rb1_mask = rb0_mask << 1;
  3317. rb0_mask &= rb_mask;
  3318. rb1_mask &= rb_mask;
  3319. if (!rb0_mask || !rb1_mask) {
  3320. raster_config_se &= ~RB_MAP_PKR1_MASK;
  3321. if (!rb0_mask) {
  3322. raster_config_se |=
  3323. RB_MAP_PKR1(RASTER_CONFIG_RB_MAP_3);
  3324. } else {
  3325. raster_config_se |=
  3326. RB_MAP_PKR1(RASTER_CONFIG_RB_MAP_0);
  3327. }
  3328. }
  3329. }
  3330. }
  3331. /* GRBM_GFX_INDEX has a different offset on VI */
  3332. gfx_v8_0_select_se_sh(adev, se, 0xffffffff, 0xffffffff);
  3333. WREG32(mmPA_SC_RASTER_CONFIG, raster_config_se);
  3334. WREG32(mmPA_SC_RASTER_CONFIG_1, raster_config_1);
  3335. }
  3336. /* GRBM_GFX_INDEX has a different offset on VI */
  3337. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  3338. }
  3339. static void gfx_v8_0_setup_rb(struct amdgpu_device *adev)
  3340. {
  3341. int i, j;
  3342. u32 data;
  3343. u32 raster_config = 0, raster_config_1 = 0;
  3344. u32 active_rbs = 0;
  3345. u32 rb_bitmap_width_per_sh = adev->gfx.config.max_backends_per_se /
  3346. adev->gfx.config.max_sh_per_se;
  3347. unsigned num_rb_pipes;
  3348. mutex_lock(&adev->grbm_idx_mutex);
  3349. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  3350. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  3351. gfx_v8_0_select_se_sh(adev, i, j, 0xffffffff);
  3352. data = gfx_v8_0_get_rb_active_bitmap(adev);
  3353. active_rbs |= data << ((i * adev->gfx.config.max_sh_per_se + j) *
  3354. rb_bitmap_width_per_sh);
  3355. }
  3356. }
  3357. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  3358. adev->gfx.config.backend_enable_mask = active_rbs;
  3359. adev->gfx.config.num_rbs = hweight32(active_rbs);
  3360. num_rb_pipes = min_t(unsigned, adev->gfx.config.max_backends_per_se *
  3361. adev->gfx.config.max_shader_engines, 16);
  3362. gfx_v8_0_raster_config(adev, &raster_config, &raster_config_1);
  3363. if (!adev->gfx.config.backend_enable_mask ||
  3364. adev->gfx.config.num_rbs >= num_rb_pipes) {
  3365. WREG32(mmPA_SC_RASTER_CONFIG, raster_config);
  3366. WREG32(mmPA_SC_RASTER_CONFIG_1, raster_config_1);
  3367. } else {
  3368. gfx_v8_0_write_harvested_raster_configs(adev, raster_config, raster_config_1,
  3369. adev->gfx.config.backend_enable_mask,
  3370. num_rb_pipes);
  3371. }
  3372. /* cache the values for userspace */
  3373. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  3374. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  3375. gfx_v8_0_select_se_sh(adev, i, j, 0xffffffff);
  3376. adev->gfx.config.rb_config[i][j].rb_backend_disable =
  3377. RREG32(mmCC_RB_BACKEND_DISABLE);
  3378. adev->gfx.config.rb_config[i][j].user_rb_backend_disable =
  3379. RREG32(mmGC_USER_RB_BACKEND_DISABLE);
  3380. adev->gfx.config.rb_config[i][j].raster_config =
  3381. RREG32(mmPA_SC_RASTER_CONFIG);
  3382. adev->gfx.config.rb_config[i][j].raster_config_1 =
  3383. RREG32(mmPA_SC_RASTER_CONFIG_1);
  3384. }
  3385. }
  3386. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  3387. mutex_unlock(&adev->grbm_idx_mutex);
  3388. }
  3389. /**
  3390. * gfx_v8_0_init_compute_vmid - gart enable
  3391. *
  3392. * @adev: amdgpu_device pointer
  3393. *
  3394. * Initialize compute vmid sh_mem registers
  3395. *
  3396. */
  3397. #define DEFAULT_SH_MEM_BASES (0x6000)
  3398. #define FIRST_COMPUTE_VMID (8)
  3399. #define LAST_COMPUTE_VMID (16)
  3400. static void gfx_v8_0_init_compute_vmid(struct amdgpu_device *adev)
  3401. {
  3402. int i;
  3403. uint32_t sh_mem_config;
  3404. uint32_t sh_mem_bases;
  3405. /*
  3406. * Configure apertures:
  3407. * LDS: 0x60000000'00000000 - 0x60000001'00000000 (4GB)
  3408. * Scratch: 0x60000001'00000000 - 0x60000002'00000000 (4GB)
  3409. * GPUVM: 0x60010000'00000000 - 0x60020000'00000000 (1TB)
  3410. */
  3411. sh_mem_bases = DEFAULT_SH_MEM_BASES | (DEFAULT_SH_MEM_BASES << 16);
  3412. sh_mem_config = SH_MEM_ADDRESS_MODE_HSA64 <<
  3413. SH_MEM_CONFIG__ADDRESS_MODE__SHIFT |
  3414. SH_MEM_ALIGNMENT_MODE_UNALIGNED <<
  3415. SH_MEM_CONFIG__ALIGNMENT_MODE__SHIFT |
  3416. MTYPE_CC << SH_MEM_CONFIG__DEFAULT_MTYPE__SHIFT |
  3417. SH_MEM_CONFIG__PRIVATE_ATC_MASK;
  3418. mutex_lock(&adev->srbm_mutex);
  3419. for (i = FIRST_COMPUTE_VMID; i < LAST_COMPUTE_VMID; i++) {
  3420. vi_srbm_select(adev, 0, 0, 0, i);
  3421. /* CP and shaders */
  3422. WREG32(mmSH_MEM_CONFIG, sh_mem_config);
  3423. WREG32(mmSH_MEM_APE1_BASE, 1);
  3424. WREG32(mmSH_MEM_APE1_LIMIT, 0);
  3425. WREG32(mmSH_MEM_BASES, sh_mem_bases);
  3426. }
  3427. vi_srbm_select(adev, 0, 0, 0, 0);
  3428. mutex_unlock(&adev->srbm_mutex);
  3429. }
  3430. static void gfx_v8_0_config_init(struct amdgpu_device *adev)
  3431. {
  3432. switch (adev->asic_type) {
  3433. default:
  3434. adev->gfx.config.double_offchip_lds_buf = 1;
  3435. break;
  3436. case CHIP_CARRIZO:
  3437. case CHIP_STONEY:
  3438. adev->gfx.config.double_offchip_lds_buf = 0;
  3439. break;
  3440. }
  3441. }
  3442. static void gfx_v8_0_gpu_init(struct amdgpu_device *adev)
  3443. {
  3444. u32 tmp, sh_static_mem_cfg;
  3445. int i;
  3446. WREG32_FIELD(GRBM_CNTL, READ_TIMEOUT, 0xFF);
  3447. WREG32(mmGB_ADDR_CONFIG, adev->gfx.config.gb_addr_config);
  3448. WREG32(mmHDP_ADDR_CONFIG, adev->gfx.config.gb_addr_config);
  3449. WREG32(mmDMIF_ADDR_CALC, adev->gfx.config.gb_addr_config);
  3450. gfx_v8_0_tiling_mode_table_init(adev);
  3451. gfx_v8_0_setup_rb(adev);
  3452. gfx_v8_0_get_cu_info(adev);
  3453. gfx_v8_0_config_init(adev);
  3454. /* XXX SH_MEM regs */
  3455. /* where to put LDS, scratch, GPUVM in FSA64 space */
  3456. sh_static_mem_cfg = REG_SET_FIELD(0, SH_STATIC_MEM_CONFIG,
  3457. SWIZZLE_ENABLE, 1);
  3458. sh_static_mem_cfg = REG_SET_FIELD(sh_static_mem_cfg, SH_STATIC_MEM_CONFIG,
  3459. ELEMENT_SIZE, 1);
  3460. sh_static_mem_cfg = REG_SET_FIELD(sh_static_mem_cfg, SH_STATIC_MEM_CONFIG,
  3461. INDEX_STRIDE, 3);
  3462. WREG32(mmSH_STATIC_MEM_CONFIG, sh_static_mem_cfg);
  3463. mutex_lock(&adev->srbm_mutex);
  3464. for (i = 0; i < adev->vm_manager.id_mgr[0].num_ids; i++) {
  3465. vi_srbm_select(adev, 0, 0, 0, i);
  3466. /* CP and shaders */
  3467. if (i == 0) {
  3468. tmp = REG_SET_FIELD(0, SH_MEM_CONFIG, DEFAULT_MTYPE, MTYPE_UC);
  3469. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, APE1_MTYPE, MTYPE_UC);
  3470. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, ALIGNMENT_MODE,
  3471. SH_MEM_ALIGNMENT_MODE_UNALIGNED);
  3472. WREG32(mmSH_MEM_CONFIG, tmp);
  3473. WREG32(mmSH_MEM_BASES, 0);
  3474. } else {
  3475. tmp = REG_SET_FIELD(0, SH_MEM_CONFIG, DEFAULT_MTYPE, MTYPE_NC);
  3476. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, APE1_MTYPE, MTYPE_UC);
  3477. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, ALIGNMENT_MODE,
  3478. SH_MEM_ALIGNMENT_MODE_UNALIGNED);
  3479. WREG32(mmSH_MEM_CONFIG, tmp);
  3480. tmp = adev->mc.shared_aperture_start >> 48;
  3481. WREG32(mmSH_MEM_BASES, tmp);
  3482. }
  3483. WREG32(mmSH_MEM_APE1_BASE, 1);
  3484. WREG32(mmSH_MEM_APE1_LIMIT, 0);
  3485. }
  3486. vi_srbm_select(adev, 0, 0, 0, 0);
  3487. mutex_unlock(&adev->srbm_mutex);
  3488. gfx_v8_0_init_compute_vmid(adev);
  3489. mutex_lock(&adev->grbm_idx_mutex);
  3490. /*
  3491. * making sure that the following register writes will be broadcasted
  3492. * to all the shaders
  3493. */
  3494. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  3495. WREG32(mmPA_SC_FIFO_SIZE,
  3496. (adev->gfx.config.sc_prim_fifo_size_frontend <<
  3497. PA_SC_FIFO_SIZE__SC_FRONTEND_PRIM_FIFO_SIZE__SHIFT) |
  3498. (adev->gfx.config.sc_prim_fifo_size_backend <<
  3499. PA_SC_FIFO_SIZE__SC_BACKEND_PRIM_FIFO_SIZE__SHIFT) |
  3500. (adev->gfx.config.sc_hiz_tile_fifo_size <<
  3501. PA_SC_FIFO_SIZE__SC_HIZ_TILE_FIFO_SIZE__SHIFT) |
  3502. (adev->gfx.config.sc_earlyz_tile_fifo_size <<
  3503. PA_SC_FIFO_SIZE__SC_EARLYZ_TILE_FIFO_SIZE__SHIFT));
  3504. tmp = RREG32(mmSPI_ARB_PRIORITY);
  3505. tmp = REG_SET_FIELD(tmp, SPI_ARB_PRIORITY, PIPE_ORDER_TS0, 2);
  3506. tmp = REG_SET_FIELD(tmp, SPI_ARB_PRIORITY, PIPE_ORDER_TS1, 2);
  3507. tmp = REG_SET_FIELD(tmp, SPI_ARB_PRIORITY, PIPE_ORDER_TS2, 2);
  3508. tmp = REG_SET_FIELD(tmp, SPI_ARB_PRIORITY, PIPE_ORDER_TS3, 2);
  3509. WREG32(mmSPI_ARB_PRIORITY, tmp);
  3510. mutex_unlock(&adev->grbm_idx_mutex);
  3511. }
  3512. static void gfx_v8_0_wait_for_rlc_serdes(struct amdgpu_device *adev)
  3513. {
  3514. u32 i, j, k;
  3515. u32 mask;
  3516. mutex_lock(&adev->grbm_idx_mutex);
  3517. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  3518. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  3519. gfx_v8_0_select_se_sh(adev, i, j, 0xffffffff);
  3520. for (k = 0; k < adev->usec_timeout; k++) {
  3521. if (RREG32(mmRLC_SERDES_CU_MASTER_BUSY) == 0)
  3522. break;
  3523. udelay(1);
  3524. }
  3525. }
  3526. }
  3527. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  3528. mutex_unlock(&adev->grbm_idx_mutex);
  3529. mask = RLC_SERDES_NONCU_MASTER_BUSY__SE_MASTER_BUSY_MASK |
  3530. RLC_SERDES_NONCU_MASTER_BUSY__GC_MASTER_BUSY_MASK |
  3531. RLC_SERDES_NONCU_MASTER_BUSY__TC0_MASTER_BUSY_MASK |
  3532. RLC_SERDES_NONCU_MASTER_BUSY__TC1_MASTER_BUSY_MASK;
  3533. for (k = 0; k < adev->usec_timeout; k++) {
  3534. if ((RREG32(mmRLC_SERDES_NONCU_MASTER_BUSY) & mask) == 0)
  3535. break;
  3536. udelay(1);
  3537. }
  3538. }
  3539. static void gfx_v8_0_enable_gui_idle_interrupt(struct amdgpu_device *adev,
  3540. bool enable)
  3541. {
  3542. u32 tmp = RREG32(mmCP_INT_CNTL_RING0);
  3543. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CNTX_BUSY_INT_ENABLE, enable ? 1 : 0);
  3544. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CNTX_EMPTY_INT_ENABLE, enable ? 1 : 0);
  3545. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CMP_BUSY_INT_ENABLE, enable ? 1 : 0);
  3546. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, GFX_IDLE_INT_ENABLE, enable ? 1 : 0);
  3547. WREG32(mmCP_INT_CNTL_RING0, tmp);
  3548. }
  3549. static void gfx_v8_0_init_csb(struct amdgpu_device *adev)
  3550. {
  3551. /* csib */
  3552. WREG32(mmRLC_CSIB_ADDR_HI,
  3553. adev->gfx.rlc.clear_state_gpu_addr >> 32);
  3554. WREG32(mmRLC_CSIB_ADDR_LO,
  3555. adev->gfx.rlc.clear_state_gpu_addr & 0xfffffffc);
  3556. WREG32(mmRLC_CSIB_LENGTH,
  3557. adev->gfx.rlc.clear_state_size);
  3558. }
  3559. static void gfx_v8_0_parse_ind_reg_list(int *register_list_format,
  3560. int ind_offset,
  3561. int list_size,
  3562. int *unique_indices,
  3563. int *indices_count,
  3564. int max_indices,
  3565. int *ind_start_offsets,
  3566. int *offset_count,
  3567. int max_offset)
  3568. {
  3569. int indices;
  3570. bool new_entry = true;
  3571. for (; ind_offset < list_size; ind_offset++) {
  3572. if (new_entry) {
  3573. new_entry = false;
  3574. ind_start_offsets[*offset_count] = ind_offset;
  3575. *offset_count = *offset_count + 1;
  3576. BUG_ON(*offset_count >= max_offset);
  3577. }
  3578. if (register_list_format[ind_offset] == 0xFFFFFFFF) {
  3579. new_entry = true;
  3580. continue;
  3581. }
  3582. ind_offset += 2;
  3583. /* look for the matching indice */
  3584. for (indices = 0;
  3585. indices < *indices_count;
  3586. indices++) {
  3587. if (unique_indices[indices] ==
  3588. register_list_format[ind_offset])
  3589. break;
  3590. }
  3591. if (indices >= *indices_count) {
  3592. unique_indices[*indices_count] =
  3593. register_list_format[ind_offset];
  3594. indices = *indices_count;
  3595. *indices_count = *indices_count + 1;
  3596. BUG_ON(*indices_count >= max_indices);
  3597. }
  3598. register_list_format[ind_offset] = indices;
  3599. }
  3600. }
  3601. static int gfx_v8_0_init_save_restore_list(struct amdgpu_device *adev)
  3602. {
  3603. int i, temp, data;
  3604. int unique_indices[] = {0, 0, 0, 0, 0, 0, 0, 0};
  3605. int indices_count = 0;
  3606. int indirect_start_offsets[] = {0, 0, 0, 0, 0, 0, 0, 0, 0, 0};
  3607. int offset_count = 0;
  3608. int list_size;
  3609. unsigned int *register_list_format =
  3610. kmalloc(adev->gfx.rlc.reg_list_format_size_bytes, GFP_KERNEL);
  3611. if (!register_list_format)
  3612. return -ENOMEM;
  3613. memcpy(register_list_format, adev->gfx.rlc.register_list_format,
  3614. adev->gfx.rlc.reg_list_format_size_bytes);
  3615. gfx_v8_0_parse_ind_reg_list(register_list_format,
  3616. RLC_FormatDirectRegListLength,
  3617. adev->gfx.rlc.reg_list_format_size_bytes >> 2,
  3618. unique_indices,
  3619. &indices_count,
  3620. sizeof(unique_indices) / sizeof(int),
  3621. indirect_start_offsets,
  3622. &offset_count,
  3623. sizeof(indirect_start_offsets)/sizeof(int));
  3624. /* save and restore list */
  3625. WREG32_FIELD(RLC_SRM_CNTL, AUTO_INCR_ADDR, 1);
  3626. WREG32(mmRLC_SRM_ARAM_ADDR, 0);
  3627. for (i = 0; i < adev->gfx.rlc.reg_list_size_bytes >> 2; i++)
  3628. WREG32(mmRLC_SRM_ARAM_DATA, adev->gfx.rlc.register_restore[i]);
  3629. /* indirect list */
  3630. WREG32(mmRLC_GPM_SCRATCH_ADDR, adev->gfx.rlc.reg_list_format_start);
  3631. for (i = 0; i < adev->gfx.rlc.reg_list_format_size_bytes >> 2; i++)
  3632. WREG32(mmRLC_GPM_SCRATCH_DATA, register_list_format[i]);
  3633. list_size = adev->gfx.rlc.reg_list_size_bytes >> 2;
  3634. list_size = list_size >> 1;
  3635. WREG32(mmRLC_GPM_SCRATCH_ADDR, adev->gfx.rlc.reg_restore_list_size);
  3636. WREG32(mmRLC_GPM_SCRATCH_DATA, list_size);
  3637. /* starting offsets starts */
  3638. WREG32(mmRLC_GPM_SCRATCH_ADDR,
  3639. adev->gfx.rlc.starting_offsets_start);
  3640. for (i = 0; i < sizeof(indirect_start_offsets)/sizeof(int); i++)
  3641. WREG32(mmRLC_GPM_SCRATCH_DATA,
  3642. indirect_start_offsets[i]);
  3643. /* unique indices */
  3644. temp = mmRLC_SRM_INDEX_CNTL_ADDR_0;
  3645. data = mmRLC_SRM_INDEX_CNTL_DATA_0;
  3646. for (i = 0; i < sizeof(unique_indices) / sizeof(int); i++) {
  3647. if (unique_indices[i] != 0) {
  3648. WREG32(temp + i, unique_indices[i] & 0x3FFFF);
  3649. WREG32(data + i, unique_indices[i] >> 20);
  3650. }
  3651. }
  3652. kfree(register_list_format);
  3653. return 0;
  3654. }
  3655. static void gfx_v8_0_enable_save_restore_machine(struct amdgpu_device *adev)
  3656. {
  3657. WREG32_FIELD(RLC_SRM_CNTL, SRM_ENABLE, 1);
  3658. }
  3659. static void gfx_v8_0_init_power_gating(struct amdgpu_device *adev)
  3660. {
  3661. uint32_t data;
  3662. WREG32_FIELD(CP_RB_WPTR_POLL_CNTL, IDLE_POLL_COUNT, 0x60);
  3663. data = REG_SET_FIELD(0, RLC_PG_DELAY, POWER_UP_DELAY, 0x10);
  3664. data = REG_SET_FIELD(data, RLC_PG_DELAY, POWER_DOWN_DELAY, 0x10);
  3665. data = REG_SET_FIELD(data, RLC_PG_DELAY, CMD_PROPAGATE_DELAY, 0x10);
  3666. data = REG_SET_FIELD(data, RLC_PG_DELAY, MEM_SLEEP_DELAY, 0x10);
  3667. WREG32(mmRLC_PG_DELAY, data);
  3668. WREG32_FIELD(RLC_PG_DELAY_2, SERDES_CMD_DELAY, 0x3);
  3669. WREG32_FIELD(RLC_AUTO_PG_CTRL, GRBM_REG_SAVE_GFX_IDLE_THRESHOLD, 0x55f0);
  3670. }
  3671. static void cz_enable_sck_slow_down_on_power_up(struct amdgpu_device *adev,
  3672. bool enable)
  3673. {
  3674. WREG32_FIELD(RLC_PG_CNTL, SMU_CLK_SLOWDOWN_ON_PU_ENABLE, enable ? 1 : 0);
  3675. }
  3676. static void cz_enable_sck_slow_down_on_power_down(struct amdgpu_device *adev,
  3677. bool enable)
  3678. {
  3679. WREG32_FIELD(RLC_PG_CNTL, SMU_CLK_SLOWDOWN_ON_PD_ENABLE, enable ? 1 : 0);
  3680. }
  3681. static void cz_enable_cp_power_gating(struct amdgpu_device *adev, bool enable)
  3682. {
  3683. WREG32_FIELD(RLC_PG_CNTL, CP_PG_DISABLE, enable ? 0 : 1);
  3684. }
  3685. static void gfx_v8_0_init_pg(struct amdgpu_device *adev)
  3686. {
  3687. if ((adev->asic_type == CHIP_CARRIZO) ||
  3688. (adev->asic_type == CHIP_STONEY)) {
  3689. gfx_v8_0_init_csb(adev);
  3690. gfx_v8_0_init_save_restore_list(adev);
  3691. gfx_v8_0_enable_save_restore_machine(adev);
  3692. WREG32(mmRLC_JUMP_TABLE_RESTORE, adev->gfx.rlc.cp_table_gpu_addr >> 8);
  3693. gfx_v8_0_init_power_gating(adev);
  3694. WREG32(mmRLC_PG_ALWAYS_ON_CU_MASK, adev->gfx.cu_info.ao_cu_mask);
  3695. } else if ((adev->asic_type == CHIP_POLARIS11) ||
  3696. (adev->asic_type == CHIP_POLARIS12)) {
  3697. gfx_v8_0_init_csb(adev);
  3698. gfx_v8_0_init_save_restore_list(adev);
  3699. gfx_v8_0_enable_save_restore_machine(adev);
  3700. gfx_v8_0_init_power_gating(adev);
  3701. }
  3702. }
  3703. static void gfx_v8_0_rlc_stop(struct amdgpu_device *adev)
  3704. {
  3705. WREG32_FIELD(RLC_CNTL, RLC_ENABLE_F32, 0);
  3706. gfx_v8_0_enable_gui_idle_interrupt(adev, false);
  3707. gfx_v8_0_wait_for_rlc_serdes(adev);
  3708. }
  3709. static void gfx_v8_0_rlc_reset(struct amdgpu_device *adev)
  3710. {
  3711. WREG32_FIELD(GRBM_SOFT_RESET, SOFT_RESET_RLC, 1);
  3712. udelay(50);
  3713. WREG32_FIELD(GRBM_SOFT_RESET, SOFT_RESET_RLC, 0);
  3714. udelay(50);
  3715. }
  3716. static void gfx_v8_0_rlc_start(struct amdgpu_device *adev)
  3717. {
  3718. WREG32_FIELD(RLC_CNTL, RLC_ENABLE_F32, 1);
  3719. /* carrizo do enable cp interrupt after cp inited */
  3720. if (!(adev->flags & AMD_IS_APU))
  3721. gfx_v8_0_enable_gui_idle_interrupt(adev, true);
  3722. udelay(50);
  3723. }
  3724. static int gfx_v8_0_rlc_load_microcode(struct amdgpu_device *adev)
  3725. {
  3726. const struct rlc_firmware_header_v2_0 *hdr;
  3727. const __le32 *fw_data;
  3728. unsigned i, fw_size;
  3729. if (!adev->gfx.rlc_fw)
  3730. return -EINVAL;
  3731. hdr = (const struct rlc_firmware_header_v2_0 *)adev->gfx.rlc_fw->data;
  3732. amdgpu_ucode_print_rlc_hdr(&hdr->header);
  3733. fw_data = (const __le32 *)(adev->gfx.rlc_fw->data +
  3734. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  3735. fw_size = le32_to_cpu(hdr->header.ucode_size_bytes) / 4;
  3736. WREG32(mmRLC_GPM_UCODE_ADDR, 0);
  3737. for (i = 0; i < fw_size; i++)
  3738. WREG32(mmRLC_GPM_UCODE_DATA, le32_to_cpup(fw_data++));
  3739. WREG32(mmRLC_GPM_UCODE_ADDR, adev->gfx.rlc_fw_version);
  3740. return 0;
  3741. }
  3742. static int gfx_v8_0_rlc_resume(struct amdgpu_device *adev)
  3743. {
  3744. int r;
  3745. u32 tmp;
  3746. gfx_v8_0_rlc_stop(adev);
  3747. /* disable CG */
  3748. tmp = RREG32(mmRLC_CGCG_CGLS_CTRL);
  3749. tmp &= ~(RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK |
  3750. RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK);
  3751. WREG32(mmRLC_CGCG_CGLS_CTRL, tmp);
  3752. if (adev->asic_type == CHIP_POLARIS11 ||
  3753. adev->asic_type == CHIP_POLARIS10 ||
  3754. adev->asic_type == CHIP_POLARIS12) {
  3755. tmp = RREG32(mmRLC_CGCG_CGLS_CTRL_3D);
  3756. tmp &= ~0x3;
  3757. WREG32(mmRLC_CGCG_CGLS_CTRL_3D, tmp);
  3758. }
  3759. /* disable PG */
  3760. WREG32(mmRLC_PG_CNTL, 0);
  3761. gfx_v8_0_rlc_reset(adev);
  3762. gfx_v8_0_init_pg(adev);
  3763. if (!adev->pp_enabled) {
  3764. if (adev->firmware.load_type != AMDGPU_FW_LOAD_SMU) {
  3765. /* legacy rlc firmware loading */
  3766. r = gfx_v8_0_rlc_load_microcode(adev);
  3767. if (r)
  3768. return r;
  3769. } else {
  3770. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  3771. AMDGPU_UCODE_ID_RLC_G);
  3772. if (r)
  3773. return -EINVAL;
  3774. }
  3775. }
  3776. gfx_v8_0_rlc_start(adev);
  3777. return 0;
  3778. }
  3779. static void gfx_v8_0_cp_gfx_enable(struct amdgpu_device *adev, bool enable)
  3780. {
  3781. int i;
  3782. u32 tmp = RREG32(mmCP_ME_CNTL);
  3783. if (enable) {
  3784. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, ME_HALT, 0);
  3785. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, PFP_HALT, 0);
  3786. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, CE_HALT, 0);
  3787. } else {
  3788. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, ME_HALT, 1);
  3789. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, PFP_HALT, 1);
  3790. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, CE_HALT, 1);
  3791. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  3792. adev->gfx.gfx_ring[i].ready = false;
  3793. }
  3794. WREG32(mmCP_ME_CNTL, tmp);
  3795. udelay(50);
  3796. }
  3797. static int gfx_v8_0_cp_gfx_load_microcode(struct amdgpu_device *adev)
  3798. {
  3799. const struct gfx_firmware_header_v1_0 *pfp_hdr;
  3800. const struct gfx_firmware_header_v1_0 *ce_hdr;
  3801. const struct gfx_firmware_header_v1_0 *me_hdr;
  3802. const __le32 *fw_data;
  3803. unsigned i, fw_size;
  3804. if (!adev->gfx.me_fw || !adev->gfx.pfp_fw || !adev->gfx.ce_fw)
  3805. return -EINVAL;
  3806. pfp_hdr = (const struct gfx_firmware_header_v1_0 *)
  3807. adev->gfx.pfp_fw->data;
  3808. ce_hdr = (const struct gfx_firmware_header_v1_0 *)
  3809. adev->gfx.ce_fw->data;
  3810. me_hdr = (const struct gfx_firmware_header_v1_0 *)
  3811. adev->gfx.me_fw->data;
  3812. amdgpu_ucode_print_gfx_hdr(&pfp_hdr->header);
  3813. amdgpu_ucode_print_gfx_hdr(&ce_hdr->header);
  3814. amdgpu_ucode_print_gfx_hdr(&me_hdr->header);
  3815. gfx_v8_0_cp_gfx_enable(adev, false);
  3816. /* PFP */
  3817. fw_data = (const __le32 *)
  3818. (adev->gfx.pfp_fw->data +
  3819. le32_to_cpu(pfp_hdr->header.ucode_array_offset_bytes));
  3820. fw_size = le32_to_cpu(pfp_hdr->header.ucode_size_bytes) / 4;
  3821. WREG32(mmCP_PFP_UCODE_ADDR, 0);
  3822. for (i = 0; i < fw_size; i++)
  3823. WREG32(mmCP_PFP_UCODE_DATA, le32_to_cpup(fw_data++));
  3824. WREG32(mmCP_PFP_UCODE_ADDR, adev->gfx.pfp_fw_version);
  3825. /* CE */
  3826. fw_data = (const __le32 *)
  3827. (adev->gfx.ce_fw->data +
  3828. le32_to_cpu(ce_hdr->header.ucode_array_offset_bytes));
  3829. fw_size = le32_to_cpu(ce_hdr->header.ucode_size_bytes) / 4;
  3830. WREG32(mmCP_CE_UCODE_ADDR, 0);
  3831. for (i = 0; i < fw_size; i++)
  3832. WREG32(mmCP_CE_UCODE_DATA, le32_to_cpup(fw_data++));
  3833. WREG32(mmCP_CE_UCODE_ADDR, adev->gfx.ce_fw_version);
  3834. /* ME */
  3835. fw_data = (const __le32 *)
  3836. (adev->gfx.me_fw->data +
  3837. le32_to_cpu(me_hdr->header.ucode_array_offset_bytes));
  3838. fw_size = le32_to_cpu(me_hdr->header.ucode_size_bytes) / 4;
  3839. WREG32(mmCP_ME_RAM_WADDR, 0);
  3840. for (i = 0; i < fw_size; i++)
  3841. WREG32(mmCP_ME_RAM_DATA, le32_to_cpup(fw_data++));
  3842. WREG32(mmCP_ME_RAM_WADDR, adev->gfx.me_fw_version);
  3843. return 0;
  3844. }
  3845. static u32 gfx_v8_0_get_csb_size(struct amdgpu_device *adev)
  3846. {
  3847. u32 count = 0;
  3848. const struct cs_section_def *sect = NULL;
  3849. const struct cs_extent_def *ext = NULL;
  3850. /* begin clear state */
  3851. count += 2;
  3852. /* context control state */
  3853. count += 3;
  3854. for (sect = vi_cs_data; sect->section != NULL; ++sect) {
  3855. for (ext = sect->section; ext->extent != NULL; ++ext) {
  3856. if (sect->id == SECT_CONTEXT)
  3857. count += 2 + ext->reg_count;
  3858. else
  3859. return 0;
  3860. }
  3861. }
  3862. /* pa_sc_raster_config/pa_sc_raster_config1 */
  3863. count += 4;
  3864. /* end clear state */
  3865. count += 2;
  3866. /* clear state */
  3867. count += 2;
  3868. return count;
  3869. }
  3870. static int gfx_v8_0_cp_gfx_start(struct amdgpu_device *adev)
  3871. {
  3872. struct amdgpu_ring *ring = &adev->gfx.gfx_ring[0];
  3873. const struct cs_section_def *sect = NULL;
  3874. const struct cs_extent_def *ext = NULL;
  3875. int r, i;
  3876. /* init the CP */
  3877. WREG32(mmCP_MAX_CONTEXT, adev->gfx.config.max_hw_contexts - 1);
  3878. WREG32(mmCP_ENDIAN_SWAP, 0);
  3879. WREG32(mmCP_DEVICE_ID, 1);
  3880. gfx_v8_0_cp_gfx_enable(adev, true);
  3881. r = amdgpu_ring_alloc(ring, gfx_v8_0_get_csb_size(adev) + 4);
  3882. if (r) {
  3883. DRM_ERROR("amdgpu: cp failed to lock ring (%d).\n", r);
  3884. return r;
  3885. }
  3886. /* clear state buffer */
  3887. amdgpu_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  3888. amdgpu_ring_write(ring, PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  3889. amdgpu_ring_write(ring, PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  3890. amdgpu_ring_write(ring, 0x80000000);
  3891. amdgpu_ring_write(ring, 0x80000000);
  3892. for (sect = vi_cs_data; sect->section != NULL; ++sect) {
  3893. for (ext = sect->section; ext->extent != NULL; ++ext) {
  3894. if (sect->id == SECT_CONTEXT) {
  3895. amdgpu_ring_write(ring,
  3896. PACKET3(PACKET3_SET_CONTEXT_REG,
  3897. ext->reg_count));
  3898. amdgpu_ring_write(ring,
  3899. ext->reg_index - PACKET3_SET_CONTEXT_REG_START);
  3900. for (i = 0; i < ext->reg_count; i++)
  3901. amdgpu_ring_write(ring, ext->extent[i]);
  3902. }
  3903. }
  3904. }
  3905. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 2));
  3906. amdgpu_ring_write(ring, mmPA_SC_RASTER_CONFIG - PACKET3_SET_CONTEXT_REG_START);
  3907. switch (adev->asic_type) {
  3908. case CHIP_TONGA:
  3909. case CHIP_POLARIS10:
  3910. amdgpu_ring_write(ring, 0x16000012);
  3911. amdgpu_ring_write(ring, 0x0000002A);
  3912. break;
  3913. case CHIP_POLARIS11:
  3914. case CHIP_POLARIS12:
  3915. amdgpu_ring_write(ring, 0x16000012);
  3916. amdgpu_ring_write(ring, 0x00000000);
  3917. break;
  3918. case CHIP_FIJI:
  3919. amdgpu_ring_write(ring, 0x3a00161a);
  3920. amdgpu_ring_write(ring, 0x0000002e);
  3921. break;
  3922. case CHIP_CARRIZO:
  3923. amdgpu_ring_write(ring, 0x00000002);
  3924. amdgpu_ring_write(ring, 0x00000000);
  3925. break;
  3926. case CHIP_TOPAZ:
  3927. amdgpu_ring_write(ring, adev->gfx.config.num_rbs == 1 ?
  3928. 0x00000000 : 0x00000002);
  3929. amdgpu_ring_write(ring, 0x00000000);
  3930. break;
  3931. case CHIP_STONEY:
  3932. amdgpu_ring_write(ring, 0x00000000);
  3933. amdgpu_ring_write(ring, 0x00000000);
  3934. break;
  3935. default:
  3936. BUG();
  3937. }
  3938. amdgpu_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  3939. amdgpu_ring_write(ring, PACKET3_PREAMBLE_END_CLEAR_STATE);
  3940. amdgpu_ring_write(ring, PACKET3(PACKET3_CLEAR_STATE, 0));
  3941. amdgpu_ring_write(ring, 0);
  3942. /* init the CE partitions */
  3943. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_BASE, 2));
  3944. amdgpu_ring_write(ring, PACKET3_BASE_INDEX(CE_PARTITION_BASE));
  3945. amdgpu_ring_write(ring, 0x8000);
  3946. amdgpu_ring_write(ring, 0x8000);
  3947. amdgpu_ring_commit(ring);
  3948. return 0;
  3949. }
  3950. static void gfx_v8_0_set_cpg_door_bell(struct amdgpu_device *adev, struct amdgpu_ring *ring)
  3951. {
  3952. u32 tmp;
  3953. /* no gfx doorbells on iceland */
  3954. if (adev->asic_type == CHIP_TOPAZ)
  3955. return;
  3956. tmp = RREG32(mmCP_RB_DOORBELL_CONTROL);
  3957. if (ring->use_doorbell) {
  3958. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  3959. DOORBELL_OFFSET, ring->doorbell_index);
  3960. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  3961. DOORBELL_HIT, 0);
  3962. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  3963. DOORBELL_EN, 1);
  3964. } else {
  3965. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL, DOORBELL_EN, 0);
  3966. }
  3967. WREG32(mmCP_RB_DOORBELL_CONTROL, tmp);
  3968. if (adev->flags & AMD_IS_APU)
  3969. return;
  3970. tmp = REG_SET_FIELD(0, CP_RB_DOORBELL_RANGE_LOWER,
  3971. DOORBELL_RANGE_LOWER,
  3972. AMDGPU_DOORBELL_GFX_RING0);
  3973. WREG32(mmCP_RB_DOORBELL_RANGE_LOWER, tmp);
  3974. WREG32(mmCP_RB_DOORBELL_RANGE_UPPER,
  3975. CP_RB_DOORBELL_RANGE_UPPER__DOORBELL_RANGE_UPPER_MASK);
  3976. }
  3977. static int gfx_v8_0_cp_gfx_resume(struct amdgpu_device *adev)
  3978. {
  3979. struct amdgpu_ring *ring;
  3980. u32 tmp;
  3981. u32 rb_bufsz;
  3982. u64 rb_addr, rptr_addr, wptr_gpu_addr;
  3983. int r;
  3984. /* Set the write pointer delay */
  3985. WREG32(mmCP_RB_WPTR_DELAY, 0);
  3986. /* set the RB to use vmid 0 */
  3987. WREG32(mmCP_RB_VMID, 0);
  3988. /* Set ring buffer size */
  3989. ring = &adev->gfx.gfx_ring[0];
  3990. rb_bufsz = order_base_2(ring->ring_size / 8);
  3991. tmp = REG_SET_FIELD(0, CP_RB0_CNTL, RB_BUFSZ, rb_bufsz);
  3992. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, RB_BLKSZ, rb_bufsz - 2);
  3993. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, MTYPE, 3);
  3994. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, MIN_IB_AVAILSZ, 1);
  3995. #ifdef __BIG_ENDIAN
  3996. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, BUF_SWAP, 1);
  3997. #endif
  3998. WREG32(mmCP_RB0_CNTL, tmp);
  3999. /* Initialize the ring buffer's read and write pointers */
  4000. WREG32(mmCP_RB0_CNTL, tmp | CP_RB0_CNTL__RB_RPTR_WR_ENA_MASK);
  4001. ring->wptr = 0;
  4002. WREG32(mmCP_RB0_WPTR, lower_32_bits(ring->wptr));
  4003. /* set the wb address wether it's enabled or not */
  4004. rptr_addr = adev->wb.gpu_addr + (ring->rptr_offs * 4);
  4005. WREG32(mmCP_RB0_RPTR_ADDR, lower_32_bits(rptr_addr));
  4006. WREG32(mmCP_RB0_RPTR_ADDR_HI, upper_32_bits(rptr_addr) & 0xFF);
  4007. wptr_gpu_addr = adev->wb.gpu_addr + (ring->wptr_offs * 4);
  4008. WREG32(mmCP_RB_WPTR_POLL_ADDR_LO, lower_32_bits(wptr_gpu_addr));
  4009. WREG32(mmCP_RB_WPTR_POLL_ADDR_HI, upper_32_bits(wptr_gpu_addr));
  4010. mdelay(1);
  4011. WREG32(mmCP_RB0_CNTL, tmp);
  4012. rb_addr = ring->gpu_addr >> 8;
  4013. WREG32(mmCP_RB0_BASE, rb_addr);
  4014. WREG32(mmCP_RB0_BASE_HI, upper_32_bits(rb_addr));
  4015. gfx_v8_0_set_cpg_door_bell(adev, ring);
  4016. /* start the ring */
  4017. amdgpu_ring_clear_ring(ring);
  4018. gfx_v8_0_cp_gfx_start(adev);
  4019. ring->ready = true;
  4020. r = amdgpu_ring_test_ring(ring);
  4021. if (r)
  4022. ring->ready = false;
  4023. return r;
  4024. }
  4025. static void gfx_v8_0_cp_compute_enable(struct amdgpu_device *adev, bool enable)
  4026. {
  4027. int i;
  4028. if (enable) {
  4029. WREG32(mmCP_MEC_CNTL, 0);
  4030. } else {
  4031. WREG32(mmCP_MEC_CNTL, (CP_MEC_CNTL__MEC_ME1_HALT_MASK | CP_MEC_CNTL__MEC_ME2_HALT_MASK));
  4032. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  4033. adev->gfx.compute_ring[i].ready = false;
  4034. adev->gfx.kiq.ring.ready = false;
  4035. }
  4036. udelay(50);
  4037. }
  4038. static int gfx_v8_0_cp_compute_load_microcode(struct amdgpu_device *adev)
  4039. {
  4040. const struct gfx_firmware_header_v1_0 *mec_hdr;
  4041. const __le32 *fw_data;
  4042. unsigned i, fw_size;
  4043. if (!adev->gfx.mec_fw)
  4044. return -EINVAL;
  4045. gfx_v8_0_cp_compute_enable(adev, false);
  4046. mec_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  4047. amdgpu_ucode_print_gfx_hdr(&mec_hdr->header);
  4048. fw_data = (const __le32 *)
  4049. (adev->gfx.mec_fw->data +
  4050. le32_to_cpu(mec_hdr->header.ucode_array_offset_bytes));
  4051. fw_size = le32_to_cpu(mec_hdr->header.ucode_size_bytes) / 4;
  4052. /* MEC1 */
  4053. WREG32(mmCP_MEC_ME1_UCODE_ADDR, 0);
  4054. for (i = 0; i < fw_size; i++)
  4055. WREG32(mmCP_MEC_ME1_UCODE_DATA, le32_to_cpup(fw_data+i));
  4056. WREG32(mmCP_MEC_ME1_UCODE_ADDR, adev->gfx.mec_fw_version);
  4057. /* Loading MEC2 firmware is only necessary if MEC2 should run different microcode than MEC1. */
  4058. if (adev->gfx.mec2_fw) {
  4059. const struct gfx_firmware_header_v1_0 *mec2_hdr;
  4060. mec2_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec2_fw->data;
  4061. amdgpu_ucode_print_gfx_hdr(&mec2_hdr->header);
  4062. fw_data = (const __le32 *)
  4063. (adev->gfx.mec2_fw->data +
  4064. le32_to_cpu(mec2_hdr->header.ucode_array_offset_bytes));
  4065. fw_size = le32_to_cpu(mec2_hdr->header.ucode_size_bytes) / 4;
  4066. WREG32(mmCP_MEC_ME2_UCODE_ADDR, 0);
  4067. for (i = 0; i < fw_size; i++)
  4068. WREG32(mmCP_MEC_ME2_UCODE_DATA, le32_to_cpup(fw_data+i));
  4069. WREG32(mmCP_MEC_ME2_UCODE_ADDR, adev->gfx.mec2_fw_version);
  4070. }
  4071. return 0;
  4072. }
  4073. /* KIQ functions */
  4074. static void gfx_v8_0_kiq_setting(struct amdgpu_ring *ring)
  4075. {
  4076. uint32_t tmp;
  4077. struct amdgpu_device *adev = ring->adev;
  4078. /* tell RLC which is KIQ queue */
  4079. tmp = RREG32(mmRLC_CP_SCHEDULERS);
  4080. tmp &= 0xffffff00;
  4081. tmp |= (ring->me << 5) | (ring->pipe << 3) | (ring->queue);
  4082. WREG32(mmRLC_CP_SCHEDULERS, tmp);
  4083. tmp |= 0x80;
  4084. WREG32(mmRLC_CP_SCHEDULERS, tmp);
  4085. }
  4086. static int gfx_v8_0_kiq_kcq_enable(struct amdgpu_device *adev)
  4087. {
  4088. struct amdgpu_ring *kiq_ring = &adev->gfx.kiq.ring;
  4089. uint32_t scratch, tmp = 0;
  4090. uint64_t queue_mask = 0;
  4091. int r, i;
  4092. for (i = 0; i < AMDGPU_MAX_COMPUTE_QUEUES; ++i) {
  4093. if (!test_bit(i, adev->gfx.mec.queue_bitmap))
  4094. continue;
  4095. /* This situation may be hit in the future if a new HW
  4096. * generation exposes more than 64 queues. If so, the
  4097. * definition of queue_mask needs updating */
  4098. if (WARN_ON(i >= (sizeof(queue_mask)*8))) {
  4099. DRM_ERROR("Invalid KCQ enabled: %d\n", i);
  4100. break;
  4101. }
  4102. queue_mask |= (1ull << i);
  4103. }
  4104. r = amdgpu_gfx_scratch_get(adev, &scratch);
  4105. if (r) {
  4106. DRM_ERROR("Failed to get scratch reg (%d).\n", r);
  4107. return r;
  4108. }
  4109. WREG32(scratch, 0xCAFEDEAD);
  4110. r = amdgpu_ring_alloc(kiq_ring, (8 * adev->gfx.num_compute_rings) + 11);
  4111. if (r) {
  4112. DRM_ERROR("Failed to lock KIQ (%d).\n", r);
  4113. amdgpu_gfx_scratch_free(adev, scratch);
  4114. return r;
  4115. }
  4116. /* set resources */
  4117. amdgpu_ring_write(kiq_ring, PACKET3(PACKET3_SET_RESOURCES, 6));
  4118. amdgpu_ring_write(kiq_ring, 0); /* vmid_mask:0 queue_type:0 (KIQ) */
  4119. amdgpu_ring_write(kiq_ring, lower_32_bits(queue_mask)); /* queue mask lo */
  4120. amdgpu_ring_write(kiq_ring, upper_32_bits(queue_mask)); /* queue mask hi */
  4121. amdgpu_ring_write(kiq_ring, 0); /* gws mask lo */
  4122. amdgpu_ring_write(kiq_ring, 0); /* gws mask hi */
  4123. amdgpu_ring_write(kiq_ring, 0); /* oac mask */
  4124. amdgpu_ring_write(kiq_ring, 0); /* gds heap base:0, gds heap size:0 */
  4125. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  4126. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  4127. uint64_t mqd_addr = amdgpu_bo_gpu_offset(ring->mqd_obj);
  4128. uint64_t wptr_addr = adev->wb.gpu_addr + (ring->wptr_offs * 4);
  4129. /* map queues */
  4130. amdgpu_ring_write(kiq_ring, PACKET3(PACKET3_MAP_QUEUES, 5));
  4131. /* Q_sel:0, vmid:0, vidmem: 1, engine:0, num_Q:1*/
  4132. amdgpu_ring_write(kiq_ring,
  4133. PACKET3_MAP_QUEUES_NUM_QUEUES(1));
  4134. amdgpu_ring_write(kiq_ring,
  4135. PACKET3_MAP_QUEUES_DOORBELL_OFFSET(ring->doorbell_index) |
  4136. PACKET3_MAP_QUEUES_QUEUE(ring->queue) |
  4137. PACKET3_MAP_QUEUES_PIPE(ring->pipe) |
  4138. PACKET3_MAP_QUEUES_ME(ring->me == 1 ? 0 : 1)); /* doorbell */
  4139. amdgpu_ring_write(kiq_ring, lower_32_bits(mqd_addr));
  4140. amdgpu_ring_write(kiq_ring, upper_32_bits(mqd_addr));
  4141. amdgpu_ring_write(kiq_ring, lower_32_bits(wptr_addr));
  4142. amdgpu_ring_write(kiq_ring, upper_32_bits(wptr_addr));
  4143. }
  4144. /* write to scratch for completion */
  4145. amdgpu_ring_write(kiq_ring, PACKET3(PACKET3_SET_UCONFIG_REG, 1));
  4146. amdgpu_ring_write(kiq_ring, (scratch - PACKET3_SET_UCONFIG_REG_START));
  4147. amdgpu_ring_write(kiq_ring, 0xDEADBEEF);
  4148. amdgpu_ring_commit(kiq_ring);
  4149. for (i = 0; i < adev->usec_timeout; i++) {
  4150. tmp = RREG32(scratch);
  4151. if (tmp == 0xDEADBEEF)
  4152. break;
  4153. DRM_UDELAY(1);
  4154. }
  4155. if (i >= adev->usec_timeout) {
  4156. DRM_ERROR("KCQ enable failed (scratch(0x%04X)=0x%08X)\n",
  4157. scratch, tmp);
  4158. r = -EINVAL;
  4159. }
  4160. amdgpu_gfx_scratch_free(adev, scratch);
  4161. return r;
  4162. }
  4163. static int gfx_v8_0_deactivate_hqd(struct amdgpu_device *adev, u32 req)
  4164. {
  4165. int i, r = 0;
  4166. if (RREG32(mmCP_HQD_ACTIVE) & CP_HQD_ACTIVE__ACTIVE_MASK) {
  4167. WREG32_FIELD(CP_HQD_DEQUEUE_REQUEST, DEQUEUE_REQ, req);
  4168. for (i = 0; i < adev->usec_timeout; i++) {
  4169. if (!(RREG32(mmCP_HQD_ACTIVE) & CP_HQD_ACTIVE__ACTIVE_MASK))
  4170. break;
  4171. udelay(1);
  4172. }
  4173. if (i == adev->usec_timeout)
  4174. r = -ETIMEDOUT;
  4175. }
  4176. WREG32(mmCP_HQD_DEQUEUE_REQUEST, 0);
  4177. WREG32(mmCP_HQD_PQ_RPTR, 0);
  4178. WREG32(mmCP_HQD_PQ_WPTR, 0);
  4179. return r;
  4180. }
  4181. static int gfx_v8_0_mqd_init(struct amdgpu_ring *ring)
  4182. {
  4183. struct amdgpu_device *adev = ring->adev;
  4184. struct vi_mqd *mqd = ring->mqd_ptr;
  4185. uint64_t hqd_gpu_addr, wb_gpu_addr, eop_base_addr;
  4186. uint32_t tmp;
  4187. mqd->header = 0xC0310800;
  4188. mqd->compute_pipelinestat_enable = 0x00000001;
  4189. mqd->compute_static_thread_mgmt_se0 = 0xffffffff;
  4190. mqd->compute_static_thread_mgmt_se1 = 0xffffffff;
  4191. mqd->compute_static_thread_mgmt_se2 = 0xffffffff;
  4192. mqd->compute_static_thread_mgmt_se3 = 0xffffffff;
  4193. mqd->compute_misc_reserved = 0x00000003;
  4194. mqd->dynamic_cu_mask_addr_lo = lower_32_bits(ring->mqd_gpu_addr
  4195. + offsetof(struct vi_mqd_allocation, dynamic_cu_mask));
  4196. mqd->dynamic_cu_mask_addr_hi = upper_32_bits(ring->mqd_gpu_addr
  4197. + offsetof(struct vi_mqd_allocation, dynamic_cu_mask));
  4198. eop_base_addr = ring->eop_gpu_addr >> 8;
  4199. mqd->cp_hqd_eop_base_addr_lo = eop_base_addr;
  4200. mqd->cp_hqd_eop_base_addr_hi = upper_32_bits(eop_base_addr);
  4201. /* set the EOP size, register value is 2^(EOP_SIZE+1) dwords */
  4202. tmp = RREG32(mmCP_HQD_EOP_CONTROL);
  4203. tmp = REG_SET_FIELD(tmp, CP_HQD_EOP_CONTROL, EOP_SIZE,
  4204. (order_base_2(GFX8_MEC_HPD_SIZE / 4) - 1));
  4205. mqd->cp_hqd_eop_control = tmp;
  4206. /* enable doorbell? */
  4207. tmp = REG_SET_FIELD(RREG32(mmCP_HQD_PQ_DOORBELL_CONTROL),
  4208. CP_HQD_PQ_DOORBELL_CONTROL,
  4209. DOORBELL_EN,
  4210. ring->use_doorbell ? 1 : 0);
  4211. mqd->cp_hqd_pq_doorbell_control = tmp;
  4212. /* set the pointer to the MQD */
  4213. mqd->cp_mqd_base_addr_lo = ring->mqd_gpu_addr & 0xfffffffc;
  4214. mqd->cp_mqd_base_addr_hi = upper_32_bits(ring->mqd_gpu_addr);
  4215. /* set MQD vmid to 0 */
  4216. tmp = RREG32(mmCP_MQD_CONTROL);
  4217. tmp = REG_SET_FIELD(tmp, CP_MQD_CONTROL, VMID, 0);
  4218. mqd->cp_mqd_control = tmp;
  4219. /* set the pointer to the HQD, this is similar CP_RB0_BASE/_HI */
  4220. hqd_gpu_addr = ring->gpu_addr >> 8;
  4221. mqd->cp_hqd_pq_base_lo = hqd_gpu_addr;
  4222. mqd->cp_hqd_pq_base_hi = upper_32_bits(hqd_gpu_addr);
  4223. /* set up the HQD, this is similar to CP_RB0_CNTL */
  4224. tmp = RREG32(mmCP_HQD_PQ_CONTROL);
  4225. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, QUEUE_SIZE,
  4226. (order_base_2(ring->ring_size / 4) - 1));
  4227. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, RPTR_BLOCK_SIZE,
  4228. ((order_base_2(AMDGPU_GPU_PAGE_SIZE / 4) - 1) << 8));
  4229. #ifdef __BIG_ENDIAN
  4230. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, ENDIAN_SWAP, 1);
  4231. #endif
  4232. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, UNORD_DISPATCH, 0);
  4233. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, ROQ_PQ_IB_FLIP, 0);
  4234. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, PRIV_STATE, 1);
  4235. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, KMD_QUEUE, 1);
  4236. mqd->cp_hqd_pq_control = tmp;
  4237. /* set the wb address whether it's enabled or not */
  4238. wb_gpu_addr = adev->wb.gpu_addr + (ring->rptr_offs * 4);
  4239. mqd->cp_hqd_pq_rptr_report_addr_lo = wb_gpu_addr & 0xfffffffc;
  4240. mqd->cp_hqd_pq_rptr_report_addr_hi =
  4241. upper_32_bits(wb_gpu_addr) & 0xffff;
  4242. /* only used if CP_PQ_WPTR_POLL_CNTL.CP_PQ_WPTR_POLL_CNTL__EN_MASK=1 */
  4243. wb_gpu_addr = adev->wb.gpu_addr + (ring->wptr_offs * 4);
  4244. mqd->cp_hqd_pq_wptr_poll_addr_lo = wb_gpu_addr & 0xfffffffc;
  4245. mqd->cp_hqd_pq_wptr_poll_addr_hi = upper_32_bits(wb_gpu_addr) & 0xffff;
  4246. tmp = 0;
  4247. /* enable the doorbell if requested */
  4248. if (ring->use_doorbell) {
  4249. tmp = RREG32(mmCP_HQD_PQ_DOORBELL_CONTROL);
  4250. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  4251. DOORBELL_OFFSET, ring->doorbell_index);
  4252. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  4253. DOORBELL_EN, 1);
  4254. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  4255. DOORBELL_SOURCE, 0);
  4256. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  4257. DOORBELL_HIT, 0);
  4258. }
  4259. mqd->cp_hqd_pq_doorbell_control = tmp;
  4260. /* reset read and write pointers, similar to CP_RB0_WPTR/_RPTR */
  4261. ring->wptr = 0;
  4262. mqd->cp_hqd_pq_wptr = ring->wptr;
  4263. mqd->cp_hqd_pq_rptr = RREG32(mmCP_HQD_PQ_RPTR);
  4264. /* set the vmid for the queue */
  4265. mqd->cp_hqd_vmid = 0;
  4266. tmp = RREG32(mmCP_HQD_PERSISTENT_STATE);
  4267. tmp = REG_SET_FIELD(tmp, CP_HQD_PERSISTENT_STATE, PRELOAD_SIZE, 0x53);
  4268. mqd->cp_hqd_persistent_state = tmp;
  4269. /* set MTYPE */
  4270. tmp = RREG32(mmCP_HQD_IB_CONTROL);
  4271. tmp = REG_SET_FIELD(tmp, CP_HQD_IB_CONTROL, MIN_IB_AVAIL_SIZE, 3);
  4272. tmp = REG_SET_FIELD(tmp, CP_HQD_IB_CONTROL, MTYPE, 3);
  4273. mqd->cp_hqd_ib_control = tmp;
  4274. tmp = RREG32(mmCP_HQD_IQ_TIMER);
  4275. tmp = REG_SET_FIELD(tmp, CP_HQD_IQ_TIMER, MTYPE, 3);
  4276. mqd->cp_hqd_iq_timer = tmp;
  4277. tmp = RREG32(mmCP_HQD_CTX_SAVE_CONTROL);
  4278. tmp = REG_SET_FIELD(tmp, CP_HQD_CTX_SAVE_CONTROL, MTYPE, 3);
  4279. mqd->cp_hqd_ctx_save_control = tmp;
  4280. /* defaults */
  4281. mqd->cp_hqd_eop_rptr = RREG32(mmCP_HQD_EOP_RPTR);
  4282. mqd->cp_hqd_eop_wptr = RREG32(mmCP_HQD_EOP_WPTR);
  4283. mqd->cp_hqd_pipe_priority = RREG32(mmCP_HQD_PIPE_PRIORITY);
  4284. mqd->cp_hqd_queue_priority = RREG32(mmCP_HQD_QUEUE_PRIORITY);
  4285. mqd->cp_hqd_quantum = RREG32(mmCP_HQD_QUANTUM);
  4286. mqd->cp_hqd_ctx_save_base_addr_lo = RREG32(mmCP_HQD_CTX_SAVE_BASE_ADDR_LO);
  4287. mqd->cp_hqd_ctx_save_base_addr_hi = RREG32(mmCP_HQD_CTX_SAVE_BASE_ADDR_HI);
  4288. mqd->cp_hqd_cntl_stack_offset = RREG32(mmCP_HQD_CNTL_STACK_OFFSET);
  4289. mqd->cp_hqd_cntl_stack_size = RREG32(mmCP_HQD_CNTL_STACK_SIZE);
  4290. mqd->cp_hqd_wg_state_offset = RREG32(mmCP_HQD_WG_STATE_OFFSET);
  4291. mqd->cp_hqd_ctx_save_size = RREG32(mmCP_HQD_CTX_SAVE_SIZE);
  4292. mqd->cp_hqd_eop_done_events = RREG32(mmCP_HQD_EOP_EVENTS);
  4293. mqd->cp_hqd_error = RREG32(mmCP_HQD_ERROR);
  4294. mqd->cp_hqd_eop_wptr_mem = RREG32(mmCP_HQD_EOP_WPTR_MEM);
  4295. mqd->cp_hqd_eop_dones = RREG32(mmCP_HQD_EOP_DONES);
  4296. /* activate the queue */
  4297. mqd->cp_hqd_active = 1;
  4298. return 0;
  4299. }
  4300. int gfx_v8_0_mqd_commit(struct amdgpu_device *adev,
  4301. struct vi_mqd *mqd)
  4302. {
  4303. uint32_t mqd_reg;
  4304. uint32_t *mqd_data;
  4305. /* HQD registers extend from mmCP_MQD_BASE_ADDR to mmCP_HQD_ERROR */
  4306. mqd_data = &mqd->cp_mqd_base_addr_lo;
  4307. /* disable wptr polling */
  4308. WREG32_FIELD(CP_PQ_WPTR_POLL_CNTL, EN, 0);
  4309. /* program all HQD registers */
  4310. for (mqd_reg = mmCP_HQD_VMID; mqd_reg <= mmCP_HQD_EOP_CONTROL; mqd_reg++)
  4311. WREG32(mqd_reg, mqd_data[mqd_reg - mmCP_MQD_BASE_ADDR]);
  4312. /* Tonga errata: EOP RPTR/WPTR should be left unmodified.
  4313. * This is safe since EOP RPTR==WPTR for any inactive HQD
  4314. * on ASICs that do not support context-save.
  4315. * EOP writes/reads can start anywhere in the ring.
  4316. */
  4317. if (adev->asic_type != CHIP_TONGA) {
  4318. WREG32(mmCP_HQD_EOP_RPTR, mqd->cp_hqd_eop_rptr);
  4319. WREG32(mmCP_HQD_EOP_WPTR, mqd->cp_hqd_eop_wptr);
  4320. WREG32(mmCP_HQD_EOP_WPTR_MEM, mqd->cp_hqd_eop_wptr_mem);
  4321. }
  4322. for (mqd_reg = mmCP_HQD_EOP_EVENTS; mqd_reg <= mmCP_HQD_ERROR; mqd_reg++)
  4323. WREG32(mqd_reg, mqd_data[mqd_reg - mmCP_MQD_BASE_ADDR]);
  4324. /* activate the HQD */
  4325. for (mqd_reg = mmCP_MQD_BASE_ADDR; mqd_reg <= mmCP_HQD_ACTIVE; mqd_reg++)
  4326. WREG32(mqd_reg, mqd_data[mqd_reg - mmCP_MQD_BASE_ADDR]);
  4327. return 0;
  4328. }
  4329. static int gfx_v8_0_kiq_init_queue(struct amdgpu_ring *ring)
  4330. {
  4331. struct amdgpu_device *adev = ring->adev;
  4332. struct vi_mqd *mqd = ring->mqd_ptr;
  4333. int mqd_idx = AMDGPU_MAX_COMPUTE_RINGS;
  4334. gfx_v8_0_kiq_setting(ring);
  4335. if (adev->in_sriov_reset) { /* for GPU_RESET case */
  4336. /* reset MQD to a clean status */
  4337. if (adev->gfx.mec.mqd_backup[mqd_idx])
  4338. memcpy(mqd, adev->gfx.mec.mqd_backup[mqd_idx], sizeof(struct vi_mqd_allocation));
  4339. /* reset ring buffer */
  4340. ring->wptr = 0;
  4341. amdgpu_ring_clear_ring(ring);
  4342. mutex_lock(&adev->srbm_mutex);
  4343. vi_srbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
  4344. gfx_v8_0_mqd_commit(adev, mqd);
  4345. vi_srbm_select(adev, 0, 0, 0, 0);
  4346. mutex_unlock(&adev->srbm_mutex);
  4347. } else {
  4348. memset((void *)mqd, 0, sizeof(struct vi_mqd_allocation));
  4349. ((struct vi_mqd_allocation *)mqd)->dynamic_cu_mask = 0xFFFFFFFF;
  4350. ((struct vi_mqd_allocation *)mqd)->dynamic_rb_mask = 0xFFFFFFFF;
  4351. mutex_lock(&adev->srbm_mutex);
  4352. vi_srbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
  4353. gfx_v8_0_mqd_init(ring);
  4354. gfx_v8_0_mqd_commit(adev, mqd);
  4355. vi_srbm_select(adev, 0, 0, 0, 0);
  4356. mutex_unlock(&adev->srbm_mutex);
  4357. if (adev->gfx.mec.mqd_backup[mqd_idx])
  4358. memcpy(adev->gfx.mec.mqd_backup[mqd_idx], mqd, sizeof(struct vi_mqd_allocation));
  4359. }
  4360. return 0;
  4361. }
  4362. static int gfx_v8_0_kcq_init_queue(struct amdgpu_ring *ring)
  4363. {
  4364. struct amdgpu_device *adev = ring->adev;
  4365. struct vi_mqd *mqd = ring->mqd_ptr;
  4366. int mqd_idx = ring - &adev->gfx.compute_ring[0];
  4367. if (!adev->in_sriov_reset && !adev->gfx.in_suspend) {
  4368. memset((void *)mqd, 0, sizeof(struct vi_mqd_allocation));
  4369. ((struct vi_mqd_allocation *)mqd)->dynamic_cu_mask = 0xFFFFFFFF;
  4370. ((struct vi_mqd_allocation *)mqd)->dynamic_rb_mask = 0xFFFFFFFF;
  4371. mutex_lock(&adev->srbm_mutex);
  4372. vi_srbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
  4373. gfx_v8_0_mqd_init(ring);
  4374. vi_srbm_select(adev, 0, 0, 0, 0);
  4375. mutex_unlock(&adev->srbm_mutex);
  4376. if (adev->gfx.mec.mqd_backup[mqd_idx])
  4377. memcpy(adev->gfx.mec.mqd_backup[mqd_idx], mqd, sizeof(struct vi_mqd_allocation));
  4378. } else if (adev->in_sriov_reset) { /* for GPU_RESET case */
  4379. /* reset MQD to a clean status */
  4380. if (adev->gfx.mec.mqd_backup[mqd_idx])
  4381. memcpy(mqd, adev->gfx.mec.mqd_backup[mqd_idx], sizeof(struct vi_mqd_allocation));
  4382. /* reset ring buffer */
  4383. ring->wptr = 0;
  4384. amdgpu_ring_clear_ring(ring);
  4385. } else {
  4386. amdgpu_ring_clear_ring(ring);
  4387. }
  4388. return 0;
  4389. }
  4390. static void gfx_v8_0_set_mec_doorbell_range(struct amdgpu_device *adev)
  4391. {
  4392. if (adev->asic_type > CHIP_TONGA) {
  4393. WREG32(mmCP_MEC_DOORBELL_RANGE_LOWER, AMDGPU_DOORBELL_KIQ << 2);
  4394. WREG32(mmCP_MEC_DOORBELL_RANGE_UPPER, AMDGPU_DOORBELL_MEC_RING7 << 2);
  4395. }
  4396. /* enable doorbells */
  4397. WREG32_FIELD(CP_PQ_STATUS, DOORBELL_ENABLE, 1);
  4398. }
  4399. static int gfx_v8_0_kiq_resume(struct amdgpu_device *adev)
  4400. {
  4401. struct amdgpu_ring *ring = NULL;
  4402. int r = 0, i;
  4403. gfx_v8_0_cp_compute_enable(adev, true);
  4404. ring = &adev->gfx.kiq.ring;
  4405. r = amdgpu_bo_reserve(ring->mqd_obj, false);
  4406. if (unlikely(r != 0))
  4407. goto done;
  4408. r = amdgpu_bo_kmap(ring->mqd_obj, &ring->mqd_ptr);
  4409. if (!r) {
  4410. r = gfx_v8_0_kiq_init_queue(ring);
  4411. amdgpu_bo_kunmap(ring->mqd_obj);
  4412. ring->mqd_ptr = NULL;
  4413. }
  4414. amdgpu_bo_unreserve(ring->mqd_obj);
  4415. if (r)
  4416. goto done;
  4417. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  4418. ring = &adev->gfx.compute_ring[i];
  4419. r = amdgpu_bo_reserve(ring->mqd_obj, false);
  4420. if (unlikely(r != 0))
  4421. goto done;
  4422. r = amdgpu_bo_kmap(ring->mqd_obj, &ring->mqd_ptr);
  4423. if (!r) {
  4424. r = gfx_v8_0_kcq_init_queue(ring);
  4425. amdgpu_bo_kunmap(ring->mqd_obj);
  4426. ring->mqd_ptr = NULL;
  4427. }
  4428. amdgpu_bo_unreserve(ring->mqd_obj);
  4429. if (r)
  4430. goto done;
  4431. }
  4432. gfx_v8_0_set_mec_doorbell_range(adev);
  4433. r = gfx_v8_0_kiq_kcq_enable(adev);
  4434. if (r)
  4435. goto done;
  4436. /* Test KIQ */
  4437. ring = &adev->gfx.kiq.ring;
  4438. ring->ready = true;
  4439. r = amdgpu_ring_test_ring(ring);
  4440. if (r) {
  4441. ring->ready = false;
  4442. goto done;
  4443. }
  4444. /* Test KCQs */
  4445. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  4446. ring = &adev->gfx.compute_ring[i];
  4447. ring->ready = true;
  4448. r = amdgpu_ring_test_ring(ring);
  4449. if (r)
  4450. ring->ready = false;
  4451. }
  4452. done:
  4453. return r;
  4454. }
  4455. static int gfx_v8_0_cp_resume(struct amdgpu_device *adev)
  4456. {
  4457. int r;
  4458. if (!(adev->flags & AMD_IS_APU))
  4459. gfx_v8_0_enable_gui_idle_interrupt(adev, false);
  4460. if (!adev->pp_enabled) {
  4461. if (adev->firmware.load_type != AMDGPU_FW_LOAD_SMU) {
  4462. /* legacy firmware loading */
  4463. r = gfx_v8_0_cp_gfx_load_microcode(adev);
  4464. if (r)
  4465. return r;
  4466. r = gfx_v8_0_cp_compute_load_microcode(adev);
  4467. if (r)
  4468. return r;
  4469. } else {
  4470. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  4471. AMDGPU_UCODE_ID_CP_CE);
  4472. if (r)
  4473. return -EINVAL;
  4474. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  4475. AMDGPU_UCODE_ID_CP_PFP);
  4476. if (r)
  4477. return -EINVAL;
  4478. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  4479. AMDGPU_UCODE_ID_CP_ME);
  4480. if (r)
  4481. return -EINVAL;
  4482. if (adev->asic_type == CHIP_TOPAZ) {
  4483. r = gfx_v8_0_cp_compute_load_microcode(adev);
  4484. if (r)
  4485. return r;
  4486. } else {
  4487. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  4488. AMDGPU_UCODE_ID_CP_MEC1);
  4489. if (r)
  4490. return -EINVAL;
  4491. }
  4492. }
  4493. }
  4494. r = gfx_v8_0_cp_gfx_resume(adev);
  4495. if (r)
  4496. return r;
  4497. r = gfx_v8_0_kiq_resume(adev);
  4498. if (r)
  4499. return r;
  4500. gfx_v8_0_enable_gui_idle_interrupt(adev, true);
  4501. return 0;
  4502. }
  4503. static void gfx_v8_0_cp_enable(struct amdgpu_device *adev, bool enable)
  4504. {
  4505. gfx_v8_0_cp_gfx_enable(adev, enable);
  4506. gfx_v8_0_cp_compute_enable(adev, enable);
  4507. }
  4508. static int gfx_v8_0_hw_init(void *handle)
  4509. {
  4510. int r;
  4511. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4512. gfx_v8_0_init_golden_registers(adev);
  4513. gfx_v8_0_gpu_init(adev);
  4514. r = gfx_v8_0_rlc_resume(adev);
  4515. if (r)
  4516. return r;
  4517. r = gfx_v8_0_cp_resume(adev);
  4518. return r;
  4519. }
  4520. static int gfx_v8_0_hw_fini(void *handle)
  4521. {
  4522. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4523. amdgpu_irq_put(adev, &adev->gfx.priv_reg_irq, 0);
  4524. amdgpu_irq_put(adev, &adev->gfx.priv_inst_irq, 0);
  4525. if (amdgpu_sriov_vf(adev)) {
  4526. pr_debug("For SRIOV client, shouldn't do anything.\n");
  4527. return 0;
  4528. }
  4529. gfx_v8_0_cp_enable(adev, false);
  4530. gfx_v8_0_rlc_stop(adev);
  4531. amdgpu_set_powergating_state(adev,
  4532. AMD_IP_BLOCK_TYPE_GFX, AMD_PG_STATE_UNGATE);
  4533. return 0;
  4534. }
  4535. static int gfx_v8_0_suspend(void *handle)
  4536. {
  4537. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4538. adev->gfx.in_suspend = true;
  4539. return gfx_v8_0_hw_fini(adev);
  4540. }
  4541. static int gfx_v8_0_resume(void *handle)
  4542. {
  4543. int r;
  4544. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4545. r = gfx_v8_0_hw_init(adev);
  4546. adev->gfx.in_suspend = false;
  4547. return r;
  4548. }
  4549. static bool gfx_v8_0_is_idle(void *handle)
  4550. {
  4551. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4552. if (REG_GET_FIELD(RREG32(mmGRBM_STATUS), GRBM_STATUS, GUI_ACTIVE))
  4553. return false;
  4554. else
  4555. return true;
  4556. }
  4557. static int gfx_v8_0_wait_for_idle(void *handle)
  4558. {
  4559. unsigned i;
  4560. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4561. for (i = 0; i < adev->usec_timeout; i++) {
  4562. if (gfx_v8_0_is_idle(handle))
  4563. return 0;
  4564. udelay(1);
  4565. }
  4566. return -ETIMEDOUT;
  4567. }
  4568. static bool gfx_v8_0_check_soft_reset(void *handle)
  4569. {
  4570. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4571. u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
  4572. u32 tmp;
  4573. /* GRBM_STATUS */
  4574. tmp = RREG32(mmGRBM_STATUS);
  4575. if (tmp & (GRBM_STATUS__PA_BUSY_MASK | GRBM_STATUS__SC_BUSY_MASK |
  4576. GRBM_STATUS__BCI_BUSY_MASK | GRBM_STATUS__SX_BUSY_MASK |
  4577. GRBM_STATUS__TA_BUSY_MASK | GRBM_STATUS__VGT_BUSY_MASK |
  4578. GRBM_STATUS__DB_BUSY_MASK | GRBM_STATUS__CB_BUSY_MASK |
  4579. GRBM_STATUS__GDS_BUSY_MASK | GRBM_STATUS__SPI_BUSY_MASK |
  4580. GRBM_STATUS__IA_BUSY_MASK | GRBM_STATUS__IA_BUSY_NO_DMA_MASK |
  4581. GRBM_STATUS__CP_BUSY_MASK | GRBM_STATUS__CP_COHERENCY_BUSY_MASK)) {
  4582. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  4583. GRBM_SOFT_RESET, SOFT_RESET_CP, 1);
  4584. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  4585. GRBM_SOFT_RESET, SOFT_RESET_GFX, 1);
  4586. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset,
  4587. SRBM_SOFT_RESET, SOFT_RESET_GRBM, 1);
  4588. }
  4589. /* GRBM_STATUS2 */
  4590. tmp = RREG32(mmGRBM_STATUS2);
  4591. if (REG_GET_FIELD(tmp, GRBM_STATUS2, RLC_BUSY))
  4592. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  4593. GRBM_SOFT_RESET, SOFT_RESET_RLC, 1);
  4594. if (REG_GET_FIELD(tmp, GRBM_STATUS2, CPF_BUSY) ||
  4595. REG_GET_FIELD(tmp, GRBM_STATUS2, CPC_BUSY) ||
  4596. REG_GET_FIELD(tmp, GRBM_STATUS2, CPG_BUSY)) {
  4597. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET,
  4598. SOFT_RESET_CPF, 1);
  4599. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET,
  4600. SOFT_RESET_CPC, 1);
  4601. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET,
  4602. SOFT_RESET_CPG, 1);
  4603. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset, SRBM_SOFT_RESET,
  4604. SOFT_RESET_GRBM, 1);
  4605. }
  4606. /* SRBM_STATUS */
  4607. tmp = RREG32(mmSRBM_STATUS);
  4608. if (REG_GET_FIELD(tmp, SRBM_STATUS, GRBM_RQ_PENDING))
  4609. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset,
  4610. SRBM_SOFT_RESET, SOFT_RESET_GRBM, 1);
  4611. if (REG_GET_FIELD(tmp, SRBM_STATUS, SEM_BUSY))
  4612. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset,
  4613. SRBM_SOFT_RESET, SOFT_RESET_SEM, 1);
  4614. if (grbm_soft_reset || srbm_soft_reset) {
  4615. adev->gfx.grbm_soft_reset = grbm_soft_reset;
  4616. adev->gfx.srbm_soft_reset = srbm_soft_reset;
  4617. return true;
  4618. } else {
  4619. adev->gfx.grbm_soft_reset = 0;
  4620. adev->gfx.srbm_soft_reset = 0;
  4621. return false;
  4622. }
  4623. }
  4624. static int gfx_v8_0_pre_soft_reset(void *handle)
  4625. {
  4626. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4627. u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
  4628. if ((!adev->gfx.grbm_soft_reset) &&
  4629. (!adev->gfx.srbm_soft_reset))
  4630. return 0;
  4631. grbm_soft_reset = adev->gfx.grbm_soft_reset;
  4632. srbm_soft_reset = adev->gfx.srbm_soft_reset;
  4633. /* stop the rlc */
  4634. gfx_v8_0_rlc_stop(adev);
  4635. if (REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CP) ||
  4636. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_GFX))
  4637. /* Disable GFX parsing/prefetching */
  4638. gfx_v8_0_cp_gfx_enable(adev, false);
  4639. if (REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CP) ||
  4640. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CPF) ||
  4641. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CPC) ||
  4642. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CPG)) {
  4643. int i;
  4644. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  4645. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  4646. mutex_lock(&adev->srbm_mutex);
  4647. vi_srbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
  4648. gfx_v8_0_deactivate_hqd(adev, 2);
  4649. vi_srbm_select(adev, 0, 0, 0, 0);
  4650. mutex_unlock(&adev->srbm_mutex);
  4651. }
  4652. /* Disable MEC parsing/prefetching */
  4653. gfx_v8_0_cp_compute_enable(adev, false);
  4654. }
  4655. return 0;
  4656. }
  4657. static int gfx_v8_0_soft_reset(void *handle)
  4658. {
  4659. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4660. u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
  4661. u32 tmp;
  4662. if ((!adev->gfx.grbm_soft_reset) &&
  4663. (!adev->gfx.srbm_soft_reset))
  4664. return 0;
  4665. grbm_soft_reset = adev->gfx.grbm_soft_reset;
  4666. srbm_soft_reset = adev->gfx.srbm_soft_reset;
  4667. if (grbm_soft_reset || srbm_soft_reset) {
  4668. tmp = RREG32(mmGMCON_DEBUG);
  4669. tmp = REG_SET_FIELD(tmp, GMCON_DEBUG, GFX_STALL, 1);
  4670. tmp = REG_SET_FIELD(tmp, GMCON_DEBUG, GFX_CLEAR, 1);
  4671. WREG32(mmGMCON_DEBUG, tmp);
  4672. udelay(50);
  4673. }
  4674. if (grbm_soft_reset) {
  4675. tmp = RREG32(mmGRBM_SOFT_RESET);
  4676. tmp |= grbm_soft_reset;
  4677. dev_info(adev->dev, "GRBM_SOFT_RESET=0x%08X\n", tmp);
  4678. WREG32(mmGRBM_SOFT_RESET, tmp);
  4679. tmp = RREG32(mmGRBM_SOFT_RESET);
  4680. udelay(50);
  4681. tmp &= ~grbm_soft_reset;
  4682. WREG32(mmGRBM_SOFT_RESET, tmp);
  4683. tmp = RREG32(mmGRBM_SOFT_RESET);
  4684. }
  4685. if (srbm_soft_reset) {
  4686. tmp = RREG32(mmSRBM_SOFT_RESET);
  4687. tmp |= srbm_soft_reset;
  4688. dev_info(adev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  4689. WREG32(mmSRBM_SOFT_RESET, tmp);
  4690. tmp = RREG32(mmSRBM_SOFT_RESET);
  4691. udelay(50);
  4692. tmp &= ~srbm_soft_reset;
  4693. WREG32(mmSRBM_SOFT_RESET, tmp);
  4694. tmp = RREG32(mmSRBM_SOFT_RESET);
  4695. }
  4696. if (grbm_soft_reset || srbm_soft_reset) {
  4697. tmp = RREG32(mmGMCON_DEBUG);
  4698. tmp = REG_SET_FIELD(tmp, GMCON_DEBUG, GFX_STALL, 0);
  4699. tmp = REG_SET_FIELD(tmp, GMCON_DEBUG, GFX_CLEAR, 0);
  4700. WREG32(mmGMCON_DEBUG, tmp);
  4701. }
  4702. /* Wait a little for things to settle down */
  4703. udelay(50);
  4704. return 0;
  4705. }
  4706. static int gfx_v8_0_post_soft_reset(void *handle)
  4707. {
  4708. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4709. u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
  4710. if ((!adev->gfx.grbm_soft_reset) &&
  4711. (!adev->gfx.srbm_soft_reset))
  4712. return 0;
  4713. grbm_soft_reset = adev->gfx.grbm_soft_reset;
  4714. srbm_soft_reset = adev->gfx.srbm_soft_reset;
  4715. if (REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CP) ||
  4716. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_GFX))
  4717. gfx_v8_0_cp_gfx_resume(adev);
  4718. if (REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CP) ||
  4719. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CPF) ||
  4720. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CPC) ||
  4721. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CPG)) {
  4722. int i;
  4723. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  4724. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  4725. mutex_lock(&adev->srbm_mutex);
  4726. vi_srbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
  4727. gfx_v8_0_deactivate_hqd(adev, 2);
  4728. vi_srbm_select(adev, 0, 0, 0, 0);
  4729. mutex_unlock(&adev->srbm_mutex);
  4730. }
  4731. gfx_v8_0_kiq_resume(adev);
  4732. }
  4733. gfx_v8_0_rlc_start(adev);
  4734. return 0;
  4735. }
  4736. /**
  4737. * gfx_v8_0_get_gpu_clock_counter - return GPU clock counter snapshot
  4738. *
  4739. * @adev: amdgpu_device pointer
  4740. *
  4741. * Fetches a GPU clock counter snapshot.
  4742. * Returns the 64 bit clock counter snapshot.
  4743. */
  4744. static uint64_t gfx_v8_0_get_gpu_clock_counter(struct amdgpu_device *adev)
  4745. {
  4746. uint64_t clock;
  4747. mutex_lock(&adev->gfx.gpu_clock_mutex);
  4748. WREG32(mmRLC_CAPTURE_GPU_CLOCK_COUNT, 1);
  4749. clock = (uint64_t)RREG32(mmRLC_GPU_CLOCK_COUNT_LSB) |
  4750. ((uint64_t)RREG32(mmRLC_GPU_CLOCK_COUNT_MSB) << 32ULL);
  4751. mutex_unlock(&adev->gfx.gpu_clock_mutex);
  4752. return clock;
  4753. }
  4754. static void gfx_v8_0_ring_emit_gds_switch(struct amdgpu_ring *ring,
  4755. uint32_t vmid,
  4756. uint32_t gds_base, uint32_t gds_size,
  4757. uint32_t gws_base, uint32_t gws_size,
  4758. uint32_t oa_base, uint32_t oa_size)
  4759. {
  4760. gds_base = gds_base >> AMDGPU_GDS_SHIFT;
  4761. gds_size = gds_size >> AMDGPU_GDS_SHIFT;
  4762. gws_base = gws_base >> AMDGPU_GWS_SHIFT;
  4763. gws_size = gws_size >> AMDGPU_GWS_SHIFT;
  4764. oa_base = oa_base >> AMDGPU_OA_SHIFT;
  4765. oa_size = oa_size >> AMDGPU_OA_SHIFT;
  4766. /* GDS Base */
  4767. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  4768. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  4769. WRITE_DATA_DST_SEL(0)));
  4770. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].mem_base);
  4771. amdgpu_ring_write(ring, 0);
  4772. amdgpu_ring_write(ring, gds_base);
  4773. /* GDS Size */
  4774. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  4775. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  4776. WRITE_DATA_DST_SEL(0)));
  4777. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].mem_size);
  4778. amdgpu_ring_write(ring, 0);
  4779. amdgpu_ring_write(ring, gds_size);
  4780. /* GWS */
  4781. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  4782. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  4783. WRITE_DATA_DST_SEL(0)));
  4784. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].gws);
  4785. amdgpu_ring_write(ring, 0);
  4786. amdgpu_ring_write(ring, gws_size << GDS_GWS_VMID0__SIZE__SHIFT | gws_base);
  4787. /* OA */
  4788. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  4789. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  4790. WRITE_DATA_DST_SEL(0)));
  4791. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].oa);
  4792. amdgpu_ring_write(ring, 0);
  4793. amdgpu_ring_write(ring, (1 << (oa_size + oa_base)) - (1 << oa_base));
  4794. }
  4795. static uint32_t wave_read_ind(struct amdgpu_device *adev, uint32_t simd, uint32_t wave, uint32_t address)
  4796. {
  4797. WREG32(mmSQ_IND_INDEX,
  4798. (wave << SQ_IND_INDEX__WAVE_ID__SHIFT) |
  4799. (simd << SQ_IND_INDEX__SIMD_ID__SHIFT) |
  4800. (address << SQ_IND_INDEX__INDEX__SHIFT) |
  4801. (SQ_IND_INDEX__FORCE_READ_MASK));
  4802. return RREG32(mmSQ_IND_DATA);
  4803. }
  4804. static void wave_read_regs(struct amdgpu_device *adev, uint32_t simd,
  4805. uint32_t wave, uint32_t thread,
  4806. uint32_t regno, uint32_t num, uint32_t *out)
  4807. {
  4808. WREG32(mmSQ_IND_INDEX,
  4809. (wave << SQ_IND_INDEX__WAVE_ID__SHIFT) |
  4810. (simd << SQ_IND_INDEX__SIMD_ID__SHIFT) |
  4811. (regno << SQ_IND_INDEX__INDEX__SHIFT) |
  4812. (thread << SQ_IND_INDEX__THREAD_ID__SHIFT) |
  4813. (SQ_IND_INDEX__FORCE_READ_MASK) |
  4814. (SQ_IND_INDEX__AUTO_INCR_MASK));
  4815. while (num--)
  4816. *(out++) = RREG32(mmSQ_IND_DATA);
  4817. }
  4818. static void gfx_v8_0_read_wave_data(struct amdgpu_device *adev, uint32_t simd, uint32_t wave, uint32_t *dst, int *no_fields)
  4819. {
  4820. /* type 0 wave data */
  4821. dst[(*no_fields)++] = 0;
  4822. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_STATUS);
  4823. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_PC_LO);
  4824. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_PC_HI);
  4825. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_EXEC_LO);
  4826. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_EXEC_HI);
  4827. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_HW_ID);
  4828. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_INST_DW0);
  4829. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_INST_DW1);
  4830. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_GPR_ALLOC);
  4831. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_LDS_ALLOC);
  4832. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TRAPSTS);
  4833. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_IB_STS);
  4834. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TBA_LO);
  4835. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TBA_HI);
  4836. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TMA_LO);
  4837. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TMA_HI);
  4838. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_IB_DBG0);
  4839. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_M0);
  4840. }
  4841. static void gfx_v8_0_read_wave_sgprs(struct amdgpu_device *adev, uint32_t simd,
  4842. uint32_t wave, uint32_t start,
  4843. uint32_t size, uint32_t *dst)
  4844. {
  4845. wave_read_regs(
  4846. adev, simd, wave, 0,
  4847. start + SQIND_WAVE_SGPRS_OFFSET, size, dst);
  4848. }
  4849. static const struct amdgpu_gfx_funcs gfx_v8_0_gfx_funcs = {
  4850. .get_gpu_clock_counter = &gfx_v8_0_get_gpu_clock_counter,
  4851. .select_se_sh = &gfx_v8_0_select_se_sh,
  4852. .read_wave_data = &gfx_v8_0_read_wave_data,
  4853. .read_wave_sgprs = &gfx_v8_0_read_wave_sgprs,
  4854. };
  4855. static int gfx_v8_0_early_init(void *handle)
  4856. {
  4857. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4858. adev->gfx.num_gfx_rings = GFX8_NUM_GFX_RINGS;
  4859. adev->gfx.num_compute_rings = AMDGPU_MAX_COMPUTE_RINGS;
  4860. adev->gfx.funcs = &gfx_v8_0_gfx_funcs;
  4861. gfx_v8_0_set_ring_funcs(adev);
  4862. gfx_v8_0_set_irq_funcs(adev);
  4863. gfx_v8_0_set_gds_init(adev);
  4864. gfx_v8_0_set_rlc_funcs(adev);
  4865. return 0;
  4866. }
  4867. static int gfx_v8_0_late_init(void *handle)
  4868. {
  4869. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4870. int r;
  4871. r = amdgpu_irq_get(adev, &adev->gfx.priv_reg_irq, 0);
  4872. if (r)
  4873. return r;
  4874. r = amdgpu_irq_get(adev, &adev->gfx.priv_inst_irq, 0);
  4875. if (r)
  4876. return r;
  4877. /* requires IBs so do in late init after IB pool is initialized */
  4878. r = gfx_v8_0_do_edc_gpr_workarounds(adev);
  4879. if (r)
  4880. return r;
  4881. amdgpu_set_powergating_state(adev,
  4882. AMD_IP_BLOCK_TYPE_GFX, AMD_PG_STATE_GATE);
  4883. return 0;
  4884. }
  4885. static void gfx_v8_0_enable_gfx_static_mg_power_gating(struct amdgpu_device *adev,
  4886. bool enable)
  4887. {
  4888. if ((adev->asic_type == CHIP_POLARIS11) ||
  4889. (adev->asic_type == CHIP_POLARIS12))
  4890. /* Send msg to SMU via Powerplay */
  4891. amdgpu_set_powergating_state(adev,
  4892. AMD_IP_BLOCK_TYPE_SMC,
  4893. enable ?
  4894. AMD_PG_STATE_GATE : AMD_PG_STATE_UNGATE);
  4895. WREG32_FIELD(RLC_PG_CNTL, STATIC_PER_CU_PG_ENABLE, enable ? 1 : 0);
  4896. }
  4897. static void gfx_v8_0_enable_gfx_dynamic_mg_power_gating(struct amdgpu_device *adev,
  4898. bool enable)
  4899. {
  4900. WREG32_FIELD(RLC_PG_CNTL, DYN_PER_CU_PG_ENABLE, enable ? 1 : 0);
  4901. }
  4902. static void polaris11_enable_gfx_quick_mg_power_gating(struct amdgpu_device *adev,
  4903. bool enable)
  4904. {
  4905. WREG32_FIELD(RLC_PG_CNTL, QUICK_PG_ENABLE, enable ? 1 : 0);
  4906. }
  4907. static void cz_enable_gfx_cg_power_gating(struct amdgpu_device *adev,
  4908. bool enable)
  4909. {
  4910. WREG32_FIELD(RLC_PG_CNTL, GFX_POWER_GATING_ENABLE, enable ? 1 : 0);
  4911. }
  4912. static void cz_enable_gfx_pipeline_power_gating(struct amdgpu_device *adev,
  4913. bool enable)
  4914. {
  4915. WREG32_FIELD(RLC_PG_CNTL, GFX_PIPELINE_PG_ENABLE, enable ? 1 : 0);
  4916. /* Read any GFX register to wake up GFX. */
  4917. if (!enable)
  4918. RREG32(mmDB_RENDER_CONTROL);
  4919. }
  4920. static void cz_update_gfx_cg_power_gating(struct amdgpu_device *adev,
  4921. bool enable)
  4922. {
  4923. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_PG) && enable) {
  4924. cz_enable_gfx_cg_power_gating(adev, true);
  4925. if (adev->pg_flags & AMD_PG_SUPPORT_GFX_PIPELINE)
  4926. cz_enable_gfx_pipeline_power_gating(adev, true);
  4927. } else {
  4928. cz_enable_gfx_cg_power_gating(adev, false);
  4929. cz_enable_gfx_pipeline_power_gating(adev, false);
  4930. }
  4931. }
  4932. static int gfx_v8_0_set_powergating_state(void *handle,
  4933. enum amd_powergating_state state)
  4934. {
  4935. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4936. bool enable = (state == AMD_PG_STATE_GATE);
  4937. if (amdgpu_sriov_vf(adev))
  4938. return 0;
  4939. switch (adev->asic_type) {
  4940. case CHIP_CARRIZO:
  4941. case CHIP_STONEY:
  4942. if (adev->pg_flags & AMD_PG_SUPPORT_RLC_SMU_HS) {
  4943. cz_enable_sck_slow_down_on_power_up(adev, true);
  4944. cz_enable_sck_slow_down_on_power_down(adev, true);
  4945. } else {
  4946. cz_enable_sck_slow_down_on_power_up(adev, false);
  4947. cz_enable_sck_slow_down_on_power_down(adev, false);
  4948. }
  4949. if (adev->pg_flags & AMD_PG_SUPPORT_CP)
  4950. cz_enable_cp_power_gating(adev, true);
  4951. else
  4952. cz_enable_cp_power_gating(adev, false);
  4953. cz_update_gfx_cg_power_gating(adev, enable);
  4954. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_SMG) && enable)
  4955. gfx_v8_0_enable_gfx_static_mg_power_gating(adev, true);
  4956. else
  4957. gfx_v8_0_enable_gfx_static_mg_power_gating(adev, false);
  4958. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_DMG) && enable)
  4959. gfx_v8_0_enable_gfx_dynamic_mg_power_gating(adev, true);
  4960. else
  4961. gfx_v8_0_enable_gfx_dynamic_mg_power_gating(adev, false);
  4962. break;
  4963. case CHIP_POLARIS11:
  4964. case CHIP_POLARIS12:
  4965. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_SMG) && enable)
  4966. gfx_v8_0_enable_gfx_static_mg_power_gating(adev, true);
  4967. else
  4968. gfx_v8_0_enable_gfx_static_mg_power_gating(adev, false);
  4969. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_DMG) && enable)
  4970. gfx_v8_0_enable_gfx_dynamic_mg_power_gating(adev, true);
  4971. else
  4972. gfx_v8_0_enable_gfx_dynamic_mg_power_gating(adev, false);
  4973. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_QUICK_MG) && enable)
  4974. polaris11_enable_gfx_quick_mg_power_gating(adev, true);
  4975. else
  4976. polaris11_enable_gfx_quick_mg_power_gating(adev, false);
  4977. break;
  4978. default:
  4979. break;
  4980. }
  4981. return 0;
  4982. }
  4983. static void gfx_v8_0_get_clockgating_state(void *handle, u32 *flags)
  4984. {
  4985. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4986. int data;
  4987. if (amdgpu_sriov_vf(adev))
  4988. *flags = 0;
  4989. /* AMD_CG_SUPPORT_GFX_MGCG */
  4990. data = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  4991. if (!(data & RLC_CGTT_MGCG_OVERRIDE__CPF_MASK))
  4992. *flags |= AMD_CG_SUPPORT_GFX_MGCG;
  4993. /* AMD_CG_SUPPORT_GFX_CGLG */
  4994. data = RREG32(mmRLC_CGCG_CGLS_CTRL);
  4995. if (data & RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK)
  4996. *flags |= AMD_CG_SUPPORT_GFX_CGCG;
  4997. /* AMD_CG_SUPPORT_GFX_CGLS */
  4998. if (data & RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK)
  4999. *flags |= AMD_CG_SUPPORT_GFX_CGLS;
  5000. /* AMD_CG_SUPPORT_GFX_CGTS */
  5001. data = RREG32(mmCGTS_SM_CTRL_REG);
  5002. if (!(data & CGTS_SM_CTRL_REG__OVERRIDE_MASK))
  5003. *flags |= AMD_CG_SUPPORT_GFX_CGTS;
  5004. /* AMD_CG_SUPPORT_GFX_CGTS_LS */
  5005. if (!(data & CGTS_SM_CTRL_REG__LS_OVERRIDE_MASK))
  5006. *flags |= AMD_CG_SUPPORT_GFX_CGTS_LS;
  5007. /* AMD_CG_SUPPORT_GFX_RLC_LS */
  5008. data = RREG32(mmRLC_MEM_SLP_CNTL);
  5009. if (data & RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK)
  5010. *flags |= AMD_CG_SUPPORT_GFX_RLC_LS | AMD_CG_SUPPORT_GFX_MGLS;
  5011. /* AMD_CG_SUPPORT_GFX_CP_LS */
  5012. data = RREG32(mmCP_MEM_SLP_CNTL);
  5013. if (data & CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK)
  5014. *flags |= AMD_CG_SUPPORT_GFX_CP_LS | AMD_CG_SUPPORT_GFX_MGLS;
  5015. }
  5016. static void gfx_v8_0_send_serdes_cmd(struct amdgpu_device *adev,
  5017. uint32_t reg_addr, uint32_t cmd)
  5018. {
  5019. uint32_t data;
  5020. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  5021. WREG32(mmRLC_SERDES_WR_CU_MASTER_MASK, 0xffffffff);
  5022. WREG32(mmRLC_SERDES_WR_NONCU_MASTER_MASK, 0xffffffff);
  5023. data = RREG32(mmRLC_SERDES_WR_CTRL);
  5024. if (adev->asic_type == CHIP_STONEY)
  5025. data &= ~(RLC_SERDES_WR_CTRL__WRITE_COMMAND_MASK |
  5026. RLC_SERDES_WR_CTRL__READ_COMMAND_MASK |
  5027. RLC_SERDES_WR_CTRL__P1_SELECT_MASK |
  5028. RLC_SERDES_WR_CTRL__P2_SELECT_MASK |
  5029. RLC_SERDES_WR_CTRL__RDDATA_RESET_MASK |
  5030. RLC_SERDES_WR_CTRL__POWER_DOWN_MASK |
  5031. RLC_SERDES_WR_CTRL__POWER_UP_MASK |
  5032. RLC_SERDES_WR_CTRL__SHORT_FORMAT_MASK |
  5033. RLC_SERDES_WR_CTRL__SRBM_OVERRIDE_MASK);
  5034. else
  5035. data &= ~(RLC_SERDES_WR_CTRL__WRITE_COMMAND_MASK |
  5036. RLC_SERDES_WR_CTRL__READ_COMMAND_MASK |
  5037. RLC_SERDES_WR_CTRL__P1_SELECT_MASK |
  5038. RLC_SERDES_WR_CTRL__P2_SELECT_MASK |
  5039. RLC_SERDES_WR_CTRL__RDDATA_RESET_MASK |
  5040. RLC_SERDES_WR_CTRL__POWER_DOWN_MASK |
  5041. RLC_SERDES_WR_CTRL__POWER_UP_MASK |
  5042. RLC_SERDES_WR_CTRL__SHORT_FORMAT_MASK |
  5043. RLC_SERDES_WR_CTRL__BPM_DATA_MASK |
  5044. RLC_SERDES_WR_CTRL__REG_ADDR_MASK |
  5045. RLC_SERDES_WR_CTRL__SRBM_OVERRIDE_MASK);
  5046. data |= (RLC_SERDES_WR_CTRL__RSVD_BPM_ADDR_MASK |
  5047. (cmd << RLC_SERDES_WR_CTRL__BPM_DATA__SHIFT) |
  5048. (reg_addr << RLC_SERDES_WR_CTRL__REG_ADDR__SHIFT) |
  5049. (0xff << RLC_SERDES_WR_CTRL__BPM_ADDR__SHIFT));
  5050. WREG32(mmRLC_SERDES_WR_CTRL, data);
  5051. }
  5052. #define MSG_ENTER_RLC_SAFE_MODE 1
  5053. #define MSG_EXIT_RLC_SAFE_MODE 0
  5054. #define RLC_GPR_REG2__REQ_MASK 0x00000001
  5055. #define RLC_GPR_REG2__REQ__SHIFT 0
  5056. #define RLC_GPR_REG2__MESSAGE__SHIFT 0x00000001
  5057. #define RLC_GPR_REG2__MESSAGE_MASK 0x0000001e
  5058. static void iceland_enter_rlc_safe_mode(struct amdgpu_device *adev)
  5059. {
  5060. u32 data;
  5061. unsigned i;
  5062. data = RREG32(mmRLC_CNTL);
  5063. if (!(data & RLC_CNTL__RLC_ENABLE_F32_MASK))
  5064. return;
  5065. if (adev->cg_flags & (AMD_CG_SUPPORT_GFX_CGCG | AMD_CG_SUPPORT_GFX_MGCG)) {
  5066. data |= RLC_SAFE_MODE__CMD_MASK;
  5067. data &= ~RLC_SAFE_MODE__MESSAGE_MASK;
  5068. data |= (1 << RLC_SAFE_MODE__MESSAGE__SHIFT);
  5069. WREG32(mmRLC_SAFE_MODE, data);
  5070. for (i = 0; i < adev->usec_timeout; i++) {
  5071. if ((RREG32(mmRLC_GPM_STAT) &
  5072. (RLC_GPM_STAT__GFX_CLOCK_STATUS_MASK |
  5073. RLC_GPM_STAT__GFX_POWER_STATUS_MASK)) ==
  5074. (RLC_GPM_STAT__GFX_CLOCK_STATUS_MASK |
  5075. RLC_GPM_STAT__GFX_POWER_STATUS_MASK))
  5076. break;
  5077. udelay(1);
  5078. }
  5079. for (i = 0; i < adev->usec_timeout; i++) {
  5080. if (!REG_GET_FIELD(RREG32(mmRLC_SAFE_MODE), RLC_SAFE_MODE, CMD))
  5081. break;
  5082. udelay(1);
  5083. }
  5084. adev->gfx.rlc.in_safe_mode = true;
  5085. }
  5086. }
  5087. static void iceland_exit_rlc_safe_mode(struct amdgpu_device *adev)
  5088. {
  5089. u32 data = 0;
  5090. unsigned i;
  5091. data = RREG32(mmRLC_CNTL);
  5092. if (!(data & RLC_CNTL__RLC_ENABLE_F32_MASK))
  5093. return;
  5094. if (adev->cg_flags & (AMD_CG_SUPPORT_GFX_CGCG | AMD_CG_SUPPORT_GFX_MGCG)) {
  5095. if (adev->gfx.rlc.in_safe_mode) {
  5096. data |= RLC_SAFE_MODE__CMD_MASK;
  5097. data &= ~RLC_SAFE_MODE__MESSAGE_MASK;
  5098. WREG32(mmRLC_SAFE_MODE, data);
  5099. adev->gfx.rlc.in_safe_mode = false;
  5100. }
  5101. }
  5102. for (i = 0; i < adev->usec_timeout; i++) {
  5103. if (!REG_GET_FIELD(RREG32(mmRLC_SAFE_MODE), RLC_SAFE_MODE, CMD))
  5104. break;
  5105. udelay(1);
  5106. }
  5107. }
  5108. static const struct amdgpu_rlc_funcs iceland_rlc_funcs = {
  5109. .enter_safe_mode = iceland_enter_rlc_safe_mode,
  5110. .exit_safe_mode = iceland_exit_rlc_safe_mode
  5111. };
  5112. static void gfx_v8_0_update_medium_grain_clock_gating(struct amdgpu_device *adev,
  5113. bool enable)
  5114. {
  5115. uint32_t temp, data;
  5116. adev->gfx.rlc.funcs->enter_safe_mode(adev);
  5117. /* It is disabled by HW by default */
  5118. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGCG)) {
  5119. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGLS) {
  5120. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_RLC_LS)
  5121. /* 1 - RLC memory Light sleep */
  5122. WREG32_FIELD(RLC_MEM_SLP_CNTL, RLC_MEM_LS_EN, 1);
  5123. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CP_LS)
  5124. WREG32_FIELD(CP_MEM_SLP_CNTL, CP_MEM_LS_EN, 1);
  5125. }
  5126. /* 3 - RLC_CGTT_MGCG_OVERRIDE */
  5127. temp = data = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  5128. if (adev->flags & AMD_IS_APU)
  5129. data &= ~(RLC_CGTT_MGCG_OVERRIDE__CPF_MASK |
  5130. RLC_CGTT_MGCG_OVERRIDE__RLC_MASK |
  5131. RLC_CGTT_MGCG_OVERRIDE__MGCG_MASK);
  5132. else
  5133. data &= ~(RLC_CGTT_MGCG_OVERRIDE__CPF_MASK |
  5134. RLC_CGTT_MGCG_OVERRIDE__RLC_MASK |
  5135. RLC_CGTT_MGCG_OVERRIDE__MGCG_MASK |
  5136. RLC_CGTT_MGCG_OVERRIDE__GRBM_MASK);
  5137. if (temp != data)
  5138. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data);
  5139. /* 4 - wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5140. gfx_v8_0_wait_for_rlc_serdes(adev);
  5141. /* 5 - clear mgcg override */
  5142. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_MGCG_OVERRIDE, CLE_BPM_SERDES_CMD);
  5143. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGTS) {
  5144. /* 6 - Enable CGTS(Tree Shade) MGCG /MGLS */
  5145. temp = data = RREG32(mmCGTS_SM_CTRL_REG);
  5146. data &= ~(CGTS_SM_CTRL_REG__SM_MODE_MASK);
  5147. data |= (0x2 << CGTS_SM_CTRL_REG__SM_MODE__SHIFT);
  5148. data |= CGTS_SM_CTRL_REG__SM_MODE_ENABLE_MASK;
  5149. data &= ~CGTS_SM_CTRL_REG__OVERRIDE_MASK;
  5150. if ((adev->cg_flags & AMD_CG_SUPPORT_GFX_MGLS) &&
  5151. (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGTS_LS))
  5152. data &= ~CGTS_SM_CTRL_REG__LS_OVERRIDE_MASK;
  5153. data |= CGTS_SM_CTRL_REG__ON_MONITOR_ADD_EN_MASK;
  5154. data |= (0x96 << CGTS_SM_CTRL_REG__ON_MONITOR_ADD__SHIFT);
  5155. if (temp != data)
  5156. WREG32(mmCGTS_SM_CTRL_REG, data);
  5157. }
  5158. udelay(50);
  5159. /* 7 - wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5160. gfx_v8_0_wait_for_rlc_serdes(adev);
  5161. } else {
  5162. /* 1 - MGCG_OVERRIDE[0] for CP and MGCG_OVERRIDE[1] for RLC */
  5163. temp = data = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  5164. data |= (RLC_CGTT_MGCG_OVERRIDE__CPF_MASK |
  5165. RLC_CGTT_MGCG_OVERRIDE__RLC_MASK |
  5166. RLC_CGTT_MGCG_OVERRIDE__MGCG_MASK |
  5167. RLC_CGTT_MGCG_OVERRIDE__GRBM_MASK);
  5168. if (temp != data)
  5169. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data);
  5170. /* 2 - disable MGLS in RLC */
  5171. data = RREG32(mmRLC_MEM_SLP_CNTL);
  5172. if (data & RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK) {
  5173. data &= ~RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK;
  5174. WREG32(mmRLC_MEM_SLP_CNTL, data);
  5175. }
  5176. /* 3 - disable MGLS in CP */
  5177. data = RREG32(mmCP_MEM_SLP_CNTL);
  5178. if (data & CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK) {
  5179. data &= ~CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK;
  5180. WREG32(mmCP_MEM_SLP_CNTL, data);
  5181. }
  5182. /* 4 - Disable CGTS(Tree Shade) MGCG and MGLS */
  5183. temp = data = RREG32(mmCGTS_SM_CTRL_REG);
  5184. data |= (CGTS_SM_CTRL_REG__OVERRIDE_MASK |
  5185. CGTS_SM_CTRL_REG__LS_OVERRIDE_MASK);
  5186. if (temp != data)
  5187. WREG32(mmCGTS_SM_CTRL_REG, data);
  5188. /* 5 - wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5189. gfx_v8_0_wait_for_rlc_serdes(adev);
  5190. /* 6 - set mgcg override */
  5191. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_MGCG_OVERRIDE, SET_BPM_SERDES_CMD);
  5192. udelay(50);
  5193. /* 7- wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5194. gfx_v8_0_wait_for_rlc_serdes(adev);
  5195. }
  5196. adev->gfx.rlc.funcs->exit_safe_mode(adev);
  5197. }
  5198. static void gfx_v8_0_update_coarse_grain_clock_gating(struct amdgpu_device *adev,
  5199. bool enable)
  5200. {
  5201. uint32_t temp, temp1, data, data1;
  5202. temp = data = RREG32(mmRLC_CGCG_CGLS_CTRL);
  5203. adev->gfx.rlc.funcs->enter_safe_mode(adev);
  5204. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGCG)) {
  5205. temp1 = data1 = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  5206. data1 &= ~RLC_CGTT_MGCG_OVERRIDE__CGCG_MASK;
  5207. if (temp1 != data1)
  5208. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data1);
  5209. /* : wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5210. gfx_v8_0_wait_for_rlc_serdes(adev);
  5211. /* 2 - clear cgcg override */
  5212. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_CGCG_OVERRIDE, CLE_BPM_SERDES_CMD);
  5213. /* wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5214. gfx_v8_0_wait_for_rlc_serdes(adev);
  5215. /* 3 - write cmd to set CGLS */
  5216. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_CGLS_EN, SET_BPM_SERDES_CMD);
  5217. /* 4 - enable cgcg */
  5218. data |= RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK;
  5219. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGLS) {
  5220. /* enable cgls*/
  5221. data |= RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK;
  5222. temp1 = data1 = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  5223. data1 &= ~RLC_CGTT_MGCG_OVERRIDE__CGLS_MASK;
  5224. if (temp1 != data1)
  5225. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data1);
  5226. } else {
  5227. data &= ~RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK;
  5228. }
  5229. if (temp != data)
  5230. WREG32(mmRLC_CGCG_CGLS_CTRL, data);
  5231. /* 5 enable cntx_empty_int_enable/cntx_busy_int_enable/
  5232. * Cmp_busy/GFX_Idle interrupts
  5233. */
  5234. gfx_v8_0_enable_gui_idle_interrupt(adev, true);
  5235. } else {
  5236. /* disable cntx_empty_int_enable & GFX Idle interrupt */
  5237. gfx_v8_0_enable_gui_idle_interrupt(adev, false);
  5238. /* TEST CGCG */
  5239. temp1 = data1 = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  5240. data1 |= (RLC_CGTT_MGCG_OVERRIDE__CGCG_MASK |
  5241. RLC_CGTT_MGCG_OVERRIDE__CGLS_MASK);
  5242. if (temp1 != data1)
  5243. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data1);
  5244. /* read gfx register to wake up cgcg */
  5245. RREG32(mmCB_CGTT_SCLK_CTRL);
  5246. RREG32(mmCB_CGTT_SCLK_CTRL);
  5247. RREG32(mmCB_CGTT_SCLK_CTRL);
  5248. RREG32(mmCB_CGTT_SCLK_CTRL);
  5249. /* wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5250. gfx_v8_0_wait_for_rlc_serdes(adev);
  5251. /* write cmd to Set CGCG Overrride */
  5252. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_CGCG_OVERRIDE, SET_BPM_SERDES_CMD);
  5253. /* wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5254. gfx_v8_0_wait_for_rlc_serdes(adev);
  5255. /* write cmd to Clear CGLS */
  5256. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_CGLS_EN, CLE_BPM_SERDES_CMD);
  5257. /* disable cgcg, cgls should be disabled too. */
  5258. data &= ~(RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK |
  5259. RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK);
  5260. if (temp != data)
  5261. WREG32(mmRLC_CGCG_CGLS_CTRL, data);
  5262. /* enable interrupts again for PG */
  5263. gfx_v8_0_enable_gui_idle_interrupt(adev, true);
  5264. }
  5265. gfx_v8_0_wait_for_rlc_serdes(adev);
  5266. adev->gfx.rlc.funcs->exit_safe_mode(adev);
  5267. }
  5268. static int gfx_v8_0_update_gfx_clock_gating(struct amdgpu_device *adev,
  5269. bool enable)
  5270. {
  5271. if (enable) {
  5272. /* CGCG/CGLS should be enabled after MGCG/MGLS/TS(CG/LS)
  5273. * === MGCG + MGLS + TS(CG/LS) ===
  5274. */
  5275. gfx_v8_0_update_medium_grain_clock_gating(adev, enable);
  5276. gfx_v8_0_update_coarse_grain_clock_gating(adev, enable);
  5277. } else {
  5278. /* CGCG/CGLS should be disabled before MGCG/MGLS/TS(CG/LS)
  5279. * === CGCG + CGLS ===
  5280. */
  5281. gfx_v8_0_update_coarse_grain_clock_gating(adev, enable);
  5282. gfx_v8_0_update_medium_grain_clock_gating(adev, enable);
  5283. }
  5284. return 0;
  5285. }
  5286. static int gfx_v8_0_tonga_update_gfx_clock_gating(struct amdgpu_device *adev,
  5287. enum amd_clockgating_state state)
  5288. {
  5289. uint32_t msg_id, pp_state = 0;
  5290. uint32_t pp_support_state = 0;
  5291. void *pp_handle = adev->powerplay.pp_handle;
  5292. if (adev->cg_flags & (AMD_CG_SUPPORT_GFX_CGCG | AMD_CG_SUPPORT_GFX_CGLS)) {
  5293. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGLS) {
  5294. pp_support_state = PP_STATE_SUPPORT_LS;
  5295. pp_state = PP_STATE_LS;
  5296. }
  5297. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGCG) {
  5298. pp_support_state |= PP_STATE_SUPPORT_CG;
  5299. pp_state |= PP_STATE_CG;
  5300. }
  5301. if (state == AMD_CG_STATE_UNGATE)
  5302. pp_state = 0;
  5303. msg_id = PP_CG_MSG_ID(PP_GROUP_GFX,
  5304. PP_BLOCK_GFX_CG,
  5305. pp_support_state,
  5306. pp_state);
  5307. amd_set_clockgating_by_smu(pp_handle, msg_id);
  5308. }
  5309. if (adev->cg_flags & (AMD_CG_SUPPORT_GFX_MGCG | AMD_CG_SUPPORT_GFX_MGLS)) {
  5310. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGLS) {
  5311. pp_support_state = PP_STATE_SUPPORT_LS;
  5312. pp_state = PP_STATE_LS;
  5313. }
  5314. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGCG) {
  5315. pp_support_state |= PP_STATE_SUPPORT_CG;
  5316. pp_state |= PP_STATE_CG;
  5317. }
  5318. if (state == AMD_CG_STATE_UNGATE)
  5319. pp_state = 0;
  5320. msg_id = PP_CG_MSG_ID(PP_GROUP_GFX,
  5321. PP_BLOCK_GFX_MG,
  5322. pp_support_state,
  5323. pp_state);
  5324. amd_set_clockgating_by_smu(pp_handle, msg_id);
  5325. }
  5326. return 0;
  5327. }
  5328. static int gfx_v8_0_polaris_update_gfx_clock_gating(struct amdgpu_device *adev,
  5329. enum amd_clockgating_state state)
  5330. {
  5331. uint32_t msg_id, pp_state = 0;
  5332. uint32_t pp_support_state = 0;
  5333. void *pp_handle = adev->powerplay.pp_handle;
  5334. if (adev->cg_flags & (AMD_CG_SUPPORT_GFX_CGCG | AMD_CG_SUPPORT_GFX_CGLS)) {
  5335. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGLS) {
  5336. pp_support_state = PP_STATE_SUPPORT_LS;
  5337. pp_state = PP_STATE_LS;
  5338. }
  5339. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGCG) {
  5340. pp_support_state |= PP_STATE_SUPPORT_CG;
  5341. pp_state |= PP_STATE_CG;
  5342. }
  5343. if (state == AMD_CG_STATE_UNGATE)
  5344. pp_state = 0;
  5345. msg_id = PP_CG_MSG_ID(PP_GROUP_GFX,
  5346. PP_BLOCK_GFX_CG,
  5347. pp_support_state,
  5348. pp_state);
  5349. amd_set_clockgating_by_smu(pp_handle, msg_id);
  5350. }
  5351. if (adev->cg_flags & (AMD_CG_SUPPORT_GFX_3D_CGCG | AMD_CG_SUPPORT_GFX_3D_CGLS)) {
  5352. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_3D_CGLS) {
  5353. pp_support_state = PP_STATE_SUPPORT_LS;
  5354. pp_state = PP_STATE_LS;
  5355. }
  5356. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_3D_CGCG) {
  5357. pp_support_state |= PP_STATE_SUPPORT_CG;
  5358. pp_state |= PP_STATE_CG;
  5359. }
  5360. if (state == AMD_CG_STATE_UNGATE)
  5361. pp_state = 0;
  5362. msg_id = PP_CG_MSG_ID(PP_GROUP_GFX,
  5363. PP_BLOCK_GFX_3D,
  5364. pp_support_state,
  5365. pp_state);
  5366. amd_set_clockgating_by_smu(pp_handle, msg_id);
  5367. }
  5368. if (adev->cg_flags & (AMD_CG_SUPPORT_GFX_MGCG | AMD_CG_SUPPORT_GFX_MGLS)) {
  5369. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGLS) {
  5370. pp_support_state = PP_STATE_SUPPORT_LS;
  5371. pp_state = PP_STATE_LS;
  5372. }
  5373. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGCG) {
  5374. pp_support_state |= PP_STATE_SUPPORT_CG;
  5375. pp_state |= PP_STATE_CG;
  5376. }
  5377. if (state == AMD_CG_STATE_UNGATE)
  5378. pp_state = 0;
  5379. msg_id = PP_CG_MSG_ID(PP_GROUP_GFX,
  5380. PP_BLOCK_GFX_MG,
  5381. pp_support_state,
  5382. pp_state);
  5383. amd_set_clockgating_by_smu(pp_handle, msg_id);
  5384. }
  5385. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_RLC_LS) {
  5386. pp_support_state = PP_STATE_SUPPORT_LS;
  5387. if (state == AMD_CG_STATE_UNGATE)
  5388. pp_state = 0;
  5389. else
  5390. pp_state = PP_STATE_LS;
  5391. msg_id = PP_CG_MSG_ID(PP_GROUP_GFX,
  5392. PP_BLOCK_GFX_RLC,
  5393. pp_support_state,
  5394. pp_state);
  5395. amd_set_clockgating_by_smu(pp_handle, msg_id);
  5396. }
  5397. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CP_LS) {
  5398. pp_support_state = PP_STATE_SUPPORT_LS;
  5399. if (state == AMD_CG_STATE_UNGATE)
  5400. pp_state = 0;
  5401. else
  5402. pp_state = PP_STATE_LS;
  5403. msg_id = PP_CG_MSG_ID(PP_GROUP_GFX,
  5404. PP_BLOCK_GFX_CP,
  5405. pp_support_state,
  5406. pp_state);
  5407. amd_set_clockgating_by_smu(pp_handle, msg_id);
  5408. }
  5409. return 0;
  5410. }
  5411. static int gfx_v8_0_set_clockgating_state(void *handle,
  5412. enum amd_clockgating_state state)
  5413. {
  5414. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  5415. if (amdgpu_sriov_vf(adev))
  5416. return 0;
  5417. switch (adev->asic_type) {
  5418. case CHIP_FIJI:
  5419. case CHIP_CARRIZO:
  5420. case CHIP_STONEY:
  5421. gfx_v8_0_update_gfx_clock_gating(adev,
  5422. state == AMD_CG_STATE_GATE);
  5423. break;
  5424. case CHIP_TONGA:
  5425. gfx_v8_0_tonga_update_gfx_clock_gating(adev, state);
  5426. break;
  5427. case CHIP_POLARIS10:
  5428. case CHIP_POLARIS11:
  5429. case CHIP_POLARIS12:
  5430. gfx_v8_0_polaris_update_gfx_clock_gating(adev, state);
  5431. break;
  5432. default:
  5433. break;
  5434. }
  5435. return 0;
  5436. }
  5437. static u64 gfx_v8_0_ring_get_rptr(struct amdgpu_ring *ring)
  5438. {
  5439. return ring->adev->wb.wb[ring->rptr_offs];
  5440. }
  5441. static u64 gfx_v8_0_ring_get_wptr_gfx(struct amdgpu_ring *ring)
  5442. {
  5443. struct amdgpu_device *adev = ring->adev;
  5444. if (ring->use_doorbell)
  5445. /* XXX check if swapping is necessary on BE */
  5446. return ring->adev->wb.wb[ring->wptr_offs];
  5447. else
  5448. return RREG32(mmCP_RB0_WPTR);
  5449. }
  5450. static void gfx_v8_0_ring_set_wptr_gfx(struct amdgpu_ring *ring)
  5451. {
  5452. struct amdgpu_device *adev = ring->adev;
  5453. if (ring->use_doorbell) {
  5454. /* XXX check if swapping is necessary on BE */
  5455. adev->wb.wb[ring->wptr_offs] = lower_32_bits(ring->wptr);
  5456. WDOORBELL32(ring->doorbell_index, lower_32_bits(ring->wptr));
  5457. } else {
  5458. WREG32(mmCP_RB0_WPTR, lower_32_bits(ring->wptr));
  5459. (void)RREG32(mmCP_RB0_WPTR);
  5460. }
  5461. }
  5462. static void gfx_v8_0_ring_emit_hdp_flush(struct amdgpu_ring *ring)
  5463. {
  5464. u32 ref_and_mask, reg_mem_engine;
  5465. if ((ring->funcs->type == AMDGPU_RING_TYPE_COMPUTE) ||
  5466. (ring->funcs->type == AMDGPU_RING_TYPE_KIQ)) {
  5467. switch (ring->me) {
  5468. case 1:
  5469. ref_and_mask = GPU_HDP_FLUSH_DONE__CP2_MASK << ring->pipe;
  5470. break;
  5471. case 2:
  5472. ref_and_mask = GPU_HDP_FLUSH_DONE__CP6_MASK << ring->pipe;
  5473. break;
  5474. default:
  5475. return;
  5476. }
  5477. reg_mem_engine = 0;
  5478. } else {
  5479. ref_and_mask = GPU_HDP_FLUSH_DONE__CP0_MASK;
  5480. reg_mem_engine = WAIT_REG_MEM_ENGINE(1); /* pfp */
  5481. }
  5482. amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  5483. amdgpu_ring_write(ring, (WAIT_REG_MEM_OPERATION(1) | /* write, wait, write */
  5484. WAIT_REG_MEM_FUNCTION(3) | /* == */
  5485. reg_mem_engine));
  5486. amdgpu_ring_write(ring, mmGPU_HDP_FLUSH_REQ);
  5487. amdgpu_ring_write(ring, mmGPU_HDP_FLUSH_DONE);
  5488. amdgpu_ring_write(ring, ref_and_mask);
  5489. amdgpu_ring_write(ring, ref_and_mask);
  5490. amdgpu_ring_write(ring, 0x20); /* poll interval */
  5491. }
  5492. static void gfx_v8_0_ring_emit_vgt_flush(struct amdgpu_ring *ring)
  5493. {
  5494. amdgpu_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE, 0));
  5495. amdgpu_ring_write(ring, EVENT_TYPE(VS_PARTIAL_FLUSH) |
  5496. EVENT_INDEX(4));
  5497. amdgpu_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE, 0));
  5498. amdgpu_ring_write(ring, EVENT_TYPE(VGT_FLUSH) |
  5499. EVENT_INDEX(0));
  5500. }
  5501. static void gfx_v8_0_ring_emit_hdp_invalidate(struct amdgpu_ring *ring)
  5502. {
  5503. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5504. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  5505. WRITE_DATA_DST_SEL(0) |
  5506. WR_CONFIRM));
  5507. amdgpu_ring_write(ring, mmHDP_DEBUG0);
  5508. amdgpu_ring_write(ring, 0);
  5509. amdgpu_ring_write(ring, 1);
  5510. }
  5511. static void gfx_v8_0_ring_emit_ib_gfx(struct amdgpu_ring *ring,
  5512. struct amdgpu_ib *ib,
  5513. unsigned vm_id, bool ctx_switch)
  5514. {
  5515. u32 header, control = 0;
  5516. if (ib->flags & AMDGPU_IB_FLAG_CE)
  5517. header = PACKET3(PACKET3_INDIRECT_BUFFER_CONST, 2);
  5518. else
  5519. header = PACKET3(PACKET3_INDIRECT_BUFFER, 2);
  5520. control |= ib->length_dw | (vm_id << 24);
  5521. if (amdgpu_sriov_vf(ring->adev) && (ib->flags & AMDGPU_IB_FLAG_PREEMPT)) {
  5522. control |= INDIRECT_BUFFER_PRE_ENB(1);
  5523. if (!(ib->flags & AMDGPU_IB_FLAG_CE))
  5524. gfx_v8_0_ring_emit_de_meta(ring);
  5525. }
  5526. amdgpu_ring_write(ring, header);
  5527. amdgpu_ring_write(ring,
  5528. #ifdef __BIG_ENDIAN
  5529. (2 << 0) |
  5530. #endif
  5531. (ib->gpu_addr & 0xFFFFFFFC));
  5532. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFFFF);
  5533. amdgpu_ring_write(ring, control);
  5534. }
  5535. static void gfx_v8_0_ring_emit_ib_compute(struct amdgpu_ring *ring,
  5536. struct amdgpu_ib *ib,
  5537. unsigned vm_id, bool ctx_switch)
  5538. {
  5539. u32 control = INDIRECT_BUFFER_VALID | ib->length_dw | (vm_id << 24);
  5540. amdgpu_ring_write(ring, PACKET3(PACKET3_INDIRECT_BUFFER, 2));
  5541. amdgpu_ring_write(ring,
  5542. #ifdef __BIG_ENDIAN
  5543. (2 << 0) |
  5544. #endif
  5545. (ib->gpu_addr & 0xFFFFFFFC));
  5546. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFFFF);
  5547. amdgpu_ring_write(ring, control);
  5548. }
  5549. static void gfx_v8_0_ring_emit_fence_gfx(struct amdgpu_ring *ring, u64 addr,
  5550. u64 seq, unsigned flags)
  5551. {
  5552. bool write64bit = flags & AMDGPU_FENCE_FLAG_64BIT;
  5553. bool int_sel = flags & AMDGPU_FENCE_FLAG_INT;
  5554. /* EVENT_WRITE_EOP - flush caches, send int */
  5555. amdgpu_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE_EOP, 4));
  5556. amdgpu_ring_write(ring, (EOP_TCL1_ACTION_EN |
  5557. EOP_TC_ACTION_EN |
  5558. EOP_TC_WB_ACTION_EN |
  5559. EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) |
  5560. EVENT_INDEX(5)));
  5561. amdgpu_ring_write(ring, addr & 0xfffffffc);
  5562. amdgpu_ring_write(ring, (upper_32_bits(addr) & 0xffff) |
  5563. DATA_SEL(write64bit ? 2 : 1) | INT_SEL(int_sel ? 2 : 0));
  5564. amdgpu_ring_write(ring, lower_32_bits(seq));
  5565. amdgpu_ring_write(ring, upper_32_bits(seq));
  5566. }
  5567. static void gfx_v8_0_ring_emit_pipeline_sync(struct amdgpu_ring *ring)
  5568. {
  5569. int usepfp = (ring->funcs->type == AMDGPU_RING_TYPE_GFX);
  5570. uint32_t seq = ring->fence_drv.sync_seq;
  5571. uint64_t addr = ring->fence_drv.gpu_addr;
  5572. amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  5573. amdgpu_ring_write(ring, (WAIT_REG_MEM_MEM_SPACE(1) | /* memory */
  5574. WAIT_REG_MEM_FUNCTION(3) | /* equal */
  5575. WAIT_REG_MEM_ENGINE(usepfp))); /* pfp or me */
  5576. amdgpu_ring_write(ring, addr & 0xfffffffc);
  5577. amdgpu_ring_write(ring, upper_32_bits(addr) & 0xffffffff);
  5578. amdgpu_ring_write(ring, seq);
  5579. amdgpu_ring_write(ring, 0xffffffff);
  5580. amdgpu_ring_write(ring, 4); /* poll interval */
  5581. }
  5582. static void gfx_v8_0_ring_emit_vm_flush(struct amdgpu_ring *ring,
  5583. unsigned vm_id, uint64_t pd_addr)
  5584. {
  5585. int usepfp = (ring->funcs->type == AMDGPU_RING_TYPE_GFX);
  5586. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5587. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(usepfp) |
  5588. WRITE_DATA_DST_SEL(0)) |
  5589. WR_CONFIRM);
  5590. if (vm_id < 8) {
  5591. amdgpu_ring_write(ring,
  5592. (mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR + vm_id));
  5593. } else {
  5594. amdgpu_ring_write(ring,
  5595. (mmVM_CONTEXT8_PAGE_TABLE_BASE_ADDR + vm_id - 8));
  5596. }
  5597. amdgpu_ring_write(ring, 0);
  5598. amdgpu_ring_write(ring, pd_addr >> 12);
  5599. /* bits 0-15 are the VM contexts0-15 */
  5600. /* invalidate the cache */
  5601. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5602. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  5603. WRITE_DATA_DST_SEL(0)));
  5604. amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST);
  5605. amdgpu_ring_write(ring, 0);
  5606. amdgpu_ring_write(ring, 1 << vm_id);
  5607. /* wait for the invalidate to complete */
  5608. amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  5609. amdgpu_ring_write(ring, (WAIT_REG_MEM_OPERATION(0) | /* wait */
  5610. WAIT_REG_MEM_FUNCTION(0) | /* always */
  5611. WAIT_REG_MEM_ENGINE(0))); /* me */
  5612. amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST);
  5613. amdgpu_ring_write(ring, 0);
  5614. amdgpu_ring_write(ring, 0); /* ref */
  5615. amdgpu_ring_write(ring, 0); /* mask */
  5616. amdgpu_ring_write(ring, 0x20); /* poll interval */
  5617. /* compute doesn't have PFP */
  5618. if (usepfp) {
  5619. /* sync PFP to ME, otherwise we might get invalid PFP reads */
  5620. amdgpu_ring_write(ring, PACKET3(PACKET3_PFP_SYNC_ME, 0));
  5621. amdgpu_ring_write(ring, 0x0);
  5622. }
  5623. }
  5624. static u64 gfx_v8_0_ring_get_wptr_compute(struct amdgpu_ring *ring)
  5625. {
  5626. return ring->adev->wb.wb[ring->wptr_offs];
  5627. }
  5628. static void gfx_v8_0_ring_set_wptr_compute(struct amdgpu_ring *ring)
  5629. {
  5630. struct amdgpu_device *adev = ring->adev;
  5631. /* XXX check if swapping is necessary on BE */
  5632. adev->wb.wb[ring->wptr_offs] = lower_32_bits(ring->wptr);
  5633. WDOORBELL32(ring->doorbell_index, lower_32_bits(ring->wptr));
  5634. }
  5635. static void gfx_v8_0_ring_emit_fence_compute(struct amdgpu_ring *ring,
  5636. u64 addr, u64 seq,
  5637. unsigned flags)
  5638. {
  5639. bool write64bit = flags & AMDGPU_FENCE_FLAG_64BIT;
  5640. bool int_sel = flags & AMDGPU_FENCE_FLAG_INT;
  5641. /* RELEASE_MEM - flush caches, send int */
  5642. amdgpu_ring_write(ring, PACKET3(PACKET3_RELEASE_MEM, 5));
  5643. amdgpu_ring_write(ring, (EOP_TCL1_ACTION_EN |
  5644. EOP_TC_ACTION_EN |
  5645. EOP_TC_WB_ACTION_EN |
  5646. EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) |
  5647. EVENT_INDEX(5)));
  5648. amdgpu_ring_write(ring, DATA_SEL(write64bit ? 2 : 1) | INT_SEL(int_sel ? 2 : 0));
  5649. amdgpu_ring_write(ring, addr & 0xfffffffc);
  5650. amdgpu_ring_write(ring, upper_32_bits(addr));
  5651. amdgpu_ring_write(ring, lower_32_bits(seq));
  5652. amdgpu_ring_write(ring, upper_32_bits(seq));
  5653. }
  5654. static void gfx_v8_0_ring_emit_fence_kiq(struct amdgpu_ring *ring, u64 addr,
  5655. u64 seq, unsigned int flags)
  5656. {
  5657. /* we only allocate 32bit for each seq wb address */
  5658. BUG_ON(flags & AMDGPU_FENCE_FLAG_64BIT);
  5659. /* write fence seq to the "addr" */
  5660. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5661. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  5662. WRITE_DATA_DST_SEL(5) | WR_CONFIRM));
  5663. amdgpu_ring_write(ring, lower_32_bits(addr));
  5664. amdgpu_ring_write(ring, upper_32_bits(addr));
  5665. amdgpu_ring_write(ring, lower_32_bits(seq));
  5666. if (flags & AMDGPU_FENCE_FLAG_INT) {
  5667. /* set register to trigger INT */
  5668. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5669. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  5670. WRITE_DATA_DST_SEL(0) | WR_CONFIRM));
  5671. amdgpu_ring_write(ring, mmCPC_INT_STATUS);
  5672. amdgpu_ring_write(ring, 0);
  5673. amdgpu_ring_write(ring, 0x20000000); /* src_id is 178 */
  5674. }
  5675. }
  5676. static void gfx_v8_ring_emit_sb(struct amdgpu_ring *ring)
  5677. {
  5678. amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  5679. amdgpu_ring_write(ring, 0);
  5680. }
  5681. static void gfx_v8_ring_emit_cntxcntl(struct amdgpu_ring *ring, uint32_t flags)
  5682. {
  5683. uint32_t dw2 = 0;
  5684. if (amdgpu_sriov_vf(ring->adev))
  5685. gfx_v8_0_ring_emit_ce_meta(ring);
  5686. dw2 |= 0x80000000; /* set load_enable otherwise this package is just NOPs */
  5687. if (flags & AMDGPU_HAVE_CTX_SWITCH) {
  5688. gfx_v8_0_ring_emit_vgt_flush(ring);
  5689. /* set load_global_config & load_global_uconfig */
  5690. dw2 |= 0x8001;
  5691. /* set load_cs_sh_regs */
  5692. dw2 |= 0x01000000;
  5693. /* set load_per_context_state & load_gfx_sh_regs for GFX */
  5694. dw2 |= 0x10002;
  5695. /* set load_ce_ram if preamble presented */
  5696. if (AMDGPU_PREAMBLE_IB_PRESENT & flags)
  5697. dw2 |= 0x10000000;
  5698. } else {
  5699. /* still load_ce_ram if this is the first time preamble presented
  5700. * although there is no context switch happens.
  5701. */
  5702. if (AMDGPU_PREAMBLE_IB_PRESENT_FIRST & flags)
  5703. dw2 |= 0x10000000;
  5704. }
  5705. amdgpu_ring_write(ring, PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  5706. amdgpu_ring_write(ring, dw2);
  5707. amdgpu_ring_write(ring, 0);
  5708. }
  5709. static unsigned gfx_v8_0_ring_emit_init_cond_exec(struct amdgpu_ring *ring)
  5710. {
  5711. unsigned ret;
  5712. amdgpu_ring_write(ring, PACKET3(PACKET3_COND_EXEC, 3));
  5713. amdgpu_ring_write(ring, lower_32_bits(ring->cond_exe_gpu_addr));
  5714. amdgpu_ring_write(ring, upper_32_bits(ring->cond_exe_gpu_addr));
  5715. amdgpu_ring_write(ring, 0); /* discard following DWs if *cond_exec_gpu_addr==0 */
  5716. ret = ring->wptr & ring->buf_mask;
  5717. amdgpu_ring_write(ring, 0x55aa55aa); /* patch dummy value later */
  5718. return ret;
  5719. }
  5720. static void gfx_v8_0_ring_emit_patch_cond_exec(struct amdgpu_ring *ring, unsigned offset)
  5721. {
  5722. unsigned cur;
  5723. BUG_ON(offset > ring->buf_mask);
  5724. BUG_ON(ring->ring[offset] != 0x55aa55aa);
  5725. cur = (ring->wptr & ring->buf_mask) - 1;
  5726. if (likely(cur > offset))
  5727. ring->ring[offset] = cur - offset;
  5728. else
  5729. ring->ring[offset] = (ring->ring_size >> 2) - offset + cur;
  5730. }
  5731. static void gfx_v8_0_ring_emit_rreg(struct amdgpu_ring *ring, uint32_t reg)
  5732. {
  5733. struct amdgpu_device *adev = ring->adev;
  5734. amdgpu_ring_write(ring, PACKET3(PACKET3_COPY_DATA, 4));
  5735. amdgpu_ring_write(ring, 0 | /* src: register*/
  5736. (5 << 8) | /* dst: memory */
  5737. (1 << 20)); /* write confirm */
  5738. amdgpu_ring_write(ring, reg);
  5739. amdgpu_ring_write(ring, 0);
  5740. amdgpu_ring_write(ring, lower_32_bits(adev->wb.gpu_addr +
  5741. adev->virt.reg_val_offs * 4));
  5742. amdgpu_ring_write(ring, upper_32_bits(adev->wb.gpu_addr +
  5743. adev->virt.reg_val_offs * 4));
  5744. }
  5745. static void gfx_v8_0_ring_emit_wreg(struct amdgpu_ring *ring, uint32_t reg,
  5746. uint32_t val)
  5747. {
  5748. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5749. amdgpu_ring_write(ring, (1 << 16)); /* no inc addr */
  5750. amdgpu_ring_write(ring, reg);
  5751. amdgpu_ring_write(ring, 0);
  5752. amdgpu_ring_write(ring, val);
  5753. }
  5754. static void gfx_v8_0_set_gfx_eop_interrupt_state(struct amdgpu_device *adev,
  5755. enum amdgpu_interrupt_state state)
  5756. {
  5757. WREG32_FIELD(CP_INT_CNTL_RING0, TIME_STAMP_INT_ENABLE,
  5758. state == AMDGPU_IRQ_STATE_DISABLE ? 0 : 1);
  5759. }
  5760. static void gfx_v8_0_set_compute_eop_interrupt_state(struct amdgpu_device *adev,
  5761. int me, int pipe,
  5762. enum amdgpu_interrupt_state state)
  5763. {
  5764. u32 mec_int_cntl, mec_int_cntl_reg;
  5765. /*
  5766. * amdgpu controls only the first MEC. That's why this function only
  5767. * handles the setting of interrupts for this specific MEC. All other
  5768. * pipes' interrupts are set by amdkfd.
  5769. */
  5770. if (me == 1) {
  5771. switch (pipe) {
  5772. case 0:
  5773. mec_int_cntl_reg = mmCP_ME1_PIPE0_INT_CNTL;
  5774. break;
  5775. case 1:
  5776. mec_int_cntl_reg = mmCP_ME1_PIPE1_INT_CNTL;
  5777. break;
  5778. case 2:
  5779. mec_int_cntl_reg = mmCP_ME1_PIPE2_INT_CNTL;
  5780. break;
  5781. case 3:
  5782. mec_int_cntl_reg = mmCP_ME1_PIPE3_INT_CNTL;
  5783. break;
  5784. default:
  5785. DRM_DEBUG("invalid pipe %d\n", pipe);
  5786. return;
  5787. }
  5788. } else {
  5789. DRM_DEBUG("invalid me %d\n", me);
  5790. return;
  5791. }
  5792. switch (state) {
  5793. case AMDGPU_IRQ_STATE_DISABLE:
  5794. mec_int_cntl = RREG32(mec_int_cntl_reg);
  5795. mec_int_cntl &= ~CP_INT_CNTL_RING0__TIME_STAMP_INT_ENABLE_MASK;
  5796. WREG32(mec_int_cntl_reg, mec_int_cntl);
  5797. break;
  5798. case AMDGPU_IRQ_STATE_ENABLE:
  5799. mec_int_cntl = RREG32(mec_int_cntl_reg);
  5800. mec_int_cntl |= CP_INT_CNTL_RING0__TIME_STAMP_INT_ENABLE_MASK;
  5801. WREG32(mec_int_cntl_reg, mec_int_cntl);
  5802. break;
  5803. default:
  5804. break;
  5805. }
  5806. }
  5807. static int gfx_v8_0_set_priv_reg_fault_state(struct amdgpu_device *adev,
  5808. struct amdgpu_irq_src *source,
  5809. unsigned type,
  5810. enum amdgpu_interrupt_state state)
  5811. {
  5812. WREG32_FIELD(CP_INT_CNTL_RING0, PRIV_REG_INT_ENABLE,
  5813. state == AMDGPU_IRQ_STATE_DISABLE ? 0 : 1);
  5814. return 0;
  5815. }
  5816. static int gfx_v8_0_set_priv_inst_fault_state(struct amdgpu_device *adev,
  5817. struct amdgpu_irq_src *source,
  5818. unsigned type,
  5819. enum amdgpu_interrupt_state state)
  5820. {
  5821. WREG32_FIELD(CP_INT_CNTL_RING0, PRIV_INSTR_INT_ENABLE,
  5822. state == AMDGPU_IRQ_STATE_DISABLE ? 0 : 1);
  5823. return 0;
  5824. }
  5825. static int gfx_v8_0_set_eop_interrupt_state(struct amdgpu_device *adev,
  5826. struct amdgpu_irq_src *src,
  5827. unsigned type,
  5828. enum amdgpu_interrupt_state state)
  5829. {
  5830. switch (type) {
  5831. case AMDGPU_CP_IRQ_GFX_EOP:
  5832. gfx_v8_0_set_gfx_eop_interrupt_state(adev, state);
  5833. break;
  5834. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP:
  5835. gfx_v8_0_set_compute_eop_interrupt_state(adev, 1, 0, state);
  5836. break;
  5837. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE1_EOP:
  5838. gfx_v8_0_set_compute_eop_interrupt_state(adev, 1, 1, state);
  5839. break;
  5840. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE2_EOP:
  5841. gfx_v8_0_set_compute_eop_interrupt_state(adev, 1, 2, state);
  5842. break;
  5843. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE3_EOP:
  5844. gfx_v8_0_set_compute_eop_interrupt_state(adev, 1, 3, state);
  5845. break;
  5846. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE0_EOP:
  5847. gfx_v8_0_set_compute_eop_interrupt_state(adev, 2, 0, state);
  5848. break;
  5849. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE1_EOP:
  5850. gfx_v8_0_set_compute_eop_interrupt_state(adev, 2, 1, state);
  5851. break;
  5852. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE2_EOP:
  5853. gfx_v8_0_set_compute_eop_interrupt_state(adev, 2, 2, state);
  5854. break;
  5855. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE3_EOP:
  5856. gfx_v8_0_set_compute_eop_interrupt_state(adev, 2, 3, state);
  5857. break;
  5858. default:
  5859. break;
  5860. }
  5861. return 0;
  5862. }
  5863. static int gfx_v8_0_eop_irq(struct amdgpu_device *adev,
  5864. struct amdgpu_irq_src *source,
  5865. struct amdgpu_iv_entry *entry)
  5866. {
  5867. int i;
  5868. u8 me_id, pipe_id, queue_id;
  5869. struct amdgpu_ring *ring;
  5870. DRM_DEBUG("IH: CP EOP\n");
  5871. me_id = (entry->ring_id & 0x0c) >> 2;
  5872. pipe_id = (entry->ring_id & 0x03) >> 0;
  5873. queue_id = (entry->ring_id & 0x70) >> 4;
  5874. switch (me_id) {
  5875. case 0:
  5876. amdgpu_fence_process(&adev->gfx.gfx_ring[0]);
  5877. break;
  5878. case 1:
  5879. case 2:
  5880. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  5881. ring = &adev->gfx.compute_ring[i];
  5882. /* Per-queue interrupt is supported for MEC starting from VI.
  5883. * The interrupt can only be enabled/disabled per pipe instead of per queue.
  5884. */
  5885. if ((ring->me == me_id) && (ring->pipe == pipe_id) && (ring->queue == queue_id))
  5886. amdgpu_fence_process(ring);
  5887. }
  5888. break;
  5889. }
  5890. return 0;
  5891. }
  5892. static int gfx_v8_0_priv_reg_irq(struct amdgpu_device *adev,
  5893. struct amdgpu_irq_src *source,
  5894. struct amdgpu_iv_entry *entry)
  5895. {
  5896. DRM_ERROR("Illegal register access in command stream\n");
  5897. schedule_work(&adev->reset_work);
  5898. return 0;
  5899. }
  5900. static int gfx_v8_0_priv_inst_irq(struct amdgpu_device *adev,
  5901. struct amdgpu_irq_src *source,
  5902. struct amdgpu_iv_entry *entry)
  5903. {
  5904. DRM_ERROR("Illegal instruction in command stream\n");
  5905. schedule_work(&adev->reset_work);
  5906. return 0;
  5907. }
  5908. static int gfx_v8_0_kiq_set_interrupt_state(struct amdgpu_device *adev,
  5909. struct amdgpu_irq_src *src,
  5910. unsigned int type,
  5911. enum amdgpu_interrupt_state state)
  5912. {
  5913. struct amdgpu_ring *ring = &(adev->gfx.kiq.ring);
  5914. switch (type) {
  5915. case AMDGPU_CP_KIQ_IRQ_DRIVER0:
  5916. WREG32_FIELD(CPC_INT_CNTL, GENERIC2_INT_ENABLE,
  5917. state == AMDGPU_IRQ_STATE_DISABLE ? 0 : 1);
  5918. if (ring->me == 1)
  5919. WREG32_FIELD_OFFSET(CP_ME1_PIPE0_INT_CNTL,
  5920. ring->pipe,
  5921. GENERIC2_INT_ENABLE,
  5922. state == AMDGPU_IRQ_STATE_DISABLE ? 0 : 1);
  5923. else
  5924. WREG32_FIELD_OFFSET(CP_ME2_PIPE0_INT_CNTL,
  5925. ring->pipe,
  5926. GENERIC2_INT_ENABLE,
  5927. state == AMDGPU_IRQ_STATE_DISABLE ? 0 : 1);
  5928. break;
  5929. default:
  5930. BUG(); /* kiq only support GENERIC2_INT now */
  5931. break;
  5932. }
  5933. return 0;
  5934. }
  5935. static int gfx_v8_0_kiq_irq(struct amdgpu_device *adev,
  5936. struct amdgpu_irq_src *source,
  5937. struct amdgpu_iv_entry *entry)
  5938. {
  5939. u8 me_id, pipe_id, queue_id;
  5940. struct amdgpu_ring *ring = &(adev->gfx.kiq.ring);
  5941. me_id = (entry->ring_id & 0x0c) >> 2;
  5942. pipe_id = (entry->ring_id & 0x03) >> 0;
  5943. queue_id = (entry->ring_id & 0x70) >> 4;
  5944. DRM_DEBUG("IH: CPC GENERIC2_INT, me:%d, pipe:%d, queue:%d\n",
  5945. me_id, pipe_id, queue_id);
  5946. amdgpu_fence_process(ring);
  5947. return 0;
  5948. }
  5949. static const struct amd_ip_funcs gfx_v8_0_ip_funcs = {
  5950. .name = "gfx_v8_0",
  5951. .early_init = gfx_v8_0_early_init,
  5952. .late_init = gfx_v8_0_late_init,
  5953. .sw_init = gfx_v8_0_sw_init,
  5954. .sw_fini = gfx_v8_0_sw_fini,
  5955. .hw_init = gfx_v8_0_hw_init,
  5956. .hw_fini = gfx_v8_0_hw_fini,
  5957. .suspend = gfx_v8_0_suspend,
  5958. .resume = gfx_v8_0_resume,
  5959. .is_idle = gfx_v8_0_is_idle,
  5960. .wait_for_idle = gfx_v8_0_wait_for_idle,
  5961. .check_soft_reset = gfx_v8_0_check_soft_reset,
  5962. .pre_soft_reset = gfx_v8_0_pre_soft_reset,
  5963. .soft_reset = gfx_v8_0_soft_reset,
  5964. .post_soft_reset = gfx_v8_0_post_soft_reset,
  5965. .set_clockgating_state = gfx_v8_0_set_clockgating_state,
  5966. .set_powergating_state = gfx_v8_0_set_powergating_state,
  5967. .get_clockgating_state = gfx_v8_0_get_clockgating_state,
  5968. };
  5969. static const struct amdgpu_ring_funcs gfx_v8_0_ring_funcs_gfx = {
  5970. .type = AMDGPU_RING_TYPE_GFX,
  5971. .align_mask = 0xff,
  5972. .nop = PACKET3(PACKET3_NOP, 0x3FFF),
  5973. .support_64bit_ptrs = false,
  5974. .get_rptr = gfx_v8_0_ring_get_rptr,
  5975. .get_wptr = gfx_v8_0_ring_get_wptr_gfx,
  5976. .set_wptr = gfx_v8_0_ring_set_wptr_gfx,
  5977. .emit_frame_size = /* maximum 215dw if count 16 IBs in */
  5978. 5 + /* COND_EXEC */
  5979. 7 + /* PIPELINE_SYNC */
  5980. 19 + /* VM_FLUSH */
  5981. 8 + /* FENCE for VM_FLUSH */
  5982. 20 + /* GDS switch */
  5983. 4 + /* double SWITCH_BUFFER,
  5984. the first COND_EXEC jump to the place just
  5985. prior to this double SWITCH_BUFFER */
  5986. 5 + /* COND_EXEC */
  5987. 7 + /* HDP_flush */
  5988. 4 + /* VGT_flush */
  5989. 14 + /* CE_META */
  5990. 31 + /* DE_META */
  5991. 3 + /* CNTX_CTRL */
  5992. 5 + /* HDP_INVL */
  5993. 8 + 8 + /* FENCE x2 */
  5994. 2, /* SWITCH_BUFFER */
  5995. .emit_ib_size = 4, /* gfx_v8_0_ring_emit_ib_gfx */
  5996. .emit_ib = gfx_v8_0_ring_emit_ib_gfx,
  5997. .emit_fence = gfx_v8_0_ring_emit_fence_gfx,
  5998. .emit_pipeline_sync = gfx_v8_0_ring_emit_pipeline_sync,
  5999. .emit_vm_flush = gfx_v8_0_ring_emit_vm_flush,
  6000. .emit_gds_switch = gfx_v8_0_ring_emit_gds_switch,
  6001. .emit_hdp_flush = gfx_v8_0_ring_emit_hdp_flush,
  6002. .emit_hdp_invalidate = gfx_v8_0_ring_emit_hdp_invalidate,
  6003. .test_ring = gfx_v8_0_ring_test_ring,
  6004. .test_ib = gfx_v8_0_ring_test_ib,
  6005. .insert_nop = amdgpu_ring_insert_nop,
  6006. .pad_ib = amdgpu_ring_generic_pad_ib,
  6007. .emit_switch_buffer = gfx_v8_ring_emit_sb,
  6008. .emit_cntxcntl = gfx_v8_ring_emit_cntxcntl,
  6009. .init_cond_exec = gfx_v8_0_ring_emit_init_cond_exec,
  6010. .patch_cond_exec = gfx_v8_0_ring_emit_patch_cond_exec,
  6011. };
  6012. static const struct amdgpu_ring_funcs gfx_v8_0_ring_funcs_compute = {
  6013. .type = AMDGPU_RING_TYPE_COMPUTE,
  6014. .align_mask = 0xff,
  6015. .nop = PACKET3(PACKET3_NOP, 0x3FFF),
  6016. .support_64bit_ptrs = false,
  6017. .get_rptr = gfx_v8_0_ring_get_rptr,
  6018. .get_wptr = gfx_v8_0_ring_get_wptr_compute,
  6019. .set_wptr = gfx_v8_0_ring_set_wptr_compute,
  6020. .emit_frame_size =
  6021. 20 + /* gfx_v8_0_ring_emit_gds_switch */
  6022. 7 + /* gfx_v8_0_ring_emit_hdp_flush */
  6023. 5 + /* gfx_v8_0_ring_emit_hdp_invalidate */
  6024. 7 + /* gfx_v8_0_ring_emit_pipeline_sync */
  6025. 17 + /* gfx_v8_0_ring_emit_vm_flush */
  6026. 7 + 7 + 7, /* gfx_v8_0_ring_emit_fence_compute x3 for user fence, vm fence */
  6027. .emit_ib_size = 4, /* gfx_v8_0_ring_emit_ib_compute */
  6028. .emit_ib = gfx_v8_0_ring_emit_ib_compute,
  6029. .emit_fence = gfx_v8_0_ring_emit_fence_compute,
  6030. .emit_pipeline_sync = gfx_v8_0_ring_emit_pipeline_sync,
  6031. .emit_vm_flush = gfx_v8_0_ring_emit_vm_flush,
  6032. .emit_gds_switch = gfx_v8_0_ring_emit_gds_switch,
  6033. .emit_hdp_flush = gfx_v8_0_ring_emit_hdp_flush,
  6034. .emit_hdp_invalidate = gfx_v8_0_ring_emit_hdp_invalidate,
  6035. .test_ring = gfx_v8_0_ring_test_ring,
  6036. .test_ib = gfx_v8_0_ring_test_ib,
  6037. .insert_nop = amdgpu_ring_insert_nop,
  6038. .pad_ib = amdgpu_ring_generic_pad_ib,
  6039. };
  6040. static const struct amdgpu_ring_funcs gfx_v8_0_ring_funcs_kiq = {
  6041. .type = AMDGPU_RING_TYPE_KIQ,
  6042. .align_mask = 0xff,
  6043. .nop = PACKET3(PACKET3_NOP, 0x3FFF),
  6044. .support_64bit_ptrs = false,
  6045. .get_rptr = gfx_v8_0_ring_get_rptr,
  6046. .get_wptr = gfx_v8_0_ring_get_wptr_compute,
  6047. .set_wptr = gfx_v8_0_ring_set_wptr_compute,
  6048. .emit_frame_size =
  6049. 20 + /* gfx_v8_0_ring_emit_gds_switch */
  6050. 7 + /* gfx_v8_0_ring_emit_hdp_flush */
  6051. 5 + /* gfx_v8_0_ring_emit_hdp_invalidate */
  6052. 7 + /* gfx_v8_0_ring_emit_pipeline_sync */
  6053. 17 + /* gfx_v8_0_ring_emit_vm_flush */
  6054. 7 + 7 + 7, /* gfx_v8_0_ring_emit_fence_kiq x3 for user fence, vm fence */
  6055. .emit_ib_size = 4, /* gfx_v8_0_ring_emit_ib_compute */
  6056. .emit_ib = gfx_v8_0_ring_emit_ib_compute,
  6057. .emit_fence = gfx_v8_0_ring_emit_fence_kiq,
  6058. .test_ring = gfx_v8_0_ring_test_ring,
  6059. .test_ib = gfx_v8_0_ring_test_ib,
  6060. .insert_nop = amdgpu_ring_insert_nop,
  6061. .pad_ib = amdgpu_ring_generic_pad_ib,
  6062. .emit_rreg = gfx_v8_0_ring_emit_rreg,
  6063. .emit_wreg = gfx_v8_0_ring_emit_wreg,
  6064. };
  6065. static void gfx_v8_0_set_ring_funcs(struct amdgpu_device *adev)
  6066. {
  6067. int i;
  6068. adev->gfx.kiq.ring.funcs = &gfx_v8_0_ring_funcs_kiq;
  6069. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  6070. adev->gfx.gfx_ring[i].funcs = &gfx_v8_0_ring_funcs_gfx;
  6071. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  6072. adev->gfx.compute_ring[i].funcs = &gfx_v8_0_ring_funcs_compute;
  6073. }
  6074. static const struct amdgpu_irq_src_funcs gfx_v8_0_eop_irq_funcs = {
  6075. .set = gfx_v8_0_set_eop_interrupt_state,
  6076. .process = gfx_v8_0_eop_irq,
  6077. };
  6078. static const struct amdgpu_irq_src_funcs gfx_v8_0_priv_reg_irq_funcs = {
  6079. .set = gfx_v8_0_set_priv_reg_fault_state,
  6080. .process = gfx_v8_0_priv_reg_irq,
  6081. };
  6082. static const struct amdgpu_irq_src_funcs gfx_v8_0_priv_inst_irq_funcs = {
  6083. .set = gfx_v8_0_set_priv_inst_fault_state,
  6084. .process = gfx_v8_0_priv_inst_irq,
  6085. };
  6086. static const struct amdgpu_irq_src_funcs gfx_v8_0_kiq_irq_funcs = {
  6087. .set = gfx_v8_0_kiq_set_interrupt_state,
  6088. .process = gfx_v8_0_kiq_irq,
  6089. };
  6090. static void gfx_v8_0_set_irq_funcs(struct amdgpu_device *adev)
  6091. {
  6092. adev->gfx.eop_irq.num_types = AMDGPU_CP_IRQ_LAST;
  6093. adev->gfx.eop_irq.funcs = &gfx_v8_0_eop_irq_funcs;
  6094. adev->gfx.priv_reg_irq.num_types = 1;
  6095. adev->gfx.priv_reg_irq.funcs = &gfx_v8_0_priv_reg_irq_funcs;
  6096. adev->gfx.priv_inst_irq.num_types = 1;
  6097. adev->gfx.priv_inst_irq.funcs = &gfx_v8_0_priv_inst_irq_funcs;
  6098. adev->gfx.kiq.irq.num_types = AMDGPU_CP_KIQ_IRQ_LAST;
  6099. adev->gfx.kiq.irq.funcs = &gfx_v8_0_kiq_irq_funcs;
  6100. }
  6101. static void gfx_v8_0_set_rlc_funcs(struct amdgpu_device *adev)
  6102. {
  6103. adev->gfx.rlc.funcs = &iceland_rlc_funcs;
  6104. }
  6105. static void gfx_v8_0_set_gds_init(struct amdgpu_device *adev)
  6106. {
  6107. /* init asci gds info */
  6108. adev->gds.mem.total_size = RREG32(mmGDS_VMID0_SIZE);
  6109. adev->gds.gws.total_size = 64;
  6110. adev->gds.oa.total_size = 16;
  6111. if (adev->gds.mem.total_size == 64 * 1024) {
  6112. adev->gds.mem.gfx_partition_size = 4096;
  6113. adev->gds.mem.cs_partition_size = 4096;
  6114. adev->gds.gws.gfx_partition_size = 4;
  6115. adev->gds.gws.cs_partition_size = 4;
  6116. adev->gds.oa.gfx_partition_size = 4;
  6117. adev->gds.oa.cs_partition_size = 1;
  6118. } else {
  6119. adev->gds.mem.gfx_partition_size = 1024;
  6120. adev->gds.mem.cs_partition_size = 1024;
  6121. adev->gds.gws.gfx_partition_size = 16;
  6122. adev->gds.gws.cs_partition_size = 16;
  6123. adev->gds.oa.gfx_partition_size = 4;
  6124. adev->gds.oa.cs_partition_size = 4;
  6125. }
  6126. }
  6127. static void gfx_v8_0_set_user_cu_inactive_bitmap(struct amdgpu_device *adev,
  6128. u32 bitmap)
  6129. {
  6130. u32 data;
  6131. if (!bitmap)
  6132. return;
  6133. data = bitmap << GC_USER_SHADER_ARRAY_CONFIG__INACTIVE_CUS__SHIFT;
  6134. data &= GC_USER_SHADER_ARRAY_CONFIG__INACTIVE_CUS_MASK;
  6135. WREG32(mmGC_USER_SHADER_ARRAY_CONFIG, data);
  6136. }
  6137. static u32 gfx_v8_0_get_cu_active_bitmap(struct amdgpu_device *adev)
  6138. {
  6139. u32 data, mask;
  6140. data = RREG32(mmCC_GC_SHADER_ARRAY_CONFIG) |
  6141. RREG32(mmGC_USER_SHADER_ARRAY_CONFIG);
  6142. mask = amdgpu_gfx_create_bitmask(adev->gfx.config.max_cu_per_sh);
  6143. return ~REG_GET_FIELD(data, CC_GC_SHADER_ARRAY_CONFIG, INACTIVE_CUS) & mask;
  6144. }
  6145. static void gfx_v8_0_get_cu_info(struct amdgpu_device *adev)
  6146. {
  6147. int i, j, k, counter, active_cu_number = 0;
  6148. u32 mask, bitmap, ao_bitmap, ao_cu_mask = 0;
  6149. struct amdgpu_cu_info *cu_info = &adev->gfx.cu_info;
  6150. unsigned disable_masks[4 * 2];
  6151. u32 ao_cu_num;
  6152. memset(cu_info, 0, sizeof(*cu_info));
  6153. if (adev->flags & AMD_IS_APU)
  6154. ao_cu_num = 2;
  6155. else
  6156. ao_cu_num = adev->gfx.config.max_cu_per_sh;
  6157. amdgpu_gfx_parse_disable_cu(disable_masks, 4, 2);
  6158. mutex_lock(&adev->grbm_idx_mutex);
  6159. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  6160. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  6161. mask = 1;
  6162. ao_bitmap = 0;
  6163. counter = 0;
  6164. gfx_v8_0_select_se_sh(adev, i, j, 0xffffffff);
  6165. if (i < 4 && j < 2)
  6166. gfx_v8_0_set_user_cu_inactive_bitmap(
  6167. adev, disable_masks[i * 2 + j]);
  6168. bitmap = gfx_v8_0_get_cu_active_bitmap(adev);
  6169. cu_info->bitmap[i][j] = bitmap;
  6170. for (k = 0; k < adev->gfx.config.max_cu_per_sh; k ++) {
  6171. if (bitmap & mask) {
  6172. if (counter < ao_cu_num)
  6173. ao_bitmap |= mask;
  6174. counter ++;
  6175. }
  6176. mask <<= 1;
  6177. }
  6178. active_cu_number += counter;
  6179. if (i < 2 && j < 2)
  6180. ao_cu_mask |= (ao_bitmap << (i * 16 + j * 8));
  6181. cu_info->ao_cu_bitmap[i][j] = ao_bitmap;
  6182. }
  6183. }
  6184. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  6185. mutex_unlock(&adev->grbm_idx_mutex);
  6186. cu_info->number = active_cu_number;
  6187. cu_info->ao_cu_mask = ao_cu_mask;
  6188. }
  6189. const struct amdgpu_ip_block_version gfx_v8_0_ip_block =
  6190. {
  6191. .type = AMD_IP_BLOCK_TYPE_GFX,
  6192. .major = 8,
  6193. .minor = 0,
  6194. .rev = 0,
  6195. .funcs = &gfx_v8_0_ip_funcs,
  6196. };
  6197. const struct amdgpu_ip_block_version gfx_v8_1_ip_block =
  6198. {
  6199. .type = AMD_IP_BLOCK_TYPE_GFX,
  6200. .major = 8,
  6201. .minor = 1,
  6202. .rev = 0,
  6203. .funcs = &gfx_v8_0_ip_funcs,
  6204. };
  6205. static void gfx_v8_0_ring_emit_ce_meta(struct amdgpu_ring *ring)
  6206. {
  6207. uint64_t ce_payload_addr;
  6208. int cnt_ce;
  6209. static union {
  6210. struct vi_ce_ib_state regular;
  6211. struct vi_ce_ib_state_chained_ib chained;
  6212. } ce_payload = {};
  6213. if (ring->adev->virt.chained_ib_support) {
  6214. ce_payload_addr = AMDGPU_VA_RESERVED_SIZE - 2 * 4096 +
  6215. offsetof(struct vi_gfx_meta_data_chained_ib, ce_payload);
  6216. cnt_ce = (sizeof(ce_payload.chained) >> 2) + 4 - 2;
  6217. } else {
  6218. ce_payload_addr = AMDGPU_VA_RESERVED_SIZE - 2 * 4096 +
  6219. offsetof(struct vi_gfx_meta_data, ce_payload);
  6220. cnt_ce = (sizeof(ce_payload.regular) >> 2) + 4 - 2;
  6221. }
  6222. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, cnt_ce));
  6223. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(2) |
  6224. WRITE_DATA_DST_SEL(8) |
  6225. WR_CONFIRM) |
  6226. WRITE_DATA_CACHE_POLICY(0));
  6227. amdgpu_ring_write(ring, lower_32_bits(ce_payload_addr));
  6228. amdgpu_ring_write(ring, upper_32_bits(ce_payload_addr));
  6229. amdgpu_ring_write_multiple(ring, (void *)&ce_payload, cnt_ce - 2);
  6230. }
  6231. static void gfx_v8_0_ring_emit_de_meta(struct amdgpu_ring *ring)
  6232. {
  6233. uint64_t de_payload_addr, gds_addr, csa_addr;
  6234. int cnt_de;
  6235. static union {
  6236. struct vi_de_ib_state regular;
  6237. struct vi_de_ib_state_chained_ib chained;
  6238. } de_payload = {};
  6239. csa_addr = AMDGPU_VA_RESERVED_SIZE - 2 * 4096;
  6240. gds_addr = csa_addr + 4096;
  6241. if (ring->adev->virt.chained_ib_support) {
  6242. de_payload.chained.gds_backup_addrlo = lower_32_bits(gds_addr);
  6243. de_payload.chained.gds_backup_addrhi = upper_32_bits(gds_addr);
  6244. de_payload_addr = csa_addr + offsetof(struct vi_gfx_meta_data_chained_ib, de_payload);
  6245. cnt_de = (sizeof(de_payload.chained) >> 2) + 4 - 2;
  6246. } else {
  6247. de_payload.regular.gds_backup_addrlo = lower_32_bits(gds_addr);
  6248. de_payload.regular.gds_backup_addrhi = upper_32_bits(gds_addr);
  6249. de_payload_addr = csa_addr + offsetof(struct vi_gfx_meta_data, de_payload);
  6250. cnt_de = (sizeof(de_payload.regular) >> 2) + 4 - 2;
  6251. }
  6252. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, cnt_de));
  6253. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(1) |
  6254. WRITE_DATA_DST_SEL(8) |
  6255. WR_CONFIRM) |
  6256. WRITE_DATA_CACHE_POLICY(0));
  6257. amdgpu_ring_write(ring, lower_32_bits(de_payload_addr));
  6258. amdgpu_ring_write(ring, upper_32_bits(de_payload_addr));
  6259. amdgpu_ring_write_multiple(ring, (void *)&de_payload, cnt_de - 2);
  6260. }