amdgpu_device.c 96 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/kthread.h>
  29. #include <linux/console.h>
  30. #include <linux/slab.h>
  31. #include <linux/debugfs.h>
  32. #include <drm/drmP.h>
  33. #include <drm/drm_crtc_helper.h>
  34. #include <drm/amdgpu_drm.h>
  35. #include <linux/vgaarb.h>
  36. #include <linux/vga_switcheroo.h>
  37. #include <linux/efi.h>
  38. #include "amdgpu.h"
  39. #include "amdgpu_trace.h"
  40. #include "amdgpu_i2c.h"
  41. #include "atom.h"
  42. #include "amdgpu_atombios.h"
  43. #include "amdgpu_atomfirmware.h"
  44. #include "amd_pcie.h"
  45. #ifdef CONFIG_DRM_AMDGPU_SI
  46. #include "si.h"
  47. #endif
  48. #ifdef CONFIG_DRM_AMDGPU_CIK
  49. #include "cik.h"
  50. #endif
  51. #include "vi.h"
  52. #include "soc15.h"
  53. #include "bif/bif_4_1_d.h"
  54. #include <linux/pci.h>
  55. #include <linux/firmware.h>
  56. #include "amdgpu_vf_error.h"
  57. #include "amdgpu_amdkfd.h"
  58. MODULE_FIRMWARE("amdgpu/vega10_gpu_info.bin");
  59. MODULE_FIRMWARE("amdgpu/raven_gpu_info.bin");
  60. #define AMDGPU_RESUME_MS 2000
  61. static int amdgpu_debugfs_regs_init(struct amdgpu_device *adev);
  62. static void amdgpu_debugfs_regs_cleanup(struct amdgpu_device *adev);
  63. static int amdgpu_debugfs_test_ib_ring_init(struct amdgpu_device *adev);
  64. static int amdgpu_debugfs_vbios_dump_init(struct amdgpu_device *adev);
  65. static const char *amdgpu_asic_name[] = {
  66. "TAHITI",
  67. "PITCAIRN",
  68. "VERDE",
  69. "OLAND",
  70. "HAINAN",
  71. "BONAIRE",
  72. "KAVERI",
  73. "KABINI",
  74. "HAWAII",
  75. "MULLINS",
  76. "TOPAZ",
  77. "TONGA",
  78. "FIJI",
  79. "CARRIZO",
  80. "STONEY",
  81. "POLARIS10",
  82. "POLARIS11",
  83. "POLARIS12",
  84. "VEGA10",
  85. "RAVEN",
  86. "LAST",
  87. };
  88. bool amdgpu_device_is_px(struct drm_device *dev)
  89. {
  90. struct amdgpu_device *adev = dev->dev_private;
  91. if (adev->flags & AMD_IS_PX)
  92. return true;
  93. return false;
  94. }
  95. /*
  96. * MMIO register access helper functions.
  97. */
  98. uint32_t amdgpu_mm_rreg(struct amdgpu_device *adev, uint32_t reg,
  99. uint32_t acc_flags)
  100. {
  101. uint32_t ret;
  102. if (!(acc_flags & AMDGPU_REGS_NO_KIQ) && amdgpu_sriov_runtime(adev)) {
  103. BUG_ON(in_interrupt());
  104. return amdgpu_virt_kiq_rreg(adev, reg);
  105. }
  106. if ((reg * 4) < adev->rmmio_size && !(acc_flags & AMDGPU_REGS_IDX))
  107. ret = readl(((void __iomem *)adev->rmmio) + (reg * 4));
  108. else {
  109. unsigned long flags;
  110. spin_lock_irqsave(&adev->mmio_idx_lock, flags);
  111. writel((reg * 4), ((void __iomem *)adev->rmmio) + (mmMM_INDEX * 4));
  112. ret = readl(((void __iomem *)adev->rmmio) + (mmMM_DATA * 4));
  113. spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
  114. }
  115. trace_amdgpu_mm_rreg(adev->pdev->device, reg, ret);
  116. return ret;
  117. }
  118. void amdgpu_mm_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v,
  119. uint32_t acc_flags)
  120. {
  121. trace_amdgpu_mm_wreg(adev->pdev->device, reg, v);
  122. if (adev->asic_type >= CHIP_VEGA10 && reg == 0) {
  123. adev->last_mm_index = v;
  124. }
  125. if (!(acc_flags & AMDGPU_REGS_NO_KIQ) && amdgpu_sriov_runtime(adev)) {
  126. BUG_ON(in_interrupt());
  127. return amdgpu_virt_kiq_wreg(adev, reg, v);
  128. }
  129. if ((reg * 4) < adev->rmmio_size && !(acc_flags & AMDGPU_REGS_IDX))
  130. writel(v, ((void __iomem *)adev->rmmio) + (reg * 4));
  131. else {
  132. unsigned long flags;
  133. spin_lock_irqsave(&adev->mmio_idx_lock, flags);
  134. writel((reg * 4), ((void __iomem *)adev->rmmio) + (mmMM_INDEX * 4));
  135. writel(v, ((void __iomem *)adev->rmmio) + (mmMM_DATA * 4));
  136. spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
  137. }
  138. if (adev->asic_type >= CHIP_VEGA10 && reg == 1 && adev->last_mm_index == 0x5702C) {
  139. udelay(500);
  140. }
  141. }
  142. u32 amdgpu_io_rreg(struct amdgpu_device *adev, u32 reg)
  143. {
  144. if ((reg * 4) < adev->rio_mem_size)
  145. return ioread32(adev->rio_mem + (reg * 4));
  146. else {
  147. iowrite32((reg * 4), adev->rio_mem + (mmMM_INDEX * 4));
  148. return ioread32(adev->rio_mem + (mmMM_DATA * 4));
  149. }
  150. }
  151. void amdgpu_io_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
  152. {
  153. if (adev->asic_type >= CHIP_VEGA10 && reg == 0) {
  154. adev->last_mm_index = v;
  155. }
  156. if ((reg * 4) < adev->rio_mem_size)
  157. iowrite32(v, adev->rio_mem + (reg * 4));
  158. else {
  159. iowrite32((reg * 4), adev->rio_mem + (mmMM_INDEX * 4));
  160. iowrite32(v, adev->rio_mem + (mmMM_DATA * 4));
  161. }
  162. if (adev->asic_type >= CHIP_VEGA10 && reg == 1 && adev->last_mm_index == 0x5702C) {
  163. udelay(500);
  164. }
  165. }
  166. /**
  167. * amdgpu_mm_rdoorbell - read a doorbell dword
  168. *
  169. * @adev: amdgpu_device pointer
  170. * @index: doorbell index
  171. *
  172. * Returns the value in the doorbell aperture at the
  173. * requested doorbell index (CIK).
  174. */
  175. u32 amdgpu_mm_rdoorbell(struct amdgpu_device *adev, u32 index)
  176. {
  177. if (index < adev->doorbell.num_doorbells) {
  178. return readl(adev->doorbell.ptr + index);
  179. } else {
  180. DRM_ERROR("reading beyond doorbell aperture: 0x%08x!\n", index);
  181. return 0;
  182. }
  183. }
  184. /**
  185. * amdgpu_mm_wdoorbell - write a doorbell dword
  186. *
  187. * @adev: amdgpu_device pointer
  188. * @index: doorbell index
  189. * @v: value to write
  190. *
  191. * Writes @v to the doorbell aperture at the
  192. * requested doorbell index (CIK).
  193. */
  194. void amdgpu_mm_wdoorbell(struct amdgpu_device *adev, u32 index, u32 v)
  195. {
  196. if (index < adev->doorbell.num_doorbells) {
  197. writel(v, adev->doorbell.ptr + index);
  198. } else {
  199. DRM_ERROR("writing beyond doorbell aperture: 0x%08x!\n", index);
  200. }
  201. }
  202. /**
  203. * amdgpu_mm_rdoorbell64 - read a doorbell Qword
  204. *
  205. * @adev: amdgpu_device pointer
  206. * @index: doorbell index
  207. *
  208. * Returns the value in the doorbell aperture at the
  209. * requested doorbell index (VEGA10+).
  210. */
  211. u64 amdgpu_mm_rdoorbell64(struct amdgpu_device *adev, u32 index)
  212. {
  213. if (index < adev->doorbell.num_doorbells) {
  214. return atomic64_read((atomic64_t *)(adev->doorbell.ptr + index));
  215. } else {
  216. DRM_ERROR("reading beyond doorbell aperture: 0x%08x!\n", index);
  217. return 0;
  218. }
  219. }
  220. /**
  221. * amdgpu_mm_wdoorbell64 - write a doorbell Qword
  222. *
  223. * @adev: amdgpu_device pointer
  224. * @index: doorbell index
  225. * @v: value to write
  226. *
  227. * Writes @v to the doorbell aperture at the
  228. * requested doorbell index (VEGA10+).
  229. */
  230. void amdgpu_mm_wdoorbell64(struct amdgpu_device *adev, u32 index, u64 v)
  231. {
  232. if (index < adev->doorbell.num_doorbells) {
  233. atomic64_set((atomic64_t *)(adev->doorbell.ptr + index), v);
  234. } else {
  235. DRM_ERROR("writing beyond doorbell aperture: 0x%08x!\n", index);
  236. }
  237. }
  238. /**
  239. * amdgpu_invalid_rreg - dummy reg read function
  240. *
  241. * @adev: amdgpu device pointer
  242. * @reg: offset of register
  243. *
  244. * Dummy register read function. Used for register blocks
  245. * that certain asics don't have (all asics).
  246. * Returns the value in the register.
  247. */
  248. static uint32_t amdgpu_invalid_rreg(struct amdgpu_device *adev, uint32_t reg)
  249. {
  250. DRM_ERROR("Invalid callback to read register 0x%04X\n", reg);
  251. BUG();
  252. return 0;
  253. }
  254. /**
  255. * amdgpu_invalid_wreg - dummy reg write function
  256. *
  257. * @adev: amdgpu device pointer
  258. * @reg: offset of register
  259. * @v: value to write to the register
  260. *
  261. * Dummy register read function. Used for register blocks
  262. * that certain asics don't have (all asics).
  263. */
  264. static void amdgpu_invalid_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v)
  265. {
  266. DRM_ERROR("Invalid callback to write register 0x%04X with 0x%08X\n",
  267. reg, v);
  268. BUG();
  269. }
  270. /**
  271. * amdgpu_block_invalid_rreg - dummy reg read function
  272. *
  273. * @adev: amdgpu device pointer
  274. * @block: offset of instance
  275. * @reg: offset of register
  276. *
  277. * Dummy register read function. Used for register blocks
  278. * that certain asics don't have (all asics).
  279. * Returns the value in the register.
  280. */
  281. static uint32_t amdgpu_block_invalid_rreg(struct amdgpu_device *adev,
  282. uint32_t block, uint32_t reg)
  283. {
  284. DRM_ERROR("Invalid callback to read register 0x%04X in block 0x%04X\n",
  285. reg, block);
  286. BUG();
  287. return 0;
  288. }
  289. /**
  290. * amdgpu_block_invalid_wreg - dummy reg write function
  291. *
  292. * @adev: amdgpu device pointer
  293. * @block: offset of instance
  294. * @reg: offset of register
  295. * @v: value to write to the register
  296. *
  297. * Dummy register read function. Used for register blocks
  298. * that certain asics don't have (all asics).
  299. */
  300. static void amdgpu_block_invalid_wreg(struct amdgpu_device *adev,
  301. uint32_t block,
  302. uint32_t reg, uint32_t v)
  303. {
  304. DRM_ERROR("Invalid block callback to write register 0x%04X in block 0x%04X with 0x%08X\n",
  305. reg, block, v);
  306. BUG();
  307. }
  308. static int amdgpu_vram_scratch_init(struct amdgpu_device *adev)
  309. {
  310. return amdgpu_bo_create_kernel(adev, AMDGPU_GPU_PAGE_SIZE,
  311. PAGE_SIZE, AMDGPU_GEM_DOMAIN_VRAM,
  312. &adev->vram_scratch.robj,
  313. &adev->vram_scratch.gpu_addr,
  314. (void **)&adev->vram_scratch.ptr);
  315. }
  316. static void amdgpu_vram_scratch_fini(struct amdgpu_device *adev)
  317. {
  318. amdgpu_bo_free_kernel(&adev->vram_scratch.robj, NULL, NULL);
  319. }
  320. /**
  321. * amdgpu_program_register_sequence - program an array of registers.
  322. *
  323. * @adev: amdgpu_device pointer
  324. * @registers: pointer to the register array
  325. * @array_size: size of the register array
  326. *
  327. * Programs an array or registers with and and or masks.
  328. * This is a helper for setting golden registers.
  329. */
  330. void amdgpu_program_register_sequence(struct amdgpu_device *adev,
  331. const u32 *registers,
  332. const u32 array_size)
  333. {
  334. u32 tmp, reg, and_mask, or_mask;
  335. int i;
  336. if (array_size % 3)
  337. return;
  338. for (i = 0; i < array_size; i +=3) {
  339. reg = registers[i + 0];
  340. and_mask = registers[i + 1];
  341. or_mask = registers[i + 2];
  342. if (and_mask == 0xffffffff) {
  343. tmp = or_mask;
  344. } else {
  345. tmp = RREG32(reg);
  346. tmp &= ~and_mask;
  347. tmp |= or_mask;
  348. }
  349. WREG32(reg, tmp);
  350. }
  351. }
  352. void amdgpu_pci_config_reset(struct amdgpu_device *adev)
  353. {
  354. pci_write_config_dword(adev->pdev, 0x7c, AMDGPU_ASIC_RESET_DATA);
  355. }
  356. /*
  357. * GPU doorbell aperture helpers function.
  358. */
  359. /**
  360. * amdgpu_doorbell_init - Init doorbell driver information.
  361. *
  362. * @adev: amdgpu_device pointer
  363. *
  364. * Init doorbell driver information (CIK)
  365. * Returns 0 on success, error on failure.
  366. */
  367. static int amdgpu_doorbell_init(struct amdgpu_device *adev)
  368. {
  369. /* No doorbell on SI hardware generation */
  370. if (adev->asic_type < CHIP_BONAIRE) {
  371. adev->doorbell.base = 0;
  372. adev->doorbell.size = 0;
  373. adev->doorbell.num_doorbells = 0;
  374. adev->doorbell.ptr = NULL;
  375. return 0;
  376. }
  377. /* doorbell bar mapping */
  378. adev->doorbell.base = pci_resource_start(adev->pdev, 2);
  379. adev->doorbell.size = pci_resource_len(adev->pdev, 2);
  380. adev->doorbell.num_doorbells = min_t(u32, adev->doorbell.size / sizeof(u32),
  381. AMDGPU_DOORBELL_MAX_ASSIGNMENT+1);
  382. if (adev->doorbell.num_doorbells == 0)
  383. return -EINVAL;
  384. adev->doorbell.ptr = ioremap(adev->doorbell.base,
  385. adev->doorbell.num_doorbells *
  386. sizeof(u32));
  387. if (adev->doorbell.ptr == NULL)
  388. return -ENOMEM;
  389. return 0;
  390. }
  391. /**
  392. * amdgpu_doorbell_fini - Tear down doorbell driver information.
  393. *
  394. * @adev: amdgpu_device pointer
  395. *
  396. * Tear down doorbell driver information (CIK)
  397. */
  398. static void amdgpu_doorbell_fini(struct amdgpu_device *adev)
  399. {
  400. iounmap(adev->doorbell.ptr);
  401. adev->doorbell.ptr = NULL;
  402. }
  403. /**
  404. * amdgpu_doorbell_get_kfd_info - Report doorbell configuration required to
  405. * setup amdkfd
  406. *
  407. * @adev: amdgpu_device pointer
  408. * @aperture_base: output returning doorbell aperture base physical address
  409. * @aperture_size: output returning doorbell aperture size in bytes
  410. * @start_offset: output returning # of doorbell bytes reserved for amdgpu.
  411. *
  412. * amdgpu and amdkfd share the doorbell aperture. amdgpu sets it up,
  413. * takes doorbells required for its own rings and reports the setup to amdkfd.
  414. * amdgpu reserved doorbells are at the start of the doorbell aperture.
  415. */
  416. void amdgpu_doorbell_get_kfd_info(struct amdgpu_device *adev,
  417. phys_addr_t *aperture_base,
  418. size_t *aperture_size,
  419. size_t *start_offset)
  420. {
  421. /*
  422. * The first num_doorbells are used by amdgpu.
  423. * amdkfd takes whatever's left in the aperture.
  424. */
  425. if (adev->doorbell.size > adev->doorbell.num_doorbells * sizeof(u32)) {
  426. *aperture_base = adev->doorbell.base;
  427. *aperture_size = adev->doorbell.size;
  428. *start_offset = adev->doorbell.num_doorbells * sizeof(u32);
  429. } else {
  430. *aperture_base = 0;
  431. *aperture_size = 0;
  432. *start_offset = 0;
  433. }
  434. }
  435. /*
  436. * amdgpu_wb_*()
  437. * Writeback is the method by which the GPU updates special pages in memory
  438. * with the status of certain GPU events (fences, ring pointers,etc.).
  439. */
  440. /**
  441. * amdgpu_wb_fini - Disable Writeback and free memory
  442. *
  443. * @adev: amdgpu_device pointer
  444. *
  445. * Disables Writeback and frees the Writeback memory (all asics).
  446. * Used at driver shutdown.
  447. */
  448. static void amdgpu_wb_fini(struct amdgpu_device *adev)
  449. {
  450. if (adev->wb.wb_obj) {
  451. amdgpu_bo_free_kernel(&adev->wb.wb_obj,
  452. &adev->wb.gpu_addr,
  453. (void **)&adev->wb.wb);
  454. adev->wb.wb_obj = NULL;
  455. }
  456. }
  457. /**
  458. * amdgpu_wb_init- Init Writeback driver info and allocate memory
  459. *
  460. * @adev: amdgpu_device pointer
  461. *
  462. * Initializes writeback and allocates writeback memory (all asics).
  463. * Used at driver startup.
  464. * Returns 0 on success or an -error on failure.
  465. */
  466. static int amdgpu_wb_init(struct amdgpu_device *adev)
  467. {
  468. int r;
  469. if (adev->wb.wb_obj == NULL) {
  470. /* AMDGPU_MAX_WB * sizeof(uint32_t) * 8 = AMDGPU_MAX_WB 256bit slots */
  471. r = amdgpu_bo_create_kernel(adev, AMDGPU_MAX_WB * sizeof(uint32_t) * 8,
  472. PAGE_SIZE, AMDGPU_GEM_DOMAIN_GTT,
  473. &adev->wb.wb_obj, &adev->wb.gpu_addr,
  474. (void **)&adev->wb.wb);
  475. if (r) {
  476. dev_warn(adev->dev, "(%d) create WB bo failed\n", r);
  477. return r;
  478. }
  479. adev->wb.num_wb = AMDGPU_MAX_WB;
  480. memset(&adev->wb.used, 0, sizeof(adev->wb.used));
  481. /* clear wb memory */
  482. memset((char *)adev->wb.wb, 0, AMDGPU_MAX_WB * sizeof(uint32_t));
  483. }
  484. return 0;
  485. }
  486. /**
  487. * amdgpu_wb_get - Allocate a wb entry
  488. *
  489. * @adev: amdgpu_device pointer
  490. * @wb: wb index
  491. *
  492. * Allocate a wb slot for use by the driver (all asics).
  493. * Returns 0 on success or -EINVAL on failure.
  494. */
  495. int amdgpu_wb_get(struct amdgpu_device *adev, u32 *wb)
  496. {
  497. unsigned long offset = find_first_zero_bit(adev->wb.used, adev->wb.num_wb);
  498. if (offset < adev->wb.num_wb) {
  499. __set_bit(offset, adev->wb.used);
  500. *wb = offset * 8; /* convert to dw offset */
  501. return 0;
  502. } else {
  503. return -EINVAL;
  504. }
  505. }
  506. /**
  507. * amdgpu_wb_free - Free a wb entry
  508. *
  509. * @adev: amdgpu_device pointer
  510. * @wb: wb index
  511. *
  512. * Free a wb slot allocated for use by the driver (all asics)
  513. */
  514. void amdgpu_wb_free(struct amdgpu_device *adev, u32 wb)
  515. {
  516. if (wb < adev->wb.num_wb)
  517. __clear_bit(wb, adev->wb.used);
  518. }
  519. /**
  520. * amdgpu_vram_location - try to find VRAM location
  521. * @adev: amdgpu device structure holding all necessary informations
  522. * @mc: memory controller structure holding memory informations
  523. * @base: base address at which to put VRAM
  524. *
  525. * Function will try to place VRAM at base address provided
  526. * as parameter (which is so far either PCI aperture address or
  527. * for IGP TOM base address).
  528. *
  529. * If there is not enough space to fit the unvisible VRAM in the 32bits
  530. * address space then we limit the VRAM size to the aperture.
  531. *
  532. * Note: We don't explicitly enforce VRAM start to be aligned on VRAM size,
  533. * this shouldn't be a problem as we are using the PCI aperture as a reference.
  534. * Otherwise this would be needed for rv280, all r3xx, and all r4xx, but
  535. * not IGP.
  536. *
  537. * Note: we use mc_vram_size as on some board we need to program the mc to
  538. * cover the whole aperture even if VRAM size is inferior to aperture size
  539. * Novell bug 204882 + along with lots of ubuntu ones
  540. *
  541. * Note: when limiting vram it's safe to overwritte real_vram_size because
  542. * we are not in case where real_vram_size is inferior to mc_vram_size (ie
  543. * note afected by bogus hw of Novell bug 204882 + along with lots of ubuntu
  544. * ones)
  545. *
  546. * Note: IGP TOM addr should be the same as the aperture addr, we don't
  547. * explicitly check for that though.
  548. *
  549. * FIXME: when reducing VRAM size align new size on power of 2.
  550. */
  551. void amdgpu_vram_location(struct amdgpu_device *adev, struct amdgpu_mc *mc, u64 base)
  552. {
  553. uint64_t limit = (uint64_t)amdgpu_vram_limit << 20;
  554. mc->vram_start = base;
  555. if (mc->mc_vram_size > (adev->mc.mc_mask - base + 1)) {
  556. dev_warn(adev->dev, "limiting VRAM to PCI aperture size\n");
  557. mc->real_vram_size = mc->aper_size;
  558. mc->mc_vram_size = mc->aper_size;
  559. }
  560. mc->vram_end = mc->vram_start + mc->mc_vram_size - 1;
  561. if (limit && limit < mc->real_vram_size)
  562. mc->real_vram_size = limit;
  563. dev_info(adev->dev, "VRAM: %lluM 0x%016llX - 0x%016llX (%lluM used)\n",
  564. mc->mc_vram_size >> 20, mc->vram_start,
  565. mc->vram_end, mc->real_vram_size >> 20);
  566. }
  567. /**
  568. * amdgpu_gart_location - try to find GTT location
  569. * @adev: amdgpu device structure holding all necessary informations
  570. * @mc: memory controller structure holding memory informations
  571. *
  572. * Function will place try to place GTT before or after VRAM.
  573. *
  574. * If GTT size is bigger than space left then we ajust GTT size.
  575. * Thus function will never fails.
  576. *
  577. * FIXME: when reducing GTT size align new size on power of 2.
  578. */
  579. void amdgpu_gart_location(struct amdgpu_device *adev, struct amdgpu_mc *mc)
  580. {
  581. u64 size_af, size_bf;
  582. size_af = adev->mc.mc_mask - mc->vram_end;
  583. size_bf = mc->vram_start;
  584. if (size_bf > size_af) {
  585. if (mc->gart_size > size_bf) {
  586. dev_warn(adev->dev, "limiting GTT\n");
  587. mc->gart_size = size_bf;
  588. }
  589. mc->gart_start = 0;
  590. } else {
  591. if (mc->gart_size > size_af) {
  592. dev_warn(adev->dev, "limiting GTT\n");
  593. mc->gart_size = size_af;
  594. }
  595. mc->gart_start = mc->vram_end + 1;
  596. }
  597. mc->gart_end = mc->gart_start + mc->gart_size - 1;
  598. dev_info(adev->dev, "GTT: %lluM 0x%016llX - 0x%016llX\n",
  599. mc->gart_size >> 20, mc->gart_start, mc->gart_end);
  600. }
  601. /*
  602. * GPU helpers function.
  603. */
  604. /**
  605. * amdgpu_need_post - check if the hw need post or not
  606. *
  607. * @adev: amdgpu_device pointer
  608. *
  609. * Check if the asic has been initialized (all asics) at driver startup
  610. * or post is needed if hw reset is performed.
  611. * Returns true if need or false if not.
  612. */
  613. bool amdgpu_need_post(struct amdgpu_device *adev)
  614. {
  615. uint32_t reg;
  616. if (adev->has_hw_reset) {
  617. adev->has_hw_reset = false;
  618. return true;
  619. }
  620. /* bios scratch used on CIK+ */
  621. if (adev->asic_type >= CHIP_BONAIRE)
  622. return amdgpu_atombios_scratch_need_asic_init(adev);
  623. /* check MEM_SIZE for older asics */
  624. reg = amdgpu_asic_get_config_memsize(adev);
  625. if ((reg != 0) && (reg != 0xffffffff))
  626. return false;
  627. return true;
  628. }
  629. static bool amdgpu_vpost_needed(struct amdgpu_device *adev)
  630. {
  631. if (amdgpu_sriov_vf(adev))
  632. return false;
  633. if (amdgpu_passthrough(adev)) {
  634. /* for FIJI: In whole GPU pass-through virtualization case, after VM reboot
  635. * some old smc fw still need driver do vPost otherwise gpu hang, while
  636. * those smc fw version above 22.15 doesn't have this flaw, so we force
  637. * vpost executed for smc version below 22.15
  638. */
  639. if (adev->asic_type == CHIP_FIJI) {
  640. int err;
  641. uint32_t fw_ver;
  642. err = request_firmware(&adev->pm.fw, "amdgpu/fiji_smc.bin", adev->dev);
  643. /* force vPost if error occured */
  644. if (err)
  645. return true;
  646. fw_ver = *((uint32_t *)adev->pm.fw->data + 69);
  647. if (fw_ver < 0x00160e00)
  648. return true;
  649. }
  650. }
  651. return amdgpu_need_post(adev);
  652. }
  653. /**
  654. * amdgpu_dummy_page_init - init dummy page used by the driver
  655. *
  656. * @adev: amdgpu_device pointer
  657. *
  658. * Allocate the dummy page used by the driver (all asics).
  659. * This dummy page is used by the driver as a filler for gart entries
  660. * when pages are taken out of the GART
  661. * Returns 0 on sucess, -ENOMEM on failure.
  662. */
  663. int amdgpu_dummy_page_init(struct amdgpu_device *adev)
  664. {
  665. if (adev->dummy_page.page)
  666. return 0;
  667. adev->dummy_page.page = alloc_page(GFP_DMA32 | GFP_KERNEL | __GFP_ZERO);
  668. if (adev->dummy_page.page == NULL)
  669. return -ENOMEM;
  670. adev->dummy_page.addr = pci_map_page(adev->pdev, adev->dummy_page.page,
  671. 0, PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  672. if (pci_dma_mapping_error(adev->pdev, adev->dummy_page.addr)) {
  673. dev_err(&adev->pdev->dev, "Failed to DMA MAP the dummy page\n");
  674. __free_page(adev->dummy_page.page);
  675. adev->dummy_page.page = NULL;
  676. return -ENOMEM;
  677. }
  678. return 0;
  679. }
  680. /**
  681. * amdgpu_dummy_page_fini - free dummy page used by the driver
  682. *
  683. * @adev: amdgpu_device pointer
  684. *
  685. * Frees the dummy page used by the driver (all asics).
  686. */
  687. void amdgpu_dummy_page_fini(struct amdgpu_device *adev)
  688. {
  689. if (adev->dummy_page.page == NULL)
  690. return;
  691. pci_unmap_page(adev->pdev, adev->dummy_page.addr,
  692. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  693. __free_page(adev->dummy_page.page);
  694. adev->dummy_page.page = NULL;
  695. }
  696. /* ATOM accessor methods */
  697. /*
  698. * ATOM is an interpreted byte code stored in tables in the vbios. The
  699. * driver registers callbacks to access registers and the interpreter
  700. * in the driver parses the tables and executes then to program specific
  701. * actions (set display modes, asic init, etc.). See amdgpu_atombios.c,
  702. * atombios.h, and atom.c
  703. */
  704. /**
  705. * cail_pll_read - read PLL register
  706. *
  707. * @info: atom card_info pointer
  708. * @reg: PLL register offset
  709. *
  710. * Provides a PLL register accessor for the atom interpreter (r4xx+).
  711. * Returns the value of the PLL register.
  712. */
  713. static uint32_t cail_pll_read(struct card_info *info, uint32_t reg)
  714. {
  715. return 0;
  716. }
  717. /**
  718. * cail_pll_write - write PLL register
  719. *
  720. * @info: atom card_info pointer
  721. * @reg: PLL register offset
  722. * @val: value to write to the pll register
  723. *
  724. * Provides a PLL register accessor for the atom interpreter (r4xx+).
  725. */
  726. static void cail_pll_write(struct card_info *info, uint32_t reg, uint32_t val)
  727. {
  728. }
  729. /**
  730. * cail_mc_read - read MC (Memory Controller) register
  731. *
  732. * @info: atom card_info pointer
  733. * @reg: MC register offset
  734. *
  735. * Provides an MC register accessor for the atom interpreter (r4xx+).
  736. * Returns the value of the MC register.
  737. */
  738. static uint32_t cail_mc_read(struct card_info *info, uint32_t reg)
  739. {
  740. return 0;
  741. }
  742. /**
  743. * cail_mc_write - write MC (Memory Controller) register
  744. *
  745. * @info: atom card_info pointer
  746. * @reg: MC register offset
  747. * @val: value to write to the pll register
  748. *
  749. * Provides a MC register accessor for the atom interpreter (r4xx+).
  750. */
  751. static void cail_mc_write(struct card_info *info, uint32_t reg, uint32_t val)
  752. {
  753. }
  754. /**
  755. * cail_reg_write - write MMIO register
  756. *
  757. * @info: atom card_info pointer
  758. * @reg: MMIO register offset
  759. * @val: value to write to the pll register
  760. *
  761. * Provides a MMIO register accessor for the atom interpreter (r4xx+).
  762. */
  763. static void cail_reg_write(struct card_info *info, uint32_t reg, uint32_t val)
  764. {
  765. struct amdgpu_device *adev = info->dev->dev_private;
  766. WREG32(reg, val);
  767. }
  768. /**
  769. * cail_reg_read - read MMIO register
  770. *
  771. * @info: atom card_info pointer
  772. * @reg: MMIO register offset
  773. *
  774. * Provides an MMIO register accessor for the atom interpreter (r4xx+).
  775. * Returns the value of the MMIO register.
  776. */
  777. static uint32_t cail_reg_read(struct card_info *info, uint32_t reg)
  778. {
  779. struct amdgpu_device *adev = info->dev->dev_private;
  780. uint32_t r;
  781. r = RREG32(reg);
  782. return r;
  783. }
  784. /**
  785. * cail_ioreg_write - write IO register
  786. *
  787. * @info: atom card_info pointer
  788. * @reg: IO register offset
  789. * @val: value to write to the pll register
  790. *
  791. * Provides a IO register accessor for the atom interpreter (r4xx+).
  792. */
  793. static void cail_ioreg_write(struct card_info *info, uint32_t reg, uint32_t val)
  794. {
  795. struct amdgpu_device *adev = info->dev->dev_private;
  796. WREG32_IO(reg, val);
  797. }
  798. /**
  799. * cail_ioreg_read - read IO register
  800. *
  801. * @info: atom card_info pointer
  802. * @reg: IO register offset
  803. *
  804. * Provides an IO register accessor for the atom interpreter (r4xx+).
  805. * Returns the value of the IO register.
  806. */
  807. static uint32_t cail_ioreg_read(struct card_info *info, uint32_t reg)
  808. {
  809. struct amdgpu_device *adev = info->dev->dev_private;
  810. uint32_t r;
  811. r = RREG32_IO(reg);
  812. return r;
  813. }
  814. static ssize_t amdgpu_atombios_get_vbios_version(struct device *dev,
  815. struct device_attribute *attr,
  816. char *buf)
  817. {
  818. struct drm_device *ddev = dev_get_drvdata(dev);
  819. struct amdgpu_device *adev = ddev->dev_private;
  820. struct atom_context *ctx = adev->mode_info.atom_context;
  821. return snprintf(buf, PAGE_SIZE, "%s\n", ctx->vbios_version);
  822. }
  823. static DEVICE_ATTR(vbios_version, 0444, amdgpu_atombios_get_vbios_version,
  824. NULL);
  825. /**
  826. * amdgpu_atombios_fini - free the driver info and callbacks for atombios
  827. *
  828. * @adev: amdgpu_device pointer
  829. *
  830. * Frees the driver info and register access callbacks for the ATOM
  831. * interpreter (r4xx+).
  832. * Called at driver shutdown.
  833. */
  834. static void amdgpu_atombios_fini(struct amdgpu_device *adev)
  835. {
  836. if (adev->mode_info.atom_context) {
  837. kfree(adev->mode_info.atom_context->scratch);
  838. kfree(adev->mode_info.atom_context->iio);
  839. }
  840. kfree(adev->mode_info.atom_context);
  841. adev->mode_info.atom_context = NULL;
  842. kfree(adev->mode_info.atom_card_info);
  843. adev->mode_info.atom_card_info = NULL;
  844. device_remove_file(adev->dev, &dev_attr_vbios_version);
  845. }
  846. /**
  847. * amdgpu_atombios_init - init the driver info and callbacks for atombios
  848. *
  849. * @adev: amdgpu_device pointer
  850. *
  851. * Initializes the driver info and register access callbacks for the
  852. * ATOM interpreter (r4xx+).
  853. * Returns 0 on sucess, -ENOMEM on failure.
  854. * Called at driver startup.
  855. */
  856. static int amdgpu_atombios_init(struct amdgpu_device *adev)
  857. {
  858. struct card_info *atom_card_info =
  859. kzalloc(sizeof(struct card_info), GFP_KERNEL);
  860. int ret;
  861. if (!atom_card_info)
  862. return -ENOMEM;
  863. adev->mode_info.atom_card_info = atom_card_info;
  864. atom_card_info->dev = adev->ddev;
  865. atom_card_info->reg_read = cail_reg_read;
  866. atom_card_info->reg_write = cail_reg_write;
  867. /* needed for iio ops */
  868. if (adev->rio_mem) {
  869. atom_card_info->ioreg_read = cail_ioreg_read;
  870. atom_card_info->ioreg_write = cail_ioreg_write;
  871. } else {
  872. DRM_INFO("PCI I/O BAR is not found. Using MMIO to access ATOM BIOS\n");
  873. atom_card_info->ioreg_read = cail_reg_read;
  874. atom_card_info->ioreg_write = cail_reg_write;
  875. }
  876. atom_card_info->mc_read = cail_mc_read;
  877. atom_card_info->mc_write = cail_mc_write;
  878. atom_card_info->pll_read = cail_pll_read;
  879. atom_card_info->pll_write = cail_pll_write;
  880. adev->mode_info.atom_context = amdgpu_atom_parse(atom_card_info, adev->bios);
  881. if (!adev->mode_info.atom_context) {
  882. amdgpu_atombios_fini(adev);
  883. return -ENOMEM;
  884. }
  885. mutex_init(&adev->mode_info.atom_context->mutex);
  886. if (adev->is_atom_fw) {
  887. amdgpu_atomfirmware_scratch_regs_init(adev);
  888. amdgpu_atomfirmware_allocate_fb_scratch(adev);
  889. } else {
  890. amdgpu_atombios_scratch_regs_init(adev);
  891. amdgpu_atombios_allocate_fb_scratch(adev);
  892. }
  893. ret = device_create_file(adev->dev, &dev_attr_vbios_version);
  894. if (ret) {
  895. DRM_ERROR("Failed to create device file for VBIOS version\n");
  896. return ret;
  897. }
  898. return 0;
  899. }
  900. /* if we get transitioned to only one device, take VGA back */
  901. /**
  902. * amdgpu_vga_set_decode - enable/disable vga decode
  903. *
  904. * @cookie: amdgpu_device pointer
  905. * @state: enable/disable vga decode
  906. *
  907. * Enable/disable vga decode (all asics).
  908. * Returns VGA resource flags.
  909. */
  910. static unsigned int amdgpu_vga_set_decode(void *cookie, bool state)
  911. {
  912. struct amdgpu_device *adev = cookie;
  913. amdgpu_asic_set_vga_state(adev, state);
  914. if (state)
  915. return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
  916. VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  917. else
  918. return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  919. }
  920. static void amdgpu_check_block_size(struct amdgpu_device *adev)
  921. {
  922. /* defines number of bits in page table versus page directory,
  923. * a page is 4KB so we have 12 bits offset, minimum 9 bits in the
  924. * page table and the remaining bits are in the page directory */
  925. if (amdgpu_vm_block_size == -1)
  926. return;
  927. if (amdgpu_vm_block_size < 9) {
  928. dev_warn(adev->dev, "VM page table size (%d) too small\n",
  929. amdgpu_vm_block_size);
  930. goto def_value;
  931. }
  932. if (amdgpu_vm_block_size > 24 ||
  933. (amdgpu_vm_size * 1024) < (1ull << amdgpu_vm_block_size)) {
  934. dev_warn(adev->dev, "VM page table size (%d) too large\n",
  935. amdgpu_vm_block_size);
  936. goto def_value;
  937. }
  938. return;
  939. def_value:
  940. amdgpu_vm_block_size = -1;
  941. }
  942. static void amdgpu_check_vm_size(struct amdgpu_device *adev)
  943. {
  944. /* no need to check the default value */
  945. if (amdgpu_vm_size == -1)
  946. return;
  947. if (!is_power_of_2(amdgpu_vm_size)) {
  948. dev_warn(adev->dev, "VM size (%d) must be a power of 2\n",
  949. amdgpu_vm_size);
  950. goto def_value;
  951. }
  952. if (amdgpu_vm_size < 1) {
  953. dev_warn(adev->dev, "VM size (%d) too small, min is 1GB\n",
  954. amdgpu_vm_size);
  955. goto def_value;
  956. }
  957. /*
  958. * Max GPUVM size for Cayman, SI, CI VI are 40 bits.
  959. */
  960. if (amdgpu_vm_size > 1024) {
  961. dev_warn(adev->dev, "VM size (%d) too large, max is 1TB\n",
  962. amdgpu_vm_size);
  963. goto def_value;
  964. }
  965. return;
  966. def_value:
  967. amdgpu_vm_size = -1;
  968. }
  969. /**
  970. * amdgpu_check_arguments - validate module params
  971. *
  972. * @adev: amdgpu_device pointer
  973. *
  974. * Validates certain module parameters and updates
  975. * the associated values used by the driver (all asics).
  976. */
  977. static void amdgpu_check_arguments(struct amdgpu_device *adev)
  978. {
  979. if (amdgpu_sched_jobs < 4) {
  980. dev_warn(adev->dev, "sched jobs (%d) must be at least 4\n",
  981. amdgpu_sched_jobs);
  982. amdgpu_sched_jobs = 4;
  983. } else if (!is_power_of_2(amdgpu_sched_jobs)){
  984. dev_warn(adev->dev, "sched jobs (%d) must be a power of 2\n",
  985. amdgpu_sched_jobs);
  986. amdgpu_sched_jobs = roundup_pow_of_two(amdgpu_sched_jobs);
  987. }
  988. if (amdgpu_gart_size != -1 && amdgpu_gart_size < 32) {
  989. /* gart size must be greater or equal to 32M */
  990. dev_warn(adev->dev, "gart size (%d) too small\n",
  991. amdgpu_gart_size);
  992. amdgpu_gart_size = -1;
  993. }
  994. if (amdgpu_gtt_size != -1 && amdgpu_gtt_size < 32) {
  995. /* gtt size must be greater or equal to 32M */
  996. dev_warn(adev->dev, "gtt size (%d) too small\n",
  997. amdgpu_gtt_size);
  998. amdgpu_gtt_size = -1;
  999. }
  1000. /* valid range is between 4 and 9 inclusive */
  1001. if (amdgpu_vm_fragment_size != -1 &&
  1002. (amdgpu_vm_fragment_size > 9 || amdgpu_vm_fragment_size < 4)) {
  1003. dev_warn(adev->dev, "valid range is between 4 and 9\n");
  1004. amdgpu_vm_fragment_size = -1;
  1005. }
  1006. amdgpu_check_vm_size(adev);
  1007. amdgpu_check_block_size(adev);
  1008. if (amdgpu_vram_page_split != -1 && (amdgpu_vram_page_split < 16 ||
  1009. !is_power_of_2(amdgpu_vram_page_split))) {
  1010. dev_warn(adev->dev, "invalid VRAM page split (%d)\n",
  1011. amdgpu_vram_page_split);
  1012. amdgpu_vram_page_split = 1024;
  1013. }
  1014. }
  1015. /**
  1016. * amdgpu_switcheroo_set_state - set switcheroo state
  1017. *
  1018. * @pdev: pci dev pointer
  1019. * @state: vga_switcheroo state
  1020. *
  1021. * Callback for the switcheroo driver. Suspends or resumes the
  1022. * the asics before or after it is powered up using ACPI methods.
  1023. */
  1024. static void amdgpu_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state)
  1025. {
  1026. struct drm_device *dev = pci_get_drvdata(pdev);
  1027. if (amdgpu_device_is_px(dev) && state == VGA_SWITCHEROO_OFF)
  1028. return;
  1029. if (state == VGA_SWITCHEROO_ON) {
  1030. pr_info("amdgpu: switched on\n");
  1031. /* don't suspend or resume card normally */
  1032. dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
  1033. amdgpu_device_resume(dev, true, true);
  1034. dev->switch_power_state = DRM_SWITCH_POWER_ON;
  1035. drm_kms_helper_poll_enable(dev);
  1036. } else {
  1037. pr_info("amdgpu: switched off\n");
  1038. drm_kms_helper_poll_disable(dev);
  1039. dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
  1040. amdgpu_device_suspend(dev, true, true);
  1041. dev->switch_power_state = DRM_SWITCH_POWER_OFF;
  1042. }
  1043. }
  1044. /**
  1045. * amdgpu_switcheroo_can_switch - see if switcheroo state can change
  1046. *
  1047. * @pdev: pci dev pointer
  1048. *
  1049. * Callback for the switcheroo driver. Check of the switcheroo
  1050. * state can be changed.
  1051. * Returns true if the state can be changed, false if not.
  1052. */
  1053. static bool amdgpu_switcheroo_can_switch(struct pci_dev *pdev)
  1054. {
  1055. struct drm_device *dev = pci_get_drvdata(pdev);
  1056. /*
  1057. * FIXME: open_count is protected by drm_global_mutex but that would lead to
  1058. * locking inversion with the driver load path. And the access here is
  1059. * completely racy anyway. So don't bother with locking for now.
  1060. */
  1061. return dev->open_count == 0;
  1062. }
  1063. static const struct vga_switcheroo_client_ops amdgpu_switcheroo_ops = {
  1064. .set_gpu_state = amdgpu_switcheroo_set_state,
  1065. .reprobe = NULL,
  1066. .can_switch = amdgpu_switcheroo_can_switch,
  1067. };
  1068. int amdgpu_set_clockgating_state(struct amdgpu_device *adev,
  1069. enum amd_ip_block_type block_type,
  1070. enum amd_clockgating_state state)
  1071. {
  1072. int i, r = 0;
  1073. for (i = 0; i < adev->num_ip_blocks; i++) {
  1074. if (!adev->ip_blocks[i].status.valid)
  1075. continue;
  1076. if (adev->ip_blocks[i].version->type != block_type)
  1077. continue;
  1078. if (!adev->ip_blocks[i].version->funcs->set_clockgating_state)
  1079. continue;
  1080. r = adev->ip_blocks[i].version->funcs->set_clockgating_state(
  1081. (void *)adev, state);
  1082. if (r)
  1083. DRM_ERROR("set_clockgating_state of IP block <%s> failed %d\n",
  1084. adev->ip_blocks[i].version->funcs->name, r);
  1085. }
  1086. return r;
  1087. }
  1088. int amdgpu_set_powergating_state(struct amdgpu_device *adev,
  1089. enum amd_ip_block_type block_type,
  1090. enum amd_powergating_state state)
  1091. {
  1092. int i, r = 0;
  1093. for (i = 0; i < adev->num_ip_blocks; i++) {
  1094. if (!adev->ip_blocks[i].status.valid)
  1095. continue;
  1096. if (adev->ip_blocks[i].version->type != block_type)
  1097. continue;
  1098. if (!adev->ip_blocks[i].version->funcs->set_powergating_state)
  1099. continue;
  1100. r = adev->ip_blocks[i].version->funcs->set_powergating_state(
  1101. (void *)adev, state);
  1102. if (r)
  1103. DRM_ERROR("set_powergating_state of IP block <%s> failed %d\n",
  1104. adev->ip_blocks[i].version->funcs->name, r);
  1105. }
  1106. return r;
  1107. }
  1108. void amdgpu_get_clockgating_state(struct amdgpu_device *adev, u32 *flags)
  1109. {
  1110. int i;
  1111. for (i = 0; i < adev->num_ip_blocks; i++) {
  1112. if (!adev->ip_blocks[i].status.valid)
  1113. continue;
  1114. if (adev->ip_blocks[i].version->funcs->get_clockgating_state)
  1115. adev->ip_blocks[i].version->funcs->get_clockgating_state((void *)adev, flags);
  1116. }
  1117. }
  1118. int amdgpu_wait_for_idle(struct amdgpu_device *adev,
  1119. enum amd_ip_block_type block_type)
  1120. {
  1121. int i, r;
  1122. for (i = 0; i < adev->num_ip_blocks; i++) {
  1123. if (!adev->ip_blocks[i].status.valid)
  1124. continue;
  1125. if (adev->ip_blocks[i].version->type == block_type) {
  1126. r = adev->ip_blocks[i].version->funcs->wait_for_idle((void *)adev);
  1127. if (r)
  1128. return r;
  1129. break;
  1130. }
  1131. }
  1132. return 0;
  1133. }
  1134. bool amdgpu_is_idle(struct amdgpu_device *adev,
  1135. enum amd_ip_block_type block_type)
  1136. {
  1137. int i;
  1138. for (i = 0; i < adev->num_ip_blocks; i++) {
  1139. if (!adev->ip_blocks[i].status.valid)
  1140. continue;
  1141. if (adev->ip_blocks[i].version->type == block_type)
  1142. return adev->ip_blocks[i].version->funcs->is_idle((void *)adev);
  1143. }
  1144. return true;
  1145. }
  1146. struct amdgpu_ip_block * amdgpu_get_ip_block(struct amdgpu_device *adev,
  1147. enum amd_ip_block_type type)
  1148. {
  1149. int i;
  1150. for (i = 0; i < adev->num_ip_blocks; i++)
  1151. if (adev->ip_blocks[i].version->type == type)
  1152. return &adev->ip_blocks[i];
  1153. return NULL;
  1154. }
  1155. /**
  1156. * amdgpu_ip_block_version_cmp
  1157. *
  1158. * @adev: amdgpu_device pointer
  1159. * @type: enum amd_ip_block_type
  1160. * @major: major version
  1161. * @minor: minor version
  1162. *
  1163. * return 0 if equal or greater
  1164. * return 1 if smaller or the ip_block doesn't exist
  1165. */
  1166. int amdgpu_ip_block_version_cmp(struct amdgpu_device *adev,
  1167. enum amd_ip_block_type type,
  1168. u32 major, u32 minor)
  1169. {
  1170. struct amdgpu_ip_block *ip_block = amdgpu_get_ip_block(adev, type);
  1171. if (ip_block && ((ip_block->version->major > major) ||
  1172. ((ip_block->version->major == major) &&
  1173. (ip_block->version->minor >= minor))))
  1174. return 0;
  1175. return 1;
  1176. }
  1177. /**
  1178. * amdgpu_ip_block_add
  1179. *
  1180. * @adev: amdgpu_device pointer
  1181. * @ip_block_version: pointer to the IP to add
  1182. *
  1183. * Adds the IP block driver information to the collection of IPs
  1184. * on the asic.
  1185. */
  1186. int amdgpu_ip_block_add(struct amdgpu_device *adev,
  1187. const struct amdgpu_ip_block_version *ip_block_version)
  1188. {
  1189. if (!ip_block_version)
  1190. return -EINVAL;
  1191. DRM_DEBUG("add ip block number %d <%s>\n", adev->num_ip_blocks,
  1192. ip_block_version->funcs->name);
  1193. adev->ip_blocks[adev->num_ip_blocks++].version = ip_block_version;
  1194. return 0;
  1195. }
  1196. static void amdgpu_device_enable_virtual_display(struct amdgpu_device *adev)
  1197. {
  1198. adev->enable_virtual_display = false;
  1199. if (amdgpu_virtual_display) {
  1200. struct drm_device *ddev = adev->ddev;
  1201. const char *pci_address_name = pci_name(ddev->pdev);
  1202. char *pciaddstr, *pciaddstr_tmp, *pciaddname_tmp, *pciaddname;
  1203. pciaddstr = kstrdup(amdgpu_virtual_display, GFP_KERNEL);
  1204. pciaddstr_tmp = pciaddstr;
  1205. while ((pciaddname_tmp = strsep(&pciaddstr_tmp, ";"))) {
  1206. pciaddname = strsep(&pciaddname_tmp, ",");
  1207. if (!strcmp("all", pciaddname)
  1208. || !strcmp(pci_address_name, pciaddname)) {
  1209. long num_crtc;
  1210. int res = -1;
  1211. adev->enable_virtual_display = true;
  1212. if (pciaddname_tmp)
  1213. res = kstrtol(pciaddname_tmp, 10,
  1214. &num_crtc);
  1215. if (!res) {
  1216. if (num_crtc < 1)
  1217. num_crtc = 1;
  1218. if (num_crtc > 6)
  1219. num_crtc = 6;
  1220. adev->mode_info.num_crtc = num_crtc;
  1221. } else {
  1222. adev->mode_info.num_crtc = 1;
  1223. }
  1224. break;
  1225. }
  1226. }
  1227. DRM_INFO("virtual display string:%s, %s:virtual_display:%d, num_crtc:%d\n",
  1228. amdgpu_virtual_display, pci_address_name,
  1229. adev->enable_virtual_display, adev->mode_info.num_crtc);
  1230. kfree(pciaddstr);
  1231. }
  1232. }
  1233. static int amdgpu_device_parse_gpu_info_fw(struct amdgpu_device *adev)
  1234. {
  1235. const char *chip_name;
  1236. char fw_name[30];
  1237. int err;
  1238. const struct gpu_info_firmware_header_v1_0 *hdr;
  1239. adev->firmware.gpu_info_fw = NULL;
  1240. switch (adev->asic_type) {
  1241. case CHIP_TOPAZ:
  1242. case CHIP_TONGA:
  1243. case CHIP_FIJI:
  1244. case CHIP_POLARIS11:
  1245. case CHIP_POLARIS10:
  1246. case CHIP_POLARIS12:
  1247. case CHIP_CARRIZO:
  1248. case CHIP_STONEY:
  1249. #ifdef CONFIG_DRM_AMDGPU_SI
  1250. case CHIP_VERDE:
  1251. case CHIP_TAHITI:
  1252. case CHIP_PITCAIRN:
  1253. case CHIP_OLAND:
  1254. case CHIP_HAINAN:
  1255. #endif
  1256. #ifdef CONFIG_DRM_AMDGPU_CIK
  1257. case CHIP_BONAIRE:
  1258. case CHIP_HAWAII:
  1259. case CHIP_KAVERI:
  1260. case CHIP_KABINI:
  1261. case CHIP_MULLINS:
  1262. #endif
  1263. default:
  1264. return 0;
  1265. case CHIP_VEGA10:
  1266. chip_name = "vega10";
  1267. break;
  1268. case CHIP_RAVEN:
  1269. chip_name = "raven";
  1270. break;
  1271. }
  1272. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_gpu_info.bin", chip_name);
  1273. err = request_firmware(&adev->firmware.gpu_info_fw, fw_name, adev->dev);
  1274. if (err) {
  1275. dev_err(adev->dev,
  1276. "Failed to load gpu_info firmware \"%s\"\n",
  1277. fw_name);
  1278. goto out;
  1279. }
  1280. err = amdgpu_ucode_validate(adev->firmware.gpu_info_fw);
  1281. if (err) {
  1282. dev_err(adev->dev,
  1283. "Failed to validate gpu_info firmware \"%s\"\n",
  1284. fw_name);
  1285. goto out;
  1286. }
  1287. hdr = (const struct gpu_info_firmware_header_v1_0 *)adev->firmware.gpu_info_fw->data;
  1288. amdgpu_ucode_print_gpu_info_hdr(&hdr->header);
  1289. switch (hdr->version_major) {
  1290. case 1:
  1291. {
  1292. const struct gpu_info_firmware_v1_0 *gpu_info_fw =
  1293. (const struct gpu_info_firmware_v1_0 *)(adev->firmware.gpu_info_fw->data +
  1294. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  1295. adev->gfx.config.max_shader_engines = le32_to_cpu(gpu_info_fw->gc_num_se);
  1296. adev->gfx.config.max_cu_per_sh = le32_to_cpu(gpu_info_fw->gc_num_cu_per_sh);
  1297. adev->gfx.config.max_sh_per_se = le32_to_cpu(gpu_info_fw->gc_num_sh_per_se);
  1298. adev->gfx.config.max_backends_per_se = le32_to_cpu(gpu_info_fw->gc_num_rb_per_se);
  1299. adev->gfx.config.max_texture_channel_caches =
  1300. le32_to_cpu(gpu_info_fw->gc_num_tccs);
  1301. adev->gfx.config.max_gprs = le32_to_cpu(gpu_info_fw->gc_num_gprs);
  1302. adev->gfx.config.max_gs_threads = le32_to_cpu(gpu_info_fw->gc_num_max_gs_thds);
  1303. adev->gfx.config.gs_vgt_table_depth = le32_to_cpu(gpu_info_fw->gc_gs_table_depth);
  1304. adev->gfx.config.gs_prim_buffer_depth = le32_to_cpu(gpu_info_fw->gc_gsprim_buff_depth);
  1305. adev->gfx.config.double_offchip_lds_buf =
  1306. le32_to_cpu(gpu_info_fw->gc_double_offchip_lds_buffer);
  1307. adev->gfx.cu_info.wave_front_size = le32_to_cpu(gpu_info_fw->gc_wave_size);
  1308. adev->gfx.cu_info.max_waves_per_simd =
  1309. le32_to_cpu(gpu_info_fw->gc_max_waves_per_simd);
  1310. adev->gfx.cu_info.max_scratch_slots_per_cu =
  1311. le32_to_cpu(gpu_info_fw->gc_max_scratch_slots_per_cu);
  1312. adev->gfx.cu_info.lds_size = le32_to_cpu(gpu_info_fw->gc_lds_size);
  1313. break;
  1314. }
  1315. default:
  1316. dev_err(adev->dev,
  1317. "Unsupported gpu_info table %d\n", hdr->header.ucode_version);
  1318. err = -EINVAL;
  1319. goto out;
  1320. }
  1321. out:
  1322. return err;
  1323. }
  1324. static int amdgpu_early_init(struct amdgpu_device *adev)
  1325. {
  1326. int i, r;
  1327. amdgpu_device_enable_virtual_display(adev);
  1328. switch (adev->asic_type) {
  1329. case CHIP_TOPAZ:
  1330. case CHIP_TONGA:
  1331. case CHIP_FIJI:
  1332. case CHIP_POLARIS11:
  1333. case CHIP_POLARIS10:
  1334. case CHIP_POLARIS12:
  1335. case CHIP_CARRIZO:
  1336. case CHIP_STONEY:
  1337. if (adev->asic_type == CHIP_CARRIZO || adev->asic_type == CHIP_STONEY)
  1338. adev->family = AMDGPU_FAMILY_CZ;
  1339. else
  1340. adev->family = AMDGPU_FAMILY_VI;
  1341. r = vi_set_ip_blocks(adev);
  1342. if (r)
  1343. return r;
  1344. break;
  1345. #ifdef CONFIG_DRM_AMDGPU_SI
  1346. case CHIP_VERDE:
  1347. case CHIP_TAHITI:
  1348. case CHIP_PITCAIRN:
  1349. case CHIP_OLAND:
  1350. case CHIP_HAINAN:
  1351. adev->family = AMDGPU_FAMILY_SI;
  1352. r = si_set_ip_blocks(adev);
  1353. if (r)
  1354. return r;
  1355. break;
  1356. #endif
  1357. #ifdef CONFIG_DRM_AMDGPU_CIK
  1358. case CHIP_BONAIRE:
  1359. case CHIP_HAWAII:
  1360. case CHIP_KAVERI:
  1361. case CHIP_KABINI:
  1362. case CHIP_MULLINS:
  1363. if ((adev->asic_type == CHIP_BONAIRE) || (adev->asic_type == CHIP_HAWAII))
  1364. adev->family = AMDGPU_FAMILY_CI;
  1365. else
  1366. adev->family = AMDGPU_FAMILY_KV;
  1367. r = cik_set_ip_blocks(adev);
  1368. if (r)
  1369. return r;
  1370. break;
  1371. #endif
  1372. case CHIP_VEGA10:
  1373. case CHIP_RAVEN:
  1374. if (adev->asic_type == CHIP_RAVEN)
  1375. adev->family = AMDGPU_FAMILY_RV;
  1376. else
  1377. adev->family = AMDGPU_FAMILY_AI;
  1378. r = soc15_set_ip_blocks(adev);
  1379. if (r)
  1380. return r;
  1381. break;
  1382. default:
  1383. /* FIXME: not supported yet */
  1384. return -EINVAL;
  1385. }
  1386. r = amdgpu_device_parse_gpu_info_fw(adev);
  1387. if (r)
  1388. return r;
  1389. if (amdgpu_sriov_vf(adev)) {
  1390. r = amdgpu_virt_request_full_gpu(adev, true);
  1391. if (r)
  1392. return r;
  1393. }
  1394. for (i = 0; i < adev->num_ip_blocks; i++) {
  1395. if ((amdgpu_ip_block_mask & (1 << i)) == 0) {
  1396. DRM_ERROR("disabled ip block: %d <%s>\n",
  1397. i, adev->ip_blocks[i].version->funcs->name);
  1398. adev->ip_blocks[i].status.valid = false;
  1399. } else {
  1400. if (adev->ip_blocks[i].version->funcs->early_init) {
  1401. r = adev->ip_blocks[i].version->funcs->early_init((void *)adev);
  1402. if (r == -ENOENT) {
  1403. adev->ip_blocks[i].status.valid = false;
  1404. } else if (r) {
  1405. DRM_ERROR("early_init of IP block <%s> failed %d\n",
  1406. adev->ip_blocks[i].version->funcs->name, r);
  1407. return r;
  1408. } else {
  1409. adev->ip_blocks[i].status.valid = true;
  1410. }
  1411. } else {
  1412. adev->ip_blocks[i].status.valid = true;
  1413. }
  1414. }
  1415. }
  1416. adev->cg_flags &= amdgpu_cg_mask;
  1417. adev->pg_flags &= amdgpu_pg_mask;
  1418. return 0;
  1419. }
  1420. static int amdgpu_init(struct amdgpu_device *adev)
  1421. {
  1422. int i, r;
  1423. for (i = 0; i < adev->num_ip_blocks; i++) {
  1424. if (!adev->ip_blocks[i].status.valid)
  1425. continue;
  1426. r = adev->ip_blocks[i].version->funcs->sw_init((void *)adev);
  1427. if (r) {
  1428. DRM_ERROR("sw_init of IP block <%s> failed %d\n",
  1429. adev->ip_blocks[i].version->funcs->name, r);
  1430. return r;
  1431. }
  1432. adev->ip_blocks[i].status.sw = true;
  1433. /* need to do gmc hw init early so we can allocate gpu mem */
  1434. if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC) {
  1435. r = amdgpu_vram_scratch_init(adev);
  1436. if (r) {
  1437. DRM_ERROR("amdgpu_vram_scratch_init failed %d\n", r);
  1438. return r;
  1439. }
  1440. r = adev->ip_blocks[i].version->funcs->hw_init((void *)adev);
  1441. if (r) {
  1442. DRM_ERROR("hw_init %d failed %d\n", i, r);
  1443. return r;
  1444. }
  1445. r = amdgpu_wb_init(adev);
  1446. if (r) {
  1447. DRM_ERROR("amdgpu_wb_init failed %d\n", r);
  1448. return r;
  1449. }
  1450. adev->ip_blocks[i].status.hw = true;
  1451. /* right after GMC hw init, we create CSA */
  1452. if (amdgpu_sriov_vf(adev)) {
  1453. r = amdgpu_allocate_static_csa(adev);
  1454. if (r) {
  1455. DRM_ERROR("allocate CSA failed %d\n", r);
  1456. return r;
  1457. }
  1458. }
  1459. }
  1460. }
  1461. for (i = 0; i < adev->num_ip_blocks; i++) {
  1462. if (!adev->ip_blocks[i].status.sw)
  1463. continue;
  1464. /* gmc hw init is done early */
  1465. if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC)
  1466. continue;
  1467. r = adev->ip_blocks[i].version->funcs->hw_init((void *)adev);
  1468. if (r) {
  1469. DRM_ERROR("hw_init of IP block <%s> failed %d\n",
  1470. adev->ip_blocks[i].version->funcs->name, r);
  1471. return r;
  1472. }
  1473. adev->ip_blocks[i].status.hw = true;
  1474. }
  1475. return 0;
  1476. }
  1477. static void amdgpu_fill_reset_magic(struct amdgpu_device *adev)
  1478. {
  1479. memcpy(adev->reset_magic, adev->gart.ptr, AMDGPU_RESET_MAGIC_NUM);
  1480. }
  1481. static bool amdgpu_check_vram_lost(struct amdgpu_device *adev)
  1482. {
  1483. return !!memcmp(adev->gart.ptr, adev->reset_magic,
  1484. AMDGPU_RESET_MAGIC_NUM);
  1485. }
  1486. static int amdgpu_late_set_cg_state(struct amdgpu_device *adev)
  1487. {
  1488. int i = 0, r;
  1489. for (i = 0; i < adev->num_ip_blocks; i++) {
  1490. if (!adev->ip_blocks[i].status.valid)
  1491. continue;
  1492. /* skip CG for VCE/UVD, it's handled specially */
  1493. if (adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_UVD &&
  1494. adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_VCE) {
  1495. /* enable clockgating to save power */
  1496. r = adev->ip_blocks[i].version->funcs->set_clockgating_state((void *)adev,
  1497. AMD_CG_STATE_GATE);
  1498. if (r) {
  1499. DRM_ERROR("set_clockgating_state(gate) of IP block <%s> failed %d\n",
  1500. adev->ip_blocks[i].version->funcs->name, r);
  1501. return r;
  1502. }
  1503. }
  1504. }
  1505. return 0;
  1506. }
  1507. static int amdgpu_late_init(struct amdgpu_device *adev)
  1508. {
  1509. int i = 0, r;
  1510. for (i = 0; i < adev->num_ip_blocks; i++) {
  1511. if (!adev->ip_blocks[i].status.valid)
  1512. continue;
  1513. if (adev->ip_blocks[i].version->funcs->late_init) {
  1514. r = adev->ip_blocks[i].version->funcs->late_init((void *)adev);
  1515. if (r) {
  1516. DRM_ERROR("late_init of IP block <%s> failed %d\n",
  1517. adev->ip_blocks[i].version->funcs->name, r);
  1518. return r;
  1519. }
  1520. adev->ip_blocks[i].status.late_initialized = true;
  1521. }
  1522. }
  1523. mod_delayed_work(system_wq, &adev->late_init_work,
  1524. msecs_to_jiffies(AMDGPU_RESUME_MS));
  1525. amdgpu_fill_reset_magic(adev);
  1526. return 0;
  1527. }
  1528. static int amdgpu_fini(struct amdgpu_device *adev)
  1529. {
  1530. int i, r;
  1531. /* need to disable SMC first */
  1532. for (i = 0; i < adev->num_ip_blocks; i++) {
  1533. if (!adev->ip_blocks[i].status.hw)
  1534. continue;
  1535. if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_SMC) {
  1536. /* ungate blocks before hw fini so that we can shutdown the blocks safely */
  1537. r = adev->ip_blocks[i].version->funcs->set_clockgating_state((void *)adev,
  1538. AMD_CG_STATE_UNGATE);
  1539. if (r) {
  1540. DRM_ERROR("set_clockgating_state(ungate) of IP block <%s> failed %d\n",
  1541. adev->ip_blocks[i].version->funcs->name, r);
  1542. return r;
  1543. }
  1544. r = adev->ip_blocks[i].version->funcs->hw_fini((void *)adev);
  1545. /* XXX handle errors */
  1546. if (r) {
  1547. DRM_DEBUG("hw_fini of IP block <%s> failed %d\n",
  1548. adev->ip_blocks[i].version->funcs->name, r);
  1549. }
  1550. adev->ip_blocks[i].status.hw = false;
  1551. break;
  1552. }
  1553. }
  1554. for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
  1555. if (!adev->ip_blocks[i].status.hw)
  1556. continue;
  1557. if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC) {
  1558. amdgpu_wb_fini(adev);
  1559. amdgpu_vram_scratch_fini(adev);
  1560. }
  1561. if (adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_UVD &&
  1562. adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_VCE) {
  1563. /* ungate blocks before hw fini so that we can shutdown the blocks safely */
  1564. r = adev->ip_blocks[i].version->funcs->set_clockgating_state((void *)adev,
  1565. AMD_CG_STATE_UNGATE);
  1566. if (r) {
  1567. DRM_ERROR("set_clockgating_state(ungate) of IP block <%s> failed %d\n",
  1568. adev->ip_blocks[i].version->funcs->name, r);
  1569. return r;
  1570. }
  1571. }
  1572. r = adev->ip_blocks[i].version->funcs->hw_fini((void *)adev);
  1573. /* XXX handle errors */
  1574. if (r) {
  1575. DRM_DEBUG("hw_fini of IP block <%s> failed %d\n",
  1576. adev->ip_blocks[i].version->funcs->name, r);
  1577. }
  1578. adev->ip_blocks[i].status.hw = false;
  1579. }
  1580. for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
  1581. if (!adev->ip_blocks[i].status.sw)
  1582. continue;
  1583. r = adev->ip_blocks[i].version->funcs->sw_fini((void *)adev);
  1584. /* XXX handle errors */
  1585. if (r) {
  1586. DRM_DEBUG("sw_fini of IP block <%s> failed %d\n",
  1587. adev->ip_blocks[i].version->funcs->name, r);
  1588. }
  1589. adev->ip_blocks[i].status.sw = false;
  1590. adev->ip_blocks[i].status.valid = false;
  1591. }
  1592. for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
  1593. if (!adev->ip_blocks[i].status.late_initialized)
  1594. continue;
  1595. if (adev->ip_blocks[i].version->funcs->late_fini)
  1596. adev->ip_blocks[i].version->funcs->late_fini((void *)adev);
  1597. adev->ip_blocks[i].status.late_initialized = false;
  1598. }
  1599. if (amdgpu_sriov_vf(adev))
  1600. amdgpu_virt_release_full_gpu(adev, false);
  1601. return 0;
  1602. }
  1603. static void amdgpu_late_init_func_handler(struct work_struct *work)
  1604. {
  1605. struct amdgpu_device *adev =
  1606. container_of(work, struct amdgpu_device, late_init_work.work);
  1607. amdgpu_late_set_cg_state(adev);
  1608. }
  1609. int amdgpu_suspend(struct amdgpu_device *adev)
  1610. {
  1611. int i, r;
  1612. if (amdgpu_sriov_vf(adev))
  1613. amdgpu_virt_request_full_gpu(adev, false);
  1614. /* ungate SMC block first */
  1615. r = amdgpu_set_clockgating_state(adev, AMD_IP_BLOCK_TYPE_SMC,
  1616. AMD_CG_STATE_UNGATE);
  1617. if (r) {
  1618. DRM_ERROR("set_clockgating_state(ungate) SMC failed %d\n",r);
  1619. }
  1620. for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
  1621. if (!adev->ip_blocks[i].status.valid)
  1622. continue;
  1623. /* ungate blocks so that suspend can properly shut them down */
  1624. if (i != AMD_IP_BLOCK_TYPE_SMC) {
  1625. r = adev->ip_blocks[i].version->funcs->set_clockgating_state((void *)adev,
  1626. AMD_CG_STATE_UNGATE);
  1627. if (r) {
  1628. DRM_ERROR("set_clockgating_state(ungate) of IP block <%s> failed %d\n",
  1629. adev->ip_blocks[i].version->funcs->name, r);
  1630. }
  1631. }
  1632. /* XXX handle errors */
  1633. r = adev->ip_blocks[i].version->funcs->suspend(adev);
  1634. /* XXX handle errors */
  1635. if (r) {
  1636. DRM_ERROR("suspend of IP block <%s> failed %d\n",
  1637. adev->ip_blocks[i].version->funcs->name, r);
  1638. }
  1639. }
  1640. if (amdgpu_sriov_vf(adev))
  1641. amdgpu_virt_release_full_gpu(adev, false);
  1642. return 0;
  1643. }
  1644. static int amdgpu_sriov_reinit_early(struct amdgpu_device *adev)
  1645. {
  1646. int i, r;
  1647. static enum amd_ip_block_type ip_order[] = {
  1648. AMD_IP_BLOCK_TYPE_GMC,
  1649. AMD_IP_BLOCK_TYPE_COMMON,
  1650. AMD_IP_BLOCK_TYPE_IH,
  1651. };
  1652. for (i = 0; i < ARRAY_SIZE(ip_order); i++) {
  1653. int j;
  1654. struct amdgpu_ip_block *block;
  1655. for (j = 0; j < adev->num_ip_blocks; j++) {
  1656. block = &adev->ip_blocks[j];
  1657. if (block->version->type != ip_order[i] ||
  1658. !block->status.valid)
  1659. continue;
  1660. r = block->version->funcs->hw_init(adev);
  1661. DRM_INFO("RE-INIT: %s %s\n", block->version->funcs->name, r?"failed":"successed");
  1662. }
  1663. }
  1664. return 0;
  1665. }
  1666. static int amdgpu_sriov_reinit_late(struct amdgpu_device *adev)
  1667. {
  1668. int i, r;
  1669. static enum amd_ip_block_type ip_order[] = {
  1670. AMD_IP_BLOCK_TYPE_SMC,
  1671. AMD_IP_BLOCK_TYPE_DCE,
  1672. AMD_IP_BLOCK_TYPE_GFX,
  1673. AMD_IP_BLOCK_TYPE_SDMA,
  1674. AMD_IP_BLOCK_TYPE_UVD,
  1675. AMD_IP_BLOCK_TYPE_VCE
  1676. };
  1677. for (i = 0; i < ARRAY_SIZE(ip_order); i++) {
  1678. int j;
  1679. struct amdgpu_ip_block *block;
  1680. for (j = 0; j < adev->num_ip_blocks; j++) {
  1681. block = &adev->ip_blocks[j];
  1682. if (block->version->type != ip_order[i] ||
  1683. !block->status.valid)
  1684. continue;
  1685. r = block->version->funcs->hw_init(adev);
  1686. DRM_INFO("RE-INIT: %s %s\n", block->version->funcs->name, r?"failed":"successed");
  1687. }
  1688. }
  1689. return 0;
  1690. }
  1691. static int amdgpu_resume_phase1(struct amdgpu_device *adev)
  1692. {
  1693. int i, r;
  1694. for (i = 0; i < adev->num_ip_blocks; i++) {
  1695. if (!adev->ip_blocks[i].status.valid)
  1696. continue;
  1697. if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON ||
  1698. adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC ||
  1699. adev->ip_blocks[i].version->type ==
  1700. AMD_IP_BLOCK_TYPE_IH) {
  1701. r = adev->ip_blocks[i].version->funcs->resume(adev);
  1702. if (r) {
  1703. DRM_ERROR("resume of IP block <%s> failed %d\n",
  1704. adev->ip_blocks[i].version->funcs->name, r);
  1705. return r;
  1706. }
  1707. }
  1708. }
  1709. return 0;
  1710. }
  1711. static int amdgpu_resume_phase2(struct amdgpu_device *adev)
  1712. {
  1713. int i, r;
  1714. for (i = 0; i < adev->num_ip_blocks; i++) {
  1715. if (!adev->ip_blocks[i].status.valid)
  1716. continue;
  1717. if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON ||
  1718. adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC ||
  1719. adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_IH )
  1720. continue;
  1721. r = adev->ip_blocks[i].version->funcs->resume(adev);
  1722. if (r) {
  1723. DRM_ERROR("resume of IP block <%s> failed %d\n",
  1724. adev->ip_blocks[i].version->funcs->name, r);
  1725. return r;
  1726. }
  1727. }
  1728. return 0;
  1729. }
  1730. static int amdgpu_resume(struct amdgpu_device *adev)
  1731. {
  1732. int r;
  1733. r = amdgpu_resume_phase1(adev);
  1734. if (r)
  1735. return r;
  1736. r = amdgpu_resume_phase2(adev);
  1737. return r;
  1738. }
  1739. static void amdgpu_device_detect_sriov_bios(struct amdgpu_device *adev)
  1740. {
  1741. if (adev->is_atom_fw) {
  1742. if (amdgpu_atomfirmware_gpu_supports_virtualization(adev))
  1743. adev->virt.caps |= AMDGPU_SRIOV_CAPS_SRIOV_VBIOS;
  1744. } else {
  1745. if (amdgpu_atombios_has_gpu_virtualization_table(adev))
  1746. adev->virt.caps |= AMDGPU_SRIOV_CAPS_SRIOV_VBIOS;
  1747. }
  1748. }
  1749. /**
  1750. * amdgpu_device_init - initialize the driver
  1751. *
  1752. * @adev: amdgpu_device pointer
  1753. * @pdev: drm dev pointer
  1754. * @pdev: pci dev pointer
  1755. * @flags: driver flags
  1756. *
  1757. * Initializes the driver info and hw (all asics).
  1758. * Returns 0 for success or an error on failure.
  1759. * Called at driver startup.
  1760. */
  1761. int amdgpu_device_init(struct amdgpu_device *adev,
  1762. struct drm_device *ddev,
  1763. struct pci_dev *pdev,
  1764. uint32_t flags)
  1765. {
  1766. int r, i;
  1767. bool runtime = false;
  1768. u32 max_MBps;
  1769. adev->shutdown = false;
  1770. adev->dev = &pdev->dev;
  1771. adev->ddev = ddev;
  1772. adev->pdev = pdev;
  1773. adev->flags = flags;
  1774. adev->asic_type = flags & AMD_ASIC_MASK;
  1775. adev->usec_timeout = AMDGPU_MAX_USEC_TIMEOUT;
  1776. adev->mc.gart_size = 512 * 1024 * 1024;
  1777. adev->accel_working = false;
  1778. adev->num_rings = 0;
  1779. adev->mman.buffer_funcs = NULL;
  1780. adev->mman.buffer_funcs_ring = NULL;
  1781. adev->vm_manager.vm_pte_funcs = NULL;
  1782. adev->vm_manager.vm_pte_num_rings = 0;
  1783. adev->gart.gart_funcs = NULL;
  1784. adev->fence_context = dma_fence_context_alloc(AMDGPU_MAX_RINGS);
  1785. adev->smc_rreg = &amdgpu_invalid_rreg;
  1786. adev->smc_wreg = &amdgpu_invalid_wreg;
  1787. adev->pcie_rreg = &amdgpu_invalid_rreg;
  1788. adev->pcie_wreg = &amdgpu_invalid_wreg;
  1789. adev->pciep_rreg = &amdgpu_invalid_rreg;
  1790. adev->pciep_wreg = &amdgpu_invalid_wreg;
  1791. adev->uvd_ctx_rreg = &amdgpu_invalid_rreg;
  1792. adev->uvd_ctx_wreg = &amdgpu_invalid_wreg;
  1793. adev->didt_rreg = &amdgpu_invalid_rreg;
  1794. adev->didt_wreg = &amdgpu_invalid_wreg;
  1795. adev->gc_cac_rreg = &amdgpu_invalid_rreg;
  1796. adev->gc_cac_wreg = &amdgpu_invalid_wreg;
  1797. adev->audio_endpt_rreg = &amdgpu_block_invalid_rreg;
  1798. adev->audio_endpt_wreg = &amdgpu_block_invalid_wreg;
  1799. DRM_INFO("initializing kernel modesetting (%s 0x%04X:0x%04X 0x%04X:0x%04X 0x%02X).\n",
  1800. amdgpu_asic_name[adev->asic_type], pdev->vendor, pdev->device,
  1801. pdev->subsystem_vendor, pdev->subsystem_device, pdev->revision);
  1802. /* mutex initialization are all done here so we
  1803. * can recall function without having locking issues */
  1804. atomic_set(&adev->irq.ih.lock, 0);
  1805. mutex_init(&adev->firmware.mutex);
  1806. mutex_init(&adev->pm.mutex);
  1807. mutex_init(&adev->gfx.gpu_clock_mutex);
  1808. mutex_init(&adev->srbm_mutex);
  1809. mutex_init(&adev->grbm_idx_mutex);
  1810. mutex_init(&adev->mn_lock);
  1811. hash_init(adev->mn_hash);
  1812. amdgpu_check_arguments(adev);
  1813. spin_lock_init(&adev->mmio_idx_lock);
  1814. spin_lock_init(&adev->smc_idx_lock);
  1815. spin_lock_init(&adev->pcie_idx_lock);
  1816. spin_lock_init(&adev->uvd_ctx_idx_lock);
  1817. spin_lock_init(&adev->didt_idx_lock);
  1818. spin_lock_init(&adev->gc_cac_idx_lock);
  1819. spin_lock_init(&adev->se_cac_idx_lock);
  1820. spin_lock_init(&adev->audio_endpt_idx_lock);
  1821. spin_lock_init(&adev->mm_stats.lock);
  1822. INIT_LIST_HEAD(&adev->shadow_list);
  1823. mutex_init(&adev->shadow_list_lock);
  1824. INIT_LIST_HEAD(&adev->gtt_list);
  1825. spin_lock_init(&adev->gtt_list_lock);
  1826. INIT_LIST_HEAD(&adev->ring_lru_list);
  1827. spin_lock_init(&adev->ring_lru_list_lock);
  1828. INIT_DELAYED_WORK(&adev->late_init_work, amdgpu_late_init_func_handler);
  1829. /* Registers mapping */
  1830. /* TODO: block userspace mapping of io register */
  1831. if (adev->asic_type >= CHIP_BONAIRE) {
  1832. adev->rmmio_base = pci_resource_start(adev->pdev, 5);
  1833. adev->rmmio_size = pci_resource_len(adev->pdev, 5);
  1834. } else {
  1835. adev->rmmio_base = pci_resource_start(adev->pdev, 2);
  1836. adev->rmmio_size = pci_resource_len(adev->pdev, 2);
  1837. }
  1838. adev->rmmio = ioremap(adev->rmmio_base, adev->rmmio_size);
  1839. if (adev->rmmio == NULL) {
  1840. return -ENOMEM;
  1841. }
  1842. DRM_INFO("register mmio base: 0x%08X\n", (uint32_t)adev->rmmio_base);
  1843. DRM_INFO("register mmio size: %u\n", (unsigned)adev->rmmio_size);
  1844. /* doorbell bar mapping */
  1845. amdgpu_doorbell_init(adev);
  1846. /* io port mapping */
  1847. for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
  1848. if (pci_resource_flags(adev->pdev, i) & IORESOURCE_IO) {
  1849. adev->rio_mem_size = pci_resource_len(adev->pdev, i);
  1850. adev->rio_mem = pci_iomap(adev->pdev, i, adev->rio_mem_size);
  1851. break;
  1852. }
  1853. }
  1854. if (adev->rio_mem == NULL)
  1855. DRM_INFO("PCI I/O BAR is not found.\n");
  1856. /* early init functions */
  1857. r = amdgpu_early_init(adev);
  1858. if (r)
  1859. return r;
  1860. /* if we have > 1 VGA cards, then disable the amdgpu VGA resources */
  1861. /* this will fail for cards that aren't VGA class devices, just
  1862. * ignore it */
  1863. vga_client_register(adev->pdev, adev, NULL, amdgpu_vga_set_decode);
  1864. if (amdgpu_runtime_pm == 1)
  1865. runtime = true;
  1866. if (amdgpu_device_is_px(ddev))
  1867. runtime = true;
  1868. if (!pci_is_thunderbolt_attached(adev->pdev))
  1869. vga_switcheroo_register_client(adev->pdev,
  1870. &amdgpu_switcheroo_ops, runtime);
  1871. if (runtime)
  1872. vga_switcheroo_init_domain_pm_ops(adev->dev, &adev->vga_pm_domain);
  1873. /* Read BIOS */
  1874. if (!amdgpu_get_bios(adev)) {
  1875. r = -EINVAL;
  1876. goto failed;
  1877. }
  1878. r = amdgpu_atombios_init(adev);
  1879. if (r) {
  1880. dev_err(adev->dev, "amdgpu_atombios_init failed\n");
  1881. amdgpu_vf_error_put(AMDGIM_ERROR_VF_ATOMBIOS_INIT_FAIL, 0, 0);
  1882. goto failed;
  1883. }
  1884. /* detect if we are with an SRIOV vbios */
  1885. amdgpu_device_detect_sriov_bios(adev);
  1886. /* Post card if necessary */
  1887. if (amdgpu_vpost_needed(adev)) {
  1888. if (!adev->bios) {
  1889. dev_err(adev->dev, "no vBIOS found\n");
  1890. amdgpu_vf_error_put(AMDGIM_ERROR_VF_NO_VBIOS, 0, 0);
  1891. r = -EINVAL;
  1892. goto failed;
  1893. }
  1894. DRM_INFO("GPU posting now...\n");
  1895. r = amdgpu_atom_asic_init(adev->mode_info.atom_context);
  1896. if (r) {
  1897. dev_err(adev->dev, "gpu post error!\n");
  1898. amdgpu_vf_error_put(AMDGIM_ERROR_VF_GPU_POST_ERROR, 0, 0);
  1899. goto failed;
  1900. }
  1901. } else {
  1902. DRM_INFO("GPU post is not needed\n");
  1903. }
  1904. if (adev->is_atom_fw) {
  1905. /* Initialize clocks */
  1906. r = amdgpu_atomfirmware_get_clock_info(adev);
  1907. if (r) {
  1908. dev_err(adev->dev, "amdgpu_atomfirmware_get_clock_info failed\n");
  1909. amdgpu_vf_error_put(AMDGIM_ERROR_VF_ATOMBIOS_GET_CLOCK_FAIL, 0, 0);
  1910. goto failed;
  1911. }
  1912. } else {
  1913. /* Initialize clocks */
  1914. r = amdgpu_atombios_get_clock_info(adev);
  1915. if (r) {
  1916. dev_err(adev->dev, "amdgpu_atombios_get_clock_info failed\n");
  1917. amdgpu_vf_error_put(AMDGIM_ERROR_VF_ATOMBIOS_GET_CLOCK_FAIL, 0, 0);
  1918. goto failed;
  1919. }
  1920. /* init i2c buses */
  1921. amdgpu_atombios_i2c_init(adev);
  1922. }
  1923. /* Fence driver */
  1924. r = amdgpu_fence_driver_init(adev);
  1925. if (r) {
  1926. dev_err(adev->dev, "amdgpu_fence_driver_init failed\n");
  1927. amdgpu_vf_error_put(AMDGIM_ERROR_VF_FENCE_INIT_FAIL, 0, 0);
  1928. goto failed;
  1929. }
  1930. /* init the mode config */
  1931. drm_mode_config_init(adev->ddev);
  1932. r = amdgpu_init(adev);
  1933. if (r) {
  1934. dev_err(adev->dev, "amdgpu_init failed\n");
  1935. amdgpu_vf_error_put(AMDGIM_ERROR_VF_AMDGPU_INIT_FAIL, 0, 0);
  1936. amdgpu_fini(adev);
  1937. goto failed;
  1938. }
  1939. adev->accel_working = true;
  1940. amdgpu_vm_check_compute_bug(adev);
  1941. /* Initialize the buffer migration limit. */
  1942. if (amdgpu_moverate >= 0)
  1943. max_MBps = amdgpu_moverate;
  1944. else
  1945. max_MBps = 8; /* Allow 8 MB/s. */
  1946. /* Get a log2 for easy divisions. */
  1947. adev->mm_stats.log2_max_MBps = ilog2(max(1u, max_MBps));
  1948. r = amdgpu_ib_pool_init(adev);
  1949. if (r) {
  1950. dev_err(adev->dev, "IB initialization failed (%d).\n", r);
  1951. amdgpu_vf_error_put(AMDGIM_ERROR_VF_IB_INIT_FAIL, 0, r);
  1952. goto failed;
  1953. }
  1954. r = amdgpu_ib_ring_tests(adev);
  1955. if (r)
  1956. DRM_ERROR("ib ring test failed (%d).\n", r);
  1957. amdgpu_fbdev_init(adev);
  1958. r = amdgpu_gem_debugfs_init(adev);
  1959. if (r)
  1960. DRM_ERROR("registering gem debugfs failed (%d).\n", r);
  1961. r = amdgpu_debugfs_regs_init(adev);
  1962. if (r)
  1963. DRM_ERROR("registering register debugfs failed (%d).\n", r);
  1964. r = amdgpu_debugfs_test_ib_ring_init(adev);
  1965. if (r)
  1966. DRM_ERROR("registering register test ib ring debugfs failed (%d).\n", r);
  1967. r = amdgpu_debugfs_firmware_init(adev);
  1968. if (r)
  1969. DRM_ERROR("registering firmware debugfs failed (%d).\n", r);
  1970. r = amdgpu_debugfs_vbios_dump_init(adev);
  1971. if (r)
  1972. DRM_ERROR("Creating vbios dump debugfs failed (%d).\n", r);
  1973. if ((amdgpu_testing & 1)) {
  1974. if (adev->accel_working)
  1975. amdgpu_test_moves(adev);
  1976. else
  1977. DRM_INFO("amdgpu: acceleration disabled, skipping move tests\n");
  1978. }
  1979. if (amdgpu_benchmarking) {
  1980. if (adev->accel_working)
  1981. amdgpu_benchmark(adev, amdgpu_benchmarking);
  1982. else
  1983. DRM_INFO("amdgpu: acceleration disabled, skipping benchmarks\n");
  1984. }
  1985. /* enable clockgating, etc. after ib tests, etc. since some blocks require
  1986. * explicit gating rather than handling it automatically.
  1987. */
  1988. r = amdgpu_late_init(adev);
  1989. if (r) {
  1990. dev_err(adev->dev, "amdgpu_late_init failed\n");
  1991. amdgpu_vf_error_put(AMDGIM_ERROR_VF_AMDGPU_LATE_INIT_FAIL, 0, r);
  1992. goto failed;
  1993. }
  1994. return 0;
  1995. failed:
  1996. amdgpu_vf_error_trans_all(adev);
  1997. if (runtime)
  1998. vga_switcheroo_fini_domain_pm_ops(adev->dev);
  1999. return r;
  2000. }
  2001. /**
  2002. * amdgpu_device_fini - tear down the driver
  2003. *
  2004. * @adev: amdgpu_device pointer
  2005. *
  2006. * Tear down the driver info (all asics).
  2007. * Called at driver shutdown.
  2008. */
  2009. void amdgpu_device_fini(struct amdgpu_device *adev)
  2010. {
  2011. int r;
  2012. DRM_INFO("amdgpu: finishing device.\n");
  2013. adev->shutdown = true;
  2014. if (adev->mode_info.mode_config_initialized)
  2015. drm_crtc_force_disable_all(adev->ddev);
  2016. /* evict vram memory */
  2017. amdgpu_bo_evict_vram(adev);
  2018. amdgpu_ib_pool_fini(adev);
  2019. amdgpu_fence_driver_fini(adev);
  2020. amdgpu_fbdev_fini(adev);
  2021. r = amdgpu_fini(adev);
  2022. if (adev->firmware.gpu_info_fw) {
  2023. release_firmware(adev->firmware.gpu_info_fw);
  2024. adev->firmware.gpu_info_fw = NULL;
  2025. }
  2026. adev->accel_working = false;
  2027. cancel_delayed_work_sync(&adev->late_init_work);
  2028. /* free i2c buses */
  2029. amdgpu_i2c_fini(adev);
  2030. amdgpu_atombios_fini(adev);
  2031. kfree(adev->bios);
  2032. adev->bios = NULL;
  2033. if (!pci_is_thunderbolt_attached(adev->pdev))
  2034. vga_switcheroo_unregister_client(adev->pdev);
  2035. if (adev->flags & AMD_IS_PX)
  2036. vga_switcheroo_fini_domain_pm_ops(adev->dev);
  2037. vga_client_register(adev->pdev, NULL, NULL, NULL);
  2038. if (adev->rio_mem)
  2039. pci_iounmap(adev->pdev, adev->rio_mem);
  2040. adev->rio_mem = NULL;
  2041. iounmap(adev->rmmio);
  2042. adev->rmmio = NULL;
  2043. amdgpu_doorbell_fini(adev);
  2044. amdgpu_debugfs_regs_cleanup(adev);
  2045. }
  2046. /*
  2047. * Suspend & resume.
  2048. */
  2049. /**
  2050. * amdgpu_device_suspend - initiate device suspend
  2051. *
  2052. * @pdev: drm dev pointer
  2053. * @state: suspend state
  2054. *
  2055. * Puts the hw in the suspend state (all asics).
  2056. * Returns 0 for success or an error on failure.
  2057. * Called at driver suspend.
  2058. */
  2059. int amdgpu_device_suspend(struct drm_device *dev, bool suspend, bool fbcon)
  2060. {
  2061. struct amdgpu_device *adev;
  2062. struct drm_crtc *crtc;
  2063. struct drm_connector *connector;
  2064. int r;
  2065. if (dev == NULL || dev->dev_private == NULL) {
  2066. return -ENODEV;
  2067. }
  2068. adev = dev->dev_private;
  2069. if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
  2070. return 0;
  2071. drm_kms_helper_poll_disable(dev);
  2072. /* turn off display hw */
  2073. drm_modeset_lock_all(dev);
  2074. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  2075. drm_helper_connector_dpms(connector, DRM_MODE_DPMS_OFF);
  2076. }
  2077. drm_modeset_unlock_all(dev);
  2078. amdgpu_amdkfd_suspend(adev);
  2079. /* unpin the front buffers and cursors */
  2080. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  2081. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2082. struct amdgpu_framebuffer *rfb = to_amdgpu_framebuffer(crtc->primary->fb);
  2083. struct amdgpu_bo *robj;
  2084. if (amdgpu_crtc->cursor_bo) {
  2085. struct amdgpu_bo *aobj = gem_to_amdgpu_bo(amdgpu_crtc->cursor_bo);
  2086. r = amdgpu_bo_reserve(aobj, true);
  2087. if (r == 0) {
  2088. amdgpu_bo_unpin(aobj);
  2089. amdgpu_bo_unreserve(aobj);
  2090. }
  2091. }
  2092. if (rfb == NULL || rfb->obj == NULL) {
  2093. continue;
  2094. }
  2095. robj = gem_to_amdgpu_bo(rfb->obj);
  2096. /* don't unpin kernel fb objects */
  2097. if (!amdgpu_fbdev_robj_is_fb(adev, robj)) {
  2098. r = amdgpu_bo_reserve(robj, true);
  2099. if (r == 0) {
  2100. amdgpu_bo_unpin(robj);
  2101. amdgpu_bo_unreserve(robj);
  2102. }
  2103. }
  2104. }
  2105. /* evict vram memory */
  2106. amdgpu_bo_evict_vram(adev);
  2107. amdgpu_fence_driver_suspend(adev);
  2108. r = amdgpu_suspend(adev);
  2109. /* evict remaining vram memory
  2110. * This second call to evict vram is to evict the gart page table
  2111. * using the CPU.
  2112. */
  2113. amdgpu_bo_evict_vram(adev);
  2114. amdgpu_atombios_scratch_regs_save(adev);
  2115. pci_save_state(dev->pdev);
  2116. if (suspend) {
  2117. /* Shut down the device */
  2118. pci_disable_device(dev->pdev);
  2119. pci_set_power_state(dev->pdev, PCI_D3hot);
  2120. } else {
  2121. r = amdgpu_asic_reset(adev);
  2122. if (r)
  2123. DRM_ERROR("amdgpu asic reset failed\n");
  2124. }
  2125. if (fbcon) {
  2126. console_lock();
  2127. amdgpu_fbdev_set_suspend(adev, 1);
  2128. console_unlock();
  2129. }
  2130. return 0;
  2131. }
  2132. /**
  2133. * amdgpu_device_resume - initiate device resume
  2134. *
  2135. * @pdev: drm dev pointer
  2136. *
  2137. * Bring the hw back to operating state (all asics).
  2138. * Returns 0 for success or an error on failure.
  2139. * Called at driver resume.
  2140. */
  2141. int amdgpu_device_resume(struct drm_device *dev, bool resume, bool fbcon)
  2142. {
  2143. struct drm_connector *connector;
  2144. struct amdgpu_device *adev = dev->dev_private;
  2145. struct drm_crtc *crtc;
  2146. int r = 0;
  2147. if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
  2148. return 0;
  2149. if (fbcon)
  2150. console_lock();
  2151. if (resume) {
  2152. pci_set_power_state(dev->pdev, PCI_D0);
  2153. pci_restore_state(dev->pdev);
  2154. r = pci_enable_device(dev->pdev);
  2155. if (r)
  2156. goto unlock;
  2157. }
  2158. amdgpu_atombios_scratch_regs_restore(adev);
  2159. /* post card */
  2160. if (amdgpu_need_post(adev)) {
  2161. r = amdgpu_atom_asic_init(adev->mode_info.atom_context);
  2162. if (r)
  2163. DRM_ERROR("amdgpu asic init failed\n");
  2164. }
  2165. r = amdgpu_resume(adev);
  2166. if (r) {
  2167. DRM_ERROR("amdgpu_resume failed (%d).\n", r);
  2168. goto unlock;
  2169. }
  2170. amdgpu_fence_driver_resume(adev);
  2171. if (resume) {
  2172. r = amdgpu_ib_ring_tests(adev);
  2173. if (r)
  2174. DRM_ERROR("ib ring test failed (%d).\n", r);
  2175. }
  2176. r = amdgpu_late_init(adev);
  2177. if (r)
  2178. goto unlock;
  2179. /* pin cursors */
  2180. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  2181. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2182. if (amdgpu_crtc->cursor_bo) {
  2183. struct amdgpu_bo *aobj = gem_to_amdgpu_bo(amdgpu_crtc->cursor_bo);
  2184. r = amdgpu_bo_reserve(aobj, true);
  2185. if (r == 0) {
  2186. r = amdgpu_bo_pin(aobj,
  2187. AMDGPU_GEM_DOMAIN_VRAM,
  2188. &amdgpu_crtc->cursor_addr);
  2189. if (r != 0)
  2190. DRM_ERROR("Failed to pin cursor BO (%d)\n", r);
  2191. amdgpu_bo_unreserve(aobj);
  2192. }
  2193. }
  2194. }
  2195. r = amdgpu_amdkfd_resume(adev);
  2196. if (r)
  2197. return r;
  2198. /* blat the mode back in */
  2199. if (fbcon) {
  2200. drm_helper_resume_force_mode(dev);
  2201. /* turn on display hw */
  2202. drm_modeset_lock_all(dev);
  2203. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  2204. drm_helper_connector_dpms(connector, DRM_MODE_DPMS_ON);
  2205. }
  2206. drm_modeset_unlock_all(dev);
  2207. }
  2208. drm_kms_helper_poll_enable(dev);
  2209. /*
  2210. * Most of the connector probing functions try to acquire runtime pm
  2211. * refs to ensure that the GPU is powered on when connector polling is
  2212. * performed. Since we're calling this from a runtime PM callback,
  2213. * trying to acquire rpm refs will cause us to deadlock.
  2214. *
  2215. * Since we're guaranteed to be holding the rpm lock, it's safe to
  2216. * temporarily disable the rpm helpers so this doesn't deadlock us.
  2217. */
  2218. #ifdef CONFIG_PM
  2219. dev->dev->power.disable_depth++;
  2220. #endif
  2221. drm_helper_hpd_irq_event(dev);
  2222. #ifdef CONFIG_PM
  2223. dev->dev->power.disable_depth--;
  2224. #endif
  2225. if (fbcon)
  2226. amdgpu_fbdev_set_suspend(adev, 0);
  2227. unlock:
  2228. if (fbcon)
  2229. console_unlock();
  2230. return r;
  2231. }
  2232. static bool amdgpu_check_soft_reset(struct amdgpu_device *adev)
  2233. {
  2234. int i;
  2235. bool asic_hang = false;
  2236. for (i = 0; i < adev->num_ip_blocks; i++) {
  2237. if (!adev->ip_blocks[i].status.valid)
  2238. continue;
  2239. if (adev->ip_blocks[i].version->funcs->check_soft_reset)
  2240. adev->ip_blocks[i].status.hang =
  2241. adev->ip_blocks[i].version->funcs->check_soft_reset(adev);
  2242. if (adev->ip_blocks[i].status.hang) {
  2243. DRM_INFO("IP block:%s is hung!\n", adev->ip_blocks[i].version->funcs->name);
  2244. asic_hang = true;
  2245. }
  2246. }
  2247. return asic_hang;
  2248. }
  2249. static int amdgpu_pre_soft_reset(struct amdgpu_device *adev)
  2250. {
  2251. int i, r = 0;
  2252. for (i = 0; i < adev->num_ip_blocks; i++) {
  2253. if (!adev->ip_blocks[i].status.valid)
  2254. continue;
  2255. if (adev->ip_blocks[i].status.hang &&
  2256. adev->ip_blocks[i].version->funcs->pre_soft_reset) {
  2257. r = adev->ip_blocks[i].version->funcs->pre_soft_reset(adev);
  2258. if (r)
  2259. return r;
  2260. }
  2261. }
  2262. return 0;
  2263. }
  2264. static bool amdgpu_need_full_reset(struct amdgpu_device *adev)
  2265. {
  2266. int i;
  2267. for (i = 0; i < adev->num_ip_blocks; i++) {
  2268. if (!adev->ip_blocks[i].status.valid)
  2269. continue;
  2270. if ((adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC) ||
  2271. (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_SMC) ||
  2272. (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_ACP) ||
  2273. (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_DCE) ||
  2274. adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_PSP) {
  2275. if (adev->ip_blocks[i].status.hang) {
  2276. DRM_INFO("Some block need full reset!\n");
  2277. return true;
  2278. }
  2279. }
  2280. }
  2281. return false;
  2282. }
  2283. static int amdgpu_soft_reset(struct amdgpu_device *adev)
  2284. {
  2285. int i, r = 0;
  2286. for (i = 0; i < adev->num_ip_blocks; i++) {
  2287. if (!adev->ip_blocks[i].status.valid)
  2288. continue;
  2289. if (adev->ip_blocks[i].status.hang &&
  2290. adev->ip_blocks[i].version->funcs->soft_reset) {
  2291. r = adev->ip_blocks[i].version->funcs->soft_reset(adev);
  2292. if (r)
  2293. return r;
  2294. }
  2295. }
  2296. return 0;
  2297. }
  2298. static int amdgpu_post_soft_reset(struct amdgpu_device *adev)
  2299. {
  2300. int i, r = 0;
  2301. for (i = 0; i < adev->num_ip_blocks; i++) {
  2302. if (!adev->ip_blocks[i].status.valid)
  2303. continue;
  2304. if (adev->ip_blocks[i].status.hang &&
  2305. adev->ip_blocks[i].version->funcs->post_soft_reset)
  2306. r = adev->ip_blocks[i].version->funcs->post_soft_reset(adev);
  2307. if (r)
  2308. return r;
  2309. }
  2310. return 0;
  2311. }
  2312. bool amdgpu_need_backup(struct amdgpu_device *adev)
  2313. {
  2314. if (adev->flags & AMD_IS_APU)
  2315. return false;
  2316. return amdgpu_lockup_timeout > 0 ? true : false;
  2317. }
  2318. static int amdgpu_recover_vram_from_shadow(struct amdgpu_device *adev,
  2319. struct amdgpu_ring *ring,
  2320. struct amdgpu_bo *bo,
  2321. struct dma_fence **fence)
  2322. {
  2323. uint32_t domain;
  2324. int r;
  2325. if (!bo->shadow)
  2326. return 0;
  2327. r = amdgpu_bo_reserve(bo, true);
  2328. if (r)
  2329. return r;
  2330. domain = amdgpu_mem_type_to_domain(bo->tbo.mem.mem_type);
  2331. /* if bo has been evicted, then no need to recover */
  2332. if (domain == AMDGPU_GEM_DOMAIN_VRAM) {
  2333. r = amdgpu_bo_validate(bo->shadow);
  2334. if (r) {
  2335. DRM_ERROR("bo validate failed!\n");
  2336. goto err;
  2337. }
  2338. r = amdgpu_bo_restore_from_shadow(adev, ring, bo,
  2339. NULL, fence, true);
  2340. if (r) {
  2341. DRM_ERROR("recover page table failed!\n");
  2342. goto err;
  2343. }
  2344. }
  2345. err:
  2346. amdgpu_bo_unreserve(bo);
  2347. return r;
  2348. }
  2349. /**
  2350. * amdgpu_sriov_gpu_reset - reset the asic
  2351. *
  2352. * @adev: amdgpu device pointer
  2353. * @job: which job trigger hang
  2354. *
  2355. * Attempt the reset the GPU if it has hung (all asics).
  2356. * for SRIOV case.
  2357. * Returns 0 for success or an error on failure.
  2358. */
  2359. int amdgpu_sriov_gpu_reset(struct amdgpu_device *adev, struct amdgpu_job *job)
  2360. {
  2361. int i, j, r = 0;
  2362. int resched;
  2363. struct amdgpu_bo *bo, *tmp;
  2364. struct amdgpu_ring *ring;
  2365. struct dma_fence *fence = NULL, *next = NULL;
  2366. mutex_lock(&adev->virt.lock_reset);
  2367. atomic_inc(&adev->gpu_reset_counter);
  2368. adev->in_sriov_reset = true;
  2369. /* block TTM */
  2370. resched = ttm_bo_lock_delayed_workqueue(&adev->mman.bdev);
  2371. /* we start from the ring trigger GPU hang */
  2372. j = job ? job->ring->idx : 0;
  2373. /* block scheduler */
  2374. for (i = j; i < j + AMDGPU_MAX_RINGS; ++i) {
  2375. ring = adev->rings[i % AMDGPU_MAX_RINGS];
  2376. if (!ring || !ring->sched.thread)
  2377. continue;
  2378. kthread_park(ring->sched.thread);
  2379. if (job && j != i)
  2380. continue;
  2381. /* here give the last chance to check if job removed from mirror-list
  2382. * since we already pay some time on kthread_park */
  2383. if (job && list_empty(&job->base.node)) {
  2384. kthread_unpark(ring->sched.thread);
  2385. goto give_up_reset;
  2386. }
  2387. if (amd_sched_invalidate_job(&job->base, amdgpu_job_hang_limit))
  2388. amd_sched_job_kickout(&job->base);
  2389. /* only do job_reset on the hang ring if @job not NULL */
  2390. amd_sched_hw_job_reset(&ring->sched);
  2391. /* after all hw jobs are reset, hw fence is meaningless, so force_completion */
  2392. amdgpu_fence_driver_force_completion_ring(ring);
  2393. }
  2394. /* request to take full control of GPU before re-initialization */
  2395. if (job)
  2396. amdgpu_virt_reset_gpu(adev);
  2397. else
  2398. amdgpu_virt_request_full_gpu(adev, true);
  2399. /* Resume IP prior to SMC */
  2400. amdgpu_sriov_reinit_early(adev);
  2401. /* we need recover gart prior to run SMC/CP/SDMA resume */
  2402. amdgpu_ttm_recover_gart(adev);
  2403. /* now we are okay to resume SMC/CP/SDMA */
  2404. amdgpu_sriov_reinit_late(adev);
  2405. amdgpu_irq_gpu_reset_resume_helper(adev);
  2406. if (amdgpu_ib_ring_tests(adev))
  2407. dev_err(adev->dev, "[GPU_RESET] ib ring test failed (%d).\n", r);
  2408. /* release full control of GPU after ib test */
  2409. amdgpu_virt_release_full_gpu(adev, true);
  2410. DRM_INFO("recover vram bo from shadow\n");
  2411. ring = adev->mman.buffer_funcs_ring;
  2412. mutex_lock(&adev->shadow_list_lock);
  2413. list_for_each_entry_safe(bo, tmp, &adev->shadow_list, shadow_list) {
  2414. next = NULL;
  2415. amdgpu_recover_vram_from_shadow(adev, ring, bo, &next);
  2416. if (fence) {
  2417. r = dma_fence_wait(fence, false);
  2418. if (r) {
  2419. WARN(r, "recovery from shadow isn't completed\n");
  2420. break;
  2421. }
  2422. }
  2423. dma_fence_put(fence);
  2424. fence = next;
  2425. }
  2426. mutex_unlock(&adev->shadow_list_lock);
  2427. if (fence) {
  2428. r = dma_fence_wait(fence, false);
  2429. if (r)
  2430. WARN(r, "recovery from shadow isn't completed\n");
  2431. }
  2432. dma_fence_put(fence);
  2433. for (i = j; i < j + AMDGPU_MAX_RINGS; ++i) {
  2434. ring = adev->rings[i % AMDGPU_MAX_RINGS];
  2435. if (!ring || !ring->sched.thread)
  2436. continue;
  2437. if (job && j != i) {
  2438. kthread_unpark(ring->sched.thread);
  2439. continue;
  2440. }
  2441. amd_sched_job_recovery(&ring->sched);
  2442. kthread_unpark(ring->sched.thread);
  2443. }
  2444. drm_helper_resume_force_mode(adev->ddev);
  2445. give_up_reset:
  2446. ttm_bo_unlock_delayed_workqueue(&adev->mman.bdev, resched);
  2447. if (r) {
  2448. /* bad news, how to tell it to userspace ? */
  2449. dev_info(adev->dev, "GPU reset failed\n");
  2450. } else {
  2451. dev_info(adev->dev, "GPU reset successed!\n");
  2452. }
  2453. adev->in_sriov_reset = false;
  2454. mutex_unlock(&adev->virt.lock_reset);
  2455. return r;
  2456. }
  2457. /**
  2458. * amdgpu_gpu_reset - reset the asic
  2459. *
  2460. * @adev: amdgpu device pointer
  2461. *
  2462. * Attempt the reset the GPU if it has hung (all asics).
  2463. * Returns 0 for success or an error on failure.
  2464. */
  2465. int amdgpu_gpu_reset(struct amdgpu_device *adev)
  2466. {
  2467. int i, r;
  2468. int resched;
  2469. bool need_full_reset, vram_lost = false;
  2470. if (!amdgpu_check_soft_reset(adev)) {
  2471. DRM_INFO("No hardware hang detected. Did some blocks stall?\n");
  2472. return 0;
  2473. }
  2474. atomic_inc(&adev->gpu_reset_counter);
  2475. /* block TTM */
  2476. resched = ttm_bo_lock_delayed_workqueue(&adev->mman.bdev);
  2477. /* block scheduler */
  2478. for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
  2479. struct amdgpu_ring *ring = adev->rings[i];
  2480. if (!ring || !ring->sched.thread)
  2481. continue;
  2482. kthread_park(ring->sched.thread);
  2483. amd_sched_hw_job_reset(&ring->sched);
  2484. }
  2485. /* after all hw jobs are reset, hw fence is meaningless, so force_completion */
  2486. amdgpu_fence_driver_force_completion(adev);
  2487. need_full_reset = amdgpu_need_full_reset(adev);
  2488. if (!need_full_reset) {
  2489. amdgpu_pre_soft_reset(adev);
  2490. r = amdgpu_soft_reset(adev);
  2491. amdgpu_post_soft_reset(adev);
  2492. if (r || amdgpu_check_soft_reset(adev)) {
  2493. DRM_INFO("soft reset failed, will fallback to full reset!\n");
  2494. need_full_reset = true;
  2495. }
  2496. }
  2497. if (need_full_reset) {
  2498. r = amdgpu_suspend(adev);
  2499. retry:
  2500. amdgpu_atombios_scratch_regs_save(adev);
  2501. r = amdgpu_asic_reset(adev);
  2502. amdgpu_atombios_scratch_regs_restore(adev);
  2503. /* post card */
  2504. amdgpu_atom_asic_init(adev->mode_info.atom_context);
  2505. if (!r) {
  2506. dev_info(adev->dev, "GPU reset succeeded, trying to resume\n");
  2507. r = amdgpu_resume_phase1(adev);
  2508. if (r)
  2509. goto out;
  2510. vram_lost = amdgpu_check_vram_lost(adev);
  2511. if (vram_lost) {
  2512. DRM_ERROR("VRAM is lost!\n");
  2513. atomic_inc(&adev->vram_lost_counter);
  2514. }
  2515. r = amdgpu_ttm_recover_gart(adev);
  2516. if (r)
  2517. goto out;
  2518. r = amdgpu_resume_phase2(adev);
  2519. if (r)
  2520. goto out;
  2521. if (vram_lost)
  2522. amdgpu_fill_reset_magic(adev);
  2523. }
  2524. }
  2525. out:
  2526. if (!r) {
  2527. amdgpu_irq_gpu_reset_resume_helper(adev);
  2528. r = amdgpu_ib_ring_tests(adev);
  2529. if (r) {
  2530. dev_err(adev->dev, "ib ring test failed (%d).\n", r);
  2531. r = amdgpu_suspend(adev);
  2532. need_full_reset = true;
  2533. goto retry;
  2534. }
  2535. /**
  2536. * recovery vm page tables, since we cannot depend on VRAM is
  2537. * consistent after gpu full reset.
  2538. */
  2539. if (need_full_reset && amdgpu_need_backup(adev)) {
  2540. struct amdgpu_ring *ring = adev->mman.buffer_funcs_ring;
  2541. struct amdgpu_bo *bo, *tmp;
  2542. struct dma_fence *fence = NULL, *next = NULL;
  2543. DRM_INFO("recover vram bo from shadow\n");
  2544. mutex_lock(&adev->shadow_list_lock);
  2545. list_for_each_entry_safe(bo, tmp, &adev->shadow_list, shadow_list) {
  2546. next = NULL;
  2547. amdgpu_recover_vram_from_shadow(adev, ring, bo, &next);
  2548. if (fence) {
  2549. r = dma_fence_wait(fence, false);
  2550. if (r) {
  2551. WARN(r, "recovery from shadow isn't completed\n");
  2552. break;
  2553. }
  2554. }
  2555. dma_fence_put(fence);
  2556. fence = next;
  2557. }
  2558. mutex_unlock(&adev->shadow_list_lock);
  2559. if (fence) {
  2560. r = dma_fence_wait(fence, false);
  2561. if (r)
  2562. WARN(r, "recovery from shadow isn't completed\n");
  2563. }
  2564. dma_fence_put(fence);
  2565. }
  2566. for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
  2567. struct amdgpu_ring *ring = adev->rings[i];
  2568. if (!ring || !ring->sched.thread)
  2569. continue;
  2570. amd_sched_job_recovery(&ring->sched);
  2571. kthread_unpark(ring->sched.thread);
  2572. }
  2573. } else {
  2574. dev_err(adev->dev, "asic resume failed (%d).\n", r);
  2575. amdgpu_vf_error_put(AMDGIM_ERROR_VF_ASIC_RESUME_FAIL, 0, r);
  2576. for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
  2577. if (adev->rings[i] && adev->rings[i]->sched.thread) {
  2578. kthread_unpark(adev->rings[i]->sched.thread);
  2579. }
  2580. }
  2581. }
  2582. drm_helper_resume_force_mode(adev->ddev);
  2583. ttm_bo_unlock_delayed_workqueue(&adev->mman.bdev, resched);
  2584. if (r) {
  2585. /* bad news, how to tell it to userspace ? */
  2586. dev_info(adev->dev, "GPU reset failed\n");
  2587. amdgpu_vf_error_put(AMDGIM_ERROR_VF_GPU_RESET_FAIL, 0, r);
  2588. }
  2589. else {
  2590. dev_info(adev->dev, "GPU reset successed!\n");
  2591. }
  2592. amdgpu_vf_error_trans_all(adev);
  2593. return r;
  2594. }
  2595. void amdgpu_get_pcie_info(struct amdgpu_device *adev)
  2596. {
  2597. u32 mask;
  2598. int ret;
  2599. if (amdgpu_pcie_gen_cap)
  2600. adev->pm.pcie_gen_mask = amdgpu_pcie_gen_cap;
  2601. if (amdgpu_pcie_lane_cap)
  2602. adev->pm.pcie_mlw_mask = amdgpu_pcie_lane_cap;
  2603. /* covers APUs as well */
  2604. if (pci_is_root_bus(adev->pdev->bus)) {
  2605. if (adev->pm.pcie_gen_mask == 0)
  2606. adev->pm.pcie_gen_mask = AMDGPU_DEFAULT_PCIE_GEN_MASK;
  2607. if (adev->pm.pcie_mlw_mask == 0)
  2608. adev->pm.pcie_mlw_mask = AMDGPU_DEFAULT_PCIE_MLW_MASK;
  2609. return;
  2610. }
  2611. if (adev->pm.pcie_gen_mask == 0) {
  2612. ret = drm_pcie_get_speed_cap_mask(adev->ddev, &mask);
  2613. if (!ret) {
  2614. adev->pm.pcie_gen_mask = (CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN1 |
  2615. CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN2 |
  2616. CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN3);
  2617. if (mask & DRM_PCIE_SPEED_25)
  2618. adev->pm.pcie_gen_mask |= CAIL_PCIE_LINK_SPEED_SUPPORT_GEN1;
  2619. if (mask & DRM_PCIE_SPEED_50)
  2620. adev->pm.pcie_gen_mask |= CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2;
  2621. if (mask & DRM_PCIE_SPEED_80)
  2622. adev->pm.pcie_gen_mask |= CAIL_PCIE_LINK_SPEED_SUPPORT_GEN3;
  2623. } else {
  2624. adev->pm.pcie_gen_mask = AMDGPU_DEFAULT_PCIE_GEN_MASK;
  2625. }
  2626. }
  2627. if (adev->pm.pcie_mlw_mask == 0) {
  2628. ret = drm_pcie_get_max_link_width(adev->ddev, &mask);
  2629. if (!ret) {
  2630. switch (mask) {
  2631. case 32:
  2632. adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X32 |
  2633. CAIL_PCIE_LINK_WIDTH_SUPPORT_X16 |
  2634. CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 |
  2635. CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
  2636. CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
  2637. CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
  2638. CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
  2639. break;
  2640. case 16:
  2641. adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X16 |
  2642. CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 |
  2643. CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
  2644. CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
  2645. CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
  2646. CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
  2647. break;
  2648. case 12:
  2649. adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 |
  2650. CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
  2651. CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
  2652. CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
  2653. CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
  2654. break;
  2655. case 8:
  2656. adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
  2657. CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
  2658. CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
  2659. CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
  2660. break;
  2661. case 4:
  2662. adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
  2663. CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
  2664. CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
  2665. break;
  2666. case 2:
  2667. adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
  2668. CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
  2669. break;
  2670. case 1:
  2671. adev->pm.pcie_mlw_mask = CAIL_PCIE_LINK_WIDTH_SUPPORT_X1;
  2672. break;
  2673. default:
  2674. break;
  2675. }
  2676. } else {
  2677. adev->pm.pcie_mlw_mask = AMDGPU_DEFAULT_PCIE_MLW_MASK;
  2678. }
  2679. }
  2680. }
  2681. /*
  2682. * Debugfs
  2683. */
  2684. int amdgpu_debugfs_add_files(struct amdgpu_device *adev,
  2685. const struct drm_info_list *files,
  2686. unsigned nfiles)
  2687. {
  2688. unsigned i;
  2689. for (i = 0; i < adev->debugfs_count; i++) {
  2690. if (adev->debugfs[i].files == files) {
  2691. /* Already registered */
  2692. return 0;
  2693. }
  2694. }
  2695. i = adev->debugfs_count + 1;
  2696. if (i > AMDGPU_DEBUGFS_MAX_COMPONENTS) {
  2697. DRM_ERROR("Reached maximum number of debugfs components.\n");
  2698. DRM_ERROR("Report so we increase "
  2699. "AMDGPU_DEBUGFS_MAX_COMPONENTS.\n");
  2700. return -EINVAL;
  2701. }
  2702. adev->debugfs[adev->debugfs_count].files = files;
  2703. adev->debugfs[adev->debugfs_count].num_files = nfiles;
  2704. adev->debugfs_count = i;
  2705. #if defined(CONFIG_DEBUG_FS)
  2706. drm_debugfs_create_files(files, nfiles,
  2707. adev->ddev->primary->debugfs_root,
  2708. adev->ddev->primary);
  2709. #endif
  2710. return 0;
  2711. }
  2712. #if defined(CONFIG_DEBUG_FS)
  2713. static ssize_t amdgpu_debugfs_regs_read(struct file *f, char __user *buf,
  2714. size_t size, loff_t *pos)
  2715. {
  2716. struct amdgpu_device *adev = file_inode(f)->i_private;
  2717. ssize_t result = 0;
  2718. int r;
  2719. bool pm_pg_lock, use_bank;
  2720. unsigned instance_bank, sh_bank, se_bank;
  2721. if (size & 0x3 || *pos & 0x3)
  2722. return -EINVAL;
  2723. /* are we reading registers for which a PG lock is necessary? */
  2724. pm_pg_lock = (*pos >> 23) & 1;
  2725. if (*pos & (1ULL << 62)) {
  2726. se_bank = (*pos >> 24) & 0x3FF;
  2727. sh_bank = (*pos >> 34) & 0x3FF;
  2728. instance_bank = (*pos >> 44) & 0x3FF;
  2729. if (se_bank == 0x3FF)
  2730. se_bank = 0xFFFFFFFF;
  2731. if (sh_bank == 0x3FF)
  2732. sh_bank = 0xFFFFFFFF;
  2733. if (instance_bank == 0x3FF)
  2734. instance_bank = 0xFFFFFFFF;
  2735. use_bank = 1;
  2736. } else {
  2737. use_bank = 0;
  2738. }
  2739. *pos &= (1UL << 22) - 1;
  2740. if (use_bank) {
  2741. if ((sh_bank != 0xFFFFFFFF && sh_bank >= adev->gfx.config.max_sh_per_se) ||
  2742. (se_bank != 0xFFFFFFFF && se_bank >= adev->gfx.config.max_shader_engines))
  2743. return -EINVAL;
  2744. mutex_lock(&adev->grbm_idx_mutex);
  2745. amdgpu_gfx_select_se_sh(adev, se_bank,
  2746. sh_bank, instance_bank);
  2747. }
  2748. if (pm_pg_lock)
  2749. mutex_lock(&adev->pm.mutex);
  2750. while (size) {
  2751. uint32_t value;
  2752. if (*pos > adev->rmmio_size)
  2753. goto end;
  2754. value = RREG32(*pos >> 2);
  2755. r = put_user(value, (uint32_t *)buf);
  2756. if (r) {
  2757. result = r;
  2758. goto end;
  2759. }
  2760. result += 4;
  2761. buf += 4;
  2762. *pos += 4;
  2763. size -= 4;
  2764. }
  2765. end:
  2766. if (use_bank) {
  2767. amdgpu_gfx_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  2768. mutex_unlock(&adev->grbm_idx_mutex);
  2769. }
  2770. if (pm_pg_lock)
  2771. mutex_unlock(&adev->pm.mutex);
  2772. return result;
  2773. }
  2774. static ssize_t amdgpu_debugfs_regs_write(struct file *f, const char __user *buf,
  2775. size_t size, loff_t *pos)
  2776. {
  2777. struct amdgpu_device *adev = file_inode(f)->i_private;
  2778. ssize_t result = 0;
  2779. int r;
  2780. bool pm_pg_lock, use_bank;
  2781. unsigned instance_bank, sh_bank, se_bank;
  2782. if (size & 0x3 || *pos & 0x3)
  2783. return -EINVAL;
  2784. /* are we reading registers for which a PG lock is necessary? */
  2785. pm_pg_lock = (*pos >> 23) & 1;
  2786. if (*pos & (1ULL << 62)) {
  2787. se_bank = (*pos >> 24) & 0x3FF;
  2788. sh_bank = (*pos >> 34) & 0x3FF;
  2789. instance_bank = (*pos >> 44) & 0x3FF;
  2790. if (se_bank == 0x3FF)
  2791. se_bank = 0xFFFFFFFF;
  2792. if (sh_bank == 0x3FF)
  2793. sh_bank = 0xFFFFFFFF;
  2794. if (instance_bank == 0x3FF)
  2795. instance_bank = 0xFFFFFFFF;
  2796. use_bank = 1;
  2797. } else {
  2798. use_bank = 0;
  2799. }
  2800. *pos &= (1UL << 22) - 1;
  2801. if (use_bank) {
  2802. if ((sh_bank != 0xFFFFFFFF && sh_bank >= adev->gfx.config.max_sh_per_se) ||
  2803. (se_bank != 0xFFFFFFFF && se_bank >= adev->gfx.config.max_shader_engines))
  2804. return -EINVAL;
  2805. mutex_lock(&adev->grbm_idx_mutex);
  2806. amdgpu_gfx_select_se_sh(adev, se_bank,
  2807. sh_bank, instance_bank);
  2808. }
  2809. if (pm_pg_lock)
  2810. mutex_lock(&adev->pm.mutex);
  2811. while (size) {
  2812. uint32_t value;
  2813. if (*pos > adev->rmmio_size)
  2814. return result;
  2815. r = get_user(value, (uint32_t *)buf);
  2816. if (r)
  2817. return r;
  2818. WREG32(*pos >> 2, value);
  2819. result += 4;
  2820. buf += 4;
  2821. *pos += 4;
  2822. size -= 4;
  2823. }
  2824. if (use_bank) {
  2825. amdgpu_gfx_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  2826. mutex_unlock(&adev->grbm_idx_mutex);
  2827. }
  2828. if (pm_pg_lock)
  2829. mutex_unlock(&adev->pm.mutex);
  2830. return result;
  2831. }
  2832. static ssize_t amdgpu_debugfs_regs_pcie_read(struct file *f, char __user *buf,
  2833. size_t size, loff_t *pos)
  2834. {
  2835. struct amdgpu_device *adev = file_inode(f)->i_private;
  2836. ssize_t result = 0;
  2837. int r;
  2838. if (size & 0x3 || *pos & 0x3)
  2839. return -EINVAL;
  2840. while (size) {
  2841. uint32_t value;
  2842. value = RREG32_PCIE(*pos >> 2);
  2843. r = put_user(value, (uint32_t *)buf);
  2844. if (r)
  2845. return r;
  2846. result += 4;
  2847. buf += 4;
  2848. *pos += 4;
  2849. size -= 4;
  2850. }
  2851. return result;
  2852. }
  2853. static ssize_t amdgpu_debugfs_regs_pcie_write(struct file *f, const char __user *buf,
  2854. size_t size, loff_t *pos)
  2855. {
  2856. struct amdgpu_device *adev = file_inode(f)->i_private;
  2857. ssize_t result = 0;
  2858. int r;
  2859. if (size & 0x3 || *pos & 0x3)
  2860. return -EINVAL;
  2861. while (size) {
  2862. uint32_t value;
  2863. r = get_user(value, (uint32_t *)buf);
  2864. if (r)
  2865. return r;
  2866. WREG32_PCIE(*pos >> 2, value);
  2867. result += 4;
  2868. buf += 4;
  2869. *pos += 4;
  2870. size -= 4;
  2871. }
  2872. return result;
  2873. }
  2874. static ssize_t amdgpu_debugfs_regs_didt_read(struct file *f, char __user *buf,
  2875. size_t size, loff_t *pos)
  2876. {
  2877. struct amdgpu_device *adev = file_inode(f)->i_private;
  2878. ssize_t result = 0;
  2879. int r;
  2880. if (size & 0x3 || *pos & 0x3)
  2881. return -EINVAL;
  2882. while (size) {
  2883. uint32_t value;
  2884. value = RREG32_DIDT(*pos >> 2);
  2885. r = put_user(value, (uint32_t *)buf);
  2886. if (r)
  2887. return r;
  2888. result += 4;
  2889. buf += 4;
  2890. *pos += 4;
  2891. size -= 4;
  2892. }
  2893. return result;
  2894. }
  2895. static ssize_t amdgpu_debugfs_regs_didt_write(struct file *f, const char __user *buf,
  2896. size_t size, loff_t *pos)
  2897. {
  2898. struct amdgpu_device *adev = file_inode(f)->i_private;
  2899. ssize_t result = 0;
  2900. int r;
  2901. if (size & 0x3 || *pos & 0x3)
  2902. return -EINVAL;
  2903. while (size) {
  2904. uint32_t value;
  2905. r = get_user(value, (uint32_t *)buf);
  2906. if (r)
  2907. return r;
  2908. WREG32_DIDT(*pos >> 2, value);
  2909. result += 4;
  2910. buf += 4;
  2911. *pos += 4;
  2912. size -= 4;
  2913. }
  2914. return result;
  2915. }
  2916. static ssize_t amdgpu_debugfs_regs_smc_read(struct file *f, char __user *buf,
  2917. size_t size, loff_t *pos)
  2918. {
  2919. struct amdgpu_device *adev = file_inode(f)->i_private;
  2920. ssize_t result = 0;
  2921. int r;
  2922. if (size & 0x3 || *pos & 0x3)
  2923. return -EINVAL;
  2924. while (size) {
  2925. uint32_t value;
  2926. value = RREG32_SMC(*pos);
  2927. r = put_user(value, (uint32_t *)buf);
  2928. if (r)
  2929. return r;
  2930. result += 4;
  2931. buf += 4;
  2932. *pos += 4;
  2933. size -= 4;
  2934. }
  2935. return result;
  2936. }
  2937. static ssize_t amdgpu_debugfs_regs_smc_write(struct file *f, const char __user *buf,
  2938. size_t size, loff_t *pos)
  2939. {
  2940. struct amdgpu_device *adev = file_inode(f)->i_private;
  2941. ssize_t result = 0;
  2942. int r;
  2943. if (size & 0x3 || *pos & 0x3)
  2944. return -EINVAL;
  2945. while (size) {
  2946. uint32_t value;
  2947. r = get_user(value, (uint32_t *)buf);
  2948. if (r)
  2949. return r;
  2950. WREG32_SMC(*pos, value);
  2951. result += 4;
  2952. buf += 4;
  2953. *pos += 4;
  2954. size -= 4;
  2955. }
  2956. return result;
  2957. }
  2958. static ssize_t amdgpu_debugfs_gca_config_read(struct file *f, char __user *buf,
  2959. size_t size, loff_t *pos)
  2960. {
  2961. struct amdgpu_device *adev = file_inode(f)->i_private;
  2962. ssize_t result = 0;
  2963. int r;
  2964. uint32_t *config, no_regs = 0;
  2965. if (size & 0x3 || *pos & 0x3)
  2966. return -EINVAL;
  2967. config = kmalloc_array(256, sizeof(*config), GFP_KERNEL);
  2968. if (!config)
  2969. return -ENOMEM;
  2970. /* version, increment each time something is added */
  2971. config[no_regs++] = 3;
  2972. config[no_regs++] = adev->gfx.config.max_shader_engines;
  2973. config[no_regs++] = adev->gfx.config.max_tile_pipes;
  2974. config[no_regs++] = adev->gfx.config.max_cu_per_sh;
  2975. config[no_regs++] = adev->gfx.config.max_sh_per_se;
  2976. config[no_regs++] = adev->gfx.config.max_backends_per_se;
  2977. config[no_regs++] = adev->gfx.config.max_texture_channel_caches;
  2978. config[no_regs++] = adev->gfx.config.max_gprs;
  2979. config[no_regs++] = adev->gfx.config.max_gs_threads;
  2980. config[no_regs++] = adev->gfx.config.max_hw_contexts;
  2981. config[no_regs++] = adev->gfx.config.sc_prim_fifo_size_frontend;
  2982. config[no_regs++] = adev->gfx.config.sc_prim_fifo_size_backend;
  2983. config[no_regs++] = adev->gfx.config.sc_hiz_tile_fifo_size;
  2984. config[no_regs++] = adev->gfx.config.sc_earlyz_tile_fifo_size;
  2985. config[no_regs++] = adev->gfx.config.num_tile_pipes;
  2986. config[no_regs++] = adev->gfx.config.backend_enable_mask;
  2987. config[no_regs++] = adev->gfx.config.mem_max_burst_length_bytes;
  2988. config[no_regs++] = adev->gfx.config.mem_row_size_in_kb;
  2989. config[no_regs++] = adev->gfx.config.shader_engine_tile_size;
  2990. config[no_regs++] = adev->gfx.config.num_gpus;
  2991. config[no_regs++] = adev->gfx.config.multi_gpu_tile_size;
  2992. config[no_regs++] = adev->gfx.config.mc_arb_ramcfg;
  2993. config[no_regs++] = adev->gfx.config.gb_addr_config;
  2994. config[no_regs++] = adev->gfx.config.num_rbs;
  2995. /* rev==1 */
  2996. config[no_regs++] = adev->rev_id;
  2997. config[no_regs++] = adev->pg_flags;
  2998. config[no_regs++] = adev->cg_flags;
  2999. /* rev==2 */
  3000. config[no_regs++] = adev->family;
  3001. config[no_regs++] = adev->external_rev_id;
  3002. /* rev==3 */
  3003. config[no_regs++] = adev->pdev->device;
  3004. config[no_regs++] = adev->pdev->revision;
  3005. config[no_regs++] = adev->pdev->subsystem_device;
  3006. config[no_regs++] = adev->pdev->subsystem_vendor;
  3007. while (size && (*pos < no_regs * 4)) {
  3008. uint32_t value;
  3009. value = config[*pos >> 2];
  3010. r = put_user(value, (uint32_t *)buf);
  3011. if (r) {
  3012. kfree(config);
  3013. return r;
  3014. }
  3015. result += 4;
  3016. buf += 4;
  3017. *pos += 4;
  3018. size -= 4;
  3019. }
  3020. kfree(config);
  3021. return result;
  3022. }
  3023. static ssize_t amdgpu_debugfs_sensor_read(struct file *f, char __user *buf,
  3024. size_t size, loff_t *pos)
  3025. {
  3026. struct amdgpu_device *adev = file_inode(f)->i_private;
  3027. int idx, x, outsize, r, valuesize;
  3028. uint32_t values[16];
  3029. if (size & 3 || *pos & 0x3)
  3030. return -EINVAL;
  3031. if (amdgpu_dpm == 0)
  3032. return -EINVAL;
  3033. /* convert offset to sensor number */
  3034. idx = *pos >> 2;
  3035. valuesize = sizeof(values);
  3036. if (adev->powerplay.pp_funcs && adev->powerplay.pp_funcs->read_sensor)
  3037. r = amdgpu_dpm_read_sensor(adev, idx, &values[0], &valuesize);
  3038. else
  3039. return -EINVAL;
  3040. if (size > valuesize)
  3041. return -EINVAL;
  3042. outsize = 0;
  3043. x = 0;
  3044. if (!r) {
  3045. while (size) {
  3046. r = put_user(values[x++], (int32_t *)buf);
  3047. buf += 4;
  3048. size -= 4;
  3049. outsize += 4;
  3050. }
  3051. }
  3052. return !r ? outsize : r;
  3053. }
  3054. static ssize_t amdgpu_debugfs_wave_read(struct file *f, char __user *buf,
  3055. size_t size, loff_t *pos)
  3056. {
  3057. struct amdgpu_device *adev = f->f_inode->i_private;
  3058. int r, x;
  3059. ssize_t result=0;
  3060. uint32_t offset, se, sh, cu, wave, simd, data[32];
  3061. if (size & 3 || *pos & 3)
  3062. return -EINVAL;
  3063. /* decode offset */
  3064. offset = (*pos & 0x7F);
  3065. se = ((*pos >> 7) & 0xFF);
  3066. sh = ((*pos >> 15) & 0xFF);
  3067. cu = ((*pos >> 23) & 0xFF);
  3068. wave = ((*pos >> 31) & 0xFF);
  3069. simd = ((*pos >> 37) & 0xFF);
  3070. /* switch to the specific se/sh/cu */
  3071. mutex_lock(&adev->grbm_idx_mutex);
  3072. amdgpu_gfx_select_se_sh(adev, se, sh, cu);
  3073. x = 0;
  3074. if (adev->gfx.funcs->read_wave_data)
  3075. adev->gfx.funcs->read_wave_data(adev, simd, wave, data, &x);
  3076. amdgpu_gfx_select_se_sh(adev, 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF);
  3077. mutex_unlock(&adev->grbm_idx_mutex);
  3078. if (!x)
  3079. return -EINVAL;
  3080. while (size && (offset < x * 4)) {
  3081. uint32_t value;
  3082. value = data[offset >> 2];
  3083. r = put_user(value, (uint32_t *)buf);
  3084. if (r)
  3085. return r;
  3086. result += 4;
  3087. buf += 4;
  3088. offset += 4;
  3089. size -= 4;
  3090. }
  3091. return result;
  3092. }
  3093. static ssize_t amdgpu_debugfs_gpr_read(struct file *f, char __user *buf,
  3094. size_t size, loff_t *pos)
  3095. {
  3096. struct amdgpu_device *adev = f->f_inode->i_private;
  3097. int r;
  3098. ssize_t result = 0;
  3099. uint32_t offset, se, sh, cu, wave, simd, thread, bank, *data;
  3100. if (size & 3 || *pos & 3)
  3101. return -EINVAL;
  3102. /* decode offset */
  3103. offset = (*pos & 0xFFF); /* in dwords */
  3104. se = ((*pos >> 12) & 0xFF);
  3105. sh = ((*pos >> 20) & 0xFF);
  3106. cu = ((*pos >> 28) & 0xFF);
  3107. wave = ((*pos >> 36) & 0xFF);
  3108. simd = ((*pos >> 44) & 0xFF);
  3109. thread = ((*pos >> 52) & 0xFF);
  3110. bank = ((*pos >> 60) & 1);
  3111. data = kmalloc_array(1024, sizeof(*data), GFP_KERNEL);
  3112. if (!data)
  3113. return -ENOMEM;
  3114. /* switch to the specific se/sh/cu */
  3115. mutex_lock(&adev->grbm_idx_mutex);
  3116. amdgpu_gfx_select_se_sh(adev, se, sh, cu);
  3117. if (bank == 0) {
  3118. if (adev->gfx.funcs->read_wave_vgprs)
  3119. adev->gfx.funcs->read_wave_vgprs(adev, simd, wave, thread, offset, size>>2, data);
  3120. } else {
  3121. if (adev->gfx.funcs->read_wave_sgprs)
  3122. adev->gfx.funcs->read_wave_sgprs(adev, simd, wave, offset, size>>2, data);
  3123. }
  3124. amdgpu_gfx_select_se_sh(adev, 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF);
  3125. mutex_unlock(&adev->grbm_idx_mutex);
  3126. while (size) {
  3127. uint32_t value;
  3128. value = data[offset++];
  3129. r = put_user(value, (uint32_t *)buf);
  3130. if (r) {
  3131. result = r;
  3132. goto err;
  3133. }
  3134. result += 4;
  3135. buf += 4;
  3136. size -= 4;
  3137. }
  3138. err:
  3139. kfree(data);
  3140. return result;
  3141. }
  3142. static const struct file_operations amdgpu_debugfs_regs_fops = {
  3143. .owner = THIS_MODULE,
  3144. .read = amdgpu_debugfs_regs_read,
  3145. .write = amdgpu_debugfs_regs_write,
  3146. .llseek = default_llseek
  3147. };
  3148. static const struct file_operations amdgpu_debugfs_regs_didt_fops = {
  3149. .owner = THIS_MODULE,
  3150. .read = amdgpu_debugfs_regs_didt_read,
  3151. .write = amdgpu_debugfs_regs_didt_write,
  3152. .llseek = default_llseek
  3153. };
  3154. static const struct file_operations amdgpu_debugfs_regs_pcie_fops = {
  3155. .owner = THIS_MODULE,
  3156. .read = amdgpu_debugfs_regs_pcie_read,
  3157. .write = amdgpu_debugfs_regs_pcie_write,
  3158. .llseek = default_llseek
  3159. };
  3160. static const struct file_operations amdgpu_debugfs_regs_smc_fops = {
  3161. .owner = THIS_MODULE,
  3162. .read = amdgpu_debugfs_regs_smc_read,
  3163. .write = amdgpu_debugfs_regs_smc_write,
  3164. .llseek = default_llseek
  3165. };
  3166. static const struct file_operations amdgpu_debugfs_gca_config_fops = {
  3167. .owner = THIS_MODULE,
  3168. .read = amdgpu_debugfs_gca_config_read,
  3169. .llseek = default_llseek
  3170. };
  3171. static const struct file_operations amdgpu_debugfs_sensors_fops = {
  3172. .owner = THIS_MODULE,
  3173. .read = amdgpu_debugfs_sensor_read,
  3174. .llseek = default_llseek
  3175. };
  3176. static const struct file_operations amdgpu_debugfs_wave_fops = {
  3177. .owner = THIS_MODULE,
  3178. .read = amdgpu_debugfs_wave_read,
  3179. .llseek = default_llseek
  3180. };
  3181. static const struct file_operations amdgpu_debugfs_gpr_fops = {
  3182. .owner = THIS_MODULE,
  3183. .read = amdgpu_debugfs_gpr_read,
  3184. .llseek = default_llseek
  3185. };
  3186. static const struct file_operations *debugfs_regs[] = {
  3187. &amdgpu_debugfs_regs_fops,
  3188. &amdgpu_debugfs_regs_didt_fops,
  3189. &amdgpu_debugfs_regs_pcie_fops,
  3190. &amdgpu_debugfs_regs_smc_fops,
  3191. &amdgpu_debugfs_gca_config_fops,
  3192. &amdgpu_debugfs_sensors_fops,
  3193. &amdgpu_debugfs_wave_fops,
  3194. &amdgpu_debugfs_gpr_fops,
  3195. };
  3196. static const char *debugfs_regs_names[] = {
  3197. "amdgpu_regs",
  3198. "amdgpu_regs_didt",
  3199. "amdgpu_regs_pcie",
  3200. "amdgpu_regs_smc",
  3201. "amdgpu_gca_config",
  3202. "amdgpu_sensors",
  3203. "amdgpu_wave",
  3204. "amdgpu_gpr",
  3205. };
  3206. static int amdgpu_debugfs_regs_init(struct amdgpu_device *adev)
  3207. {
  3208. struct drm_minor *minor = adev->ddev->primary;
  3209. struct dentry *ent, *root = minor->debugfs_root;
  3210. unsigned i, j;
  3211. for (i = 0; i < ARRAY_SIZE(debugfs_regs); i++) {
  3212. ent = debugfs_create_file(debugfs_regs_names[i],
  3213. S_IFREG | S_IRUGO, root,
  3214. adev, debugfs_regs[i]);
  3215. if (IS_ERR(ent)) {
  3216. for (j = 0; j < i; j++) {
  3217. debugfs_remove(adev->debugfs_regs[i]);
  3218. adev->debugfs_regs[i] = NULL;
  3219. }
  3220. return PTR_ERR(ent);
  3221. }
  3222. if (!i)
  3223. i_size_write(ent->d_inode, adev->rmmio_size);
  3224. adev->debugfs_regs[i] = ent;
  3225. }
  3226. return 0;
  3227. }
  3228. static void amdgpu_debugfs_regs_cleanup(struct amdgpu_device *adev)
  3229. {
  3230. unsigned i;
  3231. for (i = 0; i < ARRAY_SIZE(debugfs_regs); i++) {
  3232. if (adev->debugfs_regs[i]) {
  3233. debugfs_remove(adev->debugfs_regs[i]);
  3234. adev->debugfs_regs[i] = NULL;
  3235. }
  3236. }
  3237. }
  3238. static int amdgpu_debugfs_test_ib(struct seq_file *m, void *data)
  3239. {
  3240. struct drm_info_node *node = (struct drm_info_node *) m->private;
  3241. struct drm_device *dev = node->minor->dev;
  3242. struct amdgpu_device *adev = dev->dev_private;
  3243. int r = 0, i;
  3244. /* hold on the scheduler */
  3245. for (i = 0; i < AMDGPU_MAX_RINGS; i++) {
  3246. struct amdgpu_ring *ring = adev->rings[i];
  3247. if (!ring || !ring->sched.thread)
  3248. continue;
  3249. kthread_park(ring->sched.thread);
  3250. }
  3251. seq_printf(m, "run ib test:\n");
  3252. r = amdgpu_ib_ring_tests(adev);
  3253. if (r)
  3254. seq_printf(m, "ib ring tests failed (%d).\n", r);
  3255. else
  3256. seq_printf(m, "ib ring tests passed.\n");
  3257. /* go on the scheduler */
  3258. for (i = 0; i < AMDGPU_MAX_RINGS; i++) {
  3259. struct amdgpu_ring *ring = adev->rings[i];
  3260. if (!ring || !ring->sched.thread)
  3261. continue;
  3262. kthread_unpark(ring->sched.thread);
  3263. }
  3264. return 0;
  3265. }
  3266. static const struct drm_info_list amdgpu_debugfs_test_ib_ring_list[] = {
  3267. {"amdgpu_test_ib", &amdgpu_debugfs_test_ib}
  3268. };
  3269. static int amdgpu_debugfs_test_ib_ring_init(struct amdgpu_device *adev)
  3270. {
  3271. return amdgpu_debugfs_add_files(adev,
  3272. amdgpu_debugfs_test_ib_ring_list, 1);
  3273. }
  3274. int amdgpu_debugfs_init(struct drm_minor *minor)
  3275. {
  3276. return 0;
  3277. }
  3278. static int amdgpu_debugfs_get_vbios_dump(struct seq_file *m, void *data)
  3279. {
  3280. struct drm_info_node *node = (struct drm_info_node *) m->private;
  3281. struct drm_device *dev = node->minor->dev;
  3282. struct amdgpu_device *adev = dev->dev_private;
  3283. seq_write(m, adev->bios, adev->bios_size);
  3284. return 0;
  3285. }
  3286. static const struct drm_info_list amdgpu_vbios_dump_list[] = {
  3287. {"amdgpu_vbios",
  3288. amdgpu_debugfs_get_vbios_dump,
  3289. 0, NULL},
  3290. };
  3291. static int amdgpu_debugfs_vbios_dump_init(struct amdgpu_device *adev)
  3292. {
  3293. return amdgpu_debugfs_add_files(adev,
  3294. amdgpu_vbios_dump_list, 1);
  3295. }
  3296. #else
  3297. static int amdgpu_debugfs_test_ib_ring_init(struct amdgpu_device *adev)
  3298. {
  3299. return 0;
  3300. }
  3301. static int amdgpu_debugfs_regs_init(struct amdgpu_device *adev)
  3302. {
  3303. return 0;
  3304. }
  3305. static int amdgpu_debugfs_vbios_dump_init(struct amdgpu_device *adev)
  3306. {
  3307. return 0;
  3308. }
  3309. static void amdgpu_debugfs_regs_cleanup(struct amdgpu_device *adev) { }
  3310. #endif