intel_ringbuffer.c 58 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220
  1. /*
  2. * Copyright © 2008-2010 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Eric Anholt <eric@anholt.net>
  25. * Zou Nan hai <nanhai.zou@intel.com>
  26. * Xiang Hai hao<haihao.xiang@intel.com>
  27. *
  28. */
  29. #include <linux/log2.h>
  30. #include <drm/drmP.h>
  31. #include "i915_drv.h"
  32. #include <drm/i915_drm.h>
  33. #include "i915_trace.h"
  34. #include "intel_drv.h"
  35. /* Rough estimate of the typical request size, performing a flush,
  36. * set-context and then emitting the batch.
  37. */
  38. #define LEGACY_REQUEST_SIZE 200
  39. static int __intel_ring_space(int head, int tail, int size)
  40. {
  41. int space = head - tail;
  42. if (space <= 0)
  43. space += size;
  44. return space - I915_RING_FREE_SPACE;
  45. }
  46. void intel_ring_update_space(struct intel_ring *ring)
  47. {
  48. ring->space = __intel_ring_space(ring->head, ring->tail, ring->size);
  49. }
  50. static int
  51. gen2_render_ring_flush(struct drm_i915_gem_request *req, u32 mode)
  52. {
  53. u32 cmd, *cs;
  54. cmd = MI_FLUSH;
  55. if (mode & EMIT_INVALIDATE)
  56. cmd |= MI_READ_FLUSH;
  57. cs = intel_ring_begin(req, 2);
  58. if (IS_ERR(cs))
  59. return PTR_ERR(cs);
  60. *cs++ = cmd;
  61. *cs++ = MI_NOOP;
  62. intel_ring_advance(req, cs);
  63. return 0;
  64. }
  65. static int
  66. gen4_render_ring_flush(struct drm_i915_gem_request *req, u32 mode)
  67. {
  68. u32 cmd, *cs;
  69. /*
  70. * read/write caches:
  71. *
  72. * I915_GEM_DOMAIN_RENDER is always invalidated, but is
  73. * only flushed if MI_NO_WRITE_FLUSH is unset. On 965, it is
  74. * also flushed at 2d versus 3d pipeline switches.
  75. *
  76. * read-only caches:
  77. *
  78. * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
  79. * MI_READ_FLUSH is set, and is always flushed on 965.
  80. *
  81. * I915_GEM_DOMAIN_COMMAND may not exist?
  82. *
  83. * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
  84. * invalidated when MI_EXE_FLUSH is set.
  85. *
  86. * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
  87. * invalidated with every MI_FLUSH.
  88. *
  89. * TLBs:
  90. *
  91. * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
  92. * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
  93. * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
  94. * are flushed at any MI_FLUSH.
  95. */
  96. cmd = MI_FLUSH;
  97. if (mode & EMIT_INVALIDATE) {
  98. cmd |= MI_EXE_FLUSH;
  99. if (IS_G4X(req->i915) || IS_GEN5(req->i915))
  100. cmd |= MI_INVALIDATE_ISP;
  101. }
  102. cs = intel_ring_begin(req, 2);
  103. if (IS_ERR(cs))
  104. return PTR_ERR(cs);
  105. *cs++ = cmd;
  106. *cs++ = MI_NOOP;
  107. intel_ring_advance(req, cs);
  108. return 0;
  109. }
  110. /**
  111. * Emits a PIPE_CONTROL with a non-zero post-sync operation, for
  112. * implementing two workarounds on gen6. From section 1.4.7.1
  113. * "PIPE_CONTROL" of the Sandy Bridge PRM volume 2 part 1:
  114. *
  115. * [DevSNB-C+{W/A}] Before any depth stall flush (including those
  116. * produced by non-pipelined state commands), software needs to first
  117. * send a PIPE_CONTROL with no bits set except Post-Sync Operation !=
  118. * 0.
  119. *
  120. * [Dev-SNB{W/A}]: Before a PIPE_CONTROL with Write Cache Flush Enable
  121. * =1, a PIPE_CONTROL with any non-zero post-sync-op is required.
  122. *
  123. * And the workaround for these two requires this workaround first:
  124. *
  125. * [Dev-SNB{W/A}]: Pipe-control with CS-stall bit set must be sent
  126. * BEFORE the pipe-control with a post-sync op and no write-cache
  127. * flushes.
  128. *
  129. * And this last workaround is tricky because of the requirements on
  130. * that bit. From section 1.4.7.2.3 "Stall" of the Sandy Bridge PRM
  131. * volume 2 part 1:
  132. *
  133. * "1 of the following must also be set:
  134. * - Render Target Cache Flush Enable ([12] of DW1)
  135. * - Depth Cache Flush Enable ([0] of DW1)
  136. * - Stall at Pixel Scoreboard ([1] of DW1)
  137. * - Depth Stall ([13] of DW1)
  138. * - Post-Sync Operation ([13] of DW1)
  139. * - Notify Enable ([8] of DW1)"
  140. *
  141. * The cache flushes require the workaround flush that triggered this
  142. * one, so we can't use it. Depth stall would trigger the same.
  143. * Post-sync nonzero is what triggered this second workaround, so we
  144. * can't use that one either. Notify enable is IRQs, which aren't
  145. * really our business. That leaves only stall at scoreboard.
  146. */
  147. static int
  148. intel_emit_post_sync_nonzero_flush(struct drm_i915_gem_request *req)
  149. {
  150. u32 scratch_addr =
  151. i915_ggtt_offset(req->engine->scratch) + 2 * CACHELINE_BYTES;
  152. u32 *cs;
  153. cs = intel_ring_begin(req, 6);
  154. if (IS_ERR(cs))
  155. return PTR_ERR(cs);
  156. *cs++ = GFX_OP_PIPE_CONTROL(5);
  157. *cs++ = PIPE_CONTROL_CS_STALL | PIPE_CONTROL_STALL_AT_SCOREBOARD;
  158. *cs++ = scratch_addr | PIPE_CONTROL_GLOBAL_GTT;
  159. *cs++ = 0; /* low dword */
  160. *cs++ = 0; /* high dword */
  161. *cs++ = MI_NOOP;
  162. intel_ring_advance(req, cs);
  163. cs = intel_ring_begin(req, 6);
  164. if (IS_ERR(cs))
  165. return PTR_ERR(cs);
  166. *cs++ = GFX_OP_PIPE_CONTROL(5);
  167. *cs++ = PIPE_CONTROL_QW_WRITE;
  168. *cs++ = scratch_addr | PIPE_CONTROL_GLOBAL_GTT;
  169. *cs++ = 0;
  170. *cs++ = 0;
  171. *cs++ = MI_NOOP;
  172. intel_ring_advance(req, cs);
  173. return 0;
  174. }
  175. static int
  176. gen6_render_ring_flush(struct drm_i915_gem_request *req, u32 mode)
  177. {
  178. u32 scratch_addr =
  179. i915_ggtt_offset(req->engine->scratch) + 2 * CACHELINE_BYTES;
  180. u32 *cs, flags = 0;
  181. int ret;
  182. /* Force SNB workarounds for PIPE_CONTROL flushes */
  183. ret = intel_emit_post_sync_nonzero_flush(req);
  184. if (ret)
  185. return ret;
  186. /* Just flush everything. Experiments have shown that reducing the
  187. * number of bits based on the write domains has little performance
  188. * impact.
  189. */
  190. if (mode & EMIT_FLUSH) {
  191. flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
  192. flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
  193. /*
  194. * Ensure that any following seqno writes only happen
  195. * when the render cache is indeed flushed.
  196. */
  197. flags |= PIPE_CONTROL_CS_STALL;
  198. }
  199. if (mode & EMIT_INVALIDATE) {
  200. flags |= PIPE_CONTROL_TLB_INVALIDATE;
  201. flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
  202. flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
  203. flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
  204. flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
  205. flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
  206. /*
  207. * TLB invalidate requires a post-sync write.
  208. */
  209. flags |= PIPE_CONTROL_QW_WRITE | PIPE_CONTROL_CS_STALL;
  210. }
  211. cs = intel_ring_begin(req, 4);
  212. if (IS_ERR(cs))
  213. return PTR_ERR(cs);
  214. *cs++ = GFX_OP_PIPE_CONTROL(4);
  215. *cs++ = flags;
  216. *cs++ = scratch_addr | PIPE_CONTROL_GLOBAL_GTT;
  217. *cs++ = 0;
  218. intel_ring_advance(req, cs);
  219. return 0;
  220. }
  221. static int
  222. gen7_render_ring_cs_stall_wa(struct drm_i915_gem_request *req)
  223. {
  224. u32 *cs;
  225. cs = intel_ring_begin(req, 4);
  226. if (IS_ERR(cs))
  227. return PTR_ERR(cs);
  228. *cs++ = GFX_OP_PIPE_CONTROL(4);
  229. *cs++ = PIPE_CONTROL_CS_STALL | PIPE_CONTROL_STALL_AT_SCOREBOARD;
  230. *cs++ = 0;
  231. *cs++ = 0;
  232. intel_ring_advance(req, cs);
  233. return 0;
  234. }
  235. static int
  236. gen7_render_ring_flush(struct drm_i915_gem_request *req, u32 mode)
  237. {
  238. u32 scratch_addr =
  239. i915_ggtt_offset(req->engine->scratch) + 2 * CACHELINE_BYTES;
  240. u32 *cs, flags = 0;
  241. /*
  242. * Ensure that any following seqno writes only happen when the render
  243. * cache is indeed flushed.
  244. *
  245. * Workaround: 4th PIPE_CONTROL command (except the ones with only
  246. * read-cache invalidate bits set) must have the CS_STALL bit set. We
  247. * don't try to be clever and just set it unconditionally.
  248. */
  249. flags |= PIPE_CONTROL_CS_STALL;
  250. /* Just flush everything. Experiments have shown that reducing the
  251. * number of bits based on the write domains has little performance
  252. * impact.
  253. */
  254. if (mode & EMIT_FLUSH) {
  255. flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
  256. flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
  257. flags |= PIPE_CONTROL_DC_FLUSH_ENABLE;
  258. flags |= PIPE_CONTROL_FLUSH_ENABLE;
  259. }
  260. if (mode & EMIT_INVALIDATE) {
  261. flags |= PIPE_CONTROL_TLB_INVALIDATE;
  262. flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
  263. flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
  264. flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
  265. flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
  266. flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
  267. flags |= PIPE_CONTROL_MEDIA_STATE_CLEAR;
  268. /*
  269. * TLB invalidate requires a post-sync write.
  270. */
  271. flags |= PIPE_CONTROL_QW_WRITE;
  272. flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
  273. flags |= PIPE_CONTROL_STALL_AT_SCOREBOARD;
  274. /* Workaround: we must issue a pipe_control with CS-stall bit
  275. * set before a pipe_control command that has the state cache
  276. * invalidate bit set. */
  277. gen7_render_ring_cs_stall_wa(req);
  278. }
  279. cs = intel_ring_begin(req, 4);
  280. if (IS_ERR(cs))
  281. return PTR_ERR(cs);
  282. *cs++ = GFX_OP_PIPE_CONTROL(4);
  283. *cs++ = flags;
  284. *cs++ = scratch_addr;
  285. *cs++ = 0;
  286. intel_ring_advance(req, cs);
  287. return 0;
  288. }
  289. static int
  290. gen8_render_ring_flush(struct drm_i915_gem_request *req, u32 mode)
  291. {
  292. u32 flags;
  293. u32 *cs;
  294. cs = intel_ring_begin(req, mode & EMIT_INVALIDATE ? 12 : 6);
  295. if (IS_ERR(cs))
  296. return PTR_ERR(cs);
  297. flags = PIPE_CONTROL_CS_STALL;
  298. if (mode & EMIT_FLUSH) {
  299. flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
  300. flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
  301. flags |= PIPE_CONTROL_DC_FLUSH_ENABLE;
  302. flags |= PIPE_CONTROL_FLUSH_ENABLE;
  303. }
  304. if (mode & EMIT_INVALIDATE) {
  305. flags |= PIPE_CONTROL_TLB_INVALIDATE;
  306. flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
  307. flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
  308. flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
  309. flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
  310. flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
  311. flags |= PIPE_CONTROL_QW_WRITE;
  312. flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
  313. /* WaCsStallBeforeStateCacheInvalidate:bdw,chv */
  314. cs = gen8_emit_pipe_control(cs,
  315. PIPE_CONTROL_CS_STALL |
  316. PIPE_CONTROL_STALL_AT_SCOREBOARD,
  317. 0);
  318. }
  319. cs = gen8_emit_pipe_control(cs, flags,
  320. i915_ggtt_offset(req->engine->scratch) +
  321. 2 * CACHELINE_BYTES);
  322. intel_ring_advance(req, cs);
  323. return 0;
  324. }
  325. static void ring_setup_phys_status_page(struct intel_engine_cs *engine)
  326. {
  327. struct drm_i915_private *dev_priv = engine->i915;
  328. u32 addr;
  329. addr = dev_priv->status_page_dmah->busaddr;
  330. if (INTEL_GEN(dev_priv) >= 4)
  331. addr |= (dev_priv->status_page_dmah->busaddr >> 28) & 0xf0;
  332. I915_WRITE(HWS_PGA, addr);
  333. }
  334. static void intel_ring_setup_status_page(struct intel_engine_cs *engine)
  335. {
  336. struct drm_i915_private *dev_priv = engine->i915;
  337. i915_reg_t mmio;
  338. /* The ring status page addresses are no longer next to the rest of
  339. * the ring registers as of gen7.
  340. */
  341. if (IS_GEN7(dev_priv)) {
  342. switch (engine->id) {
  343. case RCS:
  344. mmio = RENDER_HWS_PGA_GEN7;
  345. break;
  346. case BCS:
  347. mmio = BLT_HWS_PGA_GEN7;
  348. break;
  349. /*
  350. * VCS2 actually doesn't exist on Gen7. Only shut up
  351. * gcc switch check warning
  352. */
  353. case VCS2:
  354. case VCS:
  355. mmio = BSD_HWS_PGA_GEN7;
  356. break;
  357. case VECS:
  358. mmio = VEBOX_HWS_PGA_GEN7;
  359. break;
  360. }
  361. } else if (IS_GEN6(dev_priv)) {
  362. mmio = RING_HWS_PGA_GEN6(engine->mmio_base);
  363. } else {
  364. /* XXX: gen8 returns to sanity */
  365. mmio = RING_HWS_PGA(engine->mmio_base);
  366. }
  367. I915_WRITE(mmio, engine->status_page.ggtt_offset);
  368. POSTING_READ(mmio);
  369. /*
  370. * Flush the TLB for this page
  371. *
  372. * FIXME: These two bits have disappeared on gen8, so a question
  373. * arises: do we still need this and if so how should we go about
  374. * invalidating the TLB?
  375. */
  376. if (IS_GEN(dev_priv, 6, 7)) {
  377. i915_reg_t reg = RING_INSTPM(engine->mmio_base);
  378. /* ring should be idle before issuing a sync flush*/
  379. WARN_ON((I915_READ_MODE(engine) & MODE_IDLE) == 0);
  380. I915_WRITE(reg,
  381. _MASKED_BIT_ENABLE(INSTPM_TLB_INVALIDATE |
  382. INSTPM_SYNC_FLUSH));
  383. if (intel_wait_for_register(dev_priv,
  384. reg, INSTPM_SYNC_FLUSH, 0,
  385. 1000))
  386. DRM_ERROR("%s: wait for SyncFlush to complete for TLB invalidation timed out\n",
  387. engine->name);
  388. }
  389. }
  390. static bool stop_ring(struct intel_engine_cs *engine)
  391. {
  392. struct drm_i915_private *dev_priv = engine->i915;
  393. if (INTEL_GEN(dev_priv) > 2) {
  394. I915_WRITE_MODE(engine, _MASKED_BIT_ENABLE(STOP_RING));
  395. if (intel_wait_for_register(dev_priv,
  396. RING_MI_MODE(engine->mmio_base),
  397. MODE_IDLE,
  398. MODE_IDLE,
  399. 1000)) {
  400. DRM_ERROR("%s : timed out trying to stop ring\n",
  401. engine->name);
  402. /* Sometimes we observe that the idle flag is not
  403. * set even though the ring is empty. So double
  404. * check before giving up.
  405. */
  406. if (I915_READ_HEAD(engine) != I915_READ_TAIL(engine))
  407. return false;
  408. }
  409. }
  410. I915_WRITE_CTL(engine, 0);
  411. I915_WRITE_HEAD(engine, 0);
  412. I915_WRITE_TAIL(engine, 0);
  413. if (INTEL_GEN(dev_priv) > 2) {
  414. (void)I915_READ_CTL(engine);
  415. I915_WRITE_MODE(engine, _MASKED_BIT_DISABLE(STOP_RING));
  416. }
  417. return (I915_READ_HEAD(engine) & HEAD_ADDR) == 0;
  418. }
  419. static int init_ring_common(struct intel_engine_cs *engine)
  420. {
  421. struct drm_i915_private *dev_priv = engine->i915;
  422. struct intel_ring *ring = engine->buffer;
  423. int ret = 0;
  424. intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
  425. if (!stop_ring(engine)) {
  426. /* G45 ring initialization often fails to reset head to zero */
  427. DRM_DEBUG_KMS("%s head not reset to zero "
  428. "ctl %08x head %08x tail %08x start %08x\n",
  429. engine->name,
  430. I915_READ_CTL(engine),
  431. I915_READ_HEAD(engine),
  432. I915_READ_TAIL(engine),
  433. I915_READ_START(engine));
  434. if (!stop_ring(engine)) {
  435. DRM_ERROR("failed to set %s head to zero "
  436. "ctl %08x head %08x tail %08x start %08x\n",
  437. engine->name,
  438. I915_READ_CTL(engine),
  439. I915_READ_HEAD(engine),
  440. I915_READ_TAIL(engine),
  441. I915_READ_START(engine));
  442. ret = -EIO;
  443. goto out;
  444. }
  445. }
  446. if (HWS_NEEDS_PHYSICAL(dev_priv))
  447. ring_setup_phys_status_page(engine);
  448. else
  449. intel_ring_setup_status_page(engine);
  450. intel_engine_reset_breadcrumbs(engine);
  451. /* Enforce ordering by reading HEAD register back */
  452. I915_READ_HEAD(engine);
  453. /* Initialize the ring. This must happen _after_ we've cleared the ring
  454. * registers with the above sequence (the readback of the HEAD registers
  455. * also enforces ordering), otherwise the hw might lose the new ring
  456. * register values. */
  457. I915_WRITE_START(engine, i915_ggtt_offset(ring->vma));
  458. /* WaClearRingBufHeadRegAtInit:ctg,elk */
  459. if (I915_READ_HEAD(engine))
  460. DRM_DEBUG("%s initialization failed [head=%08x], fudging\n",
  461. engine->name, I915_READ_HEAD(engine));
  462. intel_ring_update_space(ring);
  463. I915_WRITE_HEAD(engine, ring->head);
  464. I915_WRITE_TAIL(engine, ring->tail);
  465. (void)I915_READ_TAIL(engine);
  466. I915_WRITE_CTL(engine, RING_CTL_SIZE(ring->size) | RING_VALID);
  467. /* If the head is still not zero, the ring is dead */
  468. if (intel_wait_for_register_fw(dev_priv, RING_CTL(engine->mmio_base),
  469. RING_VALID, RING_VALID,
  470. 50)) {
  471. DRM_ERROR("%s initialization failed "
  472. "ctl %08x (valid? %d) head %08x [%08x] tail %08x [%08x] start %08x [expected %08x]\n",
  473. engine->name,
  474. I915_READ_CTL(engine),
  475. I915_READ_CTL(engine) & RING_VALID,
  476. I915_READ_HEAD(engine), ring->head,
  477. I915_READ_TAIL(engine), ring->tail,
  478. I915_READ_START(engine),
  479. i915_ggtt_offset(ring->vma));
  480. ret = -EIO;
  481. goto out;
  482. }
  483. intel_engine_init_hangcheck(engine);
  484. out:
  485. intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
  486. return ret;
  487. }
  488. static void reset_ring_common(struct intel_engine_cs *engine,
  489. struct drm_i915_gem_request *request)
  490. {
  491. /* Try to restore the logical GPU state to match the continuation
  492. * of the request queue. If we skip the context/PD restore, then
  493. * the next request may try to execute assuming that its context
  494. * is valid and loaded on the GPU and so may try to access invalid
  495. * memory, prompting repeated GPU hangs.
  496. *
  497. * If the request was guilty, we still restore the logical state
  498. * in case the next request requires it (e.g. the aliasing ppgtt),
  499. * but skip over the hung batch.
  500. *
  501. * If the request was innocent, we try to replay the request with
  502. * the restored context.
  503. */
  504. if (request) {
  505. struct drm_i915_private *dev_priv = request->i915;
  506. struct intel_context *ce = &request->ctx->engine[engine->id];
  507. struct i915_hw_ppgtt *ppgtt;
  508. /* FIXME consider gen8 reset */
  509. if (ce->state) {
  510. I915_WRITE(CCID,
  511. i915_ggtt_offset(ce->state) |
  512. BIT(8) /* must be set! */ |
  513. CCID_EXTENDED_STATE_SAVE |
  514. CCID_EXTENDED_STATE_RESTORE |
  515. CCID_EN);
  516. }
  517. ppgtt = request->ctx->ppgtt ?: engine->i915->mm.aliasing_ppgtt;
  518. if (ppgtt) {
  519. u32 pd_offset = ppgtt->pd.base.ggtt_offset << 10;
  520. I915_WRITE(RING_PP_DIR_DCLV(engine), PP_DIR_DCLV_2G);
  521. I915_WRITE(RING_PP_DIR_BASE(engine), pd_offset);
  522. /* Wait for the PD reload to complete */
  523. if (intel_wait_for_register(dev_priv,
  524. RING_PP_DIR_BASE(engine),
  525. BIT(0), 0,
  526. 10))
  527. DRM_ERROR("Wait for reload of ppgtt page-directory timed out\n");
  528. ppgtt->pd_dirty_rings &= ~intel_engine_flag(engine);
  529. }
  530. /* If the rq hung, jump to its breadcrumb and skip the batch */
  531. if (request->fence.error == -EIO)
  532. request->ring->head = request->postfix;
  533. } else {
  534. engine->legacy_active_context = NULL;
  535. }
  536. }
  537. static int intel_rcs_ctx_init(struct drm_i915_gem_request *req)
  538. {
  539. int ret;
  540. ret = intel_ring_workarounds_emit(req);
  541. if (ret != 0)
  542. return ret;
  543. ret = i915_gem_render_state_emit(req);
  544. if (ret)
  545. return ret;
  546. return 0;
  547. }
  548. static int init_render_ring(struct intel_engine_cs *engine)
  549. {
  550. struct drm_i915_private *dev_priv = engine->i915;
  551. int ret = init_ring_common(engine);
  552. if (ret)
  553. return ret;
  554. /* WaTimedSingleVertexDispatch:cl,bw,ctg,elk,ilk,snb */
  555. if (IS_GEN(dev_priv, 4, 6))
  556. I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(VS_TIMER_DISPATCH));
  557. /* We need to disable the AsyncFlip performance optimisations in order
  558. * to use MI_WAIT_FOR_EVENT within the CS. It should already be
  559. * programmed to '1' on all products.
  560. *
  561. * WaDisableAsyncFlipPerfMode:snb,ivb,hsw,vlv
  562. */
  563. if (IS_GEN(dev_priv, 6, 7))
  564. I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE));
  565. /* Required for the hardware to program scanline values for waiting */
  566. /* WaEnableFlushTlbInvalidationMode:snb */
  567. if (IS_GEN6(dev_priv))
  568. I915_WRITE(GFX_MODE,
  569. _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT));
  570. /* WaBCSVCSTlbInvalidationMode:ivb,vlv,hsw */
  571. if (IS_GEN7(dev_priv))
  572. I915_WRITE(GFX_MODE_GEN7,
  573. _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT) |
  574. _MASKED_BIT_ENABLE(GFX_REPLAY_MODE));
  575. if (IS_GEN6(dev_priv)) {
  576. /* From the Sandybridge PRM, volume 1 part 3, page 24:
  577. * "If this bit is set, STCunit will have LRA as replacement
  578. * policy. [...] This bit must be reset. LRA replacement
  579. * policy is not supported."
  580. */
  581. I915_WRITE(CACHE_MODE_0,
  582. _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
  583. }
  584. if (IS_GEN(dev_priv, 6, 7))
  585. I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
  586. if (INTEL_INFO(dev_priv)->gen >= 6)
  587. I915_WRITE_IMR(engine, ~engine->irq_keep_mask);
  588. return init_workarounds_ring(engine);
  589. }
  590. static void render_ring_cleanup(struct intel_engine_cs *engine)
  591. {
  592. struct drm_i915_private *dev_priv = engine->i915;
  593. i915_vma_unpin_and_release(&dev_priv->semaphore);
  594. }
  595. static u32 *gen8_rcs_signal(struct drm_i915_gem_request *req, u32 *cs)
  596. {
  597. struct drm_i915_private *dev_priv = req->i915;
  598. struct intel_engine_cs *waiter;
  599. enum intel_engine_id id;
  600. for_each_engine(waiter, dev_priv, id) {
  601. u64 gtt_offset = req->engine->semaphore.signal_ggtt[id];
  602. if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
  603. continue;
  604. *cs++ = GFX_OP_PIPE_CONTROL(6);
  605. *cs++ = PIPE_CONTROL_GLOBAL_GTT_IVB | PIPE_CONTROL_QW_WRITE |
  606. PIPE_CONTROL_CS_STALL;
  607. *cs++ = lower_32_bits(gtt_offset);
  608. *cs++ = upper_32_bits(gtt_offset);
  609. *cs++ = req->global_seqno;
  610. *cs++ = 0;
  611. *cs++ = MI_SEMAPHORE_SIGNAL |
  612. MI_SEMAPHORE_TARGET(waiter->hw_id);
  613. *cs++ = 0;
  614. }
  615. return cs;
  616. }
  617. static u32 *gen8_xcs_signal(struct drm_i915_gem_request *req, u32 *cs)
  618. {
  619. struct drm_i915_private *dev_priv = req->i915;
  620. struct intel_engine_cs *waiter;
  621. enum intel_engine_id id;
  622. for_each_engine(waiter, dev_priv, id) {
  623. u64 gtt_offset = req->engine->semaphore.signal_ggtt[id];
  624. if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
  625. continue;
  626. *cs++ = (MI_FLUSH_DW + 1) | MI_FLUSH_DW_OP_STOREDW;
  627. *cs++ = lower_32_bits(gtt_offset) | MI_FLUSH_DW_USE_GTT;
  628. *cs++ = upper_32_bits(gtt_offset);
  629. *cs++ = req->global_seqno;
  630. *cs++ = MI_SEMAPHORE_SIGNAL |
  631. MI_SEMAPHORE_TARGET(waiter->hw_id);
  632. *cs++ = 0;
  633. }
  634. return cs;
  635. }
  636. static u32 *gen6_signal(struct drm_i915_gem_request *req, u32 *cs)
  637. {
  638. struct drm_i915_private *dev_priv = req->i915;
  639. struct intel_engine_cs *engine;
  640. enum intel_engine_id id;
  641. int num_rings = 0;
  642. for_each_engine(engine, dev_priv, id) {
  643. i915_reg_t mbox_reg;
  644. if (!(BIT(engine->hw_id) & GEN6_SEMAPHORES_MASK))
  645. continue;
  646. mbox_reg = req->engine->semaphore.mbox.signal[engine->hw_id];
  647. if (i915_mmio_reg_valid(mbox_reg)) {
  648. *cs++ = MI_LOAD_REGISTER_IMM(1);
  649. *cs++ = i915_mmio_reg_offset(mbox_reg);
  650. *cs++ = req->global_seqno;
  651. num_rings++;
  652. }
  653. }
  654. if (num_rings & 1)
  655. *cs++ = MI_NOOP;
  656. return cs;
  657. }
  658. static void i9xx_submit_request(struct drm_i915_gem_request *request)
  659. {
  660. struct drm_i915_private *dev_priv = request->i915;
  661. i915_gem_request_submit(request);
  662. assert_ring_tail_valid(request->ring, request->tail);
  663. I915_WRITE_TAIL(request->engine, request->tail);
  664. }
  665. static void i9xx_emit_breadcrumb(struct drm_i915_gem_request *req, u32 *cs)
  666. {
  667. *cs++ = MI_STORE_DWORD_INDEX;
  668. *cs++ = I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT;
  669. *cs++ = req->global_seqno;
  670. *cs++ = MI_USER_INTERRUPT;
  671. req->tail = intel_ring_offset(req, cs);
  672. assert_ring_tail_valid(req->ring, req->tail);
  673. }
  674. static const int i9xx_emit_breadcrumb_sz = 4;
  675. /**
  676. * gen6_sema_emit_breadcrumb - Update the semaphore mailbox registers
  677. *
  678. * @request - request to write to the ring
  679. *
  680. * Update the mailbox registers in the *other* rings with the current seqno.
  681. * This acts like a signal in the canonical semaphore.
  682. */
  683. static void gen6_sema_emit_breadcrumb(struct drm_i915_gem_request *req, u32 *cs)
  684. {
  685. return i9xx_emit_breadcrumb(req,
  686. req->engine->semaphore.signal(req, cs));
  687. }
  688. static void gen8_render_emit_breadcrumb(struct drm_i915_gem_request *req,
  689. u32 *cs)
  690. {
  691. struct intel_engine_cs *engine = req->engine;
  692. if (engine->semaphore.signal)
  693. cs = engine->semaphore.signal(req, cs);
  694. *cs++ = GFX_OP_PIPE_CONTROL(6);
  695. *cs++ = PIPE_CONTROL_GLOBAL_GTT_IVB | PIPE_CONTROL_CS_STALL |
  696. PIPE_CONTROL_QW_WRITE;
  697. *cs++ = intel_hws_seqno_address(engine);
  698. *cs++ = 0;
  699. *cs++ = req->global_seqno;
  700. /* We're thrashing one dword of HWS. */
  701. *cs++ = 0;
  702. *cs++ = MI_USER_INTERRUPT;
  703. *cs++ = MI_NOOP;
  704. req->tail = intel_ring_offset(req, cs);
  705. assert_ring_tail_valid(req->ring, req->tail);
  706. }
  707. static const int gen8_render_emit_breadcrumb_sz = 8;
  708. /**
  709. * intel_ring_sync - sync the waiter to the signaller on seqno
  710. *
  711. * @waiter - ring that is waiting
  712. * @signaller - ring which has, or will signal
  713. * @seqno - seqno which the waiter will block on
  714. */
  715. static int
  716. gen8_ring_sync_to(struct drm_i915_gem_request *req,
  717. struct drm_i915_gem_request *signal)
  718. {
  719. struct drm_i915_private *dev_priv = req->i915;
  720. u64 offset = GEN8_WAIT_OFFSET(req->engine, signal->engine->id);
  721. struct i915_hw_ppgtt *ppgtt;
  722. u32 *cs;
  723. cs = intel_ring_begin(req, 4);
  724. if (IS_ERR(cs))
  725. return PTR_ERR(cs);
  726. *cs++ = MI_SEMAPHORE_WAIT | MI_SEMAPHORE_GLOBAL_GTT |
  727. MI_SEMAPHORE_SAD_GTE_SDD;
  728. *cs++ = signal->global_seqno;
  729. *cs++ = lower_32_bits(offset);
  730. *cs++ = upper_32_bits(offset);
  731. intel_ring_advance(req, cs);
  732. /* When the !RCS engines idle waiting upon a semaphore, they lose their
  733. * pagetables and we must reload them before executing the batch.
  734. * We do this on the i915_switch_context() following the wait and
  735. * before the dispatch.
  736. */
  737. ppgtt = req->ctx->ppgtt;
  738. if (ppgtt && req->engine->id != RCS)
  739. ppgtt->pd_dirty_rings |= intel_engine_flag(req->engine);
  740. return 0;
  741. }
  742. static int
  743. gen6_ring_sync_to(struct drm_i915_gem_request *req,
  744. struct drm_i915_gem_request *signal)
  745. {
  746. u32 dw1 = MI_SEMAPHORE_MBOX |
  747. MI_SEMAPHORE_COMPARE |
  748. MI_SEMAPHORE_REGISTER;
  749. u32 wait_mbox = signal->engine->semaphore.mbox.wait[req->engine->hw_id];
  750. u32 *cs;
  751. WARN_ON(wait_mbox == MI_SEMAPHORE_SYNC_INVALID);
  752. cs = intel_ring_begin(req, 4);
  753. if (IS_ERR(cs))
  754. return PTR_ERR(cs);
  755. *cs++ = dw1 | wait_mbox;
  756. /* Throughout all of the GEM code, seqno passed implies our current
  757. * seqno is >= the last seqno executed. However for hardware the
  758. * comparison is strictly greater than.
  759. */
  760. *cs++ = signal->global_seqno - 1;
  761. *cs++ = 0;
  762. *cs++ = MI_NOOP;
  763. intel_ring_advance(req, cs);
  764. return 0;
  765. }
  766. static void
  767. gen5_seqno_barrier(struct intel_engine_cs *engine)
  768. {
  769. /* MI_STORE are internally buffered by the GPU and not flushed
  770. * either by MI_FLUSH or SyncFlush or any other combination of
  771. * MI commands.
  772. *
  773. * "Only the submission of the store operation is guaranteed.
  774. * The write result will be complete (coherent) some time later
  775. * (this is practically a finite period but there is no guaranteed
  776. * latency)."
  777. *
  778. * Empirically, we observe that we need a delay of at least 75us to
  779. * be sure that the seqno write is visible by the CPU.
  780. */
  781. usleep_range(125, 250);
  782. }
  783. static void
  784. gen6_seqno_barrier(struct intel_engine_cs *engine)
  785. {
  786. struct drm_i915_private *dev_priv = engine->i915;
  787. /* Workaround to force correct ordering between irq and seqno writes on
  788. * ivb (and maybe also on snb) by reading from a CS register (like
  789. * ACTHD) before reading the status page.
  790. *
  791. * Note that this effectively stalls the read by the time it takes to
  792. * do a memory transaction, which more or less ensures that the write
  793. * from the GPU has sufficient time to invalidate the CPU cacheline.
  794. * Alternatively we could delay the interrupt from the CS ring to give
  795. * the write time to land, but that would incur a delay after every
  796. * batch i.e. much more frequent than a delay when waiting for the
  797. * interrupt (with the same net latency).
  798. *
  799. * Also note that to prevent whole machine hangs on gen7, we have to
  800. * take the spinlock to guard against concurrent cacheline access.
  801. */
  802. spin_lock_irq(&dev_priv->uncore.lock);
  803. POSTING_READ_FW(RING_ACTHD(engine->mmio_base));
  804. spin_unlock_irq(&dev_priv->uncore.lock);
  805. }
  806. static void
  807. gen5_irq_enable(struct intel_engine_cs *engine)
  808. {
  809. gen5_enable_gt_irq(engine->i915, engine->irq_enable_mask);
  810. }
  811. static void
  812. gen5_irq_disable(struct intel_engine_cs *engine)
  813. {
  814. gen5_disable_gt_irq(engine->i915, engine->irq_enable_mask);
  815. }
  816. static void
  817. i9xx_irq_enable(struct intel_engine_cs *engine)
  818. {
  819. struct drm_i915_private *dev_priv = engine->i915;
  820. dev_priv->irq_mask &= ~engine->irq_enable_mask;
  821. I915_WRITE(IMR, dev_priv->irq_mask);
  822. POSTING_READ_FW(RING_IMR(engine->mmio_base));
  823. }
  824. static void
  825. i9xx_irq_disable(struct intel_engine_cs *engine)
  826. {
  827. struct drm_i915_private *dev_priv = engine->i915;
  828. dev_priv->irq_mask |= engine->irq_enable_mask;
  829. I915_WRITE(IMR, dev_priv->irq_mask);
  830. }
  831. static void
  832. i8xx_irq_enable(struct intel_engine_cs *engine)
  833. {
  834. struct drm_i915_private *dev_priv = engine->i915;
  835. dev_priv->irq_mask &= ~engine->irq_enable_mask;
  836. I915_WRITE16(IMR, dev_priv->irq_mask);
  837. POSTING_READ16(RING_IMR(engine->mmio_base));
  838. }
  839. static void
  840. i8xx_irq_disable(struct intel_engine_cs *engine)
  841. {
  842. struct drm_i915_private *dev_priv = engine->i915;
  843. dev_priv->irq_mask |= engine->irq_enable_mask;
  844. I915_WRITE16(IMR, dev_priv->irq_mask);
  845. }
  846. static int
  847. bsd_ring_flush(struct drm_i915_gem_request *req, u32 mode)
  848. {
  849. u32 *cs;
  850. cs = intel_ring_begin(req, 2);
  851. if (IS_ERR(cs))
  852. return PTR_ERR(cs);
  853. *cs++ = MI_FLUSH;
  854. *cs++ = MI_NOOP;
  855. intel_ring_advance(req, cs);
  856. return 0;
  857. }
  858. static void
  859. gen6_irq_enable(struct intel_engine_cs *engine)
  860. {
  861. struct drm_i915_private *dev_priv = engine->i915;
  862. I915_WRITE_IMR(engine,
  863. ~(engine->irq_enable_mask |
  864. engine->irq_keep_mask));
  865. gen5_enable_gt_irq(dev_priv, engine->irq_enable_mask);
  866. }
  867. static void
  868. gen6_irq_disable(struct intel_engine_cs *engine)
  869. {
  870. struct drm_i915_private *dev_priv = engine->i915;
  871. I915_WRITE_IMR(engine, ~engine->irq_keep_mask);
  872. gen5_disable_gt_irq(dev_priv, engine->irq_enable_mask);
  873. }
  874. static void
  875. hsw_vebox_irq_enable(struct intel_engine_cs *engine)
  876. {
  877. struct drm_i915_private *dev_priv = engine->i915;
  878. I915_WRITE_IMR(engine, ~engine->irq_enable_mask);
  879. gen6_unmask_pm_irq(dev_priv, engine->irq_enable_mask);
  880. }
  881. static void
  882. hsw_vebox_irq_disable(struct intel_engine_cs *engine)
  883. {
  884. struct drm_i915_private *dev_priv = engine->i915;
  885. I915_WRITE_IMR(engine, ~0);
  886. gen6_mask_pm_irq(dev_priv, engine->irq_enable_mask);
  887. }
  888. static void
  889. gen8_irq_enable(struct intel_engine_cs *engine)
  890. {
  891. struct drm_i915_private *dev_priv = engine->i915;
  892. I915_WRITE_IMR(engine,
  893. ~(engine->irq_enable_mask |
  894. engine->irq_keep_mask));
  895. POSTING_READ_FW(RING_IMR(engine->mmio_base));
  896. }
  897. static void
  898. gen8_irq_disable(struct intel_engine_cs *engine)
  899. {
  900. struct drm_i915_private *dev_priv = engine->i915;
  901. I915_WRITE_IMR(engine, ~engine->irq_keep_mask);
  902. }
  903. static int
  904. i965_emit_bb_start(struct drm_i915_gem_request *req,
  905. u64 offset, u32 length,
  906. unsigned int dispatch_flags)
  907. {
  908. u32 *cs;
  909. cs = intel_ring_begin(req, 2);
  910. if (IS_ERR(cs))
  911. return PTR_ERR(cs);
  912. *cs++ = MI_BATCH_BUFFER_START | MI_BATCH_GTT | (dispatch_flags &
  913. I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965);
  914. *cs++ = offset;
  915. intel_ring_advance(req, cs);
  916. return 0;
  917. }
  918. /* Just userspace ABI convention to limit the wa batch bo to a resonable size */
  919. #define I830_BATCH_LIMIT (256*1024)
  920. #define I830_TLB_ENTRIES (2)
  921. #define I830_WA_SIZE max(I830_TLB_ENTRIES*4096, I830_BATCH_LIMIT)
  922. static int
  923. i830_emit_bb_start(struct drm_i915_gem_request *req,
  924. u64 offset, u32 len,
  925. unsigned int dispatch_flags)
  926. {
  927. u32 *cs, cs_offset = i915_ggtt_offset(req->engine->scratch);
  928. cs = intel_ring_begin(req, 6);
  929. if (IS_ERR(cs))
  930. return PTR_ERR(cs);
  931. /* Evict the invalid PTE TLBs */
  932. *cs++ = COLOR_BLT_CMD | BLT_WRITE_RGBA;
  933. *cs++ = BLT_DEPTH_32 | BLT_ROP_COLOR_COPY | 4096;
  934. *cs++ = I830_TLB_ENTRIES << 16 | 4; /* load each page */
  935. *cs++ = cs_offset;
  936. *cs++ = 0xdeadbeef;
  937. *cs++ = MI_NOOP;
  938. intel_ring_advance(req, cs);
  939. if ((dispatch_flags & I915_DISPATCH_PINNED) == 0) {
  940. if (len > I830_BATCH_LIMIT)
  941. return -ENOSPC;
  942. cs = intel_ring_begin(req, 6 + 2);
  943. if (IS_ERR(cs))
  944. return PTR_ERR(cs);
  945. /* Blit the batch (which has now all relocs applied) to the
  946. * stable batch scratch bo area (so that the CS never
  947. * stumbles over its tlb invalidation bug) ...
  948. */
  949. *cs++ = SRC_COPY_BLT_CMD | BLT_WRITE_RGBA;
  950. *cs++ = BLT_DEPTH_32 | BLT_ROP_SRC_COPY | 4096;
  951. *cs++ = DIV_ROUND_UP(len, 4096) << 16 | 4096;
  952. *cs++ = cs_offset;
  953. *cs++ = 4096;
  954. *cs++ = offset;
  955. *cs++ = MI_FLUSH;
  956. *cs++ = MI_NOOP;
  957. intel_ring_advance(req, cs);
  958. /* ... and execute it. */
  959. offset = cs_offset;
  960. }
  961. cs = intel_ring_begin(req, 2);
  962. if (IS_ERR(cs))
  963. return PTR_ERR(cs);
  964. *cs++ = MI_BATCH_BUFFER_START | MI_BATCH_GTT;
  965. *cs++ = offset | (dispatch_flags & I915_DISPATCH_SECURE ? 0 :
  966. MI_BATCH_NON_SECURE);
  967. intel_ring_advance(req, cs);
  968. return 0;
  969. }
  970. static int
  971. i915_emit_bb_start(struct drm_i915_gem_request *req,
  972. u64 offset, u32 len,
  973. unsigned int dispatch_flags)
  974. {
  975. u32 *cs;
  976. cs = intel_ring_begin(req, 2);
  977. if (IS_ERR(cs))
  978. return PTR_ERR(cs);
  979. *cs++ = MI_BATCH_BUFFER_START | MI_BATCH_GTT;
  980. *cs++ = offset | (dispatch_flags & I915_DISPATCH_SECURE ? 0 :
  981. MI_BATCH_NON_SECURE);
  982. intel_ring_advance(req, cs);
  983. return 0;
  984. }
  985. static void cleanup_phys_status_page(struct intel_engine_cs *engine)
  986. {
  987. struct drm_i915_private *dev_priv = engine->i915;
  988. if (!dev_priv->status_page_dmah)
  989. return;
  990. drm_pci_free(&dev_priv->drm, dev_priv->status_page_dmah);
  991. engine->status_page.page_addr = NULL;
  992. }
  993. static void cleanup_status_page(struct intel_engine_cs *engine)
  994. {
  995. struct i915_vma *vma;
  996. struct drm_i915_gem_object *obj;
  997. vma = fetch_and_zero(&engine->status_page.vma);
  998. if (!vma)
  999. return;
  1000. obj = vma->obj;
  1001. i915_vma_unpin(vma);
  1002. i915_vma_close(vma);
  1003. i915_gem_object_unpin_map(obj);
  1004. __i915_gem_object_release_unless_active(obj);
  1005. }
  1006. static int init_status_page(struct intel_engine_cs *engine)
  1007. {
  1008. struct drm_i915_gem_object *obj;
  1009. struct i915_vma *vma;
  1010. unsigned int flags;
  1011. void *vaddr;
  1012. int ret;
  1013. obj = i915_gem_object_create_internal(engine->i915, PAGE_SIZE);
  1014. if (IS_ERR(obj)) {
  1015. DRM_ERROR("Failed to allocate status page\n");
  1016. return PTR_ERR(obj);
  1017. }
  1018. ret = i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
  1019. if (ret)
  1020. goto err;
  1021. vma = i915_vma_instance(obj, &engine->i915->ggtt.base, NULL);
  1022. if (IS_ERR(vma)) {
  1023. ret = PTR_ERR(vma);
  1024. goto err;
  1025. }
  1026. flags = PIN_GLOBAL;
  1027. if (!HAS_LLC(engine->i915))
  1028. /* On g33, we cannot place HWS above 256MiB, so
  1029. * restrict its pinning to the low mappable arena.
  1030. * Though this restriction is not documented for
  1031. * gen4, gen5, or byt, they also behave similarly
  1032. * and hang if the HWS is placed at the top of the
  1033. * GTT. To generalise, it appears that all !llc
  1034. * platforms have issues with us placing the HWS
  1035. * above the mappable region (even though we never
  1036. * actualy map it).
  1037. */
  1038. flags |= PIN_MAPPABLE;
  1039. ret = i915_vma_pin(vma, 0, 4096, flags);
  1040. if (ret)
  1041. goto err;
  1042. vaddr = i915_gem_object_pin_map(obj, I915_MAP_WB);
  1043. if (IS_ERR(vaddr)) {
  1044. ret = PTR_ERR(vaddr);
  1045. goto err_unpin;
  1046. }
  1047. engine->status_page.vma = vma;
  1048. engine->status_page.ggtt_offset = i915_ggtt_offset(vma);
  1049. engine->status_page.page_addr = memset(vaddr, 0, PAGE_SIZE);
  1050. DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
  1051. engine->name, i915_ggtt_offset(vma));
  1052. return 0;
  1053. err_unpin:
  1054. i915_vma_unpin(vma);
  1055. err:
  1056. i915_gem_object_put(obj);
  1057. return ret;
  1058. }
  1059. static int init_phys_status_page(struct intel_engine_cs *engine)
  1060. {
  1061. struct drm_i915_private *dev_priv = engine->i915;
  1062. GEM_BUG_ON(engine->id != RCS);
  1063. dev_priv->status_page_dmah =
  1064. drm_pci_alloc(&dev_priv->drm, PAGE_SIZE, PAGE_SIZE);
  1065. if (!dev_priv->status_page_dmah)
  1066. return -ENOMEM;
  1067. engine->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
  1068. memset(engine->status_page.page_addr, 0, PAGE_SIZE);
  1069. return 0;
  1070. }
  1071. int intel_ring_pin(struct intel_ring *ring,
  1072. struct drm_i915_private *i915,
  1073. unsigned int offset_bias)
  1074. {
  1075. enum i915_map_type map = HAS_LLC(i915) ? I915_MAP_WB : I915_MAP_WC;
  1076. struct i915_vma *vma = ring->vma;
  1077. unsigned int flags;
  1078. void *addr;
  1079. int ret;
  1080. GEM_BUG_ON(ring->vaddr);
  1081. flags = PIN_GLOBAL;
  1082. if (offset_bias)
  1083. flags |= PIN_OFFSET_BIAS | offset_bias;
  1084. if (vma->obj->stolen)
  1085. flags |= PIN_MAPPABLE;
  1086. if (!(vma->flags & I915_VMA_GLOBAL_BIND)) {
  1087. if (flags & PIN_MAPPABLE || map == I915_MAP_WC)
  1088. ret = i915_gem_object_set_to_gtt_domain(vma->obj, true);
  1089. else
  1090. ret = i915_gem_object_set_to_cpu_domain(vma->obj, true);
  1091. if (unlikely(ret))
  1092. return ret;
  1093. }
  1094. ret = i915_vma_pin(vma, 0, PAGE_SIZE, flags);
  1095. if (unlikely(ret))
  1096. return ret;
  1097. if (i915_vma_is_map_and_fenceable(vma))
  1098. addr = (void __force *)i915_vma_pin_iomap(vma);
  1099. else
  1100. addr = i915_gem_object_pin_map(vma->obj, map);
  1101. if (IS_ERR(addr))
  1102. goto err;
  1103. ring->vaddr = addr;
  1104. return 0;
  1105. err:
  1106. i915_vma_unpin(vma);
  1107. return PTR_ERR(addr);
  1108. }
  1109. void intel_ring_unpin(struct intel_ring *ring)
  1110. {
  1111. GEM_BUG_ON(!ring->vma);
  1112. GEM_BUG_ON(!ring->vaddr);
  1113. if (i915_vma_is_map_and_fenceable(ring->vma))
  1114. i915_vma_unpin_iomap(ring->vma);
  1115. else
  1116. i915_gem_object_unpin_map(ring->vma->obj);
  1117. ring->vaddr = NULL;
  1118. i915_vma_unpin(ring->vma);
  1119. }
  1120. static struct i915_vma *
  1121. intel_ring_create_vma(struct drm_i915_private *dev_priv, int size)
  1122. {
  1123. struct drm_i915_gem_object *obj;
  1124. struct i915_vma *vma;
  1125. obj = i915_gem_object_create_stolen(dev_priv, size);
  1126. if (!obj)
  1127. obj = i915_gem_object_create(dev_priv, size);
  1128. if (IS_ERR(obj))
  1129. return ERR_CAST(obj);
  1130. /* mark ring buffers as read-only from GPU side by default */
  1131. obj->gt_ro = 1;
  1132. vma = i915_vma_instance(obj, &dev_priv->ggtt.base, NULL);
  1133. if (IS_ERR(vma))
  1134. goto err;
  1135. return vma;
  1136. err:
  1137. i915_gem_object_put(obj);
  1138. return vma;
  1139. }
  1140. struct intel_ring *
  1141. intel_engine_create_ring(struct intel_engine_cs *engine, int size)
  1142. {
  1143. struct intel_ring *ring;
  1144. struct i915_vma *vma;
  1145. GEM_BUG_ON(!is_power_of_2(size));
  1146. GEM_BUG_ON(RING_CTL_SIZE(size) & ~RING_NR_PAGES);
  1147. ring = kzalloc(sizeof(*ring), GFP_KERNEL);
  1148. if (!ring)
  1149. return ERR_PTR(-ENOMEM);
  1150. INIT_LIST_HEAD(&ring->request_list);
  1151. ring->size = size;
  1152. /* Workaround an erratum on the i830 which causes a hang if
  1153. * the TAIL pointer points to within the last 2 cachelines
  1154. * of the buffer.
  1155. */
  1156. ring->effective_size = size;
  1157. if (IS_I830(engine->i915) || IS_I845G(engine->i915))
  1158. ring->effective_size -= 2 * CACHELINE_BYTES;
  1159. intel_ring_update_space(ring);
  1160. vma = intel_ring_create_vma(engine->i915, size);
  1161. if (IS_ERR(vma)) {
  1162. kfree(ring);
  1163. return ERR_CAST(vma);
  1164. }
  1165. ring->vma = vma;
  1166. return ring;
  1167. }
  1168. void
  1169. intel_ring_free(struct intel_ring *ring)
  1170. {
  1171. struct drm_i915_gem_object *obj = ring->vma->obj;
  1172. i915_vma_close(ring->vma);
  1173. __i915_gem_object_release_unless_active(obj);
  1174. kfree(ring);
  1175. }
  1176. static int context_pin(struct i915_gem_context *ctx)
  1177. {
  1178. struct i915_vma *vma = ctx->engine[RCS].state;
  1179. int ret;
  1180. /* Clear this page out of any CPU caches for coherent swap-in/out.
  1181. * We only want to do this on the first bind so that we do not stall
  1182. * on an active context (which by nature is already on the GPU).
  1183. */
  1184. if (!(vma->flags & I915_VMA_GLOBAL_BIND)) {
  1185. ret = i915_gem_object_set_to_gtt_domain(vma->obj, false);
  1186. if (ret)
  1187. return ret;
  1188. }
  1189. return i915_vma_pin(vma, 0, I915_GTT_MIN_ALIGNMENT,
  1190. PIN_GLOBAL | PIN_HIGH);
  1191. }
  1192. static int intel_ring_context_pin(struct intel_engine_cs *engine,
  1193. struct i915_gem_context *ctx)
  1194. {
  1195. struct intel_context *ce = &ctx->engine[engine->id];
  1196. int ret;
  1197. lockdep_assert_held(&ctx->i915->drm.struct_mutex);
  1198. if (ce->pin_count++)
  1199. return 0;
  1200. GEM_BUG_ON(!ce->pin_count); /* no overflow please! */
  1201. if (ce->state) {
  1202. ret = context_pin(ctx);
  1203. if (ret)
  1204. goto error;
  1205. ce->state->obj->mm.dirty = true;
  1206. }
  1207. /* The kernel context is only used as a placeholder for flushing the
  1208. * active context. It is never used for submitting user rendering and
  1209. * as such never requires the golden render context, and so we can skip
  1210. * emitting it when we switch to the kernel context. This is required
  1211. * as during eviction we cannot allocate and pin the renderstate in
  1212. * order to initialise the context.
  1213. */
  1214. if (i915_gem_context_is_kernel(ctx))
  1215. ce->initialised = true;
  1216. i915_gem_context_get(ctx);
  1217. return 0;
  1218. error:
  1219. ce->pin_count = 0;
  1220. return ret;
  1221. }
  1222. static void intel_ring_context_unpin(struct intel_engine_cs *engine,
  1223. struct i915_gem_context *ctx)
  1224. {
  1225. struct intel_context *ce = &ctx->engine[engine->id];
  1226. lockdep_assert_held(&ctx->i915->drm.struct_mutex);
  1227. GEM_BUG_ON(ce->pin_count == 0);
  1228. if (--ce->pin_count)
  1229. return;
  1230. if (ce->state)
  1231. i915_vma_unpin(ce->state);
  1232. i915_gem_context_put(ctx);
  1233. }
  1234. static int intel_init_ring_buffer(struct intel_engine_cs *engine)
  1235. {
  1236. struct intel_ring *ring;
  1237. int err;
  1238. intel_engine_setup_common(engine);
  1239. err = intel_engine_init_common(engine);
  1240. if (err)
  1241. goto err;
  1242. if (HWS_NEEDS_PHYSICAL(engine->i915))
  1243. err = init_phys_status_page(engine);
  1244. else
  1245. err = init_status_page(engine);
  1246. if (err)
  1247. goto err;
  1248. ring = intel_engine_create_ring(engine, 32 * PAGE_SIZE);
  1249. if (IS_ERR(ring)) {
  1250. err = PTR_ERR(ring);
  1251. goto err_hws;
  1252. }
  1253. /* Ring wraparound at offset 0 sometimes hangs. No idea why. */
  1254. err = intel_ring_pin(ring, engine->i915, I915_GTT_PAGE_SIZE);
  1255. if (err)
  1256. goto err_ring;
  1257. GEM_BUG_ON(engine->buffer);
  1258. engine->buffer = ring;
  1259. return 0;
  1260. err_ring:
  1261. intel_ring_free(ring);
  1262. err_hws:
  1263. if (HWS_NEEDS_PHYSICAL(engine->i915))
  1264. cleanup_phys_status_page(engine);
  1265. else
  1266. cleanup_status_page(engine);
  1267. err:
  1268. intel_engine_cleanup_common(engine);
  1269. return err;
  1270. }
  1271. void intel_engine_cleanup(struct intel_engine_cs *engine)
  1272. {
  1273. struct drm_i915_private *dev_priv = engine->i915;
  1274. WARN_ON(INTEL_GEN(dev_priv) > 2 &&
  1275. (I915_READ_MODE(engine) & MODE_IDLE) == 0);
  1276. intel_ring_unpin(engine->buffer);
  1277. intel_ring_free(engine->buffer);
  1278. if (engine->cleanup)
  1279. engine->cleanup(engine);
  1280. if (HWS_NEEDS_PHYSICAL(dev_priv))
  1281. cleanup_phys_status_page(engine);
  1282. else
  1283. cleanup_status_page(engine);
  1284. intel_engine_cleanup_common(engine);
  1285. dev_priv->engine[engine->id] = NULL;
  1286. kfree(engine);
  1287. }
  1288. void intel_legacy_submission_resume(struct drm_i915_private *dev_priv)
  1289. {
  1290. struct intel_engine_cs *engine;
  1291. enum intel_engine_id id;
  1292. for_each_engine(engine, dev_priv, id)
  1293. engine->buffer->head = engine->buffer->tail;
  1294. }
  1295. static int ring_request_alloc(struct drm_i915_gem_request *request)
  1296. {
  1297. u32 *cs;
  1298. GEM_BUG_ON(!request->ctx->engine[request->engine->id].pin_count);
  1299. /* Flush enough space to reduce the likelihood of waiting after
  1300. * we start building the request - in which case we will just
  1301. * have to repeat work.
  1302. */
  1303. request->reserved_space += LEGACY_REQUEST_SIZE;
  1304. GEM_BUG_ON(!request->engine->buffer);
  1305. request->ring = request->engine->buffer;
  1306. cs = intel_ring_begin(request, 0);
  1307. if (IS_ERR(cs))
  1308. return PTR_ERR(cs);
  1309. request->reserved_space -= LEGACY_REQUEST_SIZE;
  1310. return 0;
  1311. }
  1312. static int wait_for_space(struct drm_i915_gem_request *req, int bytes)
  1313. {
  1314. struct intel_ring *ring = req->ring;
  1315. struct drm_i915_gem_request *target;
  1316. long timeout;
  1317. lockdep_assert_held(&req->i915->drm.struct_mutex);
  1318. intel_ring_update_space(ring);
  1319. if (ring->space >= bytes)
  1320. return 0;
  1321. /*
  1322. * Space is reserved in the ringbuffer for finalising the request,
  1323. * as that cannot be allowed to fail. During request finalisation,
  1324. * reserved_space is set to 0 to stop the overallocation and the
  1325. * assumption is that then we never need to wait (which has the
  1326. * risk of failing with EINTR).
  1327. *
  1328. * See also i915_gem_request_alloc() and i915_add_request().
  1329. */
  1330. GEM_BUG_ON(!req->reserved_space);
  1331. list_for_each_entry(target, &ring->request_list, ring_link) {
  1332. unsigned space;
  1333. /* Would completion of this request free enough space? */
  1334. space = __intel_ring_space(target->postfix, ring->tail,
  1335. ring->size);
  1336. if (space >= bytes)
  1337. break;
  1338. }
  1339. if (WARN_ON(&target->ring_link == &ring->request_list))
  1340. return -ENOSPC;
  1341. timeout = i915_wait_request(target,
  1342. I915_WAIT_INTERRUPTIBLE | I915_WAIT_LOCKED,
  1343. MAX_SCHEDULE_TIMEOUT);
  1344. if (timeout < 0)
  1345. return timeout;
  1346. i915_gem_request_retire_upto(target);
  1347. intel_ring_update_space(ring);
  1348. GEM_BUG_ON(ring->space < bytes);
  1349. return 0;
  1350. }
  1351. u32 *intel_ring_begin(struct drm_i915_gem_request *req, int num_dwords)
  1352. {
  1353. struct intel_ring *ring = req->ring;
  1354. int remain_actual = ring->size - ring->tail;
  1355. int remain_usable = ring->effective_size - ring->tail;
  1356. int bytes = num_dwords * sizeof(u32);
  1357. int total_bytes, wait_bytes;
  1358. bool need_wrap = false;
  1359. u32 *cs;
  1360. total_bytes = bytes + req->reserved_space;
  1361. if (unlikely(bytes > remain_usable)) {
  1362. /*
  1363. * Not enough space for the basic request. So need to flush
  1364. * out the remainder and then wait for base + reserved.
  1365. */
  1366. wait_bytes = remain_actual + total_bytes;
  1367. need_wrap = true;
  1368. } else if (unlikely(total_bytes > remain_usable)) {
  1369. /*
  1370. * The base request will fit but the reserved space
  1371. * falls off the end. So we don't need an immediate wrap
  1372. * and only need to effectively wait for the reserved
  1373. * size space from the start of ringbuffer.
  1374. */
  1375. wait_bytes = remain_actual + req->reserved_space;
  1376. } else {
  1377. /* No wrapping required, just waiting. */
  1378. wait_bytes = total_bytes;
  1379. }
  1380. if (wait_bytes > ring->space) {
  1381. int ret = wait_for_space(req, wait_bytes);
  1382. if (unlikely(ret))
  1383. return ERR_PTR(ret);
  1384. }
  1385. if (unlikely(need_wrap)) {
  1386. GEM_BUG_ON(remain_actual > ring->space);
  1387. GEM_BUG_ON(ring->tail + remain_actual > ring->size);
  1388. /* Fill the tail with MI_NOOP */
  1389. memset(ring->vaddr + ring->tail, 0, remain_actual);
  1390. ring->tail = 0;
  1391. ring->space -= remain_actual;
  1392. }
  1393. GEM_BUG_ON(ring->tail > ring->size - bytes);
  1394. cs = ring->vaddr + ring->tail;
  1395. ring->tail += bytes;
  1396. ring->space -= bytes;
  1397. GEM_BUG_ON(ring->space < 0);
  1398. return cs;
  1399. }
  1400. /* Align the ring tail to a cacheline boundary */
  1401. int intel_ring_cacheline_align(struct drm_i915_gem_request *req)
  1402. {
  1403. int num_dwords =
  1404. (req->ring->tail & (CACHELINE_BYTES - 1)) / sizeof(uint32_t);
  1405. u32 *cs;
  1406. if (num_dwords == 0)
  1407. return 0;
  1408. num_dwords = CACHELINE_BYTES / sizeof(uint32_t) - num_dwords;
  1409. cs = intel_ring_begin(req, num_dwords);
  1410. if (IS_ERR(cs))
  1411. return PTR_ERR(cs);
  1412. while (num_dwords--)
  1413. *cs++ = MI_NOOP;
  1414. intel_ring_advance(req, cs);
  1415. return 0;
  1416. }
  1417. static void gen6_bsd_submit_request(struct drm_i915_gem_request *request)
  1418. {
  1419. struct drm_i915_private *dev_priv = request->i915;
  1420. intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
  1421. /* Every tail move must follow the sequence below */
  1422. /* Disable notification that the ring is IDLE. The GT
  1423. * will then assume that it is busy and bring it out of rc6.
  1424. */
  1425. I915_WRITE_FW(GEN6_BSD_SLEEP_PSMI_CONTROL,
  1426. _MASKED_BIT_ENABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
  1427. /* Clear the context id. Here be magic! */
  1428. I915_WRITE64_FW(GEN6_BSD_RNCID, 0x0);
  1429. /* Wait for the ring not to be idle, i.e. for it to wake up. */
  1430. if (__intel_wait_for_register_fw(dev_priv,
  1431. GEN6_BSD_SLEEP_PSMI_CONTROL,
  1432. GEN6_BSD_SLEEP_INDICATOR,
  1433. 0,
  1434. 1000, 0, NULL))
  1435. DRM_ERROR("timed out waiting for the BSD ring to wake up\n");
  1436. /* Now that the ring is fully powered up, update the tail */
  1437. i9xx_submit_request(request);
  1438. /* Let the ring send IDLE messages to the GT again,
  1439. * and so let it sleep to conserve power when idle.
  1440. */
  1441. I915_WRITE_FW(GEN6_BSD_SLEEP_PSMI_CONTROL,
  1442. _MASKED_BIT_DISABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
  1443. intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
  1444. }
  1445. static int gen6_bsd_ring_flush(struct drm_i915_gem_request *req, u32 mode)
  1446. {
  1447. u32 cmd, *cs;
  1448. cs = intel_ring_begin(req, 4);
  1449. if (IS_ERR(cs))
  1450. return PTR_ERR(cs);
  1451. cmd = MI_FLUSH_DW;
  1452. if (INTEL_GEN(req->i915) >= 8)
  1453. cmd += 1;
  1454. /* We always require a command barrier so that subsequent
  1455. * commands, such as breadcrumb interrupts, are strictly ordered
  1456. * wrt the contents of the write cache being flushed to memory
  1457. * (and thus being coherent from the CPU).
  1458. */
  1459. cmd |= MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
  1460. /*
  1461. * Bspec vol 1c.5 - video engine command streamer:
  1462. * "If ENABLED, all TLBs will be invalidated once the flush
  1463. * operation is complete. This bit is only valid when the
  1464. * Post-Sync Operation field is a value of 1h or 3h."
  1465. */
  1466. if (mode & EMIT_INVALIDATE)
  1467. cmd |= MI_INVALIDATE_TLB | MI_INVALIDATE_BSD;
  1468. *cs++ = cmd;
  1469. *cs++ = I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT;
  1470. if (INTEL_GEN(req->i915) >= 8) {
  1471. *cs++ = 0; /* upper addr */
  1472. *cs++ = 0; /* value */
  1473. } else {
  1474. *cs++ = 0;
  1475. *cs++ = MI_NOOP;
  1476. }
  1477. intel_ring_advance(req, cs);
  1478. return 0;
  1479. }
  1480. static int
  1481. gen8_emit_bb_start(struct drm_i915_gem_request *req,
  1482. u64 offset, u32 len,
  1483. unsigned int dispatch_flags)
  1484. {
  1485. bool ppgtt = USES_PPGTT(req->i915) &&
  1486. !(dispatch_flags & I915_DISPATCH_SECURE);
  1487. u32 *cs;
  1488. cs = intel_ring_begin(req, 4);
  1489. if (IS_ERR(cs))
  1490. return PTR_ERR(cs);
  1491. /* FIXME(BDW): Address space and security selectors. */
  1492. *cs++ = MI_BATCH_BUFFER_START_GEN8 | (ppgtt << 8) | (dispatch_flags &
  1493. I915_DISPATCH_RS ? MI_BATCH_RESOURCE_STREAMER : 0);
  1494. *cs++ = lower_32_bits(offset);
  1495. *cs++ = upper_32_bits(offset);
  1496. *cs++ = MI_NOOP;
  1497. intel_ring_advance(req, cs);
  1498. return 0;
  1499. }
  1500. static int
  1501. hsw_emit_bb_start(struct drm_i915_gem_request *req,
  1502. u64 offset, u32 len,
  1503. unsigned int dispatch_flags)
  1504. {
  1505. u32 *cs;
  1506. cs = intel_ring_begin(req, 2);
  1507. if (IS_ERR(cs))
  1508. return PTR_ERR(cs);
  1509. *cs++ = MI_BATCH_BUFFER_START | (dispatch_flags & I915_DISPATCH_SECURE ?
  1510. 0 : MI_BATCH_PPGTT_HSW | MI_BATCH_NON_SECURE_HSW) |
  1511. (dispatch_flags & I915_DISPATCH_RS ?
  1512. MI_BATCH_RESOURCE_STREAMER : 0);
  1513. /* bit0-7 is the length on GEN6+ */
  1514. *cs++ = offset;
  1515. intel_ring_advance(req, cs);
  1516. return 0;
  1517. }
  1518. static int
  1519. gen6_emit_bb_start(struct drm_i915_gem_request *req,
  1520. u64 offset, u32 len,
  1521. unsigned int dispatch_flags)
  1522. {
  1523. u32 *cs;
  1524. cs = intel_ring_begin(req, 2);
  1525. if (IS_ERR(cs))
  1526. return PTR_ERR(cs);
  1527. *cs++ = MI_BATCH_BUFFER_START | (dispatch_flags & I915_DISPATCH_SECURE ?
  1528. 0 : MI_BATCH_NON_SECURE_I965);
  1529. /* bit0-7 is the length on GEN6+ */
  1530. *cs++ = offset;
  1531. intel_ring_advance(req, cs);
  1532. return 0;
  1533. }
  1534. /* Blitter support (SandyBridge+) */
  1535. static int gen6_ring_flush(struct drm_i915_gem_request *req, u32 mode)
  1536. {
  1537. u32 cmd, *cs;
  1538. cs = intel_ring_begin(req, 4);
  1539. if (IS_ERR(cs))
  1540. return PTR_ERR(cs);
  1541. cmd = MI_FLUSH_DW;
  1542. if (INTEL_GEN(req->i915) >= 8)
  1543. cmd += 1;
  1544. /* We always require a command barrier so that subsequent
  1545. * commands, such as breadcrumb interrupts, are strictly ordered
  1546. * wrt the contents of the write cache being flushed to memory
  1547. * (and thus being coherent from the CPU).
  1548. */
  1549. cmd |= MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
  1550. /*
  1551. * Bspec vol 1c.3 - blitter engine command streamer:
  1552. * "If ENABLED, all TLBs will be invalidated once the flush
  1553. * operation is complete. This bit is only valid when the
  1554. * Post-Sync Operation field is a value of 1h or 3h."
  1555. */
  1556. if (mode & EMIT_INVALIDATE)
  1557. cmd |= MI_INVALIDATE_TLB;
  1558. *cs++ = cmd;
  1559. *cs++ = I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT;
  1560. if (INTEL_GEN(req->i915) >= 8) {
  1561. *cs++ = 0; /* upper addr */
  1562. *cs++ = 0; /* value */
  1563. } else {
  1564. *cs++ = 0;
  1565. *cs++ = MI_NOOP;
  1566. }
  1567. intel_ring_advance(req, cs);
  1568. return 0;
  1569. }
  1570. static void intel_ring_init_semaphores(struct drm_i915_private *dev_priv,
  1571. struct intel_engine_cs *engine)
  1572. {
  1573. struct drm_i915_gem_object *obj;
  1574. int ret, i;
  1575. if (!i915.semaphores)
  1576. return;
  1577. if (INTEL_GEN(dev_priv) >= 8 && !dev_priv->semaphore) {
  1578. struct i915_vma *vma;
  1579. obj = i915_gem_object_create(dev_priv, PAGE_SIZE);
  1580. if (IS_ERR(obj))
  1581. goto err;
  1582. vma = i915_vma_instance(obj, &dev_priv->ggtt.base, NULL);
  1583. if (IS_ERR(vma))
  1584. goto err_obj;
  1585. ret = i915_gem_object_set_to_gtt_domain(obj, false);
  1586. if (ret)
  1587. goto err_obj;
  1588. ret = i915_vma_pin(vma, 0, 0, PIN_GLOBAL | PIN_HIGH);
  1589. if (ret)
  1590. goto err_obj;
  1591. dev_priv->semaphore = vma;
  1592. }
  1593. if (INTEL_GEN(dev_priv) >= 8) {
  1594. u32 offset = i915_ggtt_offset(dev_priv->semaphore);
  1595. engine->semaphore.sync_to = gen8_ring_sync_to;
  1596. engine->semaphore.signal = gen8_xcs_signal;
  1597. for (i = 0; i < I915_NUM_ENGINES; i++) {
  1598. u32 ring_offset;
  1599. if (i != engine->id)
  1600. ring_offset = offset + GEN8_SEMAPHORE_OFFSET(engine->id, i);
  1601. else
  1602. ring_offset = MI_SEMAPHORE_SYNC_INVALID;
  1603. engine->semaphore.signal_ggtt[i] = ring_offset;
  1604. }
  1605. } else if (INTEL_GEN(dev_priv) >= 6) {
  1606. engine->semaphore.sync_to = gen6_ring_sync_to;
  1607. engine->semaphore.signal = gen6_signal;
  1608. /*
  1609. * The current semaphore is only applied on pre-gen8
  1610. * platform. And there is no VCS2 ring on the pre-gen8
  1611. * platform. So the semaphore between RCS and VCS2 is
  1612. * initialized as INVALID. Gen8 will initialize the
  1613. * sema between VCS2 and RCS later.
  1614. */
  1615. for (i = 0; i < GEN6_NUM_SEMAPHORES; i++) {
  1616. static const struct {
  1617. u32 wait_mbox;
  1618. i915_reg_t mbox_reg;
  1619. } sem_data[GEN6_NUM_SEMAPHORES][GEN6_NUM_SEMAPHORES] = {
  1620. [RCS_HW] = {
  1621. [VCS_HW] = { .wait_mbox = MI_SEMAPHORE_SYNC_RV, .mbox_reg = GEN6_VRSYNC },
  1622. [BCS_HW] = { .wait_mbox = MI_SEMAPHORE_SYNC_RB, .mbox_reg = GEN6_BRSYNC },
  1623. [VECS_HW] = { .wait_mbox = MI_SEMAPHORE_SYNC_RVE, .mbox_reg = GEN6_VERSYNC },
  1624. },
  1625. [VCS_HW] = {
  1626. [RCS_HW] = { .wait_mbox = MI_SEMAPHORE_SYNC_VR, .mbox_reg = GEN6_RVSYNC },
  1627. [BCS_HW] = { .wait_mbox = MI_SEMAPHORE_SYNC_VB, .mbox_reg = GEN6_BVSYNC },
  1628. [VECS_HW] = { .wait_mbox = MI_SEMAPHORE_SYNC_VVE, .mbox_reg = GEN6_VEVSYNC },
  1629. },
  1630. [BCS_HW] = {
  1631. [RCS_HW] = { .wait_mbox = MI_SEMAPHORE_SYNC_BR, .mbox_reg = GEN6_RBSYNC },
  1632. [VCS_HW] = { .wait_mbox = MI_SEMAPHORE_SYNC_BV, .mbox_reg = GEN6_VBSYNC },
  1633. [VECS_HW] = { .wait_mbox = MI_SEMAPHORE_SYNC_BVE, .mbox_reg = GEN6_VEBSYNC },
  1634. },
  1635. [VECS_HW] = {
  1636. [RCS_HW] = { .wait_mbox = MI_SEMAPHORE_SYNC_VER, .mbox_reg = GEN6_RVESYNC },
  1637. [VCS_HW] = { .wait_mbox = MI_SEMAPHORE_SYNC_VEV, .mbox_reg = GEN6_VVESYNC },
  1638. [BCS_HW] = { .wait_mbox = MI_SEMAPHORE_SYNC_VEB, .mbox_reg = GEN6_BVESYNC },
  1639. },
  1640. };
  1641. u32 wait_mbox;
  1642. i915_reg_t mbox_reg;
  1643. if (i == engine->hw_id) {
  1644. wait_mbox = MI_SEMAPHORE_SYNC_INVALID;
  1645. mbox_reg = GEN6_NOSYNC;
  1646. } else {
  1647. wait_mbox = sem_data[engine->hw_id][i].wait_mbox;
  1648. mbox_reg = sem_data[engine->hw_id][i].mbox_reg;
  1649. }
  1650. engine->semaphore.mbox.wait[i] = wait_mbox;
  1651. engine->semaphore.mbox.signal[i] = mbox_reg;
  1652. }
  1653. }
  1654. return;
  1655. err_obj:
  1656. i915_gem_object_put(obj);
  1657. err:
  1658. DRM_DEBUG_DRIVER("Failed to allocate space for semaphores, disabling\n");
  1659. i915.semaphores = 0;
  1660. }
  1661. static void intel_ring_init_irq(struct drm_i915_private *dev_priv,
  1662. struct intel_engine_cs *engine)
  1663. {
  1664. engine->irq_enable_mask = GT_RENDER_USER_INTERRUPT << engine->irq_shift;
  1665. if (INTEL_GEN(dev_priv) >= 8) {
  1666. engine->irq_enable = gen8_irq_enable;
  1667. engine->irq_disable = gen8_irq_disable;
  1668. engine->irq_seqno_barrier = gen6_seqno_barrier;
  1669. } else if (INTEL_GEN(dev_priv) >= 6) {
  1670. engine->irq_enable = gen6_irq_enable;
  1671. engine->irq_disable = gen6_irq_disable;
  1672. engine->irq_seqno_barrier = gen6_seqno_barrier;
  1673. } else if (INTEL_GEN(dev_priv) >= 5) {
  1674. engine->irq_enable = gen5_irq_enable;
  1675. engine->irq_disable = gen5_irq_disable;
  1676. engine->irq_seqno_barrier = gen5_seqno_barrier;
  1677. } else if (INTEL_GEN(dev_priv) >= 3) {
  1678. engine->irq_enable = i9xx_irq_enable;
  1679. engine->irq_disable = i9xx_irq_disable;
  1680. } else {
  1681. engine->irq_enable = i8xx_irq_enable;
  1682. engine->irq_disable = i8xx_irq_disable;
  1683. }
  1684. }
  1685. static void i9xx_set_default_submission(struct intel_engine_cs *engine)
  1686. {
  1687. engine->submit_request = i9xx_submit_request;
  1688. }
  1689. static void gen6_bsd_set_default_submission(struct intel_engine_cs *engine)
  1690. {
  1691. engine->submit_request = gen6_bsd_submit_request;
  1692. }
  1693. static void intel_ring_default_vfuncs(struct drm_i915_private *dev_priv,
  1694. struct intel_engine_cs *engine)
  1695. {
  1696. intel_ring_init_irq(dev_priv, engine);
  1697. intel_ring_init_semaphores(dev_priv, engine);
  1698. engine->init_hw = init_ring_common;
  1699. engine->reset_hw = reset_ring_common;
  1700. engine->context_pin = intel_ring_context_pin;
  1701. engine->context_unpin = intel_ring_context_unpin;
  1702. engine->request_alloc = ring_request_alloc;
  1703. engine->emit_breadcrumb = i9xx_emit_breadcrumb;
  1704. engine->emit_breadcrumb_sz = i9xx_emit_breadcrumb_sz;
  1705. if (i915.semaphores) {
  1706. int num_rings;
  1707. engine->emit_breadcrumb = gen6_sema_emit_breadcrumb;
  1708. num_rings = hweight32(INTEL_INFO(dev_priv)->ring_mask) - 1;
  1709. if (INTEL_GEN(dev_priv) >= 8) {
  1710. engine->emit_breadcrumb_sz += num_rings * 6;
  1711. } else {
  1712. engine->emit_breadcrumb_sz += num_rings * 3;
  1713. if (num_rings & 1)
  1714. engine->emit_breadcrumb_sz++;
  1715. }
  1716. }
  1717. engine->set_default_submission = i9xx_set_default_submission;
  1718. if (INTEL_GEN(dev_priv) >= 8)
  1719. engine->emit_bb_start = gen8_emit_bb_start;
  1720. else if (INTEL_GEN(dev_priv) >= 6)
  1721. engine->emit_bb_start = gen6_emit_bb_start;
  1722. else if (INTEL_GEN(dev_priv) >= 4)
  1723. engine->emit_bb_start = i965_emit_bb_start;
  1724. else if (IS_I830(dev_priv) || IS_I845G(dev_priv))
  1725. engine->emit_bb_start = i830_emit_bb_start;
  1726. else
  1727. engine->emit_bb_start = i915_emit_bb_start;
  1728. }
  1729. int intel_init_render_ring_buffer(struct intel_engine_cs *engine)
  1730. {
  1731. struct drm_i915_private *dev_priv = engine->i915;
  1732. int ret;
  1733. intel_ring_default_vfuncs(dev_priv, engine);
  1734. if (HAS_L3_DPF(dev_priv))
  1735. engine->irq_keep_mask = GT_RENDER_L3_PARITY_ERROR_INTERRUPT;
  1736. if (INTEL_GEN(dev_priv) >= 8) {
  1737. engine->init_context = intel_rcs_ctx_init;
  1738. engine->emit_breadcrumb = gen8_render_emit_breadcrumb;
  1739. engine->emit_breadcrumb_sz = gen8_render_emit_breadcrumb_sz;
  1740. engine->emit_flush = gen8_render_ring_flush;
  1741. if (i915.semaphores) {
  1742. int num_rings;
  1743. engine->semaphore.signal = gen8_rcs_signal;
  1744. num_rings =
  1745. hweight32(INTEL_INFO(dev_priv)->ring_mask) - 1;
  1746. engine->emit_breadcrumb_sz += num_rings * 8;
  1747. }
  1748. } else if (INTEL_GEN(dev_priv) >= 6) {
  1749. engine->init_context = intel_rcs_ctx_init;
  1750. engine->emit_flush = gen7_render_ring_flush;
  1751. if (IS_GEN6(dev_priv))
  1752. engine->emit_flush = gen6_render_ring_flush;
  1753. } else if (IS_GEN5(dev_priv)) {
  1754. engine->emit_flush = gen4_render_ring_flush;
  1755. } else {
  1756. if (INTEL_GEN(dev_priv) < 4)
  1757. engine->emit_flush = gen2_render_ring_flush;
  1758. else
  1759. engine->emit_flush = gen4_render_ring_flush;
  1760. engine->irq_enable_mask = I915_USER_INTERRUPT;
  1761. }
  1762. if (IS_HASWELL(dev_priv))
  1763. engine->emit_bb_start = hsw_emit_bb_start;
  1764. engine->init_hw = init_render_ring;
  1765. engine->cleanup = render_ring_cleanup;
  1766. ret = intel_init_ring_buffer(engine);
  1767. if (ret)
  1768. return ret;
  1769. if (INTEL_GEN(dev_priv) >= 6) {
  1770. ret = intel_engine_create_scratch(engine, PAGE_SIZE);
  1771. if (ret)
  1772. return ret;
  1773. } else if (HAS_BROKEN_CS_TLB(dev_priv)) {
  1774. ret = intel_engine_create_scratch(engine, I830_WA_SIZE);
  1775. if (ret)
  1776. return ret;
  1777. }
  1778. return 0;
  1779. }
  1780. int intel_init_bsd_ring_buffer(struct intel_engine_cs *engine)
  1781. {
  1782. struct drm_i915_private *dev_priv = engine->i915;
  1783. intel_ring_default_vfuncs(dev_priv, engine);
  1784. if (INTEL_GEN(dev_priv) >= 6) {
  1785. /* gen6 bsd needs a special wa for tail updates */
  1786. if (IS_GEN6(dev_priv))
  1787. engine->set_default_submission = gen6_bsd_set_default_submission;
  1788. engine->emit_flush = gen6_bsd_ring_flush;
  1789. if (INTEL_GEN(dev_priv) < 8)
  1790. engine->irq_enable_mask = GT_BSD_USER_INTERRUPT;
  1791. } else {
  1792. engine->mmio_base = BSD_RING_BASE;
  1793. engine->emit_flush = bsd_ring_flush;
  1794. if (IS_GEN5(dev_priv))
  1795. engine->irq_enable_mask = ILK_BSD_USER_INTERRUPT;
  1796. else
  1797. engine->irq_enable_mask = I915_BSD_USER_INTERRUPT;
  1798. }
  1799. return intel_init_ring_buffer(engine);
  1800. }
  1801. /**
  1802. * Initialize the second BSD ring (eg. Broadwell GT3, Skylake GT3)
  1803. */
  1804. int intel_init_bsd2_ring_buffer(struct intel_engine_cs *engine)
  1805. {
  1806. struct drm_i915_private *dev_priv = engine->i915;
  1807. intel_ring_default_vfuncs(dev_priv, engine);
  1808. engine->emit_flush = gen6_bsd_ring_flush;
  1809. return intel_init_ring_buffer(engine);
  1810. }
  1811. int intel_init_blt_ring_buffer(struct intel_engine_cs *engine)
  1812. {
  1813. struct drm_i915_private *dev_priv = engine->i915;
  1814. intel_ring_default_vfuncs(dev_priv, engine);
  1815. engine->emit_flush = gen6_ring_flush;
  1816. if (INTEL_GEN(dev_priv) < 8)
  1817. engine->irq_enable_mask = GT_BLT_USER_INTERRUPT;
  1818. return intel_init_ring_buffer(engine);
  1819. }
  1820. int intel_init_vebox_ring_buffer(struct intel_engine_cs *engine)
  1821. {
  1822. struct drm_i915_private *dev_priv = engine->i915;
  1823. intel_ring_default_vfuncs(dev_priv, engine);
  1824. engine->emit_flush = gen6_ring_flush;
  1825. if (INTEL_GEN(dev_priv) < 8) {
  1826. engine->irq_enable_mask = PM_VEBOX_USER_INTERRUPT;
  1827. engine->irq_enable = hsw_vebox_irq_enable;
  1828. engine->irq_disable = hsw_vebox_irq_disable;
  1829. }
  1830. return intel_init_ring_buffer(engine);
  1831. }