intel_ringbuffer.c 63 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353
  1. /*
  2. * Copyright © 2008-2010 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Eric Anholt <eric@anholt.net>
  25. * Zou Nan hai <nanhai.zou@intel.com>
  26. * Xiang Hai hao<haihao.xiang@intel.com>
  27. *
  28. */
  29. #include <drm/drmP.h>
  30. #include "i915_drv.h"
  31. #include <drm/i915_drm.h>
  32. #include "i915_trace.h"
  33. #include "intel_drv.h"
  34. /* Early gen2 devices have a cacheline of just 32 bytes, using 64 is overkill,
  35. * but keeps the logic simple. Indeed, the whole purpose of this macro is just
  36. * to give some inclination as to some of the magic values used in the various
  37. * workarounds!
  38. */
  39. #define CACHELINE_BYTES 64
  40. static inline int ring_space(struct intel_ring_buffer *ring)
  41. {
  42. int space = (ring->head & HEAD_ADDR) - (ring->tail + I915_RING_FREE_SPACE);
  43. if (space < 0)
  44. space += ring->size;
  45. return space;
  46. }
  47. static bool intel_ring_stopped(struct intel_ring_buffer *ring)
  48. {
  49. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  50. return dev_priv->gpu_error.stop_rings & intel_ring_flag(ring);
  51. }
  52. void __intel_ring_advance(struct intel_ring_buffer *ring)
  53. {
  54. ring->tail &= ring->size - 1;
  55. if (intel_ring_stopped(ring))
  56. return;
  57. ring->write_tail(ring, ring->tail);
  58. }
  59. static int
  60. gen2_render_ring_flush(struct intel_ring_buffer *ring,
  61. u32 invalidate_domains,
  62. u32 flush_domains)
  63. {
  64. u32 cmd;
  65. int ret;
  66. cmd = MI_FLUSH;
  67. if (((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER) == 0)
  68. cmd |= MI_NO_WRITE_FLUSH;
  69. if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
  70. cmd |= MI_READ_FLUSH;
  71. ret = intel_ring_begin(ring, 2);
  72. if (ret)
  73. return ret;
  74. intel_ring_emit(ring, cmd);
  75. intel_ring_emit(ring, MI_NOOP);
  76. intel_ring_advance(ring);
  77. return 0;
  78. }
  79. static int
  80. gen4_render_ring_flush(struct intel_ring_buffer *ring,
  81. u32 invalidate_domains,
  82. u32 flush_domains)
  83. {
  84. struct drm_device *dev = ring->dev;
  85. u32 cmd;
  86. int ret;
  87. /*
  88. * read/write caches:
  89. *
  90. * I915_GEM_DOMAIN_RENDER is always invalidated, but is
  91. * only flushed if MI_NO_WRITE_FLUSH is unset. On 965, it is
  92. * also flushed at 2d versus 3d pipeline switches.
  93. *
  94. * read-only caches:
  95. *
  96. * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
  97. * MI_READ_FLUSH is set, and is always flushed on 965.
  98. *
  99. * I915_GEM_DOMAIN_COMMAND may not exist?
  100. *
  101. * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
  102. * invalidated when MI_EXE_FLUSH is set.
  103. *
  104. * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
  105. * invalidated with every MI_FLUSH.
  106. *
  107. * TLBs:
  108. *
  109. * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
  110. * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
  111. * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
  112. * are flushed at any MI_FLUSH.
  113. */
  114. cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
  115. if ((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER)
  116. cmd &= ~MI_NO_WRITE_FLUSH;
  117. if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
  118. cmd |= MI_EXE_FLUSH;
  119. if (invalidate_domains & I915_GEM_DOMAIN_COMMAND &&
  120. (IS_G4X(dev) || IS_GEN5(dev)))
  121. cmd |= MI_INVALIDATE_ISP;
  122. ret = intel_ring_begin(ring, 2);
  123. if (ret)
  124. return ret;
  125. intel_ring_emit(ring, cmd);
  126. intel_ring_emit(ring, MI_NOOP);
  127. intel_ring_advance(ring);
  128. return 0;
  129. }
  130. /**
  131. * Emits a PIPE_CONTROL with a non-zero post-sync operation, for
  132. * implementing two workarounds on gen6. From section 1.4.7.1
  133. * "PIPE_CONTROL" of the Sandy Bridge PRM volume 2 part 1:
  134. *
  135. * [DevSNB-C+{W/A}] Before any depth stall flush (including those
  136. * produced by non-pipelined state commands), software needs to first
  137. * send a PIPE_CONTROL with no bits set except Post-Sync Operation !=
  138. * 0.
  139. *
  140. * [Dev-SNB{W/A}]: Before a PIPE_CONTROL with Write Cache Flush Enable
  141. * =1, a PIPE_CONTROL with any non-zero post-sync-op is required.
  142. *
  143. * And the workaround for these two requires this workaround first:
  144. *
  145. * [Dev-SNB{W/A}]: Pipe-control with CS-stall bit set must be sent
  146. * BEFORE the pipe-control with a post-sync op and no write-cache
  147. * flushes.
  148. *
  149. * And this last workaround is tricky because of the requirements on
  150. * that bit. From section 1.4.7.2.3 "Stall" of the Sandy Bridge PRM
  151. * volume 2 part 1:
  152. *
  153. * "1 of the following must also be set:
  154. * - Render Target Cache Flush Enable ([12] of DW1)
  155. * - Depth Cache Flush Enable ([0] of DW1)
  156. * - Stall at Pixel Scoreboard ([1] of DW1)
  157. * - Depth Stall ([13] of DW1)
  158. * - Post-Sync Operation ([13] of DW1)
  159. * - Notify Enable ([8] of DW1)"
  160. *
  161. * The cache flushes require the workaround flush that triggered this
  162. * one, so we can't use it. Depth stall would trigger the same.
  163. * Post-sync nonzero is what triggered this second workaround, so we
  164. * can't use that one either. Notify enable is IRQs, which aren't
  165. * really our business. That leaves only stall at scoreboard.
  166. */
  167. static int
  168. intel_emit_post_sync_nonzero_flush(struct intel_ring_buffer *ring)
  169. {
  170. u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
  171. int ret;
  172. ret = intel_ring_begin(ring, 6);
  173. if (ret)
  174. return ret;
  175. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
  176. intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
  177. PIPE_CONTROL_STALL_AT_SCOREBOARD);
  178. intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
  179. intel_ring_emit(ring, 0); /* low dword */
  180. intel_ring_emit(ring, 0); /* high dword */
  181. intel_ring_emit(ring, MI_NOOP);
  182. intel_ring_advance(ring);
  183. ret = intel_ring_begin(ring, 6);
  184. if (ret)
  185. return ret;
  186. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
  187. intel_ring_emit(ring, PIPE_CONTROL_QW_WRITE);
  188. intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
  189. intel_ring_emit(ring, 0);
  190. intel_ring_emit(ring, 0);
  191. intel_ring_emit(ring, MI_NOOP);
  192. intel_ring_advance(ring);
  193. return 0;
  194. }
  195. static int
  196. gen6_render_ring_flush(struct intel_ring_buffer *ring,
  197. u32 invalidate_domains, u32 flush_domains)
  198. {
  199. u32 flags = 0;
  200. u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
  201. int ret;
  202. /* Force SNB workarounds for PIPE_CONTROL flushes */
  203. ret = intel_emit_post_sync_nonzero_flush(ring);
  204. if (ret)
  205. return ret;
  206. /* Just flush everything. Experiments have shown that reducing the
  207. * number of bits based on the write domains has little performance
  208. * impact.
  209. */
  210. if (flush_domains) {
  211. flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
  212. flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
  213. /*
  214. * Ensure that any following seqno writes only happen
  215. * when the render cache is indeed flushed.
  216. */
  217. flags |= PIPE_CONTROL_CS_STALL;
  218. }
  219. if (invalidate_domains) {
  220. flags |= PIPE_CONTROL_TLB_INVALIDATE;
  221. flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
  222. flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
  223. flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
  224. flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
  225. flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
  226. /*
  227. * TLB invalidate requires a post-sync write.
  228. */
  229. flags |= PIPE_CONTROL_QW_WRITE | PIPE_CONTROL_CS_STALL;
  230. }
  231. ret = intel_ring_begin(ring, 4);
  232. if (ret)
  233. return ret;
  234. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
  235. intel_ring_emit(ring, flags);
  236. intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
  237. intel_ring_emit(ring, 0);
  238. intel_ring_advance(ring);
  239. return 0;
  240. }
  241. static int
  242. gen7_render_ring_cs_stall_wa(struct intel_ring_buffer *ring)
  243. {
  244. int ret;
  245. ret = intel_ring_begin(ring, 4);
  246. if (ret)
  247. return ret;
  248. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
  249. intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
  250. PIPE_CONTROL_STALL_AT_SCOREBOARD);
  251. intel_ring_emit(ring, 0);
  252. intel_ring_emit(ring, 0);
  253. intel_ring_advance(ring);
  254. return 0;
  255. }
  256. static int gen7_ring_fbc_flush(struct intel_ring_buffer *ring, u32 value)
  257. {
  258. int ret;
  259. if (!ring->fbc_dirty)
  260. return 0;
  261. ret = intel_ring_begin(ring, 6);
  262. if (ret)
  263. return ret;
  264. /* WaFbcNukeOn3DBlt:ivb/hsw */
  265. intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
  266. intel_ring_emit(ring, MSG_FBC_REND_STATE);
  267. intel_ring_emit(ring, value);
  268. intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1) | MI_SRM_LRM_GLOBAL_GTT);
  269. intel_ring_emit(ring, MSG_FBC_REND_STATE);
  270. intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
  271. intel_ring_advance(ring);
  272. ring->fbc_dirty = false;
  273. return 0;
  274. }
  275. static int
  276. gen7_render_ring_flush(struct intel_ring_buffer *ring,
  277. u32 invalidate_domains, u32 flush_domains)
  278. {
  279. u32 flags = 0;
  280. u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
  281. int ret;
  282. /*
  283. * Ensure that any following seqno writes only happen when the render
  284. * cache is indeed flushed.
  285. *
  286. * Workaround: 4th PIPE_CONTROL command (except the ones with only
  287. * read-cache invalidate bits set) must have the CS_STALL bit set. We
  288. * don't try to be clever and just set it unconditionally.
  289. */
  290. flags |= PIPE_CONTROL_CS_STALL;
  291. /* Just flush everything. Experiments have shown that reducing the
  292. * number of bits based on the write domains has little performance
  293. * impact.
  294. */
  295. if (flush_domains) {
  296. flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
  297. flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
  298. }
  299. if (invalidate_domains) {
  300. flags |= PIPE_CONTROL_TLB_INVALIDATE;
  301. flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
  302. flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
  303. flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
  304. flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
  305. flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
  306. /*
  307. * TLB invalidate requires a post-sync write.
  308. */
  309. flags |= PIPE_CONTROL_QW_WRITE;
  310. flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
  311. /* Workaround: we must issue a pipe_control with CS-stall bit
  312. * set before a pipe_control command that has the state cache
  313. * invalidate bit set. */
  314. gen7_render_ring_cs_stall_wa(ring);
  315. }
  316. ret = intel_ring_begin(ring, 4);
  317. if (ret)
  318. return ret;
  319. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
  320. intel_ring_emit(ring, flags);
  321. intel_ring_emit(ring, scratch_addr);
  322. intel_ring_emit(ring, 0);
  323. intel_ring_advance(ring);
  324. if (!invalidate_domains && flush_domains)
  325. return gen7_ring_fbc_flush(ring, FBC_REND_NUKE);
  326. return 0;
  327. }
  328. static int
  329. gen8_render_ring_flush(struct intel_ring_buffer *ring,
  330. u32 invalidate_domains, u32 flush_domains)
  331. {
  332. u32 flags = 0;
  333. u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
  334. int ret;
  335. flags |= PIPE_CONTROL_CS_STALL;
  336. if (flush_domains) {
  337. flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
  338. flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
  339. }
  340. if (invalidate_domains) {
  341. flags |= PIPE_CONTROL_TLB_INVALIDATE;
  342. flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
  343. flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
  344. flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
  345. flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
  346. flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
  347. flags |= PIPE_CONTROL_QW_WRITE;
  348. flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
  349. }
  350. ret = intel_ring_begin(ring, 6);
  351. if (ret)
  352. return ret;
  353. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(6));
  354. intel_ring_emit(ring, flags);
  355. intel_ring_emit(ring, scratch_addr);
  356. intel_ring_emit(ring, 0);
  357. intel_ring_emit(ring, 0);
  358. intel_ring_emit(ring, 0);
  359. intel_ring_advance(ring);
  360. return 0;
  361. }
  362. static void ring_write_tail(struct intel_ring_buffer *ring,
  363. u32 value)
  364. {
  365. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  366. I915_WRITE_TAIL(ring, value);
  367. }
  368. u64 intel_ring_get_active_head(struct intel_ring_buffer *ring)
  369. {
  370. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  371. u64 acthd;
  372. if (INTEL_INFO(ring->dev)->gen >= 8)
  373. acthd = I915_READ64_2x32(RING_ACTHD(ring->mmio_base),
  374. RING_ACTHD_UDW(ring->mmio_base));
  375. else if (INTEL_INFO(ring->dev)->gen >= 4)
  376. acthd = I915_READ(RING_ACTHD(ring->mmio_base));
  377. else
  378. acthd = I915_READ(ACTHD);
  379. return acthd;
  380. }
  381. static void ring_setup_phys_status_page(struct intel_ring_buffer *ring)
  382. {
  383. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  384. u32 addr;
  385. addr = dev_priv->status_page_dmah->busaddr;
  386. if (INTEL_INFO(ring->dev)->gen >= 4)
  387. addr |= (dev_priv->status_page_dmah->busaddr >> 28) & 0xf0;
  388. I915_WRITE(HWS_PGA, addr);
  389. }
  390. static bool stop_ring(struct intel_ring_buffer *ring)
  391. {
  392. struct drm_i915_private *dev_priv = to_i915(ring->dev);
  393. if (!IS_GEN2(ring->dev)) {
  394. I915_WRITE_MODE(ring, _MASKED_BIT_ENABLE(STOP_RING));
  395. if (wait_for_atomic((I915_READ_MODE(ring) & MODE_IDLE) != 0, 1000)) {
  396. DRM_ERROR("%s :timed out trying to stop ring\n", ring->name);
  397. return false;
  398. }
  399. }
  400. I915_WRITE_CTL(ring, 0);
  401. I915_WRITE_HEAD(ring, 0);
  402. ring->write_tail(ring, 0);
  403. if (!IS_GEN2(ring->dev)) {
  404. (void)I915_READ_CTL(ring);
  405. I915_WRITE_MODE(ring, _MASKED_BIT_DISABLE(STOP_RING));
  406. }
  407. return (I915_READ_HEAD(ring) & HEAD_ADDR) == 0;
  408. }
  409. static int init_ring_common(struct intel_ring_buffer *ring)
  410. {
  411. struct drm_device *dev = ring->dev;
  412. struct drm_i915_private *dev_priv = dev->dev_private;
  413. struct drm_i915_gem_object *obj = ring->obj;
  414. int ret = 0;
  415. gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);
  416. if (!stop_ring(ring)) {
  417. /* G45 ring initialization often fails to reset head to zero */
  418. DRM_DEBUG_KMS("%s head not reset to zero "
  419. "ctl %08x head %08x tail %08x start %08x\n",
  420. ring->name,
  421. I915_READ_CTL(ring),
  422. I915_READ_HEAD(ring),
  423. I915_READ_TAIL(ring),
  424. I915_READ_START(ring));
  425. if (!stop_ring(ring)) {
  426. DRM_ERROR("failed to set %s head to zero "
  427. "ctl %08x head %08x tail %08x start %08x\n",
  428. ring->name,
  429. I915_READ_CTL(ring),
  430. I915_READ_HEAD(ring),
  431. I915_READ_TAIL(ring),
  432. I915_READ_START(ring));
  433. ret = -EIO;
  434. goto out;
  435. }
  436. }
  437. if (I915_NEED_GFX_HWS(dev))
  438. intel_ring_setup_status_page(ring);
  439. else
  440. ring_setup_phys_status_page(ring);
  441. /* Initialize the ring. This must happen _after_ we've cleared the ring
  442. * registers with the above sequence (the readback of the HEAD registers
  443. * also enforces ordering), otherwise the hw might lose the new ring
  444. * register values. */
  445. I915_WRITE_START(ring, i915_gem_obj_ggtt_offset(obj));
  446. I915_WRITE_CTL(ring,
  447. ((ring->size - PAGE_SIZE) & RING_NR_PAGES)
  448. | RING_VALID);
  449. /* If the head is still not zero, the ring is dead */
  450. if (wait_for((I915_READ_CTL(ring) & RING_VALID) != 0 &&
  451. I915_READ_START(ring) == i915_gem_obj_ggtt_offset(obj) &&
  452. (I915_READ_HEAD(ring) & HEAD_ADDR) == 0, 50)) {
  453. DRM_ERROR("%s initialization failed "
  454. "ctl %08x (valid? %d) head %08x tail %08x start %08x [expected %08lx]\n",
  455. ring->name,
  456. I915_READ_CTL(ring), I915_READ_CTL(ring) & RING_VALID,
  457. I915_READ_HEAD(ring), I915_READ_TAIL(ring),
  458. I915_READ_START(ring), (unsigned long)i915_gem_obj_ggtt_offset(obj));
  459. ret = -EIO;
  460. goto out;
  461. }
  462. if (!drm_core_check_feature(ring->dev, DRIVER_MODESET))
  463. i915_kernel_lost_context(ring->dev);
  464. else {
  465. ring->head = I915_READ_HEAD(ring);
  466. ring->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
  467. ring->space = ring_space(ring);
  468. ring->last_retired_head = -1;
  469. }
  470. memset(&ring->hangcheck, 0, sizeof(ring->hangcheck));
  471. out:
  472. gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
  473. return ret;
  474. }
  475. static int
  476. init_pipe_control(struct intel_ring_buffer *ring)
  477. {
  478. int ret;
  479. if (ring->scratch.obj)
  480. return 0;
  481. ring->scratch.obj = i915_gem_alloc_object(ring->dev, 4096);
  482. if (ring->scratch.obj == NULL) {
  483. DRM_ERROR("Failed to allocate seqno page\n");
  484. ret = -ENOMEM;
  485. goto err;
  486. }
  487. ret = i915_gem_object_set_cache_level(ring->scratch.obj, I915_CACHE_LLC);
  488. if (ret)
  489. goto err_unref;
  490. ret = i915_gem_obj_ggtt_pin(ring->scratch.obj, 4096, 0);
  491. if (ret)
  492. goto err_unref;
  493. ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(ring->scratch.obj);
  494. ring->scratch.cpu_page = kmap(sg_page(ring->scratch.obj->pages->sgl));
  495. if (ring->scratch.cpu_page == NULL) {
  496. ret = -ENOMEM;
  497. goto err_unpin;
  498. }
  499. DRM_DEBUG_DRIVER("%s pipe control offset: 0x%08x\n",
  500. ring->name, ring->scratch.gtt_offset);
  501. return 0;
  502. err_unpin:
  503. i915_gem_object_ggtt_unpin(ring->scratch.obj);
  504. err_unref:
  505. drm_gem_object_unreference(&ring->scratch.obj->base);
  506. err:
  507. return ret;
  508. }
  509. static int init_render_ring(struct intel_ring_buffer *ring)
  510. {
  511. struct drm_device *dev = ring->dev;
  512. struct drm_i915_private *dev_priv = dev->dev_private;
  513. int ret = init_ring_common(ring);
  514. /* WaTimedSingleVertexDispatch:cl,bw,ctg,elk,ilk,snb */
  515. if (INTEL_INFO(dev)->gen >= 4 && INTEL_INFO(dev)->gen < 7)
  516. I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(VS_TIMER_DISPATCH));
  517. /* We need to disable the AsyncFlip performance optimisations in order
  518. * to use MI_WAIT_FOR_EVENT within the CS. It should already be
  519. * programmed to '1' on all products.
  520. *
  521. * WaDisableAsyncFlipPerfMode:snb,ivb,hsw,vlv,bdw
  522. */
  523. if (INTEL_INFO(dev)->gen >= 6)
  524. I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE));
  525. /* Required for the hardware to program scanline values for waiting */
  526. /* WaEnableFlushTlbInvalidationMode:snb */
  527. if (INTEL_INFO(dev)->gen == 6)
  528. I915_WRITE(GFX_MODE,
  529. _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT));
  530. /* WaBCSVCSTlbInvalidationMode:ivb,vlv,hsw */
  531. if (IS_GEN7(dev))
  532. I915_WRITE(GFX_MODE_GEN7,
  533. _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT) |
  534. _MASKED_BIT_ENABLE(GFX_REPLAY_MODE));
  535. if (INTEL_INFO(dev)->gen >= 5) {
  536. ret = init_pipe_control(ring);
  537. if (ret)
  538. return ret;
  539. }
  540. if (IS_GEN6(dev)) {
  541. /* From the Sandybridge PRM, volume 1 part 3, page 24:
  542. * "If this bit is set, STCunit will have LRA as replacement
  543. * policy. [...] This bit must be reset. LRA replacement
  544. * policy is not supported."
  545. */
  546. I915_WRITE(CACHE_MODE_0,
  547. _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
  548. }
  549. if (INTEL_INFO(dev)->gen >= 6)
  550. I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
  551. if (HAS_L3_DPF(dev))
  552. I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
  553. return ret;
  554. }
  555. static void render_ring_cleanup(struct intel_ring_buffer *ring)
  556. {
  557. struct drm_device *dev = ring->dev;
  558. if (ring->scratch.obj == NULL)
  559. return;
  560. if (INTEL_INFO(dev)->gen >= 5) {
  561. kunmap(sg_page(ring->scratch.obj->pages->sgl));
  562. i915_gem_object_ggtt_unpin(ring->scratch.obj);
  563. }
  564. drm_gem_object_unreference(&ring->scratch.obj->base);
  565. ring->scratch.obj = NULL;
  566. }
  567. static int gen6_signal(struct intel_ring_buffer *signaller,
  568. unsigned int num_dwords)
  569. {
  570. struct drm_device *dev = signaller->dev;
  571. struct drm_i915_private *dev_priv = dev->dev_private;
  572. struct intel_ring_buffer *useless;
  573. int i, ret;
  574. /* NB: In order to be able to do semaphore MBOX updates for varying
  575. * number of rings, it's easiest if we round up each individual update
  576. * to a multiple of 2 (since ring updates must always be a multiple of
  577. * 2) even though the actual update only requires 3 dwords.
  578. */
  579. #define MBOX_UPDATE_DWORDS 4
  580. if (i915_semaphore_is_enabled(dev))
  581. num_dwords += ((I915_NUM_RINGS-1) * MBOX_UPDATE_DWORDS);
  582. ret = intel_ring_begin(signaller, num_dwords);
  583. if (ret)
  584. return ret;
  585. #undef MBOX_UPDATE_DWORDS
  586. for_each_ring(useless, dev_priv, i) {
  587. u32 mbox_reg = signaller->semaphore.mbox.signal[i];
  588. if (mbox_reg != GEN6_NOSYNC) {
  589. intel_ring_emit(signaller, MI_LOAD_REGISTER_IMM(1));
  590. intel_ring_emit(signaller, mbox_reg);
  591. intel_ring_emit(signaller, signaller->outstanding_lazy_seqno);
  592. intel_ring_emit(signaller, MI_NOOP);
  593. } else {
  594. intel_ring_emit(signaller, MI_NOOP);
  595. intel_ring_emit(signaller, MI_NOOP);
  596. intel_ring_emit(signaller, MI_NOOP);
  597. intel_ring_emit(signaller, MI_NOOP);
  598. }
  599. }
  600. return 0;
  601. }
  602. /**
  603. * gen6_add_request - Update the semaphore mailbox registers
  604. *
  605. * @ring - ring that is adding a request
  606. * @seqno - return seqno stuck into the ring
  607. *
  608. * Update the mailbox registers in the *other* rings with the current seqno.
  609. * This acts like a signal in the canonical semaphore.
  610. */
  611. static int
  612. gen6_add_request(struct intel_ring_buffer *ring)
  613. {
  614. int ret;
  615. ret = ring->semaphore.signal(ring, 4);
  616. if (ret)
  617. return ret;
  618. intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
  619. intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  620. intel_ring_emit(ring, ring->outstanding_lazy_seqno);
  621. intel_ring_emit(ring, MI_USER_INTERRUPT);
  622. __intel_ring_advance(ring);
  623. return 0;
  624. }
  625. static inline bool i915_gem_has_seqno_wrapped(struct drm_device *dev,
  626. u32 seqno)
  627. {
  628. struct drm_i915_private *dev_priv = dev->dev_private;
  629. return dev_priv->last_seqno < seqno;
  630. }
  631. /**
  632. * intel_ring_sync - sync the waiter to the signaller on seqno
  633. *
  634. * @waiter - ring that is waiting
  635. * @signaller - ring which has, or will signal
  636. * @seqno - seqno which the waiter will block on
  637. */
  638. static int
  639. gen6_ring_sync(struct intel_ring_buffer *waiter,
  640. struct intel_ring_buffer *signaller,
  641. u32 seqno)
  642. {
  643. u32 dw1 = MI_SEMAPHORE_MBOX |
  644. MI_SEMAPHORE_COMPARE |
  645. MI_SEMAPHORE_REGISTER;
  646. u32 wait_mbox = signaller->semaphore.mbox.wait[waiter->id];
  647. int ret;
  648. /* Throughout all of the GEM code, seqno passed implies our current
  649. * seqno is >= the last seqno executed. However for hardware the
  650. * comparison is strictly greater than.
  651. */
  652. seqno -= 1;
  653. WARN_ON(wait_mbox == MI_SEMAPHORE_SYNC_INVALID);
  654. ret = intel_ring_begin(waiter, 4);
  655. if (ret)
  656. return ret;
  657. /* If seqno wrap happened, omit the wait with no-ops */
  658. if (likely(!i915_gem_has_seqno_wrapped(waiter->dev, seqno))) {
  659. intel_ring_emit(waiter, dw1 | wait_mbox);
  660. intel_ring_emit(waiter, seqno);
  661. intel_ring_emit(waiter, 0);
  662. intel_ring_emit(waiter, MI_NOOP);
  663. } else {
  664. intel_ring_emit(waiter, MI_NOOP);
  665. intel_ring_emit(waiter, MI_NOOP);
  666. intel_ring_emit(waiter, MI_NOOP);
  667. intel_ring_emit(waiter, MI_NOOP);
  668. }
  669. intel_ring_advance(waiter);
  670. return 0;
  671. }
  672. #define PIPE_CONTROL_FLUSH(ring__, addr__) \
  673. do { \
  674. intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE | \
  675. PIPE_CONTROL_DEPTH_STALL); \
  676. intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT); \
  677. intel_ring_emit(ring__, 0); \
  678. intel_ring_emit(ring__, 0); \
  679. } while (0)
  680. static int
  681. pc_render_add_request(struct intel_ring_buffer *ring)
  682. {
  683. u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
  684. int ret;
  685. /* For Ironlake, MI_USER_INTERRUPT was deprecated and apparently
  686. * incoherent with writes to memory, i.e. completely fubar,
  687. * so we need to use PIPE_NOTIFY instead.
  688. *
  689. * However, we also need to workaround the qword write
  690. * incoherence by flushing the 6 PIPE_NOTIFY buffers out to
  691. * memory before requesting an interrupt.
  692. */
  693. ret = intel_ring_begin(ring, 32);
  694. if (ret)
  695. return ret;
  696. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
  697. PIPE_CONTROL_WRITE_FLUSH |
  698. PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE);
  699. intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
  700. intel_ring_emit(ring, ring->outstanding_lazy_seqno);
  701. intel_ring_emit(ring, 0);
  702. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  703. scratch_addr += 2 * CACHELINE_BYTES; /* write to separate cachelines */
  704. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  705. scratch_addr += 2 * CACHELINE_BYTES;
  706. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  707. scratch_addr += 2 * CACHELINE_BYTES;
  708. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  709. scratch_addr += 2 * CACHELINE_BYTES;
  710. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  711. scratch_addr += 2 * CACHELINE_BYTES;
  712. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  713. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
  714. PIPE_CONTROL_WRITE_FLUSH |
  715. PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE |
  716. PIPE_CONTROL_NOTIFY);
  717. intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
  718. intel_ring_emit(ring, ring->outstanding_lazy_seqno);
  719. intel_ring_emit(ring, 0);
  720. __intel_ring_advance(ring);
  721. return 0;
  722. }
  723. static u32
  724. gen6_ring_get_seqno(struct intel_ring_buffer *ring, bool lazy_coherency)
  725. {
  726. /* Workaround to force correct ordering between irq and seqno writes on
  727. * ivb (and maybe also on snb) by reading from a CS register (like
  728. * ACTHD) before reading the status page. */
  729. if (!lazy_coherency) {
  730. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  731. POSTING_READ(RING_ACTHD(ring->mmio_base));
  732. }
  733. return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
  734. }
  735. static u32
  736. ring_get_seqno(struct intel_ring_buffer *ring, bool lazy_coherency)
  737. {
  738. return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
  739. }
  740. static void
  741. ring_set_seqno(struct intel_ring_buffer *ring, u32 seqno)
  742. {
  743. intel_write_status_page(ring, I915_GEM_HWS_INDEX, seqno);
  744. }
  745. static u32
  746. pc_render_get_seqno(struct intel_ring_buffer *ring, bool lazy_coherency)
  747. {
  748. return ring->scratch.cpu_page[0];
  749. }
  750. static void
  751. pc_render_set_seqno(struct intel_ring_buffer *ring, u32 seqno)
  752. {
  753. ring->scratch.cpu_page[0] = seqno;
  754. }
  755. static bool
  756. gen5_ring_get_irq(struct intel_ring_buffer *ring)
  757. {
  758. struct drm_device *dev = ring->dev;
  759. struct drm_i915_private *dev_priv = dev->dev_private;
  760. unsigned long flags;
  761. if (!dev->irq_enabled)
  762. return false;
  763. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  764. if (ring->irq_refcount++ == 0)
  765. ilk_enable_gt_irq(dev_priv, ring->irq_enable_mask);
  766. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  767. return true;
  768. }
  769. static void
  770. gen5_ring_put_irq(struct intel_ring_buffer *ring)
  771. {
  772. struct drm_device *dev = ring->dev;
  773. struct drm_i915_private *dev_priv = dev->dev_private;
  774. unsigned long flags;
  775. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  776. if (--ring->irq_refcount == 0)
  777. ilk_disable_gt_irq(dev_priv, ring->irq_enable_mask);
  778. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  779. }
  780. static bool
  781. i9xx_ring_get_irq(struct intel_ring_buffer *ring)
  782. {
  783. struct drm_device *dev = ring->dev;
  784. struct drm_i915_private *dev_priv = dev->dev_private;
  785. unsigned long flags;
  786. if (!dev->irq_enabled)
  787. return false;
  788. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  789. if (ring->irq_refcount++ == 0) {
  790. dev_priv->irq_mask &= ~ring->irq_enable_mask;
  791. I915_WRITE(IMR, dev_priv->irq_mask);
  792. POSTING_READ(IMR);
  793. }
  794. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  795. return true;
  796. }
  797. static void
  798. i9xx_ring_put_irq(struct intel_ring_buffer *ring)
  799. {
  800. struct drm_device *dev = ring->dev;
  801. struct drm_i915_private *dev_priv = dev->dev_private;
  802. unsigned long flags;
  803. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  804. if (--ring->irq_refcount == 0) {
  805. dev_priv->irq_mask |= ring->irq_enable_mask;
  806. I915_WRITE(IMR, dev_priv->irq_mask);
  807. POSTING_READ(IMR);
  808. }
  809. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  810. }
  811. static bool
  812. i8xx_ring_get_irq(struct intel_ring_buffer *ring)
  813. {
  814. struct drm_device *dev = ring->dev;
  815. struct drm_i915_private *dev_priv = dev->dev_private;
  816. unsigned long flags;
  817. if (!dev->irq_enabled)
  818. return false;
  819. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  820. if (ring->irq_refcount++ == 0) {
  821. dev_priv->irq_mask &= ~ring->irq_enable_mask;
  822. I915_WRITE16(IMR, dev_priv->irq_mask);
  823. POSTING_READ16(IMR);
  824. }
  825. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  826. return true;
  827. }
  828. static void
  829. i8xx_ring_put_irq(struct intel_ring_buffer *ring)
  830. {
  831. struct drm_device *dev = ring->dev;
  832. struct drm_i915_private *dev_priv = dev->dev_private;
  833. unsigned long flags;
  834. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  835. if (--ring->irq_refcount == 0) {
  836. dev_priv->irq_mask |= ring->irq_enable_mask;
  837. I915_WRITE16(IMR, dev_priv->irq_mask);
  838. POSTING_READ16(IMR);
  839. }
  840. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  841. }
  842. void intel_ring_setup_status_page(struct intel_ring_buffer *ring)
  843. {
  844. struct drm_device *dev = ring->dev;
  845. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  846. u32 mmio = 0;
  847. /* The ring status page addresses are no longer next to the rest of
  848. * the ring registers as of gen7.
  849. */
  850. if (IS_GEN7(dev)) {
  851. switch (ring->id) {
  852. case RCS:
  853. mmio = RENDER_HWS_PGA_GEN7;
  854. break;
  855. case BCS:
  856. mmio = BLT_HWS_PGA_GEN7;
  857. break;
  858. /*
  859. * VCS2 actually doesn't exist on Gen7. Only shut up
  860. * gcc switch check warning
  861. */
  862. case VCS2:
  863. case VCS:
  864. mmio = BSD_HWS_PGA_GEN7;
  865. break;
  866. case VECS:
  867. mmio = VEBOX_HWS_PGA_GEN7;
  868. break;
  869. }
  870. } else if (IS_GEN6(ring->dev)) {
  871. mmio = RING_HWS_PGA_GEN6(ring->mmio_base);
  872. } else {
  873. /* XXX: gen8 returns to sanity */
  874. mmio = RING_HWS_PGA(ring->mmio_base);
  875. }
  876. I915_WRITE(mmio, (u32)ring->status_page.gfx_addr);
  877. POSTING_READ(mmio);
  878. /*
  879. * Flush the TLB for this page
  880. *
  881. * FIXME: These two bits have disappeared on gen8, so a question
  882. * arises: do we still need this and if so how should we go about
  883. * invalidating the TLB?
  884. */
  885. if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 8) {
  886. u32 reg = RING_INSTPM(ring->mmio_base);
  887. /* ring should be idle before issuing a sync flush*/
  888. WARN_ON((I915_READ_MODE(ring) & MODE_IDLE) == 0);
  889. I915_WRITE(reg,
  890. _MASKED_BIT_ENABLE(INSTPM_TLB_INVALIDATE |
  891. INSTPM_SYNC_FLUSH));
  892. if (wait_for((I915_READ(reg) & INSTPM_SYNC_FLUSH) == 0,
  893. 1000))
  894. DRM_ERROR("%s: wait for SyncFlush to complete for TLB invalidation timed out\n",
  895. ring->name);
  896. }
  897. }
  898. static int
  899. bsd_ring_flush(struct intel_ring_buffer *ring,
  900. u32 invalidate_domains,
  901. u32 flush_domains)
  902. {
  903. int ret;
  904. ret = intel_ring_begin(ring, 2);
  905. if (ret)
  906. return ret;
  907. intel_ring_emit(ring, MI_FLUSH);
  908. intel_ring_emit(ring, MI_NOOP);
  909. intel_ring_advance(ring);
  910. return 0;
  911. }
  912. static int
  913. i9xx_add_request(struct intel_ring_buffer *ring)
  914. {
  915. int ret;
  916. ret = intel_ring_begin(ring, 4);
  917. if (ret)
  918. return ret;
  919. intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
  920. intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  921. intel_ring_emit(ring, ring->outstanding_lazy_seqno);
  922. intel_ring_emit(ring, MI_USER_INTERRUPT);
  923. __intel_ring_advance(ring);
  924. return 0;
  925. }
  926. static bool
  927. gen6_ring_get_irq(struct intel_ring_buffer *ring)
  928. {
  929. struct drm_device *dev = ring->dev;
  930. struct drm_i915_private *dev_priv = dev->dev_private;
  931. unsigned long flags;
  932. if (!dev->irq_enabled)
  933. return false;
  934. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  935. if (ring->irq_refcount++ == 0) {
  936. if (HAS_L3_DPF(dev) && ring->id == RCS)
  937. I915_WRITE_IMR(ring,
  938. ~(ring->irq_enable_mask |
  939. GT_PARITY_ERROR(dev)));
  940. else
  941. I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
  942. ilk_enable_gt_irq(dev_priv, ring->irq_enable_mask);
  943. }
  944. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  945. return true;
  946. }
  947. static void
  948. gen6_ring_put_irq(struct intel_ring_buffer *ring)
  949. {
  950. struct drm_device *dev = ring->dev;
  951. struct drm_i915_private *dev_priv = dev->dev_private;
  952. unsigned long flags;
  953. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  954. if (--ring->irq_refcount == 0) {
  955. if (HAS_L3_DPF(dev) && ring->id == RCS)
  956. I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
  957. else
  958. I915_WRITE_IMR(ring, ~0);
  959. ilk_disable_gt_irq(dev_priv, ring->irq_enable_mask);
  960. }
  961. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  962. }
  963. static bool
  964. hsw_vebox_get_irq(struct intel_ring_buffer *ring)
  965. {
  966. struct drm_device *dev = ring->dev;
  967. struct drm_i915_private *dev_priv = dev->dev_private;
  968. unsigned long flags;
  969. if (!dev->irq_enabled)
  970. return false;
  971. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  972. if (ring->irq_refcount++ == 0) {
  973. I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
  974. snb_enable_pm_irq(dev_priv, ring->irq_enable_mask);
  975. }
  976. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  977. return true;
  978. }
  979. static void
  980. hsw_vebox_put_irq(struct intel_ring_buffer *ring)
  981. {
  982. struct drm_device *dev = ring->dev;
  983. struct drm_i915_private *dev_priv = dev->dev_private;
  984. unsigned long flags;
  985. if (!dev->irq_enabled)
  986. return;
  987. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  988. if (--ring->irq_refcount == 0) {
  989. I915_WRITE_IMR(ring, ~0);
  990. snb_disable_pm_irq(dev_priv, ring->irq_enable_mask);
  991. }
  992. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  993. }
  994. static bool
  995. gen8_ring_get_irq(struct intel_ring_buffer *ring)
  996. {
  997. struct drm_device *dev = ring->dev;
  998. struct drm_i915_private *dev_priv = dev->dev_private;
  999. unsigned long flags;
  1000. if (!dev->irq_enabled)
  1001. return false;
  1002. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  1003. if (ring->irq_refcount++ == 0) {
  1004. if (HAS_L3_DPF(dev) && ring->id == RCS) {
  1005. I915_WRITE_IMR(ring,
  1006. ~(ring->irq_enable_mask |
  1007. GT_RENDER_L3_PARITY_ERROR_INTERRUPT));
  1008. } else {
  1009. I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
  1010. }
  1011. POSTING_READ(RING_IMR(ring->mmio_base));
  1012. }
  1013. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  1014. return true;
  1015. }
  1016. static void
  1017. gen8_ring_put_irq(struct intel_ring_buffer *ring)
  1018. {
  1019. struct drm_device *dev = ring->dev;
  1020. struct drm_i915_private *dev_priv = dev->dev_private;
  1021. unsigned long flags;
  1022. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  1023. if (--ring->irq_refcount == 0) {
  1024. if (HAS_L3_DPF(dev) && ring->id == RCS) {
  1025. I915_WRITE_IMR(ring,
  1026. ~GT_RENDER_L3_PARITY_ERROR_INTERRUPT);
  1027. } else {
  1028. I915_WRITE_IMR(ring, ~0);
  1029. }
  1030. POSTING_READ(RING_IMR(ring->mmio_base));
  1031. }
  1032. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  1033. }
  1034. static int
  1035. i965_dispatch_execbuffer(struct intel_ring_buffer *ring,
  1036. u32 offset, u32 length,
  1037. unsigned flags)
  1038. {
  1039. int ret;
  1040. ret = intel_ring_begin(ring, 2);
  1041. if (ret)
  1042. return ret;
  1043. intel_ring_emit(ring,
  1044. MI_BATCH_BUFFER_START |
  1045. MI_BATCH_GTT |
  1046. (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
  1047. intel_ring_emit(ring, offset);
  1048. intel_ring_advance(ring);
  1049. return 0;
  1050. }
  1051. /* Just userspace ABI convention to limit the wa batch bo to a resonable size */
  1052. #define I830_BATCH_LIMIT (256*1024)
  1053. static int
  1054. i830_dispatch_execbuffer(struct intel_ring_buffer *ring,
  1055. u32 offset, u32 len,
  1056. unsigned flags)
  1057. {
  1058. int ret;
  1059. if (flags & I915_DISPATCH_PINNED) {
  1060. ret = intel_ring_begin(ring, 4);
  1061. if (ret)
  1062. return ret;
  1063. intel_ring_emit(ring, MI_BATCH_BUFFER);
  1064. intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
  1065. intel_ring_emit(ring, offset + len - 8);
  1066. intel_ring_emit(ring, MI_NOOP);
  1067. intel_ring_advance(ring);
  1068. } else {
  1069. u32 cs_offset = ring->scratch.gtt_offset;
  1070. if (len > I830_BATCH_LIMIT)
  1071. return -ENOSPC;
  1072. ret = intel_ring_begin(ring, 9+3);
  1073. if (ret)
  1074. return ret;
  1075. /* Blit the batch (which has now all relocs applied) to the stable batch
  1076. * scratch bo area (so that the CS never stumbles over its tlb
  1077. * invalidation bug) ... */
  1078. intel_ring_emit(ring, XY_SRC_COPY_BLT_CMD |
  1079. XY_SRC_COPY_BLT_WRITE_ALPHA |
  1080. XY_SRC_COPY_BLT_WRITE_RGB);
  1081. intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_GXCOPY | 4096);
  1082. intel_ring_emit(ring, 0);
  1083. intel_ring_emit(ring, (DIV_ROUND_UP(len, 4096) << 16) | 1024);
  1084. intel_ring_emit(ring, cs_offset);
  1085. intel_ring_emit(ring, 0);
  1086. intel_ring_emit(ring, 4096);
  1087. intel_ring_emit(ring, offset);
  1088. intel_ring_emit(ring, MI_FLUSH);
  1089. /* ... and execute it. */
  1090. intel_ring_emit(ring, MI_BATCH_BUFFER);
  1091. intel_ring_emit(ring, cs_offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
  1092. intel_ring_emit(ring, cs_offset + len - 8);
  1093. intel_ring_advance(ring);
  1094. }
  1095. return 0;
  1096. }
  1097. static int
  1098. i915_dispatch_execbuffer(struct intel_ring_buffer *ring,
  1099. u32 offset, u32 len,
  1100. unsigned flags)
  1101. {
  1102. int ret;
  1103. ret = intel_ring_begin(ring, 2);
  1104. if (ret)
  1105. return ret;
  1106. intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
  1107. intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
  1108. intel_ring_advance(ring);
  1109. return 0;
  1110. }
  1111. static void cleanup_status_page(struct intel_ring_buffer *ring)
  1112. {
  1113. struct drm_i915_gem_object *obj;
  1114. obj = ring->status_page.obj;
  1115. if (obj == NULL)
  1116. return;
  1117. kunmap(sg_page(obj->pages->sgl));
  1118. i915_gem_object_ggtt_unpin(obj);
  1119. drm_gem_object_unreference(&obj->base);
  1120. ring->status_page.obj = NULL;
  1121. }
  1122. static int init_status_page(struct intel_ring_buffer *ring)
  1123. {
  1124. struct drm_i915_gem_object *obj;
  1125. if ((obj = ring->status_page.obj) == NULL) {
  1126. int ret;
  1127. obj = i915_gem_alloc_object(ring->dev, 4096);
  1128. if (obj == NULL) {
  1129. DRM_ERROR("Failed to allocate status page\n");
  1130. return -ENOMEM;
  1131. }
  1132. ret = i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
  1133. if (ret)
  1134. goto err_unref;
  1135. ret = i915_gem_obj_ggtt_pin(obj, 4096, 0);
  1136. if (ret) {
  1137. err_unref:
  1138. drm_gem_object_unreference(&obj->base);
  1139. return ret;
  1140. }
  1141. ring->status_page.obj = obj;
  1142. }
  1143. ring->status_page.gfx_addr = i915_gem_obj_ggtt_offset(obj);
  1144. ring->status_page.page_addr = kmap(sg_page(obj->pages->sgl));
  1145. memset(ring->status_page.page_addr, 0, PAGE_SIZE);
  1146. DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
  1147. ring->name, ring->status_page.gfx_addr);
  1148. return 0;
  1149. }
  1150. static int init_phys_status_page(struct intel_ring_buffer *ring)
  1151. {
  1152. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  1153. if (!dev_priv->status_page_dmah) {
  1154. dev_priv->status_page_dmah =
  1155. drm_pci_alloc(ring->dev, PAGE_SIZE, PAGE_SIZE);
  1156. if (!dev_priv->status_page_dmah)
  1157. return -ENOMEM;
  1158. }
  1159. ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
  1160. memset(ring->status_page.page_addr, 0, PAGE_SIZE);
  1161. return 0;
  1162. }
  1163. static int allocate_ring_buffer(struct intel_ring_buffer *ring)
  1164. {
  1165. struct drm_device *dev = ring->dev;
  1166. struct drm_i915_private *dev_priv = to_i915(dev);
  1167. struct drm_i915_gem_object *obj;
  1168. int ret;
  1169. if (ring->obj)
  1170. return 0;
  1171. obj = NULL;
  1172. if (!HAS_LLC(dev))
  1173. obj = i915_gem_object_create_stolen(dev, ring->size);
  1174. if (obj == NULL)
  1175. obj = i915_gem_alloc_object(dev, ring->size);
  1176. if (obj == NULL)
  1177. return -ENOMEM;
  1178. ret = i915_gem_obj_ggtt_pin(obj, PAGE_SIZE, PIN_MAPPABLE);
  1179. if (ret)
  1180. goto err_unref;
  1181. ret = i915_gem_object_set_to_gtt_domain(obj, true);
  1182. if (ret)
  1183. goto err_unpin;
  1184. ring->virtual_start =
  1185. ioremap_wc(dev_priv->gtt.mappable_base + i915_gem_obj_ggtt_offset(obj),
  1186. ring->size);
  1187. if (ring->virtual_start == NULL) {
  1188. ret = -EINVAL;
  1189. goto err_unpin;
  1190. }
  1191. ring->obj = obj;
  1192. return 0;
  1193. err_unpin:
  1194. i915_gem_object_ggtt_unpin(obj);
  1195. err_unref:
  1196. drm_gem_object_unreference(&obj->base);
  1197. return ret;
  1198. }
  1199. static int intel_init_ring_buffer(struct drm_device *dev,
  1200. struct intel_ring_buffer *ring)
  1201. {
  1202. int ret;
  1203. ring->dev = dev;
  1204. INIT_LIST_HEAD(&ring->active_list);
  1205. INIT_LIST_HEAD(&ring->request_list);
  1206. ring->size = 32 * PAGE_SIZE;
  1207. memset(ring->semaphore.sync_seqno, 0, sizeof(ring->semaphore.sync_seqno));
  1208. init_waitqueue_head(&ring->irq_queue);
  1209. if (I915_NEED_GFX_HWS(dev)) {
  1210. ret = init_status_page(ring);
  1211. if (ret)
  1212. return ret;
  1213. } else {
  1214. BUG_ON(ring->id != RCS);
  1215. ret = init_phys_status_page(ring);
  1216. if (ret)
  1217. return ret;
  1218. }
  1219. ret = allocate_ring_buffer(ring);
  1220. if (ret) {
  1221. DRM_ERROR("Failed to allocate ringbuffer %s: %d\n", ring->name, ret);
  1222. return ret;
  1223. }
  1224. /* Workaround an erratum on the i830 which causes a hang if
  1225. * the TAIL pointer points to within the last 2 cachelines
  1226. * of the buffer.
  1227. */
  1228. ring->effective_size = ring->size;
  1229. if (IS_I830(dev) || IS_845G(dev))
  1230. ring->effective_size -= 2 * CACHELINE_BYTES;
  1231. i915_cmd_parser_init_ring(ring);
  1232. return ring->init(ring);
  1233. }
  1234. void intel_cleanup_ring_buffer(struct intel_ring_buffer *ring)
  1235. {
  1236. struct drm_i915_private *dev_priv = to_i915(ring->dev);
  1237. if (ring->obj == NULL)
  1238. return;
  1239. intel_stop_ring_buffer(ring);
  1240. WARN_ON((I915_READ_MODE(ring) & MODE_IDLE) == 0);
  1241. iounmap(ring->virtual_start);
  1242. i915_gem_object_ggtt_unpin(ring->obj);
  1243. drm_gem_object_unreference(&ring->obj->base);
  1244. ring->obj = NULL;
  1245. ring->preallocated_lazy_request = NULL;
  1246. ring->outstanding_lazy_seqno = 0;
  1247. if (ring->cleanup)
  1248. ring->cleanup(ring);
  1249. cleanup_status_page(ring);
  1250. }
  1251. static int intel_ring_wait_request(struct intel_ring_buffer *ring, int n)
  1252. {
  1253. struct drm_i915_gem_request *request;
  1254. u32 seqno = 0, tail;
  1255. int ret;
  1256. if (ring->last_retired_head != -1) {
  1257. ring->head = ring->last_retired_head;
  1258. ring->last_retired_head = -1;
  1259. ring->space = ring_space(ring);
  1260. if (ring->space >= n)
  1261. return 0;
  1262. }
  1263. list_for_each_entry(request, &ring->request_list, list) {
  1264. int space;
  1265. if (request->tail == -1)
  1266. continue;
  1267. space = request->tail - (ring->tail + I915_RING_FREE_SPACE);
  1268. if (space < 0)
  1269. space += ring->size;
  1270. if (space >= n) {
  1271. seqno = request->seqno;
  1272. tail = request->tail;
  1273. break;
  1274. }
  1275. /* Consume this request in case we need more space than
  1276. * is available and so need to prevent a race between
  1277. * updating last_retired_head and direct reads of
  1278. * I915_RING_HEAD. It also provides a nice sanity check.
  1279. */
  1280. request->tail = -1;
  1281. }
  1282. if (seqno == 0)
  1283. return -ENOSPC;
  1284. ret = i915_wait_seqno(ring, seqno);
  1285. if (ret)
  1286. return ret;
  1287. ring->head = tail;
  1288. ring->space = ring_space(ring);
  1289. if (WARN_ON(ring->space < n))
  1290. return -ENOSPC;
  1291. return 0;
  1292. }
  1293. static int ring_wait_for_space(struct intel_ring_buffer *ring, int n)
  1294. {
  1295. struct drm_device *dev = ring->dev;
  1296. struct drm_i915_private *dev_priv = dev->dev_private;
  1297. unsigned long end;
  1298. int ret;
  1299. ret = intel_ring_wait_request(ring, n);
  1300. if (ret != -ENOSPC)
  1301. return ret;
  1302. /* force the tail write in case we have been skipping them */
  1303. __intel_ring_advance(ring);
  1304. trace_i915_ring_wait_begin(ring);
  1305. /* With GEM the hangcheck timer should kick us out of the loop,
  1306. * leaving it early runs the risk of corrupting GEM state (due
  1307. * to running on almost untested codepaths). But on resume
  1308. * timers don't work yet, so prevent a complete hang in that
  1309. * case by choosing an insanely large timeout. */
  1310. end = jiffies + 60 * HZ;
  1311. do {
  1312. ring->head = I915_READ_HEAD(ring);
  1313. ring->space = ring_space(ring);
  1314. if (ring->space >= n) {
  1315. trace_i915_ring_wait_end(ring);
  1316. return 0;
  1317. }
  1318. if (!drm_core_check_feature(dev, DRIVER_MODESET) &&
  1319. dev->primary->master) {
  1320. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  1321. if (master_priv->sarea_priv)
  1322. master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
  1323. }
  1324. msleep(1);
  1325. ret = i915_gem_check_wedge(&dev_priv->gpu_error,
  1326. dev_priv->mm.interruptible);
  1327. if (ret)
  1328. return ret;
  1329. } while (!time_after(jiffies, end));
  1330. trace_i915_ring_wait_end(ring);
  1331. return -EBUSY;
  1332. }
  1333. static int intel_wrap_ring_buffer(struct intel_ring_buffer *ring)
  1334. {
  1335. uint32_t __iomem *virt;
  1336. int rem = ring->size - ring->tail;
  1337. if (ring->space < rem) {
  1338. int ret = ring_wait_for_space(ring, rem);
  1339. if (ret)
  1340. return ret;
  1341. }
  1342. virt = ring->virtual_start + ring->tail;
  1343. rem /= 4;
  1344. while (rem--)
  1345. iowrite32(MI_NOOP, virt++);
  1346. ring->tail = 0;
  1347. ring->space = ring_space(ring);
  1348. return 0;
  1349. }
  1350. int intel_ring_idle(struct intel_ring_buffer *ring)
  1351. {
  1352. u32 seqno;
  1353. int ret;
  1354. /* We need to add any requests required to flush the objects and ring */
  1355. if (ring->outstanding_lazy_seqno) {
  1356. ret = i915_add_request(ring, NULL);
  1357. if (ret)
  1358. return ret;
  1359. }
  1360. /* Wait upon the last request to be completed */
  1361. if (list_empty(&ring->request_list))
  1362. return 0;
  1363. seqno = list_entry(ring->request_list.prev,
  1364. struct drm_i915_gem_request,
  1365. list)->seqno;
  1366. return i915_wait_seqno(ring, seqno);
  1367. }
  1368. static int
  1369. intel_ring_alloc_seqno(struct intel_ring_buffer *ring)
  1370. {
  1371. if (ring->outstanding_lazy_seqno)
  1372. return 0;
  1373. if (ring->preallocated_lazy_request == NULL) {
  1374. struct drm_i915_gem_request *request;
  1375. request = kmalloc(sizeof(*request), GFP_KERNEL);
  1376. if (request == NULL)
  1377. return -ENOMEM;
  1378. ring->preallocated_lazy_request = request;
  1379. }
  1380. return i915_gem_get_seqno(ring->dev, &ring->outstanding_lazy_seqno);
  1381. }
  1382. static int __intel_ring_prepare(struct intel_ring_buffer *ring,
  1383. int bytes)
  1384. {
  1385. int ret;
  1386. if (unlikely(ring->tail + bytes > ring->effective_size)) {
  1387. ret = intel_wrap_ring_buffer(ring);
  1388. if (unlikely(ret))
  1389. return ret;
  1390. }
  1391. if (unlikely(ring->space < bytes)) {
  1392. ret = ring_wait_for_space(ring, bytes);
  1393. if (unlikely(ret))
  1394. return ret;
  1395. }
  1396. return 0;
  1397. }
  1398. int intel_ring_begin(struct intel_ring_buffer *ring,
  1399. int num_dwords)
  1400. {
  1401. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  1402. int ret;
  1403. ret = i915_gem_check_wedge(&dev_priv->gpu_error,
  1404. dev_priv->mm.interruptible);
  1405. if (ret)
  1406. return ret;
  1407. ret = __intel_ring_prepare(ring, num_dwords * sizeof(uint32_t));
  1408. if (ret)
  1409. return ret;
  1410. /* Preallocate the olr before touching the ring */
  1411. ret = intel_ring_alloc_seqno(ring);
  1412. if (ret)
  1413. return ret;
  1414. ring->space -= num_dwords * sizeof(uint32_t);
  1415. return 0;
  1416. }
  1417. /* Align the ring tail to a cacheline boundary */
  1418. int intel_ring_cacheline_align(struct intel_ring_buffer *ring)
  1419. {
  1420. int num_dwords = (ring->tail & (CACHELINE_BYTES - 1)) / sizeof(uint32_t);
  1421. int ret;
  1422. if (num_dwords == 0)
  1423. return 0;
  1424. num_dwords = CACHELINE_BYTES / sizeof(uint32_t) - num_dwords;
  1425. ret = intel_ring_begin(ring, num_dwords);
  1426. if (ret)
  1427. return ret;
  1428. while (num_dwords--)
  1429. intel_ring_emit(ring, MI_NOOP);
  1430. intel_ring_advance(ring);
  1431. return 0;
  1432. }
  1433. void intel_ring_init_seqno(struct intel_ring_buffer *ring, u32 seqno)
  1434. {
  1435. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  1436. BUG_ON(ring->outstanding_lazy_seqno);
  1437. if (INTEL_INFO(ring->dev)->gen >= 6) {
  1438. I915_WRITE(RING_SYNC_0(ring->mmio_base), 0);
  1439. I915_WRITE(RING_SYNC_1(ring->mmio_base), 0);
  1440. if (HAS_VEBOX(ring->dev))
  1441. I915_WRITE(RING_SYNC_2(ring->mmio_base), 0);
  1442. }
  1443. ring->set_seqno(ring, seqno);
  1444. ring->hangcheck.seqno = seqno;
  1445. }
  1446. static void gen6_bsd_ring_write_tail(struct intel_ring_buffer *ring,
  1447. u32 value)
  1448. {
  1449. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  1450. /* Every tail move must follow the sequence below */
  1451. /* Disable notification that the ring is IDLE. The GT
  1452. * will then assume that it is busy and bring it out of rc6.
  1453. */
  1454. I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
  1455. _MASKED_BIT_ENABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
  1456. /* Clear the context id. Here be magic! */
  1457. I915_WRITE64(GEN6_BSD_RNCID, 0x0);
  1458. /* Wait for the ring not to be idle, i.e. for it to wake up. */
  1459. if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
  1460. GEN6_BSD_SLEEP_INDICATOR) == 0,
  1461. 50))
  1462. DRM_ERROR("timed out waiting for the BSD ring to wake up\n");
  1463. /* Now that the ring is fully powered up, update the tail */
  1464. I915_WRITE_TAIL(ring, value);
  1465. POSTING_READ(RING_TAIL(ring->mmio_base));
  1466. /* Let the ring send IDLE messages to the GT again,
  1467. * and so let it sleep to conserve power when idle.
  1468. */
  1469. I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
  1470. _MASKED_BIT_DISABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
  1471. }
  1472. static int gen6_bsd_ring_flush(struct intel_ring_buffer *ring,
  1473. u32 invalidate, u32 flush)
  1474. {
  1475. uint32_t cmd;
  1476. int ret;
  1477. ret = intel_ring_begin(ring, 4);
  1478. if (ret)
  1479. return ret;
  1480. cmd = MI_FLUSH_DW;
  1481. if (INTEL_INFO(ring->dev)->gen >= 8)
  1482. cmd += 1;
  1483. /*
  1484. * Bspec vol 1c.5 - video engine command streamer:
  1485. * "If ENABLED, all TLBs will be invalidated once the flush
  1486. * operation is complete. This bit is only valid when the
  1487. * Post-Sync Operation field is a value of 1h or 3h."
  1488. */
  1489. if (invalidate & I915_GEM_GPU_DOMAINS)
  1490. cmd |= MI_INVALIDATE_TLB | MI_INVALIDATE_BSD |
  1491. MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
  1492. intel_ring_emit(ring, cmd);
  1493. intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
  1494. if (INTEL_INFO(ring->dev)->gen >= 8) {
  1495. intel_ring_emit(ring, 0); /* upper addr */
  1496. intel_ring_emit(ring, 0); /* value */
  1497. } else {
  1498. intel_ring_emit(ring, 0);
  1499. intel_ring_emit(ring, MI_NOOP);
  1500. }
  1501. intel_ring_advance(ring);
  1502. return 0;
  1503. }
  1504. static int
  1505. gen8_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
  1506. u32 offset, u32 len,
  1507. unsigned flags)
  1508. {
  1509. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  1510. bool ppgtt = dev_priv->mm.aliasing_ppgtt != NULL &&
  1511. !(flags & I915_DISPATCH_SECURE);
  1512. int ret;
  1513. ret = intel_ring_begin(ring, 4);
  1514. if (ret)
  1515. return ret;
  1516. /* FIXME(BDW): Address space and security selectors. */
  1517. intel_ring_emit(ring, MI_BATCH_BUFFER_START_GEN8 | (ppgtt<<8));
  1518. intel_ring_emit(ring, offset);
  1519. intel_ring_emit(ring, 0);
  1520. intel_ring_emit(ring, MI_NOOP);
  1521. intel_ring_advance(ring);
  1522. return 0;
  1523. }
  1524. static int
  1525. hsw_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
  1526. u32 offset, u32 len,
  1527. unsigned flags)
  1528. {
  1529. int ret;
  1530. ret = intel_ring_begin(ring, 2);
  1531. if (ret)
  1532. return ret;
  1533. intel_ring_emit(ring,
  1534. MI_BATCH_BUFFER_START | MI_BATCH_PPGTT_HSW |
  1535. (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_HSW));
  1536. /* bit0-7 is the length on GEN6+ */
  1537. intel_ring_emit(ring, offset);
  1538. intel_ring_advance(ring);
  1539. return 0;
  1540. }
  1541. static int
  1542. gen6_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
  1543. u32 offset, u32 len,
  1544. unsigned flags)
  1545. {
  1546. int ret;
  1547. ret = intel_ring_begin(ring, 2);
  1548. if (ret)
  1549. return ret;
  1550. intel_ring_emit(ring,
  1551. MI_BATCH_BUFFER_START |
  1552. (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
  1553. /* bit0-7 is the length on GEN6+ */
  1554. intel_ring_emit(ring, offset);
  1555. intel_ring_advance(ring);
  1556. return 0;
  1557. }
  1558. /* Blitter support (SandyBridge+) */
  1559. static int gen6_ring_flush(struct intel_ring_buffer *ring,
  1560. u32 invalidate, u32 flush)
  1561. {
  1562. struct drm_device *dev = ring->dev;
  1563. uint32_t cmd;
  1564. int ret;
  1565. ret = intel_ring_begin(ring, 4);
  1566. if (ret)
  1567. return ret;
  1568. cmd = MI_FLUSH_DW;
  1569. if (INTEL_INFO(ring->dev)->gen >= 8)
  1570. cmd += 1;
  1571. /*
  1572. * Bspec vol 1c.3 - blitter engine command streamer:
  1573. * "If ENABLED, all TLBs will be invalidated once the flush
  1574. * operation is complete. This bit is only valid when the
  1575. * Post-Sync Operation field is a value of 1h or 3h."
  1576. */
  1577. if (invalidate & I915_GEM_DOMAIN_RENDER)
  1578. cmd |= MI_INVALIDATE_TLB | MI_FLUSH_DW_STORE_INDEX |
  1579. MI_FLUSH_DW_OP_STOREDW;
  1580. intel_ring_emit(ring, cmd);
  1581. intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
  1582. if (INTEL_INFO(ring->dev)->gen >= 8) {
  1583. intel_ring_emit(ring, 0); /* upper addr */
  1584. intel_ring_emit(ring, 0); /* value */
  1585. } else {
  1586. intel_ring_emit(ring, 0);
  1587. intel_ring_emit(ring, MI_NOOP);
  1588. }
  1589. intel_ring_advance(ring);
  1590. if (IS_GEN7(dev) && !invalidate && flush)
  1591. return gen7_ring_fbc_flush(ring, FBC_REND_CACHE_CLEAN);
  1592. return 0;
  1593. }
  1594. int intel_init_render_ring_buffer(struct drm_device *dev)
  1595. {
  1596. struct drm_i915_private *dev_priv = dev->dev_private;
  1597. struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
  1598. ring->name = "render ring";
  1599. ring->id = RCS;
  1600. ring->mmio_base = RENDER_RING_BASE;
  1601. if (INTEL_INFO(dev)->gen >= 6) {
  1602. ring->add_request = gen6_add_request;
  1603. ring->flush = gen7_render_ring_flush;
  1604. if (INTEL_INFO(dev)->gen == 6)
  1605. ring->flush = gen6_render_ring_flush;
  1606. if (INTEL_INFO(dev)->gen >= 8) {
  1607. ring->flush = gen8_render_ring_flush;
  1608. ring->irq_get = gen8_ring_get_irq;
  1609. ring->irq_put = gen8_ring_put_irq;
  1610. } else {
  1611. ring->irq_get = gen6_ring_get_irq;
  1612. ring->irq_put = gen6_ring_put_irq;
  1613. }
  1614. ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
  1615. ring->get_seqno = gen6_ring_get_seqno;
  1616. ring->set_seqno = ring_set_seqno;
  1617. ring->semaphore.sync_to = gen6_ring_sync;
  1618. ring->semaphore.signal = gen6_signal;
  1619. /*
  1620. * The current semaphore is only applied on pre-gen8 platform.
  1621. * And there is no VCS2 ring on the pre-gen8 platform. So the
  1622. * semaphore between RCS and VCS2 is initialized as INVALID.
  1623. * Gen8 will initialize the sema between VCS2 and RCS later.
  1624. */
  1625. ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_INVALID;
  1626. ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_RV;
  1627. ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_RB;
  1628. ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_RVE;
  1629. ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
  1630. ring->semaphore.mbox.signal[RCS] = GEN6_NOSYNC;
  1631. ring->semaphore.mbox.signal[VCS] = GEN6_VRSYNC;
  1632. ring->semaphore.mbox.signal[BCS] = GEN6_BRSYNC;
  1633. ring->semaphore.mbox.signal[VECS] = GEN6_VERSYNC;
  1634. ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
  1635. } else if (IS_GEN5(dev)) {
  1636. ring->add_request = pc_render_add_request;
  1637. ring->flush = gen4_render_ring_flush;
  1638. ring->get_seqno = pc_render_get_seqno;
  1639. ring->set_seqno = pc_render_set_seqno;
  1640. ring->irq_get = gen5_ring_get_irq;
  1641. ring->irq_put = gen5_ring_put_irq;
  1642. ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT |
  1643. GT_RENDER_PIPECTL_NOTIFY_INTERRUPT;
  1644. } else {
  1645. ring->add_request = i9xx_add_request;
  1646. if (INTEL_INFO(dev)->gen < 4)
  1647. ring->flush = gen2_render_ring_flush;
  1648. else
  1649. ring->flush = gen4_render_ring_flush;
  1650. ring->get_seqno = ring_get_seqno;
  1651. ring->set_seqno = ring_set_seqno;
  1652. if (IS_GEN2(dev)) {
  1653. ring->irq_get = i8xx_ring_get_irq;
  1654. ring->irq_put = i8xx_ring_put_irq;
  1655. } else {
  1656. ring->irq_get = i9xx_ring_get_irq;
  1657. ring->irq_put = i9xx_ring_put_irq;
  1658. }
  1659. ring->irq_enable_mask = I915_USER_INTERRUPT;
  1660. }
  1661. ring->write_tail = ring_write_tail;
  1662. if (IS_HASWELL(dev))
  1663. ring->dispatch_execbuffer = hsw_ring_dispatch_execbuffer;
  1664. else if (IS_GEN8(dev))
  1665. ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
  1666. else if (INTEL_INFO(dev)->gen >= 6)
  1667. ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
  1668. else if (INTEL_INFO(dev)->gen >= 4)
  1669. ring->dispatch_execbuffer = i965_dispatch_execbuffer;
  1670. else if (IS_I830(dev) || IS_845G(dev))
  1671. ring->dispatch_execbuffer = i830_dispatch_execbuffer;
  1672. else
  1673. ring->dispatch_execbuffer = i915_dispatch_execbuffer;
  1674. ring->init = init_render_ring;
  1675. ring->cleanup = render_ring_cleanup;
  1676. /* Workaround batchbuffer to combat CS tlb bug. */
  1677. if (HAS_BROKEN_CS_TLB(dev)) {
  1678. struct drm_i915_gem_object *obj;
  1679. int ret;
  1680. obj = i915_gem_alloc_object(dev, I830_BATCH_LIMIT);
  1681. if (obj == NULL) {
  1682. DRM_ERROR("Failed to allocate batch bo\n");
  1683. return -ENOMEM;
  1684. }
  1685. ret = i915_gem_obj_ggtt_pin(obj, 0, 0);
  1686. if (ret != 0) {
  1687. drm_gem_object_unreference(&obj->base);
  1688. DRM_ERROR("Failed to ping batch bo\n");
  1689. return ret;
  1690. }
  1691. ring->scratch.obj = obj;
  1692. ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(obj);
  1693. }
  1694. return intel_init_ring_buffer(dev, ring);
  1695. }
  1696. int intel_render_ring_init_dri(struct drm_device *dev, u64 start, u32 size)
  1697. {
  1698. struct drm_i915_private *dev_priv = dev->dev_private;
  1699. struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
  1700. int ret;
  1701. ring->name = "render ring";
  1702. ring->id = RCS;
  1703. ring->mmio_base = RENDER_RING_BASE;
  1704. if (INTEL_INFO(dev)->gen >= 6) {
  1705. /* non-kms not supported on gen6+ */
  1706. return -ENODEV;
  1707. }
  1708. /* Note: gem is not supported on gen5/ilk without kms (the corresponding
  1709. * gem_init ioctl returns with -ENODEV). Hence we do not need to set up
  1710. * the special gen5 functions. */
  1711. ring->add_request = i9xx_add_request;
  1712. if (INTEL_INFO(dev)->gen < 4)
  1713. ring->flush = gen2_render_ring_flush;
  1714. else
  1715. ring->flush = gen4_render_ring_flush;
  1716. ring->get_seqno = ring_get_seqno;
  1717. ring->set_seqno = ring_set_seqno;
  1718. if (IS_GEN2(dev)) {
  1719. ring->irq_get = i8xx_ring_get_irq;
  1720. ring->irq_put = i8xx_ring_put_irq;
  1721. } else {
  1722. ring->irq_get = i9xx_ring_get_irq;
  1723. ring->irq_put = i9xx_ring_put_irq;
  1724. }
  1725. ring->irq_enable_mask = I915_USER_INTERRUPT;
  1726. ring->write_tail = ring_write_tail;
  1727. if (INTEL_INFO(dev)->gen >= 4)
  1728. ring->dispatch_execbuffer = i965_dispatch_execbuffer;
  1729. else if (IS_I830(dev) || IS_845G(dev))
  1730. ring->dispatch_execbuffer = i830_dispatch_execbuffer;
  1731. else
  1732. ring->dispatch_execbuffer = i915_dispatch_execbuffer;
  1733. ring->init = init_render_ring;
  1734. ring->cleanup = render_ring_cleanup;
  1735. ring->dev = dev;
  1736. INIT_LIST_HEAD(&ring->active_list);
  1737. INIT_LIST_HEAD(&ring->request_list);
  1738. ring->size = size;
  1739. ring->effective_size = ring->size;
  1740. if (IS_I830(ring->dev) || IS_845G(ring->dev))
  1741. ring->effective_size -= 2 * CACHELINE_BYTES;
  1742. ring->virtual_start = ioremap_wc(start, size);
  1743. if (ring->virtual_start == NULL) {
  1744. DRM_ERROR("can not ioremap virtual address for"
  1745. " ring buffer\n");
  1746. return -ENOMEM;
  1747. }
  1748. if (!I915_NEED_GFX_HWS(dev)) {
  1749. ret = init_phys_status_page(ring);
  1750. if (ret)
  1751. return ret;
  1752. }
  1753. return 0;
  1754. }
  1755. int intel_init_bsd_ring_buffer(struct drm_device *dev)
  1756. {
  1757. struct drm_i915_private *dev_priv = dev->dev_private;
  1758. struct intel_ring_buffer *ring = &dev_priv->ring[VCS];
  1759. ring->name = "bsd ring";
  1760. ring->id = VCS;
  1761. ring->write_tail = ring_write_tail;
  1762. if (INTEL_INFO(dev)->gen >= 6) {
  1763. ring->mmio_base = GEN6_BSD_RING_BASE;
  1764. /* gen6 bsd needs a special wa for tail updates */
  1765. if (IS_GEN6(dev))
  1766. ring->write_tail = gen6_bsd_ring_write_tail;
  1767. ring->flush = gen6_bsd_ring_flush;
  1768. ring->add_request = gen6_add_request;
  1769. ring->get_seqno = gen6_ring_get_seqno;
  1770. ring->set_seqno = ring_set_seqno;
  1771. if (INTEL_INFO(dev)->gen >= 8) {
  1772. ring->irq_enable_mask =
  1773. GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT;
  1774. ring->irq_get = gen8_ring_get_irq;
  1775. ring->irq_put = gen8_ring_put_irq;
  1776. ring->dispatch_execbuffer =
  1777. gen8_ring_dispatch_execbuffer;
  1778. } else {
  1779. ring->irq_enable_mask = GT_BSD_USER_INTERRUPT;
  1780. ring->irq_get = gen6_ring_get_irq;
  1781. ring->irq_put = gen6_ring_put_irq;
  1782. ring->dispatch_execbuffer =
  1783. gen6_ring_dispatch_execbuffer;
  1784. }
  1785. ring->semaphore.sync_to = gen6_ring_sync;
  1786. ring->semaphore.signal = gen6_signal;
  1787. /*
  1788. * The current semaphore is only applied on pre-gen8 platform.
  1789. * And there is no VCS2 ring on the pre-gen8 platform. So the
  1790. * semaphore between VCS and VCS2 is initialized as INVALID.
  1791. * Gen8 will initialize the sema between VCS2 and VCS later.
  1792. */
  1793. ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VR;
  1794. ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_INVALID;
  1795. ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VB;
  1796. ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_VVE;
  1797. ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
  1798. ring->semaphore.mbox.signal[RCS] = GEN6_RVSYNC;
  1799. ring->semaphore.mbox.signal[VCS] = GEN6_NOSYNC;
  1800. ring->semaphore.mbox.signal[BCS] = GEN6_BVSYNC;
  1801. ring->semaphore.mbox.signal[VECS] = GEN6_VEVSYNC;
  1802. ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
  1803. } else {
  1804. ring->mmio_base = BSD_RING_BASE;
  1805. ring->flush = bsd_ring_flush;
  1806. ring->add_request = i9xx_add_request;
  1807. ring->get_seqno = ring_get_seqno;
  1808. ring->set_seqno = ring_set_seqno;
  1809. if (IS_GEN5(dev)) {
  1810. ring->irq_enable_mask = ILK_BSD_USER_INTERRUPT;
  1811. ring->irq_get = gen5_ring_get_irq;
  1812. ring->irq_put = gen5_ring_put_irq;
  1813. } else {
  1814. ring->irq_enable_mask = I915_BSD_USER_INTERRUPT;
  1815. ring->irq_get = i9xx_ring_get_irq;
  1816. ring->irq_put = i9xx_ring_put_irq;
  1817. }
  1818. ring->dispatch_execbuffer = i965_dispatch_execbuffer;
  1819. }
  1820. ring->init = init_ring_common;
  1821. return intel_init_ring_buffer(dev, ring);
  1822. }
  1823. /**
  1824. * Initialize the second BSD ring for Broadwell GT3.
  1825. * It is noted that this only exists on Broadwell GT3.
  1826. */
  1827. int intel_init_bsd2_ring_buffer(struct drm_device *dev)
  1828. {
  1829. struct drm_i915_private *dev_priv = dev->dev_private;
  1830. struct intel_ring_buffer *ring = &dev_priv->ring[VCS2];
  1831. if ((INTEL_INFO(dev)->gen != 8)) {
  1832. DRM_ERROR("No dual-BSD ring on non-BDW machine\n");
  1833. return -EINVAL;
  1834. }
  1835. ring->name = "bds2_ring";
  1836. ring->id = VCS2;
  1837. ring->write_tail = ring_write_tail;
  1838. ring->mmio_base = GEN8_BSD2_RING_BASE;
  1839. ring->flush = gen6_bsd_ring_flush;
  1840. ring->add_request = gen6_add_request;
  1841. ring->get_seqno = gen6_ring_get_seqno;
  1842. ring->set_seqno = ring_set_seqno;
  1843. ring->irq_enable_mask =
  1844. GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT;
  1845. ring->irq_get = gen8_ring_get_irq;
  1846. ring->irq_put = gen8_ring_put_irq;
  1847. ring->dispatch_execbuffer =
  1848. gen8_ring_dispatch_execbuffer;
  1849. ring->semaphore.sync_to = gen6_ring_sync;
  1850. /*
  1851. * The current semaphore is only applied on the pre-gen8. And there
  1852. * is no bsd2 ring on the pre-gen8. So now the semaphore_register
  1853. * between VCS2 and other ring is initialized as invalid.
  1854. * Gen8 will initialize the sema between VCS2 and other ring later.
  1855. */
  1856. ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_INVALID;
  1857. ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_INVALID;
  1858. ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_INVALID;
  1859. ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_INVALID;
  1860. ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
  1861. ring->semaphore.mbox.signal[RCS] = GEN6_NOSYNC;
  1862. ring->semaphore.mbox.signal[VCS] = GEN6_NOSYNC;
  1863. ring->semaphore.mbox.signal[BCS] = GEN6_NOSYNC;
  1864. ring->semaphore.mbox.signal[VECS] = GEN6_NOSYNC;
  1865. ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
  1866. ring->init = init_ring_common;
  1867. return intel_init_ring_buffer(dev, ring);
  1868. }
  1869. int intel_init_blt_ring_buffer(struct drm_device *dev)
  1870. {
  1871. struct drm_i915_private *dev_priv = dev->dev_private;
  1872. struct intel_ring_buffer *ring = &dev_priv->ring[BCS];
  1873. ring->name = "blitter ring";
  1874. ring->id = BCS;
  1875. ring->mmio_base = BLT_RING_BASE;
  1876. ring->write_tail = ring_write_tail;
  1877. ring->flush = gen6_ring_flush;
  1878. ring->add_request = gen6_add_request;
  1879. ring->get_seqno = gen6_ring_get_seqno;
  1880. ring->set_seqno = ring_set_seqno;
  1881. if (INTEL_INFO(dev)->gen >= 8) {
  1882. ring->irq_enable_mask =
  1883. GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT;
  1884. ring->irq_get = gen8_ring_get_irq;
  1885. ring->irq_put = gen8_ring_put_irq;
  1886. ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
  1887. } else {
  1888. ring->irq_enable_mask = GT_BLT_USER_INTERRUPT;
  1889. ring->irq_get = gen6_ring_get_irq;
  1890. ring->irq_put = gen6_ring_put_irq;
  1891. ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
  1892. }
  1893. ring->semaphore.sync_to = gen6_ring_sync;
  1894. ring->semaphore.signal = gen6_signal;
  1895. /*
  1896. * The current semaphore is only applied on pre-gen8 platform. And
  1897. * there is no VCS2 ring on the pre-gen8 platform. So the semaphore
  1898. * between BCS and VCS2 is initialized as INVALID.
  1899. * Gen8 will initialize the sema between BCS and VCS2 later.
  1900. */
  1901. ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_BR;
  1902. ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_BV;
  1903. ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_INVALID;
  1904. ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_BVE;
  1905. ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
  1906. ring->semaphore.mbox.signal[RCS] = GEN6_RBSYNC;
  1907. ring->semaphore.mbox.signal[VCS] = GEN6_VBSYNC;
  1908. ring->semaphore.mbox.signal[BCS] = GEN6_NOSYNC;
  1909. ring->semaphore.mbox.signal[VECS] = GEN6_VEBSYNC;
  1910. ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
  1911. ring->init = init_ring_common;
  1912. return intel_init_ring_buffer(dev, ring);
  1913. }
  1914. int intel_init_vebox_ring_buffer(struct drm_device *dev)
  1915. {
  1916. struct drm_i915_private *dev_priv = dev->dev_private;
  1917. struct intel_ring_buffer *ring = &dev_priv->ring[VECS];
  1918. ring->name = "video enhancement ring";
  1919. ring->id = VECS;
  1920. ring->mmio_base = VEBOX_RING_BASE;
  1921. ring->write_tail = ring_write_tail;
  1922. ring->flush = gen6_ring_flush;
  1923. ring->add_request = gen6_add_request;
  1924. ring->get_seqno = gen6_ring_get_seqno;
  1925. ring->set_seqno = ring_set_seqno;
  1926. if (INTEL_INFO(dev)->gen >= 8) {
  1927. ring->irq_enable_mask =
  1928. GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT;
  1929. ring->irq_get = gen8_ring_get_irq;
  1930. ring->irq_put = gen8_ring_put_irq;
  1931. ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
  1932. } else {
  1933. ring->irq_enable_mask = PM_VEBOX_USER_INTERRUPT;
  1934. ring->irq_get = hsw_vebox_get_irq;
  1935. ring->irq_put = hsw_vebox_put_irq;
  1936. ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
  1937. }
  1938. ring->semaphore.sync_to = gen6_ring_sync;
  1939. ring->semaphore.signal = gen6_signal;
  1940. ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VER;
  1941. ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_VEV;
  1942. ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VEB;
  1943. ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_INVALID;
  1944. ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
  1945. ring->semaphore.mbox.signal[RCS] = GEN6_RVESYNC;
  1946. ring->semaphore.mbox.signal[VCS] = GEN6_VVESYNC;
  1947. ring->semaphore.mbox.signal[BCS] = GEN6_BVESYNC;
  1948. ring->semaphore.mbox.signal[VECS] = GEN6_NOSYNC;
  1949. ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
  1950. ring->init = init_ring_common;
  1951. return intel_init_ring_buffer(dev, ring);
  1952. }
  1953. int
  1954. intel_ring_flush_all_caches(struct intel_ring_buffer *ring)
  1955. {
  1956. int ret;
  1957. if (!ring->gpu_caches_dirty)
  1958. return 0;
  1959. ret = ring->flush(ring, 0, I915_GEM_GPU_DOMAINS);
  1960. if (ret)
  1961. return ret;
  1962. trace_i915_gem_ring_flush(ring, 0, I915_GEM_GPU_DOMAINS);
  1963. ring->gpu_caches_dirty = false;
  1964. return 0;
  1965. }
  1966. int
  1967. intel_ring_invalidate_all_caches(struct intel_ring_buffer *ring)
  1968. {
  1969. uint32_t flush_domains;
  1970. int ret;
  1971. flush_domains = 0;
  1972. if (ring->gpu_caches_dirty)
  1973. flush_domains = I915_GEM_GPU_DOMAINS;
  1974. ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
  1975. if (ret)
  1976. return ret;
  1977. trace_i915_gem_ring_flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
  1978. ring->gpu_caches_dirty = false;
  1979. return 0;
  1980. }
  1981. void
  1982. intel_stop_ring_buffer(struct intel_ring_buffer *ring)
  1983. {
  1984. int ret;
  1985. if (!intel_ring_initialized(ring))
  1986. return;
  1987. ret = intel_ring_idle(ring);
  1988. if (ret && !i915_reset_in_progress(&to_i915(ring->dev)->gpu_error))
  1989. DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
  1990. ring->name, ret);
  1991. stop_ring(ring);
  1992. }