processor.h 25 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974
  1. /* SPDX-License-Identifier: GPL-2.0 */
  2. #ifndef _ASM_X86_PROCESSOR_H
  3. #define _ASM_X86_PROCESSOR_H
  4. #include <asm/processor-flags.h>
  5. /* Forward declaration, a strange C thing */
  6. struct task_struct;
  7. struct mm_struct;
  8. struct vm86;
  9. #include <asm/math_emu.h>
  10. #include <asm/segment.h>
  11. #include <asm/types.h>
  12. #include <uapi/asm/sigcontext.h>
  13. #include <asm/current.h>
  14. #include <asm/cpufeatures.h>
  15. #include <asm/page.h>
  16. #include <asm/pgtable_types.h>
  17. #include <asm/percpu.h>
  18. #include <asm/msr.h>
  19. #include <asm/desc_defs.h>
  20. #include <asm/nops.h>
  21. #include <asm/special_insns.h>
  22. #include <asm/fpu/types.h>
  23. #include <asm/unwind_hints.h>
  24. #include <linux/personality.h>
  25. #include <linux/cache.h>
  26. #include <linux/threads.h>
  27. #include <linux/math64.h>
  28. #include <linux/err.h>
  29. #include <linux/irqflags.h>
  30. #include <linux/mem_encrypt.h>
  31. /*
  32. * We handle most unaligned accesses in hardware. On the other hand
  33. * unaligned DMA can be quite expensive on some Nehalem processors.
  34. *
  35. * Based on this we disable the IP header alignment in network drivers.
  36. */
  37. #define NET_IP_ALIGN 0
  38. #define HBP_NUM 4
  39. /*
  40. * Default implementation of macro that returns current
  41. * instruction pointer ("program counter").
  42. */
  43. static inline void *current_text_addr(void)
  44. {
  45. void *pc;
  46. asm volatile("mov $1f, %0; 1:":"=r" (pc));
  47. return pc;
  48. }
  49. /*
  50. * These alignment constraints are for performance in the vSMP case,
  51. * but in the task_struct case we must also meet hardware imposed
  52. * alignment requirements of the FPU state:
  53. */
  54. #ifdef CONFIG_X86_VSMP
  55. # define ARCH_MIN_TASKALIGN (1 << INTERNODE_CACHE_SHIFT)
  56. # define ARCH_MIN_MMSTRUCT_ALIGN (1 << INTERNODE_CACHE_SHIFT)
  57. #else
  58. # define ARCH_MIN_TASKALIGN __alignof__(union fpregs_state)
  59. # define ARCH_MIN_MMSTRUCT_ALIGN 0
  60. #endif
  61. enum tlb_infos {
  62. ENTRIES,
  63. NR_INFO
  64. };
  65. extern u16 __read_mostly tlb_lli_4k[NR_INFO];
  66. extern u16 __read_mostly tlb_lli_2m[NR_INFO];
  67. extern u16 __read_mostly tlb_lli_4m[NR_INFO];
  68. extern u16 __read_mostly tlb_lld_4k[NR_INFO];
  69. extern u16 __read_mostly tlb_lld_2m[NR_INFO];
  70. extern u16 __read_mostly tlb_lld_4m[NR_INFO];
  71. extern u16 __read_mostly tlb_lld_1g[NR_INFO];
  72. /*
  73. * CPU type and hardware bug flags. Kept separately for each CPU.
  74. * Members of this structure are referenced in head_32.S, so think twice
  75. * before touching them. [mj]
  76. */
  77. struct cpuinfo_x86 {
  78. __u8 x86; /* CPU family */
  79. __u8 x86_vendor; /* CPU vendor */
  80. __u8 x86_model;
  81. __u8 x86_mask;
  82. #ifdef CONFIG_X86_64
  83. /* Number of 4K pages in DTLB/ITLB combined(in pages): */
  84. int x86_tlbsize;
  85. #endif
  86. __u8 x86_virt_bits;
  87. __u8 x86_phys_bits;
  88. /* CPUID returned core id bits: */
  89. __u8 x86_coreid_bits;
  90. __u8 cu_id;
  91. /* Max extended CPUID function supported: */
  92. __u32 extended_cpuid_level;
  93. /* Maximum supported CPUID level, -1=no CPUID: */
  94. int cpuid_level;
  95. __u32 x86_capability[NCAPINTS + NBUGINTS];
  96. char x86_vendor_id[16];
  97. char x86_model_id[64];
  98. /* in KB - valid for CPUS which support this call: */
  99. int x86_cache_size;
  100. int x86_cache_alignment; /* In bytes */
  101. /* Cache QoS architectural values: */
  102. int x86_cache_max_rmid; /* max index */
  103. int x86_cache_occ_scale; /* scale to bytes */
  104. int x86_power;
  105. unsigned long loops_per_jiffy;
  106. /* cpuid returned max cores value: */
  107. u16 x86_max_cores;
  108. u16 apicid;
  109. u16 initial_apicid;
  110. u16 x86_clflush_size;
  111. /* number of cores as seen by the OS: */
  112. u16 booted_cores;
  113. /* Physical processor id: */
  114. u16 phys_proc_id;
  115. /* Logical processor id: */
  116. u16 logical_proc_id;
  117. /* Core id: */
  118. u16 cpu_core_id;
  119. /* Index into per_cpu list: */
  120. u16 cpu_index;
  121. u32 microcode;
  122. unsigned initialized : 1;
  123. } __randomize_layout;
  124. struct cpuid_regs {
  125. u32 eax, ebx, ecx, edx;
  126. };
  127. enum cpuid_regs_idx {
  128. CPUID_EAX = 0,
  129. CPUID_EBX,
  130. CPUID_ECX,
  131. CPUID_EDX,
  132. };
  133. #define X86_VENDOR_INTEL 0
  134. #define X86_VENDOR_CYRIX 1
  135. #define X86_VENDOR_AMD 2
  136. #define X86_VENDOR_UMC 3
  137. #define X86_VENDOR_CENTAUR 5
  138. #define X86_VENDOR_TRANSMETA 7
  139. #define X86_VENDOR_NSC 8
  140. #define X86_VENDOR_NUM 9
  141. #define X86_VENDOR_UNKNOWN 0xff
  142. /*
  143. * capabilities of CPUs
  144. */
  145. extern struct cpuinfo_x86 boot_cpu_data;
  146. extern struct cpuinfo_x86 new_cpu_data;
  147. extern struct x86_hw_tss doublefault_tss;
  148. extern __u32 cpu_caps_cleared[NCAPINTS + NBUGINTS];
  149. extern __u32 cpu_caps_set[NCAPINTS + NBUGINTS];
  150. #ifdef CONFIG_SMP
  151. DECLARE_PER_CPU_READ_MOSTLY(struct cpuinfo_x86, cpu_info);
  152. #define cpu_data(cpu) per_cpu(cpu_info, cpu)
  153. #else
  154. #define cpu_info boot_cpu_data
  155. #define cpu_data(cpu) boot_cpu_data
  156. #endif
  157. extern const struct seq_operations cpuinfo_op;
  158. #define cache_line_size() (boot_cpu_data.x86_cache_alignment)
  159. extern void cpu_detect(struct cpuinfo_x86 *c);
  160. extern void early_cpu_init(void);
  161. extern void identify_boot_cpu(void);
  162. extern void identify_secondary_cpu(struct cpuinfo_x86 *);
  163. extern void print_cpu_info(struct cpuinfo_x86 *);
  164. void print_cpu_msr(struct cpuinfo_x86 *);
  165. extern void init_scattered_cpuid_features(struct cpuinfo_x86 *c);
  166. extern u32 get_scattered_cpuid_leaf(unsigned int level,
  167. unsigned int sub_leaf,
  168. enum cpuid_regs_idx reg);
  169. extern unsigned int init_intel_cacheinfo(struct cpuinfo_x86 *c);
  170. extern void init_amd_cacheinfo(struct cpuinfo_x86 *c);
  171. extern void detect_extended_topology(struct cpuinfo_x86 *c);
  172. extern void detect_ht(struct cpuinfo_x86 *c);
  173. #ifdef CONFIG_X86_32
  174. extern int have_cpuid_p(void);
  175. #else
  176. static inline int have_cpuid_p(void)
  177. {
  178. return 1;
  179. }
  180. #endif
  181. static inline void native_cpuid(unsigned int *eax, unsigned int *ebx,
  182. unsigned int *ecx, unsigned int *edx)
  183. {
  184. /* ecx is often an input as well as an output. */
  185. asm volatile("cpuid"
  186. : "=a" (*eax),
  187. "=b" (*ebx),
  188. "=c" (*ecx),
  189. "=d" (*edx)
  190. : "0" (*eax), "2" (*ecx)
  191. : "memory");
  192. }
  193. #define native_cpuid_reg(reg) \
  194. static inline unsigned int native_cpuid_##reg(unsigned int op) \
  195. { \
  196. unsigned int eax = op, ebx, ecx = 0, edx; \
  197. \
  198. native_cpuid(&eax, &ebx, &ecx, &edx); \
  199. \
  200. return reg; \
  201. }
  202. /*
  203. * Native CPUID functions returning a single datum.
  204. */
  205. native_cpuid_reg(eax)
  206. native_cpuid_reg(ebx)
  207. native_cpuid_reg(ecx)
  208. native_cpuid_reg(edx)
  209. /*
  210. * Friendlier CR3 helpers.
  211. */
  212. static inline unsigned long read_cr3_pa(void)
  213. {
  214. return __read_cr3() & CR3_ADDR_MASK;
  215. }
  216. static inline unsigned long native_read_cr3_pa(void)
  217. {
  218. return __native_read_cr3() & CR3_ADDR_MASK;
  219. }
  220. static inline void load_cr3(pgd_t *pgdir)
  221. {
  222. write_cr3(__sme_pa(pgdir));
  223. }
  224. /*
  225. * Note that while the legacy 'TSS' name comes from 'Task State Segment',
  226. * on modern x86 CPUs the TSS also holds information important to 64-bit mode,
  227. * unrelated to the task-switch mechanism:
  228. */
  229. #ifdef CONFIG_X86_32
  230. /* This is the TSS defined by the hardware. */
  231. struct x86_hw_tss {
  232. unsigned short back_link, __blh;
  233. unsigned long sp0;
  234. unsigned short ss0, __ss0h;
  235. unsigned long sp1;
  236. /*
  237. * We don't use ring 1, so ss1 is a convenient scratch space in
  238. * the same cacheline as sp0. We use ss1 to cache the value in
  239. * MSR_IA32_SYSENTER_CS. When we context switch
  240. * MSR_IA32_SYSENTER_CS, we first check if the new value being
  241. * written matches ss1, and, if it's not, then we wrmsr the new
  242. * value and update ss1.
  243. *
  244. * The only reason we context switch MSR_IA32_SYSENTER_CS is
  245. * that we set it to zero in vm86 tasks to avoid corrupting the
  246. * stack if we were to go through the sysenter path from vm86
  247. * mode.
  248. */
  249. unsigned short ss1; /* MSR_IA32_SYSENTER_CS */
  250. unsigned short __ss1h;
  251. unsigned long sp2;
  252. unsigned short ss2, __ss2h;
  253. unsigned long __cr3;
  254. unsigned long ip;
  255. unsigned long flags;
  256. unsigned long ax;
  257. unsigned long cx;
  258. unsigned long dx;
  259. unsigned long bx;
  260. unsigned long sp;
  261. unsigned long bp;
  262. unsigned long si;
  263. unsigned long di;
  264. unsigned short es, __esh;
  265. unsigned short cs, __csh;
  266. unsigned short ss, __ssh;
  267. unsigned short ds, __dsh;
  268. unsigned short fs, __fsh;
  269. unsigned short gs, __gsh;
  270. unsigned short ldt, __ldth;
  271. unsigned short trace;
  272. unsigned short io_bitmap_base;
  273. } __attribute__((packed));
  274. #else
  275. struct x86_hw_tss {
  276. u32 reserved1;
  277. u64 sp0;
  278. /*
  279. * We store cpu_current_top_of_stack in sp1 so it's always accessible.
  280. * Linux does not use ring 1, so sp1 is not otherwise needed.
  281. */
  282. u64 sp1;
  283. u64 sp2;
  284. u64 reserved2;
  285. u64 ist[7];
  286. u32 reserved3;
  287. u32 reserved4;
  288. u16 reserved5;
  289. u16 io_bitmap_base;
  290. } __attribute__((packed));
  291. #endif
  292. /*
  293. * IO-bitmap sizes:
  294. */
  295. #define IO_BITMAP_BITS 65536
  296. #define IO_BITMAP_BYTES (IO_BITMAP_BITS/8)
  297. #define IO_BITMAP_LONGS (IO_BITMAP_BYTES/sizeof(long))
  298. #define IO_BITMAP_OFFSET (offsetof(struct tss_struct, io_bitmap) - offsetof(struct tss_struct, x86_tss))
  299. #define INVALID_IO_BITMAP_OFFSET 0x8000
  300. struct entry_stack {
  301. unsigned long words[64];
  302. };
  303. struct entry_stack_page {
  304. struct entry_stack stack;
  305. } __aligned(PAGE_SIZE);
  306. struct tss_struct {
  307. /*
  308. * The fixed hardware portion. This must not cross a page boundary
  309. * at risk of violating the SDM's advice and potentially triggering
  310. * errata.
  311. */
  312. struct x86_hw_tss x86_tss;
  313. /*
  314. * The extra 1 is there because the CPU will access an
  315. * additional byte beyond the end of the IO permission
  316. * bitmap. The extra byte must be all 1 bits, and must
  317. * be within the limit.
  318. */
  319. unsigned long io_bitmap[IO_BITMAP_LONGS + 1];
  320. } __aligned(PAGE_SIZE);
  321. DECLARE_PER_CPU_PAGE_ALIGNED(struct tss_struct, cpu_tss_rw);
  322. /*
  323. * sizeof(unsigned long) coming from an extra "long" at the end
  324. * of the iobitmap.
  325. *
  326. * -1? seg base+limit should be pointing to the address of the
  327. * last valid byte
  328. */
  329. #define __KERNEL_TSS_LIMIT \
  330. (IO_BITMAP_OFFSET + IO_BITMAP_BYTES + sizeof(unsigned long) - 1)
  331. #ifdef CONFIG_X86_32
  332. DECLARE_PER_CPU(unsigned long, cpu_current_top_of_stack);
  333. #else
  334. /* The RO copy can't be accessed with this_cpu_xyz(), so use the RW copy. */
  335. #define cpu_current_top_of_stack cpu_tss_rw.x86_tss.sp1
  336. #endif
  337. /*
  338. * Save the original ist values for checking stack pointers during debugging
  339. */
  340. struct orig_ist {
  341. unsigned long ist[7];
  342. };
  343. #ifdef CONFIG_X86_64
  344. DECLARE_PER_CPU(struct orig_ist, orig_ist);
  345. union irq_stack_union {
  346. char irq_stack[IRQ_STACK_SIZE];
  347. /*
  348. * GCC hardcodes the stack canary as %gs:40. Since the
  349. * irq_stack is the object at %gs:0, we reserve the bottom
  350. * 48 bytes of the irq stack for the canary.
  351. */
  352. struct {
  353. char gs_base[40];
  354. unsigned long stack_canary;
  355. };
  356. };
  357. DECLARE_PER_CPU_FIRST(union irq_stack_union, irq_stack_union) __visible;
  358. DECLARE_INIT_PER_CPU(irq_stack_union);
  359. DECLARE_PER_CPU(char *, irq_stack_ptr);
  360. DECLARE_PER_CPU(unsigned int, irq_count);
  361. extern asmlinkage void ignore_sysret(void);
  362. #else /* X86_64 */
  363. #ifdef CONFIG_CC_STACKPROTECTOR
  364. /*
  365. * Make sure stack canary segment base is cached-aligned:
  366. * "For Intel Atom processors, avoid non zero segment base address
  367. * that is not aligned to cache line boundary at all cost."
  368. * (Optim Ref Manual Assembly/Compiler Coding Rule 15.)
  369. */
  370. struct stack_canary {
  371. char __pad[20]; /* canary at %gs:20 */
  372. unsigned long canary;
  373. };
  374. DECLARE_PER_CPU_ALIGNED(struct stack_canary, stack_canary);
  375. #endif
  376. /*
  377. * per-CPU IRQ handling stacks
  378. */
  379. struct irq_stack {
  380. u32 stack[THREAD_SIZE/sizeof(u32)];
  381. } __aligned(THREAD_SIZE);
  382. DECLARE_PER_CPU(struct irq_stack *, hardirq_stack);
  383. DECLARE_PER_CPU(struct irq_stack *, softirq_stack);
  384. #endif /* X86_64 */
  385. extern unsigned int fpu_kernel_xstate_size;
  386. extern unsigned int fpu_user_xstate_size;
  387. struct perf_event;
  388. typedef struct {
  389. unsigned long seg;
  390. } mm_segment_t;
  391. struct thread_struct {
  392. /* Cached TLS descriptors: */
  393. struct desc_struct tls_array[GDT_ENTRY_TLS_ENTRIES];
  394. #ifdef CONFIG_X86_32
  395. unsigned long sp0;
  396. #endif
  397. unsigned long sp;
  398. #ifdef CONFIG_X86_32
  399. unsigned long sysenter_cs;
  400. #else
  401. unsigned short es;
  402. unsigned short ds;
  403. unsigned short fsindex;
  404. unsigned short gsindex;
  405. #endif
  406. u32 status; /* thread synchronous flags */
  407. #ifdef CONFIG_X86_64
  408. unsigned long fsbase;
  409. unsigned long gsbase;
  410. #else
  411. /*
  412. * XXX: this could presumably be unsigned short. Alternatively,
  413. * 32-bit kernels could be taught to use fsindex instead.
  414. */
  415. unsigned long fs;
  416. unsigned long gs;
  417. #endif
  418. /* Save middle states of ptrace breakpoints */
  419. struct perf_event *ptrace_bps[HBP_NUM];
  420. /* Debug status used for traps, single steps, etc... */
  421. unsigned long debugreg6;
  422. /* Keep track of the exact dr7 value set by the user */
  423. unsigned long ptrace_dr7;
  424. /* Fault info: */
  425. unsigned long cr2;
  426. unsigned long trap_nr;
  427. unsigned long error_code;
  428. #ifdef CONFIG_VM86
  429. /* Virtual 86 mode info */
  430. struct vm86 *vm86;
  431. #endif
  432. /* IO permissions: */
  433. unsigned long *io_bitmap_ptr;
  434. unsigned long iopl;
  435. /* Max allowed port in the bitmap, in bytes: */
  436. unsigned io_bitmap_max;
  437. mm_segment_t addr_limit;
  438. unsigned int sig_on_uaccess_err:1;
  439. unsigned int uaccess_err:1; /* uaccess failed */
  440. /* Floating point and extended processor state */
  441. struct fpu fpu;
  442. /*
  443. * WARNING: 'fpu' is dynamically-sized. It *MUST* be at
  444. * the end.
  445. */
  446. };
  447. /*
  448. * Thread-synchronous status.
  449. *
  450. * This is different from the flags in that nobody else
  451. * ever touches our thread-synchronous status, so we don't
  452. * have to worry about atomic accesses.
  453. */
  454. #define TS_COMPAT 0x0002 /* 32bit syscall active (64BIT)*/
  455. /*
  456. * Set IOPL bits in EFLAGS from given mask
  457. */
  458. static inline void native_set_iopl_mask(unsigned mask)
  459. {
  460. #ifdef CONFIG_X86_32
  461. unsigned int reg;
  462. asm volatile ("pushfl;"
  463. "popl %0;"
  464. "andl %1, %0;"
  465. "orl %2, %0;"
  466. "pushl %0;"
  467. "popfl"
  468. : "=&r" (reg)
  469. : "i" (~X86_EFLAGS_IOPL), "r" (mask));
  470. #endif
  471. }
  472. static inline void
  473. native_load_sp0(unsigned long sp0)
  474. {
  475. this_cpu_write(cpu_tss_rw.x86_tss.sp0, sp0);
  476. }
  477. static inline void native_swapgs(void)
  478. {
  479. #ifdef CONFIG_X86_64
  480. asm volatile("swapgs" ::: "memory");
  481. #endif
  482. }
  483. static inline unsigned long current_top_of_stack(void)
  484. {
  485. /*
  486. * We can't read directly from tss.sp0: sp0 on x86_32 is special in
  487. * and around vm86 mode and sp0 on x86_64 is special because of the
  488. * entry trampoline.
  489. */
  490. return this_cpu_read_stable(cpu_current_top_of_stack);
  491. }
  492. static inline bool on_thread_stack(void)
  493. {
  494. return (unsigned long)(current_top_of_stack() -
  495. current_stack_pointer) < THREAD_SIZE;
  496. }
  497. #ifdef CONFIG_PARAVIRT
  498. #include <asm/paravirt.h>
  499. #else
  500. #define __cpuid native_cpuid
  501. static inline void load_sp0(unsigned long sp0)
  502. {
  503. native_load_sp0(sp0);
  504. }
  505. #define set_iopl_mask native_set_iopl_mask
  506. #endif /* CONFIG_PARAVIRT */
  507. /* Free all resources held by a thread. */
  508. extern void release_thread(struct task_struct *);
  509. unsigned long get_wchan(struct task_struct *p);
  510. /*
  511. * Generic CPUID function
  512. * clear %ecx since some cpus (Cyrix MII) do not set or clear %ecx
  513. * resulting in stale register contents being returned.
  514. */
  515. static inline void cpuid(unsigned int op,
  516. unsigned int *eax, unsigned int *ebx,
  517. unsigned int *ecx, unsigned int *edx)
  518. {
  519. *eax = op;
  520. *ecx = 0;
  521. __cpuid(eax, ebx, ecx, edx);
  522. }
  523. /* Some CPUID calls want 'count' to be placed in ecx */
  524. static inline void cpuid_count(unsigned int op, int count,
  525. unsigned int *eax, unsigned int *ebx,
  526. unsigned int *ecx, unsigned int *edx)
  527. {
  528. *eax = op;
  529. *ecx = count;
  530. __cpuid(eax, ebx, ecx, edx);
  531. }
  532. /*
  533. * CPUID functions returning a single datum
  534. */
  535. static inline unsigned int cpuid_eax(unsigned int op)
  536. {
  537. unsigned int eax, ebx, ecx, edx;
  538. cpuid(op, &eax, &ebx, &ecx, &edx);
  539. return eax;
  540. }
  541. static inline unsigned int cpuid_ebx(unsigned int op)
  542. {
  543. unsigned int eax, ebx, ecx, edx;
  544. cpuid(op, &eax, &ebx, &ecx, &edx);
  545. return ebx;
  546. }
  547. static inline unsigned int cpuid_ecx(unsigned int op)
  548. {
  549. unsigned int eax, ebx, ecx, edx;
  550. cpuid(op, &eax, &ebx, &ecx, &edx);
  551. return ecx;
  552. }
  553. static inline unsigned int cpuid_edx(unsigned int op)
  554. {
  555. unsigned int eax, ebx, ecx, edx;
  556. cpuid(op, &eax, &ebx, &ecx, &edx);
  557. return edx;
  558. }
  559. /* REP NOP (PAUSE) is a good thing to insert into busy-wait loops. */
  560. static __always_inline void rep_nop(void)
  561. {
  562. asm volatile("rep; nop" ::: "memory");
  563. }
  564. static __always_inline void cpu_relax(void)
  565. {
  566. rep_nop();
  567. }
  568. /*
  569. * This function forces the icache and prefetched instruction stream to
  570. * catch up with reality in two very specific cases:
  571. *
  572. * a) Text was modified using one virtual address and is about to be executed
  573. * from the same physical page at a different virtual address.
  574. *
  575. * b) Text was modified on a different CPU, may subsequently be
  576. * executed on this CPU, and you want to make sure the new version
  577. * gets executed. This generally means you're calling this in a IPI.
  578. *
  579. * If you're calling this for a different reason, you're probably doing
  580. * it wrong.
  581. */
  582. static inline void sync_core(void)
  583. {
  584. /*
  585. * There are quite a few ways to do this. IRET-to-self is nice
  586. * because it works on every CPU, at any CPL (so it's compatible
  587. * with paravirtualization), and it never exits to a hypervisor.
  588. * The only down sides are that it's a bit slow (it seems to be
  589. * a bit more than 2x slower than the fastest options) and that
  590. * it unmasks NMIs. The "push %cs" is needed because, in
  591. * paravirtual environments, __KERNEL_CS may not be a valid CS
  592. * value when we do IRET directly.
  593. *
  594. * In case NMI unmasking or performance ever becomes a problem,
  595. * the next best option appears to be MOV-to-CR2 and an
  596. * unconditional jump. That sequence also works on all CPUs,
  597. * but it will fault at CPL3 (i.e. Xen PV).
  598. *
  599. * CPUID is the conventional way, but it's nasty: it doesn't
  600. * exist on some 486-like CPUs, and it usually exits to a
  601. * hypervisor.
  602. *
  603. * Like all of Linux's memory ordering operations, this is a
  604. * compiler barrier as well.
  605. */
  606. #ifdef CONFIG_X86_32
  607. asm volatile (
  608. "pushfl\n\t"
  609. "pushl %%cs\n\t"
  610. "pushl $1f\n\t"
  611. "iret\n\t"
  612. "1:"
  613. : ASM_CALL_CONSTRAINT : : "memory");
  614. #else
  615. unsigned int tmp;
  616. asm volatile (
  617. UNWIND_HINT_SAVE
  618. "mov %%ss, %0\n\t"
  619. "pushq %q0\n\t"
  620. "pushq %%rsp\n\t"
  621. "addq $8, (%%rsp)\n\t"
  622. "pushfq\n\t"
  623. "mov %%cs, %0\n\t"
  624. "pushq %q0\n\t"
  625. "pushq $1f\n\t"
  626. "iretq\n\t"
  627. UNWIND_HINT_RESTORE
  628. "1:"
  629. : "=&r" (tmp), ASM_CALL_CONSTRAINT : : "cc", "memory");
  630. #endif
  631. }
  632. extern void select_idle_routine(const struct cpuinfo_x86 *c);
  633. extern void amd_e400_c1e_apic_setup(void);
  634. extern unsigned long boot_option_idle_override;
  635. enum idle_boot_override {IDLE_NO_OVERRIDE=0, IDLE_HALT, IDLE_NOMWAIT,
  636. IDLE_POLL};
  637. extern void enable_sep_cpu(void);
  638. extern int sysenter_setup(void);
  639. extern void early_trap_init(void);
  640. void early_trap_pf_init(void);
  641. /* Defined in head.S */
  642. extern struct desc_ptr early_gdt_descr;
  643. extern void cpu_set_gdt(int);
  644. extern void switch_to_new_gdt(int);
  645. extern void load_direct_gdt(int);
  646. extern void load_fixmap_gdt(int);
  647. extern void load_percpu_segment(int);
  648. extern void cpu_init(void);
  649. static inline unsigned long get_debugctlmsr(void)
  650. {
  651. unsigned long debugctlmsr = 0;
  652. #ifndef CONFIG_X86_DEBUGCTLMSR
  653. if (boot_cpu_data.x86 < 6)
  654. return 0;
  655. #endif
  656. rdmsrl(MSR_IA32_DEBUGCTLMSR, debugctlmsr);
  657. return debugctlmsr;
  658. }
  659. static inline void update_debugctlmsr(unsigned long debugctlmsr)
  660. {
  661. #ifndef CONFIG_X86_DEBUGCTLMSR
  662. if (boot_cpu_data.x86 < 6)
  663. return;
  664. #endif
  665. wrmsrl(MSR_IA32_DEBUGCTLMSR, debugctlmsr);
  666. }
  667. extern void set_task_blockstep(struct task_struct *task, bool on);
  668. /* Boot loader type from the setup header: */
  669. extern int bootloader_type;
  670. extern int bootloader_version;
  671. extern char ignore_fpu_irq;
  672. #define HAVE_ARCH_PICK_MMAP_LAYOUT 1
  673. #define ARCH_HAS_PREFETCHW
  674. #define ARCH_HAS_SPINLOCK_PREFETCH
  675. #ifdef CONFIG_X86_32
  676. # define BASE_PREFETCH ""
  677. # define ARCH_HAS_PREFETCH
  678. #else
  679. # define BASE_PREFETCH "prefetcht0 %P1"
  680. #endif
  681. /*
  682. * Prefetch instructions for Pentium III (+) and AMD Athlon (+)
  683. *
  684. * It's not worth to care about 3dnow prefetches for the K6
  685. * because they are microcoded there and very slow.
  686. */
  687. static inline void prefetch(const void *x)
  688. {
  689. alternative_input(BASE_PREFETCH, "prefetchnta %P1",
  690. X86_FEATURE_XMM,
  691. "m" (*(const char *)x));
  692. }
  693. /*
  694. * 3dnow prefetch to get an exclusive cache line.
  695. * Useful for spinlocks to avoid one state transition in the
  696. * cache coherency protocol:
  697. */
  698. static inline void prefetchw(const void *x)
  699. {
  700. alternative_input(BASE_PREFETCH, "prefetchw %P1",
  701. X86_FEATURE_3DNOWPREFETCH,
  702. "m" (*(const char *)x));
  703. }
  704. static inline void spin_lock_prefetch(const void *x)
  705. {
  706. prefetchw(x);
  707. }
  708. #define TOP_OF_INIT_STACK ((unsigned long)&init_stack + sizeof(init_stack) - \
  709. TOP_OF_KERNEL_STACK_PADDING)
  710. #define task_top_of_stack(task) ((unsigned long)(task_pt_regs(task) + 1))
  711. #define task_pt_regs(task) \
  712. ({ \
  713. unsigned long __ptr = (unsigned long)task_stack_page(task); \
  714. __ptr += THREAD_SIZE - TOP_OF_KERNEL_STACK_PADDING; \
  715. ((struct pt_regs *)__ptr) - 1; \
  716. })
  717. #ifdef CONFIG_X86_32
  718. /*
  719. * User space process size: 3GB (default).
  720. */
  721. #define IA32_PAGE_OFFSET PAGE_OFFSET
  722. #define TASK_SIZE PAGE_OFFSET
  723. #define TASK_SIZE_LOW TASK_SIZE
  724. #define TASK_SIZE_MAX TASK_SIZE
  725. #define DEFAULT_MAP_WINDOW TASK_SIZE
  726. #define STACK_TOP TASK_SIZE
  727. #define STACK_TOP_MAX STACK_TOP
  728. #define INIT_THREAD { \
  729. .sp0 = TOP_OF_INIT_STACK, \
  730. .sysenter_cs = __KERNEL_CS, \
  731. .io_bitmap_ptr = NULL, \
  732. .addr_limit = KERNEL_DS, \
  733. }
  734. #define KSTK_ESP(task) (task_pt_regs(task)->sp)
  735. #else
  736. /*
  737. * User space process size. This is the first address outside the user range.
  738. * There are a few constraints that determine this:
  739. *
  740. * On Intel CPUs, if a SYSCALL instruction is at the highest canonical
  741. * address, then that syscall will enter the kernel with a
  742. * non-canonical return address, and SYSRET will explode dangerously.
  743. * We avoid this particular problem by preventing anything executable
  744. * from being mapped at the maximum canonical address.
  745. *
  746. * On AMD CPUs in the Ryzen family, there's a nasty bug in which the
  747. * CPUs malfunction if they execute code from the highest canonical page.
  748. * They'll speculate right off the end of the canonical space, and
  749. * bad things happen. This is worked around in the same way as the
  750. * Intel problem.
  751. *
  752. * With page table isolation enabled, we map the LDT in ... [stay tuned]
  753. */
  754. #define TASK_SIZE_MAX ((1UL << __VIRTUAL_MASK_SHIFT) - PAGE_SIZE)
  755. #define DEFAULT_MAP_WINDOW ((1UL << 47) - PAGE_SIZE)
  756. /* This decides where the kernel will search for a free chunk of vm
  757. * space during mmap's.
  758. */
  759. #define IA32_PAGE_OFFSET ((current->personality & ADDR_LIMIT_3GB) ? \
  760. 0xc0000000 : 0xFFFFe000)
  761. #define TASK_SIZE_LOW (test_thread_flag(TIF_ADDR32) ? \
  762. IA32_PAGE_OFFSET : DEFAULT_MAP_WINDOW)
  763. #define TASK_SIZE (test_thread_flag(TIF_ADDR32) ? \
  764. IA32_PAGE_OFFSET : TASK_SIZE_MAX)
  765. #define TASK_SIZE_OF(child) ((test_tsk_thread_flag(child, TIF_ADDR32)) ? \
  766. IA32_PAGE_OFFSET : TASK_SIZE_MAX)
  767. #define STACK_TOP TASK_SIZE_LOW
  768. #define STACK_TOP_MAX TASK_SIZE_MAX
  769. #define INIT_THREAD { \
  770. .addr_limit = KERNEL_DS, \
  771. }
  772. extern unsigned long KSTK_ESP(struct task_struct *task);
  773. #endif /* CONFIG_X86_64 */
  774. extern void start_thread(struct pt_regs *regs, unsigned long new_ip,
  775. unsigned long new_sp);
  776. /*
  777. * This decides where the kernel will search for a free chunk of vm
  778. * space during mmap's.
  779. */
  780. #define __TASK_UNMAPPED_BASE(task_size) (PAGE_ALIGN(task_size / 3))
  781. #define TASK_UNMAPPED_BASE __TASK_UNMAPPED_BASE(TASK_SIZE_LOW)
  782. #define KSTK_EIP(task) (task_pt_regs(task)->ip)
  783. /* Get/set a process' ability to use the timestamp counter instruction */
  784. #define GET_TSC_CTL(adr) get_tsc_mode((adr))
  785. #define SET_TSC_CTL(val) set_tsc_mode((val))
  786. extern int get_tsc_mode(unsigned long adr);
  787. extern int set_tsc_mode(unsigned int val);
  788. DECLARE_PER_CPU(u64, msr_misc_features_shadow);
  789. /* Register/unregister a process' MPX related resource */
  790. #define MPX_ENABLE_MANAGEMENT() mpx_enable_management()
  791. #define MPX_DISABLE_MANAGEMENT() mpx_disable_management()
  792. #ifdef CONFIG_X86_INTEL_MPX
  793. extern int mpx_enable_management(void);
  794. extern int mpx_disable_management(void);
  795. #else
  796. static inline int mpx_enable_management(void)
  797. {
  798. return -EINVAL;
  799. }
  800. static inline int mpx_disable_management(void)
  801. {
  802. return -EINVAL;
  803. }
  804. #endif /* CONFIG_X86_INTEL_MPX */
  805. #ifdef CONFIG_CPU_SUP_AMD
  806. extern u16 amd_get_nb_id(int cpu);
  807. extern u32 amd_get_nodes_per_socket(void);
  808. #else
  809. static inline u16 amd_get_nb_id(int cpu) { return 0; }
  810. static inline u32 amd_get_nodes_per_socket(void) { return 0; }
  811. #endif
  812. static inline uint32_t hypervisor_cpuid_base(const char *sig, uint32_t leaves)
  813. {
  814. uint32_t base, eax, signature[3];
  815. for (base = 0x40000000; base < 0x40010000; base += 0x100) {
  816. cpuid(base, &eax, &signature[0], &signature[1], &signature[2]);
  817. if (!memcmp(sig, signature, 12) &&
  818. (leaves == 0 || ((eax - base) >= leaves)))
  819. return base;
  820. }
  821. return 0;
  822. }
  823. extern unsigned long arch_align_stack(unsigned long sp);
  824. extern void free_init_pages(char *what, unsigned long begin, unsigned long end);
  825. void default_idle(void);
  826. #ifdef CONFIG_XEN
  827. bool xen_set_default_idle(void);
  828. #else
  829. #define xen_set_default_idle 0
  830. #endif
  831. void stop_this_cpu(void *dummy);
  832. void df_debug(struct pt_regs *regs, long error_code);
  833. #endif /* _ASM_X86_PROCESSOR_H */